qeth_core_main.c 123 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531
  1. /*
  2. * drivers/s390/net/qeth_core_main.c
  3. *
  4. * Copyright IBM Corp. 2007
  5. * Author(s): Utz Bacher <utz.bacher@de.ibm.com>,
  6. * Frank Pavlic <fpavlic@de.ibm.com>,
  7. * Thomas Spatzier <tspat@de.ibm.com>,
  8. * Frank Blaschka <frank.blaschka@de.ibm.com>
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/string.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/ip.h>
  16. #include <linux/ipv6.h>
  17. #include <linux/tcp.h>
  18. #include <linux/mii.h>
  19. #include <linux/kthread.h>
  20. #include <asm/ebcdic.h>
  21. #include <asm/io.h>
  22. #include <asm/s390_rdev.h>
  23. #include "qeth_core.h"
  24. #include "qeth_core_offl.h"
  25. struct qeth_dbf_info qeth_dbf[QETH_DBF_INFOS] = {
  26. /* define dbf - Name, Pages, Areas, Maxlen, Level, View, Handle */
  27. /* N P A M L V H */
  28. [QETH_DBF_SETUP] = {"qeth_setup",
  29. 8, 1, 8, 5, &debug_hex_ascii_view, NULL},
  30. [QETH_DBF_QERR] = {"qeth_qerr",
  31. 2, 1, 8, 2, &debug_hex_ascii_view, NULL},
  32. [QETH_DBF_TRACE] = {"qeth_trace",
  33. 4, 1, 8, 3, &debug_hex_ascii_view, NULL},
  34. [QETH_DBF_MSG] = {"qeth_msg",
  35. 8, 1, 128, 3, &debug_sprintf_view, NULL},
  36. [QETH_DBF_SENSE] = {"qeth_sense",
  37. 2, 1, 64, 2, &debug_hex_ascii_view, NULL},
  38. [QETH_DBF_MISC] = {"qeth_misc",
  39. 2, 1, 256, 2, &debug_hex_ascii_view, NULL},
  40. [QETH_DBF_CTRL] = {"qeth_control",
  41. 8, 1, QETH_DBF_CTRL_LEN, 5, &debug_hex_ascii_view, NULL},
  42. };
  43. EXPORT_SYMBOL_GPL(qeth_dbf);
  44. struct qeth_card_list_struct qeth_core_card_list;
  45. EXPORT_SYMBOL_GPL(qeth_core_card_list);
  46. struct kmem_cache *qeth_core_header_cache;
  47. EXPORT_SYMBOL_GPL(qeth_core_header_cache);
  48. static struct device *qeth_core_root_dev;
  49. static unsigned int known_devices[][10] = QETH_MODELLIST_ARRAY;
  50. static struct lock_class_key qdio_out_skb_queue_key;
  51. static void qeth_send_control_data_cb(struct qeth_channel *,
  52. struct qeth_cmd_buffer *);
  53. static int qeth_issue_next_read(struct qeth_card *);
  54. static struct qeth_cmd_buffer *qeth_get_buffer(struct qeth_channel *);
  55. static void qeth_setup_ccw(struct qeth_channel *, unsigned char *, __u32);
  56. static void qeth_free_buffer_pool(struct qeth_card *);
  57. static int qeth_qdio_establish(struct qeth_card *);
  58. static inline void __qeth_fill_buffer_frag(struct sk_buff *skb,
  59. struct qdio_buffer *buffer, int is_tso,
  60. int *next_element_to_fill)
  61. {
  62. struct skb_frag_struct *frag;
  63. int fragno;
  64. unsigned long addr;
  65. int element, cnt, dlen;
  66. fragno = skb_shinfo(skb)->nr_frags;
  67. element = *next_element_to_fill;
  68. dlen = 0;
  69. if (is_tso)
  70. buffer->element[element].flags =
  71. SBAL_FLAGS_MIDDLE_FRAG;
  72. else
  73. buffer->element[element].flags =
  74. SBAL_FLAGS_FIRST_FRAG;
  75. dlen = skb->len - skb->data_len;
  76. if (dlen) {
  77. buffer->element[element].addr = skb->data;
  78. buffer->element[element].length = dlen;
  79. element++;
  80. }
  81. for (cnt = 0; cnt < fragno; cnt++) {
  82. frag = &skb_shinfo(skb)->frags[cnt];
  83. addr = (page_to_pfn(frag->page) << PAGE_SHIFT) +
  84. frag->page_offset;
  85. buffer->element[element].addr = (char *)addr;
  86. buffer->element[element].length = frag->size;
  87. if (cnt < (fragno - 1))
  88. buffer->element[element].flags =
  89. SBAL_FLAGS_MIDDLE_FRAG;
  90. else
  91. buffer->element[element].flags =
  92. SBAL_FLAGS_LAST_FRAG;
  93. element++;
  94. }
  95. *next_element_to_fill = element;
  96. }
  97. static inline const char *qeth_get_cardname(struct qeth_card *card)
  98. {
  99. if (card->info.guestlan) {
  100. switch (card->info.type) {
  101. case QETH_CARD_TYPE_OSAE:
  102. return " Guest LAN QDIO";
  103. case QETH_CARD_TYPE_IQD:
  104. return " Guest LAN Hiper";
  105. default:
  106. return " unknown";
  107. }
  108. } else {
  109. switch (card->info.type) {
  110. case QETH_CARD_TYPE_OSAE:
  111. return " OSD Express";
  112. case QETH_CARD_TYPE_IQD:
  113. return " HiperSockets";
  114. case QETH_CARD_TYPE_OSN:
  115. return " OSN QDIO";
  116. default:
  117. return " unknown";
  118. }
  119. }
  120. return " n/a";
  121. }
  122. /* max length to be returned: 14 */
  123. const char *qeth_get_cardname_short(struct qeth_card *card)
  124. {
  125. if (card->info.guestlan) {
  126. switch (card->info.type) {
  127. case QETH_CARD_TYPE_OSAE:
  128. return "GuestLAN QDIO";
  129. case QETH_CARD_TYPE_IQD:
  130. return "GuestLAN Hiper";
  131. default:
  132. return "unknown";
  133. }
  134. } else {
  135. switch (card->info.type) {
  136. case QETH_CARD_TYPE_OSAE:
  137. switch (card->info.link_type) {
  138. case QETH_LINK_TYPE_FAST_ETH:
  139. return "OSD_100";
  140. case QETH_LINK_TYPE_HSTR:
  141. return "HSTR";
  142. case QETH_LINK_TYPE_GBIT_ETH:
  143. return "OSD_1000";
  144. case QETH_LINK_TYPE_10GBIT_ETH:
  145. return "OSD_10GIG";
  146. case QETH_LINK_TYPE_LANE_ETH100:
  147. return "OSD_FE_LANE";
  148. case QETH_LINK_TYPE_LANE_TR:
  149. return "OSD_TR_LANE";
  150. case QETH_LINK_TYPE_LANE_ETH1000:
  151. return "OSD_GbE_LANE";
  152. case QETH_LINK_TYPE_LANE:
  153. return "OSD_ATM_LANE";
  154. default:
  155. return "OSD_Express";
  156. }
  157. case QETH_CARD_TYPE_IQD:
  158. return "HiperSockets";
  159. case QETH_CARD_TYPE_OSN:
  160. return "OSN";
  161. default:
  162. return "unknown";
  163. }
  164. }
  165. return "n/a";
  166. }
  167. void qeth_set_allowed_threads(struct qeth_card *card, unsigned long threads,
  168. int clear_start_mask)
  169. {
  170. unsigned long flags;
  171. spin_lock_irqsave(&card->thread_mask_lock, flags);
  172. card->thread_allowed_mask = threads;
  173. if (clear_start_mask)
  174. card->thread_start_mask &= threads;
  175. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  176. wake_up(&card->wait_q);
  177. }
  178. EXPORT_SYMBOL_GPL(qeth_set_allowed_threads);
  179. int qeth_threads_running(struct qeth_card *card, unsigned long threads)
  180. {
  181. unsigned long flags;
  182. int rc = 0;
  183. spin_lock_irqsave(&card->thread_mask_lock, flags);
  184. rc = (card->thread_running_mask & threads);
  185. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  186. return rc;
  187. }
  188. EXPORT_SYMBOL_GPL(qeth_threads_running);
  189. int qeth_wait_for_threads(struct qeth_card *card, unsigned long threads)
  190. {
  191. return wait_event_interruptible(card->wait_q,
  192. qeth_threads_running(card, threads) == 0);
  193. }
  194. EXPORT_SYMBOL_GPL(qeth_wait_for_threads);
  195. void qeth_clear_working_pool_list(struct qeth_card *card)
  196. {
  197. struct qeth_buffer_pool_entry *pool_entry, *tmp;
  198. QETH_DBF_TEXT(TRACE, 5, "clwrklst");
  199. list_for_each_entry_safe(pool_entry, tmp,
  200. &card->qdio.in_buf_pool.entry_list, list){
  201. list_del(&pool_entry->list);
  202. }
  203. }
  204. EXPORT_SYMBOL_GPL(qeth_clear_working_pool_list);
  205. static int qeth_alloc_buffer_pool(struct qeth_card *card)
  206. {
  207. struct qeth_buffer_pool_entry *pool_entry;
  208. void *ptr;
  209. int i, j;
  210. QETH_DBF_TEXT(TRACE, 5, "alocpool");
  211. for (i = 0; i < card->qdio.init_pool.buf_count; ++i) {
  212. pool_entry = kmalloc(sizeof(*pool_entry), GFP_KERNEL);
  213. if (!pool_entry) {
  214. qeth_free_buffer_pool(card);
  215. return -ENOMEM;
  216. }
  217. for (j = 0; j < QETH_MAX_BUFFER_ELEMENTS(card); ++j) {
  218. ptr = (void *) __get_free_page(GFP_KERNEL);
  219. if (!ptr) {
  220. while (j > 0)
  221. free_page((unsigned long)
  222. pool_entry->elements[--j]);
  223. kfree(pool_entry);
  224. qeth_free_buffer_pool(card);
  225. return -ENOMEM;
  226. }
  227. pool_entry->elements[j] = ptr;
  228. }
  229. list_add(&pool_entry->init_list,
  230. &card->qdio.init_pool.entry_list);
  231. }
  232. return 0;
  233. }
  234. int qeth_realloc_buffer_pool(struct qeth_card *card, int bufcnt)
  235. {
  236. QETH_DBF_TEXT(TRACE, 2, "realcbp");
  237. if ((card->state != CARD_STATE_DOWN) &&
  238. (card->state != CARD_STATE_RECOVER))
  239. return -EPERM;
  240. /* TODO: steel/add buffers from/to a running card's buffer pool (?) */
  241. qeth_clear_working_pool_list(card);
  242. qeth_free_buffer_pool(card);
  243. card->qdio.in_buf_pool.buf_count = bufcnt;
  244. card->qdio.init_pool.buf_count = bufcnt;
  245. return qeth_alloc_buffer_pool(card);
  246. }
  247. int qeth_set_large_send(struct qeth_card *card,
  248. enum qeth_large_send_types type)
  249. {
  250. int rc = 0;
  251. if (card->dev == NULL) {
  252. card->options.large_send = type;
  253. return 0;
  254. }
  255. if (card->state == CARD_STATE_UP)
  256. netif_tx_disable(card->dev);
  257. card->options.large_send = type;
  258. switch (card->options.large_send) {
  259. case QETH_LARGE_SEND_EDDP:
  260. card->dev->features |= NETIF_F_TSO | NETIF_F_SG |
  261. NETIF_F_HW_CSUM;
  262. break;
  263. case QETH_LARGE_SEND_TSO:
  264. if (qeth_is_supported(card, IPA_OUTBOUND_TSO)) {
  265. card->dev->features |= NETIF_F_TSO | NETIF_F_SG |
  266. NETIF_F_HW_CSUM;
  267. } else {
  268. card->dev->features &= ~(NETIF_F_TSO | NETIF_F_SG |
  269. NETIF_F_HW_CSUM);
  270. card->options.large_send = QETH_LARGE_SEND_NO;
  271. rc = -EOPNOTSUPP;
  272. }
  273. break;
  274. default: /* includes QETH_LARGE_SEND_NO */
  275. card->dev->features &= ~(NETIF_F_TSO | NETIF_F_SG |
  276. NETIF_F_HW_CSUM);
  277. break;
  278. }
  279. if (card->state == CARD_STATE_UP)
  280. netif_wake_queue(card->dev);
  281. return rc;
  282. }
  283. EXPORT_SYMBOL_GPL(qeth_set_large_send);
  284. static int qeth_issue_next_read(struct qeth_card *card)
  285. {
  286. int rc;
  287. struct qeth_cmd_buffer *iob;
  288. QETH_DBF_TEXT(TRACE, 5, "issnxrd");
  289. if (card->read.state != CH_STATE_UP)
  290. return -EIO;
  291. iob = qeth_get_buffer(&card->read);
  292. if (!iob) {
  293. PRINT_WARN("issue_next_read failed: no iob available!\n");
  294. return -ENOMEM;
  295. }
  296. qeth_setup_ccw(&card->read, iob->data, QETH_BUFSIZE);
  297. QETH_DBF_TEXT(TRACE, 6, "noirqpnd");
  298. rc = ccw_device_start(card->read.ccwdev, &card->read.ccw,
  299. (addr_t) iob, 0, 0);
  300. if (rc) {
  301. PRINT_ERR("Error in starting next read ccw! rc=%i\n", rc);
  302. atomic_set(&card->read.irq_pending, 0);
  303. qeth_schedule_recovery(card);
  304. wake_up(&card->wait_q);
  305. }
  306. return rc;
  307. }
  308. static struct qeth_reply *qeth_alloc_reply(struct qeth_card *card)
  309. {
  310. struct qeth_reply *reply;
  311. reply = kzalloc(sizeof(struct qeth_reply), GFP_ATOMIC);
  312. if (reply) {
  313. atomic_set(&reply->refcnt, 1);
  314. atomic_set(&reply->received, 0);
  315. reply->card = card;
  316. };
  317. return reply;
  318. }
  319. static void qeth_get_reply(struct qeth_reply *reply)
  320. {
  321. WARN_ON(atomic_read(&reply->refcnt) <= 0);
  322. atomic_inc(&reply->refcnt);
  323. }
  324. static void qeth_put_reply(struct qeth_reply *reply)
  325. {
  326. WARN_ON(atomic_read(&reply->refcnt) <= 0);
  327. if (atomic_dec_and_test(&reply->refcnt))
  328. kfree(reply);
  329. }
  330. static void qeth_issue_ipa_msg(struct qeth_ipa_cmd *cmd, int rc,
  331. struct qeth_card *card)
  332. {
  333. char *ipa_name;
  334. int com = cmd->hdr.command;
  335. ipa_name = qeth_get_ipa_cmd_name(com);
  336. if (rc)
  337. QETH_DBF_MESSAGE(2, "IPA: %s(x%X) for %s returned x%X \"%s\"\n",
  338. ipa_name, com, QETH_CARD_IFNAME(card),
  339. rc, qeth_get_ipa_msg(rc));
  340. else
  341. QETH_DBF_MESSAGE(5, "IPA: %s(x%X) for %s succeeded\n",
  342. ipa_name, com, QETH_CARD_IFNAME(card));
  343. }
  344. static struct qeth_ipa_cmd *qeth_check_ipa_data(struct qeth_card *card,
  345. struct qeth_cmd_buffer *iob)
  346. {
  347. struct qeth_ipa_cmd *cmd = NULL;
  348. QETH_DBF_TEXT(TRACE, 5, "chkipad");
  349. if (IS_IPA(iob->data)) {
  350. cmd = (struct qeth_ipa_cmd *) PDU_ENCAPSULATION(iob->data);
  351. if (IS_IPA_REPLY(cmd)) {
  352. if (cmd->hdr.command < IPA_CMD_SETCCID ||
  353. cmd->hdr.command > IPA_CMD_MODCCID)
  354. qeth_issue_ipa_msg(cmd,
  355. cmd->hdr.return_code, card);
  356. return cmd;
  357. } else {
  358. switch (cmd->hdr.command) {
  359. case IPA_CMD_STOPLAN:
  360. PRINT_WARN("Link failure on %s (CHPID 0x%X) - "
  361. "there is a network problem or "
  362. "someone pulled the cable or "
  363. "disabled the port.\n",
  364. QETH_CARD_IFNAME(card),
  365. card->info.chpid);
  366. card->lan_online = 0;
  367. if (card->dev && netif_carrier_ok(card->dev))
  368. netif_carrier_off(card->dev);
  369. return NULL;
  370. case IPA_CMD_STARTLAN:
  371. PRINT_INFO("Link reestablished on %s "
  372. "(CHPID 0x%X). Scheduling "
  373. "IP address reset.\n",
  374. QETH_CARD_IFNAME(card),
  375. card->info.chpid);
  376. netif_carrier_on(card->dev);
  377. card->lan_online = 1;
  378. qeth_schedule_recovery(card);
  379. return NULL;
  380. case IPA_CMD_MODCCID:
  381. return cmd;
  382. case IPA_CMD_REGISTER_LOCAL_ADDR:
  383. QETH_DBF_TEXT(TRACE, 3, "irla");
  384. break;
  385. case IPA_CMD_UNREGISTER_LOCAL_ADDR:
  386. QETH_DBF_TEXT(TRACE, 3, "urla");
  387. break;
  388. default:
  389. QETH_DBF_MESSAGE(2, "Received data is IPA "
  390. "but not a reply!\n");
  391. break;
  392. }
  393. }
  394. }
  395. return cmd;
  396. }
  397. void qeth_clear_ipacmd_list(struct qeth_card *card)
  398. {
  399. struct qeth_reply *reply, *r;
  400. unsigned long flags;
  401. QETH_DBF_TEXT(TRACE, 4, "clipalst");
  402. spin_lock_irqsave(&card->lock, flags);
  403. list_for_each_entry_safe(reply, r, &card->cmd_waiter_list, list) {
  404. qeth_get_reply(reply);
  405. reply->rc = -EIO;
  406. atomic_inc(&reply->received);
  407. list_del_init(&reply->list);
  408. wake_up(&reply->wait_q);
  409. qeth_put_reply(reply);
  410. }
  411. spin_unlock_irqrestore(&card->lock, flags);
  412. }
  413. EXPORT_SYMBOL_GPL(qeth_clear_ipacmd_list);
  414. static int qeth_check_idx_response(unsigned char *buffer)
  415. {
  416. if (!buffer)
  417. return 0;
  418. QETH_DBF_HEX(CTRL, 2, buffer, QETH_DBF_CTRL_LEN);
  419. if ((buffer[2] & 0xc0) == 0xc0) {
  420. PRINT_WARN("received an IDX TERMINATE "
  421. "with cause code 0x%02x%s\n",
  422. buffer[4],
  423. ((buffer[4] == 0x22) ?
  424. " -- try another portname" : ""));
  425. QETH_DBF_TEXT(TRACE, 2, "ckidxres");
  426. QETH_DBF_TEXT(TRACE, 2, " idxterm");
  427. QETH_DBF_TEXT_(TRACE, 2, " rc%d", -EIO);
  428. return -EIO;
  429. }
  430. return 0;
  431. }
  432. static void qeth_setup_ccw(struct qeth_channel *channel, unsigned char *iob,
  433. __u32 len)
  434. {
  435. struct qeth_card *card;
  436. QETH_DBF_TEXT(TRACE, 4, "setupccw");
  437. card = CARD_FROM_CDEV(channel->ccwdev);
  438. if (channel == &card->read)
  439. memcpy(&channel->ccw, READ_CCW, sizeof(struct ccw1));
  440. else
  441. memcpy(&channel->ccw, WRITE_CCW, sizeof(struct ccw1));
  442. channel->ccw.count = len;
  443. channel->ccw.cda = (__u32) __pa(iob);
  444. }
  445. static struct qeth_cmd_buffer *__qeth_get_buffer(struct qeth_channel *channel)
  446. {
  447. __u8 index;
  448. QETH_DBF_TEXT(TRACE, 6, "getbuff");
  449. index = channel->io_buf_no;
  450. do {
  451. if (channel->iob[index].state == BUF_STATE_FREE) {
  452. channel->iob[index].state = BUF_STATE_LOCKED;
  453. channel->io_buf_no = (channel->io_buf_no + 1) %
  454. QETH_CMD_BUFFER_NO;
  455. memset(channel->iob[index].data, 0, QETH_BUFSIZE);
  456. return channel->iob + index;
  457. }
  458. index = (index + 1) % QETH_CMD_BUFFER_NO;
  459. } while (index != channel->io_buf_no);
  460. return NULL;
  461. }
  462. void qeth_release_buffer(struct qeth_channel *channel,
  463. struct qeth_cmd_buffer *iob)
  464. {
  465. unsigned long flags;
  466. QETH_DBF_TEXT(TRACE, 6, "relbuff");
  467. spin_lock_irqsave(&channel->iob_lock, flags);
  468. memset(iob->data, 0, QETH_BUFSIZE);
  469. iob->state = BUF_STATE_FREE;
  470. iob->callback = qeth_send_control_data_cb;
  471. iob->rc = 0;
  472. spin_unlock_irqrestore(&channel->iob_lock, flags);
  473. }
  474. EXPORT_SYMBOL_GPL(qeth_release_buffer);
  475. static struct qeth_cmd_buffer *qeth_get_buffer(struct qeth_channel *channel)
  476. {
  477. struct qeth_cmd_buffer *buffer = NULL;
  478. unsigned long flags;
  479. spin_lock_irqsave(&channel->iob_lock, flags);
  480. buffer = __qeth_get_buffer(channel);
  481. spin_unlock_irqrestore(&channel->iob_lock, flags);
  482. return buffer;
  483. }
  484. struct qeth_cmd_buffer *qeth_wait_for_buffer(struct qeth_channel *channel)
  485. {
  486. struct qeth_cmd_buffer *buffer;
  487. wait_event(channel->wait_q,
  488. ((buffer = qeth_get_buffer(channel)) != NULL));
  489. return buffer;
  490. }
  491. EXPORT_SYMBOL_GPL(qeth_wait_for_buffer);
  492. void qeth_clear_cmd_buffers(struct qeth_channel *channel)
  493. {
  494. int cnt;
  495. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++)
  496. qeth_release_buffer(channel, &channel->iob[cnt]);
  497. channel->buf_no = 0;
  498. channel->io_buf_no = 0;
  499. }
  500. EXPORT_SYMBOL_GPL(qeth_clear_cmd_buffers);
  501. static void qeth_send_control_data_cb(struct qeth_channel *channel,
  502. struct qeth_cmd_buffer *iob)
  503. {
  504. struct qeth_card *card;
  505. struct qeth_reply *reply, *r;
  506. struct qeth_ipa_cmd *cmd;
  507. unsigned long flags;
  508. int keep_reply;
  509. QETH_DBF_TEXT(TRACE, 4, "sndctlcb");
  510. card = CARD_FROM_CDEV(channel->ccwdev);
  511. if (qeth_check_idx_response(iob->data)) {
  512. qeth_clear_ipacmd_list(card);
  513. qeth_schedule_recovery(card);
  514. goto out;
  515. }
  516. cmd = qeth_check_ipa_data(card, iob);
  517. if ((cmd == NULL) && (card->state != CARD_STATE_DOWN))
  518. goto out;
  519. /*in case of OSN : check if cmd is set */
  520. if (card->info.type == QETH_CARD_TYPE_OSN &&
  521. cmd &&
  522. cmd->hdr.command != IPA_CMD_STARTLAN &&
  523. card->osn_info.assist_cb != NULL) {
  524. card->osn_info.assist_cb(card->dev, cmd);
  525. goto out;
  526. }
  527. spin_lock_irqsave(&card->lock, flags);
  528. list_for_each_entry_safe(reply, r, &card->cmd_waiter_list, list) {
  529. if ((reply->seqno == QETH_IDX_COMMAND_SEQNO) ||
  530. ((cmd) && (reply->seqno == cmd->hdr.seqno))) {
  531. qeth_get_reply(reply);
  532. list_del_init(&reply->list);
  533. spin_unlock_irqrestore(&card->lock, flags);
  534. keep_reply = 0;
  535. if (reply->callback != NULL) {
  536. if (cmd) {
  537. reply->offset = (__u16)((char *)cmd -
  538. (char *)iob->data);
  539. keep_reply = reply->callback(card,
  540. reply,
  541. (unsigned long)cmd);
  542. } else
  543. keep_reply = reply->callback(card,
  544. reply,
  545. (unsigned long)iob);
  546. }
  547. if (cmd)
  548. reply->rc = (u16) cmd->hdr.return_code;
  549. else if (iob->rc)
  550. reply->rc = iob->rc;
  551. if (keep_reply) {
  552. spin_lock_irqsave(&card->lock, flags);
  553. list_add_tail(&reply->list,
  554. &card->cmd_waiter_list);
  555. spin_unlock_irqrestore(&card->lock, flags);
  556. } else {
  557. atomic_inc(&reply->received);
  558. wake_up(&reply->wait_q);
  559. }
  560. qeth_put_reply(reply);
  561. goto out;
  562. }
  563. }
  564. spin_unlock_irqrestore(&card->lock, flags);
  565. out:
  566. memcpy(&card->seqno.pdu_hdr_ack,
  567. QETH_PDU_HEADER_SEQ_NO(iob->data),
  568. QETH_SEQ_NO_LENGTH);
  569. qeth_release_buffer(channel, iob);
  570. }
  571. static int qeth_setup_channel(struct qeth_channel *channel)
  572. {
  573. int cnt;
  574. QETH_DBF_TEXT(SETUP, 2, "setupch");
  575. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++) {
  576. channel->iob[cnt].data = (char *)
  577. kmalloc(QETH_BUFSIZE, GFP_DMA|GFP_KERNEL);
  578. if (channel->iob[cnt].data == NULL)
  579. break;
  580. channel->iob[cnt].state = BUF_STATE_FREE;
  581. channel->iob[cnt].channel = channel;
  582. channel->iob[cnt].callback = qeth_send_control_data_cb;
  583. channel->iob[cnt].rc = 0;
  584. }
  585. if (cnt < QETH_CMD_BUFFER_NO) {
  586. while (cnt-- > 0)
  587. kfree(channel->iob[cnt].data);
  588. return -ENOMEM;
  589. }
  590. channel->buf_no = 0;
  591. channel->io_buf_no = 0;
  592. atomic_set(&channel->irq_pending, 0);
  593. spin_lock_init(&channel->iob_lock);
  594. init_waitqueue_head(&channel->wait_q);
  595. return 0;
  596. }
  597. static int qeth_set_thread_start_bit(struct qeth_card *card,
  598. unsigned long thread)
  599. {
  600. unsigned long flags;
  601. spin_lock_irqsave(&card->thread_mask_lock, flags);
  602. if (!(card->thread_allowed_mask & thread) ||
  603. (card->thread_start_mask & thread)) {
  604. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  605. return -EPERM;
  606. }
  607. card->thread_start_mask |= thread;
  608. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  609. return 0;
  610. }
  611. void qeth_clear_thread_start_bit(struct qeth_card *card, unsigned long thread)
  612. {
  613. unsigned long flags;
  614. spin_lock_irqsave(&card->thread_mask_lock, flags);
  615. card->thread_start_mask &= ~thread;
  616. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  617. wake_up(&card->wait_q);
  618. }
  619. EXPORT_SYMBOL_GPL(qeth_clear_thread_start_bit);
  620. void qeth_clear_thread_running_bit(struct qeth_card *card, unsigned long thread)
  621. {
  622. unsigned long flags;
  623. spin_lock_irqsave(&card->thread_mask_lock, flags);
  624. card->thread_running_mask &= ~thread;
  625. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  626. wake_up(&card->wait_q);
  627. }
  628. EXPORT_SYMBOL_GPL(qeth_clear_thread_running_bit);
  629. static int __qeth_do_run_thread(struct qeth_card *card, unsigned long thread)
  630. {
  631. unsigned long flags;
  632. int rc = 0;
  633. spin_lock_irqsave(&card->thread_mask_lock, flags);
  634. if (card->thread_start_mask & thread) {
  635. if ((card->thread_allowed_mask & thread) &&
  636. !(card->thread_running_mask & thread)) {
  637. rc = 1;
  638. card->thread_start_mask &= ~thread;
  639. card->thread_running_mask |= thread;
  640. } else
  641. rc = -EPERM;
  642. }
  643. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  644. return rc;
  645. }
  646. int qeth_do_run_thread(struct qeth_card *card, unsigned long thread)
  647. {
  648. int rc = 0;
  649. wait_event(card->wait_q,
  650. (rc = __qeth_do_run_thread(card, thread)) >= 0);
  651. return rc;
  652. }
  653. EXPORT_SYMBOL_GPL(qeth_do_run_thread);
  654. void qeth_schedule_recovery(struct qeth_card *card)
  655. {
  656. QETH_DBF_TEXT(TRACE, 2, "startrec");
  657. if (qeth_set_thread_start_bit(card, QETH_RECOVER_THREAD) == 0)
  658. schedule_work(&card->kernel_thread_starter);
  659. }
  660. EXPORT_SYMBOL_GPL(qeth_schedule_recovery);
  661. static int qeth_get_problem(struct ccw_device *cdev, struct irb *irb)
  662. {
  663. int dstat, cstat;
  664. char *sense;
  665. sense = (char *) irb->ecw;
  666. cstat = irb->scsw.cmd.cstat;
  667. dstat = irb->scsw.cmd.dstat;
  668. if (cstat & (SCHN_STAT_CHN_CTRL_CHK | SCHN_STAT_INTF_CTRL_CHK |
  669. SCHN_STAT_CHN_DATA_CHK | SCHN_STAT_CHAIN_CHECK |
  670. SCHN_STAT_PROT_CHECK | SCHN_STAT_PROG_CHECK)) {
  671. QETH_DBF_TEXT(TRACE, 2, "CGENCHK");
  672. PRINT_WARN("check on device %s, dstat=x%x, cstat=x%x ",
  673. dev_name(&cdev->dev), dstat, cstat);
  674. print_hex_dump(KERN_WARNING, "qeth: irb ", DUMP_PREFIX_OFFSET,
  675. 16, 1, irb, 64, 1);
  676. return 1;
  677. }
  678. if (dstat & DEV_STAT_UNIT_CHECK) {
  679. if (sense[SENSE_RESETTING_EVENT_BYTE] &
  680. SENSE_RESETTING_EVENT_FLAG) {
  681. QETH_DBF_TEXT(TRACE, 2, "REVIND");
  682. return 1;
  683. }
  684. if (sense[SENSE_COMMAND_REJECT_BYTE] &
  685. SENSE_COMMAND_REJECT_FLAG) {
  686. QETH_DBF_TEXT(TRACE, 2, "CMDREJi");
  687. return 1;
  688. }
  689. if ((sense[2] == 0xaf) && (sense[3] == 0xfe)) {
  690. QETH_DBF_TEXT(TRACE, 2, "AFFE");
  691. return 1;
  692. }
  693. if ((!sense[0]) && (!sense[1]) && (!sense[2]) && (!sense[3])) {
  694. QETH_DBF_TEXT(TRACE, 2, "ZEROSEN");
  695. return 0;
  696. }
  697. QETH_DBF_TEXT(TRACE, 2, "DGENCHK");
  698. return 1;
  699. }
  700. return 0;
  701. }
  702. static long __qeth_check_irb_error(struct ccw_device *cdev,
  703. unsigned long intparm, struct irb *irb)
  704. {
  705. if (!IS_ERR(irb))
  706. return 0;
  707. switch (PTR_ERR(irb)) {
  708. case -EIO:
  709. PRINT_WARN("i/o-error on device %s\n", dev_name(&cdev->dev));
  710. QETH_DBF_TEXT(TRACE, 2, "ckirberr");
  711. QETH_DBF_TEXT_(TRACE, 2, " rc%d", -EIO);
  712. break;
  713. case -ETIMEDOUT:
  714. PRINT_WARN("timeout on device %s\n", dev_name(&cdev->dev));
  715. QETH_DBF_TEXT(TRACE, 2, "ckirberr");
  716. QETH_DBF_TEXT_(TRACE, 2, " rc%d", -ETIMEDOUT);
  717. if (intparm == QETH_RCD_PARM) {
  718. struct qeth_card *card = CARD_FROM_CDEV(cdev);
  719. if (card && (card->data.ccwdev == cdev)) {
  720. card->data.state = CH_STATE_DOWN;
  721. wake_up(&card->wait_q);
  722. }
  723. }
  724. break;
  725. default:
  726. PRINT_WARN("unknown error %ld on device %s\n", PTR_ERR(irb),
  727. dev_name(&cdev->dev));
  728. QETH_DBF_TEXT(TRACE, 2, "ckirberr");
  729. QETH_DBF_TEXT(TRACE, 2, " rc???");
  730. }
  731. return PTR_ERR(irb);
  732. }
  733. static void qeth_irq(struct ccw_device *cdev, unsigned long intparm,
  734. struct irb *irb)
  735. {
  736. int rc;
  737. int cstat, dstat;
  738. struct qeth_cmd_buffer *buffer;
  739. struct qeth_channel *channel;
  740. struct qeth_card *card;
  741. struct qeth_cmd_buffer *iob;
  742. __u8 index;
  743. QETH_DBF_TEXT(TRACE, 5, "irq");
  744. if (__qeth_check_irb_error(cdev, intparm, irb))
  745. return;
  746. cstat = irb->scsw.cmd.cstat;
  747. dstat = irb->scsw.cmd.dstat;
  748. card = CARD_FROM_CDEV(cdev);
  749. if (!card)
  750. return;
  751. if (card->read.ccwdev == cdev) {
  752. channel = &card->read;
  753. QETH_DBF_TEXT(TRACE, 5, "read");
  754. } else if (card->write.ccwdev == cdev) {
  755. channel = &card->write;
  756. QETH_DBF_TEXT(TRACE, 5, "write");
  757. } else {
  758. channel = &card->data;
  759. QETH_DBF_TEXT(TRACE, 5, "data");
  760. }
  761. atomic_set(&channel->irq_pending, 0);
  762. if (irb->scsw.cmd.fctl & (SCSW_FCTL_CLEAR_FUNC))
  763. channel->state = CH_STATE_STOPPED;
  764. if (irb->scsw.cmd.fctl & (SCSW_FCTL_HALT_FUNC))
  765. channel->state = CH_STATE_HALTED;
  766. /*let's wake up immediately on data channel*/
  767. if ((channel == &card->data) && (intparm != 0) &&
  768. (intparm != QETH_RCD_PARM))
  769. goto out;
  770. if (intparm == QETH_CLEAR_CHANNEL_PARM) {
  771. QETH_DBF_TEXT(TRACE, 6, "clrchpar");
  772. /* we don't have to handle this further */
  773. intparm = 0;
  774. }
  775. if (intparm == QETH_HALT_CHANNEL_PARM) {
  776. QETH_DBF_TEXT(TRACE, 6, "hltchpar");
  777. /* we don't have to handle this further */
  778. intparm = 0;
  779. }
  780. if ((dstat & DEV_STAT_UNIT_EXCEP) ||
  781. (dstat & DEV_STAT_UNIT_CHECK) ||
  782. (cstat)) {
  783. if (irb->esw.esw0.erw.cons) {
  784. /* TODO: we should make this s390dbf */
  785. PRINT_WARN("sense data available on channel %s.\n",
  786. CHANNEL_ID(channel));
  787. PRINT_WARN(" cstat 0x%X\n dstat 0x%X\n", cstat, dstat);
  788. print_hex_dump(KERN_WARNING, "qeth: irb ",
  789. DUMP_PREFIX_OFFSET, 16, 1, irb, 32, 1);
  790. print_hex_dump(KERN_WARNING, "qeth: sense data ",
  791. DUMP_PREFIX_OFFSET, 16, 1, irb->ecw, 32, 1);
  792. }
  793. if (intparm == QETH_RCD_PARM) {
  794. channel->state = CH_STATE_DOWN;
  795. goto out;
  796. }
  797. rc = qeth_get_problem(cdev, irb);
  798. if (rc) {
  799. qeth_clear_ipacmd_list(card);
  800. qeth_schedule_recovery(card);
  801. goto out;
  802. }
  803. }
  804. if (intparm == QETH_RCD_PARM) {
  805. channel->state = CH_STATE_RCD_DONE;
  806. goto out;
  807. }
  808. if (intparm) {
  809. buffer = (struct qeth_cmd_buffer *) __va((addr_t)intparm);
  810. buffer->state = BUF_STATE_PROCESSED;
  811. }
  812. if (channel == &card->data)
  813. return;
  814. if (channel == &card->read &&
  815. channel->state == CH_STATE_UP)
  816. qeth_issue_next_read(card);
  817. iob = channel->iob;
  818. index = channel->buf_no;
  819. while (iob[index].state == BUF_STATE_PROCESSED) {
  820. if (iob[index].callback != NULL)
  821. iob[index].callback(channel, iob + index);
  822. index = (index + 1) % QETH_CMD_BUFFER_NO;
  823. }
  824. channel->buf_no = index;
  825. out:
  826. wake_up(&card->wait_q);
  827. return;
  828. }
  829. static void qeth_clear_output_buffer(struct qeth_qdio_out_q *queue,
  830. struct qeth_qdio_out_buffer *buf)
  831. {
  832. int i;
  833. struct sk_buff *skb;
  834. /* is PCI flag set on buffer? */
  835. if (buf->buffer->element[0].flags & 0x40)
  836. atomic_dec(&queue->set_pci_flags_count);
  837. skb = skb_dequeue(&buf->skb_list);
  838. while (skb) {
  839. atomic_dec(&skb->users);
  840. dev_kfree_skb_any(skb);
  841. skb = skb_dequeue(&buf->skb_list);
  842. }
  843. qeth_eddp_buf_release_contexts(buf);
  844. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(queue->card); ++i) {
  845. if (buf->buffer->element[i].addr && buf->is_header[i])
  846. kmem_cache_free(qeth_core_header_cache,
  847. buf->buffer->element[i].addr);
  848. buf->is_header[i] = 0;
  849. buf->buffer->element[i].length = 0;
  850. buf->buffer->element[i].addr = NULL;
  851. buf->buffer->element[i].flags = 0;
  852. }
  853. buf->next_element_to_fill = 0;
  854. atomic_set(&buf->state, QETH_QDIO_BUF_EMPTY);
  855. }
  856. void qeth_clear_qdio_buffers(struct qeth_card *card)
  857. {
  858. int i, j;
  859. QETH_DBF_TEXT(TRACE, 2, "clearqdbf");
  860. /* clear outbound buffers to free skbs */
  861. for (i = 0; i < card->qdio.no_out_queues; ++i)
  862. if (card->qdio.out_qs[i]) {
  863. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j)
  864. qeth_clear_output_buffer(card->qdio.out_qs[i],
  865. &card->qdio.out_qs[i]->bufs[j]);
  866. }
  867. }
  868. EXPORT_SYMBOL_GPL(qeth_clear_qdio_buffers);
  869. static void qeth_free_buffer_pool(struct qeth_card *card)
  870. {
  871. struct qeth_buffer_pool_entry *pool_entry, *tmp;
  872. int i = 0;
  873. QETH_DBF_TEXT(TRACE, 5, "freepool");
  874. list_for_each_entry_safe(pool_entry, tmp,
  875. &card->qdio.init_pool.entry_list, init_list){
  876. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i)
  877. free_page((unsigned long)pool_entry->elements[i]);
  878. list_del(&pool_entry->init_list);
  879. kfree(pool_entry);
  880. }
  881. }
  882. static void qeth_free_qdio_buffers(struct qeth_card *card)
  883. {
  884. int i, j;
  885. QETH_DBF_TEXT(TRACE, 2, "freeqdbf");
  886. if (atomic_xchg(&card->qdio.state, QETH_QDIO_UNINITIALIZED) ==
  887. QETH_QDIO_UNINITIALIZED)
  888. return;
  889. kfree(card->qdio.in_q);
  890. card->qdio.in_q = NULL;
  891. /* inbound buffer pool */
  892. qeth_free_buffer_pool(card);
  893. /* free outbound qdio_qs */
  894. if (card->qdio.out_qs) {
  895. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  896. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j)
  897. qeth_clear_output_buffer(card->qdio.out_qs[i],
  898. &card->qdio.out_qs[i]->bufs[j]);
  899. kfree(card->qdio.out_qs[i]);
  900. }
  901. kfree(card->qdio.out_qs);
  902. card->qdio.out_qs = NULL;
  903. }
  904. }
  905. static void qeth_clean_channel(struct qeth_channel *channel)
  906. {
  907. int cnt;
  908. QETH_DBF_TEXT(SETUP, 2, "freech");
  909. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++)
  910. kfree(channel->iob[cnt].data);
  911. }
  912. static int qeth_is_1920_device(struct qeth_card *card)
  913. {
  914. int single_queue = 0;
  915. struct ccw_device *ccwdev;
  916. struct channelPath_dsc {
  917. u8 flags;
  918. u8 lsn;
  919. u8 desc;
  920. u8 chpid;
  921. u8 swla;
  922. u8 zeroes;
  923. u8 chla;
  924. u8 chpp;
  925. } *chp_dsc;
  926. QETH_DBF_TEXT(SETUP, 2, "chk_1920");
  927. ccwdev = card->data.ccwdev;
  928. chp_dsc = (struct channelPath_dsc *)ccw_device_get_chp_desc(ccwdev, 0);
  929. if (chp_dsc != NULL) {
  930. /* CHPP field bit 6 == 1 -> single queue */
  931. single_queue = ((chp_dsc->chpp & 0x02) == 0x02);
  932. kfree(chp_dsc);
  933. }
  934. QETH_DBF_TEXT_(SETUP, 2, "rc:%x", single_queue);
  935. return single_queue;
  936. }
  937. static void qeth_init_qdio_info(struct qeth_card *card)
  938. {
  939. QETH_DBF_TEXT(SETUP, 4, "intqdinf");
  940. atomic_set(&card->qdio.state, QETH_QDIO_UNINITIALIZED);
  941. /* inbound */
  942. card->qdio.in_buf_size = QETH_IN_BUF_SIZE_DEFAULT;
  943. card->qdio.init_pool.buf_count = QETH_IN_BUF_COUNT_DEFAULT;
  944. card->qdio.in_buf_pool.buf_count = card->qdio.init_pool.buf_count;
  945. INIT_LIST_HEAD(&card->qdio.in_buf_pool.entry_list);
  946. INIT_LIST_HEAD(&card->qdio.init_pool.entry_list);
  947. }
  948. static void qeth_set_intial_options(struct qeth_card *card)
  949. {
  950. card->options.route4.type = NO_ROUTER;
  951. card->options.route6.type = NO_ROUTER;
  952. card->options.checksum_type = QETH_CHECKSUM_DEFAULT;
  953. card->options.broadcast_mode = QETH_TR_BROADCAST_ALLRINGS;
  954. card->options.macaddr_mode = QETH_TR_MACADDR_NONCANONICAL;
  955. card->options.fake_broadcast = 0;
  956. card->options.add_hhlen = DEFAULT_ADD_HHLEN;
  957. card->options.fake_ll = 0;
  958. card->options.performance_stats = 0;
  959. card->options.rx_sg_cb = QETH_RX_SG_CB;
  960. }
  961. static int qeth_do_start_thread(struct qeth_card *card, unsigned long thread)
  962. {
  963. unsigned long flags;
  964. int rc = 0;
  965. spin_lock_irqsave(&card->thread_mask_lock, flags);
  966. QETH_DBF_TEXT_(TRACE, 4, " %02x%02x%02x",
  967. (u8) card->thread_start_mask,
  968. (u8) card->thread_allowed_mask,
  969. (u8) card->thread_running_mask);
  970. rc = (card->thread_start_mask & thread);
  971. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  972. return rc;
  973. }
  974. static void qeth_start_kernel_thread(struct work_struct *work)
  975. {
  976. struct qeth_card *card = container_of(work, struct qeth_card,
  977. kernel_thread_starter);
  978. QETH_DBF_TEXT(TRACE , 2, "strthrd");
  979. if (card->read.state != CH_STATE_UP &&
  980. card->write.state != CH_STATE_UP)
  981. return;
  982. if (qeth_do_start_thread(card, QETH_RECOVER_THREAD))
  983. kthread_run(card->discipline.recover, (void *) card,
  984. "qeth_recover");
  985. }
  986. static int qeth_setup_card(struct qeth_card *card)
  987. {
  988. QETH_DBF_TEXT(SETUP, 2, "setupcrd");
  989. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  990. card->read.state = CH_STATE_DOWN;
  991. card->write.state = CH_STATE_DOWN;
  992. card->data.state = CH_STATE_DOWN;
  993. card->state = CARD_STATE_DOWN;
  994. card->lan_online = 0;
  995. card->use_hard_stop = 0;
  996. card->dev = NULL;
  997. spin_lock_init(&card->vlanlock);
  998. spin_lock_init(&card->mclock);
  999. card->vlangrp = NULL;
  1000. spin_lock_init(&card->lock);
  1001. spin_lock_init(&card->ip_lock);
  1002. spin_lock_init(&card->thread_mask_lock);
  1003. card->thread_start_mask = 0;
  1004. card->thread_allowed_mask = 0;
  1005. card->thread_running_mask = 0;
  1006. INIT_WORK(&card->kernel_thread_starter, qeth_start_kernel_thread);
  1007. INIT_LIST_HEAD(&card->ip_list);
  1008. card->ip_tbd_list = kmalloc(sizeof(struct list_head), GFP_KERNEL);
  1009. if (!card->ip_tbd_list) {
  1010. QETH_DBF_TEXT(SETUP, 0, "iptbdnom");
  1011. return -ENOMEM;
  1012. }
  1013. INIT_LIST_HEAD(card->ip_tbd_list);
  1014. INIT_LIST_HEAD(&card->cmd_waiter_list);
  1015. init_waitqueue_head(&card->wait_q);
  1016. /* intial options */
  1017. qeth_set_intial_options(card);
  1018. /* IP address takeover */
  1019. INIT_LIST_HEAD(&card->ipato.entries);
  1020. card->ipato.enabled = 0;
  1021. card->ipato.invert4 = 0;
  1022. card->ipato.invert6 = 0;
  1023. /* init QDIO stuff */
  1024. qeth_init_qdio_info(card);
  1025. return 0;
  1026. }
  1027. static void qeth_core_sl_print(struct seq_file *m, struct service_level *slr)
  1028. {
  1029. struct qeth_card *card = container_of(slr, struct qeth_card,
  1030. qeth_service_level);
  1031. seq_printf(m, "qeth: %s firmware level %s\n", CARD_BUS_ID(card),
  1032. card->info.mcl_level);
  1033. }
  1034. static struct qeth_card *qeth_alloc_card(void)
  1035. {
  1036. struct qeth_card *card;
  1037. QETH_DBF_TEXT(SETUP, 2, "alloccrd");
  1038. card = kzalloc(sizeof(struct qeth_card), GFP_DMA|GFP_KERNEL);
  1039. if (!card)
  1040. return NULL;
  1041. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  1042. if (qeth_setup_channel(&card->read)) {
  1043. kfree(card);
  1044. return NULL;
  1045. }
  1046. if (qeth_setup_channel(&card->write)) {
  1047. qeth_clean_channel(&card->read);
  1048. kfree(card);
  1049. return NULL;
  1050. }
  1051. card->options.layer2 = -1;
  1052. card->qeth_service_level.seq_print = qeth_core_sl_print;
  1053. register_service_level(&card->qeth_service_level);
  1054. return card;
  1055. }
  1056. static int qeth_determine_card_type(struct qeth_card *card)
  1057. {
  1058. int i = 0;
  1059. QETH_DBF_TEXT(SETUP, 2, "detcdtyp");
  1060. card->qdio.do_prio_queueing = QETH_PRIOQ_DEFAULT;
  1061. card->qdio.default_out_queue = QETH_DEFAULT_QUEUE;
  1062. while (known_devices[i][4]) {
  1063. if ((CARD_RDEV(card)->id.dev_type == known_devices[i][2]) &&
  1064. (CARD_RDEV(card)->id.dev_model == known_devices[i][3])) {
  1065. card->info.type = known_devices[i][4];
  1066. card->qdio.no_out_queues = known_devices[i][8];
  1067. card->info.is_multicast_different = known_devices[i][9];
  1068. if (qeth_is_1920_device(card)) {
  1069. PRINT_INFO("Priority Queueing not able "
  1070. "due to hardware limitations!\n");
  1071. card->qdio.no_out_queues = 1;
  1072. card->qdio.default_out_queue = 0;
  1073. }
  1074. return 0;
  1075. }
  1076. i++;
  1077. }
  1078. card->info.type = QETH_CARD_TYPE_UNKNOWN;
  1079. PRINT_ERR("unknown card type on device %s\n", CARD_BUS_ID(card));
  1080. return -ENOENT;
  1081. }
  1082. static int qeth_clear_channel(struct qeth_channel *channel)
  1083. {
  1084. unsigned long flags;
  1085. struct qeth_card *card;
  1086. int rc;
  1087. QETH_DBF_TEXT(TRACE, 3, "clearch");
  1088. card = CARD_FROM_CDEV(channel->ccwdev);
  1089. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1090. rc = ccw_device_clear(channel->ccwdev, QETH_CLEAR_CHANNEL_PARM);
  1091. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1092. if (rc)
  1093. return rc;
  1094. rc = wait_event_interruptible_timeout(card->wait_q,
  1095. channel->state == CH_STATE_STOPPED, QETH_TIMEOUT);
  1096. if (rc == -ERESTARTSYS)
  1097. return rc;
  1098. if (channel->state != CH_STATE_STOPPED)
  1099. return -ETIME;
  1100. channel->state = CH_STATE_DOWN;
  1101. return 0;
  1102. }
  1103. static int qeth_halt_channel(struct qeth_channel *channel)
  1104. {
  1105. unsigned long flags;
  1106. struct qeth_card *card;
  1107. int rc;
  1108. QETH_DBF_TEXT(TRACE, 3, "haltch");
  1109. card = CARD_FROM_CDEV(channel->ccwdev);
  1110. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1111. rc = ccw_device_halt(channel->ccwdev, QETH_HALT_CHANNEL_PARM);
  1112. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1113. if (rc)
  1114. return rc;
  1115. rc = wait_event_interruptible_timeout(card->wait_q,
  1116. channel->state == CH_STATE_HALTED, QETH_TIMEOUT);
  1117. if (rc == -ERESTARTSYS)
  1118. return rc;
  1119. if (channel->state != CH_STATE_HALTED)
  1120. return -ETIME;
  1121. return 0;
  1122. }
  1123. static int qeth_halt_channels(struct qeth_card *card)
  1124. {
  1125. int rc1 = 0, rc2 = 0, rc3 = 0;
  1126. QETH_DBF_TEXT(TRACE, 3, "haltchs");
  1127. rc1 = qeth_halt_channel(&card->read);
  1128. rc2 = qeth_halt_channel(&card->write);
  1129. rc3 = qeth_halt_channel(&card->data);
  1130. if (rc1)
  1131. return rc1;
  1132. if (rc2)
  1133. return rc2;
  1134. return rc3;
  1135. }
  1136. static int qeth_clear_channels(struct qeth_card *card)
  1137. {
  1138. int rc1 = 0, rc2 = 0, rc3 = 0;
  1139. QETH_DBF_TEXT(TRACE, 3, "clearchs");
  1140. rc1 = qeth_clear_channel(&card->read);
  1141. rc2 = qeth_clear_channel(&card->write);
  1142. rc3 = qeth_clear_channel(&card->data);
  1143. if (rc1)
  1144. return rc1;
  1145. if (rc2)
  1146. return rc2;
  1147. return rc3;
  1148. }
  1149. static int qeth_clear_halt_card(struct qeth_card *card, int halt)
  1150. {
  1151. int rc = 0;
  1152. QETH_DBF_TEXT(TRACE, 3, "clhacrd");
  1153. QETH_DBF_HEX(TRACE, 3, &card, sizeof(void *));
  1154. if (halt)
  1155. rc = qeth_halt_channels(card);
  1156. if (rc)
  1157. return rc;
  1158. return qeth_clear_channels(card);
  1159. }
  1160. int qeth_qdio_clear_card(struct qeth_card *card, int use_halt)
  1161. {
  1162. int rc = 0;
  1163. QETH_DBF_TEXT(TRACE, 3, "qdioclr");
  1164. switch (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_ESTABLISHED,
  1165. QETH_QDIO_CLEANING)) {
  1166. case QETH_QDIO_ESTABLISHED:
  1167. if (card->info.type == QETH_CARD_TYPE_IQD)
  1168. rc = qdio_cleanup(CARD_DDEV(card),
  1169. QDIO_FLAG_CLEANUP_USING_HALT);
  1170. else
  1171. rc = qdio_cleanup(CARD_DDEV(card),
  1172. QDIO_FLAG_CLEANUP_USING_CLEAR);
  1173. if (rc)
  1174. QETH_DBF_TEXT_(TRACE, 3, "1err%d", rc);
  1175. atomic_set(&card->qdio.state, QETH_QDIO_ALLOCATED);
  1176. break;
  1177. case QETH_QDIO_CLEANING:
  1178. return rc;
  1179. default:
  1180. break;
  1181. }
  1182. rc = qeth_clear_halt_card(card, use_halt);
  1183. if (rc)
  1184. QETH_DBF_TEXT_(TRACE, 3, "2err%d", rc);
  1185. card->state = CARD_STATE_DOWN;
  1186. return rc;
  1187. }
  1188. EXPORT_SYMBOL_GPL(qeth_qdio_clear_card);
  1189. static int qeth_read_conf_data(struct qeth_card *card, void **buffer,
  1190. int *length)
  1191. {
  1192. struct ciw *ciw;
  1193. char *rcd_buf;
  1194. int ret;
  1195. struct qeth_channel *channel = &card->data;
  1196. unsigned long flags;
  1197. /*
  1198. * scan for RCD command in extended SenseID data
  1199. */
  1200. ciw = ccw_device_get_ciw(channel->ccwdev, CIW_TYPE_RCD);
  1201. if (!ciw || ciw->cmd == 0)
  1202. return -EOPNOTSUPP;
  1203. rcd_buf = kzalloc(ciw->count, GFP_KERNEL | GFP_DMA);
  1204. if (!rcd_buf)
  1205. return -ENOMEM;
  1206. channel->ccw.cmd_code = ciw->cmd;
  1207. channel->ccw.cda = (__u32) __pa(rcd_buf);
  1208. channel->ccw.count = ciw->count;
  1209. channel->ccw.flags = CCW_FLAG_SLI;
  1210. channel->state = CH_STATE_RCD;
  1211. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1212. ret = ccw_device_start_timeout(channel->ccwdev, &channel->ccw,
  1213. QETH_RCD_PARM, LPM_ANYPATH, 0,
  1214. QETH_RCD_TIMEOUT);
  1215. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1216. if (!ret)
  1217. wait_event(card->wait_q,
  1218. (channel->state == CH_STATE_RCD_DONE ||
  1219. channel->state == CH_STATE_DOWN));
  1220. if (channel->state == CH_STATE_DOWN)
  1221. ret = -EIO;
  1222. else
  1223. channel->state = CH_STATE_DOWN;
  1224. if (ret) {
  1225. kfree(rcd_buf);
  1226. *buffer = NULL;
  1227. *length = 0;
  1228. } else {
  1229. *length = ciw->count;
  1230. *buffer = rcd_buf;
  1231. }
  1232. return ret;
  1233. }
  1234. static int qeth_get_unitaddr(struct qeth_card *card)
  1235. {
  1236. int length;
  1237. char *prcd;
  1238. int rc;
  1239. QETH_DBF_TEXT(SETUP, 2, "getunit");
  1240. rc = qeth_read_conf_data(card, (void **) &prcd, &length);
  1241. if (rc) {
  1242. PRINT_ERR("qeth_read_conf_data for device %s returned %i\n",
  1243. CARD_DDEV_ID(card), rc);
  1244. return rc;
  1245. }
  1246. card->info.chpid = prcd[30];
  1247. card->info.unit_addr2 = prcd[31];
  1248. card->info.cula = prcd[63];
  1249. card->info.guestlan = ((prcd[0x10] == _ascebc['V']) &&
  1250. (prcd[0x11] == _ascebc['M']));
  1251. kfree(prcd);
  1252. return 0;
  1253. }
  1254. static void qeth_init_tokens(struct qeth_card *card)
  1255. {
  1256. card->token.issuer_rm_w = 0x00010103UL;
  1257. card->token.cm_filter_w = 0x00010108UL;
  1258. card->token.cm_connection_w = 0x0001010aUL;
  1259. card->token.ulp_filter_w = 0x0001010bUL;
  1260. card->token.ulp_connection_w = 0x0001010dUL;
  1261. }
  1262. static void qeth_init_func_level(struct qeth_card *card)
  1263. {
  1264. if (card->ipato.enabled) {
  1265. if (card->info.type == QETH_CARD_TYPE_IQD)
  1266. card->info.func_level =
  1267. QETH_IDX_FUNC_LEVEL_IQD_ENA_IPAT;
  1268. else
  1269. card->info.func_level =
  1270. QETH_IDX_FUNC_LEVEL_OSAE_ENA_IPAT;
  1271. } else {
  1272. if (card->info.type == QETH_CARD_TYPE_IQD)
  1273. /*FIXME:why do we have same values for dis and ena for
  1274. osae??? */
  1275. card->info.func_level =
  1276. QETH_IDX_FUNC_LEVEL_IQD_DIS_IPAT;
  1277. else
  1278. card->info.func_level =
  1279. QETH_IDX_FUNC_LEVEL_OSAE_DIS_IPAT;
  1280. }
  1281. }
  1282. static int qeth_idx_activate_get_answer(struct qeth_channel *channel,
  1283. void (*idx_reply_cb)(struct qeth_channel *,
  1284. struct qeth_cmd_buffer *))
  1285. {
  1286. struct qeth_cmd_buffer *iob;
  1287. unsigned long flags;
  1288. int rc;
  1289. struct qeth_card *card;
  1290. QETH_DBF_TEXT(SETUP, 2, "idxanswr");
  1291. card = CARD_FROM_CDEV(channel->ccwdev);
  1292. iob = qeth_get_buffer(channel);
  1293. iob->callback = idx_reply_cb;
  1294. memcpy(&channel->ccw, READ_CCW, sizeof(struct ccw1));
  1295. channel->ccw.count = QETH_BUFSIZE;
  1296. channel->ccw.cda = (__u32) __pa(iob->data);
  1297. wait_event(card->wait_q,
  1298. atomic_cmpxchg(&channel->irq_pending, 0, 1) == 0);
  1299. QETH_DBF_TEXT(SETUP, 6, "noirqpnd");
  1300. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1301. rc = ccw_device_start(channel->ccwdev,
  1302. &channel->ccw, (addr_t) iob, 0, 0);
  1303. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1304. if (rc) {
  1305. QETH_DBF_MESSAGE(2, "Error2 in activating channel rc=%d\n", rc);
  1306. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  1307. atomic_set(&channel->irq_pending, 0);
  1308. wake_up(&card->wait_q);
  1309. return rc;
  1310. }
  1311. rc = wait_event_interruptible_timeout(card->wait_q,
  1312. channel->state == CH_STATE_UP, QETH_TIMEOUT);
  1313. if (rc == -ERESTARTSYS)
  1314. return rc;
  1315. if (channel->state != CH_STATE_UP) {
  1316. rc = -ETIME;
  1317. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  1318. qeth_clear_cmd_buffers(channel);
  1319. } else
  1320. rc = 0;
  1321. return rc;
  1322. }
  1323. static int qeth_idx_activate_channel(struct qeth_channel *channel,
  1324. void (*idx_reply_cb)(struct qeth_channel *,
  1325. struct qeth_cmd_buffer *))
  1326. {
  1327. struct qeth_card *card;
  1328. struct qeth_cmd_buffer *iob;
  1329. unsigned long flags;
  1330. __u16 temp;
  1331. __u8 tmp;
  1332. int rc;
  1333. struct ccw_dev_id temp_devid;
  1334. card = CARD_FROM_CDEV(channel->ccwdev);
  1335. QETH_DBF_TEXT(SETUP, 2, "idxactch");
  1336. iob = qeth_get_buffer(channel);
  1337. iob->callback = idx_reply_cb;
  1338. memcpy(&channel->ccw, WRITE_CCW, sizeof(struct ccw1));
  1339. channel->ccw.count = IDX_ACTIVATE_SIZE;
  1340. channel->ccw.cda = (__u32) __pa(iob->data);
  1341. if (channel == &card->write) {
  1342. memcpy(iob->data, IDX_ACTIVATE_WRITE, IDX_ACTIVATE_SIZE);
  1343. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1344. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1345. card->seqno.trans_hdr++;
  1346. } else {
  1347. memcpy(iob->data, IDX_ACTIVATE_READ, IDX_ACTIVATE_SIZE);
  1348. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1349. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1350. }
  1351. tmp = ((__u8)card->info.portno) | 0x80;
  1352. memcpy(QETH_IDX_ACT_PNO(iob->data), &tmp, 1);
  1353. memcpy(QETH_IDX_ACT_ISSUER_RM_TOKEN(iob->data),
  1354. &card->token.issuer_rm_w, QETH_MPC_TOKEN_LENGTH);
  1355. memcpy(QETH_IDX_ACT_FUNC_LEVEL(iob->data),
  1356. &card->info.func_level, sizeof(__u16));
  1357. ccw_device_get_id(CARD_DDEV(card), &temp_devid);
  1358. memcpy(QETH_IDX_ACT_QDIO_DEV_CUA(iob->data), &temp_devid.devno, 2);
  1359. temp = (card->info.cula << 8) + card->info.unit_addr2;
  1360. memcpy(QETH_IDX_ACT_QDIO_DEV_REALADDR(iob->data), &temp, 2);
  1361. wait_event(card->wait_q,
  1362. atomic_cmpxchg(&channel->irq_pending, 0, 1) == 0);
  1363. QETH_DBF_TEXT(SETUP, 6, "noirqpnd");
  1364. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1365. rc = ccw_device_start(channel->ccwdev,
  1366. &channel->ccw, (addr_t) iob, 0, 0);
  1367. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1368. if (rc) {
  1369. QETH_DBF_MESSAGE(2, "Error1 in activating channel. rc=%d\n",
  1370. rc);
  1371. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  1372. atomic_set(&channel->irq_pending, 0);
  1373. wake_up(&card->wait_q);
  1374. return rc;
  1375. }
  1376. rc = wait_event_interruptible_timeout(card->wait_q,
  1377. channel->state == CH_STATE_ACTIVATING, QETH_TIMEOUT);
  1378. if (rc == -ERESTARTSYS)
  1379. return rc;
  1380. if (channel->state != CH_STATE_ACTIVATING) {
  1381. PRINT_WARN("IDX activate timed out!\n");
  1382. QETH_DBF_TEXT_(SETUP, 2, "2err%d", -ETIME);
  1383. qeth_clear_cmd_buffers(channel);
  1384. return -ETIME;
  1385. }
  1386. return qeth_idx_activate_get_answer(channel, idx_reply_cb);
  1387. }
  1388. static int qeth_peer_func_level(int level)
  1389. {
  1390. if ((level & 0xff) == 8)
  1391. return (level & 0xff) + 0x400;
  1392. if (((level >> 8) & 3) == 1)
  1393. return (level & 0xff) + 0x200;
  1394. return level;
  1395. }
  1396. static void qeth_idx_write_cb(struct qeth_channel *channel,
  1397. struct qeth_cmd_buffer *iob)
  1398. {
  1399. struct qeth_card *card;
  1400. __u16 temp;
  1401. QETH_DBF_TEXT(SETUP , 2, "idxwrcb");
  1402. if (channel->state == CH_STATE_DOWN) {
  1403. channel->state = CH_STATE_ACTIVATING;
  1404. goto out;
  1405. }
  1406. card = CARD_FROM_CDEV(channel->ccwdev);
  1407. if (!(QETH_IS_IDX_ACT_POS_REPLY(iob->data))) {
  1408. if (QETH_IDX_ACT_CAUSE_CODE(iob->data) == 0x19)
  1409. PRINT_ERR("IDX_ACTIVATE on write channel device %s: "
  1410. "adapter exclusively used by another host\n",
  1411. CARD_WDEV_ID(card));
  1412. else
  1413. PRINT_ERR("IDX_ACTIVATE on write channel device %s: "
  1414. "negative reply\n", CARD_WDEV_ID(card));
  1415. goto out;
  1416. }
  1417. memcpy(&temp, QETH_IDX_ACT_FUNC_LEVEL(iob->data), 2);
  1418. if ((temp & ~0x0100) != qeth_peer_func_level(card->info.func_level)) {
  1419. PRINT_WARN("IDX_ACTIVATE on write channel device %s: "
  1420. "function level mismatch "
  1421. "(sent: 0x%x, received: 0x%x)\n",
  1422. CARD_WDEV_ID(card), card->info.func_level, temp);
  1423. goto out;
  1424. }
  1425. channel->state = CH_STATE_UP;
  1426. out:
  1427. qeth_release_buffer(channel, iob);
  1428. }
  1429. static void qeth_idx_read_cb(struct qeth_channel *channel,
  1430. struct qeth_cmd_buffer *iob)
  1431. {
  1432. struct qeth_card *card;
  1433. __u16 temp;
  1434. QETH_DBF_TEXT(SETUP , 2, "idxrdcb");
  1435. if (channel->state == CH_STATE_DOWN) {
  1436. channel->state = CH_STATE_ACTIVATING;
  1437. goto out;
  1438. }
  1439. card = CARD_FROM_CDEV(channel->ccwdev);
  1440. if (qeth_check_idx_response(iob->data))
  1441. goto out;
  1442. if (!(QETH_IS_IDX_ACT_POS_REPLY(iob->data))) {
  1443. if (QETH_IDX_ACT_CAUSE_CODE(iob->data) == 0x19)
  1444. PRINT_ERR("IDX_ACTIVATE on read channel device %s: "
  1445. "adapter exclusively used by another host\n",
  1446. CARD_RDEV_ID(card));
  1447. else
  1448. PRINT_ERR("IDX_ACTIVATE on read channel device %s: "
  1449. "negative reply\n", CARD_RDEV_ID(card));
  1450. goto out;
  1451. }
  1452. /**
  1453. * temporary fix for microcode bug
  1454. * to revert it,replace OR by AND
  1455. */
  1456. if ((!QETH_IDX_NO_PORTNAME_REQUIRED(iob->data)) ||
  1457. (card->info.type == QETH_CARD_TYPE_OSAE))
  1458. card->info.portname_required = 1;
  1459. memcpy(&temp, QETH_IDX_ACT_FUNC_LEVEL(iob->data), 2);
  1460. if (temp != qeth_peer_func_level(card->info.func_level)) {
  1461. PRINT_WARN("IDX_ACTIVATE on read channel device %s: function "
  1462. "level mismatch (sent: 0x%x, received: 0x%x)\n",
  1463. CARD_RDEV_ID(card), card->info.func_level, temp);
  1464. goto out;
  1465. }
  1466. memcpy(&card->token.issuer_rm_r,
  1467. QETH_IDX_ACT_ISSUER_RM_TOKEN(iob->data),
  1468. QETH_MPC_TOKEN_LENGTH);
  1469. memcpy(&card->info.mcl_level[0],
  1470. QETH_IDX_REPLY_LEVEL(iob->data), QETH_MCL_LENGTH);
  1471. channel->state = CH_STATE_UP;
  1472. out:
  1473. qeth_release_buffer(channel, iob);
  1474. }
  1475. void qeth_prepare_control_data(struct qeth_card *card, int len,
  1476. struct qeth_cmd_buffer *iob)
  1477. {
  1478. qeth_setup_ccw(&card->write, iob->data, len);
  1479. iob->callback = qeth_release_buffer;
  1480. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1481. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1482. card->seqno.trans_hdr++;
  1483. memcpy(QETH_PDU_HEADER_SEQ_NO(iob->data),
  1484. &card->seqno.pdu_hdr, QETH_SEQ_NO_LENGTH);
  1485. card->seqno.pdu_hdr++;
  1486. memcpy(QETH_PDU_HEADER_ACK_SEQ_NO(iob->data),
  1487. &card->seqno.pdu_hdr_ack, QETH_SEQ_NO_LENGTH);
  1488. QETH_DBF_HEX(CTRL, 2, iob->data, QETH_DBF_CTRL_LEN);
  1489. }
  1490. EXPORT_SYMBOL_GPL(qeth_prepare_control_data);
  1491. int qeth_send_control_data(struct qeth_card *card, int len,
  1492. struct qeth_cmd_buffer *iob,
  1493. int (*reply_cb)(struct qeth_card *, struct qeth_reply *,
  1494. unsigned long),
  1495. void *reply_param)
  1496. {
  1497. int rc;
  1498. unsigned long flags;
  1499. struct qeth_reply *reply = NULL;
  1500. unsigned long timeout;
  1501. QETH_DBF_TEXT(TRACE, 2, "sendctl");
  1502. reply = qeth_alloc_reply(card);
  1503. if (!reply) {
  1504. return -ENOMEM;
  1505. }
  1506. reply->callback = reply_cb;
  1507. reply->param = reply_param;
  1508. if (card->state == CARD_STATE_DOWN)
  1509. reply->seqno = QETH_IDX_COMMAND_SEQNO;
  1510. else
  1511. reply->seqno = card->seqno.ipa++;
  1512. init_waitqueue_head(&reply->wait_q);
  1513. spin_lock_irqsave(&card->lock, flags);
  1514. list_add_tail(&reply->list, &card->cmd_waiter_list);
  1515. spin_unlock_irqrestore(&card->lock, flags);
  1516. QETH_DBF_HEX(CTRL, 2, iob->data, QETH_DBF_CTRL_LEN);
  1517. while (atomic_cmpxchg(&card->write.irq_pending, 0, 1)) ;
  1518. qeth_prepare_control_data(card, len, iob);
  1519. if (IS_IPA(iob->data))
  1520. timeout = jiffies + QETH_IPA_TIMEOUT;
  1521. else
  1522. timeout = jiffies + QETH_TIMEOUT;
  1523. QETH_DBF_TEXT(TRACE, 6, "noirqpnd");
  1524. spin_lock_irqsave(get_ccwdev_lock(card->write.ccwdev), flags);
  1525. rc = ccw_device_start(card->write.ccwdev, &card->write.ccw,
  1526. (addr_t) iob, 0, 0);
  1527. spin_unlock_irqrestore(get_ccwdev_lock(card->write.ccwdev), flags);
  1528. if (rc) {
  1529. PRINT_WARN("qeth_send_control_data: "
  1530. "ccw_device_start rc = %i\n", rc);
  1531. QETH_DBF_TEXT_(TRACE, 2, " err%d", rc);
  1532. spin_lock_irqsave(&card->lock, flags);
  1533. list_del_init(&reply->list);
  1534. qeth_put_reply(reply);
  1535. spin_unlock_irqrestore(&card->lock, flags);
  1536. qeth_release_buffer(iob->channel, iob);
  1537. atomic_set(&card->write.irq_pending, 0);
  1538. wake_up(&card->wait_q);
  1539. return rc;
  1540. }
  1541. while (!atomic_read(&reply->received)) {
  1542. if (time_after(jiffies, timeout)) {
  1543. spin_lock_irqsave(&reply->card->lock, flags);
  1544. list_del_init(&reply->list);
  1545. spin_unlock_irqrestore(&reply->card->lock, flags);
  1546. reply->rc = -ETIME;
  1547. atomic_inc(&reply->received);
  1548. wake_up(&reply->wait_q);
  1549. }
  1550. cpu_relax();
  1551. };
  1552. rc = reply->rc;
  1553. qeth_put_reply(reply);
  1554. return rc;
  1555. }
  1556. EXPORT_SYMBOL_GPL(qeth_send_control_data);
  1557. static int qeth_cm_enable_cb(struct qeth_card *card, struct qeth_reply *reply,
  1558. unsigned long data)
  1559. {
  1560. struct qeth_cmd_buffer *iob;
  1561. QETH_DBF_TEXT(SETUP, 2, "cmenblcb");
  1562. iob = (struct qeth_cmd_buffer *) data;
  1563. memcpy(&card->token.cm_filter_r,
  1564. QETH_CM_ENABLE_RESP_FILTER_TOKEN(iob->data),
  1565. QETH_MPC_TOKEN_LENGTH);
  1566. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1567. return 0;
  1568. }
  1569. static int qeth_cm_enable(struct qeth_card *card)
  1570. {
  1571. int rc;
  1572. struct qeth_cmd_buffer *iob;
  1573. QETH_DBF_TEXT(SETUP, 2, "cmenable");
  1574. iob = qeth_wait_for_buffer(&card->write);
  1575. memcpy(iob->data, CM_ENABLE, CM_ENABLE_SIZE);
  1576. memcpy(QETH_CM_ENABLE_ISSUER_RM_TOKEN(iob->data),
  1577. &card->token.issuer_rm_r, QETH_MPC_TOKEN_LENGTH);
  1578. memcpy(QETH_CM_ENABLE_FILTER_TOKEN(iob->data),
  1579. &card->token.cm_filter_w, QETH_MPC_TOKEN_LENGTH);
  1580. rc = qeth_send_control_data(card, CM_ENABLE_SIZE, iob,
  1581. qeth_cm_enable_cb, NULL);
  1582. return rc;
  1583. }
  1584. static int qeth_cm_setup_cb(struct qeth_card *card, struct qeth_reply *reply,
  1585. unsigned long data)
  1586. {
  1587. struct qeth_cmd_buffer *iob;
  1588. QETH_DBF_TEXT(SETUP, 2, "cmsetpcb");
  1589. iob = (struct qeth_cmd_buffer *) data;
  1590. memcpy(&card->token.cm_connection_r,
  1591. QETH_CM_SETUP_RESP_DEST_ADDR(iob->data),
  1592. QETH_MPC_TOKEN_LENGTH);
  1593. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1594. return 0;
  1595. }
  1596. static int qeth_cm_setup(struct qeth_card *card)
  1597. {
  1598. int rc;
  1599. struct qeth_cmd_buffer *iob;
  1600. QETH_DBF_TEXT(SETUP, 2, "cmsetup");
  1601. iob = qeth_wait_for_buffer(&card->write);
  1602. memcpy(iob->data, CM_SETUP, CM_SETUP_SIZE);
  1603. memcpy(QETH_CM_SETUP_DEST_ADDR(iob->data),
  1604. &card->token.issuer_rm_r, QETH_MPC_TOKEN_LENGTH);
  1605. memcpy(QETH_CM_SETUP_CONNECTION_TOKEN(iob->data),
  1606. &card->token.cm_connection_w, QETH_MPC_TOKEN_LENGTH);
  1607. memcpy(QETH_CM_SETUP_FILTER_TOKEN(iob->data),
  1608. &card->token.cm_filter_r, QETH_MPC_TOKEN_LENGTH);
  1609. rc = qeth_send_control_data(card, CM_SETUP_SIZE, iob,
  1610. qeth_cm_setup_cb, NULL);
  1611. return rc;
  1612. }
  1613. static inline int qeth_get_initial_mtu_for_card(struct qeth_card *card)
  1614. {
  1615. switch (card->info.type) {
  1616. case QETH_CARD_TYPE_UNKNOWN:
  1617. return 1500;
  1618. case QETH_CARD_TYPE_IQD:
  1619. return card->info.max_mtu;
  1620. case QETH_CARD_TYPE_OSAE:
  1621. switch (card->info.link_type) {
  1622. case QETH_LINK_TYPE_HSTR:
  1623. case QETH_LINK_TYPE_LANE_TR:
  1624. return 2000;
  1625. default:
  1626. return 1492;
  1627. }
  1628. default:
  1629. return 1500;
  1630. }
  1631. }
  1632. static inline int qeth_get_max_mtu_for_card(int cardtype)
  1633. {
  1634. switch (cardtype) {
  1635. case QETH_CARD_TYPE_UNKNOWN:
  1636. case QETH_CARD_TYPE_OSAE:
  1637. case QETH_CARD_TYPE_OSN:
  1638. return 61440;
  1639. case QETH_CARD_TYPE_IQD:
  1640. return 57344;
  1641. default:
  1642. return 1500;
  1643. }
  1644. }
  1645. static inline int qeth_get_mtu_out_of_mpc(int cardtype)
  1646. {
  1647. switch (cardtype) {
  1648. case QETH_CARD_TYPE_IQD:
  1649. return 1;
  1650. default:
  1651. return 0;
  1652. }
  1653. }
  1654. static inline int qeth_get_mtu_outof_framesize(int framesize)
  1655. {
  1656. switch (framesize) {
  1657. case 0x4000:
  1658. return 8192;
  1659. case 0x6000:
  1660. return 16384;
  1661. case 0xa000:
  1662. return 32768;
  1663. case 0xffff:
  1664. return 57344;
  1665. default:
  1666. return 0;
  1667. }
  1668. }
  1669. static inline int qeth_mtu_is_valid(struct qeth_card *card, int mtu)
  1670. {
  1671. switch (card->info.type) {
  1672. case QETH_CARD_TYPE_OSAE:
  1673. return ((mtu >= 576) && (mtu <= 61440));
  1674. case QETH_CARD_TYPE_IQD:
  1675. return ((mtu >= 576) &&
  1676. (mtu <= card->info.max_mtu + 4096 - 32));
  1677. case QETH_CARD_TYPE_OSN:
  1678. case QETH_CARD_TYPE_UNKNOWN:
  1679. default:
  1680. return 1;
  1681. }
  1682. }
  1683. static int qeth_ulp_enable_cb(struct qeth_card *card, struct qeth_reply *reply,
  1684. unsigned long data)
  1685. {
  1686. __u16 mtu, framesize;
  1687. __u16 len;
  1688. __u8 link_type;
  1689. struct qeth_cmd_buffer *iob;
  1690. QETH_DBF_TEXT(SETUP, 2, "ulpenacb");
  1691. iob = (struct qeth_cmd_buffer *) data;
  1692. memcpy(&card->token.ulp_filter_r,
  1693. QETH_ULP_ENABLE_RESP_FILTER_TOKEN(iob->data),
  1694. QETH_MPC_TOKEN_LENGTH);
  1695. if (qeth_get_mtu_out_of_mpc(card->info.type)) {
  1696. memcpy(&framesize, QETH_ULP_ENABLE_RESP_MAX_MTU(iob->data), 2);
  1697. mtu = qeth_get_mtu_outof_framesize(framesize);
  1698. if (!mtu) {
  1699. iob->rc = -EINVAL;
  1700. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1701. return 0;
  1702. }
  1703. card->info.max_mtu = mtu;
  1704. card->info.initial_mtu = mtu;
  1705. card->qdio.in_buf_size = mtu + 2 * PAGE_SIZE;
  1706. } else {
  1707. card->info.initial_mtu = qeth_get_initial_mtu_for_card(card);
  1708. card->info.max_mtu = qeth_get_max_mtu_for_card(card->info.type);
  1709. card->qdio.in_buf_size = QETH_IN_BUF_SIZE_DEFAULT;
  1710. }
  1711. memcpy(&len, QETH_ULP_ENABLE_RESP_DIFINFO_LEN(iob->data), 2);
  1712. if (len >= QETH_MPC_DIFINFO_LEN_INDICATES_LINK_TYPE) {
  1713. memcpy(&link_type,
  1714. QETH_ULP_ENABLE_RESP_LINK_TYPE(iob->data), 1);
  1715. card->info.link_type = link_type;
  1716. } else
  1717. card->info.link_type = 0;
  1718. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1719. return 0;
  1720. }
  1721. static int qeth_ulp_enable(struct qeth_card *card)
  1722. {
  1723. int rc;
  1724. char prot_type;
  1725. struct qeth_cmd_buffer *iob;
  1726. /*FIXME: trace view callbacks*/
  1727. QETH_DBF_TEXT(SETUP, 2, "ulpenabl");
  1728. iob = qeth_wait_for_buffer(&card->write);
  1729. memcpy(iob->data, ULP_ENABLE, ULP_ENABLE_SIZE);
  1730. *(QETH_ULP_ENABLE_LINKNUM(iob->data)) =
  1731. (__u8) card->info.portno;
  1732. if (card->options.layer2)
  1733. if (card->info.type == QETH_CARD_TYPE_OSN)
  1734. prot_type = QETH_PROT_OSN2;
  1735. else
  1736. prot_type = QETH_PROT_LAYER2;
  1737. else
  1738. prot_type = QETH_PROT_TCPIP;
  1739. memcpy(QETH_ULP_ENABLE_PROT_TYPE(iob->data), &prot_type, 1);
  1740. memcpy(QETH_ULP_ENABLE_DEST_ADDR(iob->data),
  1741. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  1742. memcpy(QETH_ULP_ENABLE_FILTER_TOKEN(iob->data),
  1743. &card->token.ulp_filter_w, QETH_MPC_TOKEN_LENGTH);
  1744. memcpy(QETH_ULP_ENABLE_PORTNAME_AND_LL(iob->data),
  1745. card->info.portname, 9);
  1746. rc = qeth_send_control_data(card, ULP_ENABLE_SIZE, iob,
  1747. qeth_ulp_enable_cb, NULL);
  1748. return rc;
  1749. }
  1750. static int qeth_ulp_setup_cb(struct qeth_card *card, struct qeth_reply *reply,
  1751. unsigned long data)
  1752. {
  1753. struct qeth_cmd_buffer *iob;
  1754. QETH_DBF_TEXT(SETUP, 2, "ulpstpcb");
  1755. iob = (struct qeth_cmd_buffer *) data;
  1756. memcpy(&card->token.ulp_connection_r,
  1757. QETH_ULP_SETUP_RESP_CONNECTION_TOKEN(iob->data),
  1758. QETH_MPC_TOKEN_LENGTH);
  1759. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1760. return 0;
  1761. }
  1762. static int qeth_ulp_setup(struct qeth_card *card)
  1763. {
  1764. int rc;
  1765. __u16 temp;
  1766. struct qeth_cmd_buffer *iob;
  1767. struct ccw_dev_id dev_id;
  1768. QETH_DBF_TEXT(SETUP, 2, "ulpsetup");
  1769. iob = qeth_wait_for_buffer(&card->write);
  1770. memcpy(iob->data, ULP_SETUP, ULP_SETUP_SIZE);
  1771. memcpy(QETH_ULP_SETUP_DEST_ADDR(iob->data),
  1772. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  1773. memcpy(QETH_ULP_SETUP_CONNECTION_TOKEN(iob->data),
  1774. &card->token.ulp_connection_w, QETH_MPC_TOKEN_LENGTH);
  1775. memcpy(QETH_ULP_SETUP_FILTER_TOKEN(iob->data),
  1776. &card->token.ulp_filter_r, QETH_MPC_TOKEN_LENGTH);
  1777. ccw_device_get_id(CARD_DDEV(card), &dev_id);
  1778. memcpy(QETH_ULP_SETUP_CUA(iob->data), &dev_id.devno, 2);
  1779. temp = (card->info.cula << 8) + card->info.unit_addr2;
  1780. memcpy(QETH_ULP_SETUP_REAL_DEVADDR(iob->data), &temp, 2);
  1781. rc = qeth_send_control_data(card, ULP_SETUP_SIZE, iob,
  1782. qeth_ulp_setup_cb, NULL);
  1783. return rc;
  1784. }
  1785. static int qeth_alloc_qdio_buffers(struct qeth_card *card)
  1786. {
  1787. int i, j;
  1788. QETH_DBF_TEXT(SETUP, 2, "allcqdbf");
  1789. if (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_UNINITIALIZED,
  1790. QETH_QDIO_ALLOCATED) != QETH_QDIO_UNINITIALIZED)
  1791. return 0;
  1792. card->qdio.in_q = kmalloc(sizeof(struct qeth_qdio_q),
  1793. GFP_KERNEL);
  1794. if (!card->qdio.in_q)
  1795. goto out_nomem;
  1796. QETH_DBF_TEXT(SETUP, 2, "inq");
  1797. QETH_DBF_HEX(SETUP, 2, &card->qdio.in_q, sizeof(void *));
  1798. memset(card->qdio.in_q, 0, sizeof(struct qeth_qdio_q));
  1799. /* give inbound qeth_qdio_buffers their qdio_buffers */
  1800. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i)
  1801. card->qdio.in_q->bufs[i].buffer =
  1802. &card->qdio.in_q->qdio_bufs[i];
  1803. /* inbound buffer pool */
  1804. if (qeth_alloc_buffer_pool(card))
  1805. goto out_freeinq;
  1806. /* outbound */
  1807. card->qdio.out_qs =
  1808. kmalloc(card->qdio.no_out_queues *
  1809. sizeof(struct qeth_qdio_out_q *), GFP_KERNEL);
  1810. if (!card->qdio.out_qs)
  1811. goto out_freepool;
  1812. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  1813. card->qdio.out_qs[i] = kmalloc(sizeof(struct qeth_qdio_out_q),
  1814. GFP_KERNEL);
  1815. if (!card->qdio.out_qs[i])
  1816. goto out_freeoutq;
  1817. QETH_DBF_TEXT_(SETUP, 2, "outq %i", i);
  1818. QETH_DBF_HEX(SETUP, 2, &card->qdio.out_qs[i], sizeof(void *));
  1819. memset(card->qdio.out_qs[i], 0, sizeof(struct qeth_qdio_out_q));
  1820. card->qdio.out_qs[i]->queue_no = i;
  1821. /* give outbound qeth_qdio_buffers their qdio_buffers */
  1822. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j) {
  1823. card->qdio.out_qs[i]->bufs[j].buffer =
  1824. &card->qdio.out_qs[i]->qdio_bufs[j];
  1825. skb_queue_head_init(&card->qdio.out_qs[i]->bufs[j].
  1826. skb_list);
  1827. lockdep_set_class(
  1828. &card->qdio.out_qs[i]->bufs[j].skb_list.lock,
  1829. &qdio_out_skb_queue_key);
  1830. INIT_LIST_HEAD(&card->qdio.out_qs[i]->bufs[j].ctx_list);
  1831. }
  1832. }
  1833. return 0;
  1834. out_freeoutq:
  1835. while (i > 0)
  1836. kfree(card->qdio.out_qs[--i]);
  1837. kfree(card->qdio.out_qs);
  1838. card->qdio.out_qs = NULL;
  1839. out_freepool:
  1840. qeth_free_buffer_pool(card);
  1841. out_freeinq:
  1842. kfree(card->qdio.in_q);
  1843. card->qdio.in_q = NULL;
  1844. out_nomem:
  1845. atomic_set(&card->qdio.state, QETH_QDIO_UNINITIALIZED);
  1846. return -ENOMEM;
  1847. }
  1848. static void qeth_create_qib_param_field(struct qeth_card *card,
  1849. char *param_field)
  1850. {
  1851. param_field[0] = _ascebc['P'];
  1852. param_field[1] = _ascebc['C'];
  1853. param_field[2] = _ascebc['I'];
  1854. param_field[3] = _ascebc['T'];
  1855. *((unsigned int *) (&param_field[4])) = QETH_PCI_THRESHOLD_A(card);
  1856. *((unsigned int *) (&param_field[8])) = QETH_PCI_THRESHOLD_B(card);
  1857. *((unsigned int *) (&param_field[12])) = QETH_PCI_TIMER_VALUE(card);
  1858. }
  1859. static void qeth_create_qib_param_field_blkt(struct qeth_card *card,
  1860. char *param_field)
  1861. {
  1862. param_field[16] = _ascebc['B'];
  1863. param_field[17] = _ascebc['L'];
  1864. param_field[18] = _ascebc['K'];
  1865. param_field[19] = _ascebc['T'];
  1866. *((unsigned int *) (&param_field[20])) = card->info.blkt.time_total;
  1867. *((unsigned int *) (&param_field[24])) = card->info.blkt.inter_packet;
  1868. *((unsigned int *) (&param_field[28])) =
  1869. card->info.blkt.inter_packet_jumbo;
  1870. }
  1871. static int qeth_qdio_activate(struct qeth_card *card)
  1872. {
  1873. QETH_DBF_TEXT(SETUP, 3, "qdioact");
  1874. return qdio_activate(CARD_DDEV(card));
  1875. }
  1876. static int qeth_dm_act(struct qeth_card *card)
  1877. {
  1878. int rc;
  1879. struct qeth_cmd_buffer *iob;
  1880. QETH_DBF_TEXT(SETUP, 2, "dmact");
  1881. iob = qeth_wait_for_buffer(&card->write);
  1882. memcpy(iob->data, DM_ACT, DM_ACT_SIZE);
  1883. memcpy(QETH_DM_ACT_DEST_ADDR(iob->data),
  1884. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  1885. memcpy(QETH_DM_ACT_CONNECTION_TOKEN(iob->data),
  1886. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  1887. rc = qeth_send_control_data(card, DM_ACT_SIZE, iob, NULL, NULL);
  1888. return rc;
  1889. }
  1890. static int qeth_mpc_initialize(struct qeth_card *card)
  1891. {
  1892. int rc;
  1893. QETH_DBF_TEXT(SETUP, 2, "mpcinit");
  1894. rc = qeth_issue_next_read(card);
  1895. if (rc) {
  1896. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  1897. return rc;
  1898. }
  1899. rc = qeth_cm_enable(card);
  1900. if (rc) {
  1901. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  1902. goto out_qdio;
  1903. }
  1904. rc = qeth_cm_setup(card);
  1905. if (rc) {
  1906. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  1907. goto out_qdio;
  1908. }
  1909. rc = qeth_ulp_enable(card);
  1910. if (rc) {
  1911. QETH_DBF_TEXT_(SETUP, 2, "4err%d", rc);
  1912. goto out_qdio;
  1913. }
  1914. rc = qeth_ulp_setup(card);
  1915. if (rc) {
  1916. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  1917. goto out_qdio;
  1918. }
  1919. rc = qeth_alloc_qdio_buffers(card);
  1920. if (rc) {
  1921. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  1922. goto out_qdio;
  1923. }
  1924. rc = qeth_qdio_establish(card);
  1925. if (rc) {
  1926. QETH_DBF_TEXT_(SETUP, 2, "6err%d", rc);
  1927. qeth_free_qdio_buffers(card);
  1928. goto out_qdio;
  1929. }
  1930. rc = qeth_qdio_activate(card);
  1931. if (rc) {
  1932. QETH_DBF_TEXT_(SETUP, 2, "7err%d", rc);
  1933. goto out_qdio;
  1934. }
  1935. rc = qeth_dm_act(card);
  1936. if (rc) {
  1937. QETH_DBF_TEXT_(SETUP, 2, "8err%d", rc);
  1938. goto out_qdio;
  1939. }
  1940. return 0;
  1941. out_qdio:
  1942. qeth_qdio_clear_card(card, card->info.type != QETH_CARD_TYPE_IQD);
  1943. return rc;
  1944. }
  1945. static void qeth_print_status_with_portname(struct qeth_card *card)
  1946. {
  1947. char dbf_text[15];
  1948. int i;
  1949. sprintf(dbf_text, "%s", card->info.portname + 1);
  1950. for (i = 0; i < 8; i++)
  1951. dbf_text[i] =
  1952. (char) _ebcasc[(__u8) dbf_text[i]];
  1953. dbf_text[8] = 0;
  1954. PRINT_INFO("Device %s/%s/%s is a%s card%s%s%s\n"
  1955. "with link type %s (portname: %s)\n",
  1956. CARD_RDEV_ID(card),
  1957. CARD_WDEV_ID(card),
  1958. CARD_DDEV_ID(card),
  1959. qeth_get_cardname(card),
  1960. (card->info.mcl_level[0]) ? " (level: " : "",
  1961. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  1962. (card->info.mcl_level[0]) ? ")" : "",
  1963. qeth_get_cardname_short(card),
  1964. dbf_text);
  1965. }
  1966. static void qeth_print_status_no_portname(struct qeth_card *card)
  1967. {
  1968. if (card->info.portname[0])
  1969. PRINT_INFO("Device %s/%s/%s is a%s "
  1970. "card%s%s%s\nwith link type %s "
  1971. "(no portname needed by interface).\n",
  1972. CARD_RDEV_ID(card),
  1973. CARD_WDEV_ID(card),
  1974. CARD_DDEV_ID(card),
  1975. qeth_get_cardname(card),
  1976. (card->info.mcl_level[0]) ? " (level: " : "",
  1977. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  1978. (card->info.mcl_level[0]) ? ")" : "",
  1979. qeth_get_cardname_short(card));
  1980. else
  1981. PRINT_INFO("Device %s/%s/%s is a%s "
  1982. "card%s%s%s\nwith link type %s.\n",
  1983. CARD_RDEV_ID(card),
  1984. CARD_WDEV_ID(card),
  1985. CARD_DDEV_ID(card),
  1986. qeth_get_cardname(card),
  1987. (card->info.mcl_level[0]) ? " (level: " : "",
  1988. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  1989. (card->info.mcl_level[0]) ? ")" : "",
  1990. qeth_get_cardname_short(card));
  1991. }
  1992. void qeth_print_status_message(struct qeth_card *card)
  1993. {
  1994. switch (card->info.type) {
  1995. case QETH_CARD_TYPE_OSAE:
  1996. /* VM will use a non-zero first character
  1997. * to indicate a HiperSockets like reporting
  1998. * of the level OSA sets the first character to zero
  1999. * */
  2000. if (!card->info.mcl_level[0]) {
  2001. sprintf(card->info.mcl_level, "%02x%02x",
  2002. card->info.mcl_level[2],
  2003. card->info.mcl_level[3]);
  2004. card->info.mcl_level[QETH_MCL_LENGTH] = 0;
  2005. break;
  2006. }
  2007. /* fallthrough */
  2008. case QETH_CARD_TYPE_IQD:
  2009. if (card->info.guestlan) {
  2010. card->info.mcl_level[0] = (char) _ebcasc[(__u8)
  2011. card->info.mcl_level[0]];
  2012. card->info.mcl_level[1] = (char) _ebcasc[(__u8)
  2013. card->info.mcl_level[1]];
  2014. card->info.mcl_level[2] = (char) _ebcasc[(__u8)
  2015. card->info.mcl_level[2]];
  2016. card->info.mcl_level[3] = (char) _ebcasc[(__u8)
  2017. card->info.mcl_level[3]];
  2018. card->info.mcl_level[QETH_MCL_LENGTH] = 0;
  2019. }
  2020. break;
  2021. default:
  2022. memset(&card->info.mcl_level[0], 0, QETH_MCL_LENGTH + 1);
  2023. }
  2024. if (card->info.portname_required)
  2025. qeth_print_status_with_portname(card);
  2026. else
  2027. qeth_print_status_no_portname(card);
  2028. }
  2029. EXPORT_SYMBOL_GPL(qeth_print_status_message);
  2030. static void qeth_initialize_working_pool_list(struct qeth_card *card)
  2031. {
  2032. struct qeth_buffer_pool_entry *entry;
  2033. QETH_DBF_TEXT(TRACE, 5, "inwrklst");
  2034. list_for_each_entry(entry,
  2035. &card->qdio.init_pool.entry_list, init_list) {
  2036. qeth_put_buffer_pool_entry(card, entry);
  2037. }
  2038. }
  2039. static inline struct qeth_buffer_pool_entry *qeth_find_free_buffer_pool_entry(
  2040. struct qeth_card *card)
  2041. {
  2042. struct list_head *plh;
  2043. struct qeth_buffer_pool_entry *entry;
  2044. int i, free;
  2045. struct page *page;
  2046. if (list_empty(&card->qdio.in_buf_pool.entry_list))
  2047. return NULL;
  2048. list_for_each(plh, &card->qdio.in_buf_pool.entry_list) {
  2049. entry = list_entry(plh, struct qeth_buffer_pool_entry, list);
  2050. free = 1;
  2051. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2052. if (page_count(virt_to_page(entry->elements[i])) > 1) {
  2053. free = 0;
  2054. break;
  2055. }
  2056. }
  2057. if (free) {
  2058. list_del_init(&entry->list);
  2059. return entry;
  2060. }
  2061. }
  2062. /* no free buffer in pool so take first one and swap pages */
  2063. entry = list_entry(card->qdio.in_buf_pool.entry_list.next,
  2064. struct qeth_buffer_pool_entry, list);
  2065. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2066. if (page_count(virt_to_page(entry->elements[i])) > 1) {
  2067. page = alloc_page(GFP_ATOMIC);
  2068. if (!page) {
  2069. return NULL;
  2070. } else {
  2071. free_page((unsigned long)entry->elements[i]);
  2072. entry->elements[i] = page_address(page);
  2073. if (card->options.performance_stats)
  2074. card->perf_stats.sg_alloc_page_rx++;
  2075. }
  2076. }
  2077. }
  2078. list_del_init(&entry->list);
  2079. return entry;
  2080. }
  2081. static int qeth_init_input_buffer(struct qeth_card *card,
  2082. struct qeth_qdio_buffer *buf)
  2083. {
  2084. struct qeth_buffer_pool_entry *pool_entry;
  2085. int i;
  2086. pool_entry = qeth_find_free_buffer_pool_entry(card);
  2087. if (!pool_entry)
  2088. return 1;
  2089. /*
  2090. * since the buffer is accessed only from the input_tasklet
  2091. * there shouldn't be a need to synchronize; also, since we use
  2092. * the QETH_IN_BUF_REQUEUE_THRESHOLD we should never run out off
  2093. * buffers
  2094. */
  2095. BUG_ON(!pool_entry);
  2096. buf->pool_entry = pool_entry;
  2097. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2098. buf->buffer->element[i].length = PAGE_SIZE;
  2099. buf->buffer->element[i].addr = pool_entry->elements[i];
  2100. if (i == QETH_MAX_BUFFER_ELEMENTS(card) - 1)
  2101. buf->buffer->element[i].flags = SBAL_FLAGS_LAST_ENTRY;
  2102. else
  2103. buf->buffer->element[i].flags = 0;
  2104. }
  2105. return 0;
  2106. }
  2107. int qeth_init_qdio_queues(struct qeth_card *card)
  2108. {
  2109. int i, j;
  2110. int rc;
  2111. QETH_DBF_TEXT(SETUP, 2, "initqdqs");
  2112. /* inbound queue */
  2113. memset(card->qdio.in_q->qdio_bufs, 0,
  2114. QDIO_MAX_BUFFERS_PER_Q * sizeof(struct qdio_buffer));
  2115. qeth_initialize_working_pool_list(card);
  2116. /*give only as many buffers to hardware as we have buffer pool entries*/
  2117. for (i = 0; i < card->qdio.in_buf_pool.buf_count - 1; ++i)
  2118. qeth_init_input_buffer(card, &card->qdio.in_q->bufs[i]);
  2119. card->qdio.in_q->next_buf_to_init =
  2120. card->qdio.in_buf_pool.buf_count - 1;
  2121. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT, 0, 0,
  2122. card->qdio.in_buf_pool.buf_count - 1);
  2123. if (rc) {
  2124. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  2125. return rc;
  2126. }
  2127. /* outbound queue */
  2128. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  2129. memset(card->qdio.out_qs[i]->qdio_bufs, 0,
  2130. QDIO_MAX_BUFFERS_PER_Q * sizeof(struct qdio_buffer));
  2131. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j) {
  2132. qeth_clear_output_buffer(card->qdio.out_qs[i],
  2133. &card->qdio.out_qs[i]->bufs[j]);
  2134. }
  2135. card->qdio.out_qs[i]->card = card;
  2136. card->qdio.out_qs[i]->next_buf_to_fill = 0;
  2137. card->qdio.out_qs[i]->do_pack = 0;
  2138. atomic_set(&card->qdio.out_qs[i]->used_buffers, 0);
  2139. atomic_set(&card->qdio.out_qs[i]->set_pci_flags_count, 0);
  2140. atomic_set(&card->qdio.out_qs[i]->state,
  2141. QETH_OUT_Q_UNLOCKED);
  2142. }
  2143. return 0;
  2144. }
  2145. EXPORT_SYMBOL_GPL(qeth_init_qdio_queues);
  2146. static inline __u8 qeth_get_ipa_adp_type(enum qeth_link_types link_type)
  2147. {
  2148. switch (link_type) {
  2149. case QETH_LINK_TYPE_HSTR:
  2150. return 2;
  2151. default:
  2152. return 1;
  2153. }
  2154. }
  2155. static void qeth_fill_ipacmd_header(struct qeth_card *card,
  2156. struct qeth_ipa_cmd *cmd, __u8 command,
  2157. enum qeth_prot_versions prot)
  2158. {
  2159. memset(cmd, 0, sizeof(struct qeth_ipa_cmd));
  2160. cmd->hdr.command = command;
  2161. cmd->hdr.initiator = IPA_CMD_INITIATOR_HOST;
  2162. cmd->hdr.seqno = card->seqno.ipa;
  2163. cmd->hdr.adapter_type = qeth_get_ipa_adp_type(card->info.link_type);
  2164. cmd->hdr.rel_adapter_no = (__u8) card->info.portno;
  2165. if (card->options.layer2)
  2166. cmd->hdr.prim_version_no = 2;
  2167. else
  2168. cmd->hdr.prim_version_no = 1;
  2169. cmd->hdr.param_count = 1;
  2170. cmd->hdr.prot_version = prot;
  2171. cmd->hdr.ipa_supported = 0;
  2172. cmd->hdr.ipa_enabled = 0;
  2173. }
  2174. struct qeth_cmd_buffer *qeth_get_ipacmd_buffer(struct qeth_card *card,
  2175. enum qeth_ipa_cmds ipacmd, enum qeth_prot_versions prot)
  2176. {
  2177. struct qeth_cmd_buffer *iob;
  2178. struct qeth_ipa_cmd *cmd;
  2179. iob = qeth_wait_for_buffer(&card->write);
  2180. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2181. qeth_fill_ipacmd_header(card, cmd, ipacmd, prot);
  2182. return iob;
  2183. }
  2184. EXPORT_SYMBOL_GPL(qeth_get_ipacmd_buffer);
  2185. void qeth_prepare_ipa_cmd(struct qeth_card *card, struct qeth_cmd_buffer *iob,
  2186. char prot_type)
  2187. {
  2188. memcpy(iob->data, IPA_PDU_HEADER, IPA_PDU_HEADER_SIZE);
  2189. memcpy(QETH_IPA_CMD_PROT_TYPE(iob->data), &prot_type, 1);
  2190. memcpy(QETH_IPA_CMD_DEST_ADDR(iob->data),
  2191. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  2192. }
  2193. EXPORT_SYMBOL_GPL(qeth_prepare_ipa_cmd);
  2194. int qeth_send_ipa_cmd(struct qeth_card *card, struct qeth_cmd_buffer *iob,
  2195. int (*reply_cb)(struct qeth_card *, struct qeth_reply*,
  2196. unsigned long),
  2197. void *reply_param)
  2198. {
  2199. int rc;
  2200. char prot_type;
  2201. QETH_DBF_TEXT(TRACE, 4, "sendipa");
  2202. if (card->options.layer2)
  2203. if (card->info.type == QETH_CARD_TYPE_OSN)
  2204. prot_type = QETH_PROT_OSN2;
  2205. else
  2206. prot_type = QETH_PROT_LAYER2;
  2207. else
  2208. prot_type = QETH_PROT_TCPIP;
  2209. qeth_prepare_ipa_cmd(card, iob, prot_type);
  2210. rc = qeth_send_control_data(card, IPA_CMD_LENGTH,
  2211. iob, reply_cb, reply_param);
  2212. return rc;
  2213. }
  2214. EXPORT_SYMBOL_GPL(qeth_send_ipa_cmd);
  2215. static int qeth_send_startstoplan(struct qeth_card *card,
  2216. enum qeth_ipa_cmds ipacmd, enum qeth_prot_versions prot)
  2217. {
  2218. int rc;
  2219. struct qeth_cmd_buffer *iob;
  2220. iob = qeth_get_ipacmd_buffer(card, ipacmd, prot);
  2221. rc = qeth_send_ipa_cmd(card, iob, NULL, NULL);
  2222. return rc;
  2223. }
  2224. int qeth_send_startlan(struct qeth_card *card)
  2225. {
  2226. int rc;
  2227. QETH_DBF_TEXT(SETUP, 2, "strtlan");
  2228. rc = qeth_send_startstoplan(card, IPA_CMD_STARTLAN, 0);
  2229. return rc;
  2230. }
  2231. EXPORT_SYMBOL_GPL(qeth_send_startlan);
  2232. int qeth_send_stoplan(struct qeth_card *card)
  2233. {
  2234. int rc = 0;
  2235. /*
  2236. * TODO: according to the IPA format document page 14,
  2237. * TCP/IP (we!) never issue a STOPLAN
  2238. * is this right ?!?
  2239. */
  2240. QETH_DBF_TEXT(SETUP, 2, "stoplan");
  2241. rc = qeth_send_startstoplan(card, IPA_CMD_STOPLAN, 0);
  2242. return rc;
  2243. }
  2244. EXPORT_SYMBOL_GPL(qeth_send_stoplan);
  2245. int qeth_default_setadapterparms_cb(struct qeth_card *card,
  2246. struct qeth_reply *reply, unsigned long data)
  2247. {
  2248. struct qeth_ipa_cmd *cmd;
  2249. QETH_DBF_TEXT(TRACE, 4, "defadpcb");
  2250. cmd = (struct qeth_ipa_cmd *) data;
  2251. if (cmd->hdr.return_code == 0)
  2252. cmd->hdr.return_code =
  2253. cmd->data.setadapterparms.hdr.return_code;
  2254. return 0;
  2255. }
  2256. EXPORT_SYMBOL_GPL(qeth_default_setadapterparms_cb);
  2257. static int qeth_query_setadapterparms_cb(struct qeth_card *card,
  2258. struct qeth_reply *reply, unsigned long data)
  2259. {
  2260. struct qeth_ipa_cmd *cmd;
  2261. QETH_DBF_TEXT(TRACE, 3, "quyadpcb");
  2262. cmd = (struct qeth_ipa_cmd *) data;
  2263. if (cmd->data.setadapterparms.data.query_cmds_supp.lan_type & 0x7f)
  2264. card->info.link_type =
  2265. cmd->data.setadapterparms.data.query_cmds_supp.lan_type;
  2266. card->options.adp.supported_funcs =
  2267. cmd->data.setadapterparms.data.query_cmds_supp.supported_cmds;
  2268. return qeth_default_setadapterparms_cb(card, reply, (unsigned long)cmd);
  2269. }
  2270. struct qeth_cmd_buffer *qeth_get_adapter_cmd(struct qeth_card *card,
  2271. __u32 command, __u32 cmdlen)
  2272. {
  2273. struct qeth_cmd_buffer *iob;
  2274. struct qeth_ipa_cmd *cmd;
  2275. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_SETADAPTERPARMS,
  2276. QETH_PROT_IPV4);
  2277. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2278. cmd->data.setadapterparms.hdr.cmdlength = cmdlen;
  2279. cmd->data.setadapterparms.hdr.command_code = command;
  2280. cmd->data.setadapterparms.hdr.used_total = 1;
  2281. cmd->data.setadapterparms.hdr.seq_no = 1;
  2282. return iob;
  2283. }
  2284. EXPORT_SYMBOL_GPL(qeth_get_adapter_cmd);
  2285. int qeth_query_setadapterparms(struct qeth_card *card)
  2286. {
  2287. int rc;
  2288. struct qeth_cmd_buffer *iob;
  2289. QETH_DBF_TEXT(TRACE, 3, "queryadp");
  2290. iob = qeth_get_adapter_cmd(card, IPA_SETADP_QUERY_COMMANDS_SUPPORTED,
  2291. sizeof(struct qeth_ipacmd_setadpparms));
  2292. rc = qeth_send_ipa_cmd(card, iob, qeth_query_setadapterparms_cb, NULL);
  2293. return rc;
  2294. }
  2295. EXPORT_SYMBOL_GPL(qeth_query_setadapterparms);
  2296. int qeth_check_qdio_errors(struct qdio_buffer *buf, unsigned int qdio_error,
  2297. const char *dbftext)
  2298. {
  2299. if (qdio_error) {
  2300. QETH_DBF_TEXT(TRACE, 2, dbftext);
  2301. QETH_DBF_TEXT(QERR, 2, dbftext);
  2302. QETH_DBF_TEXT_(QERR, 2, " F15=%02X",
  2303. buf->element[15].flags & 0xff);
  2304. QETH_DBF_TEXT_(QERR, 2, " F14=%02X",
  2305. buf->element[14].flags & 0xff);
  2306. QETH_DBF_TEXT_(QERR, 2, " qerr=%X", qdio_error);
  2307. return 1;
  2308. }
  2309. return 0;
  2310. }
  2311. EXPORT_SYMBOL_GPL(qeth_check_qdio_errors);
  2312. void qeth_queue_input_buffer(struct qeth_card *card, int index)
  2313. {
  2314. struct qeth_qdio_q *queue = card->qdio.in_q;
  2315. int count;
  2316. int i;
  2317. int rc;
  2318. int newcount = 0;
  2319. count = (index < queue->next_buf_to_init)?
  2320. card->qdio.in_buf_pool.buf_count -
  2321. (queue->next_buf_to_init - index) :
  2322. card->qdio.in_buf_pool.buf_count -
  2323. (queue->next_buf_to_init + QDIO_MAX_BUFFERS_PER_Q - index);
  2324. /* only requeue at a certain threshold to avoid SIGAs */
  2325. if (count >= QETH_IN_BUF_REQUEUE_THRESHOLD(card)) {
  2326. for (i = queue->next_buf_to_init;
  2327. i < queue->next_buf_to_init + count; ++i) {
  2328. if (qeth_init_input_buffer(card,
  2329. &queue->bufs[i % QDIO_MAX_BUFFERS_PER_Q])) {
  2330. break;
  2331. } else {
  2332. newcount++;
  2333. }
  2334. }
  2335. if (newcount < count) {
  2336. /* we are in memory shortage so we switch back to
  2337. traditional skb allocation and drop packages */
  2338. atomic_set(&card->force_alloc_skb, 3);
  2339. count = newcount;
  2340. } else {
  2341. atomic_add_unless(&card->force_alloc_skb, -1, 0);
  2342. }
  2343. /*
  2344. * according to old code it should be avoided to requeue all
  2345. * 128 buffers in order to benefit from PCI avoidance.
  2346. * this function keeps at least one buffer (the buffer at
  2347. * 'index') un-requeued -> this buffer is the first buffer that
  2348. * will be requeued the next time
  2349. */
  2350. if (card->options.performance_stats) {
  2351. card->perf_stats.inbound_do_qdio_cnt++;
  2352. card->perf_stats.inbound_do_qdio_start_time =
  2353. qeth_get_micros();
  2354. }
  2355. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT, 0,
  2356. queue->next_buf_to_init, count);
  2357. if (card->options.performance_stats)
  2358. card->perf_stats.inbound_do_qdio_time +=
  2359. qeth_get_micros() -
  2360. card->perf_stats.inbound_do_qdio_start_time;
  2361. if (rc) {
  2362. PRINT_WARN("qeth_queue_input_buffer's do_QDIO "
  2363. "return %i (device %s).\n",
  2364. rc, CARD_DDEV_ID(card));
  2365. QETH_DBF_TEXT(TRACE, 2, "qinberr");
  2366. QETH_DBF_TEXT_(TRACE, 2, "%s", CARD_BUS_ID(card));
  2367. }
  2368. queue->next_buf_to_init = (queue->next_buf_to_init + count) %
  2369. QDIO_MAX_BUFFERS_PER_Q;
  2370. }
  2371. }
  2372. EXPORT_SYMBOL_GPL(qeth_queue_input_buffer);
  2373. static int qeth_handle_send_error(struct qeth_card *card,
  2374. struct qeth_qdio_out_buffer *buffer, unsigned int qdio_err)
  2375. {
  2376. int sbalf15 = buffer->buffer->element[15].flags & 0xff;
  2377. int cc = qdio_err & 3;
  2378. QETH_DBF_TEXT(TRACE, 6, "hdsnderr");
  2379. qeth_check_qdio_errors(buffer->buffer, qdio_err, "qouterr");
  2380. switch (cc) {
  2381. case 0:
  2382. if (qdio_err) {
  2383. QETH_DBF_TEXT(TRACE, 1, "lnkfail");
  2384. QETH_DBF_TEXT_(TRACE, 1, "%s", CARD_BUS_ID(card));
  2385. QETH_DBF_TEXT_(TRACE, 1, "%04x %02x",
  2386. (u16)qdio_err, (u8)sbalf15);
  2387. return QETH_SEND_ERROR_LINK_FAILURE;
  2388. }
  2389. return QETH_SEND_ERROR_NONE;
  2390. case 2:
  2391. if (qdio_err & QDIO_ERROR_SIGA_BUSY) {
  2392. QETH_DBF_TEXT(TRACE, 1, "SIGAcc2B");
  2393. QETH_DBF_TEXT_(TRACE, 1, "%s", CARD_BUS_ID(card));
  2394. return QETH_SEND_ERROR_KICK_IT;
  2395. }
  2396. if ((sbalf15 >= 15) && (sbalf15 <= 31))
  2397. return QETH_SEND_ERROR_RETRY;
  2398. return QETH_SEND_ERROR_LINK_FAILURE;
  2399. /* look at qdio_error and sbalf 15 */
  2400. case 1:
  2401. QETH_DBF_TEXT(TRACE, 1, "SIGAcc1");
  2402. QETH_DBF_TEXT_(TRACE, 1, "%s", CARD_BUS_ID(card));
  2403. return QETH_SEND_ERROR_LINK_FAILURE;
  2404. case 3:
  2405. default:
  2406. QETH_DBF_TEXT(TRACE, 1, "SIGAcc3");
  2407. QETH_DBF_TEXT_(TRACE, 1, "%s", CARD_BUS_ID(card));
  2408. return QETH_SEND_ERROR_KICK_IT;
  2409. }
  2410. }
  2411. /*
  2412. * Switched to packing state if the number of used buffers on a queue
  2413. * reaches a certain limit.
  2414. */
  2415. static void qeth_switch_to_packing_if_needed(struct qeth_qdio_out_q *queue)
  2416. {
  2417. if (!queue->do_pack) {
  2418. if (atomic_read(&queue->used_buffers)
  2419. >= QETH_HIGH_WATERMARK_PACK){
  2420. /* switch non-PACKING -> PACKING */
  2421. QETH_DBF_TEXT(TRACE, 6, "np->pack");
  2422. if (queue->card->options.performance_stats)
  2423. queue->card->perf_stats.sc_dp_p++;
  2424. queue->do_pack = 1;
  2425. }
  2426. }
  2427. }
  2428. /*
  2429. * Switches from packing to non-packing mode. If there is a packing
  2430. * buffer on the queue this buffer will be prepared to be flushed.
  2431. * In that case 1 is returned to inform the caller. If no buffer
  2432. * has to be flushed, zero is returned.
  2433. */
  2434. static int qeth_switch_to_nonpacking_if_needed(struct qeth_qdio_out_q *queue)
  2435. {
  2436. struct qeth_qdio_out_buffer *buffer;
  2437. int flush_count = 0;
  2438. if (queue->do_pack) {
  2439. if (atomic_read(&queue->used_buffers)
  2440. <= QETH_LOW_WATERMARK_PACK) {
  2441. /* switch PACKING -> non-PACKING */
  2442. QETH_DBF_TEXT(TRACE, 6, "pack->np");
  2443. if (queue->card->options.performance_stats)
  2444. queue->card->perf_stats.sc_p_dp++;
  2445. queue->do_pack = 0;
  2446. /* flush packing buffers */
  2447. buffer = &queue->bufs[queue->next_buf_to_fill];
  2448. if ((atomic_read(&buffer->state) ==
  2449. QETH_QDIO_BUF_EMPTY) &&
  2450. (buffer->next_element_to_fill > 0)) {
  2451. atomic_set(&buffer->state,
  2452. QETH_QDIO_BUF_PRIMED);
  2453. flush_count++;
  2454. queue->next_buf_to_fill =
  2455. (queue->next_buf_to_fill + 1) %
  2456. QDIO_MAX_BUFFERS_PER_Q;
  2457. }
  2458. }
  2459. }
  2460. return flush_count;
  2461. }
  2462. /*
  2463. * Called to flush a packing buffer if no more pci flags are on the queue.
  2464. * Checks if there is a packing buffer and prepares it to be flushed.
  2465. * In that case returns 1, otherwise zero.
  2466. */
  2467. static int qeth_flush_buffers_on_no_pci(struct qeth_qdio_out_q *queue)
  2468. {
  2469. struct qeth_qdio_out_buffer *buffer;
  2470. buffer = &queue->bufs[queue->next_buf_to_fill];
  2471. if ((atomic_read(&buffer->state) == QETH_QDIO_BUF_EMPTY) &&
  2472. (buffer->next_element_to_fill > 0)) {
  2473. /* it's a packing buffer */
  2474. atomic_set(&buffer->state, QETH_QDIO_BUF_PRIMED);
  2475. queue->next_buf_to_fill =
  2476. (queue->next_buf_to_fill + 1) % QDIO_MAX_BUFFERS_PER_Q;
  2477. return 1;
  2478. }
  2479. return 0;
  2480. }
  2481. static void qeth_flush_buffers(struct qeth_qdio_out_q *queue, int index,
  2482. int count)
  2483. {
  2484. struct qeth_qdio_out_buffer *buf;
  2485. int rc;
  2486. int i;
  2487. unsigned int qdio_flags;
  2488. for (i = index; i < index + count; ++i) {
  2489. buf = &queue->bufs[i % QDIO_MAX_BUFFERS_PER_Q];
  2490. buf->buffer->element[buf->next_element_to_fill - 1].flags |=
  2491. SBAL_FLAGS_LAST_ENTRY;
  2492. if (queue->card->info.type == QETH_CARD_TYPE_IQD)
  2493. continue;
  2494. if (!queue->do_pack) {
  2495. if ((atomic_read(&queue->used_buffers) >=
  2496. (QETH_HIGH_WATERMARK_PACK -
  2497. QETH_WATERMARK_PACK_FUZZ)) &&
  2498. !atomic_read(&queue->set_pci_flags_count)) {
  2499. /* it's likely that we'll go to packing
  2500. * mode soon */
  2501. atomic_inc(&queue->set_pci_flags_count);
  2502. buf->buffer->element[0].flags |= 0x40;
  2503. }
  2504. } else {
  2505. if (!atomic_read(&queue->set_pci_flags_count)) {
  2506. /*
  2507. * there's no outstanding PCI any more, so we
  2508. * have to request a PCI to be sure the the PCI
  2509. * will wake at some time in the future then we
  2510. * can flush packed buffers that might still be
  2511. * hanging around, which can happen if no
  2512. * further send was requested by the stack
  2513. */
  2514. atomic_inc(&queue->set_pci_flags_count);
  2515. buf->buffer->element[0].flags |= 0x40;
  2516. }
  2517. }
  2518. }
  2519. queue->card->dev->trans_start = jiffies;
  2520. if (queue->card->options.performance_stats) {
  2521. queue->card->perf_stats.outbound_do_qdio_cnt++;
  2522. queue->card->perf_stats.outbound_do_qdio_start_time =
  2523. qeth_get_micros();
  2524. }
  2525. qdio_flags = QDIO_FLAG_SYNC_OUTPUT;
  2526. if (atomic_read(&queue->set_pci_flags_count))
  2527. qdio_flags |= QDIO_FLAG_PCI_OUT;
  2528. rc = do_QDIO(CARD_DDEV(queue->card), qdio_flags,
  2529. queue->queue_no, index, count);
  2530. if (queue->card->options.performance_stats)
  2531. queue->card->perf_stats.outbound_do_qdio_time +=
  2532. qeth_get_micros() -
  2533. queue->card->perf_stats.outbound_do_qdio_start_time;
  2534. if (rc) {
  2535. QETH_DBF_TEXT(TRACE, 2, "flushbuf");
  2536. QETH_DBF_TEXT_(TRACE, 2, " err%d", rc);
  2537. QETH_DBF_TEXT_(TRACE, 2, "%s", CARD_DDEV_ID(queue->card));
  2538. queue->card->stats.tx_errors += count;
  2539. /* this must not happen under normal circumstances. if it
  2540. * happens something is really wrong -> recover */
  2541. qeth_schedule_recovery(queue->card);
  2542. return;
  2543. }
  2544. atomic_add(count, &queue->used_buffers);
  2545. if (queue->card->options.performance_stats)
  2546. queue->card->perf_stats.bufs_sent += count;
  2547. }
  2548. static void qeth_check_outbound_queue(struct qeth_qdio_out_q *queue)
  2549. {
  2550. int index;
  2551. int flush_cnt = 0;
  2552. int q_was_packing = 0;
  2553. /*
  2554. * check if weed have to switch to non-packing mode or if
  2555. * we have to get a pci flag out on the queue
  2556. */
  2557. if ((atomic_read(&queue->used_buffers) <= QETH_LOW_WATERMARK_PACK) ||
  2558. !atomic_read(&queue->set_pci_flags_count)) {
  2559. if (atomic_xchg(&queue->state, QETH_OUT_Q_LOCKED_FLUSH) ==
  2560. QETH_OUT_Q_UNLOCKED) {
  2561. /*
  2562. * If we get in here, there was no action in
  2563. * do_send_packet. So, we check if there is a
  2564. * packing buffer to be flushed here.
  2565. */
  2566. netif_stop_queue(queue->card->dev);
  2567. index = queue->next_buf_to_fill;
  2568. q_was_packing = queue->do_pack;
  2569. /* queue->do_pack may change */
  2570. barrier();
  2571. flush_cnt += qeth_switch_to_nonpacking_if_needed(queue);
  2572. if (!flush_cnt &&
  2573. !atomic_read(&queue->set_pci_flags_count))
  2574. flush_cnt +=
  2575. qeth_flush_buffers_on_no_pci(queue);
  2576. if (queue->card->options.performance_stats &&
  2577. q_was_packing)
  2578. queue->card->perf_stats.bufs_sent_pack +=
  2579. flush_cnt;
  2580. if (flush_cnt)
  2581. qeth_flush_buffers(queue, index, flush_cnt);
  2582. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  2583. }
  2584. }
  2585. }
  2586. void qeth_qdio_output_handler(struct ccw_device *ccwdev,
  2587. unsigned int qdio_error, int __queue, int first_element,
  2588. int count, unsigned long card_ptr)
  2589. {
  2590. struct qeth_card *card = (struct qeth_card *) card_ptr;
  2591. struct qeth_qdio_out_q *queue = card->qdio.out_qs[__queue];
  2592. struct qeth_qdio_out_buffer *buffer;
  2593. int i;
  2594. QETH_DBF_TEXT(TRACE, 6, "qdouhdl");
  2595. if (qdio_error & QDIO_ERROR_ACTIVATE_CHECK_CONDITION) {
  2596. QETH_DBF_TEXT(TRACE, 2, "achkcond");
  2597. QETH_DBF_TEXT_(TRACE, 2, "%s", CARD_BUS_ID(card));
  2598. netif_stop_queue(card->dev);
  2599. qeth_schedule_recovery(card);
  2600. return;
  2601. }
  2602. if (card->options.performance_stats) {
  2603. card->perf_stats.outbound_handler_cnt++;
  2604. card->perf_stats.outbound_handler_start_time =
  2605. qeth_get_micros();
  2606. }
  2607. for (i = first_element; i < (first_element + count); ++i) {
  2608. buffer = &queue->bufs[i % QDIO_MAX_BUFFERS_PER_Q];
  2609. /*we only handle the KICK_IT error by doing a recovery */
  2610. if (qeth_handle_send_error(card, buffer, qdio_error)
  2611. == QETH_SEND_ERROR_KICK_IT){
  2612. netif_stop_queue(card->dev);
  2613. qeth_schedule_recovery(card);
  2614. return;
  2615. }
  2616. qeth_clear_output_buffer(queue, buffer);
  2617. }
  2618. atomic_sub(count, &queue->used_buffers);
  2619. /* check if we need to do something on this outbound queue */
  2620. if (card->info.type != QETH_CARD_TYPE_IQD)
  2621. qeth_check_outbound_queue(queue);
  2622. netif_wake_queue(queue->card->dev);
  2623. if (card->options.performance_stats)
  2624. card->perf_stats.outbound_handler_time += qeth_get_micros() -
  2625. card->perf_stats.outbound_handler_start_time;
  2626. }
  2627. EXPORT_SYMBOL_GPL(qeth_qdio_output_handler);
  2628. int qeth_get_cast_type(struct qeth_card *card, struct sk_buff *skb)
  2629. {
  2630. int cast_type = RTN_UNSPEC;
  2631. if (card->info.type == QETH_CARD_TYPE_OSN)
  2632. return cast_type;
  2633. if (skb->dst && skb->dst->neighbour) {
  2634. cast_type = skb->dst->neighbour->type;
  2635. if ((cast_type == RTN_BROADCAST) ||
  2636. (cast_type == RTN_MULTICAST) ||
  2637. (cast_type == RTN_ANYCAST))
  2638. return cast_type;
  2639. else
  2640. return RTN_UNSPEC;
  2641. }
  2642. /* try something else */
  2643. if (skb->protocol == ETH_P_IPV6)
  2644. return (skb_network_header(skb)[24] == 0xff) ?
  2645. RTN_MULTICAST : 0;
  2646. else if (skb->protocol == ETH_P_IP)
  2647. return ((skb_network_header(skb)[16] & 0xf0) == 0xe0) ?
  2648. RTN_MULTICAST : 0;
  2649. /* ... */
  2650. if (!memcmp(skb->data, skb->dev->broadcast, 6))
  2651. return RTN_BROADCAST;
  2652. else {
  2653. u16 hdr_mac;
  2654. hdr_mac = *((u16 *)skb->data);
  2655. /* tr multicast? */
  2656. switch (card->info.link_type) {
  2657. case QETH_LINK_TYPE_HSTR:
  2658. case QETH_LINK_TYPE_LANE_TR:
  2659. if ((hdr_mac == QETH_TR_MAC_NC) ||
  2660. (hdr_mac == QETH_TR_MAC_C))
  2661. return RTN_MULTICAST;
  2662. break;
  2663. /* eth or so multicast? */
  2664. default:
  2665. if ((hdr_mac == QETH_ETH_MAC_V4) ||
  2666. (hdr_mac == QETH_ETH_MAC_V6))
  2667. return RTN_MULTICAST;
  2668. }
  2669. }
  2670. return cast_type;
  2671. }
  2672. EXPORT_SYMBOL_GPL(qeth_get_cast_type);
  2673. int qeth_get_priority_queue(struct qeth_card *card, struct sk_buff *skb,
  2674. int ipv, int cast_type)
  2675. {
  2676. if (!ipv && (card->info.type == QETH_CARD_TYPE_OSAE))
  2677. return card->qdio.default_out_queue;
  2678. switch (card->qdio.no_out_queues) {
  2679. case 4:
  2680. if (cast_type && card->info.is_multicast_different)
  2681. return card->info.is_multicast_different &
  2682. (card->qdio.no_out_queues - 1);
  2683. if (card->qdio.do_prio_queueing && (ipv == 4)) {
  2684. const u8 tos = ip_hdr(skb)->tos;
  2685. if (card->qdio.do_prio_queueing ==
  2686. QETH_PRIO_Q_ING_TOS) {
  2687. if (tos & IP_TOS_NOTIMPORTANT)
  2688. return 3;
  2689. if (tos & IP_TOS_HIGHRELIABILITY)
  2690. return 2;
  2691. if (tos & IP_TOS_HIGHTHROUGHPUT)
  2692. return 1;
  2693. if (tos & IP_TOS_LOWDELAY)
  2694. return 0;
  2695. }
  2696. if (card->qdio.do_prio_queueing ==
  2697. QETH_PRIO_Q_ING_PREC)
  2698. return 3 - (tos >> 6);
  2699. } else if (card->qdio.do_prio_queueing && (ipv == 6)) {
  2700. /* TODO: IPv6!!! */
  2701. }
  2702. return card->qdio.default_out_queue;
  2703. case 1: /* fallthrough for single-out-queue 1920-device */
  2704. default:
  2705. return card->qdio.default_out_queue;
  2706. }
  2707. }
  2708. EXPORT_SYMBOL_GPL(qeth_get_priority_queue);
  2709. int qeth_get_elements_no(struct qeth_card *card, void *hdr,
  2710. struct sk_buff *skb, int elems)
  2711. {
  2712. int elements_needed = 0;
  2713. if (skb_shinfo(skb)->nr_frags > 0)
  2714. elements_needed = (skb_shinfo(skb)->nr_frags + 1);
  2715. if (elements_needed == 0)
  2716. elements_needed = 1 + (((((unsigned long) skb->data) %
  2717. PAGE_SIZE) + skb->len) >> PAGE_SHIFT);
  2718. if ((elements_needed + elems) > QETH_MAX_BUFFER_ELEMENTS(card)) {
  2719. QETH_DBF_MESSAGE(2, "Invalid size of IP packet "
  2720. "(Number=%d / Length=%d). Discarded.\n",
  2721. (elements_needed+elems), skb->len);
  2722. return 0;
  2723. }
  2724. return elements_needed;
  2725. }
  2726. EXPORT_SYMBOL_GPL(qeth_get_elements_no);
  2727. static inline void __qeth_fill_buffer(struct sk_buff *skb,
  2728. struct qdio_buffer *buffer, int is_tso, int *next_element_to_fill,
  2729. int offset)
  2730. {
  2731. int length = skb->len;
  2732. int length_here;
  2733. int element;
  2734. char *data;
  2735. int first_lap ;
  2736. element = *next_element_to_fill;
  2737. data = skb->data;
  2738. first_lap = (is_tso == 0 ? 1 : 0);
  2739. if (offset >= 0) {
  2740. data = skb->data + offset;
  2741. length -= offset;
  2742. first_lap = 0;
  2743. }
  2744. while (length > 0) {
  2745. /* length_here is the remaining amount of data in this page */
  2746. length_here = PAGE_SIZE - ((unsigned long) data % PAGE_SIZE);
  2747. if (length < length_here)
  2748. length_here = length;
  2749. buffer->element[element].addr = data;
  2750. buffer->element[element].length = length_here;
  2751. length -= length_here;
  2752. if (!length) {
  2753. if (first_lap)
  2754. buffer->element[element].flags = 0;
  2755. else
  2756. buffer->element[element].flags =
  2757. SBAL_FLAGS_LAST_FRAG;
  2758. } else {
  2759. if (first_lap)
  2760. buffer->element[element].flags =
  2761. SBAL_FLAGS_FIRST_FRAG;
  2762. else
  2763. buffer->element[element].flags =
  2764. SBAL_FLAGS_MIDDLE_FRAG;
  2765. }
  2766. data += length_here;
  2767. element++;
  2768. first_lap = 0;
  2769. }
  2770. *next_element_to_fill = element;
  2771. }
  2772. static inline int qeth_fill_buffer(struct qeth_qdio_out_q *queue,
  2773. struct qeth_qdio_out_buffer *buf, struct sk_buff *skb,
  2774. struct qeth_hdr *hdr, int offset, int hd_len)
  2775. {
  2776. struct qdio_buffer *buffer;
  2777. int flush_cnt = 0, hdr_len, large_send = 0;
  2778. buffer = buf->buffer;
  2779. atomic_inc(&skb->users);
  2780. skb_queue_tail(&buf->skb_list, skb);
  2781. /*check first on TSO ....*/
  2782. if (hdr->hdr.l3.id == QETH_HEADER_TYPE_TSO) {
  2783. int element = buf->next_element_to_fill;
  2784. hdr_len = sizeof(struct qeth_hdr_tso) +
  2785. ((struct qeth_hdr_tso *)hdr)->ext.dg_hdr_len;
  2786. /*fill first buffer entry only with header information */
  2787. buffer->element[element].addr = skb->data;
  2788. buffer->element[element].length = hdr_len;
  2789. buffer->element[element].flags = SBAL_FLAGS_FIRST_FRAG;
  2790. buf->next_element_to_fill++;
  2791. skb->data += hdr_len;
  2792. skb->len -= hdr_len;
  2793. large_send = 1;
  2794. }
  2795. if (offset >= 0) {
  2796. int element = buf->next_element_to_fill;
  2797. buffer->element[element].addr = hdr;
  2798. buffer->element[element].length = sizeof(struct qeth_hdr) +
  2799. hd_len;
  2800. buffer->element[element].flags = SBAL_FLAGS_FIRST_FRAG;
  2801. buf->is_header[element] = 1;
  2802. buf->next_element_to_fill++;
  2803. }
  2804. if (skb_shinfo(skb)->nr_frags == 0)
  2805. __qeth_fill_buffer(skb, buffer, large_send,
  2806. (int *)&buf->next_element_to_fill, offset);
  2807. else
  2808. __qeth_fill_buffer_frag(skb, buffer, large_send,
  2809. (int *)&buf->next_element_to_fill);
  2810. if (!queue->do_pack) {
  2811. QETH_DBF_TEXT(TRACE, 6, "fillbfnp");
  2812. /* set state to PRIMED -> will be flushed */
  2813. atomic_set(&buf->state, QETH_QDIO_BUF_PRIMED);
  2814. flush_cnt = 1;
  2815. } else {
  2816. QETH_DBF_TEXT(TRACE, 6, "fillbfpa");
  2817. if (queue->card->options.performance_stats)
  2818. queue->card->perf_stats.skbs_sent_pack++;
  2819. if (buf->next_element_to_fill >=
  2820. QETH_MAX_BUFFER_ELEMENTS(queue->card)) {
  2821. /*
  2822. * packed buffer if full -> set state PRIMED
  2823. * -> will be flushed
  2824. */
  2825. atomic_set(&buf->state, QETH_QDIO_BUF_PRIMED);
  2826. flush_cnt = 1;
  2827. }
  2828. }
  2829. return flush_cnt;
  2830. }
  2831. int qeth_do_send_packet_fast(struct qeth_card *card,
  2832. struct qeth_qdio_out_q *queue, struct sk_buff *skb,
  2833. struct qeth_hdr *hdr, int elements_needed,
  2834. struct qeth_eddp_context *ctx, int offset, int hd_len)
  2835. {
  2836. struct qeth_qdio_out_buffer *buffer;
  2837. int buffers_needed = 0;
  2838. int flush_cnt = 0;
  2839. int index;
  2840. /* spin until we get the queue ... */
  2841. while (atomic_cmpxchg(&queue->state, QETH_OUT_Q_UNLOCKED,
  2842. QETH_OUT_Q_LOCKED) != QETH_OUT_Q_UNLOCKED);
  2843. /* ... now we've got the queue */
  2844. index = queue->next_buf_to_fill;
  2845. buffer = &queue->bufs[queue->next_buf_to_fill];
  2846. /*
  2847. * check if buffer is empty to make sure that we do not 'overtake'
  2848. * ourselves and try to fill a buffer that is already primed
  2849. */
  2850. if (atomic_read(&buffer->state) != QETH_QDIO_BUF_EMPTY)
  2851. goto out;
  2852. if (ctx == NULL)
  2853. queue->next_buf_to_fill = (queue->next_buf_to_fill + 1) %
  2854. QDIO_MAX_BUFFERS_PER_Q;
  2855. else {
  2856. buffers_needed = qeth_eddp_check_buffers_for_context(queue,
  2857. ctx);
  2858. if (buffers_needed < 0)
  2859. goto out;
  2860. queue->next_buf_to_fill =
  2861. (queue->next_buf_to_fill + buffers_needed) %
  2862. QDIO_MAX_BUFFERS_PER_Q;
  2863. }
  2864. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  2865. if (ctx == NULL) {
  2866. qeth_fill_buffer(queue, buffer, skb, hdr, offset, hd_len);
  2867. qeth_flush_buffers(queue, index, 1);
  2868. } else {
  2869. flush_cnt = qeth_eddp_fill_buffer(queue, ctx, index);
  2870. WARN_ON(buffers_needed != flush_cnt);
  2871. qeth_flush_buffers(queue, index, flush_cnt);
  2872. }
  2873. return 0;
  2874. out:
  2875. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  2876. return -EBUSY;
  2877. }
  2878. EXPORT_SYMBOL_GPL(qeth_do_send_packet_fast);
  2879. int qeth_do_send_packet(struct qeth_card *card, struct qeth_qdio_out_q *queue,
  2880. struct sk_buff *skb, struct qeth_hdr *hdr,
  2881. int elements_needed, struct qeth_eddp_context *ctx)
  2882. {
  2883. struct qeth_qdio_out_buffer *buffer;
  2884. int start_index;
  2885. int flush_count = 0;
  2886. int do_pack = 0;
  2887. int tmp;
  2888. int rc = 0;
  2889. /* spin until we get the queue ... */
  2890. while (atomic_cmpxchg(&queue->state, QETH_OUT_Q_UNLOCKED,
  2891. QETH_OUT_Q_LOCKED) != QETH_OUT_Q_UNLOCKED);
  2892. start_index = queue->next_buf_to_fill;
  2893. buffer = &queue->bufs[queue->next_buf_to_fill];
  2894. /*
  2895. * check if buffer is empty to make sure that we do not 'overtake'
  2896. * ourselves and try to fill a buffer that is already primed
  2897. */
  2898. if (atomic_read(&buffer->state) != QETH_QDIO_BUF_EMPTY) {
  2899. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  2900. return -EBUSY;
  2901. }
  2902. /* check if we need to switch packing state of this queue */
  2903. qeth_switch_to_packing_if_needed(queue);
  2904. if (queue->do_pack) {
  2905. do_pack = 1;
  2906. if (ctx == NULL) {
  2907. /* does packet fit in current buffer? */
  2908. if ((QETH_MAX_BUFFER_ELEMENTS(card) -
  2909. buffer->next_element_to_fill) < elements_needed) {
  2910. /* ... no -> set state PRIMED */
  2911. atomic_set(&buffer->state,
  2912. QETH_QDIO_BUF_PRIMED);
  2913. flush_count++;
  2914. queue->next_buf_to_fill =
  2915. (queue->next_buf_to_fill + 1) %
  2916. QDIO_MAX_BUFFERS_PER_Q;
  2917. buffer = &queue->bufs[queue->next_buf_to_fill];
  2918. /* we did a step forward, so check buffer state
  2919. * again */
  2920. if (atomic_read(&buffer->state) !=
  2921. QETH_QDIO_BUF_EMPTY){
  2922. qeth_flush_buffers(queue, start_index,
  2923. flush_count);
  2924. atomic_set(&queue->state,
  2925. QETH_OUT_Q_UNLOCKED);
  2926. return -EBUSY;
  2927. }
  2928. }
  2929. } else {
  2930. /* check if we have enough elements (including following
  2931. * free buffers) to handle eddp context */
  2932. if (qeth_eddp_check_buffers_for_context(queue, ctx)
  2933. < 0) {
  2934. rc = -EBUSY;
  2935. goto out;
  2936. }
  2937. }
  2938. }
  2939. if (ctx == NULL)
  2940. tmp = qeth_fill_buffer(queue, buffer, skb, hdr, -1, 0);
  2941. else {
  2942. tmp = qeth_eddp_fill_buffer(queue, ctx,
  2943. queue->next_buf_to_fill);
  2944. if (tmp < 0) {
  2945. rc = -EBUSY;
  2946. goto out;
  2947. }
  2948. }
  2949. queue->next_buf_to_fill = (queue->next_buf_to_fill + tmp) %
  2950. QDIO_MAX_BUFFERS_PER_Q;
  2951. flush_count += tmp;
  2952. out:
  2953. if (flush_count)
  2954. qeth_flush_buffers(queue, start_index, flush_count);
  2955. else if (!atomic_read(&queue->set_pci_flags_count))
  2956. atomic_xchg(&queue->state, QETH_OUT_Q_LOCKED_FLUSH);
  2957. /*
  2958. * queue->state will go from LOCKED -> UNLOCKED or from
  2959. * LOCKED_FLUSH -> LOCKED if output_handler wanted to 'notify' us
  2960. * (switch packing state or flush buffer to get another pci flag out).
  2961. * In that case we will enter this loop
  2962. */
  2963. while (atomic_dec_return(&queue->state)) {
  2964. flush_count = 0;
  2965. start_index = queue->next_buf_to_fill;
  2966. /* check if we can go back to non-packing state */
  2967. flush_count += qeth_switch_to_nonpacking_if_needed(queue);
  2968. /*
  2969. * check if we need to flush a packing buffer to get a pci
  2970. * flag out on the queue
  2971. */
  2972. if (!flush_count && !atomic_read(&queue->set_pci_flags_count))
  2973. flush_count += qeth_flush_buffers_on_no_pci(queue);
  2974. if (flush_count)
  2975. qeth_flush_buffers(queue, start_index, flush_count);
  2976. }
  2977. /* at this point the queue is UNLOCKED again */
  2978. if (queue->card->options.performance_stats && do_pack)
  2979. queue->card->perf_stats.bufs_sent_pack += flush_count;
  2980. return rc;
  2981. }
  2982. EXPORT_SYMBOL_GPL(qeth_do_send_packet);
  2983. static int qeth_setadp_promisc_mode_cb(struct qeth_card *card,
  2984. struct qeth_reply *reply, unsigned long data)
  2985. {
  2986. struct qeth_ipa_cmd *cmd;
  2987. struct qeth_ipacmd_setadpparms *setparms;
  2988. QETH_DBF_TEXT(TRACE, 4, "prmadpcb");
  2989. cmd = (struct qeth_ipa_cmd *) data;
  2990. setparms = &(cmd->data.setadapterparms);
  2991. qeth_default_setadapterparms_cb(card, reply, (unsigned long)cmd);
  2992. if (cmd->hdr.return_code) {
  2993. QETH_DBF_TEXT_(TRACE, 4, "prmrc%2.2x", cmd->hdr.return_code);
  2994. setparms->data.mode = SET_PROMISC_MODE_OFF;
  2995. }
  2996. card->info.promisc_mode = setparms->data.mode;
  2997. return 0;
  2998. }
  2999. void qeth_setadp_promisc_mode(struct qeth_card *card)
  3000. {
  3001. enum qeth_ipa_promisc_modes mode;
  3002. struct net_device *dev = card->dev;
  3003. struct qeth_cmd_buffer *iob;
  3004. struct qeth_ipa_cmd *cmd;
  3005. QETH_DBF_TEXT(TRACE, 4, "setprom");
  3006. if (((dev->flags & IFF_PROMISC) &&
  3007. (card->info.promisc_mode == SET_PROMISC_MODE_ON)) ||
  3008. (!(dev->flags & IFF_PROMISC) &&
  3009. (card->info.promisc_mode == SET_PROMISC_MODE_OFF)))
  3010. return;
  3011. mode = SET_PROMISC_MODE_OFF;
  3012. if (dev->flags & IFF_PROMISC)
  3013. mode = SET_PROMISC_MODE_ON;
  3014. QETH_DBF_TEXT_(TRACE, 4, "mode:%x", mode);
  3015. iob = qeth_get_adapter_cmd(card, IPA_SETADP_SET_PROMISC_MODE,
  3016. sizeof(struct qeth_ipacmd_setadpparms));
  3017. cmd = (struct qeth_ipa_cmd *)(iob->data + IPA_PDU_HEADER_SIZE);
  3018. cmd->data.setadapterparms.data.mode = mode;
  3019. qeth_send_ipa_cmd(card, iob, qeth_setadp_promisc_mode_cb, NULL);
  3020. }
  3021. EXPORT_SYMBOL_GPL(qeth_setadp_promisc_mode);
  3022. int qeth_change_mtu(struct net_device *dev, int new_mtu)
  3023. {
  3024. struct qeth_card *card;
  3025. char dbf_text[15];
  3026. card = dev->ml_priv;
  3027. QETH_DBF_TEXT(TRACE, 4, "chgmtu");
  3028. sprintf(dbf_text, "%8x", new_mtu);
  3029. QETH_DBF_TEXT(TRACE, 4, dbf_text);
  3030. if (new_mtu < 64)
  3031. return -EINVAL;
  3032. if (new_mtu > 65535)
  3033. return -EINVAL;
  3034. if ((!qeth_is_supported(card, IPA_IP_FRAGMENTATION)) &&
  3035. (!qeth_mtu_is_valid(card, new_mtu)))
  3036. return -EINVAL;
  3037. dev->mtu = new_mtu;
  3038. return 0;
  3039. }
  3040. EXPORT_SYMBOL_GPL(qeth_change_mtu);
  3041. struct net_device_stats *qeth_get_stats(struct net_device *dev)
  3042. {
  3043. struct qeth_card *card;
  3044. card = dev->ml_priv;
  3045. QETH_DBF_TEXT(TRACE, 5, "getstat");
  3046. return &card->stats;
  3047. }
  3048. EXPORT_SYMBOL_GPL(qeth_get_stats);
  3049. static int qeth_setadpparms_change_macaddr_cb(struct qeth_card *card,
  3050. struct qeth_reply *reply, unsigned long data)
  3051. {
  3052. struct qeth_ipa_cmd *cmd;
  3053. QETH_DBF_TEXT(TRACE, 4, "chgmaccb");
  3054. cmd = (struct qeth_ipa_cmd *) data;
  3055. if (!card->options.layer2 ||
  3056. !(card->info.mac_bits & QETH_LAYER2_MAC_READ)) {
  3057. memcpy(card->dev->dev_addr,
  3058. &cmd->data.setadapterparms.data.change_addr.addr,
  3059. OSA_ADDR_LEN);
  3060. card->info.mac_bits |= QETH_LAYER2_MAC_READ;
  3061. }
  3062. qeth_default_setadapterparms_cb(card, reply, (unsigned long) cmd);
  3063. return 0;
  3064. }
  3065. int qeth_setadpparms_change_macaddr(struct qeth_card *card)
  3066. {
  3067. int rc;
  3068. struct qeth_cmd_buffer *iob;
  3069. struct qeth_ipa_cmd *cmd;
  3070. QETH_DBF_TEXT(TRACE, 4, "chgmac");
  3071. iob = qeth_get_adapter_cmd(card, IPA_SETADP_ALTER_MAC_ADDRESS,
  3072. sizeof(struct qeth_ipacmd_setadpparms));
  3073. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3074. cmd->data.setadapterparms.data.change_addr.cmd = CHANGE_ADDR_READ_MAC;
  3075. cmd->data.setadapterparms.data.change_addr.addr_size = OSA_ADDR_LEN;
  3076. memcpy(&cmd->data.setadapterparms.data.change_addr.addr,
  3077. card->dev->dev_addr, OSA_ADDR_LEN);
  3078. rc = qeth_send_ipa_cmd(card, iob, qeth_setadpparms_change_macaddr_cb,
  3079. NULL);
  3080. return rc;
  3081. }
  3082. EXPORT_SYMBOL_GPL(qeth_setadpparms_change_macaddr);
  3083. void qeth_tx_timeout(struct net_device *dev)
  3084. {
  3085. struct qeth_card *card;
  3086. card = dev->ml_priv;
  3087. card->stats.tx_errors++;
  3088. qeth_schedule_recovery(card);
  3089. }
  3090. EXPORT_SYMBOL_GPL(qeth_tx_timeout);
  3091. int qeth_mdio_read(struct net_device *dev, int phy_id, int regnum)
  3092. {
  3093. struct qeth_card *card = dev->ml_priv;
  3094. int rc = 0;
  3095. switch (regnum) {
  3096. case MII_BMCR: /* Basic mode control register */
  3097. rc = BMCR_FULLDPLX;
  3098. if ((card->info.link_type != QETH_LINK_TYPE_GBIT_ETH) &&
  3099. (card->info.link_type != QETH_LINK_TYPE_OSN) &&
  3100. (card->info.link_type != QETH_LINK_TYPE_10GBIT_ETH))
  3101. rc |= BMCR_SPEED100;
  3102. break;
  3103. case MII_BMSR: /* Basic mode status register */
  3104. rc = BMSR_ERCAP | BMSR_ANEGCOMPLETE | BMSR_LSTATUS |
  3105. BMSR_10HALF | BMSR_10FULL | BMSR_100HALF | BMSR_100FULL |
  3106. BMSR_100BASE4;
  3107. break;
  3108. case MII_PHYSID1: /* PHYS ID 1 */
  3109. rc = (dev->dev_addr[0] << 16) | (dev->dev_addr[1] << 8) |
  3110. dev->dev_addr[2];
  3111. rc = (rc >> 5) & 0xFFFF;
  3112. break;
  3113. case MII_PHYSID2: /* PHYS ID 2 */
  3114. rc = (dev->dev_addr[2] << 10) & 0xFFFF;
  3115. break;
  3116. case MII_ADVERTISE: /* Advertisement control reg */
  3117. rc = ADVERTISE_ALL;
  3118. break;
  3119. case MII_LPA: /* Link partner ability reg */
  3120. rc = LPA_10HALF | LPA_10FULL | LPA_100HALF | LPA_100FULL |
  3121. LPA_100BASE4 | LPA_LPACK;
  3122. break;
  3123. case MII_EXPANSION: /* Expansion register */
  3124. break;
  3125. case MII_DCOUNTER: /* disconnect counter */
  3126. break;
  3127. case MII_FCSCOUNTER: /* false carrier counter */
  3128. break;
  3129. case MII_NWAYTEST: /* N-way auto-neg test register */
  3130. break;
  3131. case MII_RERRCOUNTER: /* rx error counter */
  3132. rc = card->stats.rx_errors;
  3133. break;
  3134. case MII_SREVISION: /* silicon revision */
  3135. break;
  3136. case MII_RESV1: /* reserved 1 */
  3137. break;
  3138. case MII_LBRERROR: /* loopback, rx, bypass error */
  3139. break;
  3140. case MII_PHYADDR: /* physical address */
  3141. break;
  3142. case MII_RESV2: /* reserved 2 */
  3143. break;
  3144. case MII_TPISTATUS: /* TPI status for 10mbps */
  3145. break;
  3146. case MII_NCONFIG: /* network interface config */
  3147. break;
  3148. default:
  3149. break;
  3150. }
  3151. return rc;
  3152. }
  3153. EXPORT_SYMBOL_GPL(qeth_mdio_read);
  3154. static int qeth_send_ipa_snmp_cmd(struct qeth_card *card,
  3155. struct qeth_cmd_buffer *iob, int len,
  3156. int (*reply_cb)(struct qeth_card *, struct qeth_reply *,
  3157. unsigned long),
  3158. void *reply_param)
  3159. {
  3160. u16 s1, s2;
  3161. QETH_DBF_TEXT(TRACE, 4, "sendsnmp");
  3162. memcpy(iob->data, IPA_PDU_HEADER, IPA_PDU_HEADER_SIZE);
  3163. memcpy(QETH_IPA_CMD_DEST_ADDR(iob->data),
  3164. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  3165. /* adjust PDU length fields in IPA_PDU_HEADER */
  3166. s1 = (u32) IPA_PDU_HEADER_SIZE + len;
  3167. s2 = (u32) len;
  3168. memcpy(QETH_IPA_PDU_LEN_TOTAL(iob->data), &s1, 2);
  3169. memcpy(QETH_IPA_PDU_LEN_PDU1(iob->data), &s2, 2);
  3170. memcpy(QETH_IPA_PDU_LEN_PDU2(iob->data), &s2, 2);
  3171. memcpy(QETH_IPA_PDU_LEN_PDU3(iob->data), &s2, 2);
  3172. return qeth_send_control_data(card, IPA_PDU_HEADER_SIZE + len, iob,
  3173. reply_cb, reply_param);
  3174. }
  3175. static int qeth_snmp_command_cb(struct qeth_card *card,
  3176. struct qeth_reply *reply, unsigned long sdata)
  3177. {
  3178. struct qeth_ipa_cmd *cmd;
  3179. struct qeth_arp_query_info *qinfo;
  3180. struct qeth_snmp_cmd *snmp;
  3181. unsigned char *data;
  3182. __u16 data_len;
  3183. QETH_DBF_TEXT(TRACE, 3, "snpcmdcb");
  3184. cmd = (struct qeth_ipa_cmd *) sdata;
  3185. data = (unsigned char *)((char *)cmd - reply->offset);
  3186. qinfo = (struct qeth_arp_query_info *) reply->param;
  3187. snmp = &cmd->data.setadapterparms.data.snmp;
  3188. if (cmd->hdr.return_code) {
  3189. QETH_DBF_TEXT_(TRACE, 4, "scer1%i", cmd->hdr.return_code);
  3190. return 0;
  3191. }
  3192. if (cmd->data.setadapterparms.hdr.return_code) {
  3193. cmd->hdr.return_code =
  3194. cmd->data.setadapterparms.hdr.return_code;
  3195. QETH_DBF_TEXT_(TRACE, 4, "scer2%i", cmd->hdr.return_code);
  3196. return 0;
  3197. }
  3198. data_len = *((__u16 *)QETH_IPA_PDU_LEN_PDU1(data));
  3199. if (cmd->data.setadapterparms.hdr.seq_no == 1)
  3200. data_len -= (__u16)((char *)&snmp->data - (char *)cmd);
  3201. else
  3202. data_len -= (__u16)((char *)&snmp->request - (char *)cmd);
  3203. /* check if there is enough room in userspace */
  3204. if ((qinfo->udata_len - qinfo->udata_offset) < data_len) {
  3205. QETH_DBF_TEXT_(TRACE, 4, "scer3%i", -ENOMEM);
  3206. cmd->hdr.return_code = -ENOMEM;
  3207. return 0;
  3208. }
  3209. QETH_DBF_TEXT_(TRACE, 4, "snore%i",
  3210. cmd->data.setadapterparms.hdr.used_total);
  3211. QETH_DBF_TEXT_(TRACE, 4, "sseqn%i",
  3212. cmd->data.setadapterparms.hdr.seq_no);
  3213. /*copy entries to user buffer*/
  3214. if (cmd->data.setadapterparms.hdr.seq_no == 1) {
  3215. memcpy(qinfo->udata + qinfo->udata_offset,
  3216. (char *)snmp,
  3217. data_len + offsetof(struct qeth_snmp_cmd, data));
  3218. qinfo->udata_offset += offsetof(struct qeth_snmp_cmd, data);
  3219. } else {
  3220. memcpy(qinfo->udata + qinfo->udata_offset,
  3221. (char *)&snmp->request, data_len);
  3222. }
  3223. qinfo->udata_offset += data_len;
  3224. /* check if all replies received ... */
  3225. QETH_DBF_TEXT_(TRACE, 4, "srtot%i",
  3226. cmd->data.setadapterparms.hdr.used_total);
  3227. QETH_DBF_TEXT_(TRACE, 4, "srseq%i",
  3228. cmd->data.setadapterparms.hdr.seq_no);
  3229. if (cmd->data.setadapterparms.hdr.seq_no <
  3230. cmd->data.setadapterparms.hdr.used_total)
  3231. return 1;
  3232. return 0;
  3233. }
  3234. int qeth_snmp_command(struct qeth_card *card, char __user *udata)
  3235. {
  3236. struct qeth_cmd_buffer *iob;
  3237. struct qeth_ipa_cmd *cmd;
  3238. struct qeth_snmp_ureq *ureq;
  3239. int req_len;
  3240. struct qeth_arp_query_info qinfo = {0, };
  3241. int rc = 0;
  3242. QETH_DBF_TEXT(TRACE, 3, "snmpcmd");
  3243. if (card->info.guestlan)
  3244. return -EOPNOTSUPP;
  3245. if ((!qeth_adp_supported(card, IPA_SETADP_SET_SNMP_CONTROL)) &&
  3246. (!card->options.layer2)) {
  3247. return -EOPNOTSUPP;
  3248. }
  3249. /* skip 4 bytes (data_len struct member) to get req_len */
  3250. if (copy_from_user(&req_len, udata + sizeof(int), sizeof(int)))
  3251. return -EFAULT;
  3252. ureq = kmalloc(req_len+sizeof(struct qeth_snmp_ureq_hdr), GFP_KERNEL);
  3253. if (!ureq) {
  3254. QETH_DBF_TEXT(TRACE, 2, "snmpnome");
  3255. return -ENOMEM;
  3256. }
  3257. if (copy_from_user(ureq, udata,
  3258. req_len + sizeof(struct qeth_snmp_ureq_hdr))) {
  3259. kfree(ureq);
  3260. return -EFAULT;
  3261. }
  3262. qinfo.udata_len = ureq->hdr.data_len;
  3263. qinfo.udata = kzalloc(qinfo.udata_len, GFP_KERNEL);
  3264. if (!qinfo.udata) {
  3265. kfree(ureq);
  3266. return -ENOMEM;
  3267. }
  3268. qinfo.udata_offset = sizeof(struct qeth_snmp_ureq_hdr);
  3269. iob = qeth_get_adapter_cmd(card, IPA_SETADP_SET_SNMP_CONTROL,
  3270. QETH_SNMP_SETADP_CMDLENGTH + req_len);
  3271. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3272. memcpy(&cmd->data.setadapterparms.data.snmp, &ureq->cmd, req_len);
  3273. rc = qeth_send_ipa_snmp_cmd(card, iob, QETH_SETADP_BASE_LEN + req_len,
  3274. qeth_snmp_command_cb, (void *)&qinfo);
  3275. if (rc)
  3276. QETH_DBF_MESSAGE(2, "SNMP command failed on %s: (0x%x)\n",
  3277. QETH_CARD_IFNAME(card), rc);
  3278. else {
  3279. if (copy_to_user(udata, qinfo.udata, qinfo.udata_len))
  3280. rc = -EFAULT;
  3281. }
  3282. kfree(ureq);
  3283. kfree(qinfo.udata);
  3284. return rc;
  3285. }
  3286. EXPORT_SYMBOL_GPL(qeth_snmp_command);
  3287. static inline int qeth_get_qdio_q_format(struct qeth_card *card)
  3288. {
  3289. switch (card->info.type) {
  3290. case QETH_CARD_TYPE_IQD:
  3291. return 2;
  3292. default:
  3293. return 0;
  3294. }
  3295. }
  3296. static int qeth_qdio_establish(struct qeth_card *card)
  3297. {
  3298. struct qdio_initialize init_data;
  3299. char *qib_param_field;
  3300. struct qdio_buffer **in_sbal_ptrs;
  3301. struct qdio_buffer **out_sbal_ptrs;
  3302. int i, j, k;
  3303. int rc = 0;
  3304. QETH_DBF_TEXT(SETUP, 2, "qdioest");
  3305. qib_param_field = kzalloc(QDIO_MAX_BUFFERS_PER_Q * sizeof(char),
  3306. GFP_KERNEL);
  3307. if (!qib_param_field)
  3308. return -ENOMEM;
  3309. qeth_create_qib_param_field(card, qib_param_field);
  3310. qeth_create_qib_param_field_blkt(card, qib_param_field);
  3311. in_sbal_ptrs = kmalloc(QDIO_MAX_BUFFERS_PER_Q * sizeof(void *),
  3312. GFP_KERNEL);
  3313. if (!in_sbal_ptrs) {
  3314. kfree(qib_param_field);
  3315. return -ENOMEM;
  3316. }
  3317. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i)
  3318. in_sbal_ptrs[i] = (struct qdio_buffer *)
  3319. virt_to_phys(card->qdio.in_q->bufs[i].buffer);
  3320. out_sbal_ptrs =
  3321. kmalloc(card->qdio.no_out_queues * QDIO_MAX_BUFFERS_PER_Q *
  3322. sizeof(void *), GFP_KERNEL);
  3323. if (!out_sbal_ptrs) {
  3324. kfree(in_sbal_ptrs);
  3325. kfree(qib_param_field);
  3326. return -ENOMEM;
  3327. }
  3328. for (i = 0, k = 0; i < card->qdio.no_out_queues; ++i)
  3329. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j, ++k) {
  3330. out_sbal_ptrs[k] = (struct qdio_buffer *)virt_to_phys(
  3331. card->qdio.out_qs[i]->bufs[j].buffer);
  3332. }
  3333. memset(&init_data, 0, sizeof(struct qdio_initialize));
  3334. init_data.cdev = CARD_DDEV(card);
  3335. init_data.q_format = qeth_get_qdio_q_format(card);
  3336. init_data.qib_param_field_format = 0;
  3337. init_data.qib_param_field = qib_param_field;
  3338. init_data.no_input_qs = 1;
  3339. init_data.no_output_qs = card->qdio.no_out_queues;
  3340. init_data.input_handler = card->discipline.input_handler;
  3341. init_data.output_handler = card->discipline.output_handler;
  3342. init_data.int_parm = (unsigned long) card;
  3343. init_data.flags = QDIO_INBOUND_0COPY_SBALS |
  3344. QDIO_OUTBOUND_0COPY_SBALS |
  3345. QDIO_USE_OUTBOUND_PCIS;
  3346. init_data.input_sbal_addr_array = (void **) in_sbal_ptrs;
  3347. init_data.output_sbal_addr_array = (void **) out_sbal_ptrs;
  3348. if (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_ALLOCATED,
  3349. QETH_QDIO_ESTABLISHED) == QETH_QDIO_ALLOCATED) {
  3350. rc = qdio_initialize(&init_data);
  3351. if (rc)
  3352. atomic_set(&card->qdio.state, QETH_QDIO_ALLOCATED);
  3353. }
  3354. kfree(out_sbal_ptrs);
  3355. kfree(in_sbal_ptrs);
  3356. kfree(qib_param_field);
  3357. return rc;
  3358. }
  3359. static void qeth_core_free_card(struct qeth_card *card)
  3360. {
  3361. QETH_DBF_TEXT(SETUP, 2, "freecrd");
  3362. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  3363. qeth_clean_channel(&card->read);
  3364. qeth_clean_channel(&card->write);
  3365. if (card->dev)
  3366. free_netdev(card->dev);
  3367. kfree(card->ip_tbd_list);
  3368. qeth_free_qdio_buffers(card);
  3369. unregister_service_level(&card->qeth_service_level);
  3370. kfree(card);
  3371. }
  3372. static struct ccw_device_id qeth_ids[] = {
  3373. {CCW_DEVICE(0x1731, 0x01), .driver_info = QETH_CARD_TYPE_OSAE},
  3374. {CCW_DEVICE(0x1731, 0x05), .driver_info = QETH_CARD_TYPE_IQD},
  3375. {CCW_DEVICE(0x1731, 0x06), .driver_info = QETH_CARD_TYPE_OSN},
  3376. {},
  3377. };
  3378. MODULE_DEVICE_TABLE(ccw, qeth_ids);
  3379. static struct ccw_driver qeth_ccw_driver = {
  3380. .name = "qeth",
  3381. .ids = qeth_ids,
  3382. .probe = ccwgroup_probe_ccwdev,
  3383. .remove = ccwgroup_remove_ccwdev,
  3384. };
  3385. static int qeth_core_driver_group(const char *buf, struct device *root_dev,
  3386. unsigned long driver_id)
  3387. {
  3388. return ccwgroup_create_from_string(root_dev, driver_id,
  3389. &qeth_ccw_driver, 3, buf);
  3390. }
  3391. int qeth_core_hardsetup_card(struct qeth_card *card)
  3392. {
  3393. struct qdio_ssqd_desc *ssqd;
  3394. int retries = 3;
  3395. int mpno = 0;
  3396. int rc;
  3397. QETH_DBF_TEXT(SETUP, 2, "hrdsetup");
  3398. atomic_set(&card->force_alloc_skb, 0);
  3399. retry:
  3400. if (retries < 3) {
  3401. PRINT_WARN("Retrying to do IDX activates.\n");
  3402. ccw_device_set_offline(CARD_DDEV(card));
  3403. ccw_device_set_offline(CARD_WDEV(card));
  3404. ccw_device_set_offline(CARD_RDEV(card));
  3405. ccw_device_set_online(CARD_RDEV(card));
  3406. ccw_device_set_online(CARD_WDEV(card));
  3407. ccw_device_set_online(CARD_DDEV(card));
  3408. }
  3409. rc = qeth_qdio_clear_card(card, card->info.type != QETH_CARD_TYPE_IQD);
  3410. if (rc == -ERESTARTSYS) {
  3411. QETH_DBF_TEXT(SETUP, 2, "break1");
  3412. return rc;
  3413. } else if (rc) {
  3414. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  3415. if (--retries < 0)
  3416. goto out;
  3417. else
  3418. goto retry;
  3419. }
  3420. rc = qeth_get_unitaddr(card);
  3421. if (rc) {
  3422. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  3423. return rc;
  3424. }
  3425. ssqd = kmalloc(sizeof(struct qdio_ssqd_desc), GFP_KERNEL);
  3426. if (!ssqd) {
  3427. rc = -ENOMEM;
  3428. goto out;
  3429. }
  3430. rc = qdio_get_ssqd_desc(CARD_DDEV(card), ssqd);
  3431. if (rc == 0)
  3432. mpno = ssqd->pcnt;
  3433. kfree(ssqd);
  3434. if (mpno)
  3435. mpno = min(mpno - 1, QETH_MAX_PORTNO);
  3436. if (card->info.portno > mpno) {
  3437. QETH_DBF_MESSAGE(2, "Device %s does not offer port number %d"
  3438. "\n.", CARD_BUS_ID(card), card->info.portno);
  3439. rc = -ENODEV;
  3440. goto out;
  3441. }
  3442. qeth_init_tokens(card);
  3443. qeth_init_func_level(card);
  3444. rc = qeth_idx_activate_channel(&card->read, qeth_idx_read_cb);
  3445. if (rc == -ERESTARTSYS) {
  3446. QETH_DBF_TEXT(SETUP, 2, "break2");
  3447. return rc;
  3448. } else if (rc) {
  3449. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  3450. if (--retries < 0)
  3451. goto out;
  3452. else
  3453. goto retry;
  3454. }
  3455. rc = qeth_idx_activate_channel(&card->write, qeth_idx_write_cb);
  3456. if (rc == -ERESTARTSYS) {
  3457. QETH_DBF_TEXT(SETUP, 2, "break3");
  3458. return rc;
  3459. } else if (rc) {
  3460. QETH_DBF_TEXT_(SETUP, 2, "4err%d", rc);
  3461. if (--retries < 0)
  3462. goto out;
  3463. else
  3464. goto retry;
  3465. }
  3466. rc = qeth_mpc_initialize(card);
  3467. if (rc) {
  3468. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  3469. goto out;
  3470. }
  3471. return 0;
  3472. out:
  3473. PRINT_ERR("Initialization in hardsetup failed! rc=%d\n", rc);
  3474. return rc;
  3475. }
  3476. EXPORT_SYMBOL_GPL(qeth_core_hardsetup_card);
  3477. static inline int qeth_create_skb_frag(struct qdio_buffer_element *element,
  3478. struct sk_buff **pskb, int offset, int *pfrag, int data_len)
  3479. {
  3480. struct page *page = virt_to_page(element->addr);
  3481. if (*pskb == NULL) {
  3482. /* the upper protocol layers assume that there is data in the
  3483. * skb itself. Copy a small amount (64 bytes) to make them
  3484. * happy. */
  3485. *pskb = dev_alloc_skb(64 + ETH_HLEN);
  3486. if (!(*pskb))
  3487. return -ENOMEM;
  3488. skb_reserve(*pskb, ETH_HLEN);
  3489. if (data_len <= 64) {
  3490. memcpy(skb_put(*pskb, data_len), element->addr + offset,
  3491. data_len);
  3492. } else {
  3493. get_page(page);
  3494. memcpy(skb_put(*pskb, 64), element->addr + offset, 64);
  3495. skb_fill_page_desc(*pskb, *pfrag, page, offset + 64,
  3496. data_len - 64);
  3497. (*pskb)->data_len += data_len - 64;
  3498. (*pskb)->len += data_len - 64;
  3499. (*pskb)->truesize += data_len - 64;
  3500. (*pfrag)++;
  3501. }
  3502. } else {
  3503. get_page(page);
  3504. skb_fill_page_desc(*pskb, *pfrag, page, offset, data_len);
  3505. (*pskb)->data_len += data_len;
  3506. (*pskb)->len += data_len;
  3507. (*pskb)->truesize += data_len;
  3508. (*pfrag)++;
  3509. }
  3510. return 0;
  3511. }
  3512. struct sk_buff *qeth_core_get_next_skb(struct qeth_card *card,
  3513. struct qdio_buffer *buffer,
  3514. struct qdio_buffer_element **__element, int *__offset,
  3515. struct qeth_hdr **hdr)
  3516. {
  3517. struct qdio_buffer_element *element = *__element;
  3518. int offset = *__offset;
  3519. struct sk_buff *skb = NULL;
  3520. int skb_len;
  3521. void *data_ptr;
  3522. int data_len;
  3523. int headroom = 0;
  3524. int use_rx_sg = 0;
  3525. int frag = 0;
  3526. /* qeth_hdr must not cross element boundaries */
  3527. if (element->length < offset + sizeof(struct qeth_hdr)) {
  3528. if (qeth_is_last_sbale(element))
  3529. return NULL;
  3530. element++;
  3531. offset = 0;
  3532. if (element->length < sizeof(struct qeth_hdr))
  3533. return NULL;
  3534. }
  3535. *hdr = element->addr + offset;
  3536. offset += sizeof(struct qeth_hdr);
  3537. if (card->options.layer2) {
  3538. if (card->info.type == QETH_CARD_TYPE_OSN) {
  3539. skb_len = (*hdr)->hdr.osn.pdu_length;
  3540. headroom = sizeof(struct qeth_hdr);
  3541. } else {
  3542. skb_len = (*hdr)->hdr.l2.pkt_length;
  3543. }
  3544. } else {
  3545. skb_len = (*hdr)->hdr.l3.length;
  3546. if ((card->info.link_type == QETH_LINK_TYPE_LANE_TR) ||
  3547. (card->info.link_type == QETH_LINK_TYPE_HSTR))
  3548. headroom = TR_HLEN;
  3549. else
  3550. headroom = ETH_HLEN;
  3551. }
  3552. if (!skb_len)
  3553. return NULL;
  3554. if ((skb_len >= card->options.rx_sg_cb) &&
  3555. (!(card->info.type == QETH_CARD_TYPE_OSN)) &&
  3556. (!atomic_read(&card->force_alloc_skb))) {
  3557. use_rx_sg = 1;
  3558. } else {
  3559. skb = dev_alloc_skb(skb_len + headroom);
  3560. if (!skb)
  3561. goto no_mem;
  3562. if (headroom)
  3563. skb_reserve(skb, headroom);
  3564. }
  3565. data_ptr = element->addr + offset;
  3566. while (skb_len) {
  3567. data_len = min(skb_len, (int)(element->length - offset));
  3568. if (data_len) {
  3569. if (use_rx_sg) {
  3570. if (qeth_create_skb_frag(element, &skb, offset,
  3571. &frag, data_len))
  3572. goto no_mem;
  3573. } else {
  3574. memcpy(skb_put(skb, data_len), data_ptr,
  3575. data_len);
  3576. }
  3577. }
  3578. skb_len -= data_len;
  3579. if (skb_len) {
  3580. if (qeth_is_last_sbale(element)) {
  3581. QETH_DBF_TEXT(TRACE, 4, "unexeob");
  3582. QETH_DBF_TEXT_(TRACE, 4, "%s",
  3583. CARD_BUS_ID(card));
  3584. QETH_DBF_TEXT(QERR, 2, "unexeob");
  3585. QETH_DBF_TEXT_(QERR, 2, "%s",
  3586. CARD_BUS_ID(card));
  3587. QETH_DBF_HEX(MISC, 4, buffer, sizeof(*buffer));
  3588. dev_kfree_skb_any(skb);
  3589. card->stats.rx_errors++;
  3590. return NULL;
  3591. }
  3592. element++;
  3593. offset = 0;
  3594. data_ptr = element->addr;
  3595. } else {
  3596. offset += data_len;
  3597. }
  3598. }
  3599. *__element = element;
  3600. *__offset = offset;
  3601. if (use_rx_sg && card->options.performance_stats) {
  3602. card->perf_stats.sg_skbs_rx++;
  3603. card->perf_stats.sg_frags_rx += skb_shinfo(skb)->nr_frags;
  3604. }
  3605. return skb;
  3606. no_mem:
  3607. if (net_ratelimit()) {
  3608. QETH_DBF_TEXT(TRACE, 2, "noskbmem");
  3609. QETH_DBF_TEXT_(TRACE, 2, "%s", CARD_BUS_ID(card));
  3610. }
  3611. card->stats.rx_dropped++;
  3612. return NULL;
  3613. }
  3614. EXPORT_SYMBOL_GPL(qeth_core_get_next_skb);
  3615. static void qeth_unregister_dbf_views(void)
  3616. {
  3617. int x;
  3618. for (x = 0; x < QETH_DBF_INFOS; x++) {
  3619. debug_unregister(qeth_dbf[x].id);
  3620. qeth_dbf[x].id = NULL;
  3621. }
  3622. }
  3623. void qeth_dbf_longtext(enum qeth_dbf_names dbf_nix, int level, char *fmt, ...)
  3624. {
  3625. char dbf_txt_buf[32];
  3626. va_list args;
  3627. if (level > (qeth_dbf[dbf_nix].id)->level)
  3628. return;
  3629. va_start(args, fmt);
  3630. vsnprintf(dbf_txt_buf, sizeof(dbf_txt_buf), fmt, args);
  3631. va_end(args);
  3632. debug_text_event(qeth_dbf[dbf_nix].id, level, dbf_txt_buf);
  3633. }
  3634. EXPORT_SYMBOL_GPL(qeth_dbf_longtext);
  3635. static int qeth_register_dbf_views(void)
  3636. {
  3637. int ret;
  3638. int x;
  3639. for (x = 0; x < QETH_DBF_INFOS; x++) {
  3640. /* register the areas */
  3641. qeth_dbf[x].id = debug_register(qeth_dbf[x].name,
  3642. qeth_dbf[x].pages,
  3643. qeth_dbf[x].areas,
  3644. qeth_dbf[x].len);
  3645. if (qeth_dbf[x].id == NULL) {
  3646. qeth_unregister_dbf_views();
  3647. return -ENOMEM;
  3648. }
  3649. /* register a view */
  3650. ret = debug_register_view(qeth_dbf[x].id, qeth_dbf[x].view);
  3651. if (ret) {
  3652. qeth_unregister_dbf_views();
  3653. return ret;
  3654. }
  3655. /* set a passing level */
  3656. debug_set_level(qeth_dbf[x].id, qeth_dbf[x].level);
  3657. }
  3658. return 0;
  3659. }
  3660. int qeth_core_load_discipline(struct qeth_card *card,
  3661. enum qeth_discipline_id discipline)
  3662. {
  3663. int rc = 0;
  3664. switch (discipline) {
  3665. case QETH_DISCIPLINE_LAYER3:
  3666. card->discipline.ccwgdriver = try_then_request_module(
  3667. symbol_get(qeth_l3_ccwgroup_driver),
  3668. "qeth_l3");
  3669. break;
  3670. case QETH_DISCIPLINE_LAYER2:
  3671. card->discipline.ccwgdriver = try_then_request_module(
  3672. symbol_get(qeth_l2_ccwgroup_driver),
  3673. "qeth_l2");
  3674. break;
  3675. }
  3676. if (!card->discipline.ccwgdriver) {
  3677. PRINT_ERR("Support for discipline %d not present\n",
  3678. discipline);
  3679. rc = -EINVAL;
  3680. }
  3681. return rc;
  3682. }
  3683. void qeth_core_free_discipline(struct qeth_card *card)
  3684. {
  3685. if (card->options.layer2)
  3686. symbol_put(qeth_l2_ccwgroup_driver);
  3687. else
  3688. symbol_put(qeth_l3_ccwgroup_driver);
  3689. card->discipline.ccwgdriver = NULL;
  3690. }
  3691. static int qeth_core_probe_device(struct ccwgroup_device *gdev)
  3692. {
  3693. struct qeth_card *card;
  3694. struct device *dev;
  3695. int rc;
  3696. unsigned long flags;
  3697. QETH_DBF_TEXT(SETUP, 2, "probedev");
  3698. dev = &gdev->dev;
  3699. if (!get_device(dev))
  3700. return -ENODEV;
  3701. QETH_DBF_TEXT_(SETUP, 2, "%s", dev_name(&gdev->dev));
  3702. card = qeth_alloc_card();
  3703. if (!card) {
  3704. QETH_DBF_TEXT_(SETUP, 2, "1err%d", -ENOMEM);
  3705. rc = -ENOMEM;
  3706. goto err_dev;
  3707. }
  3708. card->read.ccwdev = gdev->cdev[0];
  3709. card->write.ccwdev = gdev->cdev[1];
  3710. card->data.ccwdev = gdev->cdev[2];
  3711. dev_set_drvdata(&gdev->dev, card);
  3712. card->gdev = gdev;
  3713. gdev->cdev[0]->handler = qeth_irq;
  3714. gdev->cdev[1]->handler = qeth_irq;
  3715. gdev->cdev[2]->handler = qeth_irq;
  3716. rc = qeth_determine_card_type(card);
  3717. if (rc) {
  3718. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  3719. goto err_card;
  3720. }
  3721. rc = qeth_setup_card(card);
  3722. if (rc) {
  3723. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  3724. goto err_card;
  3725. }
  3726. if (card->info.type == QETH_CARD_TYPE_OSN) {
  3727. rc = qeth_core_create_osn_attributes(dev);
  3728. if (rc)
  3729. goto err_card;
  3730. rc = qeth_core_load_discipline(card, QETH_DISCIPLINE_LAYER2);
  3731. if (rc) {
  3732. qeth_core_remove_osn_attributes(dev);
  3733. goto err_card;
  3734. }
  3735. rc = card->discipline.ccwgdriver->probe(card->gdev);
  3736. if (rc) {
  3737. qeth_core_free_discipline(card);
  3738. qeth_core_remove_osn_attributes(dev);
  3739. goto err_card;
  3740. }
  3741. } else {
  3742. rc = qeth_core_create_device_attributes(dev);
  3743. if (rc)
  3744. goto err_card;
  3745. }
  3746. write_lock_irqsave(&qeth_core_card_list.rwlock, flags);
  3747. list_add_tail(&card->list, &qeth_core_card_list.list);
  3748. write_unlock_irqrestore(&qeth_core_card_list.rwlock, flags);
  3749. return 0;
  3750. err_card:
  3751. qeth_core_free_card(card);
  3752. err_dev:
  3753. put_device(dev);
  3754. return rc;
  3755. }
  3756. static void qeth_core_remove_device(struct ccwgroup_device *gdev)
  3757. {
  3758. unsigned long flags;
  3759. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  3760. QETH_DBF_TEXT(SETUP, 2, "removedv");
  3761. if (card->discipline.ccwgdriver) {
  3762. card->discipline.ccwgdriver->remove(gdev);
  3763. qeth_core_free_discipline(card);
  3764. }
  3765. if (card->info.type == QETH_CARD_TYPE_OSN) {
  3766. qeth_core_remove_osn_attributes(&gdev->dev);
  3767. } else {
  3768. qeth_core_remove_device_attributes(&gdev->dev);
  3769. }
  3770. write_lock_irqsave(&qeth_core_card_list.rwlock, flags);
  3771. list_del(&card->list);
  3772. write_unlock_irqrestore(&qeth_core_card_list.rwlock, flags);
  3773. qeth_core_free_card(card);
  3774. dev_set_drvdata(&gdev->dev, NULL);
  3775. put_device(&gdev->dev);
  3776. return;
  3777. }
  3778. static int qeth_core_set_online(struct ccwgroup_device *gdev)
  3779. {
  3780. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  3781. int rc = 0;
  3782. int def_discipline;
  3783. if (!card->discipline.ccwgdriver) {
  3784. if (card->info.type == QETH_CARD_TYPE_IQD)
  3785. def_discipline = QETH_DISCIPLINE_LAYER3;
  3786. else
  3787. def_discipline = QETH_DISCIPLINE_LAYER2;
  3788. rc = qeth_core_load_discipline(card, def_discipline);
  3789. if (rc)
  3790. goto err;
  3791. rc = card->discipline.ccwgdriver->probe(card->gdev);
  3792. if (rc)
  3793. goto err;
  3794. }
  3795. rc = card->discipline.ccwgdriver->set_online(gdev);
  3796. err:
  3797. return rc;
  3798. }
  3799. static int qeth_core_set_offline(struct ccwgroup_device *gdev)
  3800. {
  3801. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  3802. return card->discipline.ccwgdriver->set_offline(gdev);
  3803. }
  3804. static void qeth_core_shutdown(struct ccwgroup_device *gdev)
  3805. {
  3806. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  3807. if (card->discipline.ccwgdriver &&
  3808. card->discipline.ccwgdriver->shutdown)
  3809. card->discipline.ccwgdriver->shutdown(gdev);
  3810. }
  3811. static struct ccwgroup_driver qeth_core_ccwgroup_driver = {
  3812. .owner = THIS_MODULE,
  3813. .name = "qeth",
  3814. .driver_id = 0xD8C5E3C8,
  3815. .probe = qeth_core_probe_device,
  3816. .remove = qeth_core_remove_device,
  3817. .set_online = qeth_core_set_online,
  3818. .set_offline = qeth_core_set_offline,
  3819. .shutdown = qeth_core_shutdown,
  3820. };
  3821. static ssize_t
  3822. qeth_core_driver_group_store(struct device_driver *ddrv, const char *buf,
  3823. size_t count)
  3824. {
  3825. int err;
  3826. err = qeth_core_driver_group(buf, qeth_core_root_dev,
  3827. qeth_core_ccwgroup_driver.driver_id);
  3828. if (err)
  3829. return err;
  3830. else
  3831. return count;
  3832. }
  3833. static DRIVER_ATTR(group, 0200, NULL, qeth_core_driver_group_store);
  3834. static struct {
  3835. const char str[ETH_GSTRING_LEN];
  3836. } qeth_ethtool_stats_keys[] = {
  3837. /* 0 */{"rx skbs"},
  3838. {"rx buffers"},
  3839. {"tx skbs"},
  3840. {"tx buffers"},
  3841. {"tx skbs no packing"},
  3842. {"tx buffers no packing"},
  3843. {"tx skbs packing"},
  3844. {"tx buffers packing"},
  3845. {"tx sg skbs"},
  3846. {"tx sg frags"},
  3847. /* 10 */{"rx sg skbs"},
  3848. {"rx sg frags"},
  3849. {"rx sg page allocs"},
  3850. {"tx large kbytes"},
  3851. {"tx large count"},
  3852. {"tx pk state ch n->p"},
  3853. {"tx pk state ch p->n"},
  3854. {"tx pk watermark low"},
  3855. {"tx pk watermark high"},
  3856. {"queue 0 buffer usage"},
  3857. /* 20 */{"queue 1 buffer usage"},
  3858. {"queue 2 buffer usage"},
  3859. {"queue 3 buffer usage"},
  3860. {"rx handler time"},
  3861. {"rx handler count"},
  3862. {"rx do_QDIO time"},
  3863. {"rx do_QDIO count"},
  3864. {"tx handler time"},
  3865. {"tx handler count"},
  3866. {"tx time"},
  3867. /* 30 */{"tx count"},
  3868. {"tx do_QDIO time"},
  3869. {"tx do_QDIO count"},
  3870. };
  3871. int qeth_core_get_stats_count(struct net_device *dev)
  3872. {
  3873. return (sizeof(qeth_ethtool_stats_keys) / ETH_GSTRING_LEN);
  3874. }
  3875. EXPORT_SYMBOL_GPL(qeth_core_get_stats_count);
  3876. void qeth_core_get_ethtool_stats(struct net_device *dev,
  3877. struct ethtool_stats *stats, u64 *data)
  3878. {
  3879. struct qeth_card *card = dev->ml_priv;
  3880. data[0] = card->stats.rx_packets -
  3881. card->perf_stats.initial_rx_packets;
  3882. data[1] = card->perf_stats.bufs_rec;
  3883. data[2] = card->stats.tx_packets -
  3884. card->perf_stats.initial_tx_packets;
  3885. data[3] = card->perf_stats.bufs_sent;
  3886. data[4] = card->stats.tx_packets - card->perf_stats.initial_tx_packets
  3887. - card->perf_stats.skbs_sent_pack;
  3888. data[5] = card->perf_stats.bufs_sent - card->perf_stats.bufs_sent_pack;
  3889. data[6] = card->perf_stats.skbs_sent_pack;
  3890. data[7] = card->perf_stats.bufs_sent_pack;
  3891. data[8] = card->perf_stats.sg_skbs_sent;
  3892. data[9] = card->perf_stats.sg_frags_sent;
  3893. data[10] = card->perf_stats.sg_skbs_rx;
  3894. data[11] = card->perf_stats.sg_frags_rx;
  3895. data[12] = card->perf_stats.sg_alloc_page_rx;
  3896. data[13] = (card->perf_stats.large_send_bytes >> 10);
  3897. data[14] = card->perf_stats.large_send_cnt;
  3898. data[15] = card->perf_stats.sc_dp_p;
  3899. data[16] = card->perf_stats.sc_p_dp;
  3900. data[17] = QETH_LOW_WATERMARK_PACK;
  3901. data[18] = QETH_HIGH_WATERMARK_PACK;
  3902. data[19] = atomic_read(&card->qdio.out_qs[0]->used_buffers);
  3903. data[20] = (card->qdio.no_out_queues > 1) ?
  3904. atomic_read(&card->qdio.out_qs[1]->used_buffers) : 0;
  3905. data[21] = (card->qdio.no_out_queues > 2) ?
  3906. atomic_read(&card->qdio.out_qs[2]->used_buffers) : 0;
  3907. data[22] = (card->qdio.no_out_queues > 3) ?
  3908. atomic_read(&card->qdio.out_qs[3]->used_buffers) : 0;
  3909. data[23] = card->perf_stats.inbound_time;
  3910. data[24] = card->perf_stats.inbound_cnt;
  3911. data[25] = card->perf_stats.inbound_do_qdio_time;
  3912. data[26] = card->perf_stats.inbound_do_qdio_cnt;
  3913. data[27] = card->perf_stats.outbound_handler_time;
  3914. data[28] = card->perf_stats.outbound_handler_cnt;
  3915. data[29] = card->perf_stats.outbound_time;
  3916. data[30] = card->perf_stats.outbound_cnt;
  3917. data[31] = card->perf_stats.outbound_do_qdio_time;
  3918. data[32] = card->perf_stats.outbound_do_qdio_cnt;
  3919. }
  3920. EXPORT_SYMBOL_GPL(qeth_core_get_ethtool_stats);
  3921. void qeth_core_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  3922. {
  3923. switch (stringset) {
  3924. case ETH_SS_STATS:
  3925. memcpy(data, &qeth_ethtool_stats_keys,
  3926. sizeof(qeth_ethtool_stats_keys));
  3927. break;
  3928. default:
  3929. WARN_ON(1);
  3930. break;
  3931. }
  3932. }
  3933. EXPORT_SYMBOL_GPL(qeth_core_get_strings);
  3934. void qeth_core_get_drvinfo(struct net_device *dev,
  3935. struct ethtool_drvinfo *info)
  3936. {
  3937. struct qeth_card *card = dev->ml_priv;
  3938. if (card->options.layer2)
  3939. strcpy(info->driver, "qeth_l2");
  3940. else
  3941. strcpy(info->driver, "qeth_l3");
  3942. strcpy(info->version, "1.0");
  3943. strcpy(info->fw_version, card->info.mcl_level);
  3944. sprintf(info->bus_info, "%s/%s/%s",
  3945. CARD_RDEV_ID(card),
  3946. CARD_WDEV_ID(card),
  3947. CARD_DDEV_ID(card));
  3948. }
  3949. EXPORT_SYMBOL_GPL(qeth_core_get_drvinfo);
  3950. int qeth_core_ethtool_get_settings(struct net_device *netdev,
  3951. struct ethtool_cmd *ecmd)
  3952. {
  3953. struct qeth_card *card = netdev->ml_priv;
  3954. enum qeth_link_types link_type;
  3955. if ((card->info.type == QETH_CARD_TYPE_IQD) || (card->info.guestlan))
  3956. link_type = QETH_LINK_TYPE_10GBIT_ETH;
  3957. else
  3958. link_type = card->info.link_type;
  3959. ecmd->transceiver = XCVR_INTERNAL;
  3960. ecmd->supported = SUPPORTED_Autoneg;
  3961. ecmd->advertising = ADVERTISED_Autoneg;
  3962. ecmd->duplex = DUPLEX_FULL;
  3963. ecmd->autoneg = AUTONEG_ENABLE;
  3964. switch (link_type) {
  3965. case QETH_LINK_TYPE_FAST_ETH:
  3966. case QETH_LINK_TYPE_LANE_ETH100:
  3967. ecmd->supported |= SUPPORTED_10baseT_Half |
  3968. SUPPORTED_10baseT_Full |
  3969. SUPPORTED_100baseT_Half |
  3970. SUPPORTED_100baseT_Full |
  3971. SUPPORTED_TP;
  3972. ecmd->advertising |= ADVERTISED_10baseT_Half |
  3973. ADVERTISED_10baseT_Full |
  3974. ADVERTISED_100baseT_Half |
  3975. ADVERTISED_100baseT_Full |
  3976. ADVERTISED_TP;
  3977. ecmd->speed = SPEED_100;
  3978. ecmd->port = PORT_TP;
  3979. break;
  3980. case QETH_LINK_TYPE_GBIT_ETH:
  3981. case QETH_LINK_TYPE_LANE_ETH1000:
  3982. ecmd->supported |= SUPPORTED_10baseT_Half |
  3983. SUPPORTED_10baseT_Full |
  3984. SUPPORTED_100baseT_Half |
  3985. SUPPORTED_100baseT_Full |
  3986. SUPPORTED_1000baseT_Half |
  3987. SUPPORTED_1000baseT_Full |
  3988. SUPPORTED_FIBRE;
  3989. ecmd->advertising |= ADVERTISED_10baseT_Half |
  3990. ADVERTISED_10baseT_Full |
  3991. ADVERTISED_100baseT_Half |
  3992. ADVERTISED_100baseT_Full |
  3993. ADVERTISED_1000baseT_Half |
  3994. ADVERTISED_1000baseT_Full |
  3995. ADVERTISED_FIBRE;
  3996. ecmd->speed = SPEED_1000;
  3997. ecmd->port = PORT_FIBRE;
  3998. break;
  3999. case QETH_LINK_TYPE_10GBIT_ETH:
  4000. ecmd->supported |= SUPPORTED_10baseT_Half |
  4001. SUPPORTED_10baseT_Full |
  4002. SUPPORTED_100baseT_Half |
  4003. SUPPORTED_100baseT_Full |
  4004. SUPPORTED_1000baseT_Half |
  4005. SUPPORTED_1000baseT_Full |
  4006. SUPPORTED_10000baseT_Full |
  4007. SUPPORTED_FIBRE;
  4008. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4009. ADVERTISED_10baseT_Full |
  4010. ADVERTISED_100baseT_Half |
  4011. ADVERTISED_100baseT_Full |
  4012. ADVERTISED_1000baseT_Half |
  4013. ADVERTISED_1000baseT_Full |
  4014. ADVERTISED_10000baseT_Full |
  4015. ADVERTISED_FIBRE;
  4016. ecmd->speed = SPEED_10000;
  4017. ecmd->port = PORT_FIBRE;
  4018. break;
  4019. default:
  4020. ecmd->supported |= SUPPORTED_10baseT_Half |
  4021. SUPPORTED_10baseT_Full |
  4022. SUPPORTED_TP;
  4023. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4024. ADVERTISED_10baseT_Full |
  4025. ADVERTISED_TP;
  4026. ecmd->speed = SPEED_10;
  4027. ecmd->port = PORT_TP;
  4028. }
  4029. return 0;
  4030. }
  4031. EXPORT_SYMBOL_GPL(qeth_core_ethtool_get_settings);
  4032. static int __init qeth_core_init(void)
  4033. {
  4034. int rc;
  4035. PRINT_INFO("loading core functions\n");
  4036. INIT_LIST_HEAD(&qeth_core_card_list.list);
  4037. rwlock_init(&qeth_core_card_list.rwlock);
  4038. rc = qeth_register_dbf_views();
  4039. if (rc)
  4040. goto out_err;
  4041. rc = ccw_driver_register(&qeth_ccw_driver);
  4042. if (rc)
  4043. goto ccw_err;
  4044. rc = ccwgroup_driver_register(&qeth_core_ccwgroup_driver);
  4045. if (rc)
  4046. goto ccwgroup_err;
  4047. rc = driver_create_file(&qeth_core_ccwgroup_driver.driver,
  4048. &driver_attr_group);
  4049. if (rc)
  4050. goto driver_err;
  4051. qeth_core_root_dev = s390_root_dev_register("qeth");
  4052. rc = IS_ERR(qeth_core_root_dev) ? PTR_ERR(qeth_core_root_dev) : 0;
  4053. if (rc)
  4054. goto register_err;
  4055. qeth_core_header_cache = kmem_cache_create("qeth_hdr",
  4056. sizeof(struct qeth_hdr) + ETH_HLEN, 64, 0, NULL);
  4057. if (!qeth_core_header_cache) {
  4058. rc = -ENOMEM;
  4059. goto slab_err;
  4060. }
  4061. return 0;
  4062. slab_err:
  4063. s390_root_dev_unregister(qeth_core_root_dev);
  4064. register_err:
  4065. driver_remove_file(&qeth_core_ccwgroup_driver.driver,
  4066. &driver_attr_group);
  4067. driver_err:
  4068. ccwgroup_driver_unregister(&qeth_core_ccwgroup_driver);
  4069. ccwgroup_err:
  4070. ccw_driver_unregister(&qeth_ccw_driver);
  4071. ccw_err:
  4072. qeth_unregister_dbf_views();
  4073. out_err:
  4074. PRINT_ERR("Initialization failed with code %d\n", rc);
  4075. return rc;
  4076. }
  4077. static void __exit qeth_core_exit(void)
  4078. {
  4079. s390_root_dev_unregister(qeth_core_root_dev);
  4080. driver_remove_file(&qeth_core_ccwgroup_driver.driver,
  4081. &driver_attr_group);
  4082. ccwgroup_driver_unregister(&qeth_core_ccwgroup_driver);
  4083. ccw_driver_unregister(&qeth_ccw_driver);
  4084. kmem_cache_destroy(qeth_core_header_cache);
  4085. qeth_unregister_dbf_views();
  4086. PRINT_INFO("core functions removed\n");
  4087. }
  4088. module_init(qeth_core_init);
  4089. module_exit(qeth_core_exit);
  4090. MODULE_AUTHOR("Frank Blaschka <frank.blaschka@de.ibm.com>");
  4091. MODULE_DESCRIPTION("qeth core functions");
  4092. MODULE_LICENSE("GPL");