rtl8180_dev.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/eeprom_93cx6.h>
  21. #include <net/mac80211.h>
  22. #include "rtl8180.h"
  23. #include "rtl8180_rtl8225.h"
  24. #include "rtl8180_sa2400.h"
  25. #include "rtl8180_max2820.h"
  26. #include "rtl8180_grf5101.h"
  27. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  28. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  29. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  30. MODULE_LICENSE("GPL");
  31. static struct pci_device_id rtl8180_table[] __devinitdata = {
  32. /* rtl8185 */
  33. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  34. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  35. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  36. /* rtl8180 */
  37. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  38. { PCI_DEVICE(0x1799, 0x6001) },
  39. { PCI_DEVICE(0x1799, 0x6020) },
  40. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  41. { }
  42. };
  43. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  44. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  45. {
  46. struct rtl8180_priv *priv = dev->priv;
  47. int i = 10;
  48. u32 buf;
  49. buf = (data << 8) | addr;
  50. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  51. while (i--) {
  52. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  53. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  54. return;
  55. }
  56. }
  57. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  58. {
  59. struct rtl8180_priv *priv = dev->priv;
  60. unsigned int count = 32;
  61. while (count--) {
  62. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  63. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  64. u32 flags = le32_to_cpu(entry->flags);
  65. if (flags & RTL8180_RX_DESC_FLAG_OWN)
  66. return;
  67. if (unlikely(flags & (RTL8180_RX_DESC_FLAG_DMA_FAIL |
  68. RTL8180_RX_DESC_FLAG_FOF |
  69. RTL8180_RX_DESC_FLAG_RX_ERR)))
  70. goto done;
  71. else {
  72. u32 flags2 = le32_to_cpu(entry->flags2);
  73. struct ieee80211_rx_status rx_status = {0};
  74. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  75. if (unlikely(!new_skb))
  76. goto done;
  77. pci_unmap_single(priv->pdev,
  78. *((dma_addr_t *)skb->cb),
  79. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  80. skb_put(skb, flags & 0xFFF);
  81. rx_status.antenna = (flags2 >> 15) & 1;
  82. /* TODO: improve signal/rssi reporting */
  83. rx_status.signal = flags2 & 0xFF;
  84. rx_status.ssi = (flags2 >> 8) & 0x7F;
  85. rx_status.rate = (flags >> 20) & 0xF;
  86. rx_status.freq = dev->conf.freq;
  87. rx_status.channel = dev->conf.channel;
  88. rx_status.phymode = dev->conf.phymode;
  89. rx_status.mactime = le64_to_cpu(entry->tsft);
  90. rx_status.flag |= RX_FLAG_TSFT;
  91. if (flags & RTL8180_RX_DESC_FLAG_CRC32_ERR)
  92. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  93. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  94. skb = new_skb;
  95. priv->rx_buf[priv->rx_idx] = skb;
  96. *((dma_addr_t *) skb->cb) =
  97. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  98. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  99. }
  100. done:
  101. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  102. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  103. MAX_RX_SIZE);
  104. if (priv->rx_idx == 31)
  105. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  106. priv->rx_idx = (priv->rx_idx + 1) % 32;
  107. }
  108. }
  109. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  110. {
  111. struct rtl8180_priv *priv = dev->priv;
  112. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  113. while (skb_queue_len(&ring->queue)) {
  114. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  115. struct sk_buff *skb;
  116. struct ieee80211_tx_status status;
  117. struct ieee80211_tx_control *control;
  118. u32 flags = le32_to_cpu(entry->flags);
  119. if (flags & RTL8180_TX_DESC_FLAG_OWN)
  120. return;
  121. memset(&status, 0, sizeof(status));
  122. ring->idx = (ring->idx + 1) % ring->entries;
  123. skb = __skb_dequeue(&ring->queue);
  124. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  125. skb->len, PCI_DMA_TODEVICE);
  126. control = *((struct ieee80211_tx_control **)skb->cb);
  127. if (control)
  128. memcpy(&status.control, control, sizeof(*control));
  129. kfree(control);
  130. if (!(status.control.flags & IEEE80211_TXCTL_NO_ACK)) {
  131. if (flags & RTL8180_TX_DESC_FLAG_TX_OK)
  132. status.flags = IEEE80211_TX_STATUS_ACK;
  133. else
  134. status.excessive_retries = 1;
  135. }
  136. status.retry_count = flags & 0xFF;
  137. ieee80211_tx_status_irqsafe(dev, skb, &status);
  138. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  139. ieee80211_wake_queue(dev, prio);
  140. }
  141. }
  142. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  143. {
  144. struct ieee80211_hw *dev = dev_id;
  145. struct rtl8180_priv *priv = dev->priv;
  146. u16 reg;
  147. spin_lock(&priv->lock);
  148. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  149. if (unlikely(reg == 0xFFFF)) {
  150. spin_unlock(&priv->lock);
  151. return IRQ_HANDLED;
  152. }
  153. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  154. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  155. rtl8180_handle_tx(dev, 3);
  156. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  157. rtl8180_handle_tx(dev, 2);
  158. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  159. rtl8180_handle_tx(dev, 1);
  160. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  161. rtl8180_handle_tx(dev, 0);
  162. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  163. rtl8180_handle_rx(dev);
  164. spin_unlock(&priv->lock);
  165. return IRQ_HANDLED;
  166. }
  167. static int rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  168. struct ieee80211_tx_control *control)
  169. {
  170. struct rtl8180_priv *priv = dev->priv;
  171. struct rtl8180_tx_ring *ring;
  172. struct rtl8180_tx_desc *entry;
  173. unsigned long flags;
  174. unsigned int idx, prio;
  175. dma_addr_t mapping;
  176. u32 tx_flags;
  177. u16 plcp_len = 0;
  178. __le16 rts_duration = 0;
  179. prio = control->queue;
  180. ring = &priv->tx_ring[prio];
  181. mapping = pci_map_single(priv->pdev, skb->data,
  182. skb->len, PCI_DMA_TODEVICE);
  183. tx_flags = RTL8180_TX_DESC_FLAG_OWN | RTL8180_TX_DESC_FLAG_FS |
  184. RTL8180_TX_DESC_FLAG_LS | (control->tx_rate << 24) |
  185. (control->rts_cts_rate << 19) | skb->len;
  186. if (priv->r8185)
  187. tx_flags |= RTL8180_TX_DESC_FLAG_DMA |
  188. RTL8180_TX_DESC_FLAG_NO_ENC;
  189. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  190. tx_flags |= RTL8180_TX_DESC_FLAG_RTS;
  191. else if (control->flags & IEEE80211_TXCTL_USE_CTS_PROTECT)
  192. tx_flags |= RTL8180_TX_DESC_FLAG_CTS;
  193. *((struct ieee80211_tx_control **) skb->cb) =
  194. kmemdup(control, sizeof(*control), GFP_ATOMIC);
  195. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  196. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  197. control);
  198. if (!priv->r8185) {
  199. unsigned int remainder;
  200. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  201. (control->rate->rate * 2) / 10);
  202. remainder = (16 * (skb->len + 4)) %
  203. ((control->rate->rate * 2) / 10);
  204. if (remainder > 0 && remainder <= 6)
  205. plcp_len |= 1 << 15;
  206. }
  207. spin_lock_irqsave(&priv->lock, flags);
  208. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  209. entry = &ring->desc[idx];
  210. entry->rts_duration = rts_duration;
  211. entry->plcp_len = cpu_to_le16(plcp_len);
  212. entry->tx_buf = cpu_to_le32(mapping);
  213. entry->frame_len = cpu_to_le32(skb->len);
  214. entry->flags2 = control->alt_retry_rate != -1 ?
  215. control->alt_retry_rate << 4 : 0;
  216. entry->retry_limit = control->retry_limit;
  217. entry->flags = cpu_to_le32(tx_flags);
  218. __skb_queue_tail(&ring->queue, skb);
  219. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  220. ieee80211_stop_queue(dev, control->queue);
  221. spin_unlock_irqrestore(&priv->lock, flags);
  222. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  223. return 0;
  224. }
  225. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  226. {
  227. u8 reg;
  228. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  229. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  230. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  231. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  232. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  233. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  234. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  235. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  236. }
  237. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  238. {
  239. struct rtl8180_priv *priv = dev->priv;
  240. u16 reg;
  241. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  242. rtl818x_ioread8(priv, &priv->map->CMD);
  243. msleep(10);
  244. /* reset */
  245. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  246. rtl818x_ioread8(priv, &priv->map->CMD);
  247. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  248. reg &= (1 << 1);
  249. reg |= RTL818X_CMD_RESET;
  250. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  251. rtl818x_ioread8(priv, &priv->map->CMD);
  252. msleep(200);
  253. /* check success of reset */
  254. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  255. printk(KERN_ERR "%s: reset timeout!\n", wiphy_name(dev->wiphy));
  256. return -ETIMEDOUT;
  257. }
  258. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  259. rtl818x_ioread8(priv, &priv->map->CMD);
  260. msleep(200);
  261. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  262. /* For cardbus */
  263. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  264. reg |= 1 << 1;
  265. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  266. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  267. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  268. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  269. }
  270. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  271. if (!priv->r8185)
  272. rtl8180_set_anaparam(priv, priv->anaparam);
  273. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  274. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  275. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  276. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  277. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  278. /* TODO: necessary? specs indicate not */
  279. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  280. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  281. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  282. if (priv->r8185) {
  283. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  284. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  285. }
  286. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  287. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  288. /* TODO: turn off hw wep on rtl8180 */
  289. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  290. if (priv->r8185) {
  291. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  292. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  293. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  294. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  295. /* TODO: set ClkRun enable? necessary? */
  296. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  297. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  298. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  299. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  300. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  301. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  302. } else {
  303. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  304. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  305. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  306. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  307. }
  308. priv->rf->init(dev);
  309. if (priv->r8185)
  310. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  311. return 0;
  312. }
  313. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  314. {
  315. struct rtl8180_priv *priv = dev->priv;
  316. struct rtl8180_rx_desc *entry;
  317. int i;
  318. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  319. sizeof(*priv->rx_ring) * 32,
  320. &priv->rx_ring_dma);
  321. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  322. printk(KERN_ERR "%s: Cannot allocate RX ring\n",
  323. wiphy_name(dev->wiphy));
  324. return -ENOMEM;
  325. }
  326. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  327. priv->rx_idx = 0;
  328. for (i = 0; i < 32; i++) {
  329. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  330. dma_addr_t *mapping;
  331. entry = &priv->rx_ring[i];
  332. if (!skb)
  333. return 0;
  334. priv->rx_buf[i] = skb;
  335. mapping = (dma_addr_t *)skb->cb;
  336. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  337. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  338. entry->rx_buf = cpu_to_le32(*mapping);
  339. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  340. MAX_RX_SIZE);
  341. }
  342. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  343. return 0;
  344. }
  345. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  346. {
  347. struct rtl8180_priv *priv = dev->priv;
  348. int i;
  349. for (i = 0; i < 32; i++) {
  350. struct sk_buff *skb = priv->rx_buf[i];
  351. if (!skb)
  352. continue;
  353. pci_unmap_single(priv->pdev,
  354. *((dma_addr_t *)skb->cb),
  355. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  356. kfree_skb(skb);
  357. }
  358. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  359. priv->rx_ring, priv->rx_ring_dma);
  360. priv->rx_ring = NULL;
  361. }
  362. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  363. unsigned int prio, unsigned int entries)
  364. {
  365. struct rtl8180_priv *priv = dev->priv;
  366. struct rtl8180_tx_desc *ring;
  367. dma_addr_t dma;
  368. int i;
  369. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  370. if (!ring || (unsigned long)ring & 0xFF) {
  371. printk(KERN_ERR "%s: Cannot allocate TX ring (prio = %d)\n",
  372. wiphy_name(dev->wiphy), prio);
  373. return -ENOMEM;
  374. }
  375. memset(ring, 0, sizeof(*ring)*entries);
  376. priv->tx_ring[prio].desc = ring;
  377. priv->tx_ring[prio].dma = dma;
  378. priv->tx_ring[prio].idx = 0;
  379. priv->tx_ring[prio].entries = entries;
  380. skb_queue_head_init(&priv->tx_ring[prio].queue);
  381. for (i = 0; i < entries; i++)
  382. ring[i].next_tx_desc =
  383. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  384. return 0;
  385. }
  386. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  387. {
  388. struct rtl8180_priv *priv = dev->priv;
  389. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  390. while (skb_queue_len(&ring->queue)) {
  391. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  392. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  393. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  394. skb->len, PCI_DMA_TODEVICE);
  395. kfree(*((struct ieee80211_tx_control **) skb->cb));
  396. kfree_skb(skb);
  397. ring->idx = (ring->idx + 1) % ring->entries;
  398. }
  399. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  400. ring->desc, ring->dma);
  401. ring->desc = NULL;
  402. }
  403. static int rtl8180_start(struct ieee80211_hw *dev)
  404. {
  405. struct rtl8180_priv *priv = dev->priv;
  406. int ret, i;
  407. u32 reg;
  408. ret = rtl8180_init_rx_ring(dev);
  409. if (ret)
  410. return ret;
  411. for (i = 0; i < 4; i++)
  412. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  413. goto err_free_rings;
  414. ret = rtl8180_init_hw(dev);
  415. if (ret)
  416. goto err_free_rings;
  417. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  418. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  419. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  420. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  421. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  422. ret = request_irq(priv->pdev->irq, &rtl8180_interrupt,
  423. IRQF_SHARED, KBUILD_MODNAME, dev);
  424. if (ret) {
  425. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  426. wiphy_name(dev->wiphy));
  427. goto err_free_rings;
  428. }
  429. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  430. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  431. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  432. reg = RTL818X_RX_CONF_ONLYERLPKT |
  433. RTL818X_RX_CONF_RX_AUTORESETPHY |
  434. RTL818X_RX_CONF_MGMT |
  435. RTL818X_RX_CONF_DATA |
  436. (7 << 8 /* MAX RX DMA */) |
  437. RTL818X_RX_CONF_BROADCAST |
  438. RTL818X_RX_CONF_NICMAC;
  439. if (priv->r8185)
  440. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  441. else {
  442. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  443. ? RTL818X_RX_CONF_CSDM1 : 0;
  444. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  445. ? RTL818X_RX_CONF_CSDM2 : 0;
  446. }
  447. priv->rx_conf = reg;
  448. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  449. if (priv->r8185) {
  450. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  451. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  452. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  453. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  454. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  455. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  456. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  457. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  458. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  459. /* disable early TX */
  460. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  461. }
  462. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  463. reg |= (6 << 21 /* MAX TX DMA */) |
  464. RTL818X_TX_CONF_NO_ICV;
  465. if (priv->r8185)
  466. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  467. else
  468. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  469. /* different meaning, same value on both rtl8185 and rtl8180 */
  470. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  471. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  472. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  473. reg |= RTL818X_CMD_RX_ENABLE;
  474. reg |= RTL818X_CMD_TX_ENABLE;
  475. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  476. priv->mode = IEEE80211_IF_TYPE_MNTR;
  477. return 0;
  478. err_free_rings:
  479. rtl8180_free_rx_ring(dev);
  480. for (i = 0; i < 4; i++)
  481. if (priv->tx_ring[i].desc)
  482. rtl8180_free_tx_ring(dev, i);
  483. return ret;
  484. }
  485. static void rtl8180_stop(struct ieee80211_hw *dev)
  486. {
  487. struct rtl8180_priv *priv = dev->priv;
  488. u8 reg;
  489. int i;
  490. priv->mode = IEEE80211_IF_TYPE_INVALID;
  491. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  492. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  493. reg &= ~RTL818X_CMD_TX_ENABLE;
  494. reg &= ~RTL818X_CMD_RX_ENABLE;
  495. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  496. priv->rf->stop(dev);
  497. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  498. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  499. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  500. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  501. free_irq(priv->pdev->irq, dev);
  502. rtl8180_free_rx_ring(dev);
  503. for (i = 0; i < 4; i++)
  504. rtl8180_free_tx_ring(dev, i);
  505. }
  506. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  507. struct ieee80211_if_init_conf *conf)
  508. {
  509. struct rtl8180_priv *priv = dev->priv;
  510. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  511. return -EOPNOTSUPP;
  512. switch (conf->type) {
  513. case IEEE80211_IF_TYPE_STA:
  514. priv->mode = conf->type;
  515. break;
  516. default:
  517. return -EOPNOTSUPP;
  518. }
  519. priv->vif = conf->vif;
  520. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  521. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  522. cpu_to_le32(*(u32 *)conf->mac_addr));
  523. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  524. cpu_to_le16(*(u16 *)(conf->mac_addr + 4)));
  525. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  526. return 0;
  527. }
  528. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  529. struct ieee80211_if_init_conf *conf)
  530. {
  531. struct rtl8180_priv *priv = dev->priv;
  532. priv->mode = IEEE80211_IF_TYPE_MNTR;
  533. priv->vif = NULL;
  534. }
  535. static int rtl8180_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  536. {
  537. struct rtl8180_priv *priv = dev->priv;
  538. priv->rf->set_chan(dev, conf);
  539. return 0;
  540. }
  541. static int rtl8180_config_interface(struct ieee80211_hw *dev,
  542. struct ieee80211_vif *vif,
  543. struct ieee80211_if_conf *conf)
  544. {
  545. struct rtl8180_priv *priv = dev->priv;
  546. int i;
  547. for (i = 0; i < ETH_ALEN; i++)
  548. rtl818x_iowrite8(priv, &priv->map->BSSID[i], conf->bssid[i]);
  549. if (is_valid_ether_addr(conf->bssid))
  550. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_INFRA);
  551. else
  552. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_NO_LINK);
  553. return 0;
  554. }
  555. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  556. unsigned int changed_flags,
  557. unsigned int *total_flags,
  558. int mc_count, struct dev_addr_list *mclist)
  559. {
  560. struct rtl8180_priv *priv = dev->priv;
  561. if (changed_flags & FIF_FCSFAIL)
  562. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  563. if (changed_flags & FIF_CONTROL)
  564. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  565. if (changed_flags & FIF_OTHER_BSS)
  566. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  567. if (*total_flags & FIF_ALLMULTI || mc_count > 0)
  568. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  569. else
  570. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  571. *total_flags = 0;
  572. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  573. *total_flags |= FIF_FCSFAIL;
  574. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  575. *total_flags |= FIF_CONTROL;
  576. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  577. *total_flags |= FIF_OTHER_BSS;
  578. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  579. *total_flags |= FIF_ALLMULTI;
  580. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  581. }
  582. static const struct ieee80211_ops rtl8180_ops = {
  583. .tx = rtl8180_tx,
  584. .start = rtl8180_start,
  585. .stop = rtl8180_stop,
  586. .add_interface = rtl8180_add_interface,
  587. .remove_interface = rtl8180_remove_interface,
  588. .config = rtl8180_config,
  589. .config_interface = rtl8180_config_interface,
  590. .configure_filter = rtl8180_configure_filter,
  591. };
  592. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  593. {
  594. struct ieee80211_hw *dev = eeprom->data;
  595. struct rtl8180_priv *priv = dev->priv;
  596. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  597. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  598. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  599. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  600. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  601. }
  602. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  603. {
  604. struct ieee80211_hw *dev = eeprom->data;
  605. struct rtl8180_priv *priv = dev->priv;
  606. u8 reg = 2 << 6;
  607. if (eeprom->reg_data_in)
  608. reg |= RTL818X_EEPROM_CMD_WRITE;
  609. if (eeprom->reg_data_out)
  610. reg |= RTL818X_EEPROM_CMD_READ;
  611. if (eeprom->reg_data_clock)
  612. reg |= RTL818X_EEPROM_CMD_CK;
  613. if (eeprom->reg_chip_select)
  614. reg |= RTL818X_EEPROM_CMD_CS;
  615. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  616. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  617. udelay(10);
  618. }
  619. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  620. const struct pci_device_id *id)
  621. {
  622. struct ieee80211_hw *dev;
  623. struct rtl8180_priv *priv;
  624. unsigned long mem_addr, mem_len;
  625. unsigned int io_addr, io_len;
  626. int err, i;
  627. struct eeprom_93cx6 eeprom;
  628. const char *chip_name, *rf_name = NULL;
  629. u32 reg;
  630. u16 eeprom_val;
  631. DECLARE_MAC_BUF(mac);
  632. err = pci_enable_device(pdev);
  633. if (err) {
  634. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  635. pci_name(pdev));
  636. return err;
  637. }
  638. err = pci_request_regions(pdev, KBUILD_MODNAME);
  639. if (err) {
  640. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  641. pci_name(pdev));
  642. return err;
  643. }
  644. io_addr = pci_resource_start(pdev, 0);
  645. io_len = pci_resource_len(pdev, 0);
  646. mem_addr = pci_resource_start(pdev, 1);
  647. mem_len = pci_resource_len(pdev, 1);
  648. if (mem_len < sizeof(struct rtl818x_csr) ||
  649. io_len < sizeof(struct rtl818x_csr)) {
  650. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  651. pci_name(pdev));
  652. err = -ENOMEM;
  653. goto err_free_reg;
  654. }
  655. if ((err = pci_set_dma_mask(pdev, 0xFFFFFF00ULL)) ||
  656. (err = pci_set_consistent_dma_mask(pdev, 0xFFFFFF00ULL))) {
  657. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  658. pci_name(pdev));
  659. goto err_free_reg;
  660. }
  661. pci_set_master(pdev);
  662. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  663. if (!dev) {
  664. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  665. pci_name(pdev));
  666. err = -ENOMEM;
  667. goto err_free_reg;
  668. }
  669. priv = dev->priv;
  670. priv->pdev = pdev;
  671. SET_IEEE80211_DEV(dev, &pdev->dev);
  672. pci_set_drvdata(pdev, dev);
  673. priv->map = pci_iomap(pdev, 1, mem_len);
  674. if (!priv->map)
  675. priv->map = pci_iomap(pdev, 0, io_len);
  676. if (!priv->map) {
  677. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  678. pci_name(pdev));
  679. goto err_free_dev;
  680. }
  681. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  682. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  683. priv->modes[0].mode = MODE_IEEE80211G;
  684. priv->modes[0].num_rates = ARRAY_SIZE(rtl818x_rates);
  685. priv->modes[0].rates = priv->rates;
  686. priv->modes[0].num_channels = ARRAY_SIZE(rtl818x_channels);
  687. priv->modes[0].channels = priv->channels;
  688. priv->modes[1].mode = MODE_IEEE80211B;
  689. priv->modes[1].num_rates = 4;
  690. priv->modes[1].rates = priv->rates;
  691. priv->modes[1].num_channels = ARRAY_SIZE(rtl818x_channels);
  692. priv->modes[1].channels = priv->channels;
  693. priv->mode = IEEE80211_IF_TYPE_INVALID;
  694. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  695. IEEE80211_HW_RX_INCLUDES_FCS;
  696. dev->queues = 1;
  697. dev->max_rssi = 65;
  698. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  699. reg &= RTL818X_TX_CONF_HWVER_MASK;
  700. switch (reg) {
  701. case RTL818X_TX_CONF_R8180_ABCD:
  702. chip_name = "RTL8180";
  703. break;
  704. case RTL818X_TX_CONF_R8180_F:
  705. chip_name = "RTL8180vF";
  706. break;
  707. case RTL818X_TX_CONF_R8185_ABC:
  708. chip_name = "RTL8185";
  709. break;
  710. case RTL818X_TX_CONF_R8185_D:
  711. chip_name = "RTL8185vD";
  712. break;
  713. default:
  714. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  715. pci_name(pdev), reg >> 25);
  716. goto err_iounmap;
  717. }
  718. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  719. if (priv->r8185) {
  720. if ((err = ieee80211_register_hwmode(dev, &priv->modes[0])))
  721. goto err_iounmap;
  722. pci_try_set_mwi(pdev);
  723. }
  724. if ((err = ieee80211_register_hwmode(dev, &priv->modes[1])))
  725. goto err_iounmap;
  726. eeprom.data = dev;
  727. eeprom.register_read = rtl8180_eeprom_register_read;
  728. eeprom.register_write = rtl8180_eeprom_register_write;
  729. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  730. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  731. else
  732. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  733. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  734. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  735. udelay(10);
  736. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  737. eeprom_val &= 0xFF;
  738. switch (eeprom_val) {
  739. case 1: rf_name = "Intersil";
  740. break;
  741. case 2: rf_name = "RFMD";
  742. break;
  743. case 3: priv->rf = &sa2400_rf_ops;
  744. break;
  745. case 4: priv->rf = &max2820_rf_ops;
  746. break;
  747. case 5: priv->rf = &grf5101_rf_ops;
  748. break;
  749. case 9: priv->rf = rtl8180_detect_rf(dev);
  750. break;
  751. case 10:
  752. rf_name = "RTL8255";
  753. break;
  754. default:
  755. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  756. pci_name(pdev), eeprom_val);
  757. goto err_iounmap;
  758. }
  759. if (!priv->rf) {
  760. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  761. pci_name(pdev), rf_name);
  762. goto err_iounmap;
  763. }
  764. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  765. priv->csthreshold = eeprom_val >> 8;
  766. if (!priv->r8185) {
  767. __le32 anaparam;
  768. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  769. priv->anaparam = le32_to_cpu(anaparam);
  770. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  771. }
  772. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)dev->wiphy->perm_addr, 3);
  773. if (!is_valid_ether_addr(dev->wiphy->perm_addr)) {
  774. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  775. " randomly generated MAC addr\n", pci_name(pdev));
  776. random_ether_addr(dev->wiphy->perm_addr);
  777. }
  778. /* CCK TX power */
  779. for (i = 0; i < 14; i += 2) {
  780. u16 txpwr;
  781. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  782. priv->channels[i].val = txpwr & 0xFF;
  783. priv->channels[i + 1].val = txpwr >> 8;
  784. }
  785. /* OFDM TX power */
  786. if (priv->r8185) {
  787. for (i = 0; i < 14; i += 2) {
  788. u16 txpwr;
  789. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  790. priv->channels[i].val |= (txpwr & 0xFF) << 8;
  791. priv->channels[i + 1].val |= txpwr & 0xFF00;
  792. }
  793. }
  794. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  795. spin_lock_init(&priv->lock);
  796. err = ieee80211_register_hw(dev);
  797. if (err) {
  798. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  799. pci_name(pdev));
  800. goto err_iounmap;
  801. }
  802. printk(KERN_INFO "%s: hwaddr %s, %s + %s\n",
  803. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  804. chip_name, priv->rf->name);
  805. return 0;
  806. err_iounmap:
  807. iounmap(priv->map);
  808. err_free_dev:
  809. pci_set_drvdata(pdev, NULL);
  810. ieee80211_free_hw(dev);
  811. err_free_reg:
  812. pci_release_regions(pdev);
  813. pci_disable_device(pdev);
  814. return err;
  815. }
  816. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  817. {
  818. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  819. struct rtl8180_priv *priv;
  820. if (!dev)
  821. return;
  822. ieee80211_unregister_hw(dev);
  823. priv = dev->priv;
  824. pci_iounmap(pdev, priv->map);
  825. pci_release_regions(pdev);
  826. pci_disable_device(pdev);
  827. ieee80211_free_hw(dev);
  828. }
  829. #ifdef CONFIG_PM
  830. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  831. {
  832. pci_save_state(pdev);
  833. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  834. return 0;
  835. }
  836. static int rtl8180_resume(struct pci_dev *pdev)
  837. {
  838. pci_set_power_state(pdev, PCI_D0);
  839. pci_restore_state(pdev);
  840. return 0;
  841. }
  842. #endif /* CONFIG_PM */
  843. static struct pci_driver rtl8180_driver = {
  844. .name = KBUILD_MODNAME,
  845. .id_table = rtl8180_table,
  846. .probe = rtl8180_probe,
  847. .remove = __devexit_p(rtl8180_remove),
  848. #ifdef CONFIG_PM
  849. .suspend = rtl8180_suspend,
  850. .resume = rtl8180_resume,
  851. #endif /* CONFIG_PM */
  852. };
  853. static int __init rtl8180_init(void)
  854. {
  855. return pci_register_driver(&rtl8180_driver);
  856. }
  857. static void __exit rtl8180_exit(void)
  858. {
  859. pci_unregister_driver(&rtl8180_driver);
  860. }
  861. module_init(rtl8180_init);
  862. module_exit(rtl8180_exit);