rt73usb.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: rt73usb device specific routines.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/usb.h>
  28. #include "rt2x00.h"
  29. #include "rt2x00usb.h"
  30. #include "rt73usb.h"
  31. /*
  32. * Register access.
  33. * All access to the CSR registers will go through the methods
  34. * rt73usb_register_read and rt73usb_register_write.
  35. * BBP and RF register require indirect register access,
  36. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  37. * These indirect registers work with busy bits,
  38. * and we will try maximal REGISTER_BUSY_COUNT times to access
  39. * the register while taking a REGISTER_BUSY_DELAY us delay
  40. * between each attampt. When the busy bit is still set at that time,
  41. * the access attempt is considered to have failed,
  42. * and we will print an error.
  43. * The _lock versions must be used if you already hold the usb_cache_mutex
  44. */
  45. static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
  46. const unsigned int offset, u32 *value)
  47. {
  48. __le32 reg;
  49. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  50. USB_VENDOR_REQUEST_IN, offset,
  51. &reg, sizeof(u32), REGISTER_TIMEOUT);
  52. *value = le32_to_cpu(reg);
  53. }
  54. static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
  55. const unsigned int offset, u32 *value)
  56. {
  57. __le32 reg;
  58. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
  59. USB_VENDOR_REQUEST_IN, offset,
  60. &reg, sizeof(u32), REGISTER_TIMEOUT);
  61. *value = le32_to_cpu(reg);
  62. }
  63. static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
  64. const unsigned int offset,
  65. void *value, const u32 length)
  66. {
  67. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  68. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  69. USB_VENDOR_REQUEST_IN, offset,
  70. value, length, timeout);
  71. }
  72. static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
  73. const unsigned int offset, u32 value)
  74. {
  75. __le32 reg = cpu_to_le32(value);
  76. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  77. USB_VENDOR_REQUEST_OUT, offset,
  78. &reg, sizeof(u32), REGISTER_TIMEOUT);
  79. }
  80. static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
  81. const unsigned int offset, u32 value)
  82. {
  83. __le32 reg = cpu_to_le32(value);
  84. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
  85. USB_VENDOR_REQUEST_OUT, offset,
  86. &reg, sizeof(u32), REGISTER_TIMEOUT);
  87. }
  88. static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  89. const unsigned int offset,
  90. void *value, const u32 length)
  91. {
  92. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  93. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  94. USB_VENDOR_REQUEST_OUT, offset,
  95. value, length, timeout);
  96. }
  97. static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
  98. {
  99. u32 reg;
  100. unsigned int i;
  101. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  102. rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
  103. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  104. break;
  105. udelay(REGISTER_BUSY_DELAY);
  106. }
  107. return reg;
  108. }
  109. static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
  110. const unsigned int word, const u8 value)
  111. {
  112. u32 reg;
  113. mutex_lock(&rt2x00dev->usb_cache_mutex);
  114. /*
  115. * Wait until the BBP becomes ready.
  116. */
  117. reg = rt73usb_bbp_check(rt2x00dev);
  118. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  119. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  120. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  121. return;
  122. }
  123. /*
  124. * Write the data into the BBP.
  125. */
  126. reg = 0;
  127. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  128. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  129. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  130. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  131. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  132. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  133. }
  134. static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
  135. const unsigned int word, u8 *value)
  136. {
  137. u32 reg;
  138. mutex_lock(&rt2x00dev->usb_cache_mutex);
  139. /*
  140. * Wait until the BBP becomes ready.
  141. */
  142. reg = rt73usb_bbp_check(rt2x00dev);
  143. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  144. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  145. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  146. return;
  147. }
  148. /*
  149. * Write the request into the BBP.
  150. */
  151. reg = 0;
  152. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  153. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  154. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  155. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  156. /*
  157. * Wait until the BBP becomes ready.
  158. */
  159. reg = rt73usb_bbp_check(rt2x00dev);
  160. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  161. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  162. *value = 0xff;
  163. return;
  164. }
  165. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  166. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  167. }
  168. static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
  169. const unsigned int word, const u32 value)
  170. {
  171. u32 reg;
  172. unsigned int i;
  173. if (!word)
  174. return;
  175. mutex_lock(&rt2x00dev->usb_cache_mutex);
  176. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  177. rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
  178. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  179. goto rf_write;
  180. udelay(REGISTER_BUSY_DELAY);
  181. }
  182. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  183. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  184. return;
  185. rf_write:
  186. reg = 0;
  187. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  188. /*
  189. * RF5225 and RF2527 contain 21 bits per RF register value,
  190. * all others contain 20 bits.
  191. */
  192. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
  193. 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  194. rt2x00_rf(&rt2x00dev->chip, RF2527)));
  195. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  196. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  197. rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
  198. rt2x00_rf_write(rt2x00dev, word, value);
  199. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  200. }
  201. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  202. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  203. static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
  204. const unsigned int word, u32 *data)
  205. {
  206. rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
  207. }
  208. static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
  209. const unsigned int word, u32 data)
  210. {
  211. rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
  212. }
  213. static const struct rt2x00debug rt73usb_rt2x00debug = {
  214. .owner = THIS_MODULE,
  215. .csr = {
  216. .read = rt73usb_read_csr,
  217. .write = rt73usb_write_csr,
  218. .word_size = sizeof(u32),
  219. .word_count = CSR_REG_SIZE / sizeof(u32),
  220. },
  221. .eeprom = {
  222. .read = rt2x00_eeprom_read,
  223. .write = rt2x00_eeprom_write,
  224. .word_size = sizeof(u16),
  225. .word_count = EEPROM_SIZE / sizeof(u16),
  226. },
  227. .bbp = {
  228. .read = rt73usb_bbp_read,
  229. .write = rt73usb_bbp_write,
  230. .word_size = sizeof(u8),
  231. .word_count = BBP_SIZE / sizeof(u8),
  232. },
  233. .rf = {
  234. .read = rt2x00_rf_read,
  235. .write = rt73usb_rf_write,
  236. .word_size = sizeof(u32),
  237. .word_count = RF_SIZE / sizeof(u32),
  238. },
  239. };
  240. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  241. /*
  242. * Configuration handlers.
  243. */
  244. static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
  245. struct rt2x00_intf *intf,
  246. struct rt2x00intf_conf *conf,
  247. const unsigned int flags)
  248. {
  249. unsigned int beacon_base;
  250. u32 reg;
  251. if (flags & CONFIG_UPDATE_TYPE) {
  252. /*
  253. * Clear current synchronisation setup.
  254. * For the Beacon base registers we only need to clear
  255. * the first byte since that byte contains the VALID and OWNER
  256. * bits which (when set to 0) will invalidate the entire beacon.
  257. */
  258. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  259. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  260. rt73usb_register_write(rt2x00dev, beacon_base, 0);
  261. /*
  262. * Enable synchronisation.
  263. */
  264. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  265. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  266. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE,
  267. (conf->sync == TSF_SYNC_BEACON));
  268. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  269. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
  270. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  271. }
  272. if (flags & CONFIG_UPDATE_MAC) {
  273. reg = le32_to_cpu(conf->mac[1]);
  274. rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  275. conf->mac[1] = cpu_to_le32(reg);
  276. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2,
  277. conf->mac, sizeof(conf->mac));
  278. }
  279. if (flags & CONFIG_UPDATE_BSSID) {
  280. reg = le32_to_cpu(conf->bssid[1]);
  281. rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
  282. conf->bssid[1] = cpu_to_le32(reg);
  283. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4,
  284. conf->bssid, sizeof(conf->bssid));
  285. }
  286. }
  287. static int rt73usb_config_preamble(struct rt2x00_dev *rt2x00dev,
  288. const int short_preamble,
  289. const int ack_timeout,
  290. const int ack_consume_time)
  291. {
  292. u32 reg;
  293. /*
  294. * When in atomic context, we should let rt2x00lib
  295. * try this configuration again later.
  296. */
  297. if (in_atomic())
  298. return -EAGAIN;
  299. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  300. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  301. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  302. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  303. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  304. !!short_preamble);
  305. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  306. return 0;
  307. }
  308. static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
  309. const int basic_rate_mask)
  310. {
  311. rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  312. }
  313. static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
  314. struct rf_channel *rf, const int txpower)
  315. {
  316. u8 r3;
  317. u8 r94;
  318. u8 smart;
  319. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  320. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  321. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  322. rt2x00_rf(&rt2x00dev->chip, RF2527));
  323. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  324. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  325. rt73usb_bbp_write(rt2x00dev, 3, r3);
  326. r94 = 6;
  327. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  328. r94 += txpower - MAX_TXPOWER;
  329. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  330. r94 += txpower;
  331. rt73usb_bbp_write(rt2x00dev, 94, r94);
  332. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  333. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  334. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  335. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  336. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  337. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  338. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  339. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  340. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  341. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  342. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  343. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  344. udelay(10);
  345. }
  346. static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
  347. const int txpower)
  348. {
  349. struct rf_channel rf;
  350. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  351. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  352. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  353. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  354. rt73usb_config_channel(rt2x00dev, &rf, txpower);
  355. }
  356. static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  357. struct antenna_setup *ant)
  358. {
  359. u8 r3;
  360. u8 r4;
  361. u8 r77;
  362. u8 temp;
  363. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  364. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  365. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  366. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  367. /*
  368. * Configure the RX antenna.
  369. */
  370. switch (ant->rx) {
  371. case ANTENNA_HW_DIVERSITY:
  372. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  373. temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
  374. && (rt2x00dev->curr_hwmode != HWMODE_A);
  375. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
  376. break;
  377. case ANTENNA_A:
  378. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  379. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  380. if (rt2x00dev->curr_hwmode == HWMODE_A)
  381. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  382. else
  383. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  384. break;
  385. case ANTENNA_SW_DIVERSITY:
  386. /*
  387. * NOTE: We should never come here because rt2x00lib is
  388. * supposed to catch this and send us the correct antenna
  389. * explicitely. However we are nog going to bug about this.
  390. * Instead, just default to antenna B.
  391. */
  392. case ANTENNA_B:
  393. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  394. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  395. if (rt2x00dev->curr_hwmode == HWMODE_A)
  396. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  397. else
  398. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  399. break;
  400. }
  401. rt73usb_bbp_write(rt2x00dev, 77, r77);
  402. rt73usb_bbp_write(rt2x00dev, 3, r3);
  403. rt73usb_bbp_write(rt2x00dev, 4, r4);
  404. }
  405. static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  406. struct antenna_setup *ant)
  407. {
  408. u8 r3;
  409. u8 r4;
  410. u8 r77;
  411. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  412. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  413. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  414. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  415. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  416. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  417. /*
  418. * Configure the RX antenna.
  419. */
  420. switch (ant->rx) {
  421. case ANTENNA_HW_DIVERSITY:
  422. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  423. break;
  424. case ANTENNA_A:
  425. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  426. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  427. break;
  428. case ANTENNA_SW_DIVERSITY:
  429. /*
  430. * NOTE: We should never come here because rt2x00lib is
  431. * supposed to catch this and send us the correct antenna
  432. * explicitely. However we are nog going to bug about this.
  433. * Instead, just default to antenna B.
  434. */
  435. case ANTENNA_B:
  436. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  437. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  438. break;
  439. }
  440. rt73usb_bbp_write(rt2x00dev, 77, r77);
  441. rt73usb_bbp_write(rt2x00dev, 3, r3);
  442. rt73usb_bbp_write(rt2x00dev, 4, r4);
  443. }
  444. struct antenna_sel {
  445. u8 word;
  446. /*
  447. * value[0] -> non-LNA
  448. * value[1] -> LNA
  449. */
  450. u8 value[2];
  451. };
  452. static const struct antenna_sel antenna_sel_a[] = {
  453. { 96, { 0x58, 0x78 } },
  454. { 104, { 0x38, 0x48 } },
  455. { 75, { 0xfe, 0x80 } },
  456. { 86, { 0xfe, 0x80 } },
  457. { 88, { 0xfe, 0x80 } },
  458. { 35, { 0x60, 0x60 } },
  459. { 97, { 0x58, 0x58 } },
  460. { 98, { 0x58, 0x58 } },
  461. };
  462. static const struct antenna_sel antenna_sel_bg[] = {
  463. { 96, { 0x48, 0x68 } },
  464. { 104, { 0x2c, 0x3c } },
  465. { 75, { 0xfe, 0x80 } },
  466. { 86, { 0xfe, 0x80 } },
  467. { 88, { 0xfe, 0x80 } },
  468. { 35, { 0x50, 0x50 } },
  469. { 97, { 0x48, 0x48 } },
  470. { 98, { 0x48, 0x48 } },
  471. };
  472. static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
  473. struct antenna_setup *ant)
  474. {
  475. const struct antenna_sel *sel;
  476. unsigned int lna;
  477. unsigned int i;
  478. u32 reg;
  479. if (rt2x00dev->curr_hwmode == HWMODE_A) {
  480. sel = antenna_sel_a;
  481. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  482. } else {
  483. sel = antenna_sel_bg;
  484. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  485. }
  486. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  487. rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  488. rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
  489. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  490. (rt2x00dev->curr_hwmode == HWMODE_B ||
  491. rt2x00dev->curr_hwmode == HWMODE_G));
  492. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  493. (rt2x00dev->curr_hwmode == HWMODE_A));
  494. rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
  495. if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
  496. rt2x00_rf(&rt2x00dev->chip, RF5225))
  497. rt73usb_config_antenna_5x(rt2x00dev, ant);
  498. else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
  499. rt2x00_rf(&rt2x00dev->chip, RF2527))
  500. rt73usb_config_antenna_2x(rt2x00dev, ant);
  501. }
  502. static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
  503. struct rt2x00lib_conf *libconf)
  504. {
  505. u32 reg;
  506. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  507. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  508. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  509. rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
  510. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  511. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  512. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  513. rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
  514. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  515. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  516. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  517. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  518. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  519. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  520. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  521. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  522. libconf->conf->beacon_int * 16);
  523. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  524. }
  525. static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
  526. struct rt2x00lib_conf *libconf,
  527. const unsigned int flags)
  528. {
  529. if (flags & CONFIG_UPDATE_PHYMODE)
  530. rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
  531. if (flags & CONFIG_UPDATE_CHANNEL)
  532. rt73usb_config_channel(rt2x00dev, &libconf->rf,
  533. libconf->conf->power_level);
  534. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  535. rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
  536. if (flags & CONFIG_UPDATE_ANTENNA)
  537. rt73usb_config_antenna(rt2x00dev, &libconf->ant);
  538. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  539. rt73usb_config_duration(rt2x00dev, libconf);
  540. }
  541. /*
  542. * LED functions.
  543. */
  544. static void rt73usb_enable_led(struct rt2x00_dev *rt2x00dev)
  545. {
  546. u32 reg;
  547. rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
  548. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  549. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  550. rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
  551. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
  552. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS,
  553. (rt2x00dev->rx_status.phymode == MODE_IEEE80211A));
  554. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS,
  555. (rt2x00dev->rx_status.phymode != MODE_IEEE80211A));
  556. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  557. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  558. }
  559. static void rt73usb_disable_led(struct rt2x00_dev *rt2x00dev)
  560. {
  561. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 0);
  562. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
  563. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
  564. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  565. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  566. }
  567. static void rt73usb_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
  568. {
  569. u32 led;
  570. if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
  571. return;
  572. /*
  573. * Led handling requires a positive value for the rssi,
  574. * to do that correctly we need to add the correction.
  575. */
  576. rssi += rt2x00dev->rssi_offset;
  577. if (rssi <= 30)
  578. led = 0;
  579. else if (rssi <= 39)
  580. led = 1;
  581. else if (rssi <= 49)
  582. led = 2;
  583. else if (rssi <= 53)
  584. led = 3;
  585. else if (rssi <= 63)
  586. led = 4;
  587. else
  588. led = 5;
  589. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, led,
  590. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  591. }
  592. /*
  593. * Link tuning
  594. */
  595. static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
  596. struct link_qual *qual)
  597. {
  598. u32 reg;
  599. /*
  600. * Update FCS error count from register.
  601. */
  602. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  603. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  604. /*
  605. * Update False CCA count from register.
  606. */
  607. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  608. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  609. }
  610. static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
  611. {
  612. rt73usb_bbp_write(rt2x00dev, 17, 0x20);
  613. rt2x00dev->link.vgc_level = 0x20;
  614. }
  615. static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
  616. {
  617. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  618. u8 r17;
  619. u8 up_bound;
  620. u8 low_bound;
  621. /*
  622. * Update Led strength
  623. */
  624. rt73usb_activity_led(rt2x00dev, rssi);
  625. rt73usb_bbp_read(rt2x00dev, 17, &r17);
  626. /*
  627. * Determine r17 bounds.
  628. */
  629. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  630. low_bound = 0x28;
  631. up_bound = 0x48;
  632. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  633. low_bound += 0x10;
  634. up_bound += 0x10;
  635. }
  636. } else {
  637. if (rssi > -82) {
  638. low_bound = 0x1c;
  639. up_bound = 0x40;
  640. } else if (rssi > -84) {
  641. low_bound = 0x1c;
  642. up_bound = 0x20;
  643. } else {
  644. low_bound = 0x1c;
  645. up_bound = 0x1c;
  646. }
  647. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  648. low_bound += 0x14;
  649. up_bound += 0x10;
  650. }
  651. }
  652. /*
  653. * If we are not associated, we should go straight to the
  654. * dynamic CCA tuning.
  655. */
  656. if (!rt2x00dev->intf_associated)
  657. goto dynamic_cca_tune;
  658. /*
  659. * Special big-R17 for very short distance
  660. */
  661. if (rssi > -35) {
  662. if (r17 != 0x60)
  663. rt73usb_bbp_write(rt2x00dev, 17, 0x60);
  664. return;
  665. }
  666. /*
  667. * Special big-R17 for short distance
  668. */
  669. if (rssi >= -58) {
  670. if (r17 != up_bound)
  671. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  672. return;
  673. }
  674. /*
  675. * Special big-R17 for middle-short distance
  676. */
  677. if (rssi >= -66) {
  678. low_bound += 0x10;
  679. if (r17 != low_bound)
  680. rt73usb_bbp_write(rt2x00dev, 17, low_bound);
  681. return;
  682. }
  683. /*
  684. * Special mid-R17 for middle distance
  685. */
  686. if (rssi >= -74) {
  687. if (r17 != (low_bound + 0x10))
  688. rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
  689. return;
  690. }
  691. /*
  692. * Special case: Change up_bound based on the rssi.
  693. * Lower up_bound when rssi is weaker then -74 dBm.
  694. */
  695. up_bound -= 2 * (-74 - rssi);
  696. if (low_bound > up_bound)
  697. up_bound = low_bound;
  698. if (r17 > up_bound) {
  699. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  700. return;
  701. }
  702. dynamic_cca_tune:
  703. /*
  704. * r17 does not yet exceed upper limit, continue and base
  705. * the r17 tuning on the false CCA count.
  706. */
  707. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  708. r17 += 4;
  709. if (r17 > up_bound)
  710. r17 = up_bound;
  711. rt73usb_bbp_write(rt2x00dev, 17, r17);
  712. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  713. r17 -= 4;
  714. if (r17 < low_bound)
  715. r17 = low_bound;
  716. rt73usb_bbp_write(rt2x00dev, 17, r17);
  717. }
  718. }
  719. /*
  720. * Firmware name function.
  721. */
  722. static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  723. {
  724. return FIRMWARE_RT2571;
  725. }
  726. /*
  727. * Initialization functions.
  728. */
  729. static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  730. const size_t len)
  731. {
  732. unsigned int i;
  733. int status;
  734. u32 reg;
  735. char *ptr = data;
  736. char *cache;
  737. int buflen;
  738. int timeout;
  739. /*
  740. * Wait for stable hardware.
  741. */
  742. for (i = 0; i < 100; i++) {
  743. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  744. if (reg)
  745. break;
  746. msleep(1);
  747. }
  748. if (!reg) {
  749. ERROR(rt2x00dev, "Unstable hardware.\n");
  750. return -EBUSY;
  751. }
  752. /*
  753. * Write firmware to device.
  754. * We setup a seperate cache for this action,
  755. * since we are going to write larger chunks of data
  756. * then normally used cache size.
  757. */
  758. cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
  759. if (!cache) {
  760. ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
  761. return -ENOMEM;
  762. }
  763. for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
  764. buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
  765. timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
  766. memcpy(cache, ptr, buflen);
  767. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  768. USB_VENDOR_REQUEST_OUT,
  769. FIRMWARE_IMAGE_BASE + i, 0x0000,
  770. cache, buflen, timeout);
  771. ptr += buflen;
  772. }
  773. kfree(cache);
  774. /*
  775. * Send firmware request to device to load firmware,
  776. * we need to specify a long timeout time.
  777. */
  778. status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
  779. 0x0000, USB_MODE_FIRMWARE,
  780. REGISTER_TIMEOUT_FIRMWARE);
  781. if (status < 0) {
  782. ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
  783. return status;
  784. }
  785. rt73usb_disable_led(rt2x00dev);
  786. return 0;
  787. }
  788. static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
  789. {
  790. u32 reg;
  791. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  792. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  793. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  794. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  795. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  796. rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
  797. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  798. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  799. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  800. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  801. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  802. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  803. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  804. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  805. rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
  806. /*
  807. * CCK TXD BBP registers
  808. */
  809. rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
  810. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  811. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  812. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  813. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  814. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  815. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  816. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  817. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  818. rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
  819. /*
  820. * OFDM TXD BBP registers
  821. */
  822. rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
  823. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  824. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  825. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  826. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  827. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  828. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  829. rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
  830. rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
  831. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  832. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  833. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  834. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  835. rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
  836. rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
  837. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  838. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  839. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  840. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  841. rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
  842. rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  843. rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
  844. rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
  845. rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
  846. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
  847. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  848. return -EBUSY;
  849. rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
  850. /*
  851. * Invalidate all Shared Keys (SEC_CSR0),
  852. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  853. */
  854. rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  855. rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  856. rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  857. reg = 0x000023b0;
  858. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  859. rt2x00_rf(&rt2x00dev->chip, RF2527))
  860. rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
  861. rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
  862. rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
  863. rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  864. rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
  865. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  866. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  867. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  868. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  869. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  870. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  871. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  872. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  873. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  874. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  875. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  876. /*
  877. * Clear all beacons
  878. * For the Beacon base registers we only need to clear
  879. * the first byte since that byte contains the VALID and OWNER
  880. * bits which (when set to 0) will invalidate the entire beacon.
  881. */
  882. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  883. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  884. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  885. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  886. /*
  887. * We must clear the error counters.
  888. * These registers are cleared on read,
  889. * so we may pass a useless variable to store the value.
  890. */
  891. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  892. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  893. rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
  894. /*
  895. * Reset MAC and BBP registers.
  896. */
  897. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  898. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  899. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  900. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  901. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  902. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  903. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  904. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  905. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  906. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  907. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  908. return 0;
  909. }
  910. static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
  911. {
  912. unsigned int i;
  913. u16 eeprom;
  914. u8 reg_id;
  915. u8 value;
  916. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  917. rt73usb_bbp_read(rt2x00dev, 0, &value);
  918. if ((value != 0xff) && (value != 0x00))
  919. goto continue_csr_init;
  920. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  921. udelay(REGISTER_BUSY_DELAY);
  922. }
  923. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  924. return -EACCES;
  925. continue_csr_init:
  926. rt73usb_bbp_write(rt2x00dev, 3, 0x80);
  927. rt73usb_bbp_write(rt2x00dev, 15, 0x30);
  928. rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
  929. rt73usb_bbp_write(rt2x00dev, 22, 0x38);
  930. rt73usb_bbp_write(rt2x00dev, 23, 0x06);
  931. rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
  932. rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
  933. rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
  934. rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
  935. rt73usb_bbp_write(rt2x00dev, 34, 0x12);
  936. rt73usb_bbp_write(rt2x00dev, 37, 0x07);
  937. rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
  938. rt73usb_bbp_write(rt2x00dev, 41, 0x60);
  939. rt73usb_bbp_write(rt2x00dev, 53, 0x10);
  940. rt73usb_bbp_write(rt2x00dev, 54, 0x18);
  941. rt73usb_bbp_write(rt2x00dev, 60, 0x10);
  942. rt73usb_bbp_write(rt2x00dev, 61, 0x04);
  943. rt73usb_bbp_write(rt2x00dev, 62, 0x04);
  944. rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
  945. rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
  946. rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
  947. rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
  948. rt73usb_bbp_write(rt2x00dev, 99, 0x00);
  949. rt73usb_bbp_write(rt2x00dev, 102, 0x16);
  950. rt73usb_bbp_write(rt2x00dev, 107, 0x04);
  951. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  952. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  953. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  954. if (eeprom != 0xffff && eeprom != 0x0000) {
  955. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  956. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  957. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  958. reg_id, value);
  959. rt73usb_bbp_write(rt2x00dev, reg_id, value);
  960. }
  961. }
  962. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  963. return 0;
  964. }
  965. /*
  966. * Device state switch handlers.
  967. */
  968. static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
  969. enum dev_state state)
  970. {
  971. u32 reg;
  972. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  973. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  974. state == STATE_RADIO_RX_OFF);
  975. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  976. }
  977. static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
  978. {
  979. /*
  980. * Initialize all registers.
  981. */
  982. if (rt73usb_init_registers(rt2x00dev) ||
  983. rt73usb_init_bbp(rt2x00dev)) {
  984. ERROR(rt2x00dev, "Register initialization failed.\n");
  985. return -EIO;
  986. }
  987. /*
  988. * Enable LED
  989. */
  990. rt73usb_enable_led(rt2x00dev);
  991. return 0;
  992. }
  993. static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
  994. {
  995. /*
  996. * Disable LED
  997. */
  998. rt73usb_disable_led(rt2x00dev);
  999. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  1000. /*
  1001. * Disable synchronisation.
  1002. */
  1003. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  1004. rt2x00usb_disable_radio(rt2x00dev);
  1005. }
  1006. static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  1007. {
  1008. u32 reg;
  1009. unsigned int i;
  1010. char put_to_sleep;
  1011. char current_state;
  1012. put_to_sleep = (state != STATE_AWAKE);
  1013. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1014. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1015. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1016. rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
  1017. /*
  1018. * Device is not guaranteed to be in the requested state yet.
  1019. * We must wait until the register indicates that the
  1020. * device has entered the correct state.
  1021. */
  1022. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1023. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1024. current_state =
  1025. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1026. if (current_state == !put_to_sleep)
  1027. return 0;
  1028. msleep(10);
  1029. }
  1030. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1031. "current device state %d.\n", !put_to_sleep, current_state);
  1032. return -EBUSY;
  1033. }
  1034. static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
  1035. enum dev_state state)
  1036. {
  1037. int retval = 0;
  1038. switch (state) {
  1039. case STATE_RADIO_ON:
  1040. retval = rt73usb_enable_radio(rt2x00dev);
  1041. break;
  1042. case STATE_RADIO_OFF:
  1043. rt73usb_disable_radio(rt2x00dev);
  1044. break;
  1045. case STATE_RADIO_RX_ON:
  1046. case STATE_RADIO_RX_ON_LINK:
  1047. rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  1048. break;
  1049. case STATE_RADIO_RX_OFF:
  1050. case STATE_RADIO_RX_OFF_LINK:
  1051. rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  1052. break;
  1053. case STATE_DEEP_SLEEP:
  1054. case STATE_SLEEP:
  1055. case STATE_STANDBY:
  1056. case STATE_AWAKE:
  1057. retval = rt73usb_set_state(rt2x00dev, state);
  1058. break;
  1059. default:
  1060. retval = -ENOTSUPP;
  1061. break;
  1062. }
  1063. return retval;
  1064. }
  1065. /*
  1066. * TX descriptor initialization
  1067. */
  1068. static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1069. struct sk_buff *skb,
  1070. struct txentry_desc *txdesc,
  1071. struct ieee80211_tx_control *control)
  1072. {
  1073. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1074. __le32 *txd = skbdesc->desc;
  1075. u32 word;
  1076. /*
  1077. * Start writing the descriptor words.
  1078. */
  1079. rt2x00_desc_read(txd, 1, &word);
  1080. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
  1081. rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
  1082. rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
  1083. rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
  1084. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1085. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1086. rt2x00_desc_write(txd, 1, word);
  1087. rt2x00_desc_read(txd, 2, &word);
  1088. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
  1089. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
  1090. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
  1091. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
  1092. rt2x00_desc_write(txd, 2, word);
  1093. rt2x00_desc_read(txd, 5, &word);
  1094. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1095. TXPOWER_TO_DEV(control->power_level));
  1096. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1097. rt2x00_desc_write(txd, 5, word);
  1098. rt2x00_desc_read(txd, 0, &word);
  1099. rt2x00_set_field32(&word, TXD_W0_BURST,
  1100. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1101. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1102. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1103. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1104. rt2x00_set_field32(&word, TXD_W0_ACK,
  1105. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1106. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1107. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1108. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1109. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  1110. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1111. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1112. !!(control->flags &
  1113. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1114. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1115. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
  1116. rt2x00_set_field32(&word, TXD_W0_BURST2,
  1117. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1118. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1119. rt2x00_desc_write(txd, 0, word);
  1120. }
  1121. static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
  1122. struct sk_buff *skb)
  1123. {
  1124. int length;
  1125. /*
  1126. * The length _must_ be a multiple of 4,
  1127. * but it must _not_ be a multiple of the USB packet size.
  1128. */
  1129. length = roundup(skb->len, 4);
  1130. length += (4 * !(length % rt2x00dev->usb_maxpacket));
  1131. return length;
  1132. }
  1133. /*
  1134. * TX data initialization
  1135. */
  1136. static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1137. unsigned int queue)
  1138. {
  1139. u32 reg;
  1140. if (queue != IEEE80211_TX_QUEUE_BEACON)
  1141. return;
  1142. /*
  1143. * For Wi-Fi faily generated beacons between participating stations.
  1144. * Set TBTT phase adaptive adjustment step to 8us (default 16us)
  1145. */
  1146. rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1147. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1148. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1149. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1150. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1151. }
  1152. }
  1153. /*
  1154. * RX control handlers
  1155. */
  1156. static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1157. {
  1158. u16 eeprom;
  1159. u8 offset;
  1160. u8 lna;
  1161. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1162. switch (lna) {
  1163. case 3:
  1164. offset = 90;
  1165. break;
  1166. case 2:
  1167. offset = 74;
  1168. break;
  1169. case 1:
  1170. offset = 64;
  1171. break;
  1172. default:
  1173. return 0;
  1174. }
  1175. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  1176. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  1177. if (lna == 3 || lna == 2)
  1178. offset += 10;
  1179. } else {
  1180. if (lna == 3)
  1181. offset += 6;
  1182. else if (lna == 2)
  1183. offset += 8;
  1184. }
  1185. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1186. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1187. } else {
  1188. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1189. offset += 14;
  1190. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1191. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1192. }
  1193. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1194. }
  1195. static void rt73usb_fill_rxdone(struct queue_entry *entry,
  1196. struct rxdone_entry_desc *rxdesc)
  1197. {
  1198. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1199. __le32 *rxd = (__le32 *)entry->skb->data;
  1200. struct ieee80211_hdr *hdr =
  1201. (struct ieee80211_hdr *)entry->skb->data + entry->queue->desc_size;
  1202. int header_size = ieee80211_get_hdrlen(le16_to_cpu(hdr->frame_control));
  1203. u32 word0;
  1204. u32 word1;
  1205. rt2x00_desc_read(rxd, 0, &word0);
  1206. rt2x00_desc_read(rxd, 1, &word1);
  1207. rxdesc->flags = 0;
  1208. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1209. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1210. /*
  1211. * Obtain the status about this packet.
  1212. */
  1213. rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1214. rxdesc->rssi = rt73usb_agc_to_rssi(entry->queue->rt2x00dev, word1);
  1215. rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1216. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1217. rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
  1218. /*
  1219. * The data behind the ieee80211 header must be
  1220. * aligned on a 4 byte boundary.
  1221. */
  1222. if (header_size % 4 == 0) {
  1223. skb_push(entry->skb, 2);
  1224. memmove(entry->skb->data, entry->skb->data + 2,
  1225. entry->skb->len - 2);
  1226. }
  1227. /*
  1228. * Set descriptor and data pointer.
  1229. */
  1230. skbdesc->data = entry->skb->data + entry->queue->desc_size;
  1231. skbdesc->data_len = entry->queue->data_size;
  1232. skbdesc->desc = entry->skb->data;
  1233. skbdesc->desc_len = entry->queue->desc_size;
  1234. /*
  1235. * Remove descriptor from skb buffer and trim the whole thing
  1236. * down to only contain data.
  1237. */
  1238. skb_pull(entry->skb, skbdesc->desc_len);
  1239. skb_trim(entry->skb, rxdesc->size);
  1240. }
  1241. /*
  1242. * Device probe functions.
  1243. */
  1244. static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1245. {
  1246. u16 word;
  1247. u8 *mac;
  1248. s8 value;
  1249. rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
  1250. /*
  1251. * Start validation of the data that has been read.
  1252. */
  1253. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1254. if (!is_valid_ether_addr(mac)) {
  1255. DECLARE_MAC_BUF(macbuf);
  1256. random_ether_addr(mac);
  1257. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1258. }
  1259. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1260. if (word == 0xffff) {
  1261. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1262. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1263. ANTENNA_B);
  1264. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1265. ANTENNA_B);
  1266. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1267. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1268. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1269. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
  1270. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1271. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1272. }
  1273. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1274. if (word == 0xffff) {
  1275. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
  1276. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1277. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1278. }
  1279. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1280. if (word == 0xffff) {
  1281. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
  1282. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
  1283. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
  1284. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
  1285. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
  1286. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
  1287. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
  1288. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
  1289. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1290. LED_MODE_DEFAULT);
  1291. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1292. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1293. }
  1294. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1295. if (word == 0xffff) {
  1296. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1297. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1298. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1299. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1300. }
  1301. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1302. if (word == 0xffff) {
  1303. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1304. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1305. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1306. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1307. } else {
  1308. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1309. if (value < -10 || value > 10)
  1310. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1311. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1312. if (value < -10 || value > 10)
  1313. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1314. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1315. }
  1316. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1317. if (word == 0xffff) {
  1318. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1319. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1320. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1321. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1322. } else {
  1323. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1324. if (value < -10 || value > 10)
  1325. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1326. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1327. if (value < -10 || value > 10)
  1328. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1329. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1330. }
  1331. return 0;
  1332. }
  1333. static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1334. {
  1335. u32 reg;
  1336. u16 value;
  1337. u16 eeprom;
  1338. /*
  1339. * Read EEPROM word for configuration.
  1340. */
  1341. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1342. /*
  1343. * Identify RF chipset.
  1344. */
  1345. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1346. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  1347. rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
  1348. if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
  1349. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1350. return -ENODEV;
  1351. }
  1352. if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
  1353. !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
  1354. !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1355. !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1356. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1357. return -ENODEV;
  1358. }
  1359. /*
  1360. * Identify default antenna configuration.
  1361. */
  1362. rt2x00dev->default_ant.tx =
  1363. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1364. rt2x00dev->default_ant.rx =
  1365. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1366. /*
  1367. * Read the Frame type.
  1368. */
  1369. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1370. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1371. /*
  1372. * Read frequency offset.
  1373. */
  1374. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1375. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1376. /*
  1377. * Read external LNA informations.
  1378. */
  1379. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1380. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
  1381. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1382. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1383. }
  1384. /*
  1385. * Store led settings, for correct led behaviour.
  1386. */
  1387. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1388. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
  1389. rt2x00dev->led_mode);
  1390. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1391. rt2x00_get_field16(eeprom,
  1392. EEPROM_LED_POLARITY_GPIO_0));
  1393. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1394. rt2x00_get_field16(eeprom,
  1395. EEPROM_LED_POLARITY_GPIO_1));
  1396. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1397. rt2x00_get_field16(eeprom,
  1398. EEPROM_LED_POLARITY_GPIO_2));
  1399. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1400. rt2x00_get_field16(eeprom,
  1401. EEPROM_LED_POLARITY_GPIO_3));
  1402. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1403. rt2x00_get_field16(eeprom,
  1404. EEPROM_LED_POLARITY_GPIO_4));
  1405. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
  1406. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1407. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
  1408. rt2x00_get_field16(eeprom,
  1409. EEPROM_LED_POLARITY_RDY_G));
  1410. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
  1411. rt2x00_get_field16(eeprom,
  1412. EEPROM_LED_POLARITY_RDY_A));
  1413. return 0;
  1414. }
  1415. /*
  1416. * RF value list for RF2528
  1417. * Supports: 2.4 GHz
  1418. */
  1419. static const struct rf_channel rf_vals_bg_2528[] = {
  1420. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1421. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1422. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1423. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1424. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1425. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1426. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1427. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1428. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1429. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1430. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1431. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1432. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1433. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1434. };
  1435. /*
  1436. * RF value list for RF5226
  1437. * Supports: 2.4 GHz & 5.2 GHz
  1438. */
  1439. static const struct rf_channel rf_vals_5226[] = {
  1440. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1441. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1442. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1443. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1444. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1445. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1446. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1447. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1448. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1449. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1450. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1451. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1452. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1453. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1454. /* 802.11 UNI / HyperLan 2 */
  1455. { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
  1456. { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
  1457. { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
  1458. { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
  1459. { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
  1460. { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
  1461. { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
  1462. { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
  1463. /* 802.11 HyperLan 2 */
  1464. { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
  1465. { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
  1466. { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
  1467. { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
  1468. { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
  1469. { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
  1470. { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
  1471. { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
  1472. { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
  1473. { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
  1474. /* 802.11 UNII */
  1475. { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
  1476. { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
  1477. { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
  1478. { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
  1479. { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
  1480. { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
  1481. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1482. { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
  1483. { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
  1484. { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
  1485. { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
  1486. };
  1487. /*
  1488. * RF value list for RF5225 & RF2527
  1489. * Supports: 2.4 GHz & 5.2 GHz
  1490. */
  1491. static const struct rf_channel rf_vals_5225_2527[] = {
  1492. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1493. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1494. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1495. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1496. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1497. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1498. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1499. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1500. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1501. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1502. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1503. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1504. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1505. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1506. /* 802.11 UNI / HyperLan 2 */
  1507. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1508. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1509. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1510. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1511. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1512. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1513. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1514. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1515. /* 802.11 HyperLan 2 */
  1516. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1517. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1518. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1519. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1520. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1521. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1522. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1523. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1524. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1525. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1526. /* 802.11 UNII */
  1527. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1528. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1529. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1530. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1531. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1532. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1533. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1534. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1535. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1536. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1537. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1538. };
  1539. static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1540. {
  1541. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1542. u8 *txpower;
  1543. unsigned int i;
  1544. /*
  1545. * Initialize all hw fields.
  1546. */
  1547. rt2x00dev->hw->flags =
  1548. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1549. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1550. rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
  1551. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1552. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1553. rt2x00dev->hw->queues = 5;
  1554. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
  1555. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1556. rt2x00_eeprom_addr(rt2x00dev,
  1557. EEPROM_MAC_ADDR_0));
  1558. /*
  1559. * Convert tx_power array in eeprom.
  1560. */
  1561. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1562. for (i = 0; i < 14; i++)
  1563. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1564. /*
  1565. * Initialize hw_mode information.
  1566. */
  1567. spec->num_modes = 2;
  1568. spec->num_rates = 12;
  1569. spec->tx_power_a = NULL;
  1570. spec->tx_power_bg = txpower;
  1571. spec->tx_power_default = DEFAULT_TXPOWER;
  1572. if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
  1573. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
  1574. spec->channels = rf_vals_bg_2528;
  1575. } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1576. spec->num_channels = ARRAY_SIZE(rf_vals_5226);
  1577. spec->channels = rf_vals_5226;
  1578. } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1579. spec->num_channels = 14;
  1580. spec->channels = rf_vals_5225_2527;
  1581. } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
  1582. spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
  1583. spec->channels = rf_vals_5225_2527;
  1584. }
  1585. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1586. rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1587. spec->num_modes = 3;
  1588. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1589. for (i = 0; i < 14; i++)
  1590. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1591. spec->tx_power_a = txpower;
  1592. }
  1593. }
  1594. static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
  1595. {
  1596. int retval;
  1597. /*
  1598. * Allocate eeprom data.
  1599. */
  1600. retval = rt73usb_validate_eeprom(rt2x00dev);
  1601. if (retval)
  1602. return retval;
  1603. retval = rt73usb_init_eeprom(rt2x00dev);
  1604. if (retval)
  1605. return retval;
  1606. /*
  1607. * Initialize hw specifications.
  1608. */
  1609. rt73usb_probe_hw_mode(rt2x00dev);
  1610. /*
  1611. * This device requires firmware.
  1612. */
  1613. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1614. __set_bit(DRIVER_REQUIRE_FIRMWARE_CRC_ITU_T, &rt2x00dev->flags);
  1615. /*
  1616. * Set the rssi offset.
  1617. */
  1618. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1619. return 0;
  1620. }
  1621. /*
  1622. * IEEE80211 stack callback functions.
  1623. */
  1624. static void rt73usb_configure_filter(struct ieee80211_hw *hw,
  1625. unsigned int changed_flags,
  1626. unsigned int *total_flags,
  1627. int mc_count,
  1628. struct dev_addr_list *mc_list)
  1629. {
  1630. struct rt2x00_dev *rt2x00dev = hw->priv;
  1631. u32 reg;
  1632. /*
  1633. * Mask off any flags we are going to ignore from
  1634. * the total_flags field.
  1635. */
  1636. *total_flags &=
  1637. FIF_ALLMULTI |
  1638. FIF_FCSFAIL |
  1639. FIF_PLCPFAIL |
  1640. FIF_CONTROL |
  1641. FIF_OTHER_BSS |
  1642. FIF_PROMISC_IN_BSS;
  1643. /*
  1644. * Apply some rules to the filters:
  1645. * - Some filters imply different filters to be set.
  1646. * - Some things we can't filter out at all.
  1647. */
  1648. if (mc_count)
  1649. *total_flags |= FIF_ALLMULTI;
  1650. if (*total_flags & FIF_OTHER_BSS ||
  1651. *total_flags & FIF_PROMISC_IN_BSS)
  1652. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1653. /*
  1654. * Check if there is any work left for us.
  1655. */
  1656. if (rt2x00dev->packet_filter == *total_flags)
  1657. return;
  1658. rt2x00dev->packet_filter = *total_flags;
  1659. /*
  1660. * When in atomic context, reschedule and let rt2x00lib
  1661. * call this function again.
  1662. */
  1663. if (in_atomic()) {
  1664. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
  1665. return;
  1666. }
  1667. /*
  1668. * Start configuration steps.
  1669. * Note that the version error will always be dropped
  1670. * and broadcast frames will always be accepted since
  1671. * there is no filter for it at this time.
  1672. */
  1673. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1674. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1675. !(*total_flags & FIF_FCSFAIL));
  1676. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1677. !(*total_flags & FIF_PLCPFAIL));
  1678. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1679. !(*total_flags & FIF_CONTROL));
  1680. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1681. !(*total_flags & FIF_PROMISC_IN_BSS));
  1682. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1683. !(*total_flags & FIF_PROMISC_IN_BSS));
  1684. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1685. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1686. !(*total_flags & FIF_ALLMULTI));
  1687. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  1688. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  1689. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  1690. }
  1691. static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
  1692. u32 short_retry, u32 long_retry)
  1693. {
  1694. struct rt2x00_dev *rt2x00dev = hw->priv;
  1695. u32 reg;
  1696. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  1697. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  1698. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  1699. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  1700. return 0;
  1701. }
  1702. #if 0
  1703. /*
  1704. * Mac80211 demands get_tsf must be atomic.
  1705. * This is not possible for rt73usb since all register access
  1706. * functions require sleeping. Untill mac80211 no longer needs
  1707. * get_tsf to be atomic, this function should be disabled.
  1708. */
  1709. static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
  1710. {
  1711. struct rt2x00_dev *rt2x00dev = hw->priv;
  1712. u64 tsf;
  1713. u32 reg;
  1714. rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
  1715. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  1716. rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
  1717. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  1718. return tsf;
  1719. }
  1720. #else
  1721. #define rt73usb_get_tsf NULL
  1722. #endif
  1723. static void rt73usb_reset_tsf(struct ieee80211_hw *hw)
  1724. {
  1725. struct rt2x00_dev *rt2x00dev = hw->priv;
  1726. rt73usb_register_write(rt2x00dev, TXRX_CSR12, 0);
  1727. rt73usb_register_write(rt2x00dev, TXRX_CSR13, 0);
  1728. }
  1729. static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1730. struct ieee80211_tx_control *control)
  1731. {
  1732. struct rt2x00_dev *rt2x00dev = hw->priv;
  1733. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  1734. struct skb_frame_desc *skbdesc;
  1735. unsigned int beacon_base;
  1736. unsigned int timeout;
  1737. if (unlikely(!intf->beacon))
  1738. return -ENOBUFS;
  1739. /*
  1740. * Add the descriptor in front of the skb.
  1741. */
  1742. skb_push(skb, intf->beacon->queue->desc_size);
  1743. memset(skb->data, 0, intf->beacon->queue->desc_size);
  1744. /*
  1745. * Fill in skb descriptor
  1746. */
  1747. skbdesc = get_skb_frame_desc(skb);
  1748. memset(skbdesc, 0, sizeof(*skbdesc));
  1749. skbdesc->data = skb->data + intf->beacon->queue->desc_size;
  1750. skbdesc->data_len = skb->len - intf->beacon->queue->desc_size;
  1751. skbdesc->desc = skb->data;
  1752. skbdesc->desc_len = intf->beacon->queue->desc_size;
  1753. skbdesc->entry = intf->beacon;
  1754. /*
  1755. * Just in case the ieee80211 doesn't set this,
  1756. * but we need this queue set for the descriptor
  1757. * initialization.
  1758. */
  1759. control->queue = IEEE80211_TX_QUEUE_BEACON;
  1760. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  1761. /*
  1762. * Write entire beacon with descriptor to register,
  1763. * and kick the beacon generator.
  1764. */
  1765. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  1766. timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
  1767. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  1768. USB_VENDOR_REQUEST_OUT, beacon_base, 0,
  1769. skb->data, skb->len, timeout);
  1770. rt73usb_kick_tx_queue(rt2x00dev, control->queue);
  1771. return 0;
  1772. }
  1773. static const struct ieee80211_ops rt73usb_mac80211_ops = {
  1774. .tx = rt2x00mac_tx,
  1775. .start = rt2x00mac_start,
  1776. .stop = rt2x00mac_stop,
  1777. .add_interface = rt2x00mac_add_interface,
  1778. .remove_interface = rt2x00mac_remove_interface,
  1779. .config = rt2x00mac_config,
  1780. .config_interface = rt2x00mac_config_interface,
  1781. .configure_filter = rt73usb_configure_filter,
  1782. .get_stats = rt2x00mac_get_stats,
  1783. .set_retry_limit = rt73usb_set_retry_limit,
  1784. .bss_info_changed = rt2x00mac_bss_info_changed,
  1785. .conf_tx = rt2x00mac_conf_tx,
  1786. .get_tx_stats = rt2x00mac_get_tx_stats,
  1787. .get_tsf = rt73usb_get_tsf,
  1788. .reset_tsf = rt73usb_reset_tsf,
  1789. .beacon_update = rt73usb_beacon_update,
  1790. };
  1791. static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
  1792. .probe_hw = rt73usb_probe_hw,
  1793. .get_firmware_name = rt73usb_get_firmware_name,
  1794. .load_firmware = rt73usb_load_firmware,
  1795. .initialize = rt2x00usb_initialize,
  1796. .uninitialize = rt2x00usb_uninitialize,
  1797. .init_rxentry = rt2x00usb_init_rxentry,
  1798. .init_txentry = rt2x00usb_init_txentry,
  1799. .set_device_state = rt73usb_set_device_state,
  1800. .link_stats = rt73usb_link_stats,
  1801. .reset_tuner = rt73usb_reset_tuner,
  1802. .link_tuner = rt73usb_link_tuner,
  1803. .write_tx_desc = rt73usb_write_tx_desc,
  1804. .write_tx_data = rt2x00usb_write_tx_data,
  1805. .get_tx_data_len = rt73usb_get_tx_data_len,
  1806. .kick_tx_queue = rt73usb_kick_tx_queue,
  1807. .fill_rxdone = rt73usb_fill_rxdone,
  1808. .config_intf = rt73usb_config_intf,
  1809. .config_preamble = rt73usb_config_preamble,
  1810. .config = rt73usb_config,
  1811. };
  1812. static const struct data_queue_desc rt73usb_queue_rx = {
  1813. .entry_num = RX_ENTRIES,
  1814. .data_size = DATA_FRAME_SIZE,
  1815. .desc_size = RXD_DESC_SIZE,
  1816. .priv_size = sizeof(struct queue_entry_priv_usb_rx),
  1817. };
  1818. static const struct data_queue_desc rt73usb_queue_tx = {
  1819. .entry_num = TX_ENTRIES,
  1820. .data_size = DATA_FRAME_SIZE,
  1821. .desc_size = TXD_DESC_SIZE,
  1822. .priv_size = sizeof(struct queue_entry_priv_usb_tx),
  1823. };
  1824. static const struct data_queue_desc rt73usb_queue_bcn = {
  1825. .entry_num = 4 * BEACON_ENTRIES,
  1826. .data_size = MGMT_FRAME_SIZE,
  1827. .desc_size = TXINFO_SIZE,
  1828. .priv_size = sizeof(struct queue_entry_priv_usb_tx),
  1829. };
  1830. static const struct rt2x00_ops rt73usb_ops = {
  1831. .name = KBUILD_MODNAME,
  1832. .max_sta_intf = 1,
  1833. .max_ap_intf = 4,
  1834. .eeprom_size = EEPROM_SIZE,
  1835. .rf_size = RF_SIZE,
  1836. .rx = &rt73usb_queue_rx,
  1837. .tx = &rt73usb_queue_tx,
  1838. .bcn = &rt73usb_queue_bcn,
  1839. .lib = &rt73usb_rt2x00_ops,
  1840. .hw = &rt73usb_mac80211_ops,
  1841. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1842. .debugfs = &rt73usb_rt2x00debug,
  1843. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1844. };
  1845. /*
  1846. * rt73usb module information.
  1847. */
  1848. static struct usb_device_id rt73usb_device_table[] = {
  1849. /* AboCom */
  1850. { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
  1851. /* Askey */
  1852. { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
  1853. /* ASUS */
  1854. { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
  1855. { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
  1856. /* Belkin */
  1857. { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
  1858. { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
  1859. { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
  1860. { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
  1861. /* Billionton */
  1862. { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
  1863. /* Buffalo */
  1864. { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
  1865. /* CNet */
  1866. { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
  1867. { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
  1868. /* Conceptronic */
  1869. { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
  1870. /* D-Link */
  1871. { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
  1872. { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
  1873. /* Gemtek */
  1874. { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
  1875. /* Gigabyte */
  1876. { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
  1877. { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
  1878. /* Huawei-3Com */
  1879. { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
  1880. /* Hercules */
  1881. { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
  1882. { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
  1883. /* Linksys */
  1884. { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
  1885. { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
  1886. /* MSI */
  1887. { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
  1888. { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
  1889. { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
  1890. { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
  1891. /* Ralink */
  1892. { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
  1893. { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
  1894. /* Qcom */
  1895. { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
  1896. { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
  1897. { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
  1898. /* Senao */
  1899. { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
  1900. /* Sitecom */
  1901. { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
  1902. { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
  1903. /* Surecom */
  1904. { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
  1905. /* Planex */
  1906. { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
  1907. { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
  1908. { 0, }
  1909. };
  1910. MODULE_AUTHOR(DRV_PROJECT);
  1911. MODULE_VERSION(DRV_VERSION);
  1912. MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
  1913. MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
  1914. MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
  1915. MODULE_FIRMWARE(FIRMWARE_RT2571);
  1916. MODULE_LICENSE("GPL");
  1917. static struct usb_driver rt73usb_driver = {
  1918. .name = KBUILD_MODNAME,
  1919. .id_table = rt73usb_device_table,
  1920. .probe = rt2x00usb_probe,
  1921. .disconnect = rt2x00usb_disconnect,
  1922. .suspend = rt2x00usb_suspend,
  1923. .resume = rt2x00usb_resume,
  1924. };
  1925. static int __init rt73usb_init(void)
  1926. {
  1927. return usb_register(&rt73usb_driver);
  1928. }
  1929. static void __exit rt73usb_exit(void)
  1930. {
  1931. usb_deregister(&rt73usb_driver);
  1932. }
  1933. module_init(rt73usb_init);
  1934. module_exit(rt73usb_exit);