rt2x00pci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2x00pci
  19. Abstract: rt2x00 generic pci device routines.
  20. */
  21. #include <linux/dma-mapping.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include "rt2x00.h"
  26. #include "rt2x00pci.h"
  27. /*
  28. * Beacon handlers.
  29. */
  30. int rt2x00pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  31. struct ieee80211_tx_control *control)
  32. {
  33. struct rt2x00_dev *rt2x00dev = hw->priv;
  34. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  35. struct queue_entry_priv_pci_tx *priv_tx;
  36. struct skb_frame_desc *skbdesc;
  37. if (unlikely(!intf->beacon))
  38. return -ENOBUFS;
  39. priv_tx = intf->beacon->priv_data;
  40. /*
  41. * Fill in skb descriptor
  42. */
  43. skbdesc = get_skb_frame_desc(skb);
  44. memset(skbdesc, 0, sizeof(*skbdesc));
  45. skbdesc->data = skb->data;
  46. skbdesc->data_len = skb->len;
  47. skbdesc->desc = priv_tx->desc;
  48. skbdesc->desc_len = intf->beacon->queue->desc_size;
  49. skbdesc->entry = intf->beacon;
  50. /*
  51. * Just in case mac80211 doesn't set this correctly,
  52. * but we need this queue set for the descriptor
  53. * initialization.
  54. */
  55. control->queue = IEEE80211_TX_QUEUE_BEACON;
  56. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  57. /*
  58. * Enable beacon generation.
  59. * Write entire beacon with descriptor to register,
  60. * and kick the beacon generator.
  61. */
  62. memcpy(priv_tx->data, skb->data, skb->len);
  63. rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, control->queue);
  64. return 0;
  65. }
  66. EXPORT_SYMBOL_GPL(rt2x00pci_beacon_update);
  67. /*
  68. * TX data handlers.
  69. */
  70. int rt2x00pci_write_tx_data(struct rt2x00_dev *rt2x00dev,
  71. struct data_queue *queue, struct sk_buff *skb,
  72. struct ieee80211_tx_control *control)
  73. {
  74. struct queue_entry *entry = rt2x00queue_get_entry(queue, Q_INDEX);
  75. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  76. struct skb_frame_desc *skbdesc;
  77. u32 word;
  78. if (rt2x00queue_full(queue))
  79. return -EINVAL;
  80. rt2x00_desc_read(priv_tx->desc, 0, &word);
  81. if (rt2x00_get_field32(word, TXD_ENTRY_OWNER_NIC) ||
  82. rt2x00_get_field32(word, TXD_ENTRY_VALID)) {
  83. ERROR(rt2x00dev,
  84. "Arrived at non-free entry in the non-full queue %d.\n"
  85. "Please file bug report to %s.\n",
  86. control->queue, DRV_PROJECT);
  87. return -EINVAL;
  88. }
  89. /*
  90. * Fill in skb descriptor
  91. */
  92. skbdesc = get_skb_frame_desc(skb);
  93. memset(skbdesc, 0, sizeof(*skbdesc));
  94. skbdesc->data = skb->data;
  95. skbdesc->data_len = queue->data_size;
  96. skbdesc->desc = priv_tx->desc;
  97. skbdesc->desc_len = queue->desc_size;
  98. skbdesc->entry = entry;
  99. memcpy(priv_tx->data, skb->data, skb->len);
  100. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  101. rt2x00queue_index_inc(queue, Q_INDEX);
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(rt2x00pci_write_tx_data);
  105. /*
  106. * TX/RX data handlers.
  107. */
  108. void rt2x00pci_rxdone(struct rt2x00_dev *rt2x00dev)
  109. {
  110. struct data_queue *queue = rt2x00dev->rx;
  111. struct queue_entry *entry;
  112. struct queue_entry_priv_pci_rx *priv_rx;
  113. struct ieee80211_hdr *hdr;
  114. struct skb_frame_desc *skbdesc;
  115. struct rxdone_entry_desc rxdesc;
  116. int header_size;
  117. int align;
  118. u32 word;
  119. while (1) {
  120. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  121. priv_rx = entry->priv_data;
  122. rt2x00_desc_read(priv_rx->desc, 0, &word);
  123. if (rt2x00_get_field32(word, RXD_ENTRY_OWNER_NIC))
  124. break;
  125. memset(&rxdesc, 0, sizeof(rxdesc));
  126. rt2x00dev->ops->lib->fill_rxdone(entry, &rxdesc);
  127. hdr = (struct ieee80211_hdr *)priv_rx->data;
  128. header_size =
  129. ieee80211_get_hdrlen(le16_to_cpu(hdr->frame_control));
  130. /*
  131. * The data behind the ieee80211 header must be
  132. * aligned on a 4 byte boundary.
  133. */
  134. align = header_size % 4;
  135. /*
  136. * Allocate the sk_buffer, initialize it and copy
  137. * all data into it.
  138. */
  139. entry->skb = dev_alloc_skb(rxdesc.size + align);
  140. if (!entry->skb)
  141. return;
  142. skb_reserve(entry->skb, align);
  143. memcpy(skb_put(entry->skb, rxdesc.size),
  144. priv_rx->data, rxdesc.size);
  145. /*
  146. * Fill in skb descriptor
  147. */
  148. skbdesc = get_skb_frame_desc(entry->skb);
  149. memset(skbdesc, 0, sizeof(*skbdesc));
  150. skbdesc->data = entry->skb->data;
  151. skbdesc->data_len = queue->data_size;
  152. skbdesc->desc = priv_rx->desc;
  153. skbdesc->desc_len = queue->desc_size;
  154. skbdesc->entry = entry;
  155. /*
  156. * Send the frame to rt2x00lib for further processing.
  157. */
  158. rt2x00lib_rxdone(entry, &rxdesc);
  159. if (test_bit(DEVICE_ENABLED_RADIO, &queue->rt2x00dev->flags)) {
  160. rt2x00_set_field32(&word, RXD_ENTRY_OWNER_NIC, 1);
  161. rt2x00_desc_write(priv_rx->desc, 0, word);
  162. }
  163. rt2x00queue_index_inc(queue, Q_INDEX);
  164. }
  165. }
  166. EXPORT_SYMBOL_GPL(rt2x00pci_rxdone);
  167. void rt2x00pci_txdone(struct rt2x00_dev *rt2x00dev, struct queue_entry *entry,
  168. struct txdone_entry_desc *txdesc)
  169. {
  170. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  171. u32 word;
  172. txdesc->control = &priv_tx->control;
  173. rt2x00lib_txdone(entry, txdesc);
  174. /*
  175. * Make this entry available for reuse.
  176. */
  177. entry->flags = 0;
  178. rt2x00_desc_read(priv_tx->desc, 0, &word);
  179. rt2x00_set_field32(&word, TXD_ENTRY_OWNER_NIC, 0);
  180. rt2x00_set_field32(&word, TXD_ENTRY_VALID, 0);
  181. rt2x00_desc_write(priv_tx->desc, 0, word);
  182. rt2x00queue_index_inc(entry->queue, Q_INDEX_DONE);
  183. /*
  184. * If the data queue was full before the txdone handler
  185. * we must make sure the packet queue in the mac80211 stack
  186. * is reenabled when the txdone handler has finished.
  187. */
  188. if (!rt2x00queue_full(entry->queue))
  189. ieee80211_wake_queue(rt2x00dev->hw, priv_tx->control.queue);
  190. }
  191. EXPORT_SYMBOL_GPL(rt2x00pci_txdone);
  192. /*
  193. * Device initialization handlers.
  194. */
  195. #define dma_size(__queue) \
  196. ({ \
  197. (__queue)->limit * \
  198. ((__queue)->desc_size + (__queue)->data_size);\
  199. })
  200. #define priv_offset(__queue, __base, __i) \
  201. ({ \
  202. (__base) + ((__i) * (__queue)->desc_size); \
  203. })
  204. #define data_addr_offset(__queue, __base, __i) \
  205. ({ \
  206. (__base) + \
  207. ((__queue)->limit * (__queue)->desc_size) + \
  208. ((__i) * (__queue)->data_size); \
  209. })
  210. #define data_dma_offset(__queue, __base, __i) \
  211. ({ \
  212. (__base) + \
  213. ((__queue)->limit * (__queue)->desc_size) + \
  214. ((__i) * (__queue)->data_size); \
  215. })
  216. static int rt2x00pci_alloc_queue_dma(struct rt2x00_dev *rt2x00dev,
  217. struct data_queue *queue)
  218. {
  219. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  220. struct queue_entry_priv_pci_tx *priv_tx;
  221. void *data_addr;
  222. dma_addr_t data_dma;
  223. unsigned int i;
  224. /*
  225. * Allocate DMA memory for descriptor and buffer.
  226. */
  227. data_addr = pci_alloc_consistent(pci_dev, dma_size(queue), &data_dma);
  228. if (!data_addr)
  229. return -ENOMEM;
  230. /*
  231. * Initialize all queue entries to contain valid addresses.
  232. */
  233. for (i = 0; i < queue->limit; i++) {
  234. priv_tx = queue->entries[i].priv_data;
  235. priv_tx->desc = priv_offset(queue, data_addr, i);
  236. priv_tx->data = data_addr_offset(queue, data_addr, i);
  237. priv_tx->dma = data_dma_offset(queue, data_dma, i);
  238. }
  239. return 0;
  240. }
  241. static void rt2x00pci_free_queue_dma(struct rt2x00_dev *rt2x00dev,
  242. struct data_queue *queue)
  243. {
  244. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  245. struct queue_entry_priv_pci_tx *priv_tx = queue->entries[0].priv_data;
  246. if (priv_tx->data)
  247. pci_free_consistent(pci_dev, dma_size(queue),
  248. priv_tx->data, priv_tx->dma);
  249. priv_tx->data = NULL;
  250. }
  251. int rt2x00pci_initialize(struct rt2x00_dev *rt2x00dev)
  252. {
  253. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  254. struct data_queue *queue;
  255. int status;
  256. /*
  257. * Allocate DMA
  258. */
  259. queue_for_each(rt2x00dev, queue) {
  260. status = rt2x00pci_alloc_queue_dma(rt2x00dev, queue);
  261. if (status)
  262. goto exit;
  263. }
  264. /*
  265. * Register interrupt handler.
  266. */
  267. status = request_irq(pci_dev->irq, rt2x00dev->ops->lib->irq_handler,
  268. IRQF_SHARED, pci_name(pci_dev), rt2x00dev);
  269. if (status) {
  270. ERROR(rt2x00dev, "IRQ %d allocation failed (error %d).\n",
  271. pci_dev->irq, status);
  272. return status;
  273. }
  274. return 0;
  275. exit:
  276. rt2x00pci_uninitialize(rt2x00dev);
  277. return status;
  278. }
  279. EXPORT_SYMBOL_GPL(rt2x00pci_initialize);
  280. void rt2x00pci_uninitialize(struct rt2x00_dev *rt2x00dev)
  281. {
  282. struct data_queue *queue;
  283. /*
  284. * Free irq line.
  285. */
  286. free_irq(rt2x00dev_pci(rt2x00dev)->irq, rt2x00dev);
  287. /*
  288. * Free DMA
  289. */
  290. queue_for_each(rt2x00dev, queue)
  291. rt2x00pci_free_queue_dma(rt2x00dev, queue);
  292. }
  293. EXPORT_SYMBOL_GPL(rt2x00pci_uninitialize);
  294. /*
  295. * PCI driver handlers.
  296. */
  297. static void rt2x00pci_free_reg(struct rt2x00_dev *rt2x00dev)
  298. {
  299. kfree(rt2x00dev->rf);
  300. rt2x00dev->rf = NULL;
  301. kfree(rt2x00dev->eeprom);
  302. rt2x00dev->eeprom = NULL;
  303. if (rt2x00dev->csr_addr) {
  304. iounmap(rt2x00dev->csr_addr);
  305. rt2x00dev->csr_addr = NULL;
  306. }
  307. }
  308. static int rt2x00pci_alloc_reg(struct rt2x00_dev *rt2x00dev)
  309. {
  310. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  311. rt2x00dev->csr_addr = ioremap(pci_resource_start(pci_dev, 0),
  312. pci_resource_len(pci_dev, 0));
  313. if (!rt2x00dev->csr_addr)
  314. goto exit;
  315. rt2x00dev->eeprom = kzalloc(rt2x00dev->ops->eeprom_size, GFP_KERNEL);
  316. if (!rt2x00dev->eeprom)
  317. goto exit;
  318. rt2x00dev->rf = kzalloc(rt2x00dev->ops->rf_size, GFP_KERNEL);
  319. if (!rt2x00dev->rf)
  320. goto exit;
  321. return 0;
  322. exit:
  323. ERROR_PROBE("Failed to allocate registers.\n");
  324. rt2x00pci_free_reg(rt2x00dev);
  325. return -ENOMEM;
  326. }
  327. int rt2x00pci_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  328. {
  329. struct rt2x00_ops *ops = (struct rt2x00_ops *)id->driver_data;
  330. struct ieee80211_hw *hw;
  331. struct rt2x00_dev *rt2x00dev;
  332. int retval;
  333. retval = pci_request_regions(pci_dev, pci_name(pci_dev));
  334. if (retval) {
  335. ERROR_PROBE("PCI request regions failed.\n");
  336. return retval;
  337. }
  338. retval = pci_enable_device(pci_dev);
  339. if (retval) {
  340. ERROR_PROBE("Enable device failed.\n");
  341. goto exit_release_regions;
  342. }
  343. pci_set_master(pci_dev);
  344. if (pci_set_mwi(pci_dev))
  345. ERROR_PROBE("MWI not available.\n");
  346. if (pci_set_dma_mask(pci_dev, DMA_64BIT_MASK) &&
  347. pci_set_dma_mask(pci_dev, DMA_32BIT_MASK)) {
  348. ERROR_PROBE("PCI DMA not supported.\n");
  349. retval = -EIO;
  350. goto exit_disable_device;
  351. }
  352. hw = ieee80211_alloc_hw(sizeof(struct rt2x00_dev), ops->hw);
  353. if (!hw) {
  354. ERROR_PROBE("Failed to allocate hardware.\n");
  355. retval = -ENOMEM;
  356. goto exit_disable_device;
  357. }
  358. pci_set_drvdata(pci_dev, hw);
  359. rt2x00dev = hw->priv;
  360. rt2x00dev->dev = pci_dev;
  361. rt2x00dev->ops = ops;
  362. rt2x00dev->hw = hw;
  363. retval = rt2x00pci_alloc_reg(rt2x00dev);
  364. if (retval)
  365. goto exit_free_device;
  366. retval = rt2x00lib_probe_dev(rt2x00dev);
  367. if (retval)
  368. goto exit_free_reg;
  369. return 0;
  370. exit_free_reg:
  371. rt2x00pci_free_reg(rt2x00dev);
  372. exit_free_device:
  373. ieee80211_free_hw(hw);
  374. exit_disable_device:
  375. if (retval != -EBUSY)
  376. pci_disable_device(pci_dev);
  377. exit_release_regions:
  378. pci_release_regions(pci_dev);
  379. pci_set_drvdata(pci_dev, NULL);
  380. return retval;
  381. }
  382. EXPORT_SYMBOL_GPL(rt2x00pci_probe);
  383. void rt2x00pci_remove(struct pci_dev *pci_dev)
  384. {
  385. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  386. struct rt2x00_dev *rt2x00dev = hw->priv;
  387. /*
  388. * Free all allocated data.
  389. */
  390. rt2x00lib_remove_dev(rt2x00dev);
  391. rt2x00pci_free_reg(rt2x00dev);
  392. ieee80211_free_hw(hw);
  393. /*
  394. * Free the PCI device data.
  395. */
  396. pci_set_drvdata(pci_dev, NULL);
  397. pci_disable_device(pci_dev);
  398. pci_release_regions(pci_dev);
  399. }
  400. EXPORT_SYMBOL_GPL(rt2x00pci_remove);
  401. #ifdef CONFIG_PM
  402. int rt2x00pci_suspend(struct pci_dev *pci_dev, pm_message_t state)
  403. {
  404. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  405. struct rt2x00_dev *rt2x00dev = hw->priv;
  406. int retval;
  407. retval = rt2x00lib_suspend(rt2x00dev, state);
  408. if (retval)
  409. return retval;
  410. rt2x00pci_free_reg(rt2x00dev);
  411. pci_save_state(pci_dev);
  412. pci_disable_device(pci_dev);
  413. return pci_set_power_state(pci_dev, pci_choose_state(pci_dev, state));
  414. }
  415. EXPORT_SYMBOL_GPL(rt2x00pci_suspend);
  416. int rt2x00pci_resume(struct pci_dev *pci_dev)
  417. {
  418. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  419. struct rt2x00_dev *rt2x00dev = hw->priv;
  420. int retval;
  421. if (pci_set_power_state(pci_dev, PCI_D0) ||
  422. pci_enable_device(pci_dev) ||
  423. pci_restore_state(pci_dev)) {
  424. ERROR(rt2x00dev, "Failed to resume device.\n");
  425. return -EIO;
  426. }
  427. retval = rt2x00pci_alloc_reg(rt2x00dev);
  428. if (retval)
  429. return retval;
  430. retval = rt2x00lib_resume(rt2x00dev);
  431. if (retval)
  432. goto exit_free_reg;
  433. return 0;
  434. exit_free_reg:
  435. rt2x00pci_free_reg(rt2x00dev);
  436. return retval;
  437. }
  438. EXPORT_SYMBOL_GPL(rt2x00pci_resume);
  439. #endif /* CONFIG_PM */
  440. /*
  441. * rt2x00pci module information.
  442. */
  443. MODULE_AUTHOR(DRV_PROJECT);
  444. MODULE_VERSION(DRV_VERSION);
  445. MODULE_DESCRIPTION("rt2x00 pci library");
  446. MODULE_LICENSE("GPL");