rt2400pci.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2400pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2400pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2400pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2400pci_read_csr,
  174. .write = rt2400pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2400pci_bbp_read,
  186. .write = rt2400pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2400pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2400PCI_RFKILL
  199. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2400pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2400PCI_RFKILL */
  208. /*
  209. * Configuration handlers.
  210. */
  211. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  212. struct rt2x00_intf *intf,
  213. struct rt2x00intf_conf *conf,
  214. const unsigned int flags)
  215. {
  216. unsigned int bcn_preload;
  217. u32 reg;
  218. if (flags & CONFIG_UPDATE_TYPE) {
  219. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  220. /*
  221. * Enable beacon config
  222. */
  223. bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
  224. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  225. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  226. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  227. /*
  228. * Enable synchronisation.
  229. */
  230. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  231. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  232. rt2x00_set_field32(&reg, CSR14_TBCN,
  233. (conf->sync == TSF_SYNC_BEACON));
  234. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  235. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  236. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  237. }
  238. if (flags & CONFIG_UPDATE_MAC)
  239. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  240. conf->mac, sizeof(conf->mac));
  241. if (flags & CONFIG_UPDATE_BSSID)
  242. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  243. conf->bssid, sizeof(conf->bssid));
  244. }
  245. static int rt2400pci_config_preamble(struct rt2x00_dev *rt2x00dev,
  246. const int short_preamble,
  247. const int ack_timeout,
  248. const int ack_consume_time)
  249. {
  250. int preamble_mask;
  251. u32 reg;
  252. /*
  253. * When short preamble is enabled, we should set bit 0x08
  254. */
  255. preamble_mask = short_preamble << 3;
  256. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  257. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, ack_timeout);
  258. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, ack_consume_time);
  259. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  260. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  261. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00 | preamble_mask);
  262. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  263. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  264. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  265. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  266. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  267. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  268. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  269. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  270. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  271. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  272. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  273. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  274. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  275. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  276. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  277. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  278. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  279. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  280. return 0;
  281. }
  282. static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  283. const int basic_rate_mask)
  284. {
  285. rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
  286. }
  287. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  288. struct rf_channel *rf)
  289. {
  290. /*
  291. * Switch on tuning bits.
  292. */
  293. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  294. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  295. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  296. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  297. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  298. /*
  299. * RF2420 chipset don't need any additional actions.
  300. */
  301. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  302. return;
  303. /*
  304. * For the RT2421 chipsets we need to write an invalid
  305. * reference clock rate to activate auto_tune.
  306. * After that we set the value back to the correct channel.
  307. */
  308. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  309. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  310. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  311. msleep(1);
  312. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  313. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  314. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  315. msleep(1);
  316. /*
  317. * Switch off tuning bits.
  318. */
  319. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  320. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  321. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  322. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  323. /*
  324. * Clear false CRC during channel switch.
  325. */
  326. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  327. }
  328. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  329. {
  330. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  331. }
  332. static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  333. struct antenna_setup *ant)
  334. {
  335. u8 r1;
  336. u8 r4;
  337. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  338. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  339. /*
  340. * Configure the TX antenna.
  341. */
  342. switch (ant->tx) {
  343. case ANTENNA_HW_DIVERSITY:
  344. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  345. break;
  346. case ANTENNA_A:
  347. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  348. break;
  349. case ANTENNA_SW_DIVERSITY:
  350. /*
  351. * NOTE: We should never come here because rt2x00lib is
  352. * supposed to catch this and send us the correct antenna
  353. * explicitely. However we are nog going to bug about this.
  354. * Instead, just default to antenna B.
  355. */
  356. case ANTENNA_B:
  357. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  358. break;
  359. }
  360. /*
  361. * Configure the RX antenna.
  362. */
  363. switch (ant->rx) {
  364. case ANTENNA_HW_DIVERSITY:
  365. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  366. break;
  367. case ANTENNA_A:
  368. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  369. break;
  370. case ANTENNA_SW_DIVERSITY:
  371. /*
  372. * NOTE: We should never come here because rt2x00lib is
  373. * supposed to catch this and send us the correct antenna
  374. * explicitely. However we are nog going to bug about this.
  375. * Instead, just default to antenna B.
  376. */
  377. case ANTENNA_B:
  378. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  379. break;
  380. }
  381. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  382. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  383. }
  384. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  385. struct rt2x00lib_conf *libconf)
  386. {
  387. u32 reg;
  388. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  389. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
  390. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  391. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  392. rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
  393. rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
  394. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  395. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  396. rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
  397. rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
  398. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  399. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  400. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  401. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  402. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  403. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  404. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  405. libconf->conf->beacon_int * 16);
  406. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  407. libconf->conf->beacon_int * 16);
  408. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  409. }
  410. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  411. struct rt2x00lib_conf *libconf,
  412. const unsigned int flags)
  413. {
  414. if (flags & CONFIG_UPDATE_PHYMODE)
  415. rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
  416. if (flags & CONFIG_UPDATE_CHANNEL)
  417. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  418. if (flags & CONFIG_UPDATE_TXPOWER)
  419. rt2400pci_config_txpower(rt2x00dev,
  420. libconf->conf->power_level);
  421. if (flags & CONFIG_UPDATE_ANTENNA)
  422. rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
  423. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  424. rt2400pci_config_duration(rt2x00dev, libconf);
  425. }
  426. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  427. const int cw_min, const int cw_max)
  428. {
  429. u32 reg;
  430. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  431. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  432. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  433. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  434. }
  435. /*
  436. * LED functions.
  437. */
  438. static void rt2400pci_enable_led(struct rt2x00_dev *rt2x00dev)
  439. {
  440. u32 reg;
  441. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  442. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, 70);
  443. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, 30);
  444. rt2x00_set_field32(&reg, LEDCSR_LINK,
  445. (rt2x00dev->led_mode != LED_MODE_ASUS));
  446. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY,
  447. (rt2x00dev->led_mode != LED_MODE_TXRX_ACTIVITY));
  448. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  449. }
  450. static void rt2400pci_disable_led(struct rt2x00_dev *rt2x00dev)
  451. {
  452. u32 reg;
  453. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  454. rt2x00_set_field32(&reg, LEDCSR_LINK, 0);
  455. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 0);
  456. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  457. }
  458. /*
  459. * Link tuning
  460. */
  461. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  462. struct link_qual *qual)
  463. {
  464. u32 reg;
  465. u8 bbp;
  466. /*
  467. * Update FCS error count from register.
  468. */
  469. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  470. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  471. /*
  472. * Update False CCA count from register.
  473. */
  474. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  475. qual->false_cca = bbp;
  476. }
  477. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  478. {
  479. rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
  480. rt2x00dev->link.vgc_level = 0x08;
  481. }
  482. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  483. {
  484. u8 reg;
  485. /*
  486. * The link tuner should not run longer then 60 seconds,
  487. * and should run once every 2 seconds.
  488. */
  489. if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
  490. return;
  491. /*
  492. * Base r13 link tuning on the false cca count.
  493. */
  494. rt2400pci_bbp_read(rt2x00dev, 13, &reg);
  495. if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
  496. rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
  497. rt2x00dev->link.vgc_level = reg;
  498. } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
  499. rt2400pci_bbp_write(rt2x00dev, 13, --reg);
  500. rt2x00dev->link.vgc_level = reg;
  501. }
  502. }
  503. /*
  504. * Initialization functions.
  505. */
  506. static void rt2400pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  507. struct queue_entry *entry)
  508. {
  509. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  510. u32 word;
  511. rt2x00_desc_read(priv_rx->desc, 2, &word);
  512. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->queue->data_size);
  513. rt2x00_desc_write(priv_rx->desc, 2, word);
  514. rt2x00_desc_read(priv_rx->desc, 1, &word);
  515. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, priv_rx->dma);
  516. rt2x00_desc_write(priv_rx->desc, 1, word);
  517. rt2x00_desc_read(priv_rx->desc, 0, &word);
  518. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  519. rt2x00_desc_write(priv_rx->desc, 0, word);
  520. }
  521. static void rt2400pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  522. struct queue_entry *entry)
  523. {
  524. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  525. u32 word;
  526. rt2x00_desc_read(priv_tx->desc, 1, &word);
  527. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, priv_tx->dma);
  528. rt2x00_desc_write(priv_tx->desc, 1, word);
  529. rt2x00_desc_read(priv_tx->desc, 2, &word);
  530. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH,
  531. entry->queue->data_size);
  532. rt2x00_desc_write(priv_tx->desc, 2, word);
  533. rt2x00_desc_read(priv_tx->desc, 0, &word);
  534. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  535. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  536. rt2x00_desc_write(priv_tx->desc, 0, word);
  537. }
  538. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  539. {
  540. struct queue_entry_priv_pci_rx *priv_rx;
  541. struct queue_entry_priv_pci_tx *priv_tx;
  542. u32 reg;
  543. /*
  544. * Initialize registers.
  545. */
  546. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  547. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  548. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  549. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  550. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  551. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  552. priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
  553. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  554. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER, priv_tx->dma);
  555. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  556. priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
  557. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  558. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER, priv_tx->dma);
  559. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  560. priv_tx = rt2x00dev->bcn[1].entries[0].priv_data;
  561. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  562. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER, priv_tx->dma);
  563. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  564. priv_tx = rt2x00dev->bcn[0].entries[0].priv_data;
  565. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  566. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER, priv_tx->dma);
  567. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  568. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  569. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  570. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  571. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  572. priv_rx = rt2x00dev->rx->entries[0].priv_data;
  573. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  574. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER, priv_tx->dma);
  575. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  576. return 0;
  577. }
  578. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  579. {
  580. u32 reg;
  581. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  582. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  583. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  584. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  585. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  586. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  587. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  588. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  589. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  590. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  591. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  592. (rt2x00dev->rx->data_size / 128));
  593. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  594. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  595. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  596. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  597. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  598. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  599. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  600. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  601. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  602. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  603. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  604. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  605. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  606. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  607. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  608. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  609. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  610. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  611. return -EBUSY;
  612. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  613. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  614. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  615. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  616. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  617. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  618. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  619. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  620. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  621. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  622. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  623. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  624. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  625. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  626. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  627. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  628. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  629. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  630. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  631. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  632. /*
  633. * We must clear the FCS and FIFO error count.
  634. * These registers are cleared on read,
  635. * so we may pass a useless variable to store the value.
  636. */
  637. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  638. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  639. return 0;
  640. }
  641. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  642. {
  643. unsigned int i;
  644. u16 eeprom;
  645. u8 reg_id;
  646. u8 value;
  647. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  648. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  649. if ((value != 0xff) && (value != 0x00))
  650. goto continue_csr_init;
  651. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  652. udelay(REGISTER_BUSY_DELAY);
  653. }
  654. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  655. return -EACCES;
  656. continue_csr_init:
  657. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  658. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  659. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  660. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  661. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  662. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  663. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  664. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  665. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  666. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  667. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  668. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  669. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  670. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  671. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  672. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  673. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  674. if (eeprom != 0xffff && eeprom != 0x0000) {
  675. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  676. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  677. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  678. reg_id, value);
  679. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  680. }
  681. }
  682. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  683. return 0;
  684. }
  685. /*
  686. * Device state switch handlers.
  687. */
  688. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  689. enum dev_state state)
  690. {
  691. u32 reg;
  692. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  693. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  694. state == STATE_RADIO_RX_OFF);
  695. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  696. }
  697. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  698. enum dev_state state)
  699. {
  700. int mask = (state == STATE_RADIO_IRQ_OFF);
  701. u32 reg;
  702. /*
  703. * When interrupts are being enabled, the interrupt registers
  704. * should clear the register to assure a clean state.
  705. */
  706. if (state == STATE_RADIO_IRQ_ON) {
  707. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  708. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  709. }
  710. /*
  711. * Only toggle the interrupts bits we are going to use.
  712. * Non-checked interrupt bits are disabled by default.
  713. */
  714. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  715. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  716. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  717. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  718. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  719. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  720. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  721. }
  722. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  723. {
  724. /*
  725. * Initialize all registers.
  726. */
  727. if (rt2400pci_init_queues(rt2x00dev) ||
  728. rt2400pci_init_registers(rt2x00dev) ||
  729. rt2400pci_init_bbp(rt2x00dev)) {
  730. ERROR(rt2x00dev, "Register initialization failed.\n");
  731. return -EIO;
  732. }
  733. /*
  734. * Enable interrupts.
  735. */
  736. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  737. /*
  738. * Enable LED
  739. */
  740. rt2400pci_enable_led(rt2x00dev);
  741. return 0;
  742. }
  743. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  744. {
  745. u32 reg;
  746. /*
  747. * Disable LED
  748. */
  749. rt2400pci_disable_led(rt2x00dev);
  750. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  751. /*
  752. * Disable synchronisation.
  753. */
  754. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  755. /*
  756. * Cancel RX and TX.
  757. */
  758. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  759. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  760. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  761. /*
  762. * Disable interrupts.
  763. */
  764. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  765. }
  766. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  767. enum dev_state state)
  768. {
  769. u32 reg;
  770. unsigned int i;
  771. char put_to_sleep;
  772. char bbp_state;
  773. char rf_state;
  774. put_to_sleep = (state != STATE_AWAKE);
  775. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  776. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  777. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  778. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  779. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  780. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  781. /*
  782. * Device is not guaranteed to be in the requested state yet.
  783. * We must wait until the register indicates that the
  784. * device has entered the correct state.
  785. */
  786. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  787. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  788. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  789. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  790. if (bbp_state == state && rf_state == state)
  791. return 0;
  792. msleep(10);
  793. }
  794. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  795. "current device state: bbp %d and rf %d.\n",
  796. state, bbp_state, rf_state);
  797. return -EBUSY;
  798. }
  799. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  800. enum dev_state state)
  801. {
  802. int retval = 0;
  803. switch (state) {
  804. case STATE_RADIO_ON:
  805. retval = rt2400pci_enable_radio(rt2x00dev);
  806. break;
  807. case STATE_RADIO_OFF:
  808. rt2400pci_disable_radio(rt2x00dev);
  809. break;
  810. case STATE_RADIO_RX_ON:
  811. case STATE_RADIO_RX_ON_LINK:
  812. rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  813. break;
  814. case STATE_RADIO_RX_OFF:
  815. case STATE_RADIO_RX_OFF_LINK:
  816. rt2400pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  817. break;
  818. case STATE_DEEP_SLEEP:
  819. case STATE_SLEEP:
  820. case STATE_STANDBY:
  821. case STATE_AWAKE:
  822. retval = rt2400pci_set_state(rt2x00dev, state);
  823. break;
  824. default:
  825. retval = -ENOTSUPP;
  826. break;
  827. }
  828. return retval;
  829. }
  830. /*
  831. * TX descriptor initialization
  832. */
  833. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  834. struct sk_buff *skb,
  835. struct txentry_desc *txdesc,
  836. struct ieee80211_tx_control *control)
  837. {
  838. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  839. __le32 *txd = skbdesc->desc;
  840. u32 word;
  841. /*
  842. * Start writing the descriptor words.
  843. */
  844. rt2x00_desc_read(txd, 2, &word);
  845. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skbdesc->data_len);
  846. rt2x00_desc_write(txd, 2, word);
  847. rt2x00_desc_read(txd, 3, &word);
  848. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  849. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  850. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  851. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  852. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  853. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  854. rt2x00_desc_write(txd, 3, word);
  855. rt2x00_desc_read(txd, 4, &word);
  856. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  857. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  858. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  859. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  860. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  861. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  862. rt2x00_desc_write(txd, 4, word);
  863. rt2x00_desc_read(txd, 0, &word);
  864. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  865. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  866. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  867. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  868. rt2x00_set_field32(&word, TXD_W0_ACK,
  869. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  870. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  871. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  872. rt2x00_set_field32(&word, TXD_W0_RTS,
  873. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  874. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  875. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  876. !!(control->flags &
  877. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  878. rt2x00_desc_write(txd, 0, word);
  879. }
  880. /*
  881. * TX data initialization
  882. */
  883. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  884. unsigned int queue)
  885. {
  886. u32 reg;
  887. if (queue == IEEE80211_TX_QUEUE_BEACON) {
  888. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  889. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  890. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  891. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  892. }
  893. return;
  894. }
  895. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  896. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO,
  897. (queue == IEEE80211_TX_QUEUE_DATA0));
  898. rt2x00_set_field32(&reg, TXCSR0_KICK_TX,
  899. (queue == IEEE80211_TX_QUEUE_DATA1));
  900. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM,
  901. (queue == IEEE80211_TX_QUEUE_AFTER_BEACON));
  902. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  903. }
  904. /*
  905. * RX control handlers
  906. */
  907. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  908. struct rxdone_entry_desc *rxdesc)
  909. {
  910. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  911. u32 word0;
  912. u32 word2;
  913. rt2x00_desc_read(priv_rx->desc, 0, &word0);
  914. rt2x00_desc_read(priv_rx->desc, 2, &word2);
  915. rxdesc->flags = 0;
  916. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  917. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  918. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  919. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  920. /*
  921. * Obtain the status about this packet.
  922. */
  923. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  924. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  925. entry->queue->rt2x00dev->rssi_offset;
  926. rxdesc->ofdm = 0;
  927. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  928. rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
  929. }
  930. /*
  931. * Interrupt functions.
  932. */
  933. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  934. const enum ieee80211_tx_queue queue_idx)
  935. {
  936. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  937. struct queue_entry_priv_pci_tx *priv_tx;
  938. struct queue_entry *entry;
  939. struct txdone_entry_desc txdesc;
  940. u32 word;
  941. while (!rt2x00queue_empty(queue)) {
  942. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  943. priv_tx = entry->priv_data;
  944. rt2x00_desc_read(priv_tx->desc, 0, &word);
  945. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  946. !rt2x00_get_field32(word, TXD_W0_VALID))
  947. break;
  948. /*
  949. * Obtain the status about this packet.
  950. */
  951. txdesc.status = rt2x00_get_field32(word, TXD_W0_RESULT);
  952. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  953. rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
  954. }
  955. }
  956. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  957. {
  958. struct rt2x00_dev *rt2x00dev = dev_instance;
  959. u32 reg;
  960. /*
  961. * Get the interrupt sources & saved to local variable.
  962. * Write register value back to clear pending interrupts.
  963. */
  964. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  965. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  966. if (!reg)
  967. return IRQ_NONE;
  968. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  969. return IRQ_HANDLED;
  970. /*
  971. * Handle interrupts, walk through all bits
  972. * and run the tasks, the bits are checked in order of
  973. * priority.
  974. */
  975. /*
  976. * 1 - Beacon timer expired interrupt.
  977. */
  978. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  979. rt2x00lib_beacondone(rt2x00dev);
  980. /*
  981. * 2 - Rx ring done interrupt.
  982. */
  983. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  984. rt2x00pci_rxdone(rt2x00dev);
  985. /*
  986. * 3 - Atim ring transmit done interrupt.
  987. */
  988. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  989. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_AFTER_BEACON);
  990. /*
  991. * 4 - Priority ring transmit done interrupt.
  992. */
  993. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  994. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  995. /*
  996. * 5 - Tx ring transmit done interrupt.
  997. */
  998. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  999. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  1000. return IRQ_HANDLED;
  1001. }
  1002. /*
  1003. * Device probe functions.
  1004. */
  1005. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1006. {
  1007. struct eeprom_93cx6 eeprom;
  1008. u32 reg;
  1009. u16 word;
  1010. u8 *mac;
  1011. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1012. eeprom.data = rt2x00dev;
  1013. eeprom.register_read = rt2400pci_eepromregister_read;
  1014. eeprom.register_write = rt2400pci_eepromregister_write;
  1015. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1016. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1017. eeprom.reg_data_in = 0;
  1018. eeprom.reg_data_out = 0;
  1019. eeprom.reg_data_clock = 0;
  1020. eeprom.reg_chip_select = 0;
  1021. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1022. EEPROM_SIZE / sizeof(u16));
  1023. /*
  1024. * Start validation of the data that has been read.
  1025. */
  1026. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1027. if (!is_valid_ether_addr(mac)) {
  1028. DECLARE_MAC_BUF(macbuf);
  1029. random_ether_addr(mac);
  1030. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1031. }
  1032. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1033. if (word == 0xffff) {
  1034. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1035. return -EINVAL;
  1036. }
  1037. return 0;
  1038. }
  1039. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1040. {
  1041. u32 reg;
  1042. u16 value;
  1043. u16 eeprom;
  1044. /*
  1045. * Read EEPROM word for configuration.
  1046. */
  1047. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1048. /*
  1049. * Identify RF chipset.
  1050. */
  1051. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1052. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1053. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1054. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1055. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1056. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1057. return -ENODEV;
  1058. }
  1059. /*
  1060. * Identify default antenna configuration.
  1061. */
  1062. rt2x00dev->default_ant.tx =
  1063. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1064. rt2x00dev->default_ant.rx =
  1065. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1066. /*
  1067. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1068. * I am not 100% sure about this, but the legacy drivers do not
  1069. * indicate antenna swapping in software is required when
  1070. * diversity is enabled.
  1071. */
  1072. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1073. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1074. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1075. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1076. /*
  1077. * Store led mode, for correct led behaviour.
  1078. */
  1079. rt2x00dev->led_mode =
  1080. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1081. /*
  1082. * Detect if this device has an hardware controlled radio.
  1083. */
  1084. #ifdef CONFIG_RT2400PCI_RFKILL
  1085. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1086. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1087. #endif /* CONFIG_RT2400PCI_RFKILL */
  1088. /*
  1089. * Check if the BBP tuning should be enabled.
  1090. */
  1091. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1092. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1093. return 0;
  1094. }
  1095. /*
  1096. * RF value list for RF2420 & RF2421
  1097. * Supports: 2.4 GHz
  1098. */
  1099. static const struct rf_channel rf_vals_bg[] = {
  1100. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1101. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1102. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1103. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1104. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1105. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1106. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1107. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1108. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1109. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1110. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1111. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1112. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1113. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1114. };
  1115. static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1116. {
  1117. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1118. u8 *txpower;
  1119. unsigned int i;
  1120. /*
  1121. * Initialize all hw fields.
  1122. */
  1123. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1124. rt2x00dev->hw->extra_tx_headroom = 0;
  1125. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1126. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1127. rt2x00dev->hw->queues = 2;
  1128. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1129. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1130. rt2x00_eeprom_addr(rt2x00dev,
  1131. EEPROM_MAC_ADDR_0));
  1132. /*
  1133. * Convert tx_power array in eeprom.
  1134. */
  1135. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1136. for (i = 0; i < 14; i++)
  1137. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1138. /*
  1139. * Initialize hw_mode information.
  1140. */
  1141. spec->num_modes = 1;
  1142. spec->num_rates = 4;
  1143. spec->tx_power_a = NULL;
  1144. spec->tx_power_bg = txpower;
  1145. spec->tx_power_default = DEFAULT_TXPOWER;
  1146. spec->num_channels = ARRAY_SIZE(rf_vals_bg);
  1147. spec->channels = rf_vals_bg;
  1148. }
  1149. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1150. {
  1151. int retval;
  1152. /*
  1153. * Allocate eeprom data.
  1154. */
  1155. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1156. if (retval)
  1157. return retval;
  1158. retval = rt2400pci_init_eeprom(rt2x00dev);
  1159. if (retval)
  1160. return retval;
  1161. /*
  1162. * Initialize hw specifications.
  1163. */
  1164. rt2400pci_probe_hw_mode(rt2x00dev);
  1165. /*
  1166. * This device requires the atim queue
  1167. */
  1168. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1169. /*
  1170. * Set the rssi offset.
  1171. */
  1172. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1173. return 0;
  1174. }
  1175. /*
  1176. * IEEE80211 stack callback functions.
  1177. */
  1178. static void rt2400pci_configure_filter(struct ieee80211_hw *hw,
  1179. unsigned int changed_flags,
  1180. unsigned int *total_flags,
  1181. int mc_count,
  1182. struct dev_addr_list *mc_list)
  1183. {
  1184. struct rt2x00_dev *rt2x00dev = hw->priv;
  1185. u32 reg;
  1186. /*
  1187. * Mask off any flags we are going to ignore from
  1188. * the total_flags field.
  1189. */
  1190. *total_flags &=
  1191. FIF_ALLMULTI |
  1192. FIF_FCSFAIL |
  1193. FIF_PLCPFAIL |
  1194. FIF_CONTROL |
  1195. FIF_OTHER_BSS |
  1196. FIF_PROMISC_IN_BSS;
  1197. /*
  1198. * Apply some rules to the filters:
  1199. * - Some filters imply different filters to be set.
  1200. * - Some things we can't filter out at all.
  1201. */
  1202. *total_flags |= FIF_ALLMULTI;
  1203. if (*total_flags & FIF_OTHER_BSS ||
  1204. *total_flags & FIF_PROMISC_IN_BSS)
  1205. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1206. /*
  1207. * Check if there is any work left for us.
  1208. */
  1209. if (rt2x00dev->packet_filter == *total_flags)
  1210. return;
  1211. rt2x00dev->packet_filter = *total_flags;
  1212. /*
  1213. * Start configuration steps.
  1214. * Note that the version error will always be dropped
  1215. * since there is no filter for it at this time.
  1216. */
  1217. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  1218. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  1219. !(*total_flags & FIF_FCSFAIL));
  1220. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  1221. !(*total_flags & FIF_PLCPFAIL));
  1222. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  1223. !(*total_flags & FIF_CONTROL));
  1224. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  1225. !(*total_flags & FIF_PROMISC_IN_BSS));
  1226. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  1227. !(*total_flags & FIF_PROMISC_IN_BSS));
  1228. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  1229. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  1230. }
  1231. static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
  1232. u32 short_retry, u32 long_retry)
  1233. {
  1234. struct rt2x00_dev *rt2x00dev = hw->priv;
  1235. u32 reg;
  1236. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1237. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1238. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1239. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1240. return 0;
  1241. }
  1242. static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
  1243. int queue,
  1244. const struct ieee80211_tx_queue_params *params)
  1245. {
  1246. struct rt2x00_dev *rt2x00dev = hw->priv;
  1247. /*
  1248. * We don't support variating cw_min and cw_max variables
  1249. * per queue. So by default we only configure the TX queue,
  1250. * and ignore all other configurations.
  1251. */
  1252. if (queue != IEEE80211_TX_QUEUE_DATA0)
  1253. return -EINVAL;
  1254. if (rt2x00mac_conf_tx(hw, queue, params))
  1255. return -EINVAL;
  1256. /*
  1257. * Write configuration to register.
  1258. */
  1259. rt2400pci_config_cw(rt2x00dev,
  1260. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1261. return 0;
  1262. }
  1263. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1264. {
  1265. struct rt2x00_dev *rt2x00dev = hw->priv;
  1266. u64 tsf;
  1267. u32 reg;
  1268. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1269. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1270. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1271. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1272. return tsf;
  1273. }
  1274. static void rt2400pci_reset_tsf(struct ieee80211_hw *hw)
  1275. {
  1276. struct rt2x00_dev *rt2x00dev = hw->priv;
  1277. rt2x00pci_register_write(rt2x00dev, CSR16, 0);
  1278. rt2x00pci_register_write(rt2x00dev, CSR17, 0);
  1279. }
  1280. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1281. {
  1282. struct rt2x00_dev *rt2x00dev = hw->priv;
  1283. u32 reg;
  1284. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1285. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1286. }
  1287. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1288. .tx = rt2x00mac_tx,
  1289. .start = rt2x00mac_start,
  1290. .stop = rt2x00mac_stop,
  1291. .add_interface = rt2x00mac_add_interface,
  1292. .remove_interface = rt2x00mac_remove_interface,
  1293. .config = rt2x00mac_config,
  1294. .config_interface = rt2x00mac_config_interface,
  1295. .configure_filter = rt2400pci_configure_filter,
  1296. .get_stats = rt2x00mac_get_stats,
  1297. .set_retry_limit = rt2400pci_set_retry_limit,
  1298. .bss_info_changed = rt2x00mac_bss_info_changed,
  1299. .conf_tx = rt2400pci_conf_tx,
  1300. .get_tx_stats = rt2x00mac_get_tx_stats,
  1301. .get_tsf = rt2400pci_get_tsf,
  1302. .reset_tsf = rt2400pci_reset_tsf,
  1303. .beacon_update = rt2x00pci_beacon_update,
  1304. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1305. };
  1306. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1307. .irq_handler = rt2400pci_interrupt,
  1308. .probe_hw = rt2400pci_probe_hw,
  1309. .initialize = rt2x00pci_initialize,
  1310. .uninitialize = rt2x00pci_uninitialize,
  1311. .init_rxentry = rt2400pci_init_rxentry,
  1312. .init_txentry = rt2400pci_init_txentry,
  1313. .set_device_state = rt2400pci_set_device_state,
  1314. .rfkill_poll = rt2400pci_rfkill_poll,
  1315. .link_stats = rt2400pci_link_stats,
  1316. .reset_tuner = rt2400pci_reset_tuner,
  1317. .link_tuner = rt2400pci_link_tuner,
  1318. .write_tx_desc = rt2400pci_write_tx_desc,
  1319. .write_tx_data = rt2x00pci_write_tx_data,
  1320. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1321. .fill_rxdone = rt2400pci_fill_rxdone,
  1322. .config_intf = rt2400pci_config_intf,
  1323. .config_preamble = rt2400pci_config_preamble,
  1324. .config = rt2400pci_config,
  1325. };
  1326. static const struct data_queue_desc rt2400pci_queue_rx = {
  1327. .entry_num = RX_ENTRIES,
  1328. .data_size = DATA_FRAME_SIZE,
  1329. .desc_size = RXD_DESC_SIZE,
  1330. .priv_size = sizeof(struct queue_entry_priv_pci_rx),
  1331. };
  1332. static const struct data_queue_desc rt2400pci_queue_tx = {
  1333. .entry_num = TX_ENTRIES,
  1334. .data_size = DATA_FRAME_SIZE,
  1335. .desc_size = TXD_DESC_SIZE,
  1336. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1337. };
  1338. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1339. .entry_num = BEACON_ENTRIES,
  1340. .data_size = MGMT_FRAME_SIZE,
  1341. .desc_size = TXD_DESC_SIZE,
  1342. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1343. };
  1344. static const struct data_queue_desc rt2400pci_queue_atim = {
  1345. .entry_num = ATIM_ENTRIES,
  1346. .data_size = DATA_FRAME_SIZE,
  1347. .desc_size = TXD_DESC_SIZE,
  1348. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1349. };
  1350. static const struct rt2x00_ops rt2400pci_ops = {
  1351. .name = KBUILD_MODNAME,
  1352. .max_sta_intf = 1,
  1353. .max_ap_intf = 1,
  1354. .eeprom_size = EEPROM_SIZE,
  1355. .rf_size = RF_SIZE,
  1356. .rx = &rt2400pci_queue_rx,
  1357. .tx = &rt2400pci_queue_tx,
  1358. .bcn = &rt2400pci_queue_bcn,
  1359. .atim = &rt2400pci_queue_atim,
  1360. .lib = &rt2400pci_rt2x00_ops,
  1361. .hw = &rt2400pci_mac80211_ops,
  1362. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1363. .debugfs = &rt2400pci_rt2x00debug,
  1364. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1365. };
  1366. /*
  1367. * RT2400pci module information.
  1368. */
  1369. static struct pci_device_id rt2400pci_device_table[] = {
  1370. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1371. { 0, }
  1372. };
  1373. MODULE_AUTHOR(DRV_PROJECT);
  1374. MODULE_VERSION(DRV_VERSION);
  1375. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1376. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1377. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1378. MODULE_LICENSE("GPL");
  1379. static struct pci_driver rt2400pci_driver = {
  1380. .name = KBUILD_MODNAME,
  1381. .id_table = rt2400pci_device_table,
  1382. .probe = rt2x00pci_probe,
  1383. .remove = __devexit_p(rt2x00pci_remove),
  1384. .suspend = rt2x00pci_suspend,
  1385. .resume = rt2x00pci_resume,
  1386. };
  1387. static int __init rt2400pci_init(void)
  1388. {
  1389. return pci_register_driver(&rt2400pci_driver);
  1390. }
  1391. static void __exit rt2400pci_exit(void)
  1392. {
  1393. pci_unregister_driver(&rt2400pci_driver);
  1394. }
  1395. module_init(rt2400pci_init);
  1396. module_exit(rt2400pci_exit);