i915_irq.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u32 pm_iir, pm_imr;
  299. u8 new_delay;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  310. new_delay = dev_priv->cur_delay + 1;
  311. else
  312. new_delay = dev_priv->cur_delay - 1;
  313. gen6_set_rps(dev_priv->dev, new_delay);
  314. mutex_unlock(&dev_priv->dev->struct_mutex);
  315. }
  316. static void snb_gt_irq_handler(struct drm_device *dev,
  317. struct drm_i915_private *dev_priv,
  318. u32 gt_iir)
  319. {
  320. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  321. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  322. notify_ring(dev, &dev_priv->ring[RCS]);
  323. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  324. notify_ring(dev, &dev_priv->ring[VCS]);
  325. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  326. notify_ring(dev, &dev_priv->ring[BCS]);
  327. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  328. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  329. GT_RENDER_CS_ERROR_INTERRUPT)) {
  330. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  331. i915_handle_error(dev, false);
  332. }
  333. }
  334. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  335. u32 pm_iir)
  336. {
  337. unsigned long flags;
  338. /*
  339. * IIR bits should never already be set because IMR should
  340. * prevent an interrupt from being shown in IIR. The warning
  341. * displays a case where we've unsafely cleared
  342. * dev_priv->pm_iir. Although missing an interrupt of the same
  343. * type is not a problem, it displays a problem in the logic.
  344. *
  345. * The mask bit in IMR is cleared by rps_work.
  346. */
  347. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  348. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  349. dev_priv->pm_iir |= pm_iir;
  350. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  351. POSTING_READ(GEN6_PMIMR);
  352. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  353. queue_work(dev_priv->wq, &dev_priv->rps_work);
  354. }
  355. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  356. {
  357. struct drm_device *dev = (struct drm_device *) arg;
  358. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  359. u32 iir, gt_iir, pm_iir;
  360. irqreturn_t ret = IRQ_NONE;
  361. unsigned long irqflags;
  362. int pipe;
  363. u32 pipe_stats[I915_MAX_PIPES];
  364. u32 vblank_status;
  365. int vblank = 0;
  366. bool blc_event;
  367. atomic_inc(&dev_priv->irq_received);
  368. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  369. PIPE_VBLANK_INTERRUPT_STATUS;
  370. while (true) {
  371. iir = I915_READ(VLV_IIR);
  372. gt_iir = I915_READ(GTIIR);
  373. pm_iir = I915_READ(GEN6_PMIIR);
  374. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  375. goto out;
  376. ret = IRQ_HANDLED;
  377. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  378. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  379. for_each_pipe(pipe) {
  380. int reg = PIPESTAT(pipe);
  381. pipe_stats[pipe] = I915_READ(reg);
  382. /*
  383. * Clear the PIPE*STAT regs before the IIR
  384. */
  385. if (pipe_stats[pipe] & 0x8000ffff) {
  386. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  387. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  388. pipe_name(pipe));
  389. I915_WRITE(reg, pipe_stats[pipe]);
  390. }
  391. }
  392. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  393. /* Consume port. Then clear IIR or we'll miss events */
  394. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  395. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  396. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  397. hotplug_status);
  398. if (hotplug_status & dev_priv->hotplug_supported_mask)
  399. queue_work(dev_priv->wq,
  400. &dev_priv->hotplug_work);
  401. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  402. I915_READ(PORT_HOTPLUG_STAT);
  403. }
  404. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  405. drm_handle_vblank(dev, 0);
  406. vblank++;
  407. intel_finish_page_flip(dev, 0);
  408. }
  409. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  410. drm_handle_vblank(dev, 1);
  411. vblank++;
  412. intel_finish_page_flip(dev, 0);
  413. }
  414. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  415. blc_event = true;
  416. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  417. gen6_queue_rps_work(dev_priv, pm_iir);
  418. I915_WRITE(GTIIR, gt_iir);
  419. I915_WRITE(GEN6_PMIIR, pm_iir);
  420. I915_WRITE(VLV_IIR, iir);
  421. }
  422. out:
  423. return ret;
  424. }
  425. static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
  426. {
  427. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  428. int pipe;
  429. if (pch_iir & SDE_AUDIO_POWER_MASK)
  430. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  431. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  432. SDE_AUDIO_POWER_SHIFT);
  433. if (pch_iir & SDE_GMBUS)
  434. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  435. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  436. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  437. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  438. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  439. if (pch_iir & SDE_POISON)
  440. DRM_ERROR("PCH poison interrupt\n");
  441. if (pch_iir & SDE_FDI_MASK)
  442. for_each_pipe(pipe)
  443. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  444. pipe_name(pipe),
  445. I915_READ(FDI_RX_IIR(pipe)));
  446. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  447. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  448. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  449. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  450. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  451. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  452. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  453. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  454. }
  455. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  456. {
  457. struct drm_device *dev = (struct drm_device *) arg;
  458. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  459. u32 de_iir, gt_iir, de_ier, pm_iir;
  460. irqreturn_t ret = IRQ_NONE;
  461. int i;
  462. atomic_inc(&dev_priv->irq_received);
  463. /* disable master interrupt before clearing iir */
  464. de_ier = I915_READ(DEIER);
  465. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  466. gt_iir = I915_READ(GTIIR);
  467. if (gt_iir) {
  468. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  469. I915_WRITE(GTIIR, gt_iir);
  470. ret = IRQ_HANDLED;
  471. }
  472. de_iir = I915_READ(DEIIR);
  473. if (de_iir) {
  474. if (de_iir & DE_GSE_IVB)
  475. intel_opregion_gse_intr(dev);
  476. for (i = 0; i < 3; i++) {
  477. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  478. intel_prepare_page_flip(dev, i);
  479. intel_finish_page_flip_plane(dev, i);
  480. }
  481. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  482. drm_handle_vblank(dev, i);
  483. }
  484. /* check event from PCH */
  485. if (de_iir & DE_PCH_EVENT_IVB) {
  486. u32 pch_iir = I915_READ(SDEIIR);
  487. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  488. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  489. pch_irq_handler(dev, pch_iir);
  490. /* clear PCH hotplug event before clear CPU irq */
  491. I915_WRITE(SDEIIR, pch_iir);
  492. }
  493. I915_WRITE(DEIIR, de_iir);
  494. ret = IRQ_HANDLED;
  495. }
  496. pm_iir = I915_READ(GEN6_PMIIR);
  497. if (pm_iir) {
  498. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  499. gen6_queue_rps_work(dev_priv, pm_iir);
  500. I915_WRITE(GEN6_PMIIR, pm_iir);
  501. ret = IRQ_HANDLED;
  502. }
  503. I915_WRITE(DEIER, de_ier);
  504. POSTING_READ(DEIER);
  505. return ret;
  506. }
  507. static void ilk_gt_irq_handler(struct drm_device *dev,
  508. struct drm_i915_private *dev_priv,
  509. u32 gt_iir)
  510. {
  511. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  512. notify_ring(dev, &dev_priv->ring[RCS]);
  513. if (gt_iir & GT_BSD_USER_INTERRUPT)
  514. notify_ring(dev, &dev_priv->ring[VCS]);
  515. }
  516. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  517. {
  518. struct drm_device *dev = (struct drm_device *) arg;
  519. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  520. int ret = IRQ_NONE;
  521. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  522. u32 hotplug_mask;
  523. atomic_inc(&dev_priv->irq_received);
  524. /* disable master interrupt before clearing iir */
  525. de_ier = I915_READ(DEIER);
  526. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  527. POSTING_READ(DEIER);
  528. de_iir = I915_READ(DEIIR);
  529. gt_iir = I915_READ(GTIIR);
  530. pch_iir = I915_READ(SDEIIR);
  531. pm_iir = I915_READ(GEN6_PMIIR);
  532. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  533. (!IS_GEN6(dev) || pm_iir == 0))
  534. goto done;
  535. if (HAS_PCH_CPT(dev))
  536. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  537. else
  538. hotplug_mask = SDE_HOTPLUG_MASK;
  539. ret = IRQ_HANDLED;
  540. if (IS_GEN5(dev))
  541. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  542. else
  543. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  544. if (de_iir & DE_GSE)
  545. intel_opregion_gse_intr(dev);
  546. if (de_iir & DE_PLANEA_FLIP_DONE) {
  547. intel_prepare_page_flip(dev, 0);
  548. intel_finish_page_flip_plane(dev, 0);
  549. }
  550. if (de_iir & DE_PLANEB_FLIP_DONE) {
  551. intel_prepare_page_flip(dev, 1);
  552. intel_finish_page_flip_plane(dev, 1);
  553. }
  554. if (de_iir & DE_PIPEA_VBLANK)
  555. drm_handle_vblank(dev, 0);
  556. if (de_iir & DE_PIPEB_VBLANK)
  557. drm_handle_vblank(dev, 1);
  558. /* check event from PCH */
  559. if (de_iir & DE_PCH_EVENT) {
  560. if (pch_iir & hotplug_mask)
  561. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  562. pch_irq_handler(dev, pch_iir);
  563. }
  564. if (de_iir & DE_PCU_EVENT) {
  565. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  566. i915_handle_rps_change(dev);
  567. }
  568. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  569. gen6_queue_rps_work(dev_priv, pm_iir);
  570. /* should clear PCH hotplug event before clear CPU irq */
  571. I915_WRITE(SDEIIR, pch_iir);
  572. I915_WRITE(GTIIR, gt_iir);
  573. I915_WRITE(DEIIR, de_iir);
  574. I915_WRITE(GEN6_PMIIR, pm_iir);
  575. done:
  576. I915_WRITE(DEIER, de_ier);
  577. POSTING_READ(DEIER);
  578. return ret;
  579. }
  580. /**
  581. * i915_error_work_func - do process context error handling work
  582. * @work: work struct
  583. *
  584. * Fire an error uevent so userspace can see that a hang or error
  585. * was detected.
  586. */
  587. static void i915_error_work_func(struct work_struct *work)
  588. {
  589. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  590. error_work);
  591. struct drm_device *dev = dev_priv->dev;
  592. char *error_event[] = { "ERROR=1", NULL };
  593. char *reset_event[] = { "RESET=1", NULL };
  594. char *reset_done_event[] = { "ERROR=0", NULL };
  595. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  596. if (atomic_read(&dev_priv->mm.wedged)) {
  597. DRM_DEBUG_DRIVER("resetting chip\n");
  598. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  599. if (!i915_reset(dev)) {
  600. atomic_set(&dev_priv->mm.wedged, 0);
  601. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  602. }
  603. complete_all(&dev_priv->error_completion);
  604. }
  605. }
  606. #ifdef CONFIG_DEBUG_FS
  607. static struct drm_i915_error_object *
  608. i915_error_object_create(struct drm_i915_private *dev_priv,
  609. struct drm_i915_gem_object *src)
  610. {
  611. struct drm_i915_error_object *dst;
  612. int page, page_count;
  613. u32 reloc_offset;
  614. if (src == NULL || src->pages == NULL)
  615. return NULL;
  616. page_count = src->base.size / PAGE_SIZE;
  617. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  618. if (dst == NULL)
  619. return NULL;
  620. reloc_offset = src->gtt_offset;
  621. for (page = 0; page < page_count; page++) {
  622. unsigned long flags;
  623. void *d;
  624. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  625. if (d == NULL)
  626. goto unwind;
  627. local_irq_save(flags);
  628. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  629. src->has_global_gtt_mapping) {
  630. void __iomem *s;
  631. /* Simply ignore tiling or any overlapping fence.
  632. * It's part of the error state, and this hopefully
  633. * captures what the GPU read.
  634. */
  635. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  636. reloc_offset);
  637. memcpy_fromio(d, s, PAGE_SIZE);
  638. io_mapping_unmap_atomic(s);
  639. } else {
  640. void *s;
  641. drm_clflush_pages(&src->pages[page], 1);
  642. s = kmap_atomic(src->pages[page]);
  643. memcpy(d, s, PAGE_SIZE);
  644. kunmap_atomic(s);
  645. drm_clflush_pages(&src->pages[page], 1);
  646. }
  647. local_irq_restore(flags);
  648. dst->pages[page] = d;
  649. reloc_offset += PAGE_SIZE;
  650. }
  651. dst->page_count = page_count;
  652. dst->gtt_offset = src->gtt_offset;
  653. return dst;
  654. unwind:
  655. while (page--)
  656. kfree(dst->pages[page]);
  657. kfree(dst);
  658. return NULL;
  659. }
  660. static void
  661. i915_error_object_free(struct drm_i915_error_object *obj)
  662. {
  663. int page;
  664. if (obj == NULL)
  665. return;
  666. for (page = 0; page < obj->page_count; page++)
  667. kfree(obj->pages[page]);
  668. kfree(obj);
  669. }
  670. void
  671. i915_error_state_free(struct kref *error_ref)
  672. {
  673. struct drm_i915_error_state *error = container_of(error_ref,
  674. typeof(*error), ref);
  675. int i;
  676. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  677. i915_error_object_free(error->ring[i].batchbuffer);
  678. i915_error_object_free(error->ring[i].ringbuffer);
  679. kfree(error->ring[i].requests);
  680. }
  681. kfree(error->active_bo);
  682. kfree(error->overlay);
  683. kfree(error);
  684. }
  685. static void capture_bo(struct drm_i915_error_buffer *err,
  686. struct drm_i915_gem_object *obj)
  687. {
  688. err->size = obj->base.size;
  689. err->name = obj->base.name;
  690. err->seqno = obj->last_rendering_seqno;
  691. err->gtt_offset = obj->gtt_offset;
  692. err->read_domains = obj->base.read_domains;
  693. err->write_domain = obj->base.write_domain;
  694. err->fence_reg = obj->fence_reg;
  695. err->pinned = 0;
  696. if (obj->pin_count > 0)
  697. err->pinned = 1;
  698. if (obj->user_pin_count > 0)
  699. err->pinned = -1;
  700. err->tiling = obj->tiling_mode;
  701. err->dirty = obj->dirty;
  702. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  703. err->ring = obj->ring ? obj->ring->id : -1;
  704. err->cache_level = obj->cache_level;
  705. }
  706. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  707. int count, struct list_head *head)
  708. {
  709. struct drm_i915_gem_object *obj;
  710. int i = 0;
  711. list_for_each_entry(obj, head, mm_list) {
  712. capture_bo(err++, obj);
  713. if (++i == count)
  714. break;
  715. }
  716. return i;
  717. }
  718. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  719. int count, struct list_head *head)
  720. {
  721. struct drm_i915_gem_object *obj;
  722. int i = 0;
  723. list_for_each_entry(obj, head, gtt_list) {
  724. if (obj->pin_count == 0)
  725. continue;
  726. capture_bo(err++, obj);
  727. if (++i == count)
  728. break;
  729. }
  730. return i;
  731. }
  732. static void i915_gem_record_fences(struct drm_device *dev,
  733. struct drm_i915_error_state *error)
  734. {
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. int i;
  737. /* Fences */
  738. switch (INTEL_INFO(dev)->gen) {
  739. case 7:
  740. case 6:
  741. for (i = 0; i < 16; i++)
  742. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  743. break;
  744. case 5:
  745. case 4:
  746. for (i = 0; i < 16; i++)
  747. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  748. break;
  749. case 3:
  750. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  751. for (i = 0; i < 8; i++)
  752. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  753. case 2:
  754. for (i = 0; i < 8; i++)
  755. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  756. break;
  757. }
  758. }
  759. static struct drm_i915_error_object *
  760. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  761. struct intel_ring_buffer *ring)
  762. {
  763. struct drm_i915_gem_object *obj;
  764. u32 seqno;
  765. if (!ring->get_seqno)
  766. return NULL;
  767. seqno = ring->get_seqno(ring);
  768. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  769. if (obj->ring != ring)
  770. continue;
  771. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  772. continue;
  773. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  774. continue;
  775. /* We need to copy these to an anonymous buffer as the simplest
  776. * method to avoid being overwritten by userspace.
  777. */
  778. return i915_error_object_create(dev_priv, obj);
  779. }
  780. return NULL;
  781. }
  782. static void i915_record_ring_state(struct drm_device *dev,
  783. struct drm_i915_error_state *error,
  784. struct intel_ring_buffer *ring)
  785. {
  786. struct drm_i915_private *dev_priv = dev->dev_private;
  787. if (INTEL_INFO(dev)->gen >= 6) {
  788. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  789. error->semaphore_mboxes[ring->id][0]
  790. = I915_READ(RING_SYNC_0(ring->mmio_base));
  791. error->semaphore_mboxes[ring->id][1]
  792. = I915_READ(RING_SYNC_1(ring->mmio_base));
  793. }
  794. if (INTEL_INFO(dev)->gen >= 4) {
  795. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  796. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  797. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  798. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  799. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  800. if (ring->id == RCS) {
  801. error->instdone1 = I915_READ(INSTDONE1);
  802. error->bbaddr = I915_READ64(BB_ADDR);
  803. }
  804. } else {
  805. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  806. error->ipeir[ring->id] = I915_READ(IPEIR);
  807. error->ipehr[ring->id] = I915_READ(IPEHR);
  808. error->instdone[ring->id] = I915_READ(INSTDONE);
  809. }
  810. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  811. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  812. error->seqno[ring->id] = ring->get_seqno(ring);
  813. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  814. error->head[ring->id] = I915_READ_HEAD(ring);
  815. error->tail[ring->id] = I915_READ_TAIL(ring);
  816. error->cpu_ring_head[ring->id] = ring->head;
  817. error->cpu_ring_tail[ring->id] = ring->tail;
  818. }
  819. static void i915_gem_record_rings(struct drm_device *dev,
  820. struct drm_i915_error_state *error)
  821. {
  822. struct drm_i915_private *dev_priv = dev->dev_private;
  823. struct intel_ring_buffer *ring;
  824. struct drm_i915_gem_request *request;
  825. int i, count;
  826. for_each_ring(ring, dev_priv, i) {
  827. i915_record_ring_state(dev, error, ring);
  828. error->ring[i].batchbuffer =
  829. i915_error_first_batchbuffer(dev_priv, ring);
  830. error->ring[i].ringbuffer =
  831. i915_error_object_create(dev_priv, ring->obj);
  832. count = 0;
  833. list_for_each_entry(request, &ring->request_list, list)
  834. count++;
  835. error->ring[i].num_requests = count;
  836. error->ring[i].requests =
  837. kmalloc(count*sizeof(struct drm_i915_error_request),
  838. GFP_ATOMIC);
  839. if (error->ring[i].requests == NULL) {
  840. error->ring[i].num_requests = 0;
  841. continue;
  842. }
  843. count = 0;
  844. list_for_each_entry(request, &ring->request_list, list) {
  845. struct drm_i915_error_request *erq;
  846. erq = &error->ring[i].requests[count++];
  847. erq->seqno = request->seqno;
  848. erq->jiffies = request->emitted_jiffies;
  849. erq->tail = request->tail;
  850. }
  851. }
  852. }
  853. /**
  854. * i915_capture_error_state - capture an error record for later analysis
  855. * @dev: drm device
  856. *
  857. * Should be called when an error is detected (either a hang or an error
  858. * interrupt) to capture error state from the time of the error. Fills
  859. * out a structure which becomes available in debugfs for user level tools
  860. * to pick up.
  861. */
  862. static void i915_capture_error_state(struct drm_device *dev)
  863. {
  864. struct drm_i915_private *dev_priv = dev->dev_private;
  865. struct drm_i915_gem_object *obj;
  866. struct drm_i915_error_state *error;
  867. unsigned long flags;
  868. int i, pipe;
  869. spin_lock_irqsave(&dev_priv->error_lock, flags);
  870. error = dev_priv->first_error;
  871. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  872. if (error)
  873. return;
  874. /* Account for pipe specific data like PIPE*STAT */
  875. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  876. if (!error) {
  877. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  878. return;
  879. }
  880. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  881. dev->primary->index);
  882. kref_init(&error->ref);
  883. error->eir = I915_READ(EIR);
  884. error->pgtbl_er = I915_READ(PGTBL_ER);
  885. if (HAS_PCH_SPLIT(dev))
  886. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  887. else if (IS_VALLEYVIEW(dev))
  888. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  889. else if (IS_GEN2(dev))
  890. error->ier = I915_READ16(IER);
  891. else
  892. error->ier = I915_READ(IER);
  893. for_each_pipe(pipe)
  894. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  895. if (INTEL_INFO(dev)->gen >= 6) {
  896. error->error = I915_READ(ERROR_GEN6);
  897. error->done_reg = I915_READ(DONE_REG);
  898. }
  899. i915_gem_record_fences(dev, error);
  900. i915_gem_record_rings(dev, error);
  901. /* Record buffers on the active and pinned lists. */
  902. error->active_bo = NULL;
  903. error->pinned_bo = NULL;
  904. i = 0;
  905. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  906. i++;
  907. error->active_bo_count = i;
  908. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  909. if (obj->pin_count)
  910. i++;
  911. error->pinned_bo_count = i - error->active_bo_count;
  912. error->active_bo = NULL;
  913. error->pinned_bo = NULL;
  914. if (i) {
  915. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  916. GFP_ATOMIC);
  917. if (error->active_bo)
  918. error->pinned_bo =
  919. error->active_bo + error->active_bo_count;
  920. }
  921. if (error->active_bo)
  922. error->active_bo_count =
  923. capture_active_bo(error->active_bo,
  924. error->active_bo_count,
  925. &dev_priv->mm.active_list);
  926. if (error->pinned_bo)
  927. error->pinned_bo_count =
  928. capture_pinned_bo(error->pinned_bo,
  929. error->pinned_bo_count,
  930. &dev_priv->mm.gtt_list);
  931. do_gettimeofday(&error->time);
  932. error->overlay = intel_overlay_capture_error_state(dev);
  933. error->display = intel_display_capture_error_state(dev);
  934. spin_lock_irqsave(&dev_priv->error_lock, flags);
  935. if (dev_priv->first_error == NULL) {
  936. dev_priv->first_error = error;
  937. error = NULL;
  938. }
  939. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  940. if (error)
  941. i915_error_state_free(&error->ref);
  942. }
  943. void i915_destroy_error_state(struct drm_device *dev)
  944. {
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. struct drm_i915_error_state *error;
  947. unsigned long flags;
  948. spin_lock_irqsave(&dev_priv->error_lock, flags);
  949. error = dev_priv->first_error;
  950. dev_priv->first_error = NULL;
  951. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  952. if (error)
  953. kref_put(&error->ref, i915_error_state_free);
  954. }
  955. #else
  956. #define i915_capture_error_state(x)
  957. #endif
  958. static void i915_report_and_clear_eir(struct drm_device *dev)
  959. {
  960. struct drm_i915_private *dev_priv = dev->dev_private;
  961. u32 eir = I915_READ(EIR);
  962. int pipe;
  963. if (!eir)
  964. return;
  965. pr_err("render error detected, EIR: 0x%08x\n", eir);
  966. if (IS_G4X(dev)) {
  967. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  968. u32 ipeir = I915_READ(IPEIR_I965);
  969. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  970. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  971. pr_err(" INSTDONE: 0x%08x\n",
  972. I915_READ(INSTDONE_I965));
  973. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  974. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  975. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  976. I915_WRITE(IPEIR_I965, ipeir);
  977. POSTING_READ(IPEIR_I965);
  978. }
  979. if (eir & GM45_ERROR_PAGE_TABLE) {
  980. u32 pgtbl_err = I915_READ(PGTBL_ER);
  981. pr_err("page table error\n");
  982. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  983. I915_WRITE(PGTBL_ER, pgtbl_err);
  984. POSTING_READ(PGTBL_ER);
  985. }
  986. }
  987. if (!IS_GEN2(dev)) {
  988. if (eir & I915_ERROR_PAGE_TABLE) {
  989. u32 pgtbl_err = I915_READ(PGTBL_ER);
  990. pr_err("page table error\n");
  991. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  992. I915_WRITE(PGTBL_ER, pgtbl_err);
  993. POSTING_READ(PGTBL_ER);
  994. }
  995. }
  996. if (eir & I915_ERROR_MEMORY_REFRESH) {
  997. pr_err("memory refresh error:\n");
  998. for_each_pipe(pipe)
  999. pr_err("pipe %c stat: 0x%08x\n",
  1000. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1001. /* pipestat has already been acked */
  1002. }
  1003. if (eir & I915_ERROR_INSTRUCTION) {
  1004. pr_err("instruction error\n");
  1005. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1006. if (INTEL_INFO(dev)->gen < 4) {
  1007. u32 ipeir = I915_READ(IPEIR);
  1008. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1009. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1010. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1011. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1012. I915_WRITE(IPEIR, ipeir);
  1013. POSTING_READ(IPEIR);
  1014. } else {
  1015. u32 ipeir = I915_READ(IPEIR_I965);
  1016. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1017. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1018. pr_err(" INSTDONE: 0x%08x\n",
  1019. I915_READ(INSTDONE_I965));
  1020. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1021. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1022. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1023. I915_WRITE(IPEIR_I965, ipeir);
  1024. POSTING_READ(IPEIR_I965);
  1025. }
  1026. }
  1027. I915_WRITE(EIR, eir);
  1028. POSTING_READ(EIR);
  1029. eir = I915_READ(EIR);
  1030. if (eir) {
  1031. /*
  1032. * some errors might have become stuck,
  1033. * mask them.
  1034. */
  1035. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1036. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1037. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1038. }
  1039. }
  1040. /**
  1041. * i915_handle_error - handle an error interrupt
  1042. * @dev: drm device
  1043. *
  1044. * Do some basic checking of regsiter state at error interrupt time and
  1045. * dump it to the syslog. Also call i915_capture_error_state() to make
  1046. * sure we get a record and make it available in debugfs. Fire a uevent
  1047. * so userspace knows something bad happened (should trigger collection
  1048. * of a ring dump etc.).
  1049. */
  1050. void i915_handle_error(struct drm_device *dev, bool wedged)
  1051. {
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. struct intel_ring_buffer *ring;
  1054. int i;
  1055. i915_capture_error_state(dev);
  1056. i915_report_and_clear_eir(dev);
  1057. if (wedged) {
  1058. INIT_COMPLETION(dev_priv->error_completion);
  1059. atomic_set(&dev_priv->mm.wedged, 1);
  1060. /*
  1061. * Wakeup waiting processes so they don't hang
  1062. */
  1063. for_each_ring(ring, dev_priv, i)
  1064. wake_up_all(&ring->irq_queue);
  1065. }
  1066. queue_work(dev_priv->wq, &dev_priv->error_work);
  1067. }
  1068. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1069. {
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1072. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1073. struct drm_i915_gem_object *obj;
  1074. struct intel_unpin_work *work;
  1075. unsigned long flags;
  1076. bool stall_detected;
  1077. /* Ignore early vblank irqs */
  1078. if (intel_crtc == NULL)
  1079. return;
  1080. spin_lock_irqsave(&dev->event_lock, flags);
  1081. work = intel_crtc->unpin_work;
  1082. if (work == NULL || work->pending || !work->enable_stall_check) {
  1083. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1084. spin_unlock_irqrestore(&dev->event_lock, flags);
  1085. return;
  1086. }
  1087. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1088. obj = work->pending_flip_obj;
  1089. if (INTEL_INFO(dev)->gen >= 4) {
  1090. int dspsurf = DSPSURF(intel_crtc->plane);
  1091. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1092. obj->gtt_offset;
  1093. } else {
  1094. int dspaddr = DSPADDR(intel_crtc->plane);
  1095. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1096. crtc->y * crtc->fb->pitches[0] +
  1097. crtc->x * crtc->fb->bits_per_pixel/8);
  1098. }
  1099. spin_unlock_irqrestore(&dev->event_lock, flags);
  1100. if (stall_detected) {
  1101. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1102. intel_prepare_page_flip(dev, intel_crtc->plane);
  1103. }
  1104. }
  1105. /* Called from drm generic code, passed 'crtc' which
  1106. * we use as a pipe index
  1107. */
  1108. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1109. {
  1110. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1111. unsigned long irqflags;
  1112. if (!i915_pipe_enabled(dev, pipe))
  1113. return -EINVAL;
  1114. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1115. if (INTEL_INFO(dev)->gen >= 4)
  1116. i915_enable_pipestat(dev_priv, pipe,
  1117. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1118. else
  1119. i915_enable_pipestat(dev_priv, pipe,
  1120. PIPE_VBLANK_INTERRUPT_ENABLE);
  1121. /* maintain vblank delivery even in deep C-states */
  1122. if (dev_priv->info->gen == 3)
  1123. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1124. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1125. return 0;
  1126. }
  1127. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1128. {
  1129. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1130. unsigned long irqflags;
  1131. if (!i915_pipe_enabled(dev, pipe))
  1132. return -EINVAL;
  1133. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1134. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1135. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1136. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1137. return 0;
  1138. }
  1139. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1140. {
  1141. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1142. unsigned long irqflags;
  1143. if (!i915_pipe_enabled(dev, pipe))
  1144. return -EINVAL;
  1145. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1146. ironlake_enable_display_irq(dev_priv,
  1147. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1148. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1149. return 0;
  1150. }
  1151. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1152. {
  1153. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1154. unsigned long irqflags;
  1155. u32 dpfl, imr;
  1156. if (!i915_pipe_enabled(dev, pipe))
  1157. return -EINVAL;
  1158. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1159. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1160. imr = I915_READ(VLV_IMR);
  1161. if (pipe == 0) {
  1162. dpfl |= PIPEA_VBLANK_INT_EN;
  1163. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1164. } else {
  1165. dpfl |= PIPEA_VBLANK_INT_EN;
  1166. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1167. }
  1168. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1169. I915_WRITE(VLV_IMR, imr);
  1170. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1171. return 0;
  1172. }
  1173. /* Called from drm generic code, passed 'crtc' which
  1174. * we use as a pipe index
  1175. */
  1176. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1177. {
  1178. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1179. unsigned long irqflags;
  1180. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1181. if (dev_priv->info->gen == 3)
  1182. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1183. i915_disable_pipestat(dev_priv, pipe,
  1184. PIPE_VBLANK_INTERRUPT_ENABLE |
  1185. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1186. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1187. }
  1188. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1189. {
  1190. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1191. unsigned long irqflags;
  1192. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1193. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1194. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1195. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1196. }
  1197. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1198. {
  1199. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1200. unsigned long irqflags;
  1201. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1202. ironlake_disable_display_irq(dev_priv,
  1203. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1204. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1205. }
  1206. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1207. {
  1208. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1209. unsigned long irqflags;
  1210. u32 dpfl, imr;
  1211. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1212. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1213. imr = I915_READ(VLV_IMR);
  1214. if (pipe == 0) {
  1215. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1216. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1217. } else {
  1218. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1219. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1220. }
  1221. I915_WRITE(VLV_IMR, imr);
  1222. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1223. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1224. }
  1225. static u32
  1226. ring_last_seqno(struct intel_ring_buffer *ring)
  1227. {
  1228. return list_entry(ring->request_list.prev,
  1229. struct drm_i915_gem_request, list)->seqno;
  1230. }
  1231. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1232. {
  1233. if (list_empty(&ring->request_list) ||
  1234. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1235. /* Issue a wake-up to catch stuck h/w. */
  1236. if (waitqueue_active(&ring->irq_queue)) {
  1237. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1238. ring->name);
  1239. wake_up_all(&ring->irq_queue);
  1240. *err = true;
  1241. }
  1242. return true;
  1243. }
  1244. return false;
  1245. }
  1246. static bool kick_ring(struct intel_ring_buffer *ring)
  1247. {
  1248. struct drm_device *dev = ring->dev;
  1249. struct drm_i915_private *dev_priv = dev->dev_private;
  1250. u32 tmp = I915_READ_CTL(ring);
  1251. if (tmp & RING_WAIT) {
  1252. DRM_ERROR("Kicking stuck wait on %s\n",
  1253. ring->name);
  1254. I915_WRITE_CTL(ring, tmp);
  1255. return true;
  1256. }
  1257. return false;
  1258. }
  1259. static bool i915_hangcheck_hung(struct drm_device *dev)
  1260. {
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. if (dev_priv->hangcheck_count++ > 1) {
  1263. bool hung = true;
  1264. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1265. i915_handle_error(dev, true);
  1266. if (!IS_GEN2(dev)) {
  1267. struct intel_ring_buffer *ring;
  1268. int i;
  1269. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1270. * If so we can simply poke the RB_WAIT bit
  1271. * and break the hang. This should work on
  1272. * all but the second generation chipsets.
  1273. */
  1274. for_each_ring(ring, dev_priv, i)
  1275. hung &= !kick_ring(ring);
  1276. }
  1277. return hung;
  1278. }
  1279. return false;
  1280. }
  1281. /**
  1282. * This is called when the chip hasn't reported back with completed
  1283. * batchbuffers in a long time. The first time this is called we simply record
  1284. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1285. * again, we assume the chip is wedged and try to fix it.
  1286. */
  1287. void i915_hangcheck_elapsed(unsigned long data)
  1288. {
  1289. struct drm_device *dev = (struct drm_device *)data;
  1290. drm_i915_private_t *dev_priv = dev->dev_private;
  1291. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1292. struct intel_ring_buffer *ring;
  1293. bool err = false, idle;
  1294. int i;
  1295. if (!i915_enable_hangcheck)
  1296. return;
  1297. memset(acthd, 0, sizeof(acthd));
  1298. idle = true;
  1299. for_each_ring(ring, dev_priv, i) {
  1300. idle &= i915_hangcheck_ring_idle(ring, &err);
  1301. acthd[i] = intel_ring_get_active_head(ring);
  1302. }
  1303. /* If all work is done then ACTHD clearly hasn't advanced. */
  1304. if (idle) {
  1305. if (err) {
  1306. if (i915_hangcheck_hung(dev))
  1307. return;
  1308. goto repeat;
  1309. }
  1310. dev_priv->hangcheck_count = 0;
  1311. return;
  1312. }
  1313. if (INTEL_INFO(dev)->gen < 4) {
  1314. instdone = I915_READ(INSTDONE);
  1315. instdone1 = 0;
  1316. } else {
  1317. instdone = I915_READ(INSTDONE_I965);
  1318. instdone1 = I915_READ(INSTDONE1);
  1319. }
  1320. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1321. dev_priv->last_instdone == instdone &&
  1322. dev_priv->last_instdone1 == instdone1) {
  1323. if (i915_hangcheck_hung(dev))
  1324. return;
  1325. } else {
  1326. dev_priv->hangcheck_count = 0;
  1327. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1328. dev_priv->last_instdone = instdone;
  1329. dev_priv->last_instdone1 = instdone1;
  1330. }
  1331. repeat:
  1332. /* Reset timer case chip hangs without another request being added */
  1333. mod_timer(&dev_priv->hangcheck_timer,
  1334. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1335. }
  1336. /* drm_dma.h hooks
  1337. */
  1338. static void ironlake_irq_preinstall(struct drm_device *dev)
  1339. {
  1340. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1341. atomic_set(&dev_priv->irq_received, 0);
  1342. I915_WRITE(HWSTAM, 0xeffe);
  1343. /* XXX hotplug from PCH */
  1344. I915_WRITE(DEIMR, 0xffffffff);
  1345. I915_WRITE(DEIER, 0x0);
  1346. POSTING_READ(DEIER);
  1347. /* and GT */
  1348. I915_WRITE(GTIMR, 0xffffffff);
  1349. I915_WRITE(GTIER, 0x0);
  1350. POSTING_READ(GTIER);
  1351. /* south display irq */
  1352. I915_WRITE(SDEIMR, 0xffffffff);
  1353. I915_WRITE(SDEIER, 0x0);
  1354. POSTING_READ(SDEIER);
  1355. }
  1356. static void valleyview_irq_preinstall(struct drm_device *dev)
  1357. {
  1358. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1359. int pipe;
  1360. atomic_set(&dev_priv->irq_received, 0);
  1361. /* VLV magic */
  1362. I915_WRITE(VLV_IMR, 0);
  1363. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1364. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1365. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1366. /* and GT */
  1367. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1368. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1369. I915_WRITE(GTIMR, 0xffffffff);
  1370. I915_WRITE(GTIER, 0x0);
  1371. POSTING_READ(GTIER);
  1372. I915_WRITE(DPINVGTT, 0xff);
  1373. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1374. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1375. for_each_pipe(pipe)
  1376. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1377. I915_WRITE(VLV_IIR, 0xffffffff);
  1378. I915_WRITE(VLV_IMR, 0xffffffff);
  1379. I915_WRITE(VLV_IER, 0x0);
  1380. POSTING_READ(VLV_IER);
  1381. }
  1382. /*
  1383. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1384. * duration to 2ms (which is the minimum in the Display Port spec)
  1385. *
  1386. * This register is the same on all known PCH chips.
  1387. */
  1388. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1389. {
  1390. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1391. u32 hotplug;
  1392. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1393. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1394. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1395. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1396. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1397. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1398. }
  1399. static int ironlake_irq_postinstall(struct drm_device *dev)
  1400. {
  1401. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1402. /* enable kind of interrupts always enabled */
  1403. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1404. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1405. u32 render_irqs;
  1406. u32 hotplug_mask;
  1407. dev_priv->irq_mask = ~display_mask;
  1408. /* should always can generate irq */
  1409. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1410. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1411. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1412. POSTING_READ(DEIER);
  1413. dev_priv->gt_irq_mask = ~0;
  1414. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1415. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1416. if (IS_GEN6(dev))
  1417. render_irqs =
  1418. GT_USER_INTERRUPT |
  1419. GEN6_BSD_USER_INTERRUPT |
  1420. GEN6_BLITTER_USER_INTERRUPT;
  1421. else
  1422. render_irqs =
  1423. GT_USER_INTERRUPT |
  1424. GT_PIPE_NOTIFY |
  1425. GT_BSD_USER_INTERRUPT;
  1426. I915_WRITE(GTIER, render_irqs);
  1427. POSTING_READ(GTIER);
  1428. if (HAS_PCH_CPT(dev)) {
  1429. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1430. SDE_PORTB_HOTPLUG_CPT |
  1431. SDE_PORTC_HOTPLUG_CPT |
  1432. SDE_PORTD_HOTPLUG_CPT);
  1433. } else {
  1434. hotplug_mask = (SDE_CRT_HOTPLUG |
  1435. SDE_PORTB_HOTPLUG |
  1436. SDE_PORTC_HOTPLUG |
  1437. SDE_PORTD_HOTPLUG |
  1438. SDE_AUX_MASK);
  1439. }
  1440. dev_priv->pch_irq_mask = ~hotplug_mask;
  1441. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1442. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1443. I915_WRITE(SDEIER, hotplug_mask);
  1444. POSTING_READ(SDEIER);
  1445. ironlake_enable_pch_hotplug(dev);
  1446. if (IS_IRONLAKE_M(dev)) {
  1447. /* Clear & enable PCU event interrupts */
  1448. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1449. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1450. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1451. }
  1452. return 0;
  1453. }
  1454. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1455. {
  1456. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1457. /* enable kind of interrupts always enabled */
  1458. u32 display_mask =
  1459. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1460. DE_PLANEC_FLIP_DONE_IVB |
  1461. DE_PLANEB_FLIP_DONE_IVB |
  1462. DE_PLANEA_FLIP_DONE_IVB;
  1463. u32 render_irqs;
  1464. u32 hotplug_mask;
  1465. dev_priv->irq_mask = ~display_mask;
  1466. /* should always can generate irq */
  1467. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1468. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1469. I915_WRITE(DEIER,
  1470. display_mask |
  1471. DE_PIPEC_VBLANK_IVB |
  1472. DE_PIPEB_VBLANK_IVB |
  1473. DE_PIPEA_VBLANK_IVB);
  1474. POSTING_READ(DEIER);
  1475. dev_priv->gt_irq_mask = ~0;
  1476. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1477. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1478. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1479. GEN6_BLITTER_USER_INTERRUPT;
  1480. I915_WRITE(GTIER, render_irqs);
  1481. POSTING_READ(GTIER);
  1482. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1483. SDE_PORTB_HOTPLUG_CPT |
  1484. SDE_PORTC_HOTPLUG_CPT |
  1485. SDE_PORTD_HOTPLUG_CPT);
  1486. dev_priv->pch_irq_mask = ~hotplug_mask;
  1487. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1488. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1489. I915_WRITE(SDEIER, hotplug_mask);
  1490. POSTING_READ(SDEIER);
  1491. ironlake_enable_pch_hotplug(dev);
  1492. return 0;
  1493. }
  1494. static int valleyview_irq_postinstall(struct drm_device *dev)
  1495. {
  1496. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1497. u32 render_irqs;
  1498. u32 enable_mask;
  1499. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1500. u16 msid;
  1501. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1502. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1503. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1504. dev_priv->irq_mask = ~enable_mask;
  1505. dev_priv->pipestat[0] = 0;
  1506. dev_priv->pipestat[1] = 0;
  1507. /* Hack for broken MSIs on VLV */
  1508. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1509. pci_read_config_word(dev->pdev, 0x98, &msid);
  1510. msid &= 0xff; /* mask out delivery bits */
  1511. msid |= (1<<14);
  1512. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1513. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1514. I915_WRITE(VLV_IER, enable_mask);
  1515. I915_WRITE(VLV_IIR, 0xffffffff);
  1516. I915_WRITE(PIPESTAT(0), 0xffff);
  1517. I915_WRITE(PIPESTAT(1), 0xffff);
  1518. POSTING_READ(VLV_IER);
  1519. I915_WRITE(VLV_IIR, 0xffffffff);
  1520. I915_WRITE(VLV_IIR, 0xffffffff);
  1521. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1522. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1523. GT_GEN6_BLT_USER_INTERRUPT |
  1524. GT_GEN6_BSD_USER_INTERRUPT |
  1525. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1526. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1527. GT_PIPE_NOTIFY |
  1528. GT_RENDER_CS_ERROR_INTERRUPT |
  1529. GT_SYNC_STATUS |
  1530. GT_USER_INTERRUPT;
  1531. dev_priv->gt_irq_mask = ~render_irqs;
  1532. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1533. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1534. I915_WRITE(GTIMR, 0);
  1535. I915_WRITE(GTIER, render_irqs);
  1536. POSTING_READ(GTIER);
  1537. /* ack & enable invalid PTE error interrupts */
  1538. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1539. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1540. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1541. #endif
  1542. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1543. #if 0 /* FIXME: check register definitions; some have moved */
  1544. /* Note HDMI and DP share bits */
  1545. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1546. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1547. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1548. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1549. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1550. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1551. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1552. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1553. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1554. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1555. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1556. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1557. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1558. }
  1559. #endif
  1560. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1561. return 0;
  1562. }
  1563. static void valleyview_irq_uninstall(struct drm_device *dev)
  1564. {
  1565. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1566. int pipe;
  1567. if (!dev_priv)
  1568. return;
  1569. for_each_pipe(pipe)
  1570. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1571. I915_WRITE(HWSTAM, 0xffffffff);
  1572. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1573. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1574. for_each_pipe(pipe)
  1575. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1576. I915_WRITE(VLV_IIR, 0xffffffff);
  1577. I915_WRITE(VLV_IMR, 0xffffffff);
  1578. I915_WRITE(VLV_IER, 0x0);
  1579. POSTING_READ(VLV_IER);
  1580. }
  1581. static void ironlake_irq_uninstall(struct drm_device *dev)
  1582. {
  1583. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1584. if (!dev_priv)
  1585. return;
  1586. I915_WRITE(HWSTAM, 0xffffffff);
  1587. I915_WRITE(DEIMR, 0xffffffff);
  1588. I915_WRITE(DEIER, 0x0);
  1589. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1590. I915_WRITE(GTIMR, 0xffffffff);
  1591. I915_WRITE(GTIER, 0x0);
  1592. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1593. I915_WRITE(SDEIMR, 0xffffffff);
  1594. I915_WRITE(SDEIER, 0x0);
  1595. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1596. }
  1597. static void i8xx_irq_preinstall(struct drm_device * dev)
  1598. {
  1599. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1600. int pipe;
  1601. atomic_set(&dev_priv->irq_received, 0);
  1602. for_each_pipe(pipe)
  1603. I915_WRITE(PIPESTAT(pipe), 0);
  1604. I915_WRITE16(IMR, 0xffff);
  1605. I915_WRITE16(IER, 0x0);
  1606. POSTING_READ16(IER);
  1607. }
  1608. static int i8xx_irq_postinstall(struct drm_device *dev)
  1609. {
  1610. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1611. dev_priv->pipestat[0] = 0;
  1612. dev_priv->pipestat[1] = 0;
  1613. I915_WRITE16(EMR,
  1614. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1615. /* Unmask the interrupts that we always want on. */
  1616. dev_priv->irq_mask =
  1617. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1618. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1619. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1620. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1621. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1622. I915_WRITE16(IMR, dev_priv->irq_mask);
  1623. I915_WRITE16(IER,
  1624. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1625. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1626. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1627. I915_USER_INTERRUPT);
  1628. POSTING_READ16(IER);
  1629. return 0;
  1630. }
  1631. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1632. {
  1633. struct drm_device *dev = (struct drm_device *) arg;
  1634. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1635. u16 iir, new_iir;
  1636. u32 pipe_stats[2];
  1637. unsigned long irqflags;
  1638. int irq_received;
  1639. int pipe;
  1640. u16 flip_mask =
  1641. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1642. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1643. atomic_inc(&dev_priv->irq_received);
  1644. iir = I915_READ16(IIR);
  1645. if (iir == 0)
  1646. return IRQ_NONE;
  1647. while (iir & ~flip_mask) {
  1648. /* Can't rely on pipestat interrupt bit in iir as it might
  1649. * have been cleared after the pipestat interrupt was received.
  1650. * It doesn't set the bit in iir again, but it still produces
  1651. * interrupts (for non-MSI).
  1652. */
  1653. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1654. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1655. i915_handle_error(dev, false);
  1656. for_each_pipe(pipe) {
  1657. int reg = PIPESTAT(pipe);
  1658. pipe_stats[pipe] = I915_READ(reg);
  1659. /*
  1660. * Clear the PIPE*STAT regs before the IIR
  1661. */
  1662. if (pipe_stats[pipe] & 0x8000ffff) {
  1663. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1664. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1665. pipe_name(pipe));
  1666. I915_WRITE(reg, pipe_stats[pipe]);
  1667. irq_received = 1;
  1668. }
  1669. }
  1670. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1671. I915_WRITE16(IIR, iir & ~flip_mask);
  1672. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1673. i915_update_dri1_breadcrumb(dev);
  1674. if (iir & I915_USER_INTERRUPT)
  1675. notify_ring(dev, &dev_priv->ring[RCS]);
  1676. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1677. drm_handle_vblank(dev, 0)) {
  1678. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1679. intel_prepare_page_flip(dev, 0);
  1680. intel_finish_page_flip(dev, 0);
  1681. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1682. }
  1683. }
  1684. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1685. drm_handle_vblank(dev, 1)) {
  1686. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1687. intel_prepare_page_flip(dev, 1);
  1688. intel_finish_page_flip(dev, 1);
  1689. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1690. }
  1691. }
  1692. iir = new_iir;
  1693. }
  1694. return IRQ_HANDLED;
  1695. }
  1696. static void i8xx_irq_uninstall(struct drm_device * dev)
  1697. {
  1698. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1699. int pipe;
  1700. for_each_pipe(pipe) {
  1701. /* Clear enable bits; then clear status bits */
  1702. I915_WRITE(PIPESTAT(pipe), 0);
  1703. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1704. }
  1705. I915_WRITE16(IMR, 0xffff);
  1706. I915_WRITE16(IER, 0x0);
  1707. I915_WRITE16(IIR, I915_READ16(IIR));
  1708. }
  1709. static void i915_irq_preinstall(struct drm_device * dev)
  1710. {
  1711. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1712. int pipe;
  1713. atomic_set(&dev_priv->irq_received, 0);
  1714. if (I915_HAS_HOTPLUG(dev)) {
  1715. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1716. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1717. }
  1718. I915_WRITE16(HWSTAM, 0xeffe);
  1719. for_each_pipe(pipe)
  1720. I915_WRITE(PIPESTAT(pipe), 0);
  1721. I915_WRITE(IMR, 0xffffffff);
  1722. I915_WRITE(IER, 0x0);
  1723. POSTING_READ(IER);
  1724. }
  1725. static int i915_irq_postinstall(struct drm_device *dev)
  1726. {
  1727. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1728. u32 enable_mask;
  1729. dev_priv->pipestat[0] = 0;
  1730. dev_priv->pipestat[1] = 0;
  1731. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1732. /* Unmask the interrupts that we always want on. */
  1733. dev_priv->irq_mask =
  1734. ~(I915_ASLE_INTERRUPT |
  1735. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1736. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1737. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1738. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1739. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1740. enable_mask =
  1741. I915_ASLE_INTERRUPT |
  1742. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1743. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1744. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1745. I915_USER_INTERRUPT;
  1746. if (I915_HAS_HOTPLUG(dev)) {
  1747. /* Enable in IER... */
  1748. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1749. /* and unmask in IMR */
  1750. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1751. }
  1752. I915_WRITE(IMR, dev_priv->irq_mask);
  1753. I915_WRITE(IER, enable_mask);
  1754. POSTING_READ(IER);
  1755. if (I915_HAS_HOTPLUG(dev)) {
  1756. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1757. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1758. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1759. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1760. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1761. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1762. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1763. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1764. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1765. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1766. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1767. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1768. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1769. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1770. }
  1771. /* Ignore TV since it's buggy */
  1772. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1773. }
  1774. intel_opregion_enable_asle(dev);
  1775. return 0;
  1776. }
  1777. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1778. {
  1779. struct drm_device *dev = (struct drm_device *) arg;
  1780. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1781. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1782. unsigned long irqflags;
  1783. u32 flip_mask =
  1784. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1785. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1786. u32 flip[2] = {
  1787. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1788. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1789. };
  1790. int pipe, ret = IRQ_NONE;
  1791. atomic_inc(&dev_priv->irq_received);
  1792. iir = I915_READ(IIR);
  1793. do {
  1794. bool irq_received = (iir & ~flip_mask) != 0;
  1795. bool blc_event = false;
  1796. /* Can't rely on pipestat interrupt bit in iir as it might
  1797. * have been cleared after the pipestat interrupt was received.
  1798. * It doesn't set the bit in iir again, but it still produces
  1799. * interrupts (for non-MSI).
  1800. */
  1801. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1802. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1803. i915_handle_error(dev, false);
  1804. for_each_pipe(pipe) {
  1805. int reg = PIPESTAT(pipe);
  1806. pipe_stats[pipe] = I915_READ(reg);
  1807. /* Clear the PIPE*STAT regs before the IIR */
  1808. if (pipe_stats[pipe] & 0x8000ffff) {
  1809. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1810. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1811. pipe_name(pipe));
  1812. I915_WRITE(reg, pipe_stats[pipe]);
  1813. irq_received = true;
  1814. }
  1815. }
  1816. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1817. if (!irq_received)
  1818. break;
  1819. /* Consume port. Then clear IIR or we'll miss events */
  1820. if ((I915_HAS_HOTPLUG(dev)) &&
  1821. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1822. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1823. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1824. hotplug_status);
  1825. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1826. queue_work(dev_priv->wq,
  1827. &dev_priv->hotplug_work);
  1828. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1829. POSTING_READ(PORT_HOTPLUG_STAT);
  1830. }
  1831. I915_WRITE(IIR, iir & ~flip_mask);
  1832. new_iir = I915_READ(IIR); /* Flush posted writes */
  1833. if (iir & I915_USER_INTERRUPT)
  1834. notify_ring(dev, &dev_priv->ring[RCS]);
  1835. for_each_pipe(pipe) {
  1836. int plane = pipe;
  1837. if (IS_MOBILE(dev))
  1838. plane = !plane;
  1839. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1840. drm_handle_vblank(dev, pipe)) {
  1841. if (iir & flip[plane]) {
  1842. intel_prepare_page_flip(dev, plane);
  1843. intel_finish_page_flip(dev, pipe);
  1844. flip_mask &= ~flip[plane];
  1845. }
  1846. }
  1847. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1848. blc_event = true;
  1849. }
  1850. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1851. intel_opregion_asle_intr(dev);
  1852. /* With MSI, interrupts are only generated when iir
  1853. * transitions from zero to nonzero. If another bit got
  1854. * set while we were handling the existing iir bits, then
  1855. * we would never get another interrupt.
  1856. *
  1857. * This is fine on non-MSI as well, as if we hit this path
  1858. * we avoid exiting the interrupt handler only to generate
  1859. * another one.
  1860. *
  1861. * Note that for MSI this could cause a stray interrupt report
  1862. * if an interrupt landed in the time between writing IIR and
  1863. * the posting read. This should be rare enough to never
  1864. * trigger the 99% of 100,000 interrupts test for disabling
  1865. * stray interrupts.
  1866. */
  1867. ret = IRQ_HANDLED;
  1868. iir = new_iir;
  1869. } while (iir & ~flip_mask);
  1870. i915_update_dri1_breadcrumb(dev);
  1871. return ret;
  1872. }
  1873. static void i915_irq_uninstall(struct drm_device * dev)
  1874. {
  1875. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1876. int pipe;
  1877. if (I915_HAS_HOTPLUG(dev)) {
  1878. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1879. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1880. }
  1881. I915_WRITE16(HWSTAM, 0xffff);
  1882. for_each_pipe(pipe) {
  1883. /* Clear enable bits; then clear status bits */
  1884. I915_WRITE(PIPESTAT(pipe), 0);
  1885. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1886. }
  1887. I915_WRITE(IMR, 0xffffffff);
  1888. I915_WRITE(IER, 0x0);
  1889. I915_WRITE(IIR, I915_READ(IIR));
  1890. }
  1891. static void i965_irq_preinstall(struct drm_device * dev)
  1892. {
  1893. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1894. int pipe;
  1895. atomic_set(&dev_priv->irq_received, 0);
  1896. if (I915_HAS_HOTPLUG(dev)) {
  1897. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1898. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1899. }
  1900. I915_WRITE(HWSTAM, 0xeffe);
  1901. for_each_pipe(pipe)
  1902. I915_WRITE(PIPESTAT(pipe), 0);
  1903. I915_WRITE(IMR, 0xffffffff);
  1904. I915_WRITE(IER, 0x0);
  1905. POSTING_READ(IER);
  1906. }
  1907. static int i965_irq_postinstall(struct drm_device *dev)
  1908. {
  1909. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1910. u32 enable_mask;
  1911. u32 error_mask;
  1912. /* Unmask the interrupts that we always want on. */
  1913. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  1914. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1915. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1916. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1917. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1918. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1919. enable_mask = ~dev_priv->irq_mask;
  1920. enable_mask |= I915_USER_INTERRUPT;
  1921. if (IS_G4X(dev))
  1922. enable_mask |= I915_BSD_USER_INTERRUPT;
  1923. dev_priv->pipestat[0] = 0;
  1924. dev_priv->pipestat[1] = 0;
  1925. if (I915_HAS_HOTPLUG(dev)) {
  1926. /* Enable in IER... */
  1927. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1928. /* and unmask in IMR */
  1929. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1930. }
  1931. /*
  1932. * Enable some error detection, note the instruction error mask
  1933. * bit is reserved, so we leave it masked.
  1934. */
  1935. if (IS_G4X(dev)) {
  1936. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1937. GM45_ERROR_MEM_PRIV |
  1938. GM45_ERROR_CP_PRIV |
  1939. I915_ERROR_MEMORY_REFRESH);
  1940. } else {
  1941. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1942. I915_ERROR_MEMORY_REFRESH);
  1943. }
  1944. I915_WRITE(EMR, error_mask);
  1945. I915_WRITE(IMR, dev_priv->irq_mask);
  1946. I915_WRITE(IER, enable_mask);
  1947. POSTING_READ(IER);
  1948. if (I915_HAS_HOTPLUG(dev)) {
  1949. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1950. /* Note HDMI and DP share bits */
  1951. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1952. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1953. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1954. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1955. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1956. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1957. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1958. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1959. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1960. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1961. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1962. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1963. /* Programming the CRT detection parameters tends
  1964. to generate a spurious hotplug event about three
  1965. seconds later. So just do it once.
  1966. */
  1967. if (IS_G4X(dev))
  1968. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1969. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1970. }
  1971. /* Ignore TV since it's buggy */
  1972. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1973. }
  1974. intel_opregion_enable_asle(dev);
  1975. return 0;
  1976. }
  1977. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  1978. {
  1979. struct drm_device *dev = (struct drm_device *) arg;
  1980. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1981. u32 iir, new_iir;
  1982. u32 pipe_stats[I915_MAX_PIPES];
  1983. unsigned long irqflags;
  1984. int irq_received;
  1985. int ret = IRQ_NONE, pipe;
  1986. atomic_inc(&dev_priv->irq_received);
  1987. iir = I915_READ(IIR);
  1988. for (;;) {
  1989. bool blc_event = false;
  1990. irq_received = iir != 0;
  1991. /* Can't rely on pipestat interrupt bit in iir as it might
  1992. * have been cleared after the pipestat interrupt was received.
  1993. * It doesn't set the bit in iir again, but it still produces
  1994. * interrupts (for non-MSI).
  1995. */
  1996. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1997. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1998. i915_handle_error(dev, false);
  1999. for_each_pipe(pipe) {
  2000. int reg = PIPESTAT(pipe);
  2001. pipe_stats[pipe] = I915_READ(reg);
  2002. /*
  2003. * Clear the PIPE*STAT regs before the IIR
  2004. */
  2005. if (pipe_stats[pipe] & 0x8000ffff) {
  2006. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2007. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2008. pipe_name(pipe));
  2009. I915_WRITE(reg, pipe_stats[pipe]);
  2010. irq_received = 1;
  2011. }
  2012. }
  2013. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2014. if (!irq_received)
  2015. break;
  2016. ret = IRQ_HANDLED;
  2017. /* Consume port. Then clear IIR or we'll miss events */
  2018. if ((I915_HAS_HOTPLUG(dev)) &&
  2019. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2020. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2021. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2022. hotplug_status);
  2023. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2024. queue_work(dev_priv->wq,
  2025. &dev_priv->hotplug_work);
  2026. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2027. I915_READ(PORT_HOTPLUG_STAT);
  2028. }
  2029. I915_WRITE(IIR, iir);
  2030. new_iir = I915_READ(IIR); /* Flush posted writes */
  2031. if (iir & I915_USER_INTERRUPT)
  2032. notify_ring(dev, &dev_priv->ring[RCS]);
  2033. if (iir & I915_BSD_USER_INTERRUPT)
  2034. notify_ring(dev, &dev_priv->ring[VCS]);
  2035. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2036. intel_prepare_page_flip(dev, 0);
  2037. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2038. intel_prepare_page_flip(dev, 1);
  2039. for_each_pipe(pipe) {
  2040. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2041. drm_handle_vblank(dev, pipe)) {
  2042. i915_pageflip_stall_check(dev, pipe);
  2043. intel_finish_page_flip(dev, pipe);
  2044. }
  2045. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2046. blc_event = true;
  2047. }
  2048. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2049. intel_opregion_asle_intr(dev);
  2050. /* With MSI, interrupts are only generated when iir
  2051. * transitions from zero to nonzero. If another bit got
  2052. * set while we were handling the existing iir bits, then
  2053. * we would never get another interrupt.
  2054. *
  2055. * This is fine on non-MSI as well, as if we hit this path
  2056. * we avoid exiting the interrupt handler only to generate
  2057. * another one.
  2058. *
  2059. * Note that for MSI this could cause a stray interrupt report
  2060. * if an interrupt landed in the time between writing IIR and
  2061. * the posting read. This should be rare enough to never
  2062. * trigger the 99% of 100,000 interrupts test for disabling
  2063. * stray interrupts.
  2064. */
  2065. iir = new_iir;
  2066. }
  2067. i915_update_dri1_breadcrumb(dev);
  2068. return ret;
  2069. }
  2070. static void i965_irq_uninstall(struct drm_device * dev)
  2071. {
  2072. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2073. int pipe;
  2074. if (!dev_priv)
  2075. return;
  2076. if (I915_HAS_HOTPLUG(dev)) {
  2077. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2078. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2079. }
  2080. I915_WRITE(HWSTAM, 0xffffffff);
  2081. for_each_pipe(pipe)
  2082. I915_WRITE(PIPESTAT(pipe), 0);
  2083. I915_WRITE(IMR, 0xffffffff);
  2084. I915_WRITE(IER, 0x0);
  2085. for_each_pipe(pipe)
  2086. I915_WRITE(PIPESTAT(pipe),
  2087. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2088. I915_WRITE(IIR, I915_READ(IIR));
  2089. }
  2090. void intel_irq_init(struct drm_device *dev)
  2091. {
  2092. struct drm_i915_private *dev_priv = dev->dev_private;
  2093. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2094. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2095. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2096. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2097. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2098. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2099. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2100. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2101. }
  2102. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2103. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2104. else
  2105. dev->driver->get_vblank_timestamp = NULL;
  2106. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2107. if (IS_VALLEYVIEW(dev)) {
  2108. dev->driver->irq_handler = valleyview_irq_handler;
  2109. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2110. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2111. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2112. dev->driver->enable_vblank = valleyview_enable_vblank;
  2113. dev->driver->disable_vblank = valleyview_disable_vblank;
  2114. } else if (IS_IVYBRIDGE(dev)) {
  2115. /* Share pre & uninstall handlers with ILK/SNB */
  2116. dev->driver->irq_handler = ivybridge_irq_handler;
  2117. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2118. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2119. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2120. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2121. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2122. } else if (IS_HASWELL(dev)) {
  2123. /* Share interrupts handling with IVB */
  2124. dev->driver->irq_handler = ivybridge_irq_handler;
  2125. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2126. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2127. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2128. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2129. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2130. } else if (HAS_PCH_SPLIT(dev)) {
  2131. dev->driver->irq_handler = ironlake_irq_handler;
  2132. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2133. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2134. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2135. dev->driver->enable_vblank = ironlake_enable_vblank;
  2136. dev->driver->disable_vblank = ironlake_disable_vblank;
  2137. } else {
  2138. if (INTEL_INFO(dev)->gen == 2) {
  2139. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2140. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2141. dev->driver->irq_handler = i8xx_irq_handler;
  2142. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2143. } else if (INTEL_INFO(dev)->gen == 3) {
  2144. /* IIR "flip pending" means done if this bit is set */
  2145. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2146. dev->driver->irq_preinstall = i915_irq_preinstall;
  2147. dev->driver->irq_postinstall = i915_irq_postinstall;
  2148. dev->driver->irq_uninstall = i915_irq_uninstall;
  2149. dev->driver->irq_handler = i915_irq_handler;
  2150. } else {
  2151. dev->driver->irq_preinstall = i965_irq_preinstall;
  2152. dev->driver->irq_postinstall = i965_irq_postinstall;
  2153. dev->driver->irq_uninstall = i965_irq_uninstall;
  2154. dev->driver->irq_handler = i965_irq_handler;
  2155. }
  2156. dev->driver->enable_vblank = i915_enable_vblank;
  2157. dev->driver->disable_vblank = i915_disable_vblank;
  2158. }
  2159. }