base.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/if.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/cache.h>
  48. #include <linux/pci.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <net/ieee80211_radiotap.h>
  52. #include <asm/unaligned.h>
  53. #include "base.h"
  54. #include "reg.h"
  55. #include "debug.h"
  56. /* unaligned little endian access */
  57. #define LE_READ_2(_p) (le16_to_cpu(get_unaligned((__le16 *)(_p))))
  58. #define LE_READ_4(_p) (le32_to_cpu(get_unaligned((__le32 *)(_p))))
  59. enum {
  60. ATH_LED_TX,
  61. ATH_LED_RX,
  62. };
  63. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  93. { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
  94. { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
  95. { 0 }
  96. };
  97. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  98. /* Known SREVs */
  99. static struct ath5k_srev_name srev_names[] = {
  100. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  101. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  102. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  103. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  104. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  105. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  106. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  107. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  108. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  109. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  110. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  111. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  112. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  113. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  114. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  115. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  116. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  117. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  118. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  119. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  120. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  121. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  125. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  126. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. /*
  131. * Prototypes - PCI stack related functions
  132. */
  133. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  134. const struct pci_device_id *id);
  135. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  136. #ifdef CONFIG_PM
  137. static int ath5k_pci_suspend(struct pci_dev *pdev,
  138. pm_message_t state);
  139. static int ath5k_pci_resume(struct pci_dev *pdev);
  140. #else
  141. #define ath5k_pci_suspend NULL
  142. #define ath5k_pci_resume NULL
  143. #endif /* CONFIG_PM */
  144. static struct pci_driver ath5k_pci_driver = {
  145. .name = "ath5k_pci",
  146. .id_table = ath5k_pci_id_table,
  147. .probe = ath5k_pci_probe,
  148. .remove = __devexit_p(ath5k_pci_remove),
  149. .suspend = ath5k_pci_suspend,
  150. .resume = ath5k_pci_resume,
  151. };
  152. /*
  153. * Prototypes - MAC 802.11 stack related functions
  154. */
  155. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  156. struct ieee80211_tx_control *ctl);
  157. static int ath5k_reset(struct ieee80211_hw *hw);
  158. static int ath5k_start(struct ieee80211_hw *hw);
  159. static void ath5k_stop(struct ieee80211_hw *hw);
  160. static int ath5k_add_interface(struct ieee80211_hw *hw,
  161. struct ieee80211_if_init_conf *conf);
  162. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  163. struct ieee80211_if_init_conf *conf);
  164. static int ath5k_config(struct ieee80211_hw *hw,
  165. struct ieee80211_conf *conf);
  166. static int ath5k_config_interface(struct ieee80211_hw *hw,
  167. struct ieee80211_vif *vif,
  168. struct ieee80211_if_conf *conf);
  169. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  170. unsigned int changed_flags,
  171. unsigned int *new_flags,
  172. int mc_count, struct dev_mc_list *mclist);
  173. static int ath5k_set_key(struct ieee80211_hw *hw,
  174. enum set_key_cmd cmd,
  175. const u8 *local_addr, const u8 *addr,
  176. struct ieee80211_key_conf *key);
  177. static int ath5k_get_stats(struct ieee80211_hw *hw,
  178. struct ieee80211_low_level_stats *stats);
  179. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  180. struct ieee80211_tx_queue_stats *stats);
  181. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  182. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  183. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  184. struct sk_buff *skb,
  185. struct ieee80211_tx_control *ctl);
  186. static struct ieee80211_ops ath5k_hw_ops = {
  187. .tx = ath5k_tx,
  188. .start = ath5k_start,
  189. .stop = ath5k_stop,
  190. .add_interface = ath5k_add_interface,
  191. .remove_interface = ath5k_remove_interface,
  192. .config = ath5k_config,
  193. .config_interface = ath5k_config_interface,
  194. .configure_filter = ath5k_configure_filter,
  195. .set_key = ath5k_set_key,
  196. .get_stats = ath5k_get_stats,
  197. .conf_tx = NULL,
  198. .get_tx_stats = ath5k_get_tx_stats,
  199. .get_tsf = ath5k_get_tsf,
  200. .reset_tsf = ath5k_reset_tsf,
  201. .beacon_update = ath5k_beacon_update,
  202. };
  203. /*
  204. * Prototypes - Internal functions
  205. */
  206. /* Attach detach */
  207. static int ath5k_attach(struct pci_dev *pdev,
  208. struct ieee80211_hw *hw);
  209. static void ath5k_detach(struct pci_dev *pdev,
  210. struct ieee80211_hw *hw);
  211. /* Channel/mode setup */
  212. static inline short ath5k_ieee2mhz(short chan);
  213. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  214. const struct ath5k_rate_table *rt,
  215. unsigned int max);
  216. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  217. struct ieee80211_channel *channels,
  218. unsigned int mode,
  219. unsigned int max);
  220. static int ath5k_getchannels(struct ieee80211_hw *hw);
  221. static int ath5k_chan_set(struct ath5k_softc *sc,
  222. struct ieee80211_channel *chan);
  223. static void ath5k_setcurmode(struct ath5k_softc *sc,
  224. unsigned int mode);
  225. static void ath5k_mode_setup(struct ath5k_softc *sc);
  226. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  227. /* Descriptor setup */
  228. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  229. struct pci_dev *pdev);
  230. static void ath5k_desc_free(struct ath5k_softc *sc,
  231. struct pci_dev *pdev);
  232. /* Buffers setup */
  233. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  234. struct ath5k_buf *bf);
  235. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  236. struct ath5k_buf *bf,
  237. struct ieee80211_tx_control *ctl);
  238. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  239. struct ath5k_buf *bf)
  240. {
  241. BUG_ON(!bf);
  242. if (!bf->skb)
  243. return;
  244. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  245. PCI_DMA_TODEVICE);
  246. dev_kfree_skb(bf->skb);
  247. bf->skb = NULL;
  248. }
  249. /* Queues setup */
  250. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  251. int qtype, int subtype);
  252. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  253. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  254. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  255. struct ath5k_txq *txq);
  256. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  257. static void ath5k_txq_release(struct ath5k_softc *sc);
  258. /* Rx handling */
  259. static int ath5k_rx_start(struct ath5k_softc *sc);
  260. static void ath5k_rx_stop(struct ath5k_softc *sc);
  261. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  262. struct ath5k_desc *ds,
  263. struct sk_buff *skb,
  264. struct ath5k_rx_status *rs);
  265. static void ath5k_tasklet_rx(unsigned long data);
  266. /* Tx handling */
  267. static void ath5k_tx_processq(struct ath5k_softc *sc,
  268. struct ath5k_txq *txq);
  269. static void ath5k_tasklet_tx(unsigned long data);
  270. /* Beacon handling */
  271. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  272. struct ath5k_buf *bf,
  273. struct ieee80211_tx_control *ctl);
  274. static void ath5k_beacon_send(struct ath5k_softc *sc);
  275. static void ath5k_beacon_config(struct ath5k_softc *sc);
  276. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  277. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  278. {
  279. u64 tsf = ath5k_hw_get_tsf64(ah);
  280. if ((tsf & 0x7fff) < rstamp)
  281. tsf -= 0x8000;
  282. return (tsf & ~0x7fff) | rstamp;
  283. }
  284. /* Interrupt handling */
  285. static int ath5k_init(struct ath5k_softc *sc);
  286. static int ath5k_stop_locked(struct ath5k_softc *sc);
  287. static int ath5k_stop_hw(struct ath5k_softc *sc);
  288. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  289. static void ath5k_tasklet_reset(unsigned long data);
  290. static void ath5k_calibrate(unsigned long data);
  291. /* LED functions */
  292. static void ath5k_led_off(unsigned long data);
  293. static void ath5k_led_blink(struct ath5k_softc *sc,
  294. unsigned int on,
  295. unsigned int off);
  296. static void ath5k_led_event(struct ath5k_softc *sc,
  297. int event);
  298. /*
  299. * Module init/exit functions
  300. */
  301. static int __init
  302. init_ath5k_pci(void)
  303. {
  304. int ret;
  305. ath5k_debug_init();
  306. ret = pci_register_driver(&ath5k_pci_driver);
  307. if (ret) {
  308. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  309. return ret;
  310. }
  311. return 0;
  312. }
  313. static void __exit
  314. exit_ath5k_pci(void)
  315. {
  316. pci_unregister_driver(&ath5k_pci_driver);
  317. ath5k_debug_finish();
  318. }
  319. module_init(init_ath5k_pci);
  320. module_exit(exit_ath5k_pci);
  321. /********************\
  322. * PCI Initialization *
  323. \********************/
  324. static const char *
  325. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  326. {
  327. const char *name = "xxxxx";
  328. unsigned int i;
  329. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  330. if (srev_names[i].sr_type != type)
  331. continue;
  332. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  333. name = srev_names[i].sr_name;
  334. break;
  335. }
  336. }
  337. return name;
  338. }
  339. static int __devinit
  340. ath5k_pci_probe(struct pci_dev *pdev,
  341. const struct pci_device_id *id)
  342. {
  343. void __iomem *mem;
  344. struct ath5k_softc *sc;
  345. struct ieee80211_hw *hw;
  346. int ret;
  347. u8 csz;
  348. ret = pci_enable_device(pdev);
  349. if (ret) {
  350. dev_err(&pdev->dev, "can't enable device\n");
  351. goto err;
  352. }
  353. /* XXX 32-bit addressing only */
  354. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  355. if (ret) {
  356. dev_err(&pdev->dev, "32-bit DMA not available\n");
  357. goto err_dis;
  358. }
  359. /*
  360. * Cache line size is used to size and align various
  361. * structures used to communicate with the hardware.
  362. */
  363. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  364. if (csz == 0) {
  365. /*
  366. * Linux 2.4.18 (at least) writes the cache line size
  367. * register as a 16-bit wide register which is wrong.
  368. * We must have this setup properly for rx buffer
  369. * DMA to work so force a reasonable value here if it
  370. * comes up zero.
  371. */
  372. csz = L1_CACHE_BYTES / sizeof(u32);
  373. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  374. }
  375. /*
  376. * The default setting of latency timer yields poor results,
  377. * set it to the value used by other systems. It may be worth
  378. * tweaking this setting more.
  379. */
  380. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  381. /* Enable bus mastering */
  382. pci_set_master(pdev);
  383. /*
  384. * Disable the RETRY_TIMEOUT register (0x41) to keep
  385. * PCI Tx retries from interfering with C3 CPU state.
  386. */
  387. pci_write_config_byte(pdev, 0x41, 0);
  388. ret = pci_request_region(pdev, 0, "ath5k");
  389. if (ret) {
  390. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  391. goto err_dis;
  392. }
  393. mem = pci_iomap(pdev, 0, 0);
  394. if (!mem) {
  395. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  396. ret = -EIO;
  397. goto err_reg;
  398. }
  399. /*
  400. * Allocate hw (mac80211 main struct)
  401. * and hw->priv (driver private data)
  402. */
  403. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  404. if (hw == NULL) {
  405. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  406. ret = -ENOMEM;
  407. goto err_map;
  408. }
  409. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  410. /* Initialize driver private data */
  411. SET_IEEE80211_DEV(hw, &pdev->dev);
  412. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS;
  413. hw->extra_tx_headroom = 2;
  414. hw->channel_change_time = 5000;
  415. /* these names are misleading */
  416. hw->max_rssi = -110; /* signal in dBm */
  417. hw->max_noise = -110; /* noise in dBm */
  418. hw->max_signal = 100; /* we will provide a percentage based on rssi */
  419. sc = hw->priv;
  420. sc->hw = hw;
  421. sc->pdev = pdev;
  422. ath5k_debug_init_device(sc);
  423. /*
  424. * Mark the device as detached to avoid processing
  425. * interrupts until setup is complete.
  426. */
  427. __set_bit(ATH_STAT_INVALID, sc->status);
  428. sc->iobase = mem; /* So we can unmap it on detach */
  429. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  430. sc->opmode = IEEE80211_IF_TYPE_STA;
  431. mutex_init(&sc->lock);
  432. spin_lock_init(&sc->rxbuflock);
  433. spin_lock_init(&sc->txbuflock);
  434. /* Set private data */
  435. pci_set_drvdata(pdev, hw);
  436. /* Enable msi for devices that support it */
  437. pci_enable_msi(pdev);
  438. /* Setup interrupt handler */
  439. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  440. if (ret) {
  441. ATH5K_ERR(sc, "request_irq failed\n");
  442. goto err_free;
  443. }
  444. /* Initialize device */
  445. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  446. if (IS_ERR(sc->ah)) {
  447. ret = PTR_ERR(sc->ah);
  448. goto err_irq;
  449. }
  450. /* Finish private driver data initialization */
  451. ret = ath5k_attach(pdev, hw);
  452. if (ret)
  453. goto err_ah;
  454. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  455. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  456. sc->ah->ah_mac_srev,
  457. sc->ah->ah_phy_revision);
  458. if (!sc->ah->ah_single_chip) {
  459. /* Single chip radio (!RF5111) */
  460. if (sc->ah->ah_radio_5ghz_revision &&
  461. !sc->ah->ah_radio_2ghz_revision) {
  462. /* No 5GHz support -> report 2GHz radio */
  463. if (!test_bit(AR5K_MODE_11A,
  464. sc->ah->ah_capabilities.cap_mode)) {
  465. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  466. ath5k_chip_name(AR5K_VERSION_RAD,
  467. sc->ah->ah_radio_5ghz_revision),
  468. sc->ah->ah_radio_5ghz_revision);
  469. /* No 2GHz support (5110 and some
  470. * 5Ghz only cards) -> report 5Ghz radio */
  471. } else if (!test_bit(AR5K_MODE_11B,
  472. sc->ah->ah_capabilities.cap_mode)) {
  473. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  474. ath5k_chip_name(AR5K_VERSION_RAD,
  475. sc->ah->ah_radio_5ghz_revision),
  476. sc->ah->ah_radio_5ghz_revision);
  477. /* Multiband radio */
  478. } else {
  479. ATH5K_INFO(sc, "RF%s multiband radio found"
  480. " (0x%x)\n",
  481. ath5k_chip_name(AR5K_VERSION_RAD,
  482. sc->ah->ah_radio_5ghz_revision),
  483. sc->ah->ah_radio_5ghz_revision);
  484. }
  485. }
  486. /* Multi chip radio (RF5111 - RF2111) ->
  487. * report both 2GHz/5GHz radios */
  488. else if (sc->ah->ah_radio_5ghz_revision &&
  489. sc->ah->ah_radio_2ghz_revision){
  490. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  491. ath5k_chip_name(AR5K_VERSION_RAD,
  492. sc->ah->ah_radio_5ghz_revision),
  493. sc->ah->ah_radio_5ghz_revision);
  494. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  495. ath5k_chip_name(AR5K_VERSION_RAD,
  496. sc->ah->ah_radio_2ghz_revision),
  497. sc->ah->ah_radio_2ghz_revision);
  498. }
  499. }
  500. /* ready to process interrupts */
  501. __clear_bit(ATH_STAT_INVALID, sc->status);
  502. return 0;
  503. err_ah:
  504. ath5k_hw_detach(sc->ah);
  505. err_irq:
  506. free_irq(pdev->irq, sc);
  507. err_free:
  508. pci_disable_msi(pdev);
  509. ieee80211_free_hw(hw);
  510. err_map:
  511. pci_iounmap(pdev, mem);
  512. err_reg:
  513. pci_release_region(pdev, 0);
  514. err_dis:
  515. pci_disable_device(pdev);
  516. err:
  517. return ret;
  518. }
  519. static void __devexit
  520. ath5k_pci_remove(struct pci_dev *pdev)
  521. {
  522. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  523. struct ath5k_softc *sc = hw->priv;
  524. ath5k_debug_finish_device(sc);
  525. ath5k_detach(pdev, hw);
  526. ath5k_hw_detach(sc->ah);
  527. free_irq(pdev->irq, sc);
  528. pci_disable_msi(pdev);
  529. pci_iounmap(pdev, sc->iobase);
  530. pci_release_region(pdev, 0);
  531. pci_disable_device(pdev);
  532. ieee80211_free_hw(hw);
  533. }
  534. #ifdef CONFIG_PM
  535. static int
  536. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  537. {
  538. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  539. struct ath5k_softc *sc = hw->priv;
  540. if (test_bit(ATH_STAT_LEDSOFT, sc->status))
  541. ath5k_hw_set_gpio(sc->ah, sc->led_pin, 1);
  542. ath5k_stop_hw(sc);
  543. pci_save_state(pdev);
  544. pci_disable_device(pdev);
  545. pci_set_power_state(pdev, PCI_D3hot);
  546. return 0;
  547. }
  548. static int
  549. ath5k_pci_resume(struct pci_dev *pdev)
  550. {
  551. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  552. struct ath5k_softc *sc = hw->priv;
  553. struct ath5k_hw *ah = sc->ah;
  554. int i, err;
  555. err = pci_set_power_state(pdev, PCI_D0);
  556. if (err)
  557. return err;
  558. err = pci_enable_device(pdev);
  559. if (err)
  560. return err;
  561. pci_restore_state(pdev);
  562. /*
  563. * Suspend/Resume resets the PCI configuration space, so we have to
  564. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  565. * PCI Tx retries from interfering with C3 CPU state
  566. */
  567. pci_write_config_byte(pdev, 0x41, 0);
  568. ath5k_init(sc);
  569. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  570. ath5k_hw_set_gpio_output(ah, sc->led_pin);
  571. ath5k_hw_set_gpio(ah, sc->led_pin, 0);
  572. }
  573. /*
  574. * Reset the key cache since some parts do not
  575. * reset the contents on initial power up or resume.
  576. *
  577. * FIXME: This may need to be revisited when mac80211 becomes
  578. * aware of suspend/resume.
  579. */
  580. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  581. ath5k_hw_reset_key(ah, i);
  582. return 0;
  583. }
  584. #endif /* CONFIG_PM */
  585. /***********************\
  586. * Driver Initialization *
  587. \***********************/
  588. static int
  589. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  590. {
  591. struct ath5k_softc *sc = hw->priv;
  592. struct ath5k_hw *ah = sc->ah;
  593. u8 mac[ETH_ALEN];
  594. unsigned int i;
  595. int ret;
  596. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  597. /*
  598. * Check if the MAC has multi-rate retry support.
  599. * We do this by trying to setup a fake extended
  600. * descriptor. MAC's that don't have support will
  601. * return false w/o doing anything. MAC's that do
  602. * support it will return true w/o doing anything.
  603. */
  604. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  605. if (ret < 0)
  606. goto err;
  607. if (ret > 0)
  608. __set_bit(ATH_STAT_MRRETRY, sc->status);
  609. /*
  610. * Reset the key cache since some parts do not
  611. * reset the contents on initial power up.
  612. */
  613. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  614. ath5k_hw_reset_key(ah, i);
  615. /*
  616. * Collect the channel list. The 802.11 layer
  617. * is resposible for filtering this list based
  618. * on settings like the phy mode and regulatory
  619. * domain restrictions.
  620. */
  621. ret = ath5k_getchannels(hw);
  622. if (ret) {
  623. ATH5K_ERR(sc, "can't get channels\n");
  624. goto err;
  625. }
  626. /* Set *_rates so we can map hw rate index */
  627. ath5k_set_total_hw_rates(sc);
  628. /* NB: setup here so ath5k_rate_update is happy */
  629. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  630. ath5k_setcurmode(sc, AR5K_MODE_11A);
  631. else
  632. ath5k_setcurmode(sc, AR5K_MODE_11B);
  633. /*
  634. * Allocate tx+rx descriptors and populate the lists.
  635. */
  636. ret = ath5k_desc_alloc(sc, pdev);
  637. if (ret) {
  638. ATH5K_ERR(sc, "can't allocate descriptors\n");
  639. goto err;
  640. }
  641. /*
  642. * Allocate hardware transmit queues: one queue for
  643. * beacon frames and one data queue for each QoS
  644. * priority. Note that hw functions handle reseting
  645. * these queues at the needed time.
  646. */
  647. ret = ath5k_beaconq_setup(ah);
  648. if (ret < 0) {
  649. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  650. goto err_desc;
  651. }
  652. sc->bhalq = ret;
  653. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  654. if (IS_ERR(sc->txq)) {
  655. ATH5K_ERR(sc, "can't setup xmit queue\n");
  656. ret = PTR_ERR(sc->txq);
  657. goto err_bhal;
  658. }
  659. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  660. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  661. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  662. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  663. setup_timer(&sc->led_tim, ath5k_led_off, (unsigned long)sc);
  664. sc->led_on = 0; /* low true */
  665. /*
  666. * Auto-enable soft led processing for IBM cards and for
  667. * 5211 minipci cards.
  668. */
  669. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  670. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  671. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  672. sc->led_pin = 0;
  673. }
  674. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  675. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  676. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  677. sc->led_pin = 0;
  678. }
  679. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  680. ath5k_hw_set_gpio_output(ah, sc->led_pin);
  681. ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
  682. }
  683. ath5k_hw_get_lladdr(ah, mac);
  684. SET_IEEE80211_PERM_ADDR(hw, mac);
  685. /* All MAC address bits matter for ACKs */
  686. memset(sc->bssidmask, 0xff, ETH_ALEN);
  687. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  688. ret = ieee80211_register_hw(hw);
  689. if (ret) {
  690. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  691. goto err_queues;
  692. }
  693. return 0;
  694. err_queues:
  695. ath5k_txq_release(sc);
  696. err_bhal:
  697. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  698. err_desc:
  699. ath5k_desc_free(sc, pdev);
  700. err:
  701. return ret;
  702. }
  703. static void
  704. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  705. {
  706. struct ath5k_softc *sc = hw->priv;
  707. /*
  708. * NB: the order of these is important:
  709. * o call the 802.11 layer before detaching ath5k_hw to
  710. * insure callbacks into the driver to delete global
  711. * key cache entries can be handled
  712. * o reclaim the tx queue data structures after calling
  713. * the 802.11 layer as we'll get called back to reclaim
  714. * node state and potentially want to use them
  715. * o to cleanup the tx queues the hal is called, so detach
  716. * it last
  717. * XXX: ??? detach ath5k_hw ???
  718. * Other than that, it's straightforward...
  719. */
  720. ieee80211_unregister_hw(hw);
  721. ath5k_desc_free(sc, pdev);
  722. ath5k_txq_release(sc);
  723. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  724. /*
  725. * NB: can't reclaim these until after ieee80211_ifdetach
  726. * returns because we'll get called back to reclaim node
  727. * state and potentially want to use them.
  728. */
  729. }
  730. /********************\
  731. * Channel/mode setup *
  732. \********************/
  733. /*
  734. * Convert IEEE channel number to MHz frequency.
  735. */
  736. static inline short
  737. ath5k_ieee2mhz(short chan)
  738. {
  739. if (chan <= 14 || chan >= 27)
  740. return ieee80211chan2mhz(chan);
  741. else
  742. return 2212 + chan * 20;
  743. }
  744. static unsigned int
  745. ath5k_copy_rates(struct ieee80211_rate *rates,
  746. const struct ath5k_rate_table *rt,
  747. unsigned int max)
  748. {
  749. unsigned int i, count;
  750. if (rt == NULL)
  751. return 0;
  752. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  753. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  754. rates[count].hw_value = rt->rates[i].rate_code;
  755. rates[count].flags = rt->rates[i].modulation;
  756. count++;
  757. max--;
  758. }
  759. return count;
  760. }
  761. static unsigned int
  762. ath5k_copy_channels(struct ath5k_hw *ah,
  763. struct ieee80211_channel *channels,
  764. unsigned int mode,
  765. unsigned int max)
  766. {
  767. unsigned int i, count, size, chfreq, freq, ch;
  768. if (!test_bit(mode, ah->ah_modes))
  769. return 0;
  770. switch (mode) {
  771. case AR5K_MODE_11A:
  772. case AR5K_MODE_11A_TURBO:
  773. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  774. size = 220 ;
  775. chfreq = CHANNEL_5GHZ;
  776. break;
  777. case AR5K_MODE_11B:
  778. case AR5K_MODE_11G:
  779. case AR5K_MODE_11G_TURBO:
  780. size = 26;
  781. chfreq = CHANNEL_2GHZ;
  782. break;
  783. default:
  784. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  785. return 0;
  786. }
  787. for (i = 0, count = 0; i < size && max > 0; i++) {
  788. ch = i + 1 ;
  789. freq = ath5k_ieee2mhz(ch);
  790. /* Check if channel is supported by the chipset */
  791. if (!ath5k_channel_ok(ah, freq, chfreq))
  792. continue;
  793. /* Write channel info and increment counter */
  794. channels[count].center_freq = freq;
  795. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  796. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  797. switch (mode) {
  798. case AR5K_MODE_11A:
  799. case AR5K_MODE_11G:
  800. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  801. break;
  802. case AR5K_MODE_11A_TURBO:
  803. case AR5K_MODE_11G_TURBO:
  804. channels[count].hw_value = chfreq |
  805. CHANNEL_OFDM | CHANNEL_TURBO;
  806. break;
  807. case AR5K_MODE_11B:
  808. channels[count].hw_value = CHANNEL_B;
  809. }
  810. count++;
  811. max--;
  812. }
  813. return count;
  814. }
  815. static int
  816. ath5k_getchannels(struct ieee80211_hw *hw)
  817. {
  818. struct ath5k_softc *sc = hw->priv;
  819. struct ath5k_hw *ah = sc->ah;
  820. struct ieee80211_supported_band *sbands = sc->sbands;
  821. const struct ath5k_rate_table *hw_rates;
  822. unsigned int max_r, max_c, count_r, count_c;
  823. int mode2g = AR5K_MODE_11G;
  824. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  825. max_r = ARRAY_SIZE(sc->rates);
  826. max_c = ARRAY_SIZE(sc->channels);
  827. count_r = count_c = 0;
  828. /* 2GHz band */
  829. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  830. mode2g = AR5K_MODE_11B;
  831. if (!test_bit(AR5K_MODE_11B,
  832. sc->ah->ah_capabilities.cap_mode))
  833. mode2g = -1;
  834. }
  835. if (mode2g > 0) {
  836. struct ieee80211_supported_band *sband =
  837. &sbands[IEEE80211_BAND_2GHZ];
  838. sband->bitrates = sc->rates;
  839. sband->channels = sc->channels;
  840. sband->band = IEEE80211_BAND_2GHZ;
  841. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  842. mode2g, max_c);
  843. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  844. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  845. hw_rates, max_r);
  846. count_c = sband->n_channels;
  847. count_r = sband->n_bitrates;
  848. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  849. max_r -= count_r;
  850. max_c -= count_c;
  851. }
  852. /* 5GHz band */
  853. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  854. struct ieee80211_supported_band *sband =
  855. &sbands[IEEE80211_BAND_5GHZ];
  856. sband->bitrates = &sc->rates[count_r];
  857. sband->channels = &sc->channels[count_c];
  858. sband->band = IEEE80211_BAND_5GHZ;
  859. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  860. AR5K_MODE_11A, max_c);
  861. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  862. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  863. hw_rates, max_r);
  864. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  865. }
  866. ath5k_debug_dump_bands(sc);
  867. return 0;
  868. }
  869. /*
  870. * Set/change channels. If the channel is really being changed,
  871. * it's done by reseting the chip. To accomplish this we must
  872. * first cleanup any pending DMA, then restart stuff after a la
  873. * ath5k_init.
  874. */
  875. static int
  876. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  877. {
  878. struct ath5k_hw *ah = sc->ah;
  879. int ret;
  880. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  881. sc->curchan->center_freq, chan->center_freq);
  882. if (chan->center_freq != sc->curchan->center_freq ||
  883. chan->hw_value != sc->curchan->hw_value) {
  884. sc->curchan = chan;
  885. sc->curband = &sc->sbands[chan->band];
  886. /*
  887. * To switch channels clear any pending DMA operations;
  888. * wait long enough for the RX fifo to drain, reset the
  889. * hardware at the new frequency, and then re-enable
  890. * the relevant bits of the h/w.
  891. */
  892. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  893. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  894. ath5k_rx_stop(sc); /* turn off frame recv */
  895. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  896. if (ret) {
  897. ATH5K_ERR(sc, "%s: unable to reset channel "
  898. "(%u Mhz)\n", __func__, chan->center_freq);
  899. return ret;
  900. }
  901. ath5k_hw_set_txpower_limit(sc->ah, 0);
  902. /*
  903. * Re-enable rx framework.
  904. */
  905. ret = ath5k_rx_start(sc);
  906. if (ret) {
  907. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  908. __func__);
  909. return ret;
  910. }
  911. /*
  912. * Change channels and update the h/w rate map
  913. * if we're switching; e.g. 11a to 11b/g.
  914. *
  915. * XXX needed?
  916. */
  917. /* ath5k_chan_change(sc, chan); */
  918. ath5k_beacon_config(sc);
  919. /*
  920. * Re-enable interrupts.
  921. */
  922. ath5k_hw_set_intr(ah, sc->imask);
  923. }
  924. return 0;
  925. }
  926. /*
  927. * TODO: CLEAN THIS !!!
  928. */
  929. static void
  930. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  931. {
  932. if (unlikely(test_bit(ATH_STAT_LEDSOFT, sc->status))) {
  933. /* from Atheros NDIS driver, w/ permission */
  934. static const struct {
  935. u16 rate; /* tx/rx 802.11 rate */
  936. u16 timeOn; /* LED on time (ms) */
  937. u16 timeOff; /* LED off time (ms) */
  938. } blinkrates[] = {
  939. { 108, 40, 10 },
  940. { 96, 44, 11 },
  941. { 72, 50, 13 },
  942. { 48, 57, 14 },
  943. { 36, 67, 16 },
  944. { 24, 80, 20 },
  945. { 22, 100, 25 },
  946. { 18, 133, 34 },
  947. { 12, 160, 40 },
  948. { 10, 200, 50 },
  949. { 6, 240, 58 },
  950. { 4, 267, 66 },
  951. { 2, 400, 100 },
  952. { 0, 500, 130 }
  953. };
  954. const struct ath5k_rate_table *rt =
  955. ath5k_hw_get_rate_table(sc->ah, mode);
  956. unsigned int i, j;
  957. BUG_ON(rt == NULL);
  958. memset(sc->hwmap, 0, sizeof(sc->hwmap));
  959. for (i = 0; i < 32; i++) {
  960. u8 ix = rt->rate_code_to_index[i];
  961. if (ix == 0xff) {
  962. sc->hwmap[i].ledon = msecs_to_jiffies(500);
  963. sc->hwmap[i].ledoff = msecs_to_jiffies(130);
  964. continue;
  965. }
  966. sc->hwmap[i].txflags = IEEE80211_RADIOTAP_F_DATAPAD;
  967. /* receive frames include FCS */
  968. sc->hwmap[i].rxflags = sc->hwmap[i].txflags |
  969. IEEE80211_RADIOTAP_F_FCS;
  970. /* setup blink rate table to avoid per-packet lookup */
  971. for (j = 0; j < ARRAY_SIZE(blinkrates) - 1; j++)
  972. if (blinkrates[j].rate == /* XXX why 7f? */
  973. (rt->rates[ix].dot11_rate&0x7f))
  974. break;
  975. sc->hwmap[i].ledon = msecs_to_jiffies(blinkrates[j].
  976. timeOn);
  977. sc->hwmap[i].ledoff = msecs_to_jiffies(blinkrates[j].
  978. timeOff);
  979. }
  980. }
  981. sc->curmode = mode;
  982. if (mode == AR5K_MODE_11A) {
  983. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  984. } else {
  985. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  986. }
  987. }
  988. static void
  989. ath5k_mode_setup(struct ath5k_softc *sc)
  990. {
  991. struct ath5k_hw *ah = sc->ah;
  992. u32 rfilt;
  993. /* configure rx filter */
  994. rfilt = sc->filter_flags;
  995. ath5k_hw_set_rx_filter(ah, rfilt);
  996. if (ath5k_hw_hasbssidmask(ah))
  997. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  998. /* configure operational mode */
  999. ath5k_hw_set_opmode(ah);
  1000. ath5k_hw_set_mcast_filter(ah, 0, 0);
  1001. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  1002. }
  1003. /*
  1004. * Match the hw provided rate index (through descriptors)
  1005. * to an index for sc->curband->bitrates, so it can be used
  1006. * by the stack.
  1007. *
  1008. * This one is a little bit tricky but i think i'm right
  1009. * about this...
  1010. *
  1011. * We have 4 rate tables in the following order:
  1012. * XR (4 rates)
  1013. * 802.11a (8 rates)
  1014. * 802.11b (4 rates)
  1015. * 802.11g (12 rates)
  1016. * that make the hw rate table.
  1017. *
  1018. * Lets take a 5211 for example that supports a and b modes only.
  1019. * First comes the 802.11a table and then 802.11b (total 12 rates).
  1020. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  1021. * if it returns 2 it points to the second 802.11a rate etc.
  1022. *
  1023. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  1024. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  1025. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  1026. */
  1027. static void
  1028. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  1029. struct ath5k_hw *ah = sc->ah;
  1030. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  1031. sc->a_rates = 8;
  1032. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  1033. sc->b_rates = 4;
  1034. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  1035. sc->g_rates = 12;
  1036. /* XXX: Need to see what what happens when
  1037. xr disable bits in eeprom are set */
  1038. if (ah->ah_version >= AR5K_AR5212)
  1039. sc->xr_rates = 4;
  1040. }
  1041. static inline int
  1042. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  1043. int mac80211_rix;
  1044. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  1045. /* We setup a g ratetable for both b/g modes */
  1046. mac80211_rix =
  1047. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  1048. } else {
  1049. mac80211_rix = hw_rix - sc->xr_rates;
  1050. }
  1051. /* Something went wrong, fallback to basic rate for this band */
  1052. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  1053. (mac80211_rix <= 0 ))
  1054. mac80211_rix = 1;
  1055. return mac80211_rix;
  1056. }
  1057. /***************\
  1058. * Buffers setup *
  1059. \***************/
  1060. static int
  1061. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1062. {
  1063. struct ath5k_hw *ah = sc->ah;
  1064. struct sk_buff *skb = bf->skb;
  1065. struct ath5k_desc *ds;
  1066. if (likely(skb == NULL)) {
  1067. unsigned int off;
  1068. /*
  1069. * Allocate buffer with headroom_needed space for the
  1070. * fake physical layer header at the start.
  1071. */
  1072. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1073. if (unlikely(skb == NULL)) {
  1074. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1075. sc->rxbufsize + sc->cachelsz - 1);
  1076. return -ENOMEM;
  1077. }
  1078. /*
  1079. * Cache-line-align. This is important (for the
  1080. * 5210 at least) as not doing so causes bogus data
  1081. * in rx'd frames.
  1082. */
  1083. off = ((unsigned long)skb->data) % sc->cachelsz;
  1084. if (off != 0)
  1085. skb_reserve(skb, sc->cachelsz - off);
  1086. bf->skb = skb;
  1087. bf->skbaddr = pci_map_single(sc->pdev,
  1088. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1089. if (unlikely(pci_dma_mapping_error(bf->skbaddr))) {
  1090. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1091. dev_kfree_skb(skb);
  1092. bf->skb = NULL;
  1093. return -ENOMEM;
  1094. }
  1095. }
  1096. /*
  1097. * Setup descriptors. For receive we always terminate
  1098. * the descriptor list with a self-linked entry so we'll
  1099. * not get overrun under high load (as can happen with a
  1100. * 5212 when ANI processing enables PHY error frames).
  1101. *
  1102. * To insure the last descriptor is self-linked we create
  1103. * each descriptor as self-linked and add it to the end. As
  1104. * each additional descriptor is added the previous self-linked
  1105. * entry is ``fixed'' naturally. This should be safe even
  1106. * if DMA is happening. When processing RX interrupts we
  1107. * never remove/process the last, self-linked, entry on the
  1108. * descriptor list. This insures the hardware always has
  1109. * someplace to write a new frame.
  1110. */
  1111. ds = bf->desc;
  1112. ds->ds_link = bf->daddr; /* link to self */
  1113. ds->ds_data = bf->skbaddr;
  1114. ath5k_hw_setup_rx_desc(ah, ds,
  1115. skb_tailroom(skb), /* buffer size */
  1116. 0);
  1117. if (sc->rxlink != NULL)
  1118. *sc->rxlink = bf->daddr;
  1119. sc->rxlink = &ds->ds_link;
  1120. return 0;
  1121. }
  1122. static int
  1123. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1124. struct ieee80211_tx_control *ctl)
  1125. {
  1126. struct ath5k_hw *ah = sc->ah;
  1127. struct ath5k_txq *txq = sc->txq;
  1128. struct ath5k_desc *ds = bf->desc;
  1129. struct sk_buff *skb = bf->skb;
  1130. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1131. int ret;
  1132. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1133. bf->ctl = *ctl;
  1134. /* XXX endianness */
  1135. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1136. PCI_DMA_TODEVICE);
  1137. if (ctl->flags & IEEE80211_TXCTL_NO_ACK)
  1138. flags |= AR5K_TXDESC_NOACK;
  1139. pktlen = skb->len;
  1140. if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT)) {
  1141. keyidx = ctl->key_idx;
  1142. pktlen += ctl->icv_len;
  1143. }
  1144. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1145. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1146. (sc->power_level * 2), ctl->tx_rate->hw_value,
  1147. ctl->retry_limit, keyidx, 0, flags, 0, 0);
  1148. if (ret)
  1149. goto err_unmap;
  1150. ds->ds_link = 0;
  1151. ds->ds_data = bf->skbaddr;
  1152. spin_lock_bh(&txq->lock);
  1153. list_add_tail(&bf->list, &txq->q);
  1154. sc->tx_stats.data[txq->qnum].len++;
  1155. if (txq->link == NULL) /* is this first packet? */
  1156. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1157. else /* no, so only link it */
  1158. *txq->link = bf->daddr;
  1159. txq->link = &ds->ds_link;
  1160. ath5k_hw_tx_start(ah, txq->qnum);
  1161. spin_unlock_bh(&txq->lock);
  1162. return 0;
  1163. err_unmap:
  1164. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1165. return ret;
  1166. }
  1167. /*******************\
  1168. * Descriptors setup *
  1169. \*******************/
  1170. static int
  1171. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1172. {
  1173. struct ath5k_desc *ds;
  1174. struct ath5k_buf *bf;
  1175. dma_addr_t da;
  1176. unsigned int i;
  1177. int ret;
  1178. /* allocate descriptors */
  1179. sc->desc_len = sizeof(struct ath5k_desc) *
  1180. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1181. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1182. if (sc->desc == NULL) {
  1183. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1184. ret = -ENOMEM;
  1185. goto err;
  1186. }
  1187. ds = sc->desc;
  1188. da = sc->desc_daddr;
  1189. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1190. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1191. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1192. sizeof(struct ath5k_buf), GFP_KERNEL);
  1193. if (bf == NULL) {
  1194. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1195. ret = -ENOMEM;
  1196. goto err_free;
  1197. }
  1198. sc->bufptr = bf;
  1199. INIT_LIST_HEAD(&sc->rxbuf);
  1200. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1201. bf->desc = ds;
  1202. bf->daddr = da;
  1203. list_add_tail(&bf->list, &sc->rxbuf);
  1204. }
  1205. INIT_LIST_HEAD(&sc->txbuf);
  1206. sc->txbuf_len = ATH_TXBUF;
  1207. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1208. da += sizeof(*ds)) {
  1209. bf->desc = ds;
  1210. bf->daddr = da;
  1211. list_add_tail(&bf->list, &sc->txbuf);
  1212. }
  1213. /* beacon buffer */
  1214. bf->desc = ds;
  1215. bf->daddr = da;
  1216. sc->bbuf = bf;
  1217. return 0;
  1218. err_free:
  1219. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1220. err:
  1221. sc->desc = NULL;
  1222. return ret;
  1223. }
  1224. static void
  1225. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1226. {
  1227. struct ath5k_buf *bf;
  1228. ath5k_txbuf_free(sc, sc->bbuf);
  1229. list_for_each_entry(bf, &sc->txbuf, list)
  1230. ath5k_txbuf_free(sc, bf);
  1231. list_for_each_entry(bf, &sc->rxbuf, list)
  1232. ath5k_txbuf_free(sc, bf);
  1233. /* Free memory associated with all descriptors */
  1234. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1235. kfree(sc->bufptr);
  1236. sc->bufptr = NULL;
  1237. }
  1238. /**************\
  1239. * Queues setup *
  1240. \**************/
  1241. static struct ath5k_txq *
  1242. ath5k_txq_setup(struct ath5k_softc *sc,
  1243. int qtype, int subtype)
  1244. {
  1245. struct ath5k_hw *ah = sc->ah;
  1246. struct ath5k_txq *txq;
  1247. struct ath5k_txq_info qi = {
  1248. .tqi_subtype = subtype,
  1249. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1250. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1251. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1252. };
  1253. int qnum;
  1254. /*
  1255. * Enable interrupts only for EOL and DESC conditions.
  1256. * We mark tx descriptors to receive a DESC interrupt
  1257. * when a tx queue gets deep; otherwise waiting for the
  1258. * EOL to reap descriptors. Note that this is done to
  1259. * reduce interrupt load and this only defers reaping
  1260. * descriptors, never transmitting frames. Aside from
  1261. * reducing interrupts this also permits more concurrency.
  1262. * The only potential downside is if the tx queue backs
  1263. * up in which case the top half of the kernel may backup
  1264. * due to a lack of tx descriptors.
  1265. */
  1266. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1267. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1268. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1269. if (qnum < 0) {
  1270. /*
  1271. * NB: don't print a message, this happens
  1272. * normally on parts with too few tx queues
  1273. */
  1274. return ERR_PTR(qnum);
  1275. }
  1276. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1277. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1278. qnum, ARRAY_SIZE(sc->txqs));
  1279. ath5k_hw_release_tx_queue(ah, qnum);
  1280. return ERR_PTR(-EINVAL);
  1281. }
  1282. txq = &sc->txqs[qnum];
  1283. if (!txq->setup) {
  1284. txq->qnum = qnum;
  1285. txq->link = NULL;
  1286. INIT_LIST_HEAD(&txq->q);
  1287. spin_lock_init(&txq->lock);
  1288. txq->setup = true;
  1289. }
  1290. return &sc->txqs[qnum];
  1291. }
  1292. static int
  1293. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1294. {
  1295. struct ath5k_txq_info qi = {
  1296. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1297. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1298. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1299. /* NB: for dynamic turbo, don't enable any other interrupts */
  1300. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1301. };
  1302. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1303. }
  1304. static int
  1305. ath5k_beaconq_config(struct ath5k_softc *sc)
  1306. {
  1307. struct ath5k_hw *ah = sc->ah;
  1308. struct ath5k_txq_info qi;
  1309. int ret;
  1310. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1311. if (ret)
  1312. return ret;
  1313. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1314. /*
  1315. * Always burst out beacon and CAB traffic
  1316. * (aifs = cwmin = cwmax = 0)
  1317. */
  1318. qi.tqi_aifs = 0;
  1319. qi.tqi_cw_min = 0;
  1320. qi.tqi_cw_max = 0;
  1321. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1322. /*
  1323. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1324. */
  1325. qi.tqi_aifs = 0;
  1326. qi.tqi_cw_min = 0;
  1327. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1328. }
  1329. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1330. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1331. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1332. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1333. if (ret) {
  1334. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1335. "hardware queue!\n", __func__);
  1336. return ret;
  1337. }
  1338. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1339. }
  1340. static void
  1341. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1342. {
  1343. struct ath5k_buf *bf, *bf0;
  1344. /*
  1345. * NB: this assumes output has been stopped and
  1346. * we do not need to block ath5k_tx_tasklet
  1347. */
  1348. spin_lock_bh(&txq->lock);
  1349. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1350. ath5k_debug_printtxbuf(sc, bf);
  1351. ath5k_txbuf_free(sc, bf);
  1352. spin_lock_bh(&sc->txbuflock);
  1353. sc->tx_stats.data[txq->qnum].len--;
  1354. list_move_tail(&bf->list, &sc->txbuf);
  1355. sc->txbuf_len++;
  1356. spin_unlock_bh(&sc->txbuflock);
  1357. }
  1358. txq->link = NULL;
  1359. spin_unlock_bh(&txq->lock);
  1360. }
  1361. /*
  1362. * Drain the transmit queues and reclaim resources.
  1363. */
  1364. static void
  1365. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1366. {
  1367. struct ath5k_hw *ah = sc->ah;
  1368. unsigned int i;
  1369. /* XXX return value */
  1370. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1371. /* don't touch the hardware if marked invalid */
  1372. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1373. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1374. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1375. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1376. if (sc->txqs[i].setup) {
  1377. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1378. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1379. "link %p\n",
  1380. sc->txqs[i].qnum,
  1381. ath5k_hw_get_tx_buf(ah,
  1382. sc->txqs[i].qnum),
  1383. sc->txqs[i].link);
  1384. }
  1385. }
  1386. ieee80211_start_queues(sc->hw); /* XXX move to callers */
  1387. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1388. if (sc->txqs[i].setup)
  1389. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1390. }
  1391. static void
  1392. ath5k_txq_release(struct ath5k_softc *sc)
  1393. {
  1394. struct ath5k_txq *txq = sc->txqs;
  1395. unsigned int i;
  1396. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1397. if (txq->setup) {
  1398. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1399. txq->setup = false;
  1400. }
  1401. }
  1402. /*************\
  1403. * RX Handling *
  1404. \*************/
  1405. /*
  1406. * Enable the receive h/w following a reset.
  1407. */
  1408. static int
  1409. ath5k_rx_start(struct ath5k_softc *sc)
  1410. {
  1411. struct ath5k_hw *ah = sc->ah;
  1412. struct ath5k_buf *bf;
  1413. int ret;
  1414. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1415. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1416. sc->cachelsz, sc->rxbufsize);
  1417. sc->rxlink = NULL;
  1418. spin_lock_bh(&sc->rxbuflock);
  1419. list_for_each_entry(bf, &sc->rxbuf, list) {
  1420. ret = ath5k_rxbuf_setup(sc, bf);
  1421. if (ret != 0) {
  1422. spin_unlock_bh(&sc->rxbuflock);
  1423. goto err;
  1424. }
  1425. }
  1426. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1427. spin_unlock_bh(&sc->rxbuflock);
  1428. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1429. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1430. ath5k_mode_setup(sc); /* set filters, etc. */
  1431. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1432. return 0;
  1433. err:
  1434. return ret;
  1435. }
  1436. /*
  1437. * Disable the receive h/w in preparation for a reset.
  1438. */
  1439. static void
  1440. ath5k_rx_stop(struct ath5k_softc *sc)
  1441. {
  1442. struct ath5k_hw *ah = sc->ah;
  1443. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1444. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1445. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1446. mdelay(3); /* 3ms is long enough for 1 frame */
  1447. ath5k_debug_printrxbuffs(sc, ah);
  1448. sc->rxlink = NULL; /* just in case */
  1449. }
  1450. static unsigned int
  1451. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1452. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1453. {
  1454. struct ieee80211_hdr *hdr = (void *)skb->data;
  1455. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1456. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1457. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1458. return RX_FLAG_DECRYPTED;
  1459. /* Apparently when a default key is used to decrypt the packet
  1460. the hw does not set the index used to decrypt. In such cases
  1461. get the index from the packet. */
  1462. if ((le16_to_cpu(hdr->frame_control) & IEEE80211_FCTL_PROTECTED) &&
  1463. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1464. skb->len >= hlen + 4) {
  1465. keyix = skb->data[hlen + 3] >> 6;
  1466. if (test_bit(keyix, sc->keymap))
  1467. return RX_FLAG_DECRYPTED;
  1468. }
  1469. return 0;
  1470. }
  1471. static void
  1472. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1473. struct ieee80211_rx_status *rxs)
  1474. {
  1475. u64 tsf, bc_tstamp;
  1476. u32 hw_tu;
  1477. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1478. if ((le16_to_cpu(mgmt->frame_control) & IEEE80211_FCTL_FTYPE) ==
  1479. IEEE80211_FTYPE_MGMT &&
  1480. (le16_to_cpu(mgmt->frame_control) & IEEE80211_FCTL_STYPE) ==
  1481. IEEE80211_STYPE_BEACON &&
  1482. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1483. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1484. /*
  1485. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1486. * have updated the local TSF. We have to work around various
  1487. * hardware bugs, though...
  1488. */
  1489. tsf = ath5k_hw_get_tsf64(sc->ah);
  1490. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1491. hw_tu = TSF_TO_TU(tsf);
  1492. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1493. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1494. bc_tstamp, rxs->mactime,
  1495. (rxs->mactime - bc_tstamp), tsf);
  1496. /*
  1497. * Sometimes the HW will give us a wrong tstamp in the rx
  1498. * status, causing the timestamp extension to go wrong.
  1499. * (This seems to happen especially with beacon frames bigger
  1500. * than 78 byte (incl. FCS))
  1501. * But we know that the receive timestamp must be later than the
  1502. * timestamp of the beacon since HW must have synced to that.
  1503. *
  1504. * NOTE: here we assume mactime to be after the frame was
  1505. * received, not like mac80211 which defines it at the start.
  1506. */
  1507. if (bc_tstamp > rxs->mactime) {
  1508. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1509. "fixing mactime from %llx to %llx\n",
  1510. rxs->mactime, tsf);
  1511. rxs->mactime = tsf;
  1512. }
  1513. /*
  1514. * Local TSF might have moved higher than our beacon timers,
  1515. * in that case we have to update them to continue sending
  1516. * beacons. This also takes care of synchronizing beacon sending
  1517. * times with other stations.
  1518. */
  1519. if (hw_tu >= sc->nexttbtt)
  1520. ath5k_beacon_update_timers(sc, bc_tstamp);
  1521. }
  1522. }
  1523. static void
  1524. ath5k_tasklet_rx(unsigned long data)
  1525. {
  1526. struct ieee80211_rx_status rxs = {};
  1527. struct ath5k_rx_status rs = {};
  1528. struct sk_buff *skb;
  1529. struct ath5k_softc *sc = (void *)data;
  1530. struct ath5k_buf *bf;
  1531. struct ath5k_desc *ds;
  1532. int ret;
  1533. int hdrlen;
  1534. int pad;
  1535. spin_lock(&sc->rxbuflock);
  1536. do {
  1537. if (unlikely(list_empty(&sc->rxbuf))) {
  1538. ATH5K_WARN(sc, "empty rx buf pool\n");
  1539. break;
  1540. }
  1541. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1542. BUG_ON(bf->skb == NULL);
  1543. skb = bf->skb;
  1544. ds = bf->desc;
  1545. /* TODO only one segment */
  1546. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1547. sc->desc_len, PCI_DMA_FROMDEVICE);
  1548. if (unlikely(ds->ds_link == bf->daddr)) /* this is the end */
  1549. break;
  1550. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1551. if (unlikely(ret == -EINPROGRESS))
  1552. break;
  1553. else if (unlikely(ret)) {
  1554. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1555. spin_unlock(&sc->rxbuflock);
  1556. return;
  1557. }
  1558. if (unlikely(rs.rs_more)) {
  1559. ATH5K_WARN(sc, "unsupported jumbo\n");
  1560. goto next;
  1561. }
  1562. if (unlikely(rs.rs_status)) {
  1563. if (rs.rs_status & AR5K_RXERR_PHY)
  1564. goto next;
  1565. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1566. /*
  1567. * Decrypt error. If the error occurred
  1568. * because there was no hardware key, then
  1569. * let the frame through so the upper layers
  1570. * can process it. This is necessary for 5210
  1571. * parts which have no way to setup a ``clear''
  1572. * key cache entry.
  1573. *
  1574. * XXX do key cache faulting
  1575. */
  1576. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1577. !(rs.rs_status & AR5K_RXERR_CRC))
  1578. goto accept;
  1579. }
  1580. if (rs.rs_status & AR5K_RXERR_MIC) {
  1581. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1582. goto accept;
  1583. }
  1584. /* let crypto-error packets fall through in MNTR */
  1585. if ((rs.rs_status &
  1586. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1587. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1588. goto next;
  1589. }
  1590. accept:
  1591. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr,
  1592. rs.rs_datalen, PCI_DMA_FROMDEVICE);
  1593. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1594. PCI_DMA_FROMDEVICE);
  1595. bf->skb = NULL;
  1596. skb_put(skb, rs.rs_datalen);
  1597. /*
  1598. * the hardware adds a padding to 4 byte boundaries between
  1599. * the header and the payload data if the header length is
  1600. * not multiples of 4 - remove it
  1601. */
  1602. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1603. if (hdrlen & 3) {
  1604. pad = hdrlen % 4;
  1605. memmove(skb->data + pad, skb->data, hdrlen);
  1606. skb_pull(skb, pad);
  1607. }
  1608. /*
  1609. * always extend the mac timestamp, since this information is
  1610. * also needed for proper IBSS merging.
  1611. *
  1612. * XXX: it might be too late to do it here, since rs_tstamp is
  1613. * 15bit only. that means TSF extension has to be done within
  1614. * 32768usec (about 32ms). it might be necessary to move this to
  1615. * the interrupt handler, like it is done in madwifi.
  1616. *
  1617. * Unfortunately we don't know when the hardware takes the rx
  1618. * timestamp (beginning of phy frame, data frame, end of rx?).
  1619. * The only thing we know is that it is hardware specific...
  1620. * On AR5213 it seems the rx timestamp is at the end of the
  1621. * frame, but i'm not sure.
  1622. *
  1623. * NOTE: mac80211 defines mactime at the beginning of the first
  1624. * data symbol. Since we don't have any time references it's
  1625. * impossible to comply to that. This affects IBSS merge only
  1626. * right now, so it's not too bad...
  1627. */
  1628. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1629. rxs.flag |= RX_FLAG_TSFT;
  1630. rxs.freq = sc->curchan->center_freq;
  1631. rxs.band = sc->curband->band;
  1632. /*
  1633. * signal quality:
  1634. * the names here are misleading and the usage of these
  1635. * values by iwconfig makes it even worse
  1636. */
  1637. /* noise floor in dBm, from the last noise calibration */
  1638. rxs.noise = sc->ah->ah_noise_floor;
  1639. /* signal level in dBm */
  1640. rxs.ssi = rxs.noise + rs.rs_rssi;
  1641. /*
  1642. * "signal" is actually displayed as Link Quality by iwconfig
  1643. * we provide a percentage based on rssi (assuming max rssi 64)
  1644. */
  1645. rxs.signal = rs.rs_rssi * 100 / 64;
  1646. rxs.antenna = rs.rs_antenna;
  1647. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1648. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1649. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1650. /* check beacons in IBSS mode */
  1651. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1652. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1653. __ieee80211_rx(sc->hw, skb, &rxs);
  1654. sc->led_rxrate = rs.rs_rate;
  1655. ath5k_led_event(sc, ATH_LED_RX);
  1656. next:
  1657. list_move_tail(&bf->list, &sc->rxbuf);
  1658. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1659. spin_unlock(&sc->rxbuflock);
  1660. }
  1661. /*************\
  1662. * TX Handling *
  1663. \*************/
  1664. static void
  1665. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1666. {
  1667. struct ieee80211_tx_status txs = {};
  1668. struct ath5k_tx_status ts = {};
  1669. struct ath5k_buf *bf, *bf0;
  1670. struct ath5k_desc *ds;
  1671. struct sk_buff *skb;
  1672. int ret;
  1673. spin_lock(&txq->lock);
  1674. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1675. ds = bf->desc;
  1676. /* TODO only one segment */
  1677. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1678. sc->desc_len, PCI_DMA_FROMDEVICE);
  1679. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1680. if (unlikely(ret == -EINPROGRESS))
  1681. break;
  1682. else if (unlikely(ret)) {
  1683. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1684. ret, txq->qnum);
  1685. break;
  1686. }
  1687. skb = bf->skb;
  1688. bf->skb = NULL;
  1689. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1690. PCI_DMA_TODEVICE);
  1691. txs.control = bf->ctl;
  1692. txs.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1693. if (unlikely(ts.ts_status)) {
  1694. sc->ll_stats.dot11ACKFailureCount++;
  1695. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1696. txs.excessive_retries = 1;
  1697. else if (ts.ts_status & AR5K_TXERR_FILT)
  1698. txs.flags |= IEEE80211_TX_STATUS_TX_FILTERED;
  1699. } else {
  1700. txs.flags |= IEEE80211_TX_STATUS_ACK;
  1701. txs.ack_signal = ts.ts_rssi;
  1702. }
  1703. ieee80211_tx_status(sc->hw, skb, &txs);
  1704. sc->tx_stats.data[txq->qnum].count++;
  1705. spin_lock(&sc->txbuflock);
  1706. sc->tx_stats.data[txq->qnum].len--;
  1707. list_move_tail(&bf->list, &sc->txbuf);
  1708. sc->txbuf_len++;
  1709. spin_unlock(&sc->txbuflock);
  1710. }
  1711. if (likely(list_empty(&txq->q)))
  1712. txq->link = NULL;
  1713. spin_unlock(&txq->lock);
  1714. if (sc->txbuf_len > ATH_TXBUF / 5)
  1715. ieee80211_wake_queues(sc->hw);
  1716. }
  1717. static void
  1718. ath5k_tasklet_tx(unsigned long data)
  1719. {
  1720. struct ath5k_softc *sc = (void *)data;
  1721. ath5k_tx_processq(sc, sc->txq);
  1722. ath5k_led_event(sc, ATH_LED_TX);
  1723. }
  1724. /*****************\
  1725. * Beacon handling *
  1726. \*****************/
  1727. /*
  1728. * Setup the beacon frame for transmit.
  1729. */
  1730. static int
  1731. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1732. struct ieee80211_tx_control *ctl)
  1733. {
  1734. struct sk_buff *skb = bf->skb;
  1735. struct ath5k_hw *ah = sc->ah;
  1736. struct ath5k_desc *ds;
  1737. int ret, antenna = 0;
  1738. u32 flags;
  1739. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1740. PCI_DMA_TODEVICE);
  1741. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1742. "skbaddr %llx\n", skb, skb->data, skb->len,
  1743. (unsigned long long)bf->skbaddr);
  1744. if (pci_dma_mapping_error(bf->skbaddr)) {
  1745. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1746. return -EIO;
  1747. }
  1748. ds = bf->desc;
  1749. flags = AR5K_TXDESC_NOACK;
  1750. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1751. ds->ds_link = bf->daddr; /* self-linked */
  1752. flags |= AR5K_TXDESC_VEOL;
  1753. /*
  1754. * Let hardware handle antenna switching if txantenna is not set
  1755. */
  1756. } else {
  1757. ds->ds_link = 0;
  1758. /*
  1759. * Switch antenna every 4 beacons if txantenna is not set
  1760. * XXX assumes two antennas
  1761. */
  1762. if (antenna == 0)
  1763. antenna = sc->bsent & 4 ? 2 : 1;
  1764. }
  1765. ds->ds_data = bf->skbaddr;
  1766. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1767. ieee80211_get_hdrlen_from_skb(skb),
  1768. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1769. ctl->tx_rate->hw_value, 1, AR5K_TXKEYIX_INVALID,
  1770. antenna, flags, 0, 0);
  1771. if (ret)
  1772. goto err_unmap;
  1773. return 0;
  1774. err_unmap:
  1775. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1776. return ret;
  1777. }
  1778. /*
  1779. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1780. * frame contents are done as needed and the slot time is
  1781. * also adjusted based on current state.
  1782. *
  1783. * this is usually called from interrupt context (ath5k_intr())
  1784. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1785. * can be called from a tasklet and user context
  1786. */
  1787. static void
  1788. ath5k_beacon_send(struct ath5k_softc *sc)
  1789. {
  1790. struct ath5k_buf *bf = sc->bbuf;
  1791. struct ath5k_hw *ah = sc->ah;
  1792. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1793. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1794. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1795. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1796. return;
  1797. }
  1798. /*
  1799. * Check if the previous beacon has gone out. If
  1800. * not don't don't try to post another, skip this
  1801. * period and wait for the next. Missed beacons
  1802. * indicate a problem and should not occur. If we
  1803. * miss too many consecutive beacons reset the device.
  1804. */
  1805. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1806. sc->bmisscount++;
  1807. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1808. "missed %u consecutive beacons\n", sc->bmisscount);
  1809. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1810. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1811. "stuck beacon time (%u missed)\n",
  1812. sc->bmisscount);
  1813. tasklet_schedule(&sc->restq);
  1814. }
  1815. return;
  1816. }
  1817. if (unlikely(sc->bmisscount != 0)) {
  1818. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1819. "resume beacon xmit after %u misses\n",
  1820. sc->bmisscount);
  1821. sc->bmisscount = 0;
  1822. }
  1823. /*
  1824. * Stop any current dma and put the new frame on the queue.
  1825. * This should never fail since we check above that no frames
  1826. * are still pending on the queue.
  1827. */
  1828. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1829. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1830. /* NB: hw still stops DMA, so proceed */
  1831. }
  1832. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr, bf->skb->len,
  1833. PCI_DMA_TODEVICE);
  1834. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1835. ath5k_hw_tx_start(ah, sc->bhalq);
  1836. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1837. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1838. sc->bsent++;
  1839. }
  1840. /**
  1841. * ath5k_beacon_update_timers - update beacon timers
  1842. *
  1843. * @sc: struct ath5k_softc pointer we are operating on
  1844. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1845. * beacon timer update based on the current HW TSF.
  1846. *
  1847. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1848. * of a received beacon or the current local hardware TSF and write it to the
  1849. * beacon timer registers.
  1850. *
  1851. * This is called in a variety of situations, e.g. when a beacon is received,
  1852. * when a TSF update has been detected, but also when an new IBSS is created or
  1853. * when we otherwise know we have to update the timers, but we keep it in this
  1854. * function to have it all together in one place.
  1855. */
  1856. static void
  1857. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1858. {
  1859. struct ath5k_hw *ah = sc->ah;
  1860. u32 nexttbtt, intval, hw_tu, bc_tu;
  1861. u64 hw_tsf;
  1862. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1863. if (WARN_ON(!intval))
  1864. return;
  1865. /* beacon TSF converted to TU */
  1866. bc_tu = TSF_TO_TU(bc_tsf);
  1867. /* current TSF converted to TU */
  1868. hw_tsf = ath5k_hw_get_tsf64(ah);
  1869. hw_tu = TSF_TO_TU(hw_tsf);
  1870. #define FUDGE 3
  1871. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1872. if (bc_tsf == -1) {
  1873. /*
  1874. * no beacons received, called internally.
  1875. * just need to refresh timers based on HW TSF.
  1876. */
  1877. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1878. } else if (bc_tsf == 0) {
  1879. /*
  1880. * no beacon received, probably called by ath5k_reset_tsf().
  1881. * reset TSF to start with 0.
  1882. */
  1883. nexttbtt = intval;
  1884. intval |= AR5K_BEACON_RESET_TSF;
  1885. } else if (bc_tsf > hw_tsf) {
  1886. /*
  1887. * beacon received, SW merge happend but HW TSF not yet updated.
  1888. * not possible to reconfigure timers yet, but next time we
  1889. * receive a beacon with the same BSSID, the hardware will
  1890. * automatically update the TSF and then we need to reconfigure
  1891. * the timers.
  1892. */
  1893. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1894. "need to wait for HW TSF sync\n");
  1895. return;
  1896. } else {
  1897. /*
  1898. * most important case for beacon synchronization between STA.
  1899. *
  1900. * beacon received and HW TSF has been already updated by HW.
  1901. * update next TBTT based on the TSF of the beacon, but make
  1902. * sure it is ahead of our local TSF timer.
  1903. */
  1904. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1905. }
  1906. #undef FUDGE
  1907. sc->nexttbtt = nexttbtt;
  1908. intval |= AR5K_BEACON_ENA;
  1909. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1910. /*
  1911. * debugging output last in order to preserve the time critical aspect
  1912. * of this function
  1913. */
  1914. if (bc_tsf == -1)
  1915. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1916. "reconfigured timers based on HW TSF\n");
  1917. else if (bc_tsf == 0)
  1918. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1919. "reset HW TSF and timers\n");
  1920. else
  1921. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1922. "updated timers based on beacon TSF\n");
  1923. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1924. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1925. (unsigned long long) bc_tsf,
  1926. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1927. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1928. intval & AR5K_BEACON_PERIOD,
  1929. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1930. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1931. }
  1932. /**
  1933. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1934. *
  1935. * @sc: struct ath5k_softc pointer we are operating on
  1936. *
  1937. * When operating in station mode we want to receive a BMISS interrupt when we
  1938. * stop seeing beacons from the AP we've associated with so we can look for
  1939. * another AP to associate with.
  1940. *
  1941. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1942. * interrupts to detect TSF updates only.
  1943. *
  1944. * AP mode is missing.
  1945. */
  1946. static void
  1947. ath5k_beacon_config(struct ath5k_softc *sc)
  1948. {
  1949. struct ath5k_hw *ah = sc->ah;
  1950. ath5k_hw_set_intr(ah, 0);
  1951. sc->bmisscount = 0;
  1952. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1953. sc->imask |= AR5K_INT_BMISS;
  1954. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1955. /*
  1956. * In IBSS mode we use a self-linked tx descriptor and let the
  1957. * hardware send the beacons automatically. We have to load it
  1958. * only once here.
  1959. * We use the SWBA interrupt only to keep track of the beacon
  1960. * timers in order to detect automatic TSF updates.
  1961. */
  1962. ath5k_beaconq_config(sc);
  1963. sc->imask |= AR5K_INT_SWBA;
  1964. if (ath5k_hw_hasveol(ah))
  1965. ath5k_beacon_send(sc);
  1966. }
  1967. /* TODO else AP */
  1968. ath5k_hw_set_intr(ah, sc->imask);
  1969. }
  1970. /********************\
  1971. * Interrupt handling *
  1972. \********************/
  1973. static int
  1974. ath5k_init(struct ath5k_softc *sc)
  1975. {
  1976. int ret;
  1977. mutex_lock(&sc->lock);
  1978. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1979. /*
  1980. * Stop anything previously setup. This is safe
  1981. * no matter this is the first time through or not.
  1982. */
  1983. ath5k_stop_locked(sc);
  1984. /*
  1985. * The basic interface to setting the hardware in a good
  1986. * state is ``reset''. On return the hardware is known to
  1987. * be powered up and with interrupts disabled. This must
  1988. * be followed by initialization of the appropriate bits
  1989. * and then setup of the interrupt mask.
  1990. */
  1991. sc->curchan = sc->hw->conf.channel;
  1992. sc->curband = &sc->sbands[sc->curchan->band];
  1993. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1994. if (ret) {
  1995. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1996. goto done;
  1997. }
  1998. /*
  1999. * This is needed only to setup initial state
  2000. * but it's best done after a reset.
  2001. */
  2002. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2003. /*
  2004. * Setup the hardware after reset: the key cache
  2005. * is filled as needed and the receive engine is
  2006. * set going. Frame transmit is handled entirely
  2007. * in the frame output path; there's nothing to do
  2008. * here except setup the interrupt mask.
  2009. */
  2010. ret = ath5k_rx_start(sc);
  2011. if (ret)
  2012. goto done;
  2013. /*
  2014. * Enable interrupts.
  2015. */
  2016. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  2017. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2018. ath5k_hw_set_intr(sc->ah, sc->imask);
  2019. /* Set ack to be sent at low bit-rates */
  2020. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  2021. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2022. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2023. ret = 0;
  2024. done:
  2025. mutex_unlock(&sc->lock);
  2026. return ret;
  2027. }
  2028. static int
  2029. ath5k_stop_locked(struct ath5k_softc *sc)
  2030. {
  2031. struct ath5k_hw *ah = sc->ah;
  2032. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2033. test_bit(ATH_STAT_INVALID, sc->status));
  2034. /*
  2035. * Shutdown the hardware and driver:
  2036. * stop output from above
  2037. * disable interrupts
  2038. * turn off timers
  2039. * turn off the radio
  2040. * clear transmit machinery
  2041. * clear receive machinery
  2042. * drain and release tx queues
  2043. * reclaim beacon resources
  2044. * power down hardware
  2045. *
  2046. * Note that some of this work is not possible if the
  2047. * hardware is gone (invalid).
  2048. */
  2049. ieee80211_stop_queues(sc->hw);
  2050. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2051. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2052. del_timer_sync(&sc->led_tim);
  2053. ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
  2054. __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
  2055. }
  2056. ath5k_hw_set_intr(ah, 0);
  2057. }
  2058. ath5k_txq_cleanup(sc);
  2059. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2060. ath5k_rx_stop(sc);
  2061. ath5k_hw_phy_disable(ah);
  2062. } else
  2063. sc->rxlink = NULL;
  2064. return 0;
  2065. }
  2066. /*
  2067. * Stop the device, grabbing the top-level lock to protect
  2068. * against concurrent entry through ath5k_init (which can happen
  2069. * if another thread does a system call and the thread doing the
  2070. * stop is preempted).
  2071. */
  2072. static int
  2073. ath5k_stop_hw(struct ath5k_softc *sc)
  2074. {
  2075. int ret;
  2076. mutex_lock(&sc->lock);
  2077. ret = ath5k_stop_locked(sc);
  2078. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2079. /*
  2080. * Set the chip in full sleep mode. Note that we are
  2081. * careful to do this only when bringing the interface
  2082. * completely to a stop. When the chip is in this state
  2083. * it must be carefully woken up or references to
  2084. * registers in the PCI clock domain may freeze the bus
  2085. * (and system). This varies by chip and is mostly an
  2086. * issue with newer parts that go to sleep more quickly.
  2087. */
  2088. if (sc->ah->ah_mac_srev >= 0x78) {
  2089. /*
  2090. * XXX
  2091. * don't put newer MAC revisions > 7.8 to sleep because
  2092. * of the above mentioned problems
  2093. */
  2094. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2095. "not putting device to sleep\n");
  2096. } else {
  2097. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2098. "putting device to full sleep\n");
  2099. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2100. }
  2101. }
  2102. ath5k_txbuf_free(sc, sc->bbuf);
  2103. mutex_unlock(&sc->lock);
  2104. del_timer_sync(&sc->calib_tim);
  2105. return ret;
  2106. }
  2107. static irqreturn_t
  2108. ath5k_intr(int irq, void *dev_id)
  2109. {
  2110. struct ath5k_softc *sc = dev_id;
  2111. struct ath5k_hw *ah = sc->ah;
  2112. enum ath5k_int status;
  2113. unsigned int counter = 1000;
  2114. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2115. !ath5k_hw_is_intr_pending(ah)))
  2116. return IRQ_NONE;
  2117. do {
  2118. /*
  2119. * Figure out the reason(s) for the interrupt. Note
  2120. * that get_isr returns a pseudo-ISR that may include
  2121. * bits we haven't explicitly enabled so we mask the
  2122. * value to insure we only process bits we requested.
  2123. */
  2124. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2125. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2126. status, sc->imask);
  2127. status &= sc->imask; /* discard unasked for bits */
  2128. if (unlikely(status & AR5K_INT_FATAL)) {
  2129. /*
  2130. * Fatal errors are unrecoverable.
  2131. * Typically these are caused by DMA errors.
  2132. */
  2133. tasklet_schedule(&sc->restq);
  2134. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2135. tasklet_schedule(&sc->restq);
  2136. } else {
  2137. if (status & AR5K_INT_SWBA) {
  2138. /*
  2139. * Software beacon alert--time to send a beacon.
  2140. * Handle beacon transmission directly; deferring
  2141. * this is too slow to meet timing constraints
  2142. * under load.
  2143. *
  2144. * In IBSS mode we use this interrupt just to
  2145. * keep track of the next TBTT (target beacon
  2146. * transmission time) in order to detect wether
  2147. * automatic TSF updates happened.
  2148. */
  2149. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2150. /* XXX: only if VEOL suppported */
  2151. u64 tsf = ath5k_hw_get_tsf64(ah);
  2152. sc->nexttbtt += sc->bintval;
  2153. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2154. "SWBA nexttbtt: %x hw_tu: %x "
  2155. "TSF: %llx\n",
  2156. sc->nexttbtt,
  2157. TSF_TO_TU(tsf),
  2158. (unsigned long long) tsf);
  2159. } else {
  2160. ath5k_beacon_send(sc);
  2161. }
  2162. }
  2163. if (status & AR5K_INT_RXEOL) {
  2164. /*
  2165. * NB: the hardware should re-read the link when
  2166. * RXE bit is written, but it doesn't work at
  2167. * least on older hardware revs.
  2168. */
  2169. sc->rxlink = NULL;
  2170. }
  2171. if (status & AR5K_INT_TXURN) {
  2172. /* bump tx trigger level */
  2173. ath5k_hw_update_tx_triglevel(ah, true);
  2174. }
  2175. if (status & AR5K_INT_RX)
  2176. tasklet_schedule(&sc->rxtq);
  2177. if (status & AR5K_INT_TX)
  2178. tasklet_schedule(&sc->txtq);
  2179. if (status & AR5K_INT_BMISS) {
  2180. }
  2181. if (status & AR5K_INT_MIB) {
  2182. /* TODO */
  2183. }
  2184. }
  2185. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2186. if (unlikely(!counter))
  2187. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2188. return IRQ_HANDLED;
  2189. }
  2190. static void
  2191. ath5k_tasklet_reset(unsigned long data)
  2192. {
  2193. struct ath5k_softc *sc = (void *)data;
  2194. ath5k_reset(sc->hw);
  2195. }
  2196. /*
  2197. * Periodically recalibrate the PHY to account
  2198. * for temperature/environment changes.
  2199. */
  2200. static void
  2201. ath5k_calibrate(unsigned long data)
  2202. {
  2203. struct ath5k_softc *sc = (void *)data;
  2204. struct ath5k_hw *ah = sc->ah;
  2205. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2206. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2207. sc->curchan->hw_value);
  2208. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2209. /*
  2210. * Rfgain is out of bounds, reset the chip
  2211. * to load new gain values.
  2212. */
  2213. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2214. ath5k_reset(sc->hw);
  2215. }
  2216. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2217. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2218. ieee80211_frequency_to_channel(
  2219. sc->curchan->center_freq));
  2220. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2221. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2222. }
  2223. /***************\
  2224. * LED functions *
  2225. \***************/
  2226. static void
  2227. ath5k_led_off(unsigned long data)
  2228. {
  2229. struct ath5k_softc *sc = (void *)data;
  2230. if (test_bit(ATH_STAT_LEDENDBLINK, sc->status))
  2231. __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
  2232. else {
  2233. __set_bit(ATH_STAT_LEDENDBLINK, sc->status);
  2234. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2235. mod_timer(&sc->led_tim, jiffies + sc->led_off);
  2236. }
  2237. }
  2238. /*
  2239. * Blink the LED according to the specified on/off times.
  2240. */
  2241. static void
  2242. ath5k_led_blink(struct ath5k_softc *sc, unsigned int on,
  2243. unsigned int off)
  2244. {
  2245. ATH5K_DBG(sc, ATH5K_DEBUG_LED, "on %u off %u\n", on, off);
  2246. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2247. __set_bit(ATH_STAT_LEDBLINKING, sc->status);
  2248. __clear_bit(ATH_STAT_LEDENDBLINK, sc->status);
  2249. sc->led_off = off;
  2250. mod_timer(&sc->led_tim, jiffies + on);
  2251. }
  2252. static void
  2253. ath5k_led_event(struct ath5k_softc *sc, int event)
  2254. {
  2255. if (likely(!test_bit(ATH_STAT_LEDSOFT, sc->status)))
  2256. return;
  2257. if (unlikely(test_bit(ATH_STAT_LEDBLINKING, sc->status)))
  2258. return; /* don't interrupt active blink */
  2259. switch (event) {
  2260. case ATH_LED_TX:
  2261. ath5k_led_blink(sc, sc->hwmap[sc->led_txrate].ledon,
  2262. sc->hwmap[sc->led_txrate].ledoff);
  2263. break;
  2264. case ATH_LED_RX:
  2265. ath5k_led_blink(sc, sc->hwmap[sc->led_rxrate].ledon,
  2266. sc->hwmap[sc->led_rxrate].ledoff);
  2267. break;
  2268. }
  2269. }
  2270. /********************\
  2271. * Mac80211 functions *
  2272. \********************/
  2273. static int
  2274. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  2275. struct ieee80211_tx_control *ctl)
  2276. {
  2277. struct ath5k_softc *sc = hw->priv;
  2278. struct ath5k_buf *bf;
  2279. unsigned long flags;
  2280. int hdrlen;
  2281. int pad;
  2282. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2283. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2284. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2285. /*
  2286. * the hardware expects the header padded to 4 byte boundaries
  2287. * if this is not the case we add the padding after the header
  2288. */
  2289. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2290. if (hdrlen & 3) {
  2291. pad = hdrlen % 4;
  2292. if (skb_headroom(skb) < pad) {
  2293. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2294. " headroom to pad %d\n", hdrlen, pad);
  2295. return -1;
  2296. }
  2297. skb_push(skb, pad);
  2298. memmove(skb->data, skb->data+pad, hdrlen);
  2299. }
  2300. sc->led_txrate = ctl->tx_rate->hw_value;
  2301. spin_lock_irqsave(&sc->txbuflock, flags);
  2302. if (list_empty(&sc->txbuf)) {
  2303. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2304. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2305. ieee80211_stop_queue(hw, ctl->queue);
  2306. return -1;
  2307. }
  2308. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2309. list_del(&bf->list);
  2310. sc->txbuf_len--;
  2311. if (list_empty(&sc->txbuf))
  2312. ieee80211_stop_queues(hw);
  2313. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2314. bf->skb = skb;
  2315. if (ath5k_txbuf_setup(sc, bf, ctl)) {
  2316. bf->skb = NULL;
  2317. spin_lock_irqsave(&sc->txbuflock, flags);
  2318. list_add_tail(&bf->list, &sc->txbuf);
  2319. sc->txbuf_len++;
  2320. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2321. dev_kfree_skb_any(skb);
  2322. return 0;
  2323. }
  2324. return 0;
  2325. }
  2326. static int
  2327. ath5k_reset(struct ieee80211_hw *hw)
  2328. {
  2329. struct ath5k_softc *sc = hw->priv;
  2330. struct ath5k_hw *ah = sc->ah;
  2331. int ret;
  2332. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2333. ath5k_hw_set_intr(ah, 0);
  2334. ath5k_txq_cleanup(sc);
  2335. ath5k_rx_stop(sc);
  2336. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2337. if (unlikely(ret)) {
  2338. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2339. goto err;
  2340. }
  2341. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2342. ret = ath5k_rx_start(sc);
  2343. if (unlikely(ret)) {
  2344. ATH5K_ERR(sc, "can't start recv logic\n");
  2345. goto err;
  2346. }
  2347. /*
  2348. * We may be doing a reset in response to an ioctl
  2349. * that changes the channel so update any state that
  2350. * might change as a result.
  2351. *
  2352. * XXX needed?
  2353. */
  2354. /* ath5k_chan_change(sc, c); */
  2355. ath5k_beacon_config(sc);
  2356. /* intrs are started by ath5k_beacon_config */
  2357. ieee80211_wake_queues(hw);
  2358. return 0;
  2359. err:
  2360. return ret;
  2361. }
  2362. static int ath5k_start(struct ieee80211_hw *hw)
  2363. {
  2364. return ath5k_init(hw->priv);
  2365. }
  2366. static void ath5k_stop(struct ieee80211_hw *hw)
  2367. {
  2368. ath5k_stop_hw(hw->priv);
  2369. }
  2370. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2371. struct ieee80211_if_init_conf *conf)
  2372. {
  2373. struct ath5k_softc *sc = hw->priv;
  2374. int ret;
  2375. mutex_lock(&sc->lock);
  2376. if (sc->vif) {
  2377. ret = 0;
  2378. goto end;
  2379. }
  2380. sc->vif = conf->vif;
  2381. switch (conf->type) {
  2382. case IEEE80211_IF_TYPE_STA:
  2383. case IEEE80211_IF_TYPE_IBSS:
  2384. case IEEE80211_IF_TYPE_MNTR:
  2385. sc->opmode = conf->type;
  2386. break;
  2387. default:
  2388. ret = -EOPNOTSUPP;
  2389. goto end;
  2390. }
  2391. ret = 0;
  2392. end:
  2393. mutex_unlock(&sc->lock);
  2394. return ret;
  2395. }
  2396. static void
  2397. ath5k_remove_interface(struct ieee80211_hw *hw,
  2398. struct ieee80211_if_init_conf *conf)
  2399. {
  2400. struct ath5k_softc *sc = hw->priv;
  2401. mutex_lock(&sc->lock);
  2402. if (sc->vif != conf->vif)
  2403. goto end;
  2404. sc->vif = NULL;
  2405. end:
  2406. mutex_unlock(&sc->lock);
  2407. }
  2408. /*
  2409. * TODO: Phy disable/diversity etc
  2410. */
  2411. static int
  2412. ath5k_config(struct ieee80211_hw *hw,
  2413. struct ieee80211_conf *conf)
  2414. {
  2415. struct ath5k_softc *sc = hw->priv;
  2416. sc->bintval = conf->beacon_int;
  2417. sc->power_level = conf->power_level;
  2418. return ath5k_chan_set(sc, conf->channel);
  2419. }
  2420. static int
  2421. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2422. struct ieee80211_if_conf *conf)
  2423. {
  2424. struct ath5k_softc *sc = hw->priv;
  2425. struct ath5k_hw *ah = sc->ah;
  2426. int ret;
  2427. /* Set to a reasonable value. Note that this will
  2428. * be set to mac80211's value at ath5k_config(). */
  2429. sc->bintval = 1000;
  2430. mutex_lock(&sc->lock);
  2431. if (sc->vif != vif) {
  2432. ret = -EIO;
  2433. goto unlock;
  2434. }
  2435. if (conf->bssid) {
  2436. /* Cache for later use during resets */
  2437. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2438. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2439. * a clean way of letting us retrieve this yet. */
  2440. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2441. }
  2442. mutex_unlock(&sc->lock);
  2443. return ath5k_reset(hw);
  2444. unlock:
  2445. mutex_unlock(&sc->lock);
  2446. return ret;
  2447. }
  2448. #define SUPPORTED_FIF_FLAGS \
  2449. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2450. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2451. FIF_BCN_PRBRESP_PROMISC
  2452. /*
  2453. * o always accept unicast, broadcast, and multicast traffic
  2454. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2455. * says it should be
  2456. * o maintain current state of phy ofdm or phy cck error reception.
  2457. * If the hardware detects any of these type of errors then
  2458. * ath5k_hw_get_rx_filter() will pass to us the respective
  2459. * hardware filters to be able to receive these type of frames.
  2460. * o probe request frames are accepted only when operating in
  2461. * hostap, adhoc, or monitor modes
  2462. * o enable promiscuous mode according to the interface state
  2463. * o accept beacons:
  2464. * - when operating in adhoc mode so the 802.11 layer creates
  2465. * node table entries for peers,
  2466. * - when operating in station mode for collecting rssi data when
  2467. * the station is otherwise quiet, or
  2468. * - when scanning
  2469. */
  2470. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2471. unsigned int changed_flags,
  2472. unsigned int *new_flags,
  2473. int mc_count, struct dev_mc_list *mclist)
  2474. {
  2475. struct ath5k_softc *sc = hw->priv;
  2476. struct ath5k_hw *ah = sc->ah;
  2477. u32 mfilt[2], val, rfilt;
  2478. u8 pos;
  2479. int i;
  2480. mfilt[0] = 0;
  2481. mfilt[1] = 0;
  2482. /* Only deal with supported flags */
  2483. changed_flags &= SUPPORTED_FIF_FLAGS;
  2484. *new_flags &= SUPPORTED_FIF_FLAGS;
  2485. /* If HW detects any phy or radar errors, leave those filters on.
  2486. * Also, always enable Unicast, Broadcasts and Multicast
  2487. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2488. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2489. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2490. AR5K_RX_FILTER_MCAST);
  2491. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2492. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2493. rfilt |= AR5K_RX_FILTER_PROM;
  2494. __set_bit(ATH_STAT_PROMISC, sc->status);
  2495. }
  2496. else
  2497. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2498. }
  2499. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2500. if (*new_flags & FIF_ALLMULTI) {
  2501. mfilt[0] = ~0;
  2502. mfilt[1] = ~0;
  2503. } else {
  2504. for (i = 0; i < mc_count; i++) {
  2505. if (!mclist)
  2506. break;
  2507. /* calculate XOR of eight 6-bit values */
  2508. val = LE_READ_4(mclist->dmi_addr + 0);
  2509. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2510. val = LE_READ_4(mclist->dmi_addr + 3);
  2511. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2512. pos &= 0x3f;
  2513. mfilt[pos / 32] |= (1 << (pos % 32));
  2514. /* XXX: we might be able to just do this instead,
  2515. * but not sure, needs testing, if we do use this we'd
  2516. * neet to inform below to not reset the mcast */
  2517. /* ath5k_hw_set_mcast_filterindex(ah,
  2518. * mclist->dmi_addr[5]); */
  2519. mclist = mclist->next;
  2520. }
  2521. }
  2522. /* This is the best we can do */
  2523. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2524. rfilt |= AR5K_RX_FILTER_PHYERR;
  2525. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2526. * and probes for any BSSID, this needs testing */
  2527. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2528. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2529. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2530. * set we should only pass on control frames for this
  2531. * station. This needs testing. I believe right now this
  2532. * enables *all* control frames, which is OK.. but
  2533. * but we should see if we can improve on granularity */
  2534. if (*new_flags & FIF_CONTROL)
  2535. rfilt |= AR5K_RX_FILTER_CONTROL;
  2536. /* Additional settings per mode -- this is per ath5k */
  2537. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2538. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2539. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2540. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2541. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2542. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2543. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2544. test_bit(ATH_STAT_PROMISC, sc->status))
  2545. rfilt |= AR5K_RX_FILTER_PROM;
  2546. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2547. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2548. rfilt |= AR5K_RX_FILTER_BEACON;
  2549. }
  2550. /* Set filters */
  2551. ath5k_hw_set_rx_filter(ah,rfilt);
  2552. /* Set multicast bits */
  2553. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2554. /* Set the cached hw filter flags, this will alter actually
  2555. * be set in HW */
  2556. sc->filter_flags = rfilt;
  2557. }
  2558. static int
  2559. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2560. const u8 *local_addr, const u8 *addr,
  2561. struct ieee80211_key_conf *key)
  2562. {
  2563. struct ath5k_softc *sc = hw->priv;
  2564. int ret = 0;
  2565. switch(key->alg) {
  2566. case ALG_WEP:
  2567. /* XXX: fix hardware encryption, its not working. For now
  2568. * allow software encryption */
  2569. /* break; */
  2570. case ALG_TKIP:
  2571. case ALG_CCMP:
  2572. return -EOPNOTSUPP;
  2573. default:
  2574. WARN_ON(1);
  2575. return -EINVAL;
  2576. }
  2577. mutex_lock(&sc->lock);
  2578. switch (cmd) {
  2579. case SET_KEY:
  2580. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2581. if (ret) {
  2582. ATH5K_ERR(sc, "can't set the key\n");
  2583. goto unlock;
  2584. }
  2585. __set_bit(key->keyidx, sc->keymap);
  2586. key->hw_key_idx = key->keyidx;
  2587. break;
  2588. case DISABLE_KEY:
  2589. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2590. __clear_bit(key->keyidx, sc->keymap);
  2591. break;
  2592. default:
  2593. ret = -EINVAL;
  2594. goto unlock;
  2595. }
  2596. unlock:
  2597. mutex_unlock(&sc->lock);
  2598. return ret;
  2599. }
  2600. static int
  2601. ath5k_get_stats(struct ieee80211_hw *hw,
  2602. struct ieee80211_low_level_stats *stats)
  2603. {
  2604. struct ath5k_softc *sc = hw->priv;
  2605. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2606. return 0;
  2607. }
  2608. static int
  2609. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2610. struct ieee80211_tx_queue_stats *stats)
  2611. {
  2612. struct ath5k_softc *sc = hw->priv;
  2613. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2614. return 0;
  2615. }
  2616. static u64
  2617. ath5k_get_tsf(struct ieee80211_hw *hw)
  2618. {
  2619. struct ath5k_softc *sc = hw->priv;
  2620. return ath5k_hw_get_tsf64(sc->ah);
  2621. }
  2622. static void
  2623. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2624. {
  2625. struct ath5k_softc *sc = hw->priv;
  2626. /*
  2627. * in IBSS mode we need to update the beacon timers too.
  2628. * this will also reset the TSF if we call it with 0
  2629. */
  2630. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2631. ath5k_beacon_update_timers(sc, 0);
  2632. else
  2633. ath5k_hw_reset_tsf(sc->ah);
  2634. }
  2635. static int
  2636. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  2637. struct ieee80211_tx_control *ctl)
  2638. {
  2639. struct ath5k_softc *sc = hw->priv;
  2640. int ret;
  2641. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2642. mutex_lock(&sc->lock);
  2643. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2644. ret = -EIO;
  2645. goto end;
  2646. }
  2647. ath5k_txbuf_free(sc, sc->bbuf);
  2648. sc->bbuf->skb = skb;
  2649. ret = ath5k_beacon_setup(sc, sc->bbuf, ctl);
  2650. if (ret)
  2651. sc->bbuf->skb = NULL;
  2652. else
  2653. ath5k_beacon_config(sc);
  2654. end:
  2655. mutex_unlock(&sc->lock);
  2656. return ret;
  2657. }