system.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <linux/irqflags.h>
  8. #include <asm/hw_irq.h>
  9. /*
  10. * Memory barrier.
  11. * The sync instruction guarantees that all memory accesses initiated
  12. * by this processor have been performed (with respect to all other
  13. * mechanisms that access memory). The eieio instruction is a barrier
  14. * providing an ordering (separately) for (a) cacheable stores and (b)
  15. * loads and stores to non-cacheable memory (e.g. I/O devices).
  16. *
  17. * mb() prevents loads and stores being reordered across this point.
  18. * rmb() prevents loads being reordered across this point.
  19. * wmb() prevents stores being reordered across this point.
  20. * read_barrier_depends() prevents data-dependent loads being reordered
  21. * across this point (nop on PPC).
  22. *
  23. * *mb() variants without smp_ prefix must order all types of memory
  24. * operations with one another. sync is the only instruction sufficient
  25. * to do this.
  26. *
  27. * For the smp_ barriers, ordering is for cacheable memory operations
  28. * only. We have to use the sync instruction for smp_mb(), since lwsync
  29. * doesn't order loads with respect to previous stores. Lwsync can be
  30. * used for smp_rmb() and smp_wmb().
  31. *
  32. * However, on CPUs that don't support lwsync, lwsync actually maps to a
  33. * heavy-weight sync, so smp_wmb() can be a lighter-weight eieio.
  34. */
  35. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  36. #define rmb() __asm__ __volatile__ ("sync" : : : "memory")
  37. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  38. #define read_barrier_depends() do { } while(0)
  39. #define set_mb(var, value) do { var = value; mb(); } while (0)
  40. #ifdef __KERNEL__
  41. #define AT_VECTOR_SIZE_ARCH 6 /* entries in ARCH_DLINFO */
  42. #ifdef CONFIG_SMP
  43. #ifdef __SUBARCH_HAS_LWSYNC
  44. # define SMPWMB LWSYNC
  45. #else
  46. # define SMPWMB eieio
  47. #endif
  48. #define smp_mb() mb()
  49. #define smp_rmb() __asm__ __volatile__ (stringify_in_c(LWSYNC) : : :"memory")
  50. #define smp_wmb() __asm__ __volatile__ (stringify_in_c(SMPWMB) : : :"memory")
  51. #define smp_read_barrier_depends() read_barrier_depends()
  52. #else
  53. #define smp_mb() barrier()
  54. #define smp_rmb() barrier()
  55. #define smp_wmb() barrier()
  56. #define smp_read_barrier_depends() do { } while(0)
  57. #endif /* CONFIG_SMP */
  58. /*
  59. * This is a barrier which prevents following instructions from being
  60. * started until the value of the argument x is known. For example, if
  61. * x is a variable loaded from memory, this prevents following
  62. * instructions from being executed until the load has been performed.
  63. */
  64. #define data_barrier(x) \
  65. asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
  66. struct task_struct;
  67. struct pt_regs;
  68. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  69. extern int (*__debugger)(struct pt_regs *regs);
  70. extern int (*__debugger_ipi)(struct pt_regs *regs);
  71. extern int (*__debugger_bpt)(struct pt_regs *regs);
  72. extern int (*__debugger_sstep)(struct pt_regs *regs);
  73. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  74. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  75. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  76. #define DEBUGGER_BOILERPLATE(__NAME) \
  77. static inline int __NAME(struct pt_regs *regs) \
  78. { \
  79. if (unlikely(__ ## __NAME)) \
  80. return __ ## __NAME(regs); \
  81. return 0; \
  82. }
  83. DEBUGGER_BOILERPLATE(debugger)
  84. DEBUGGER_BOILERPLATE(debugger_ipi)
  85. DEBUGGER_BOILERPLATE(debugger_bpt)
  86. DEBUGGER_BOILERPLATE(debugger_sstep)
  87. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  88. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  89. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  90. #else
  91. static inline int debugger(struct pt_regs *regs) { return 0; }
  92. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  93. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  94. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  95. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  96. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  97. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  98. #endif
  99. extern int set_dabr(unsigned long dabr);
  100. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  101. extern void do_send_trap(struct pt_regs *regs, unsigned long address,
  102. unsigned long error_code, int signal_code, int brkpt);
  103. #else
  104. extern void do_dabr(struct pt_regs *regs, unsigned long address,
  105. unsigned long error_code);
  106. #endif
  107. extern void print_backtrace(unsigned long *);
  108. extern void show_regs(struct pt_regs * regs);
  109. extern void flush_instruction_cache(void);
  110. extern void hard_reset_now(void);
  111. extern void poweroff_now(void);
  112. #ifdef CONFIG_6xx
  113. extern long _get_L2CR(void);
  114. extern long _get_L3CR(void);
  115. extern void _set_L2CR(unsigned long);
  116. extern void _set_L3CR(unsigned long);
  117. #else
  118. #define _get_L2CR() 0L
  119. #define _get_L3CR() 0L
  120. #define _set_L2CR(val) do { } while(0)
  121. #define _set_L3CR(val) do { } while(0)
  122. #endif
  123. extern void via_cuda_init(void);
  124. extern void read_rtc_time(void);
  125. extern void pmac_find_display(void);
  126. extern void giveup_fpu(struct task_struct *);
  127. extern void disable_kernel_fp(void);
  128. extern void enable_kernel_fp(void);
  129. extern void flush_fp_to_thread(struct task_struct *);
  130. extern void enable_kernel_altivec(void);
  131. extern void giveup_altivec(struct task_struct *);
  132. extern void load_up_altivec(struct task_struct *);
  133. extern int emulate_altivec(struct pt_regs *);
  134. extern void __giveup_vsx(struct task_struct *);
  135. extern void giveup_vsx(struct task_struct *);
  136. extern void enable_kernel_spe(void);
  137. extern void giveup_spe(struct task_struct *);
  138. extern void load_up_spe(struct task_struct *);
  139. extern int fix_alignment(struct pt_regs *);
  140. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  141. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  142. #ifndef CONFIG_SMP
  143. extern void discard_lazy_cpu_state(void);
  144. #else
  145. static inline void discard_lazy_cpu_state(void)
  146. {
  147. }
  148. #endif
  149. #ifdef CONFIG_ALTIVEC
  150. extern void flush_altivec_to_thread(struct task_struct *);
  151. #else
  152. static inline void flush_altivec_to_thread(struct task_struct *t)
  153. {
  154. }
  155. #endif
  156. #ifdef CONFIG_VSX
  157. extern void flush_vsx_to_thread(struct task_struct *);
  158. #else
  159. static inline void flush_vsx_to_thread(struct task_struct *t)
  160. {
  161. }
  162. #endif
  163. #ifdef CONFIG_SPE
  164. extern void flush_spe_to_thread(struct task_struct *);
  165. #else
  166. static inline void flush_spe_to_thread(struct task_struct *t)
  167. {
  168. }
  169. #endif
  170. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  171. extern void cacheable_memzero(void *p, unsigned int nb);
  172. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  173. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  174. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  175. extern int die(const char *, struct pt_regs *, long);
  176. extern void _exception(int, struct pt_regs *, int, unsigned long);
  177. extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  178. #ifdef CONFIG_BOOKE_WDT
  179. extern u32 booke_wdt_enabled;
  180. extern u32 booke_wdt_period;
  181. #endif /* CONFIG_BOOKE_WDT */
  182. struct device_node;
  183. extern void note_scsi_host(struct device_node *, void *);
  184. extern struct task_struct *__switch_to(struct task_struct *,
  185. struct task_struct *);
  186. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  187. struct thread_struct;
  188. extern struct task_struct *_switch(struct thread_struct *prev,
  189. struct thread_struct *next);
  190. extern unsigned int rtas_data;
  191. extern int mem_init_done; /* set on boot once kmalloc can be called */
  192. extern int init_bootmem_done; /* set once bootmem is available */
  193. extern phys_addr_t memory_limit;
  194. extern unsigned long klimit;
  195. extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
  196. extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
  197. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  198. /*
  199. * Atomic exchange
  200. *
  201. * Changes the memory location '*ptr' to be val and returns
  202. * the previous value stored there.
  203. */
  204. static __always_inline unsigned long
  205. __xchg_u32(volatile void *p, unsigned long val)
  206. {
  207. unsigned long prev;
  208. __asm__ __volatile__(
  209. PPC_RELEASE_BARRIER
  210. "1: lwarx %0,0,%2 \n"
  211. PPC405_ERR77(0,%2)
  212. " stwcx. %3,0,%2 \n\
  213. bne- 1b"
  214. PPC_ACQUIRE_BARRIER
  215. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  216. : "r" (p), "r" (val)
  217. : "cc", "memory");
  218. return prev;
  219. }
  220. /*
  221. * Atomic exchange
  222. *
  223. * Changes the memory location '*ptr' to be val and returns
  224. * the previous value stored there.
  225. */
  226. static __always_inline unsigned long
  227. __xchg_u32_local(volatile void *p, unsigned long val)
  228. {
  229. unsigned long prev;
  230. __asm__ __volatile__(
  231. "1: lwarx %0,0,%2 \n"
  232. PPC405_ERR77(0,%2)
  233. " stwcx. %3,0,%2 \n\
  234. bne- 1b"
  235. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  236. : "r" (p), "r" (val)
  237. : "cc", "memory");
  238. return prev;
  239. }
  240. #ifdef CONFIG_PPC64
  241. static __always_inline unsigned long
  242. __xchg_u64(volatile void *p, unsigned long val)
  243. {
  244. unsigned long prev;
  245. __asm__ __volatile__(
  246. PPC_RELEASE_BARRIER
  247. "1: ldarx %0,0,%2 \n"
  248. PPC405_ERR77(0,%2)
  249. " stdcx. %3,0,%2 \n\
  250. bne- 1b"
  251. PPC_ACQUIRE_BARRIER
  252. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  253. : "r" (p), "r" (val)
  254. : "cc", "memory");
  255. return prev;
  256. }
  257. static __always_inline unsigned long
  258. __xchg_u64_local(volatile void *p, unsigned long val)
  259. {
  260. unsigned long prev;
  261. __asm__ __volatile__(
  262. "1: ldarx %0,0,%2 \n"
  263. PPC405_ERR77(0,%2)
  264. " stdcx. %3,0,%2 \n\
  265. bne- 1b"
  266. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  267. : "r" (p), "r" (val)
  268. : "cc", "memory");
  269. return prev;
  270. }
  271. #endif
  272. /*
  273. * This function doesn't exist, so you'll get a linker error
  274. * if something tries to do an invalid xchg().
  275. */
  276. extern void __xchg_called_with_bad_pointer(void);
  277. static __always_inline unsigned long
  278. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  279. {
  280. switch (size) {
  281. case 4:
  282. return __xchg_u32(ptr, x);
  283. #ifdef CONFIG_PPC64
  284. case 8:
  285. return __xchg_u64(ptr, x);
  286. #endif
  287. }
  288. __xchg_called_with_bad_pointer();
  289. return x;
  290. }
  291. static __always_inline unsigned long
  292. __xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
  293. {
  294. switch (size) {
  295. case 4:
  296. return __xchg_u32_local(ptr, x);
  297. #ifdef CONFIG_PPC64
  298. case 8:
  299. return __xchg_u64_local(ptr, x);
  300. #endif
  301. }
  302. __xchg_called_with_bad_pointer();
  303. return x;
  304. }
  305. #define xchg(ptr,x) \
  306. ({ \
  307. __typeof__(*(ptr)) _x_ = (x); \
  308. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  309. })
  310. #define xchg_local(ptr,x) \
  311. ({ \
  312. __typeof__(*(ptr)) _x_ = (x); \
  313. (__typeof__(*(ptr))) __xchg_local((ptr), \
  314. (unsigned long)_x_, sizeof(*(ptr))); \
  315. })
  316. /*
  317. * Compare and exchange - if *p == old, set it to new,
  318. * and return the old value of *p.
  319. */
  320. #define __HAVE_ARCH_CMPXCHG 1
  321. static __always_inline unsigned long
  322. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  323. {
  324. unsigned int prev;
  325. __asm__ __volatile__ (
  326. PPC_RELEASE_BARRIER
  327. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  328. cmpw 0,%0,%3\n\
  329. bne- 2f\n"
  330. PPC405_ERR77(0,%2)
  331. " stwcx. %4,0,%2\n\
  332. bne- 1b"
  333. PPC_ACQUIRE_BARRIER
  334. "\n\
  335. 2:"
  336. : "=&r" (prev), "+m" (*p)
  337. : "r" (p), "r" (old), "r" (new)
  338. : "cc", "memory");
  339. return prev;
  340. }
  341. static __always_inline unsigned long
  342. __cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
  343. unsigned long new)
  344. {
  345. unsigned int prev;
  346. __asm__ __volatile__ (
  347. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  348. cmpw 0,%0,%3\n\
  349. bne- 2f\n"
  350. PPC405_ERR77(0,%2)
  351. " stwcx. %4,0,%2\n\
  352. bne- 1b"
  353. "\n\
  354. 2:"
  355. : "=&r" (prev), "+m" (*p)
  356. : "r" (p), "r" (old), "r" (new)
  357. : "cc", "memory");
  358. return prev;
  359. }
  360. #ifdef CONFIG_PPC64
  361. static __always_inline unsigned long
  362. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  363. {
  364. unsigned long prev;
  365. __asm__ __volatile__ (
  366. PPC_RELEASE_BARRIER
  367. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  368. cmpd 0,%0,%3\n\
  369. bne- 2f\n\
  370. stdcx. %4,0,%2\n\
  371. bne- 1b"
  372. PPC_ACQUIRE_BARRIER
  373. "\n\
  374. 2:"
  375. : "=&r" (prev), "+m" (*p)
  376. : "r" (p), "r" (old), "r" (new)
  377. : "cc", "memory");
  378. return prev;
  379. }
  380. static __always_inline unsigned long
  381. __cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
  382. unsigned long new)
  383. {
  384. unsigned long prev;
  385. __asm__ __volatile__ (
  386. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  387. cmpd 0,%0,%3\n\
  388. bne- 2f\n\
  389. stdcx. %4,0,%2\n\
  390. bne- 1b"
  391. "\n\
  392. 2:"
  393. : "=&r" (prev), "+m" (*p)
  394. : "r" (p), "r" (old), "r" (new)
  395. : "cc", "memory");
  396. return prev;
  397. }
  398. #endif
  399. /* This function doesn't exist, so you'll get a linker error
  400. if something tries to do an invalid cmpxchg(). */
  401. extern void __cmpxchg_called_with_bad_pointer(void);
  402. static __always_inline unsigned long
  403. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  404. unsigned int size)
  405. {
  406. switch (size) {
  407. case 4:
  408. return __cmpxchg_u32(ptr, old, new);
  409. #ifdef CONFIG_PPC64
  410. case 8:
  411. return __cmpxchg_u64(ptr, old, new);
  412. #endif
  413. }
  414. __cmpxchg_called_with_bad_pointer();
  415. return old;
  416. }
  417. static __always_inline unsigned long
  418. __cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
  419. unsigned int size)
  420. {
  421. switch (size) {
  422. case 4:
  423. return __cmpxchg_u32_local(ptr, old, new);
  424. #ifdef CONFIG_PPC64
  425. case 8:
  426. return __cmpxchg_u64_local(ptr, old, new);
  427. #endif
  428. }
  429. __cmpxchg_called_with_bad_pointer();
  430. return old;
  431. }
  432. #define cmpxchg(ptr, o, n) \
  433. ({ \
  434. __typeof__(*(ptr)) _o_ = (o); \
  435. __typeof__(*(ptr)) _n_ = (n); \
  436. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  437. (unsigned long)_n_, sizeof(*(ptr))); \
  438. })
  439. #define cmpxchg_local(ptr, o, n) \
  440. ({ \
  441. __typeof__(*(ptr)) _o_ = (o); \
  442. __typeof__(*(ptr)) _n_ = (n); \
  443. (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
  444. (unsigned long)_n_, sizeof(*(ptr))); \
  445. })
  446. #ifdef CONFIG_PPC64
  447. /*
  448. * We handle most unaligned accesses in hardware. On the other hand
  449. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  450. * powers of 2 writes until it reaches sufficient alignment).
  451. *
  452. * Based on this we disable the IP header alignment in network drivers.
  453. */
  454. #define NET_IP_ALIGN 0
  455. #define cmpxchg64(ptr, o, n) \
  456. ({ \
  457. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  458. cmpxchg((ptr), (o), (n)); \
  459. })
  460. #define cmpxchg64_local(ptr, o, n) \
  461. ({ \
  462. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  463. cmpxchg_local((ptr), (o), (n)); \
  464. })
  465. #else
  466. #include <asm-generic/cmpxchg-local.h>
  467. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  468. #endif
  469. extern unsigned long arch_align_stack(unsigned long sp);
  470. /* Used in very early kernel initialization. */
  471. extern unsigned long reloc_offset(void);
  472. extern unsigned long add_reloc_offset(unsigned long);
  473. extern void reloc_got2(unsigned long);
  474. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  475. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  476. extern void account_system_vtime(struct task_struct *);
  477. #endif
  478. extern struct dentry *powerpc_debugfs_root;
  479. #endif /* __KERNEL__ */
  480. #endif /* _ASM_POWERPC_SYSTEM_H */