sdhci.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2007 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <asm/scatterlist.h>
  17. #include "sdhci.h"
  18. #define DRIVER_NAME "sdhci"
  19. #define DBG(f, x...) \
  20. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  21. static unsigned int debug_nodma = 0;
  22. static unsigned int debug_forcedma = 0;
  23. static unsigned int debug_quirks = 0;
  24. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  25. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  26. /* Controller doesn't like some resets when there is no card inserted. */
  27. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  28. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  29. static const struct pci_device_id pci_ids[] __devinitdata = {
  30. {
  31. .vendor = PCI_VENDOR_ID_RICOH,
  32. .device = PCI_DEVICE_ID_RICOH_R5C822,
  33. .subvendor = PCI_VENDOR_ID_IBM,
  34. .subdevice = PCI_ANY_ID,
  35. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  36. SDHCI_QUIRK_FORCE_DMA,
  37. },
  38. {
  39. .vendor = PCI_VENDOR_ID_RICOH,
  40. .device = PCI_DEVICE_ID_RICOH_R5C822,
  41. .subvendor = PCI_ANY_ID,
  42. .subdevice = PCI_ANY_ID,
  43. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  44. SDHCI_QUIRK_NO_CARD_NO_RESET,
  45. },
  46. {
  47. .vendor = PCI_VENDOR_ID_TI,
  48. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  49. .subvendor = PCI_ANY_ID,
  50. .subdevice = PCI_ANY_ID,
  51. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  52. },
  53. {
  54. .vendor = PCI_VENDOR_ID_ENE,
  55. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  56. .subvendor = PCI_ANY_ID,
  57. .subdevice = PCI_ANY_ID,
  58. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  59. },
  60. { /* Generic SD host controller */
  61. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  62. },
  63. { /* end: all zeroes */ },
  64. };
  65. MODULE_DEVICE_TABLE(pci, pci_ids);
  66. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  67. static void sdhci_finish_data(struct sdhci_host *);
  68. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  69. static void sdhci_finish_command(struct sdhci_host *);
  70. static void sdhci_dumpregs(struct sdhci_host *host)
  71. {
  72. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  73. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  74. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  75. readw(host->ioaddr + SDHCI_HOST_VERSION));
  76. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  77. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  78. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  79. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  80. readl(host->ioaddr + SDHCI_ARGUMENT),
  81. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  82. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  83. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  84. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  85. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  86. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  87. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  88. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  89. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  90. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  91. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  92. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  93. readl(host->ioaddr + SDHCI_INT_STATUS));
  94. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  95. readl(host->ioaddr + SDHCI_INT_ENABLE),
  96. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  97. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  98. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  99. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  100. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  101. readl(host->ioaddr + SDHCI_CAPABILITIES),
  102. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  103. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  104. }
  105. /*****************************************************************************\
  106. * *
  107. * Low level functions *
  108. * *
  109. \*****************************************************************************/
  110. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  111. {
  112. unsigned long timeout;
  113. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  114. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  115. SDHCI_CARD_PRESENT))
  116. return;
  117. }
  118. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  119. if (mask & SDHCI_RESET_ALL)
  120. host->clock = 0;
  121. /* Wait max 100 ms */
  122. timeout = 100;
  123. /* hw clears the bit when it's done */
  124. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  125. if (timeout == 0) {
  126. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  127. mmc_hostname(host->mmc), (int)mask);
  128. sdhci_dumpregs(host);
  129. return;
  130. }
  131. timeout--;
  132. mdelay(1);
  133. }
  134. }
  135. static void sdhci_init(struct sdhci_host *host)
  136. {
  137. u32 intmask;
  138. sdhci_reset(host, SDHCI_RESET_ALL);
  139. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  140. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  141. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  142. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  143. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  144. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  145. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  146. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  147. }
  148. static void sdhci_activate_led(struct sdhci_host *host)
  149. {
  150. u8 ctrl;
  151. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  152. ctrl |= SDHCI_CTRL_LED;
  153. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  154. }
  155. static void sdhci_deactivate_led(struct sdhci_host *host)
  156. {
  157. u8 ctrl;
  158. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  159. ctrl &= ~SDHCI_CTRL_LED;
  160. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  161. }
  162. /*****************************************************************************\
  163. * *
  164. * Core functions *
  165. * *
  166. \*****************************************************************************/
  167. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  168. {
  169. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  170. }
  171. static inline int sdhci_next_sg(struct sdhci_host* host)
  172. {
  173. /*
  174. * Skip to next SG entry.
  175. */
  176. host->cur_sg++;
  177. host->num_sg--;
  178. /*
  179. * Any entries left?
  180. */
  181. if (host->num_sg > 0) {
  182. host->offset = 0;
  183. host->remain = host->cur_sg->length;
  184. }
  185. return host->num_sg;
  186. }
  187. static void sdhci_read_block_pio(struct sdhci_host *host)
  188. {
  189. int blksize, chunk_remain;
  190. u32 data;
  191. char *buffer;
  192. int size;
  193. DBG("PIO reading\n");
  194. blksize = host->data->blksz;
  195. chunk_remain = 0;
  196. data = 0;
  197. buffer = sdhci_sg_to_buffer(host) + host->offset;
  198. while (blksize) {
  199. if (chunk_remain == 0) {
  200. data = readl(host->ioaddr + SDHCI_BUFFER);
  201. chunk_remain = min(blksize, 4);
  202. }
  203. size = min(host->remain, chunk_remain);
  204. chunk_remain -= size;
  205. blksize -= size;
  206. host->offset += size;
  207. host->remain -= size;
  208. while (size) {
  209. *buffer = data & 0xFF;
  210. buffer++;
  211. data >>= 8;
  212. size--;
  213. }
  214. if (host->remain == 0) {
  215. if (sdhci_next_sg(host) == 0) {
  216. BUG_ON(blksize != 0);
  217. return;
  218. }
  219. buffer = sdhci_sg_to_buffer(host);
  220. }
  221. }
  222. }
  223. static void sdhci_write_block_pio(struct sdhci_host *host)
  224. {
  225. int blksize, chunk_remain;
  226. u32 data;
  227. char *buffer;
  228. int bytes, size;
  229. DBG("PIO writing\n");
  230. blksize = host->data->blksz;
  231. chunk_remain = 4;
  232. data = 0;
  233. bytes = 0;
  234. buffer = sdhci_sg_to_buffer(host) + host->offset;
  235. while (blksize) {
  236. size = min(host->remain, chunk_remain);
  237. chunk_remain -= size;
  238. blksize -= size;
  239. host->offset += size;
  240. host->remain -= size;
  241. while (size) {
  242. data >>= 8;
  243. data |= (u32)*buffer << 24;
  244. buffer++;
  245. size--;
  246. }
  247. if (chunk_remain == 0) {
  248. writel(data, host->ioaddr + SDHCI_BUFFER);
  249. chunk_remain = min(blksize, 4);
  250. }
  251. if (host->remain == 0) {
  252. if (sdhci_next_sg(host) == 0) {
  253. BUG_ON(blksize != 0);
  254. return;
  255. }
  256. buffer = sdhci_sg_to_buffer(host);
  257. }
  258. }
  259. }
  260. static void sdhci_transfer_pio(struct sdhci_host *host)
  261. {
  262. u32 mask;
  263. BUG_ON(!host->data);
  264. if (host->num_sg == 0)
  265. return;
  266. if (host->data->flags & MMC_DATA_READ)
  267. mask = SDHCI_DATA_AVAILABLE;
  268. else
  269. mask = SDHCI_SPACE_AVAILABLE;
  270. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  271. if (host->data->flags & MMC_DATA_READ)
  272. sdhci_read_block_pio(host);
  273. else
  274. sdhci_write_block_pio(host);
  275. if (host->num_sg == 0)
  276. break;
  277. }
  278. DBG("PIO transfer complete.\n");
  279. }
  280. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  281. {
  282. u8 count;
  283. unsigned target_timeout, current_timeout;
  284. WARN_ON(host->data);
  285. if (data == NULL)
  286. return;
  287. DBG("blksz %04x blks %04x flags %08x\n",
  288. data->blksz, data->blocks, data->flags);
  289. DBG("tsac %d ms nsac %d clk\n",
  290. data->timeout_ns / 1000000, data->timeout_clks);
  291. /* Sanity checks */
  292. BUG_ON(data->blksz * data->blocks > 524288);
  293. BUG_ON(data->blksz > host->mmc->max_blk_size);
  294. BUG_ON(data->blocks > 65535);
  295. /* timeout in us */
  296. target_timeout = data->timeout_ns / 1000 +
  297. data->timeout_clks / host->clock;
  298. /*
  299. * Figure out needed cycles.
  300. * We do this in steps in order to fit inside a 32 bit int.
  301. * The first step is the minimum timeout, which will have a
  302. * minimum resolution of 6 bits:
  303. * (1) 2^13*1000 > 2^22,
  304. * (2) host->timeout_clk < 2^16
  305. * =>
  306. * (1) / (2) > 2^6
  307. */
  308. count = 0;
  309. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  310. while (current_timeout < target_timeout) {
  311. count++;
  312. current_timeout <<= 1;
  313. if (count >= 0xF)
  314. break;
  315. }
  316. if (count >= 0xF) {
  317. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  318. mmc_hostname(host->mmc));
  319. count = 0xE;
  320. }
  321. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  322. if (host->flags & SDHCI_USE_DMA) {
  323. int count;
  324. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  325. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  326. BUG_ON(count != 1);
  327. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  328. } else {
  329. host->cur_sg = data->sg;
  330. host->num_sg = data->sg_len;
  331. host->offset = 0;
  332. host->remain = host->cur_sg->length;
  333. }
  334. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  335. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  336. host->ioaddr + SDHCI_BLOCK_SIZE);
  337. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  338. }
  339. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  340. struct mmc_data *data)
  341. {
  342. u16 mode;
  343. WARN_ON(host->data);
  344. if (data == NULL)
  345. return;
  346. mode = SDHCI_TRNS_BLK_CNT_EN;
  347. if (data->blocks > 1)
  348. mode |= SDHCI_TRNS_MULTI;
  349. if (data->flags & MMC_DATA_READ)
  350. mode |= SDHCI_TRNS_READ;
  351. if (host->flags & SDHCI_USE_DMA)
  352. mode |= SDHCI_TRNS_DMA;
  353. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  354. }
  355. static void sdhci_finish_data(struct sdhci_host *host)
  356. {
  357. struct mmc_data *data;
  358. u16 blocks;
  359. BUG_ON(!host->data);
  360. data = host->data;
  361. host->data = NULL;
  362. if (host->flags & SDHCI_USE_DMA) {
  363. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  364. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  365. }
  366. /*
  367. * Controller doesn't count down when in single block mode.
  368. */
  369. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  370. blocks = 0;
  371. else
  372. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  373. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  374. if ((data->error == MMC_ERR_NONE) && blocks) {
  375. printk(KERN_ERR "%s: Controller signalled completion even "
  376. "though there were blocks left.\n",
  377. mmc_hostname(host->mmc));
  378. data->error = MMC_ERR_FAILED;
  379. }
  380. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  381. if (data->stop) {
  382. /*
  383. * The controller needs a reset of internal state machines
  384. * upon error conditions.
  385. */
  386. if (data->error != MMC_ERR_NONE) {
  387. sdhci_reset(host, SDHCI_RESET_CMD);
  388. sdhci_reset(host, SDHCI_RESET_DATA);
  389. }
  390. sdhci_send_command(host, data->stop);
  391. } else
  392. tasklet_schedule(&host->finish_tasklet);
  393. }
  394. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  395. {
  396. int flags;
  397. u32 mask;
  398. unsigned long timeout;
  399. WARN_ON(host->cmd);
  400. DBG("Sending cmd (%x)\n", cmd->opcode);
  401. /* Wait max 10 ms */
  402. timeout = 10;
  403. mask = SDHCI_CMD_INHIBIT;
  404. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  405. mask |= SDHCI_DATA_INHIBIT;
  406. /* We shouldn't wait for data inihibit for stop commands, even
  407. though they might use busy signaling */
  408. if (host->mrq->data && (cmd == host->mrq->data->stop))
  409. mask &= ~SDHCI_DATA_INHIBIT;
  410. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  411. if (timeout == 0) {
  412. printk(KERN_ERR "%s: Controller never released "
  413. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  414. sdhci_dumpregs(host);
  415. cmd->error = MMC_ERR_FAILED;
  416. tasklet_schedule(&host->finish_tasklet);
  417. return;
  418. }
  419. timeout--;
  420. mdelay(1);
  421. }
  422. mod_timer(&host->timer, jiffies + 10 * HZ);
  423. host->cmd = cmd;
  424. sdhci_prepare_data(host, cmd->data);
  425. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  426. sdhci_set_transfer_mode(host, cmd->data);
  427. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  428. printk(KERN_ERR "%s: Unsupported response type!\n",
  429. mmc_hostname(host->mmc));
  430. cmd->error = MMC_ERR_INVALID;
  431. tasklet_schedule(&host->finish_tasklet);
  432. return;
  433. }
  434. if (!(cmd->flags & MMC_RSP_PRESENT))
  435. flags = SDHCI_CMD_RESP_NONE;
  436. else if (cmd->flags & MMC_RSP_136)
  437. flags = SDHCI_CMD_RESP_LONG;
  438. else if (cmd->flags & MMC_RSP_BUSY)
  439. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  440. else
  441. flags = SDHCI_CMD_RESP_SHORT;
  442. if (cmd->flags & MMC_RSP_CRC)
  443. flags |= SDHCI_CMD_CRC;
  444. if (cmd->flags & MMC_RSP_OPCODE)
  445. flags |= SDHCI_CMD_INDEX;
  446. if (cmd->data)
  447. flags |= SDHCI_CMD_DATA;
  448. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  449. host->ioaddr + SDHCI_COMMAND);
  450. }
  451. static void sdhci_finish_command(struct sdhci_host *host)
  452. {
  453. int i;
  454. BUG_ON(host->cmd == NULL);
  455. if (host->cmd->flags & MMC_RSP_PRESENT) {
  456. if (host->cmd->flags & MMC_RSP_136) {
  457. /* CRC is stripped so we need to do some shifting. */
  458. for (i = 0;i < 4;i++) {
  459. host->cmd->resp[i] = readl(host->ioaddr +
  460. SDHCI_RESPONSE + (3-i)*4) << 8;
  461. if (i != 3)
  462. host->cmd->resp[i] |=
  463. readb(host->ioaddr +
  464. SDHCI_RESPONSE + (3-i)*4-1);
  465. }
  466. } else {
  467. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  468. }
  469. }
  470. host->cmd->error = MMC_ERR_NONE;
  471. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  472. if (host->cmd->data)
  473. host->data = host->cmd->data;
  474. else
  475. tasklet_schedule(&host->finish_tasklet);
  476. host->cmd = NULL;
  477. }
  478. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  479. {
  480. int div;
  481. u16 clk;
  482. unsigned long timeout;
  483. if (clock == host->clock)
  484. return;
  485. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  486. if (clock == 0)
  487. goto out;
  488. for (div = 1;div < 256;div *= 2) {
  489. if ((host->max_clk / div) <= clock)
  490. break;
  491. }
  492. div >>= 1;
  493. clk = div << SDHCI_DIVIDER_SHIFT;
  494. clk |= SDHCI_CLOCK_INT_EN;
  495. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  496. /* Wait max 10 ms */
  497. timeout = 10;
  498. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  499. & SDHCI_CLOCK_INT_STABLE)) {
  500. if (timeout == 0) {
  501. printk(KERN_ERR "%s: Internal clock never "
  502. "stabilised.\n", mmc_hostname(host->mmc));
  503. sdhci_dumpregs(host);
  504. return;
  505. }
  506. timeout--;
  507. mdelay(1);
  508. }
  509. clk |= SDHCI_CLOCK_CARD_EN;
  510. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  511. out:
  512. host->clock = clock;
  513. }
  514. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  515. {
  516. u8 pwr;
  517. if (host->power == power)
  518. return;
  519. if (power == (unsigned short)-1) {
  520. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  521. goto out;
  522. }
  523. /*
  524. * Spec says that we should clear the power reg before setting
  525. * a new value. Some controllers don't seem to like this though.
  526. */
  527. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  528. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  529. pwr = SDHCI_POWER_ON;
  530. switch (1 << power) {
  531. case MMC_VDD_165_195:
  532. pwr |= SDHCI_POWER_180;
  533. break;
  534. case MMC_VDD_29_30:
  535. case MMC_VDD_30_31:
  536. pwr |= SDHCI_POWER_300;
  537. break;
  538. case MMC_VDD_32_33:
  539. case MMC_VDD_33_34:
  540. pwr |= SDHCI_POWER_330;
  541. break;
  542. default:
  543. BUG();
  544. }
  545. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  546. out:
  547. host->power = power;
  548. }
  549. /*****************************************************************************\
  550. * *
  551. * MMC callbacks *
  552. * *
  553. \*****************************************************************************/
  554. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  555. {
  556. struct sdhci_host *host;
  557. unsigned long flags;
  558. host = mmc_priv(mmc);
  559. spin_lock_irqsave(&host->lock, flags);
  560. WARN_ON(host->mrq != NULL);
  561. sdhci_activate_led(host);
  562. host->mrq = mrq;
  563. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  564. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  565. tasklet_schedule(&host->finish_tasklet);
  566. } else
  567. sdhci_send_command(host, mrq->cmd);
  568. mmiowb();
  569. spin_unlock_irqrestore(&host->lock, flags);
  570. }
  571. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  572. {
  573. struct sdhci_host *host;
  574. unsigned long flags;
  575. u8 ctrl;
  576. host = mmc_priv(mmc);
  577. spin_lock_irqsave(&host->lock, flags);
  578. /*
  579. * Reset the chip on each power off.
  580. * Should clear out any weird states.
  581. */
  582. if (ios->power_mode == MMC_POWER_OFF) {
  583. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  584. sdhci_init(host);
  585. }
  586. sdhci_set_clock(host, ios->clock);
  587. if (ios->power_mode == MMC_POWER_OFF)
  588. sdhci_set_power(host, -1);
  589. else
  590. sdhci_set_power(host, ios->vdd);
  591. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  592. if (ios->bus_width == MMC_BUS_WIDTH_4)
  593. ctrl |= SDHCI_CTRL_4BITBUS;
  594. else
  595. ctrl &= ~SDHCI_CTRL_4BITBUS;
  596. if (ios->timing == MMC_TIMING_SD_HS)
  597. ctrl |= SDHCI_CTRL_HISPD;
  598. else
  599. ctrl &= ~SDHCI_CTRL_HISPD;
  600. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  601. mmiowb();
  602. spin_unlock_irqrestore(&host->lock, flags);
  603. }
  604. static int sdhci_get_ro(struct mmc_host *mmc)
  605. {
  606. struct sdhci_host *host;
  607. unsigned long flags;
  608. int present;
  609. host = mmc_priv(mmc);
  610. spin_lock_irqsave(&host->lock, flags);
  611. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  612. spin_unlock_irqrestore(&host->lock, flags);
  613. return !(present & SDHCI_WRITE_PROTECT);
  614. }
  615. static const struct mmc_host_ops sdhci_ops = {
  616. .request = sdhci_request,
  617. .set_ios = sdhci_set_ios,
  618. .get_ro = sdhci_get_ro,
  619. };
  620. /*****************************************************************************\
  621. * *
  622. * Tasklets *
  623. * *
  624. \*****************************************************************************/
  625. static void sdhci_tasklet_card(unsigned long param)
  626. {
  627. struct sdhci_host *host;
  628. unsigned long flags;
  629. host = (struct sdhci_host*)param;
  630. spin_lock_irqsave(&host->lock, flags);
  631. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  632. if (host->mrq) {
  633. printk(KERN_ERR "%s: Card removed during transfer!\n",
  634. mmc_hostname(host->mmc));
  635. printk(KERN_ERR "%s: Resetting controller.\n",
  636. mmc_hostname(host->mmc));
  637. sdhci_reset(host, SDHCI_RESET_CMD);
  638. sdhci_reset(host, SDHCI_RESET_DATA);
  639. host->mrq->cmd->error = MMC_ERR_FAILED;
  640. tasklet_schedule(&host->finish_tasklet);
  641. }
  642. }
  643. spin_unlock_irqrestore(&host->lock, flags);
  644. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  645. }
  646. static void sdhci_tasklet_finish(unsigned long param)
  647. {
  648. struct sdhci_host *host;
  649. unsigned long flags;
  650. struct mmc_request *mrq;
  651. host = (struct sdhci_host*)param;
  652. spin_lock_irqsave(&host->lock, flags);
  653. del_timer(&host->timer);
  654. mrq = host->mrq;
  655. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  656. /*
  657. * The controller needs a reset of internal state machines
  658. * upon error conditions.
  659. */
  660. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  661. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  662. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  663. /* Some controllers need this kick or reset won't work here */
  664. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  665. unsigned int clock;
  666. /* This is to force an update */
  667. clock = host->clock;
  668. host->clock = 0;
  669. sdhci_set_clock(host, clock);
  670. }
  671. /* Spec says we should do both at the same time, but Ricoh
  672. controllers do not like that. */
  673. sdhci_reset(host, SDHCI_RESET_CMD);
  674. sdhci_reset(host, SDHCI_RESET_DATA);
  675. }
  676. host->mrq = NULL;
  677. host->cmd = NULL;
  678. host->data = NULL;
  679. sdhci_deactivate_led(host);
  680. mmiowb();
  681. spin_unlock_irqrestore(&host->lock, flags);
  682. mmc_request_done(host->mmc, mrq);
  683. }
  684. static void sdhci_timeout_timer(unsigned long data)
  685. {
  686. struct sdhci_host *host;
  687. unsigned long flags;
  688. host = (struct sdhci_host*)data;
  689. spin_lock_irqsave(&host->lock, flags);
  690. if (host->mrq) {
  691. printk(KERN_ERR "%s: Timeout waiting for hardware "
  692. "interrupt.\n", mmc_hostname(host->mmc));
  693. sdhci_dumpregs(host);
  694. if (host->data) {
  695. host->data->error = MMC_ERR_TIMEOUT;
  696. sdhci_finish_data(host);
  697. } else {
  698. if (host->cmd)
  699. host->cmd->error = MMC_ERR_TIMEOUT;
  700. else
  701. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  702. tasklet_schedule(&host->finish_tasklet);
  703. }
  704. }
  705. mmiowb();
  706. spin_unlock_irqrestore(&host->lock, flags);
  707. }
  708. /*****************************************************************************\
  709. * *
  710. * Interrupt handling *
  711. * *
  712. \*****************************************************************************/
  713. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  714. {
  715. BUG_ON(intmask == 0);
  716. if (!host->cmd) {
  717. printk(KERN_ERR "%s: Got command interrupt even though no "
  718. "command operation was in progress.\n",
  719. mmc_hostname(host->mmc));
  720. sdhci_dumpregs(host);
  721. return;
  722. }
  723. if (intmask & SDHCI_INT_RESPONSE)
  724. sdhci_finish_command(host);
  725. else {
  726. if (intmask & SDHCI_INT_TIMEOUT)
  727. host->cmd->error = MMC_ERR_TIMEOUT;
  728. else if (intmask & SDHCI_INT_CRC)
  729. host->cmd->error = MMC_ERR_BADCRC;
  730. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  731. host->cmd->error = MMC_ERR_FAILED;
  732. else
  733. host->cmd->error = MMC_ERR_INVALID;
  734. tasklet_schedule(&host->finish_tasklet);
  735. }
  736. }
  737. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  738. {
  739. BUG_ON(intmask == 0);
  740. if (!host->data) {
  741. /*
  742. * A data end interrupt is sent together with the response
  743. * for the stop command.
  744. */
  745. if (intmask & SDHCI_INT_DATA_END)
  746. return;
  747. printk(KERN_ERR "%s: Got data interrupt even though no "
  748. "data operation was in progress.\n",
  749. mmc_hostname(host->mmc));
  750. sdhci_dumpregs(host);
  751. return;
  752. }
  753. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  754. host->data->error = MMC_ERR_TIMEOUT;
  755. else if (intmask & SDHCI_INT_DATA_CRC)
  756. host->data->error = MMC_ERR_BADCRC;
  757. else if (intmask & SDHCI_INT_DATA_END_BIT)
  758. host->data->error = MMC_ERR_FAILED;
  759. if (host->data->error != MMC_ERR_NONE)
  760. sdhci_finish_data(host);
  761. else {
  762. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  763. sdhci_transfer_pio(host);
  764. /*
  765. * We currently don't do anything fancy with DMA
  766. * boundaries, but as we can't disable the feature
  767. * we need to at least restart the transfer.
  768. */
  769. if (intmask & SDHCI_INT_DMA_END)
  770. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  771. host->ioaddr + SDHCI_DMA_ADDRESS);
  772. if (intmask & SDHCI_INT_DATA_END)
  773. sdhci_finish_data(host);
  774. }
  775. }
  776. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  777. {
  778. irqreturn_t result;
  779. struct sdhci_host* host = dev_id;
  780. u32 intmask;
  781. spin_lock(&host->lock);
  782. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  783. if (!intmask || intmask == 0xffffffff) {
  784. result = IRQ_NONE;
  785. goto out;
  786. }
  787. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  788. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  789. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  790. host->ioaddr + SDHCI_INT_STATUS);
  791. tasklet_schedule(&host->card_tasklet);
  792. }
  793. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  794. if (intmask & SDHCI_INT_CMD_MASK) {
  795. writel(intmask & SDHCI_INT_CMD_MASK,
  796. host->ioaddr + SDHCI_INT_STATUS);
  797. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  798. }
  799. if (intmask & SDHCI_INT_DATA_MASK) {
  800. writel(intmask & SDHCI_INT_DATA_MASK,
  801. host->ioaddr + SDHCI_INT_STATUS);
  802. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  803. }
  804. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  805. if (intmask & SDHCI_INT_BUS_POWER) {
  806. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  807. mmc_hostname(host->mmc));
  808. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  809. }
  810. intmask &= SDHCI_INT_BUS_POWER;
  811. if (intmask) {
  812. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  813. mmc_hostname(host->mmc), intmask);
  814. sdhci_dumpregs(host);
  815. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  816. }
  817. result = IRQ_HANDLED;
  818. mmiowb();
  819. out:
  820. spin_unlock(&host->lock);
  821. return result;
  822. }
  823. /*****************************************************************************\
  824. * *
  825. * Suspend/resume *
  826. * *
  827. \*****************************************************************************/
  828. #ifdef CONFIG_PM
  829. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  830. {
  831. struct sdhci_chip *chip;
  832. int i, ret;
  833. chip = pci_get_drvdata(pdev);
  834. if (!chip)
  835. return 0;
  836. DBG("Suspending...\n");
  837. for (i = 0;i < chip->num_slots;i++) {
  838. if (!chip->hosts[i])
  839. continue;
  840. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  841. if (ret) {
  842. for (i--;i >= 0;i--)
  843. mmc_resume_host(chip->hosts[i]->mmc);
  844. return ret;
  845. }
  846. }
  847. pci_save_state(pdev);
  848. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  849. for (i = 0;i < chip->num_slots;i++) {
  850. if (!chip->hosts[i])
  851. continue;
  852. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  853. }
  854. pci_disable_device(pdev);
  855. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  856. return 0;
  857. }
  858. static int sdhci_resume (struct pci_dev *pdev)
  859. {
  860. struct sdhci_chip *chip;
  861. int i, ret;
  862. chip = pci_get_drvdata(pdev);
  863. if (!chip)
  864. return 0;
  865. DBG("Resuming...\n");
  866. pci_set_power_state(pdev, PCI_D0);
  867. pci_restore_state(pdev);
  868. ret = pci_enable_device(pdev);
  869. if (ret)
  870. return ret;
  871. for (i = 0;i < chip->num_slots;i++) {
  872. if (!chip->hosts[i])
  873. continue;
  874. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  875. pci_set_master(pdev);
  876. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  877. IRQF_SHARED, chip->hosts[i]->slot_descr,
  878. chip->hosts[i]);
  879. if (ret)
  880. return ret;
  881. sdhci_init(chip->hosts[i]);
  882. mmiowb();
  883. ret = mmc_resume_host(chip->hosts[i]->mmc);
  884. if (ret)
  885. return ret;
  886. }
  887. return 0;
  888. }
  889. #else /* CONFIG_PM */
  890. #define sdhci_suspend NULL
  891. #define sdhci_resume NULL
  892. #endif /* CONFIG_PM */
  893. /*****************************************************************************\
  894. * *
  895. * Device probing/removal *
  896. * *
  897. \*****************************************************************************/
  898. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  899. {
  900. int ret;
  901. unsigned int version;
  902. struct sdhci_chip *chip;
  903. struct mmc_host *mmc;
  904. struct sdhci_host *host;
  905. u8 first_bar;
  906. unsigned int caps;
  907. chip = pci_get_drvdata(pdev);
  908. BUG_ON(!chip);
  909. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  910. if (ret)
  911. return ret;
  912. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  913. if (first_bar > 5) {
  914. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  915. return -ENODEV;
  916. }
  917. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  918. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  919. return -ENODEV;
  920. }
  921. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  922. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  923. "You may experience problems.\n");
  924. }
  925. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  926. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  927. return -ENODEV;
  928. }
  929. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  930. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  931. return -ENODEV;
  932. }
  933. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  934. if (!mmc)
  935. return -ENOMEM;
  936. host = mmc_priv(mmc);
  937. host->mmc = mmc;
  938. host->chip = chip;
  939. chip->hosts[slot] = host;
  940. host->bar = first_bar + slot;
  941. host->addr = pci_resource_start(pdev, host->bar);
  942. host->irq = pdev->irq;
  943. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  944. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  945. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  946. if (ret)
  947. goto free;
  948. host->ioaddr = ioremap_nocache(host->addr,
  949. pci_resource_len(pdev, host->bar));
  950. if (!host->ioaddr) {
  951. ret = -ENOMEM;
  952. goto release;
  953. }
  954. sdhci_reset(host, SDHCI_RESET_ALL);
  955. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  956. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  957. if (version != 0) {
  958. printk(KERN_ERR "%s: Unknown controller version (%d). "
  959. "You may experience problems.\n", host->slot_descr,
  960. version);
  961. }
  962. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  963. if (debug_nodma)
  964. DBG("DMA forced off\n");
  965. else if (debug_forcedma) {
  966. DBG("DMA forced on\n");
  967. host->flags |= SDHCI_USE_DMA;
  968. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  969. host->flags |= SDHCI_USE_DMA;
  970. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  971. DBG("Controller doesn't have DMA interface\n");
  972. else if (!(caps & SDHCI_CAN_DO_DMA))
  973. DBG("Controller doesn't have DMA capability\n");
  974. else
  975. host->flags |= SDHCI_USE_DMA;
  976. if (host->flags & SDHCI_USE_DMA) {
  977. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  978. printk(KERN_WARNING "%s: No suitable DMA available. "
  979. "Falling back to PIO.\n", host->slot_descr);
  980. host->flags &= ~SDHCI_USE_DMA;
  981. }
  982. }
  983. if (host->flags & SDHCI_USE_DMA)
  984. pci_set_master(pdev);
  985. else /* XXX: Hack to get MMC layer to avoid highmem */
  986. pdev->dma_mask = 0;
  987. host->max_clk =
  988. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  989. if (host->max_clk == 0) {
  990. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  991. "frequency.\n", host->slot_descr);
  992. ret = -ENODEV;
  993. goto unmap;
  994. }
  995. host->max_clk *= 1000000;
  996. host->timeout_clk =
  997. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  998. if (host->timeout_clk == 0) {
  999. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1000. "frequency.\n", host->slot_descr);
  1001. ret = -ENODEV;
  1002. goto unmap;
  1003. }
  1004. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1005. host->timeout_clk *= 1000;
  1006. /*
  1007. * Set host parameters.
  1008. */
  1009. mmc->ops = &sdhci_ops;
  1010. mmc->f_min = host->max_clk / 256;
  1011. mmc->f_max = host->max_clk;
  1012. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1013. if (caps & SDHCI_CAN_DO_HISPD)
  1014. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1015. mmc->ocr_avail = 0;
  1016. if (caps & SDHCI_CAN_VDD_330)
  1017. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1018. if (caps & SDHCI_CAN_VDD_300)
  1019. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1020. if (caps & SDHCI_CAN_VDD_180)
  1021. mmc->ocr_avail |= MMC_VDD_165_195;
  1022. if (mmc->ocr_avail == 0) {
  1023. printk(KERN_ERR "%s: Hardware doesn't report any "
  1024. "support voltages.\n", host->slot_descr);
  1025. ret = -ENODEV;
  1026. goto unmap;
  1027. }
  1028. spin_lock_init(&host->lock);
  1029. /*
  1030. * Maximum number of segments. Hardware cannot do scatter lists.
  1031. */
  1032. if (host->flags & SDHCI_USE_DMA)
  1033. mmc->max_hw_segs = 1;
  1034. else
  1035. mmc->max_hw_segs = 16;
  1036. mmc->max_phys_segs = 16;
  1037. /*
  1038. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1039. * size (512KiB).
  1040. */
  1041. mmc->max_req_size = 524288;
  1042. /*
  1043. * Maximum segment size. Could be one segment with the maximum number
  1044. * of bytes.
  1045. */
  1046. mmc->max_seg_size = mmc->max_req_size;
  1047. /*
  1048. * Maximum block size. This varies from controller to controller and
  1049. * is specified in the capabilities register.
  1050. */
  1051. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1052. if (mmc->max_blk_size >= 3) {
  1053. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1054. host->slot_descr);
  1055. ret = -ENODEV;
  1056. goto unmap;
  1057. }
  1058. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1059. /*
  1060. * Maximum block count.
  1061. */
  1062. mmc->max_blk_count = 65535;
  1063. /*
  1064. * Init tasklets.
  1065. */
  1066. tasklet_init(&host->card_tasklet,
  1067. sdhci_tasklet_card, (unsigned long)host);
  1068. tasklet_init(&host->finish_tasklet,
  1069. sdhci_tasklet_finish, (unsigned long)host);
  1070. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1071. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1072. host->slot_descr, host);
  1073. if (ret)
  1074. goto untasklet;
  1075. sdhci_init(host);
  1076. #ifdef CONFIG_MMC_DEBUG
  1077. sdhci_dumpregs(host);
  1078. #endif
  1079. mmiowb();
  1080. mmc_add_host(mmc);
  1081. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1082. host->addr, host->irq,
  1083. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1084. return 0;
  1085. untasklet:
  1086. tasklet_kill(&host->card_tasklet);
  1087. tasklet_kill(&host->finish_tasklet);
  1088. unmap:
  1089. iounmap(host->ioaddr);
  1090. release:
  1091. pci_release_region(pdev, host->bar);
  1092. free:
  1093. mmc_free_host(mmc);
  1094. return ret;
  1095. }
  1096. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1097. {
  1098. struct sdhci_chip *chip;
  1099. struct mmc_host *mmc;
  1100. struct sdhci_host *host;
  1101. chip = pci_get_drvdata(pdev);
  1102. host = chip->hosts[slot];
  1103. mmc = host->mmc;
  1104. chip->hosts[slot] = NULL;
  1105. mmc_remove_host(mmc);
  1106. sdhci_reset(host, SDHCI_RESET_ALL);
  1107. free_irq(host->irq, host);
  1108. del_timer_sync(&host->timer);
  1109. tasklet_kill(&host->card_tasklet);
  1110. tasklet_kill(&host->finish_tasklet);
  1111. iounmap(host->ioaddr);
  1112. pci_release_region(pdev, host->bar);
  1113. mmc_free_host(mmc);
  1114. }
  1115. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1116. const struct pci_device_id *ent)
  1117. {
  1118. int ret, i;
  1119. u8 slots, rev;
  1120. struct sdhci_chip *chip;
  1121. BUG_ON(pdev == NULL);
  1122. BUG_ON(ent == NULL);
  1123. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1124. printk(KERN_INFO DRIVER_NAME
  1125. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1126. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1127. (int)rev);
  1128. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1129. if (ret)
  1130. return ret;
  1131. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1132. DBG("found %d slot(s)\n", slots);
  1133. if (slots == 0)
  1134. return -ENODEV;
  1135. ret = pci_enable_device(pdev);
  1136. if (ret)
  1137. return ret;
  1138. chip = kzalloc(sizeof(struct sdhci_chip) +
  1139. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1140. if (!chip) {
  1141. ret = -ENOMEM;
  1142. goto err;
  1143. }
  1144. chip->pdev = pdev;
  1145. chip->quirks = ent->driver_data;
  1146. if (debug_quirks)
  1147. chip->quirks = debug_quirks;
  1148. chip->num_slots = slots;
  1149. pci_set_drvdata(pdev, chip);
  1150. for (i = 0;i < slots;i++) {
  1151. ret = sdhci_probe_slot(pdev, i);
  1152. if (ret) {
  1153. for (i--;i >= 0;i--)
  1154. sdhci_remove_slot(pdev, i);
  1155. goto free;
  1156. }
  1157. }
  1158. return 0;
  1159. free:
  1160. pci_set_drvdata(pdev, NULL);
  1161. kfree(chip);
  1162. err:
  1163. pci_disable_device(pdev);
  1164. return ret;
  1165. }
  1166. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1167. {
  1168. int i;
  1169. struct sdhci_chip *chip;
  1170. chip = pci_get_drvdata(pdev);
  1171. if (chip) {
  1172. for (i = 0;i < chip->num_slots;i++)
  1173. sdhci_remove_slot(pdev, i);
  1174. pci_set_drvdata(pdev, NULL);
  1175. kfree(chip);
  1176. }
  1177. pci_disable_device(pdev);
  1178. }
  1179. static struct pci_driver sdhci_driver = {
  1180. .name = DRIVER_NAME,
  1181. .id_table = pci_ids,
  1182. .probe = sdhci_probe,
  1183. .remove = __devexit_p(sdhci_remove),
  1184. .suspend = sdhci_suspend,
  1185. .resume = sdhci_resume,
  1186. };
  1187. /*****************************************************************************\
  1188. * *
  1189. * Driver init/exit *
  1190. * *
  1191. \*****************************************************************************/
  1192. static int __init sdhci_drv_init(void)
  1193. {
  1194. printk(KERN_INFO DRIVER_NAME
  1195. ": Secure Digital Host Controller Interface driver\n");
  1196. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1197. return pci_register_driver(&sdhci_driver);
  1198. }
  1199. static void __exit sdhci_drv_exit(void)
  1200. {
  1201. DBG("Exiting\n");
  1202. pci_unregister_driver(&sdhci_driver);
  1203. }
  1204. module_init(sdhci_drv_init);
  1205. module_exit(sdhci_drv_exit);
  1206. module_param(debug_nodma, uint, 0444);
  1207. module_param(debug_forcedma, uint, 0444);
  1208. module_param(debug_quirks, uint, 0444);
  1209. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1210. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1211. MODULE_LICENSE("GPL");
  1212. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1213. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1214. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");