i915_irq.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #define MAX_NOPID ((u32)~0)
  36. /**
  37. * Interrupts that are always left unmasked.
  38. *
  39. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  40. * we leave them always unmasked in IMR and then control enabling them through
  41. * PIPESTAT alone.
  42. */
  43. #define I915_INTERRUPT_ENABLE_FIX \
  44. (I915_ASLE_INTERRUPT | \
  45. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  46. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  48. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  49. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  50. /** Interrupts that we mask and unmask at runtime. */
  51. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  52. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  53. PIPE_VBLANK_INTERRUPT_STATUS)
  54. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  55. PIPE_VBLANK_INTERRUPT_ENABLE)
  56. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  57. DRM_I915_VBLANK_PIPE_B)
  58. void
  59. igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  60. {
  61. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  62. dev_priv->gt_irq_mask_reg &= ~mask;
  63. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  64. (void) I915_READ(GTIMR);
  65. }
  66. }
  67. static inline void
  68. igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  69. {
  70. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  71. dev_priv->gt_irq_mask_reg |= mask;
  72. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  73. (void) I915_READ(GTIMR);
  74. }
  75. }
  76. /* For display hotplug interrupt */
  77. void
  78. igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  79. {
  80. if ((dev_priv->irq_mask_reg & mask) != 0) {
  81. dev_priv->irq_mask_reg &= ~mask;
  82. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  83. (void) I915_READ(DEIMR);
  84. }
  85. }
  86. static inline void
  87. igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  88. {
  89. if ((dev_priv->irq_mask_reg & mask) != mask) {
  90. dev_priv->irq_mask_reg |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  92. (void) I915_READ(DEIMR);
  93. }
  94. }
  95. void
  96. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  97. {
  98. if ((dev_priv->irq_mask_reg & mask) != 0) {
  99. dev_priv->irq_mask_reg &= ~mask;
  100. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  101. (void) I915_READ(IMR);
  102. }
  103. }
  104. static inline void
  105. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  106. {
  107. if ((dev_priv->irq_mask_reg & mask) != mask) {
  108. dev_priv->irq_mask_reg |= mask;
  109. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  110. (void) I915_READ(IMR);
  111. }
  112. }
  113. static inline u32
  114. i915_pipestat(int pipe)
  115. {
  116. if (pipe == 0)
  117. return PIPEASTAT;
  118. if (pipe == 1)
  119. return PIPEBSTAT;
  120. BUG();
  121. }
  122. void
  123. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  124. {
  125. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  126. u32 reg = i915_pipestat(pipe);
  127. dev_priv->pipestat[pipe] |= mask;
  128. /* Enable the interrupt, clear any pending status */
  129. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  130. (void) I915_READ(reg);
  131. }
  132. }
  133. void
  134. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  135. {
  136. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  137. u32 reg = i915_pipestat(pipe);
  138. dev_priv->pipestat[pipe] &= ~mask;
  139. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  140. (void) I915_READ(reg);
  141. }
  142. }
  143. /**
  144. * intel_enable_asle - enable ASLE interrupt for OpRegion
  145. */
  146. void intel_enable_asle (struct drm_device *dev)
  147. {
  148. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  149. if (IS_IGDNG(dev))
  150. igdng_enable_display_irq(dev_priv, DE_GSE);
  151. else
  152. i915_enable_pipestat(dev_priv, 1,
  153. I915_LEGACY_BLC_EVENT_ENABLE);
  154. }
  155. /**
  156. * i915_pipe_enabled - check if a pipe is enabled
  157. * @dev: DRM device
  158. * @pipe: pipe to check
  159. *
  160. * Reading certain registers when the pipe is disabled can hang the chip.
  161. * Use this routine to make sure the PLL is running and the pipe is active
  162. * before reading such registers if unsure.
  163. */
  164. static int
  165. i915_pipe_enabled(struct drm_device *dev, int pipe)
  166. {
  167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  168. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  169. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  170. return 1;
  171. return 0;
  172. }
  173. /* Called from drm generic code, passed a 'crtc', which
  174. * we use as a pipe index
  175. */
  176. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  177. {
  178. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  179. unsigned long high_frame;
  180. unsigned long low_frame;
  181. u32 high1, high2, low, count;
  182. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  183. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. /*
  190. * High & low register fields aren't synchronized, so make sure
  191. * we get a low value that's stable across two reads of the high
  192. * register.
  193. */
  194. do {
  195. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  196. PIPE_FRAME_HIGH_SHIFT);
  197. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  198. PIPE_FRAME_LOW_SHIFT);
  199. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  200. PIPE_FRAME_HIGH_SHIFT);
  201. } while (high1 != high2);
  202. count = (high1 << 8) | low;
  203. return count;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct drm_connector *connector;
  226. if (mode_config->num_connector) {
  227. list_for_each_entry(connector, &mode_config->connector_list, head) {
  228. struct intel_output *intel_output = to_intel_output(connector);
  229. if (intel_output->hot_plug)
  230. (*intel_output->hot_plug) (intel_output);
  231. }
  232. }
  233. /* Just fire off a uevent and let userspace tell us what to do */
  234. drm_sysfs_hotplug_event(dev);
  235. }
  236. irqreturn_t igdng_irq_handler(struct drm_device *dev)
  237. {
  238. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  239. int ret = IRQ_NONE;
  240. u32 de_iir, gt_iir, pch_iir;
  241. u32 new_de_iir, new_gt_iir, new_pch_iir;
  242. struct drm_i915_master_private *master_priv;
  243. de_iir = I915_READ(DEIIR);
  244. gt_iir = I915_READ(GTIIR);
  245. pch_iir = I915_READ(SDEIIR);
  246. for (;;) {
  247. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  248. break;
  249. ret = IRQ_HANDLED;
  250. /* should clear PCH hotplug event before clear CPU irq */
  251. I915_WRITE(SDEIIR, pch_iir);
  252. new_pch_iir = I915_READ(SDEIIR);
  253. I915_WRITE(DEIIR, de_iir);
  254. new_de_iir = I915_READ(DEIIR);
  255. I915_WRITE(GTIIR, gt_iir);
  256. new_gt_iir = I915_READ(GTIIR);
  257. if (dev->primary->master) {
  258. master_priv = dev->primary->master->driver_priv;
  259. if (master_priv->sarea_priv)
  260. master_priv->sarea_priv->last_dispatch =
  261. READ_BREADCRUMB(dev_priv);
  262. }
  263. if (gt_iir & GT_USER_INTERRUPT) {
  264. u32 seqno = i915_get_gem_seqno(dev);
  265. dev_priv->mm.irq_gem_seqno = seqno;
  266. trace_i915_gem_request_complete(dev, seqno);
  267. DRM_WAKEUP(&dev_priv->irq_queue);
  268. }
  269. if (de_iir & DE_GSE)
  270. ironlake_opregion_gse_intr(dev);
  271. /* check event from PCH */
  272. if ((de_iir & DE_PCH_EVENT) &&
  273. (pch_iir & SDE_HOTPLUG_MASK)) {
  274. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  275. }
  276. de_iir = new_de_iir;
  277. gt_iir = new_gt_iir;
  278. pch_iir = new_pch_iir;
  279. }
  280. return ret;
  281. }
  282. /**
  283. * i915_error_work_func - do process context error handling work
  284. * @work: work struct
  285. *
  286. * Fire an error uevent so userspace can see that a hang or error
  287. * was detected.
  288. */
  289. static void i915_error_work_func(struct work_struct *work)
  290. {
  291. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  292. error_work);
  293. struct drm_device *dev = dev_priv->dev;
  294. char *error_event[] = { "ERROR=1", NULL };
  295. char *reset_event[] = { "RESET=1", NULL };
  296. char *reset_done_event[] = { "ERROR=0", NULL };
  297. DRM_DEBUG_DRIVER("generating error event\n");
  298. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  299. if (atomic_read(&dev_priv->mm.wedged)) {
  300. if (IS_I965G(dev)) {
  301. DRM_DEBUG_DRIVER("resetting chip\n");
  302. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  303. if (!i965_reset(dev, GDRST_RENDER)) {
  304. atomic_set(&dev_priv->mm.wedged, 0);
  305. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  306. }
  307. } else {
  308. DRM_DEBUG_DRIVER("reboot required\n");
  309. }
  310. }
  311. }
  312. /**
  313. * i915_capture_error_state - capture an error record for later analysis
  314. * @dev: drm device
  315. *
  316. * Should be called when an error is detected (either a hang or an error
  317. * interrupt) to capture error state from the time of the error. Fills
  318. * out a structure which becomes available in debugfs for user level tools
  319. * to pick up.
  320. */
  321. static void i915_capture_error_state(struct drm_device *dev)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. struct drm_i915_error_state *error;
  325. unsigned long flags;
  326. spin_lock_irqsave(&dev_priv->error_lock, flags);
  327. if (dev_priv->first_error)
  328. goto out;
  329. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  330. if (!error) {
  331. DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n");
  332. goto out;
  333. }
  334. error->eir = I915_READ(EIR);
  335. error->pgtbl_er = I915_READ(PGTBL_ER);
  336. error->pipeastat = I915_READ(PIPEASTAT);
  337. error->pipebstat = I915_READ(PIPEBSTAT);
  338. error->instpm = I915_READ(INSTPM);
  339. if (!IS_I965G(dev)) {
  340. error->ipeir = I915_READ(IPEIR);
  341. error->ipehr = I915_READ(IPEHR);
  342. error->instdone = I915_READ(INSTDONE);
  343. error->acthd = I915_READ(ACTHD);
  344. } else {
  345. error->ipeir = I915_READ(IPEIR_I965);
  346. error->ipehr = I915_READ(IPEHR_I965);
  347. error->instdone = I915_READ(INSTDONE_I965);
  348. error->instps = I915_READ(INSTPS);
  349. error->instdone1 = I915_READ(INSTDONE1);
  350. error->acthd = I915_READ(ACTHD_I965);
  351. }
  352. do_gettimeofday(&error->time);
  353. dev_priv->first_error = error;
  354. out:
  355. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  356. }
  357. /**
  358. * i915_handle_error - handle an error interrupt
  359. * @dev: drm device
  360. *
  361. * Do some basic checking of regsiter state at error interrupt time and
  362. * dump it to the syslog. Also call i915_capture_error_state() to make
  363. * sure we get a record and make it available in debugfs. Fire a uevent
  364. * so userspace knows something bad happened (should trigger collection
  365. * of a ring dump etc.).
  366. */
  367. static void i915_handle_error(struct drm_device *dev, bool wedged)
  368. {
  369. struct drm_i915_private *dev_priv = dev->dev_private;
  370. u32 eir = I915_READ(EIR);
  371. u32 pipea_stats = I915_READ(PIPEASTAT);
  372. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  373. i915_capture_error_state(dev);
  374. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  375. eir);
  376. if (IS_G4X(dev)) {
  377. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  378. u32 ipeir = I915_READ(IPEIR_I965);
  379. printk(KERN_ERR " IPEIR: 0x%08x\n",
  380. I915_READ(IPEIR_I965));
  381. printk(KERN_ERR " IPEHR: 0x%08x\n",
  382. I915_READ(IPEHR_I965));
  383. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  384. I915_READ(INSTDONE_I965));
  385. printk(KERN_ERR " INSTPS: 0x%08x\n",
  386. I915_READ(INSTPS));
  387. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  388. I915_READ(INSTDONE1));
  389. printk(KERN_ERR " ACTHD: 0x%08x\n",
  390. I915_READ(ACTHD_I965));
  391. I915_WRITE(IPEIR_I965, ipeir);
  392. (void)I915_READ(IPEIR_I965);
  393. }
  394. if (eir & GM45_ERROR_PAGE_TABLE) {
  395. u32 pgtbl_err = I915_READ(PGTBL_ER);
  396. printk(KERN_ERR "page table error\n");
  397. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  398. pgtbl_err);
  399. I915_WRITE(PGTBL_ER, pgtbl_err);
  400. (void)I915_READ(PGTBL_ER);
  401. }
  402. }
  403. if (IS_I9XX(dev)) {
  404. if (eir & I915_ERROR_PAGE_TABLE) {
  405. u32 pgtbl_err = I915_READ(PGTBL_ER);
  406. printk(KERN_ERR "page table error\n");
  407. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  408. pgtbl_err);
  409. I915_WRITE(PGTBL_ER, pgtbl_err);
  410. (void)I915_READ(PGTBL_ER);
  411. }
  412. }
  413. if (eir & I915_ERROR_MEMORY_REFRESH) {
  414. printk(KERN_ERR "memory refresh error\n");
  415. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  416. pipea_stats);
  417. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  418. pipeb_stats);
  419. /* pipestat has already been acked */
  420. }
  421. if (eir & I915_ERROR_INSTRUCTION) {
  422. printk(KERN_ERR "instruction error\n");
  423. printk(KERN_ERR " INSTPM: 0x%08x\n",
  424. I915_READ(INSTPM));
  425. if (!IS_I965G(dev)) {
  426. u32 ipeir = I915_READ(IPEIR);
  427. printk(KERN_ERR " IPEIR: 0x%08x\n",
  428. I915_READ(IPEIR));
  429. printk(KERN_ERR " IPEHR: 0x%08x\n",
  430. I915_READ(IPEHR));
  431. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  432. I915_READ(INSTDONE));
  433. printk(KERN_ERR " ACTHD: 0x%08x\n",
  434. I915_READ(ACTHD));
  435. I915_WRITE(IPEIR, ipeir);
  436. (void)I915_READ(IPEIR);
  437. } else {
  438. u32 ipeir = I915_READ(IPEIR_I965);
  439. printk(KERN_ERR " IPEIR: 0x%08x\n",
  440. I915_READ(IPEIR_I965));
  441. printk(KERN_ERR " IPEHR: 0x%08x\n",
  442. I915_READ(IPEHR_I965));
  443. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  444. I915_READ(INSTDONE_I965));
  445. printk(KERN_ERR " INSTPS: 0x%08x\n",
  446. I915_READ(INSTPS));
  447. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  448. I915_READ(INSTDONE1));
  449. printk(KERN_ERR " ACTHD: 0x%08x\n",
  450. I915_READ(ACTHD_I965));
  451. I915_WRITE(IPEIR_I965, ipeir);
  452. (void)I915_READ(IPEIR_I965);
  453. }
  454. }
  455. I915_WRITE(EIR, eir);
  456. (void)I915_READ(EIR);
  457. eir = I915_READ(EIR);
  458. if (eir) {
  459. /*
  460. * some errors might have become stuck,
  461. * mask them.
  462. */
  463. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  464. I915_WRITE(EMR, I915_READ(EMR) | eir);
  465. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  466. }
  467. if (wedged) {
  468. atomic_set(&dev_priv->mm.wedged, 1);
  469. /*
  470. * Wakeup waiting processes so they don't hang
  471. */
  472. printk("i915: Waking up sleeping processes\n");
  473. DRM_WAKEUP(&dev_priv->irq_queue);
  474. }
  475. queue_work(dev_priv->wq, &dev_priv->error_work);
  476. }
  477. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  478. {
  479. struct drm_device *dev = (struct drm_device *) arg;
  480. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  481. struct drm_i915_master_private *master_priv;
  482. u32 iir, new_iir;
  483. u32 pipea_stats, pipeb_stats;
  484. u32 vblank_status;
  485. u32 vblank_enable;
  486. int vblank = 0;
  487. unsigned long irqflags;
  488. int irq_received;
  489. int ret = IRQ_NONE;
  490. atomic_inc(&dev_priv->irq_received);
  491. if (IS_IGDNG(dev))
  492. return igdng_irq_handler(dev);
  493. iir = I915_READ(IIR);
  494. if (IS_I965G(dev)) {
  495. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  496. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  497. } else {
  498. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  499. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  500. }
  501. for (;;) {
  502. irq_received = iir != 0;
  503. /* Can't rely on pipestat interrupt bit in iir as it might
  504. * have been cleared after the pipestat interrupt was received.
  505. * It doesn't set the bit in iir again, but it still produces
  506. * interrupts (for non-MSI).
  507. */
  508. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  509. pipea_stats = I915_READ(PIPEASTAT);
  510. pipeb_stats = I915_READ(PIPEBSTAT);
  511. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  512. i915_handle_error(dev, false);
  513. /*
  514. * Clear the PIPE(A|B)STAT regs before the IIR
  515. */
  516. if (pipea_stats & 0x8000ffff) {
  517. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  518. DRM_DEBUG_DRIVER("pipe a underrun\n");
  519. I915_WRITE(PIPEASTAT, pipea_stats);
  520. irq_received = 1;
  521. }
  522. if (pipeb_stats & 0x8000ffff) {
  523. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  524. DRM_DEBUG_DRIVER("pipe b underrun\n");
  525. I915_WRITE(PIPEBSTAT, pipeb_stats);
  526. irq_received = 1;
  527. }
  528. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  529. if (!irq_received)
  530. break;
  531. ret = IRQ_HANDLED;
  532. /* Consume port. Then clear IIR or we'll miss events */
  533. if ((I915_HAS_HOTPLUG(dev)) &&
  534. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  535. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  536. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  537. hotplug_status);
  538. if (hotplug_status & dev_priv->hotplug_supported_mask)
  539. queue_work(dev_priv->wq,
  540. &dev_priv->hotplug_work);
  541. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  542. I915_READ(PORT_HOTPLUG_STAT);
  543. }
  544. I915_WRITE(IIR, iir);
  545. new_iir = I915_READ(IIR); /* Flush posted writes */
  546. if (dev->primary->master) {
  547. master_priv = dev->primary->master->driver_priv;
  548. if (master_priv->sarea_priv)
  549. master_priv->sarea_priv->last_dispatch =
  550. READ_BREADCRUMB(dev_priv);
  551. }
  552. if (iir & I915_USER_INTERRUPT) {
  553. u32 seqno = i915_get_gem_seqno(dev);
  554. dev_priv->mm.irq_gem_seqno = seqno;
  555. trace_i915_gem_request_complete(dev, seqno);
  556. DRM_WAKEUP(&dev_priv->irq_queue);
  557. dev_priv->hangcheck_count = 0;
  558. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  559. }
  560. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  561. intel_prepare_page_flip(dev, 0);
  562. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  563. intel_prepare_page_flip(dev, 1);
  564. if (pipea_stats & vblank_status) {
  565. vblank++;
  566. drm_handle_vblank(dev, 0);
  567. intel_finish_page_flip(dev, 0);
  568. }
  569. if (pipeb_stats & vblank_status) {
  570. vblank++;
  571. drm_handle_vblank(dev, 1);
  572. intel_finish_page_flip(dev, 1);
  573. }
  574. if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  575. (iir & I915_ASLE_INTERRUPT))
  576. opregion_asle_intr(dev);
  577. /* With MSI, interrupts are only generated when iir
  578. * transitions from zero to nonzero. If another bit got
  579. * set while we were handling the existing iir bits, then
  580. * we would never get another interrupt.
  581. *
  582. * This is fine on non-MSI as well, as if we hit this path
  583. * we avoid exiting the interrupt handler only to generate
  584. * another one.
  585. *
  586. * Note that for MSI this could cause a stray interrupt report
  587. * if an interrupt landed in the time between writing IIR and
  588. * the posting read. This should be rare enough to never
  589. * trigger the 99% of 100,000 interrupts test for disabling
  590. * stray interrupts.
  591. */
  592. iir = new_iir;
  593. }
  594. return ret;
  595. }
  596. static int i915_emit_irq(struct drm_device * dev)
  597. {
  598. drm_i915_private_t *dev_priv = dev->dev_private;
  599. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  600. RING_LOCALS;
  601. i915_kernel_lost_context(dev);
  602. DRM_DEBUG_DRIVER("\n");
  603. dev_priv->counter++;
  604. if (dev_priv->counter > 0x7FFFFFFFUL)
  605. dev_priv->counter = 1;
  606. if (master_priv->sarea_priv)
  607. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  608. BEGIN_LP_RING(4);
  609. OUT_RING(MI_STORE_DWORD_INDEX);
  610. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  611. OUT_RING(dev_priv->counter);
  612. OUT_RING(MI_USER_INTERRUPT);
  613. ADVANCE_LP_RING();
  614. return dev_priv->counter;
  615. }
  616. void i915_user_irq_get(struct drm_device *dev)
  617. {
  618. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  619. unsigned long irqflags;
  620. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  621. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  622. if (IS_IGDNG(dev))
  623. igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  624. else
  625. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  626. }
  627. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  628. }
  629. void i915_user_irq_put(struct drm_device *dev)
  630. {
  631. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  632. unsigned long irqflags;
  633. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  634. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  635. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  636. if (IS_IGDNG(dev))
  637. igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  638. else
  639. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  640. }
  641. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  642. }
  643. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  644. {
  645. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  646. if (dev_priv->trace_irq_seqno == 0)
  647. i915_user_irq_get(dev);
  648. dev_priv->trace_irq_seqno = seqno;
  649. }
  650. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  651. {
  652. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  653. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  654. int ret = 0;
  655. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  656. READ_BREADCRUMB(dev_priv));
  657. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  658. if (master_priv->sarea_priv)
  659. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  660. return 0;
  661. }
  662. if (master_priv->sarea_priv)
  663. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  664. i915_user_irq_get(dev);
  665. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  666. READ_BREADCRUMB(dev_priv) >= irq_nr);
  667. i915_user_irq_put(dev);
  668. if (ret == -EBUSY) {
  669. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  670. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  671. }
  672. return ret;
  673. }
  674. /* Needs the lock as it touches the ring.
  675. */
  676. int i915_irq_emit(struct drm_device *dev, void *data,
  677. struct drm_file *file_priv)
  678. {
  679. drm_i915_private_t *dev_priv = dev->dev_private;
  680. drm_i915_irq_emit_t *emit = data;
  681. int result;
  682. if (!dev_priv || !dev_priv->ring.virtual_start) {
  683. DRM_ERROR("called with no initialization\n");
  684. return -EINVAL;
  685. }
  686. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  687. mutex_lock(&dev->struct_mutex);
  688. result = i915_emit_irq(dev);
  689. mutex_unlock(&dev->struct_mutex);
  690. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  691. DRM_ERROR("copy_to_user\n");
  692. return -EFAULT;
  693. }
  694. return 0;
  695. }
  696. /* Doesn't need the hardware lock.
  697. */
  698. int i915_irq_wait(struct drm_device *dev, void *data,
  699. struct drm_file *file_priv)
  700. {
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. drm_i915_irq_wait_t *irqwait = data;
  703. if (!dev_priv) {
  704. DRM_ERROR("called with no initialization\n");
  705. return -EINVAL;
  706. }
  707. return i915_wait_irq(dev, irqwait->irq_seq);
  708. }
  709. /* Called from drm generic code, passed 'crtc' which
  710. * we use as a pipe index
  711. */
  712. int i915_enable_vblank(struct drm_device *dev, int pipe)
  713. {
  714. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  715. unsigned long irqflags;
  716. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  717. u32 pipeconf;
  718. pipeconf = I915_READ(pipeconf_reg);
  719. if (!(pipeconf & PIPEACONF_ENABLE))
  720. return -EINVAL;
  721. if (IS_IGDNG(dev))
  722. return 0;
  723. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  724. if (IS_I965G(dev))
  725. i915_enable_pipestat(dev_priv, pipe,
  726. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  727. else
  728. i915_enable_pipestat(dev_priv, pipe,
  729. PIPE_VBLANK_INTERRUPT_ENABLE);
  730. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  731. return 0;
  732. }
  733. /* Called from drm generic code, passed 'crtc' which
  734. * we use as a pipe index
  735. */
  736. void i915_disable_vblank(struct drm_device *dev, int pipe)
  737. {
  738. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  739. unsigned long irqflags;
  740. if (IS_IGDNG(dev))
  741. return;
  742. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  743. i915_disable_pipestat(dev_priv, pipe,
  744. PIPE_VBLANK_INTERRUPT_ENABLE |
  745. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  746. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  747. }
  748. void i915_enable_interrupt (struct drm_device *dev)
  749. {
  750. struct drm_i915_private *dev_priv = dev->dev_private;
  751. if (!IS_IGDNG(dev))
  752. opregion_enable_asle(dev);
  753. dev_priv->irq_enabled = 1;
  754. }
  755. /* Set the vblank monitor pipe
  756. */
  757. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  758. struct drm_file *file_priv)
  759. {
  760. drm_i915_private_t *dev_priv = dev->dev_private;
  761. if (!dev_priv) {
  762. DRM_ERROR("called with no initialization\n");
  763. return -EINVAL;
  764. }
  765. return 0;
  766. }
  767. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  768. struct drm_file *file_priv)
  769. {
  770. drm_i915_private_t *dev_priv = dev->dev_private;
  771. drm_i915_vblank_pipe_t *pipe = data;
  772. if (!dev_priv) {
  773. DRM_ERROR("called with no initialization\n");
  774. return -EINVAL;
  775. }
  776. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  777. return 0;
  778. }
  779. /**
  780. * Schedule buffer swap at given vertical blank.
  781. */
  782. int i915_vblank_swap(struct drm_device *dev, void *data,
  783. struct drm_file *file_priv)
  784. {
  785. /* The delayed swap mechanism was fundamentally racy, and has been
  786. * removed. The model was that the client requested a delayed flip/swap
  787. * from the kernel, then waited for vblank before continuing to perform
  788. * rendering. The problem was that the kernel might wake the client
  789. * up before it dispatched the vblank swap (since the lock has to be
  790. * held while touching the ringbuffer), in which case the client would
  791. * clear and start the next frame before the swap occurred, and
  792. * flicker would occur in addition to likely missing the vblank.
  793. *
  794. * In the absence of this ioctl, userland falls back to a correct path
  795. * of waiting for a vblank, then dispatching the swap on its own.
  796. * Context switching to userland and back is plenty fast enough for
  797. * meeting the requirements of vblank swapping.
  798. */
  799. return -EINVAL;
  800. }
  801. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  802. drm_i915_private_t *dev_priv = dev->dev_private;
  803. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  804. }
  805. /**
  806. * This is called when the chip hasn't reported back with completed
  807. * batchbuffers in a long time. The first time this is called we simply record
  808. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  809. * again, we assume the chip is wedged and try to fix it.
  810. */
  811. void i915_hangcheck_elapsed(unsigned long data)
  812. {
  813. struct drm_device *dev = (struct drm_device *)data;
  814. drm_i915_private_t *dev_priv = dev->dev_private;
  815. uint32_t acthd;
  816. if (!IS_I965G(dev))
  817. acthd = I915_READ(ACTHD);
  818. else
  819. acthd = I915_READ(ACTHD_I965);
  820. /* If all work is done then ACTHD clearly hasn't advanced. */
  821. if (list_empty(&dev_priv->mm.request_list) ||
  822. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  823. dev_priv->hangcheck_count = 0;
  824. return;
  825. }
  826. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  827. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  828. i915_handle_error(dev, true);
  829. return;
  830. }
  831. /* Reset timer case chip hangs without another request being added */
  832. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  833. if (acthd != dev_priv->last_acthd)
  834. dev_priv->hangcheck_count = 0;
  835. else
  836. dev_priv->hangcheck_count++;
  837. dev_priv->last_acthd = acthd;
  838. }
  839. /* drm_dma.h hooks
  840. */
  841. static void igdng_irq_preinstall(struct drm_device *dev)
  842. {
  843. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  844. I915_WRITE(HWSTAM, 0xeffe);
  845. /* XXX hotplug from PCH */
  846. I915_WRITE(DEIMR, 0xffffffff);
  847. I915_WRITE(DEIER, 0x0);
  848. (void) I915_READ(DEIER);
  849. /* and GT */
  850. I915_WRITE(GTIMR, 0xffffffff);
  851. I915_WRITE(GTIER, 0x0);
  852. (void) I915_READ(GTIER);
  853. /* south display irq */
  854. I915_WRITE(SDEIMR, 0xffffffff);
  855. I915_WRITE(SDEIER, 0x0);
  856. (void) I915_READ(SDEIER);
  857. }
  858. static int igdng_irq_postinstall(struct drm_device *dev)
  859. {
  860. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  861. /* enable kind of interrupts always enabled */
  862. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT;
  863. u32 render_mask = GT_USER_INTERRUPT;
  864. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  865. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  866. dev_priv->irq_mask_reg = ~display_mask;
  867. dev_priv->de_irq_enable_reg = display_mask;
  868. /* should always can generate irq */
  869. I915_WRITE(DEIIR, I915_READ(DEIIR));
  870. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  871. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  872. (void) I915_READ(DEIER);
  873. /* user interrupt should be enabled, but masked initial */
  874. dev_priv->gt_irq_mask_reg = 0xffffffff;
  875. dev_priv->gt_irq_enable_reg = render_mask;
  876. I915_WRITE(GTIIR, I915_READ(GTIIR));
  877. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  878. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  879. (void) I915_READ(GTIER);
  880. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  881. dev_priv->pch_irq_enable_reg = hotplug_mask;
  882. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  883. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  884. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  885. (void) I915_READ(SDEIER);
  886. return 0;
  887. }
  888. void i915_driver_irq_preinstall(struct drm_device * dev)
  889. {
  890. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  891. atomic_set(&dev_priv->irq_received, 0);
  892. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  893. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  894. if (IS_IGDNG(dev)) {
  895. igdng_irq_preinstall(dev);
  896. return;
  897. }
  898. if (I915_HAS_HOTPLUG(dev)) {
  899. I915_WRITE(PORT_HOTPLUG_EN, 0);
  900. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  901. }
  902. I915_WRITE(HWSTAM, 0xeffe);
  903. I915_WRITE(PIPEASTAT, 0);
  904. I915_WRITE(PIPEBSTAT, 0);
  905. I915_WRITE(IMR, 0xffffffff);
  906. I915_WRITE(IER, 0x0);
  907. (void) I915_READ(IER);
  908. }
  909. int i915_driver_irq_postinstall(struct drm_device *dev)
  910. {
  911. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  912. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  913. u32 error_mask;
  914. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  915. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  916. if (IS_IGDNG(dev))
  917. return igdng_irq_postinstall(dev);
  918. /* Unmask the interrupts that we always want on. */
  919. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  920. dev_priv->pipestat[0] = 0;
  921. dev_priv->pipestat[1] = 0;
  922. if (I915_HAS_HOTPLUG(dev)) {
  923. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  924. /* Leave other bits alone */
  925. hotplug_en |= HOTPLUG_EN_MASK;
  926. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  927. dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
  928. TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
  929. SDVOB_HOTPLUG_INT_STATUS;
  930. if (IS_G4X(dev)) {
  931. dev_priv->hotplug_supported_mask |=
  932. HDMIB_HOTPLUG_INT_STATUS |
  933. HDMIC_HOTPLUG_INT_STATUS |
  934. HDMID_HOTPLUG_INT_STATUS;
  935. }
  936. /* Enable in IER... */
  937. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  938. /* and unmask in IMR */
  939. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  940. }
  941. /*
  942. * Enable some error detection, note the instruction error mask
  943. * bit is reserved, so we leave it masked.
  944. */
  945. if (IS_G4X(dev)) {
  946. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  947. GM45_ERROR_MEM_PRIV |
  948. GM45_ERROR_CP_PRIV |
  949. I915_ERROR_MEMORY_REFRESH);
  950. } else {
  951. error_mask = ~(I915_ERROR_PAGE_TABLE |
  952. I915_ERROR_MEMORY_REFRESH);
  953. }
  954. I915_WRITE(EMR, error_mask);
  955. /* Disable pipe interrupt enables, clear pending pipe status */
  956. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  957. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  958. /* Clear pending interrupt status */
  959. I915_WRITE(IIR, I915_READ(IIR));
  960. I915_WRITE(IER, enable_mask);
  961. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  962. (void) I915_READ(IER);
  963. opregion_enable_asle(dev);
  964. return 0;
  965. }
  966. static void igdng_irq_uninstall(struct drm_device *dev)
  967. {
  968. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  969. I915_WRITE(HWSTAM, 0xffffffff);
  970. I915_WRITE(DEIMR, 0xffffffff);
  971. I915_WRITE(DEIER, 0x0);
  972. I915_WRITE(DEIIR, I915_READ(DEIIR));
  973. I915_WRITE(GTIMR, 0xffffffff);
  974. I915_WRITE(GTIER, 0x0);
  975. I915_WRITE(GTIIR, I915_READ(GTIIR));
  976. }
  977. void i915_driver_irq_uninstall(struct drm_device * dev)
  978. {
  979. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  980. if (!dev_priv)
  981. return;
  982. dev_priv->vblank_pipe = 0;
  983. if (IS_IGDNG(dev)) {
  984. igdng_irq_uninstall(dev);
  985. return;
  986. }
  987. if (I915_HAS_HOTPLUG(dev)) {
  988. I915_WRITE(PORT_HOTPLUG_EN, 0);
  989. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  990. }
  991. I915_WRITE(HWSTAM, 0xffffffff);
  992. I915_WRITE(PIPEASTAT, 0);
  993. I915_WRITE(PIPEBSTAT, 0);
  994. I915_WRITE(IMR, 0xffffffff);
  995. I915_WRITE(IER, 0x0);
  996. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  997. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  998. I915_WRITE(IIR, I915_READ(IIR));
  999. }