cpu.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /* linux/arch/arm/mach-exynos4/cpu.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <asm/hardware/gic.h>
  17. #include <plat/cpu.h>
  18. #include <plat/clock.h>
  19. #include <plat/devs.h>
  20. #include <plat/exynos4.h>
  21. #include <plat/adc-core.h>
  22. #include <plat/sdhci.h>
  23. #include <plat/fb-core.h>
  24. #include <plat/fimc-core.h>
  25. #include <plat/iic-core.h>
  26. #include <mach/regs-irq.h>
  27. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  28. unsigned int irq_start);
  29. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  30. /* Initial IO mappings */
  31. static struct map_desc exynos4_iodesc[] __initdata = {
  32. {
  33. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  34. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  35. .length = SZ_4K,
  36. .type = MT_DEVICE,
  37. }, {
  38. .virtual = (unsigned long)S5P_VA_SYSRAM,
  39. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
  40. .length = SZ_4K,
  41. .type = MT_DEVICE,
  42. }, {
  43. .virtual = (unsigned long)S5P_VA_CMU,
  44. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  45. .length = SZ_128K,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = (unsigned long)S5P_VA_PMU,
  49. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  50. .length = SZ_64K,
  51. .type = MT_DEVICE,
  52. }, {
  53. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  54. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  55. .length = SZ_4K,
  56. .type = MT_DEVICE,
  57. }, {
  58. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  59. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  60. .length = SZ_8K,
  61. .type = MT_DEVICE,
  62. }, {
  63. .virtual = (unsigned long)S5P_VA_L2CC,
  64. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  65. .length = SZ_4K,
  66. .type = MT_DEVICE,
  67. }, {
  68. .virtual = (unsigned long)S5P_VA_GPIO1,
  69. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  70. .length = SZ_4K,
  71. .type = MT_DEVICE,
  72. }, {
  73. .virtual = (unsigned long)S5P_VA_GPIO2,
  74. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  75. .length = SZ_4K,
  76. .type = MT_DEVICE,
  77. }, {
  78. .virtual = (unsigned long)S5P_VA_GPIO3,
  79. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  80. .length = SZ_256,
  81. .type = MT_DEVICE,
  82. }, {
  83. .virtual = (unsigned long)S5P_VA_DMC0,
  84. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  85. .length = SZ_4K,
  86. .type = MT_DEVICE,
  87. }, {
  88. .virtual = (unsigned long)S3C_VA_UART,
  89. .pfn = __phys_to_pfn(S3C_PA_UART),
  90. .length = SZ_512K,
  91. .type = MT_DEVICE,
  92. }, {
  93. .virtual = (unsigned long)S5P_VA_SROMC,
  94. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE,
  97. }, {
  98. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  99. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  100. .length = SZ_4K,
  101. .type = MT_DEVICE,
  102. }, {
  103. .virtual = (unsigned long)S5P_VA_GIC_CPU,
  104. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
  105. .length = SZ_64K,
  106. .type = MT_DEVICE,
  107. }, {
  108. .virtual = (unsigned long)S5P_VA_GIC_DIST,
  109. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
  110. .length = SZ_64K,
  111. .type = MT_DEVICE,
  112. },
  113. };
  114. static void exynos4_idle(void)
  115. {
  116. if (!need_resched())
  117. cpu_do_idle();
  118. local_irq_enable();
  119. }
  120. /*
  121. * exynos4_map_io
  122. *
  123. * register the standard cpu IO areas
  124. */
  125. void __init exynos4_map_io(void)
  126. {
  127. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  128. /* initialize device information early */
  129. exynos4_default_sdhci0();
  130. exynos4_default_sdhci1();
  131. exynos4_default_sdhci2();
  132. exynos4_default_sdhci3();
  133. s3c_adc_setname("samsung-adc-v3");
  134. s3c_fimc_setname(0, "exynos4-fimc");
  135. s3c_fimc_setname(1, "exynos4-fimc");
  136. s3c_fimc_setname(2, "exynos4-fimc");
  137. s3c_fimc_setname(3, "exynos4-fimc");
  138. /* The I2C bus controllers are directly compatible with s3c2440 */
  139. s3c_i2c0_setname("s3c2440-i2c");
  140. s3c_i2c1_setname("s3c2440-i2c");
  141. s3c_i2c2_setname("s3c2440-i2c");
  142. s5p_fb_setname(0, "exynos4-fb");
  143. }
  144. void __init exynos4_init_clocks(int xtal)
  145. {
  146. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  147. s3c24xx_register_baseclocks(xtal);
  148. s5p_register_clocks(xtal);
  149. exynos4_register_clocks();
  150. exynos4_setup_clocks();
  151. }
  152. static void exynos4_gic_irq_eoi(struct irq_data *d)
  153. {
  154. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  155. gic_data->cpu_base = S5P_VA_GIC_CPU +
  156. (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
  157. }
  158. void __init exynos4_init_irq(void)
  159. {
  160. int irq;
  161. gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  162. gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
  163. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  164. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  165. COMBINER_IRQ(irq, 0));
  166. combiner_cascade_irq(irq, IRQ_SPI(irq));
  167. }
  168. /* The parameters of s5p_init_irq() are for VIC init.
  169. * Theses parameters should be NULL and 0 because EXYNOS4
  170. * uses GIC instead of VIC.
  171. */
  172. s5p_init_irq(NULL, 0);
  173. }
  174. struct sysdev_class exynos4_sysclass = {
  175. .name = "exynos4-core",
  176. };
  177. static struct sys_device exynos4_sysdev = {
  178. .cls = &exynos4_sysclass,
  179. };
  180. static int __init exynos4_core_init(void)
  181. {
  182. return sysdev_class_register(&exynos4_sysclass);
  183. }
  184. core_initcall(exynos4_core_init);
  185. #ifdef CONFIG_CACHE_L2X0
  186. static int __init exynos4_l2x0_cache_init(void)
  187. {
  188. /* TAG, Data Latency Control: 2cycle */
  189. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  190. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  191. /* L2X0 Prefetch Control */
  192. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  193. /* L2X0 Power Control */
  194. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  195. S5P_VA_L2CC + L2X0_POWER_CTRL);
  196. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  197. return 0;
  198. }
  199. early_initcall(exynos4_l2x0_cache_init);
  200. #endif
  201. int __init exynos4_init(void)
  202. {
  203. printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
  204. /* set idle function */
  205. pm_idle = exynos4_idle;
  206. return sysdev_register(&exynos4_sysdev);
  207. }