pci-common.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #include <asm/eeh.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_mapping_ops *pci_dma_ops;
  46. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_mapping_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. int pcibios_vaddr_is_ioport(void __iomem *address)
  97. {
  98. int ret = 0;
  99. struct pci_controller *hose;
  100. unsigned long size;
  101. spin_lock(&hose_spinlock);
  102. list_for_each_entry(hose, &hose_list, list_node) {
  103. #ifdef CONFIG_PPC64
  104. size = hose->pci_io_size;
  105. #else
  106. size = hose->io_resource.end - hose->io_resource.start + 1;
  107. #endif
  108. if (address >= hose->io_base_virt &&
  109. address < (hose->io_base_virt + size)) {
  110. ret = 1;
  111. break;
  112. }
  113. }
  114. spin_unlock(&hose_spinlock);
  115. return ret;
  116. }
  117. /*
  118. * Return the domain number for this bus.
  119. */
  120. int pci_domain_nr(struct pci_bus *bus)
  121. {
  122. struct pci_controller *hose = pci_bus_to_host(bus);
  123. return hose->global_number;
  124. }
  125. EXPORT_SYMBOL(pci_domain_nr);
  126. #ifdef CONFIG_PPC_OF
  127. /* This routine is meant to be used early during boot, when the
  128. * PCI bus numbers have not yet been assigned, and you need to
  129. * issue PCI config cycles to an OF device.
  130. * It could also be used to "fix" RTAS config cycles if you want
  131. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  132. * config cycles.
  133. */
  134. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  135. {
  136. while(node) {
  137. struct pci_controller *hose, *tmp;
  138. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  139. if (hose->dn == node)
  140. return hose;
  141. node = node->parent;
  142. }
  143. return NULL;
  144. }
  145. static ssize_t pci_show_devspec(struct device *dev,
  146. struct device_attribute *attr, char *buf)
  147. {
  148. struct pci_dev *pdev;
  149. struct device_node *np;
  150. pdev = to_pci_dev (dev);
  151. np = pci_device_to_OF_node(pdev);
  152. if (np == NULL || np->full_name == NULL)
  153. return 0;
  154. return sprintf(buf, "%s", np->full_name);
  155. }
  156. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  157. #endif /* CONFIG_PPC_OF */
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. #ifdef CONFIG_PPC_OF
  162. return device_create_file(&pdev->dev, &dev_attr_devspec);
  163. #else
  164. return 0;
  165. #endif /* CONFIG_PPC_OF */
  166. }
  167. char __devinit *pcibios_setup(char *str)
  168. {
  169. return str;
  170. }
  171. /*
  172. * Reads the interrupt pin to determine if interrupt is use by card.
  173. * If the interrupt is used, then gets the interrupt line from the
  174. * openfirmware and sets it in the pci_dev and pci_config line.
  175. */
  176. int pci_read_irq_line(struct pci_dev *pci_dev)
  177. {
  178. struct of_irq oirq;
  179. unsigned int virq;
  180. /* The current device-tree that iSeries generates from the HV
  181. * PCI informations doesn't contain proper interrupt routing,
  182. * and all the fallback would do is print out crap, so we
  183. * don't attempt to resolve the interrupts here at all, some
  184. * iSeries specific fixup does it.
  185. *
  186. * In the long run, we will hopefully fix the generated device-tree
  187. * instead.
  188. */
  189. #ifdef CONFIG_PPC_ISERIES
  190. if (firmware_has_feature(FW_FEATURE_ISERIES))
  191. return -1;
  192. #endif
  193. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  194. #ifdef DEBUG
  195. memset(&oirq, 0xff, sizeof(oirq));
  196. #endif
  197. /* Try to get a mapping from the device-tree */
  198. if (of_irq_map_pci(pci_dev, &oirq)) {
  199. u8 line, pin;
  200. /* If that fails, lets fallback to what is in the config
  201. * space and map that through the default controller. We
  202. * also set the type to level low since that's what PCI
  203. * interrupts are. If your platform does differently, then
  204. * either provide a proper interrupt tree or don't use this
  205. * function.
  206. */
  207. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  208. return -1;
  209. if (pin == 0)
  210. return -1;
  211. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  212. line == 0xff || line == 0) {
  213. return -1;
  214. }
  215. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  216. line, pin);
  217. virq = irq_create_mapping(NULL, line);
  218. if (virq != NO_IRQ)
  219. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  220. } else {
  221. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  222. oirq.size, oirq.specifier[0], oirq.specifier[1],
  223. oirq.controller->full_name);
  224. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  225. oirq.size);
  226. }
  227. if(virq == NO_IRQ) {
  228. pr_debug(" Failed to map !\n");
  229. return -1;
  230. }
  231. pr_debug(" Mapped to linux irq %d\n", virq);
  232. pci_dev->irq = virq;
  233. return 0;
  234. }
  235. EXPORT_SYMBOL(pci_read_irq_line);
  236. /*
  237. * Platform support for /proc/bus/pci/X/Y mmap()s,
  238. * modelled on the sparc64 implementation by Dave Miller.
  239. * -- paulus.
  240. */
  241. /*
  242. * Adjust vm_pgoff of VMA such that it is the physical page offset
  243. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  244. *
  245. * Basically, the user finds the base address for his device which he wishes
  246. * to mmap. They read the 32-bit value from the config space base register,
  247. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  248. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  249. *
  250. * Returns negative error code on failure, zero on success.
  251. */
  252. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  253. resource_size_t *offset,
  254. enum pci_mmap_state mmap_state)
  255. {
  256. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  257. unsigned long io_offset = 0;
  258. int i, res_bit;
  259. if (hose == 0)
  260. return NULL; /* should never happen */
  261. /* If memory, add on the PCI bridge address offset */
  262. if (mmap_state == pci_mmap_mem) {
  263. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  264. *offset += hose->pci_mem_offset;
  265. #endif
  266. res_bit = IORESOURCE_MEM;
  267. } else {
  268. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  269. *offset += io_offset;
  270. res_bit = IORESOURCE_IO;
  271. }
  272. /*
  273. * Check that the offset requested corresponds to one of the
  274. * resources of the device.
  275. */
  276. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  277. struct resource *rp = &dev->resource[i];
  278. int flags = rp->flags;
  279. /* treat ROM as memory (should be already) */
  280. if (i == PCI_ROM_RESOURCE)
  281. flags |= IORESOURCE_MEM;
  282. /* Active and same type? */
  283. if ((flags & res_bit) == 0)
  284. continue;
  285. /* In the range of this resource? */
  286. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  287. continue;
  288. /* found it! construct the final physical address */
  289. if (mmap_state == pci_mmap_io)
  290. *offset += hose->io_base_phys - io_offset;
  291. return rp;
  292. }
  293. return NULL;
  294. }
  295. /*
  296. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  297. * device mapping.
  298. */
  299. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  300. pgprot_t protection,
  301. enum pci_mmap_state mmap_state,
  302. int write_combine)
  303. {
  304. unsigned long prot = pgprot_val(protection);
  305. /* Write combine is always 0 on non-memory space mappings. On
  306. * memory space, if the user didn't pass 1, we check for a
  307. * "prefetchable" resource. This is a bit hackish, but we use
  308. * this to workaround the inability of /sysfs to provide a write
  309. * combine bit
  310. */
  311. if (mmap_state != pci_mmap_mem)
  312. write_combine = 0;
  313. else if (write_combine == 0) {
  314. if (rp->flags & IORESOURCE_PREFETCH)
  315. write_combine = 1;
  316. }
  317. /* XXX would be nice to have a way to ask for write-through */
  318. prot |= _PAGE_NO_CACHE;
  319. if (write_combine)
  320. prot &= ~_PAGE_GUARDED;
  321. else
  322. prot |= _PAGE_GUARDED;
  323. return __pgprot(prot);
  324. }
  325. /*
  326. * This one is used by /dev/mem and fbdev who have no clue about the
  327. * PCI device, it tries to find the PCI device first and calls the
  328. * above routine
  329. */
  330. pgprot_t pci_phys_mem_access_prot(struct file *file,
  331. unsigned long pfn,
  332. unsigned long size,
  333. pgprot_t protection)
  334. {
  335. struct pci_dev *pdev = NULL;
  336. struct resource *found = NULL;
  337. unsigned long prot = pgprot_val(protection);
  338. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  339. int i;
  340. if (page_is_ram(pfn))
  341. return __pgprot(prot);
  342. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  343. for_each_pci_dev(pdev) {
  344. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  345. struct resource *rp = &pdev->resource[i];
  346. int flags = rp->flags;
  347. /* Active and same type? */
  348. if ((flags & IORESOURCE_MEM) == 0)
  349. continue;
  350. /* In the range of this resource? */
  351. if (offset < (rp->start & PAGE_MASK) ||
  352. offset > rp->end)
  353. continue;
  354. found = rp;
  355. break;
  356. }
  357. if (found)
  358. break;
  359. }
  360. if (found) {
  361. if (found->flags & IORESOURCE_PREFETCH)
  362. prot &= ~_PAGE_GUARDED;
  363. pci_dev_put(pdev);
  364. }
  365. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  366. (unsigned long long)offset, prot);
  367. return __pgprot(prot);
  368. }
  369. /*
  370. * Perform the actual remap of the pages for a PCI device mapping, as
  371. * appropriate for this architecture. The region in the process to map
  372. * is described by vm_start and vm_end members of VMA, the base physical
  373. * address is found in vm_pgoff.
  374. * The pci device structure is provided so that architectures may make mapping
  375. * decisions on a per-device or per-bus basis.
  376. *
  377. * Returns a negative error code on failure, zero on success.
  378. */
  379. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  380. enum pci_mmap_state mmap_state, int write_combine)
  381. {
  382. resource_size_t offset =
  383. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  384. struct resource *rp;
  385. int ret;
  386. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  387. if (rp == NULL)
  388. return -EINVAL;
  389. vma->vm_pgoff = offset >> PAGE_SHIFT;
  390. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  391. vma->vm_page_prot,
  392. mmap_state, write_combine);
  393. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  394. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  395. return ret;
  396. }
  397. /* This provides legacy IO read access on a bus */
  398. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  399. {
  400. unsigned long offset;
  401. struct pci_controller *hose = pci_bus_to_host(bus);
  402. struct resource *rp = &hose->io_resource;
  403. void __iomem *addr;
  404. /* Check if port can be supported by that bus. We only check
  405. * the ranges of the PHB though, not the bus itself as the rules
  406. * for forwarding legacy cycles down bridges are not our problem
  407. * here. So if the host bridge supports it, we do it.
  408. */
  409. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  410. offset += port;
  411. if (!(rp->flags & IORESOURCE_IO))
  412. return -ENXIO;
  413. if (offset < rp->start || (offset + size) > rp->end)
  414. return -ENXIO;
  415. addr = hose->io_base_virt + port;
  416. switch(size) {
  417. case 1:
  418. *((u8 *)val) = in_8(addr);
  419. return 1;
  420. case 2:
  421. if (port & 1)
  422. return -EINVAL;
  423. *((u16 *)val) = in_le16(addr);
  424. return 2;
  425. case 4:
  426. if (port & 3)
  427. return -EINVAL;
  428. *((u32 *)val) = in_le32(addr);
  429. return 4;
  430. }
  431. return -EINVAL;
  432. }
  433. /* This provides legacy IO write access on a bus */
  434. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  435. {
  436. unsigned long offset;
  437. struct pci_controller *hose = pci_bus_to_host(bus);
  438. struct resource *rp = &hose->io_resource;
  439. void __iomem *addr;
  440. /* Check if port can be supported by that bus. We only check
  441. * the ranges of the PHB though, not the bus itself as the rules
  442. * for forwarding legacy cycles down bridges are not our problem
  443. * here. So if the host bridge supports it, we do it.
  444. */
  445. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  446. offset += port;
  447. if (!(rp->flags & IORESOURCE_IO))
  448. return -ENXIO;
  449. if (offset < rp->start || (offset + size) > rp->end)
  450. return -ENXIO;
  451. addr = hose->io_base_virt + port;
  452. /* WARNING: The generic code is idiotic. It gets passed a pointer
  453. * to what can be a 1, 2 or 4 byte quantity and always reads that
  454. * as a u32, which means that we have to correct the location of
  455. * the data read within those 32 bits for size 1 and 2
  456. */
  457. switch(size) {
  458. case 1:
  459. out_8(addr, val >> 24);
  460. return 1;
  461. case 2:
  462. if (port & 1)
  463. return -EINVAL;
  464. out_le16(addr, val >> 16);
  465. return 2;
  466. case 4:
  467. if (port & 3)
  468. return -EINVAL;
  469. out_le32(addr, val);
  470. return 4;
  471. }
  472. return -EINVAL;
  473. }
  474. /* This provides legacy IO or memory mmap access on a bus */
  475. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  476. struct vm_area_struct *vma,
  477. enum pci_mmap_state mmap_state)
  478. {
  479. struct pci_controller *hose = pci_bus_to_host(bus);
  480. resource_size_t offset =
  481. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  482. resource_size_t size = vma->vm_end - vma->vm_start;
  483. struct resource *rp;
  484. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  485. pci_domain_nr(bus), bus->number,
  486. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  487. (unsigned long long)offset,
  488. (unsigned long long)(offset + size - 1));
  489. if (mmap_state == pci_mmap_mem) {
  490. if ((offset + size) > hose->isa_mem_size)
  491. return -ENXIO;
  492. offset += hose->isa_mem_phys;
  493. } else {
  494. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  495. unsigned long roffset = offset + io_offset;
  496. rp = &hose->io_resource;
  497. if (!(rp->flags & IORESOURCE_IO))
  498. return -ENXIO;
  499. if (roffset < rp->start || (roffset + size) > rp->end)
  500. return -ENXIO;
  501. offset += hose->io_base_phys;
  502. }
  503. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  504. vma->vm_pgoff = offset >> PAGE_SHIFT;
  505. vma->vm_page_prot = __pgprot(pgprot_val(vma->vm_page_prot)
  506. | _PAGE_NO_CACHE | _PAGE_GUARDED);
  507. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  508. vma->vm_end - vma->vm_start,
  509. vma->vm_page_prot);
  510. }
  511. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  512. const struct resource *rsrc,
  513. resource_size_t *start, resource_size_t *end)
  514. {
  515. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  516. resource_size_t offset = 0;
  517. if (hose == NULL)
  518. return;
  519. if (rsrc->flags & IORESOURCE_IO)
  520. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  521. /* We pass a fully fixed up address to userland for MMIO instead of
  522. * a BAR value because X is lame and expects to be able to use that
  523. * to pass to /dev/mem !
  524. *
  525. * That means that we'll have potentially 64 bits values where some
  526. * userland apps only expect 32 (like X itself since it thinks only
  527. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  528. * 32 bits CHRPs :-(
  529. *
  530. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  531. * has been fixed (and the fix spread enough), we can re-enable the
  532. * 2 lines below and pass down a BAR value to userland. In that case
  533. * we'll also have to re-enable the matching code in
  534. * __pci_mmap_make_offset().
  535. *
  536. * BenH.
  537. */
  538. #if 0
  539. else if (rsrc->flags & IORESOURCE_MEM)
  540. offset = hose->pci_mem_offset;
  541. #endif
  542. *start = rsrc->start - offset;
  543. *end = rsrc->end - offset;
  544. }
  545. /**
  546. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  547. * @hose: newly allocated pci_controller to be setup
  548. * @dev: device node of the host bridge
  549. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  550. *
  551. * This function will parse the "ranges" property of a PCI host bridge device
  552. * node and setup the resource mapping of a pci controller based on its
  553. * content.
  554. *
  555. * Life would be boring if it wasn't for a few issues that we have to deal
  556. * with here:
  557. *
  558. * - We can only cope with one IO space range and up to 3 Memory space
  559. * ranges. However, some machines (thanks Apple !) tend to split their
  560. * space into lots of small contiguous ranges. So we have to coalesce.
  561. *
  562. * - We can only cope with all memory ranges having the same offset
  563. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  564. * are setup for a large 1:1 mapping along with a small "window" which
  565. * maps PCI address 0 to some arbitrary high address of the CPU space in
  566. * order to give access to the ISA memory hole.
  567. * The way out of here that I've chosen for now is to always set the
  568. * offset based on the first resource found, then override it if we
  569. * have a different offset and the previous was set by an ISA hole.
  570. *
  571. * - Some busses have IO space not starting at 0, which causes trouble with
  572. * the way we do our IO resource renumbering. The code somewhat deals with
  573. * it for 64 bits but I would expect problems on 32 bits.
  574. *
  575. * - Some 32 bits platforms such as 4xx can have physical space larger than
  576. * 32 bits so we need to use 64 bits values for the parsing
  577. */
  578. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  579. struct device_node *dev,
  580. int primary)
  581. {
  582. const u32 *ranges;
  583. int rlen;
  584. int pna = of_n_addr_cells(dev);
  585. int np = pna + 5;
  586. int memno = 0, isa_hole = -1;
  587. u32 pci_space;
  588. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  589. unsigned long long isa_mb = 0;
  590. struct resource *res;
  591. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  592. dev->full_name, primary ? "(primary)" : "");
  593. /* Get ranges property */
  594. ranges = of_get_property(dev, "ranges", &rlen);
  595. if (ranges == NULL)
  596. return;
  597. /* Parse it */
  598. while ((rlen -= np * 4) >= 0) {
  599. /* Read next ranges element */
  600. pci_space = ranges[0];
  601. pci_addr = of_read_number(ranges + 1, 2);
  602. cpu_addr = of_translate_address(dev, ranges + 3);
  603. size = of_read_number(ranges + pna + 3, 2);
  604. ranges += np;
  605. /* If we failed translation or got a zero-sized region
  606. * (some FW try to feed us with non sensical zero sized regions
  607. * such as power3 which look like some kind of attempt at exposing
  608. * the VGA memory hole)
  609. */
  610. if (cpu_addr == OF_BAD_ADDR || size == 0)
  611. continue;
  612. /* Now consume following elements while they are contiguous */
  613. for (; rlen >= np * sizeof(u32);
  614. ranges += np, rlen -= np * 4) {
  615. if (ranges[0] != pci_space)
  616. break;
  617. pci_next = of_read_number(ranges + 1, 2);
  618. cpu_next = of_translate_address(dev, ranges + 3);
  619. if (pci_next != pci_addr + size ||
  620. cpu_next != cpu_addr + size)
  621. break;
  622. size += of_read_number(ranges + pna + 3, 2);
  623. }
  624. /* Act based on address space type */
  625. res = NULL;
  626. switch ((pci_space >> 24) & 0x3) {
  627. case 1: /* PCI IO space */
  628. printk(KERN_INFO
  629. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  630. cpu_addr, cpu_addr + size - 1, pci_addr);
  631. /* We support only one IO range */
  632. if (hose->pci_io_size) {
  633. printk(KERN_INFO
  634. " \\--> Skipped (too many) !\n");
  635. continue;
  636. }
  637. #ifdef CONFIG_PPC32
  638. /* On 32 bits, limit I/O space to 16MB */
  639. if (size > 0x01000000)
  640. size = 0x01000000;
  641. /* 32 bits needs to map IOs here */
  642. hose->io_base_virt = ioremap(cpu_addr, size);
  643. /* Expect trouble if pci_addr is not 0 */
  644. if (primary)
  645. isa_io_base =
  646. (unsigned long)hose->io_base_virt;
  647. #endif /* CONFIG_PPC32 */
  648. /* pci_io_size and io_base_phys always represent IO
  649. * space starting at 0 so we factor in pci_addr
  650. */
  651. hose->pci_io_size = pci_addr + size;
  652. hose->io_base_phys = cpu_addr - pci_addr;
  653. /* Build resource */
  654. res = &hose->io_resource;
  655. res->flags = IORESOURCE_IO;
  656. res->start = pci_addr;
  657. break;
  658. case 2: /* PCI Memory space */
  659. case 3: /* PCI 64 bits Memory space */
  660. printk(KERN_INFO
  661. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  662. cpu_addr, cpu_addr + size - 1, pci_addr,
  663. (pci_space & 0x40000000) ? "Prefetch" : "");
  664. /* We support only 3 memory ranges */
  665. if (memno >= 3) {
  666. printk(KERN_INFO
  667. " \\--> Skipped (too many) !\n");
  668. continue;
  669. }
  670. /* Handles ISA memory hole space here */
  671. if (pci_addr == 0) {
  672. isa_mb = cpu_addr;
  673. isa_hole = memno;
  674. if (primary || isa_mem_base == 0)
  675. isa_mem_base = cpu_addr;
  676. hose->isa_mem_phys = cpu_addr;
  677. hose->isa_mem_size = size;
  678. }
  679. /* We get the PCI/Mem offset from the first range or
  680. * the, current one if the offset came from an ISA
  681. * hole. If they don't match, bugger.
  682. */
  683. if (memno == 0 ||
  684. (isa_hole >= 0 && pci_addr != 0 &&
  685. hose->pci_mem_offset == isa_mb))
  686. hose->pci_mem_offset = cpu_addr - pci_addr;
  687. else if (pci_addr != 0 &&
  688. hose->pci_mem_offset != cpu_addr - pci_addr) {
  689. printk(KERN_INFO
  690. " \\--> Skipped (offset mismatch) !\n");
  691. continue;
  692. }
  693. /* Build resource */
  694. res = &hose->mem_resources[memno++];
  695. res->flags = IORESOURCE_MEM;
  696. if (pci_space & 0x40000000)
  697. res->flags |= IORESOURCE_PREFETCH;
  698. res->start = cpu_addr;
  699. break;
  700. }
  701. if (res != NULL) {
  702. res->name = dev->full_name;
  703. res->end = res->start + size - 1;
  704. res->parent = NULL;
  705. res->sibling = NULL;
  706. res->child = NULL;
  707. }
  708. }
  709. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  710. * the ISA hole offset, then we need to remove the ISA hole from
  711. * the resource list for that brige
  712. */
  713. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  714. unsigned int next = isa_hole + 1;
  715. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  716. if (next < memno)
  717. memmove(&hose->mem_resources[isa_hole],
  718. &hose->mem_resources[next],
  719. sizeof(struct resource) * (memno - next));
  720. hose->mem_resources[--memno].flags = 0;
  721. }
  722. }
  723. /* Decide whether to display the domain number in /proc */
  724. int pci_proc_domain(struct pci_bus *bus)
  725. {
  726. struct pci_controller *hose = pci_bus_to_host(bus);
  727. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  728. return 0;
  729. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  730. return hose->global_number != 0;
  731. return 1;
  732. }
  733. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  734. struct resource *res)
  735. {
  736. resource_size_t offset = 0, mask = (resource_size_t)-1;
  737. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  738. if (!hose)
  739. return;
  740. if (res->flags & IORESOURCE_IO) {
  741. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  742. mask = 0xffffffffu;
  743. } else if (res->flags & IORESOURCE_MEM)
  744. offset = hose->pci_mem_offset;
  745. region->start = (res->start - offset) & mask;
  746. region->end = (res->end - offset) & mask;
  747. }
  748. EXPORT_SYMBOL(pcibios_resource_to_bus);
  749. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  750. struct pci_bus_region *region)
  751. {
  752. resource_size_t offset = 0, mask = (resource_size_t)-1;
  753. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  754. if (!hose)
  755. return;
  756. if (res->flags & IORESOURCE_IO) {
  757. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  758. mask = 0xffffffffu;
  759. } else if (res->flags & IORESOURCE_MEM)
  760. offset = hose->pci_mem_offset;
  761. res->start = (region->start + offset) & mask;
  762. res->end = (region->end + offset) & mask;
  763. }
  764. EXPORT_SYMBOL(pcibios_bus_to_resource);
  765. /* Fixup a bus resource into a linux resource */
  766. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  767. {
  768. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  769. resource_size_t offset = 0, mask = (resource_size_t)-1;
  770. if (res->flags & IORESOURCE_IO) {
  771. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  772. mask = 0xffffffffu;
  773. } else if (res->flags & IORESOURCE_MEM)
  774. offset = hose->pci_mem_offset;
  775. res->start = (res->start + offset) & mask;
  776. res->end = (res->end + offset) & mask;
  777. }
  778. /* This header fixup will do the resource fixup for all devices as they are
  779. * probed, but not for bridge ranges
  780. */
  781. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  782. {
  783. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  784. int i;
  785. if (!hose) {
  786. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  787. pci_name(dev));
  788. return;
  789. }
  790. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  791. struct resource *res = dev->resource + i;
  792. if (!res->flags)
  793. continue;
  794. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  795. * consider 0 as an unassigned BAR value. It's technically
  796. * a valid value, but linux doesn't like it... so when we can
  797. * re-assign things, we do so, but if we can't, we keep it
  798. * around and hope for the best...
  799. */
  800. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  801. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  802. pci_name(dev), i,
  803. (unsigned long long)res->start,
  804. (unsigned long long)res->end,
  805. (unsigned int)res->flags);
  806. res->end -= res->start;
  807. res->start = 0;
  808. res->flags |= IORESOURCE_UNSET;
  809. continue;
  810. }
  811. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  812. pci_name(dev), i,
  813. (unsigned long long)res->start,\
  814. (unsigned long long)res->end,
  815. (unsigned int)res->flags);
  816. fixup_resource(res, dev);
  817. pr_debug("PCI:%s %016llx-%016llx\n",
  818. pci_name(dev),
  819. (unsigned long long)res->start,
  820. (unsigned long long)res->end);
  821. }
  822. /* Call machine specific resource fixup */
  823. if (ppc_md.pcibios_fixup_resources)
  824. ppc_md.pcibios_fixup_resources(dev);
  825. }
  826. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  827. /* This function tries to figure out if a bridge resource has been initialized
  828. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  829. * things go more smoothly when it gets it right. It should covers cases such
  830. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  831. */
  832. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  833. struct resource *res)
  834. {
  835. struct pci_controller *hose = pci_bus_to_host(bus);
  836. struct pci_dev *dev = bus->self;
  837. resource_size_t offset;
  838. u16 command;
  839. int i;
  840. /* We don't do anything if PCI_PROBE_ONLY is set */
  841. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  842. return 0;
  843. /* Job is a bit different between memory and IO */
  844. if (res->flags & IORESOURCE_MEM) {
  845. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  846. * initialized by somebody
  847. */
  848. if (res->start != hose->pci_mem_offset)
  849. return 0;
  850. /* The BAR is 0, let's check if memory decoding is enabled on
  851. * the bridge. If not, we consider it unassigned
  852. */
  853. pci_read_config_word(dev, PCI_COMMAND, &command);
  854. if ((command & PCI_COMMAND_MEMORY) == 0)
  855. return 1;
  856. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  857. * resources covers that starting address (0 then it's good enough for
  858. * us for memory
  859. */
  860. for (i = 0; i < 3; i++) {
  861. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  862. hose->mem_resources[i].start == hose->pci_mem_offset)
  863. return 0;
  864. }
  865. /* Well, it starts at 0 and we know it will collide so we may as
  866. * well consider it as unassigned. That covers the Apple case.
  867. */
  868. return 1;
  869. } else {
  870. /* If the BAR is non-0, then we consider it assigned */
  871. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  872. if (((res->start - offset) & 0xfffffffful) != 0)
  873. return 0;
  874. /* Here, we are a bit different than memory as typically IO space
  875. * starting at low addresses -is- valid. What we do instead if that
  876. * we consider as unassigned anything that doesn't have IO enabled
  877. * in the PCI command register, and that's it.
  878. */
  879. pci_read_config_word(dev, PCI_COMMAND, &command);
  880. if (command & PCI_COMMAND_IO)
  881. return 0;
  882. /* It's starting at 0 and IO is disabled in the bridge, consider
  883. * it unassigned
  884. */
  885. return 1;
  886. }
  887. }
  888. /* Fixup resources of a PCI<->PCI bridge */
  889. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  890. {
  891. struct resource *res;
  892. int i;
  893. struct pci_dev *dev = bus->self;
  894. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  895. if ((res = bus->resource[i]) == NULL)
  896. continue;
  897. if (!res->flags)
  898. continue;
  899. if (i >= 3 && bus->self->transparent)
  900. continue;
  901. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  902. pci_name(dev), i,
  903. (unsigned long long)res->start,\
  904. (unsigned long long)res->end,
  905. (unsigned int)res->flags);
  906. /* Perform fixup */
  907. fixup_resource(res, dev);
  908. /* Try to detect uninitialized P2P bridge resources,
  909. * and clear them out so they get re-assigned later
  910. */
  911. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  912. res->flags = 0;
  913. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  914. } else {
  915. pr_debug("PCI:%s %016llx-%016llx\n",
  916. pci_name(dev),
  917. (unsigned long long)res->start,
  918. (unsigned long long)res->end);
  919. }
  920. }
  921. }
  922. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  923. {
  924. /* Fix up the bus resources for P2P bridges */
  925. if (bus->self != NULL)
  926. pcibios_fixup_bridge(bus);
  927. /* Platform specific bus fixups. This is currently only used
  928. * by fsl_pci and I'm hoping to get rid of it at some point
  929. */
  930. if (ppc_md.pcibios_fixup_bus)
  931. ppc_md.pcibios_fixup_bus(bus);
  932. /* Setup bus DMA mappings */
  933. if (ppc_md.pci_dma_bus_setup)
  934. ppc_md.pci_dma_bus_setup(bus);
  935. }
  936. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  937. {
  938. struct pci_dev *dev;
  939. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  940. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  941. list_for_each_entry(dev, &bus->devices, bus_list) {
  942. struct dev_archdata *sd = &dev->dev.archdata;
  943. /* Setup OF node pointer in archdata */
  944. sd->of_node = pci_device_to_OF_node(dev);
  945. /* Fixup NUMA node as it may not be setup yet by the generic
  946. * code and is needed by the DMA init
  947. */
  948. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  949. /* Hook up default DMA ops */
  950. sd->dma_ops = pci_dma_ops;
  951. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  952. /* Additional platform DMA/iommu setup */
  953. if (ppc_md.pci_dma_dev_setup)
  954. ppc_md.pci_dma_dev_setup(dev);
  955. /* Read default IRQs and fixup if necessary */
  956. pci_read_irq_line(dev);
  957. if (ppc_md.pci_irq_fixup)
  958. ppc_md.pci_irq_fixup(dev);
  959. }
  960. }
  961. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  962. {
  963. /* When called from the generic PCI probe, read PCI<->PCI bridge
  964. * bases. This is -not- called when generating the PCI tree from
  965. * the OF device-tree.
  966. */
  967. if (bus->self != NULL)
  968. pci_read_bridge_bases(bus);
  969. /* Now fixup the bus bus */
  970. pcibios_setup_bus_self(bus);
  971. /* Now fixup devices on that bus */
  972. pcibios_setup_bus_devices(bus);
  973. }
  974. EXPORT_SYMBOL(pcibios_fixup_bus);
  975. static int skip_isa_ioresource_align(struct pci_dev *dev)
  976. {
  977. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  978. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  979. return 1;
  980. return 0;
  981. }
  982. /*
  983. * We need to avoid collisions with `mirrored' VGA ports
  984. * and other strange ISA hardware, so we always want the
  985. * addresses to be allocated in the 0x000-0x0ff region
  986. * modulo 0x400.
  987. *
  988. * Why? Because some silly external IO cards only decode
  989. * the low 10 bits of the IO address. The 0x00-0xff region
  990. * is reserved for motherboard devices that decode all 16
  991. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  992. * but we want to try to avoid allocating at 0x2900-0x2bff
  993. * which might have be mirrored at 0x0100-0x03ff..
  994. */
  995. void pcibios_align_resource(void *data, struct resource *res,
  996. resource_size_t size, resource_size_t align)
  997. {
  998. struct pci_dev *dev = data;
  999. if (res->flags & IORESOURCE_IO) {
  1000. resource_size_t start = res->start;
  1001. if (skip_isa_ioresource_align(dev))
  1002. return;
  1003. if (start & 0x300) {
  1004. start = (start + 0x3ff) & ~0x3ff;
  1005. res->start = start;
  1006. }
  1007. }
  1008. }
  1009. EXPORT_SYMBOL(pcibios_align_resource);
  1010. /*
  1011. * Reparent resource children of pr that conflict with res
  1012. * under res, and make res replace those children.
  1013. */
  1014. static int __init reparent_resources(struct resource *parent,
  1015. struct resource *res)
  1016. {
  1017. struct resource *p, **pp;
  1018. struct resource **firstpp = NULL;
  1019. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1020. if (p->end < res->start)
  1021. continue;
  1022. if (res->end < p->start)
  1023. break;
  1024. if (p->start < res->start || p->end > res->end)
  1025. return -1; /* not completely contained */
  1026. if (firstpp == NULL)
  1027. firstpp = pp;
  1028. }
  1029. if (firstpp == NULL)
  1030. return -1; /* didn't find any conflicting entries? */
  1031. res->parent = parent;
  1032. res->child = *firstpp;
  1033. res->sibling = *pp;
  1034. *firstpp = res;
  1035. *pp = NULL;
  1036. for (p = res->child; p != NULL; p = p->sibling) {
  1037. p->parent = res;
  1038. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1039. p->name,
  1040. (unsigned long long)p->start,
  1041. (unsigned long long)p->end, res->name);
  1042. }
  1043. return 0;
  1044. }
  1045. /*
  1046. * Handle resources of PCI devices. If the world were perfect, we could
  1047. * just allocate all the resource regions and do nothing more. It isn't.
  1048. * On the other hand, we cannot just re-allocate all devices, as it would
  1049. * require us to know lots of host bridge internals. So we attempt to
  1050. * keep as much of the original configuration as possible, but tweak it
  1051. * when it's found to be wrong.
  1052. *
  1053. * Known BIOS problems we have to work around:
  1054. * - I/O or memory regions not configured
  1055. * - regions configured, but not enabled in the command register
  1056. * - bogus I/O addresses above 64K used
  1057. * - expansion ROMs left enabled (this may sound harmless, but given
  1058. * the fact the PCI specs explicitly allow address decoders to be
  1059. * shared between expansion ROMs and other resource regions, it's
  1060. * at least dangerous)
  1061. *
  1062. * Our solution:
  1063. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1064. * This gives us fixed barriers on where we can allocate.
  1065. * (2) Allocate resources for all enabled devices. If there is
  1066. * a collision, just mark the resource as unallocated. Also
  1067. * disable expansion ROMs during this step.
  1068. * (3) Try to allocate resources for disabled devices. If the
  1069. * resources were assigned correctly, everything goes well,
  1070. * if they weren't, they won't disturb allocation of other
  1071. * resources.
  1072. * (4) Assign new addresses to resources which were either
  1073. * not configured at all or misconfigured. If explicitly
  1074. * requested by the user, configure expansion ROM address
  1075. * as well.
  1076. */
  1077. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1078. {
  1079. struct pci_bus *b;
  1080. int i;
  1081. struct resource *res, *pr;
  1082. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1083. pci_domain_nr(bus), bus->number);
  1084. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1085. if ((res = bus->resource[i]) == NULL || !res->flags
  1086. || res->start > res->end || res->parent)
  1087. continue;
  1088. if (bus->parent == NULL)
  1089. pr = (res->flags & IORESOURCE_IO) ?
  1090. &ioport_resource : &iomem_resource;
  1091. else {
  1092. /* Don't bother with non-root busses when
  1093. * re-assigning all resources. We clear the
  1094. * resource flags as if they were colliding
  1095. * and as such ensure proper re-allocation
  1096. * later.
  1097. */
  1098. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1099. goto clear_resource;
  1100. pr = pci_find_parent_resource(bus->self, res);
  1101. if (pr == res) {
  1102. /* this happens when the generic PCI
  1103. * code (wrongly) decides that this
  1104. * bridge is transparent -- paulus
  1105. */
  1106. continue;
  1107. }
  1108. }
  1109. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1110. "[0x%x], parent %p (%s)\n",
  1111. bus->self ? pci_name(bus->self) : "PHB",
  1112. bus->number, i,
  1113. (unsigned long long)res->start,
  1114. (unsigned long long)res->end,
  1115. (unsigned int)res->flags,
  1116. pr, (pr && pr->name) ? pr->name : "nil");
  1117. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1118. if (request_resource(pr, res) == 0)
  1119. continue;
  1120. /*
  1121. * Must be a conflict with an existing entry.
  1122. * Move that entry (or entries) under the
  1123. * bridge resource and try again.
  1124. */
  1125. if (reparent_resources(pr, res) == 0)
  1126. continue;
  1127. }
  1128. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1129. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1130. clear_resource:
  1131. res->flags = 0;
  1132. }
  1133. list_for_each_entry(b, &bus->children, node)
  1134. pcibios_allocate_bus_resources(b);
  1135. }
  1136. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1137. {
  1138. struct resource *pr, *r = &dev->resource[idx];
  1139. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1140. pci_name(dev), idx,
  1141. (unsigned long long)r->start,
  1142. (unsigned long long)r->end,
  1143. (unsigned int)r->flags);
  1144. pr = pci_find_parent_resource(dev, r);
  1145. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1146. request_resource(pr, r) < 0) {
  1147. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1148. " of device %s, will remap\n", idx, pci_name(dev));
  1149. if (pr)
  1150. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1151. pr,
  1152. (unsigned long long)pr->start,
  1153. (unsigned long long)pr->end,
  1154. (unsigned int)pr->flags);
  1155. /* We'll assign a new address later */
  1156. r->flags |= IORESOURCE_UNSET;
  1157. r->end -= r->start;
  1158. r->start = 0;
  1159. }
  1160. }
  1161. static void __init pcibios_allocate_resources(int pass)
  1162. {
  1163. struct pci_dev *dev = NULL;
  1164. int idx, disabled;
  1165. u16 command;
  1166. struct resource *r;
  1167. for_each_pci_dev(dev) {
  1168. pci_read_config_word(dev, PCI_COMMAND, &command);
  1169. for (idx = 0; idx < 6; idx++) {
  1170. r = &dev->resource[idx];
  1171. if (r->parent) /* Already allocated */
  1172. continue;
  1173. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1174. continue; /* Not assigned at all */
  1175. if (r->flags & IORESOURCE_IO)
  1176. disabled = !(command & PCI_COMMAND_IO);
  1177. else
  1178. disabled = !(command & PCI_COMMAND_MEMORY);
  1179. if (pass == disabled)
  1180. alloc_resource(dev, idx);
  1181. }
  1182. if (pass)
  1183. continue;
  1184. r = &dev->resource[PCI_ROM_RESOURCE];
  1185. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1186. /* Turn the ROM off, leave the resource region,
  1187. * but keep it unregistered.
  1188. */
  1189. u32 reg;
  1190. pr_debug("PCI: Switching off ROM of %s\n",
  1191. pci_name(dev));
  1192. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1193. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1194. pci_write_config_dword(dev, dev->rom_base_reg,
  1195. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1196. }
  1197. }
  1198. }
  1199. void __init pcibios_resource_survey(void)
  1200. {
  1201. struct pci_bus *b;
  1202. /* Allocate and assign resources. If we re-assign everything, then
  1203. * we skip the allocate phase
  1204. */
  1205. list_for_each_entry(b, &pci_root_buses, node)
  1206. pcibios_allocate_bus_resources(b);
  1207. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1208. pcibios_allocate_resources(0);
  1209. pcibios_allocate_resources(1);
  1210. }
  1211. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1212. pr_debug("PCI: Assigning unassigned resouces...\n");
  1213. pci_assign_unassigned_resources();
  1214. }
  1215. /* Call machine dependent fixup */
  1216. if (ppc_md.pcibios_fixup)
  1217. ppc_md.pcibios_fixup();
  1218. }
  1219. #ifdef CONFIG_HOTPLUG
  1220. /* This is used by the PCI hotplug driver to allocate resource
  1221. * of newly plugged busses. We can try to consolidate with the
  1222. * rest of the code later, for now, keep it as-is as our main
  1223. * resource allocation function doesn't deal with sub-trees yet.
  1224. */
  1225. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1226. {
  1227. struct pci_dev *dev;
  1228. struct pci_bus *child_bus;
  1229. list_for_each_entry(dev, &bus->devices, bus_list) {
  1230. int i;
  1231. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1232. struct resource *r = &dev->resource[i];
  1233. if (r->parent || !r->start || !r->flags)
  1234. continue;
  1235. pr_debug("PCI: Claiming %s: "
  1236. "Resource %d: %016llx..%016llx [%x]\n",
  1237. pci_name(dev), i,
  1238. (unsigned long long)r->start,
  1239. (unsigned long long)r->end,
  1240. (unsigned int)r->flags);
  1241. pci_claim_resource(dev, i);
  1242. }
  1243. }
  1244. list_for_each_entry(child_bus, &bus->children, node)
  1245. pcibios_claim_one_bus(child_bus);
  1246. }
  1247. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1248. /* pcibios_finish_adding_to_bus
  1249. *
  1250. * This is to be called by the hotplug code after devices have been
  1251. * added to a bus, this include calling it for a PHB that is just
  1252. * being added
  1253. */
  1254. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1255. {
  1256. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1257. pci_domain_nr(bus), bus->number);
  1258. /* Allocate bus and devices resources */
  1259. pcibios_allocate_bus_resources(bus);
  1260. pcibios_claim_one_bus(bus);
  1261. /* Add new devices to global lists. Register in proc, sysfs. */
  1262. pci_bus_add_devices(bus);
  1263. /* Fixup EEH */
  1264. eeh_add_device_tree_late(bus);
  1265. }
  1266. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1267. #endif /* CONFIG_HOTPLUG */
  1268. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1269. {
  1270. if (ppc_md.pcibios_enable_device_hook)
  1271. if (ppc_md.pcibios_enable_device_hook(dev))
  1272. return -EINVAL;
  1273. return pci_enable_resources(dev, mask);
  1274. }
  1275. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1276. {
  1277. struct pci_bus *bus = hose->bus;
  1278. struct resource *res;
  1279. int i;
  1280. /* Hookup PHB IO resource */
  1281. bus->resource[0] = res = &hose->io_resource;
  1282. if (!res->flags) {
  1283. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1284. " bridge %s (domain %d)\n",
  1285. hose->dn->full_name, hose->global_number);
  1286. #ifdef CONFIG_PPC32
  1287. /* Workaround for lack of IO resource only on 32-bit */
  1288. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1289. res->end = res->start + IO_SPACE_LIMIT;
  1290. res->flags = IORESOURCE_IO;
  1291. #endif /* CONFIG_PPC32 */
  1292. }
  1293. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1294. (unsigned long long)res->start,
  1295. (unsigned long long)res->end,
  1296. (unsigned long)res->flags);
  1297. /* Hookup PHB Memory resources */
  1298. for (i = 0; i < 3; ++i) {
  1299. res = &hose->mem_resources[i];
  1300. if (!res->flags) {
  1301. if (i > 0)
  1302. continue;
  1303. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1304. "host bridge %s (domain %d)\n",
  1305. hose->dn->full_name, hose->global_number);
  1306. #ifdef CONFIG_PPC32
  1307. /* Workaround for lack of MEM resource only on 32-bit */
  1308. res->start = hose->pci_mem_offset;
  1309. res->end = (resource_size_t)-1LL;
  1310. res->flags = IORESOURCE_MEM;
  1311. #endif /* CONFIG_PPC32 */
  1312. }
  1313. bus->resource[i+1] = res;
  1314. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1315. (unsigned long long)res->start,
  1316. (unsigned long long)res->end,
  1317. (unsigned long)res->flags);
  1318. }
  1319. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1320. (unsigned long long)hose->pci_mem_offset);
  1321. pr_debug("PCI: PHB IO offset = %08lx\n",
  1322. (unsigned long)hose->io_base_virt - _IO_BASE);
  1323. }