altera_uart.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * altera_uart.c -- Altera UART driver
  3. *
  4. * Based on mcf.c -- Freescale ColdFire UART driver
  5. *
  6. * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7. * (C) Copyright 2008, Thomas Chou <thomas@wytron.com.tw>
  8. * (C) Copyright 2010, Tobias Klauser <tklauser@distanz.ch>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/timer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/console.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/serial.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/io.h>
  27. #include <linux/altera_uart.h>
  28. #define DRV_NAME "altera_uart"
  29. /*
  30. * Altera UART register definitions according to the Nios UART datasheet:
  31. * http://www.altera.com/literature/ds/ds_nios_uart.pdf
  32. */
  33. #define ALTERA_UART_SIZE 32
  34. #define ALTERA_UART_RXDATA_REG 0
  35. #define ALTERA_UART_TXDATA_REG 4
  36. #define ALTERA_UART_STATUS_REG 8
  37. #define ALTERA_UART_CONTROL_REG 12
  38. #define ALTERA_UART_DIVISOR_REG 16
  39. #define ALTERA_UART_EOP_REG 20
  40. #define ALTERA_UART_STATUS_PE_MSK 0x0001 /* parity error */
  41. #define ALTERA_UART_STATUS_FE_MSK 0x0002 /* framing error */
  42. #define ALTERA_UART_STATUS_BRK_MSK 0x0004 /* break */
  43. #define ALTERA_UART_STATUS_ROE_MSK 0x0008 /* RX overrun error */
  44. #define ALTERA_UART_STATUS_TOE_MSK 0x0010 /* TX overrun error */
  45. #define ALTERA_UART_STATUS_TMT_MSK 0x0020 /* TX shift register state */
  46. #define ALTERA_UART_STATUS_TRDY_MSK 0x0040 /* TX ready */
  47. #define ALTERA_UART_STATUS_RRDY_MSK 0x0080 /* RX ready */
  48. #define ALTERA_UART_STATUS_E_MSK 0x0100 /* exception condition */
  49. #define ALTERA_UART_STATUS_DCTS_MSK 0x0400 /* CTS logic-level change */
  50. #define ALTERA_UART_STATUS_CTS_MSK 0x0800 /* CTS logic state */
  51. #define ALTERA_UART_STATUS_EOP_MSK 0x1000 /* EOP written/read */
  52. /* Enable interrupt on... */
  53. #define ALTERA_UART_CONTROL_PE_MSK 0x0001 /* ...parity error */
  54. #define ALTERA_UART_CONTROL_FE_MSK 0x0002 /* ...framing error */
  55. #define ALTERA_UART_CONTROL_BRK_MSK 0x0004 /* ...break */
  56. #define ALTERA_UART_CONTROL_ROE_MSK 0x0008 /* ...RX overrun */
  57. #define ALTERA_UART_CONTROL_TOE_MSK 0x0010 /* ...TX overrun */
  58. #define ALTERA_UART_CONTROL_TMT_MSK 0x0020 /* ...TX shift register empty */
  59. #define ALTERA_UART_CONTROL_TRDY_MSK 0x0040 /* ...TX ready */
  60. #define ALTERA_UART_CONTROL_RRDY_MSK 0x0080 /* ...RX ready */
  61. #define ALTERA_UART_CONTROL_E_MSK 0x0100 /* ...exception*/
  62. #define ALTERA_UART_CONTROL_TRBK_MSK 0x0200 /* TX break */
  63. #define ALTERA_UART_CONTROL_DCTS_MSK 0x0400 /* Interrupt on CTS change */
  64. #define ALTERA_UART_CONTROL_RTS_MSK 0x0800 /* RTS signal */
  65. #define ALTERA_UART_CONTROL_EOP_MSK 0x1000 /* Interrupt on EOP */
  66. /*
  67. * Local per-uart structure.
  68. */
  69. struct altera_uart {
  70. struct uart_port port;
  71. struct timer_list tmr;
  72. unsigned int sigs; /* Local copy of line sigs */
  73. unsigned short imr; /* Local IMR mirror */
  74. };
  75. static unsigned int altera_uart_tx_empty(struct uart_port *port)
  76. {
  77. return (readl(port->membase + ALTERA_UART_STATUS_REG) &
  78. ALTERA_UART_STATUS_TMT_MSK) ? TIOCSER_TEMT : 0;
  79. }
  80. static unsigned int altera_uart_get_mctrl(struct uart_port *port)
  81. {
  82. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  83. unsigned int sigs;
  84. sigs =
  85. (readl(port->membase + ALTERA_UART_STATUS_REG) &
  86. ALTERA_UART_STATUS_CTS_MSK) ? TIOCM_CTS : 0;
  87. sigs |= (pp->sigs & TIOCM_RTS);
  88. return sigs;
  89. }
  90. static void altera_uart_set_mctrl(struct uart_port *port, unsigned int sigs)
  91. {
  92. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  93. pp->sigs = sigs;
  94. if (sigs & TIOCM_RTS)
  95. pp->imr |= ALTERA_UART_CONTROL_RTS_MSK;
  96. else
  97. pp->imr &= ~ALTERA_UART_CONTROL_RTS_MSK;
  98. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  99. }
  100. static void altera_uart_start_tx(struct uart_port *port)
  101. {
  102. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  103. pp->imr |= ALTERA_UART_CONTROL_TRDY_MSK;
  104. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  105. }
  106. static void altera_uart_stop_tx(struct uart_port *port)
  107. {
  108. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  109. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  110. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  111. }
  112. static void altera_uart_stop_rx(struct uart_port *port)
  113. {
  114. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  115. pp->imr &= ~ALTERA_UART_CONTROL_RRDY_MSK;
  116. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  117. }
  118. static void altera_uart_break_ctl(struct uart_port *port, int break_state)
  119. {
  120. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  121. unsigned long flags;
  122. spin_lock_irqsave(&port->lock, flags);
  123. if (break_state == -1)
  124. pp->imr |= ALTERA_UART_CONTROL_TRBK_MSK;
  125. else
  126. pp->imr &= ~ALTERA_UART_CONTROL_TRBK_MSK;
  127. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  128. spin_unlock_irqrestore(&port->lock, flags);
  129. }
  130. static void altera_uart_enable_ms(struct uart_port *port)
  131. {
  132. }
  133. static void altera_uart_set_termios(struct uart_port *port,
  134. struct ktermios *termios,
  135. struct ktermios *old)
  136. {
  137. unsigned long flags;
  138. unsigned int baud, baudclk;
  139. baud = uart_get_baud_rate(port, termios, old, 0, 4000000);
  140. baudclk = port->uartclk / baud;
  141. if (old)
  142. tty_termios_copy_hw(termios, old);
  143. tty_termios_encode_baud_rate(termios, baud, baud);
  144. spin_lock_irqsave(&port->lock, flags);
  145. uart_update_timeout(port, termios->c_cflag, baud);
  146. writel(baudclk, port->membase + ALTERA_UART_DIVISOR_REG);
  147. spin_unlock_irqrestore(&port->lock, flags);
  148. }
  149. static void altera_uart_rx_chars(struct altera_uart *pp)
  150. {
  151. struct uart_port *port = &pp->port;
  152. unsigned char ch, flag;
  153. unsigned short status;
  154. while ((status = readl(port->membase + ALTERA_UART_STATUS_REG)) &
  155. ALTERA_UART_STATUS_RRDY_MSK) {
  156. ch = readl(port->membase + ALTERA_UART_RXDATA_REG);
  157. flag = TTY_NORMAL;
  158. port->icount.rx++;
  159. if (status & ALTERA_UART_STATUS_E_MSK) {
  160. writel(status, port->membase + ALTERA_UART_STATUS_REG);
  161. if (status & ALTERA_UART_STATUS_BRK_MSK) {
  162. port->icount.brk++;
  163. if (uart_handle_break(port))
  164. continue;
  165. } else if (status & ALTERA_UART_STATUS_PE_MSK) {
  166. port->icount.parity++;
  167. } else if (status & ALTERA_UART_STATUS_ROE_MSK) {
  168. port->icount.overrun++;
  169. } else if (status & ALTERA_UART_STATUS_FE_MSK) {
  170. port->icount.frame++;
  171. }
  172. status &= port->read_status_mask;
  173. if (status & ALTERA_UART_STATUS_BRK_MSK)
  174. flag = TTY_BREAK;
  175. else if (status & ALTERA_UART_STATUS_PE_MSK)
  176. flag = TTY_PARITY;
  177. else if (status & ALTERA_UART_STATUS_FE_MSK)
  178. flag = TTY_FRAME;
  179. }
  180. if (uart_handle_sysrq_char(port, ch))
  181. continue;
  182. uart_insert_char(port, status, ALTERA_UART_STATUS_ROE_MSK, ch,
  183. flag);
  184. }
  185. tty_flip_buffer_push(port->state->port.tty);
  186. }
  187. static void altera_uart_tx_chars(struct altera_uart *pp)
  188. {
  189. struct uart_port *port = &pp->port;
  190. struct circ_buf *xmit = &port->state->xmit;
  191. if (port->x_char) {
  192. /* Send special char - probably flow control */
  193. writel(port->x_char, port->membase + ALTERA_UART_TXDATA_REG);
  194. port->x_char = 0;
  195. port->icount.tx++;
  196. return;
  197. }
  198. while (readl(port->membase + ALTERA_UART_STATUS_REG) &
  199. ALTERA_UART_STATUS_TRDY_MSK) {
  200. if (xmit->head == xmit->tail)
  201. break;
  202. writel(xmit->buf[xmit->tail],
  203. port->membase + ALTERA_UART_TXDATA_REG);
  204. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  205. port->icount.tx++;
  206. }
  207. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  208. uart_write_wakeup(port);
  209. if (xmit->head == xmit->tail) {
  210. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  211. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  212. }
  213. }
  214. static irqreturn_t altera_uart_interrupt(int irq, void *data)
  215. {
  216. struct uart_port *port = data;
  217. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  218. unsigned int isr;
  219. isr = readl(port->membase + ALTERA_UART_STATUS_REG) & pp->imr;
  220. spin_lock(&port->lock);
  221. if (isr & ALTERA_UART_STATUS_RRDY_MSK)
  222. altera_uart_rx_chars(pp);
  223. if (isr & ALTERA_UART_STATUS_TRDY_MSK)
  224. altera_uart_tx_chars(pp);
  225. spin_unlock(&port->lock);
  226. return IRQ_RETVAL(isr);
  227. }
  228. static void altera_uart_timer(unsigned long data)
  229. {
  230. struct uart_port *port = (void *)data;
  231. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  232. altera_uart_interrupt(0, port);
  233. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  234. }
  235. static void altera_uart_config_port(struct uart_port *port, int flags)
  236. {
  237. port->type = PORT_ALTERA_UART;
  238. /* Clear mask, so no surprise interrupts. */
  239. writel(0, port->membase + ALTERA_UART_CONTROL_REG);
  240. /* Clear status register */
  241. writel(0, port->membase + ALTERA_UART_STATUS_REG);
  242. }
  243. static int altera_uart_startup(struct uart_port *port)
  244. {
  245. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  246. unsigned long flags;
  247. int ret;
  248. if (!port->irq) {
  249. setup_timer(&pp->tmr, altera_uart_timer, (unsigned long)port);
  250. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  251. return 0;
  252. }
  253. ret = request_irq(port->irq, altera_uart_interrupt, IRQF_DISABLED,
  254. DRV_NAME, port);
  255. if (ret) {
  256. pr_err(DRV_NAME ": unable to attach Altera UART %d "
  257. "interrupt vector=%d\n", port->line, port->irq);
  258. return ret;
  259. }
  260. spin_lock_irqsave(&port->lock, flags);
  261. /* Enable RX interrupts now */
  262. pp->imr = ALTERA_UART_CONTROL_RRDY_MSK;
  263. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  264. spin_unlock_irqrestore(&port->lock, flags);
  265. return 0;
  266. }
  267. static void altera_uart_shutdown(struct uart_port *port)
  268. {
  269. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  270. unsigned long flags;
  271. spin_lock_irqsave(&port->lock, flags);
  272. /* Disable all interrupts now */
  273. pp->imr = 0;
  274. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  275. spin_unlock_irqrestore(&port->lock, flags);
  276. if (port->irq)
  277. free_irq(port->irq, port);
  278. else
  279. del_timer_sync(&pp->tmr);
  280. }
  281. static const char *altera_uart_type(struct uart_port *port)
  282. {
  283. return (port->type == PORT_ALTERA_UART) ? "Altera UART" : NULL;
  284. }
  285. static int altera_uart_request_port(struct uart_port *port)
  286. {
  287. /* UARTs always present */
  288. return 0;
  289. }
  290. static void altera_uart_release_port(struct uart_port *port)
  291. {
  292. /* Nothing to release... */
  293. }
  294. static int altera_uart_verify_port(struct uart_port *port,
  295. struct serial_struct *ser)
  296. {
  297. if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_ALTERA_UART))
  298. return -EINVAL;
  299. return 0;
  300. }
  301. /*
  302. * Define the basic serial functions we support.
  303. */
  304. static struct uart_ops altera_uart_ops = {
  305. .tx_empty = altera_uart_tx_empty,
  306. .get_mctrl = altera_uart_get_mctrl,
  307. .set_mctrl = altera_uart_set_mctrl,
  308. .start_tx = altera_uart_start_tx,
  309. .stop_tx = altera_uart_stop_tx,
  310. .stop_rx = altera_uart_stop_rx,
  311. .enable_ms = altera_uart_enable_ms,
  312. .break_ctl = altera_uart_break_ctl,
  313. .startup = altera_uart_startup,
  314. .shutdown = altera_uart_shutdown,
  315. .set_termios = altera_uart_set_termios,
  316. .type = altera_uart_type,
  317. .request_port = altera_uart_request_port,
  318. .release_port = altera_uart_release_port,
  319. .config_port = altera_uart_config_port,
  320. .verify_port = altera_uart_verify_port,
  321. };
  322. static struct altera_uart altera_uart_ports[CONFIG_SERIAL_ALTERA_UART_MAXPORTS];
  323. #if defined(CONFIG_SERIAL_ALTERA_UART_CONSOLE)
  324. int __init early_altera_uart_setup(struct altera_uart_platform_uart *platp)
  325. {
  326. struct uart_port *port;
  327. int i;
  328. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS && platp[i].mapbase; i++) {
  329. port = &altera_uart_ports[i].port;
  330. port->line = i;
  331. port->type = PORT_ALTERA_UART;
  332. port->mapbase = platp[i].mapbase;
  333. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  334. port->iotype = SERIAL_IO_MEM;
  335. port->irq = platp[i].irq;
  336. port->uartclk = platp[i].uartclk;
  337. port->flags = ASYNC_BOOT_AUTOCONF;
  338. port->ops = &altera_uart_ops;
  339. }
  340. return 0;
  341. }
  342. static void altera_uart_console_putc(struct uart_port *port, const char c)
  343. {
  344. while (!(readl(port->membase + ALTERA_UART_STATUS_REG) &
  345. ALTERA_UART_STATUS_TRDY_MSK))
  346. cpu_relax();
  347. writel(c, port->membase + ALTERA_UART_TXDATA_REG);
  348. }
  349. static void altera_uart_console_write(struct console *co, const char *s,
  350. unsigned int count)
  351. {
  352. struct uart_port *port = &(altera_uart_ports + co->index)->port;
  353. for (; count; count--, s++) {
  354. altera_uart_console_putc(port, *s);
  355. if (*s == '\n')
  356. altera_uart_console_putc(port, '\r');
  357. }
  358. }
  359. static int __init altera_uart_console_setup(struct console *co, char *options)
  360. {
  361. struct uart_port *port;
  362. int baud = CONFIG_SERIAL_ALTERA_UART_BAUDRATE;
  363. int bits = 8;
  364. int parity = 'n';
  365. int flow = 'n';
  366. if (co->index < 0 || co->index >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  367. return -EINVAL;
  368. port = &altera_uart_ports[co->index].port;
  369. if (port->membase == 0)
  370. return -ENODEV;
  371. if (options)
  372. uart_parse_options(options, &baud, &parity, &bits, &flow);
  373. return uart_set_options(port, co, baud, parity, bits, flow);
  374. }
  375. static struct uart_driver altera_uart_driver;
  376. static struct console altera_uart_console = {
  377. .name = "ttyS",
  378. .write = altera_uart_console_write,
  379. .device = uart_console_device,
  380. .setup = altera_uart_console_setup,
  381. .flags = CON_PRINTBUFFER,
  382. .index = -1,
  383. .data = &altera_uart_driver,
  384. };
  385. static int __init altera_uart_console_init(void)
  386. {
  387. register_console(&altera_uart_console);
  388. return 0;
  389. }
  390. console_initcall(altera_uart_console_init);
  391. #define ALTERA_UART_CONSOLE (&altera_uart_console)
  392. #else
  393. #define ALTERA_UART_CONSOLE NULL
  394. #endif /* CONFIG_ALTERA_UART_CONSOLE */
  395. /*
  396. * Define the altera_uart UART driver structure.
  397. */
  398. static struct uart_driver altera_uart_driver = {
  399. .owner = THIS_MODULE,
  400. .driver_name = DRV_NAME,
  401. .dev_name = "ttyS",
  402. .major = TTY_MAJOR,
  403. .minor = 64,
  404. .nr = CONFIG_SERIAL_ALTERA_UART_MAXPORTS,
  405. .cons = ALTERA_UART_CONSOLE,
  406. };
  407. static int __devinit altera_uart_probe(struct platform_device *pdev)
  408. {
  409. struct altera_uart_platform_uart *platp = pdev->dev.platform_data;
  410. struct uart_port *port;
  411. struct resource *res_mem;
  412. struct resource *res_irq;
  413. int i = pdev->id;
  414. /* -1 emphasizes that the platform must have one port, no .N suffix */
  415. if (i == -1)
  416. i = 0;
  417. if (i >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  418. return -EINVAL;
  419. port = &altera_uart_ports[i].port;
  420. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  421. if (res_mem)
  422. port->mapbase = res_mem->start;
  423. else if (platp->mapbase)
  424. port->mapbase = platp->mapbase;
  425. else
  426. return -EINVAL;
  427. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  428. if (res_irq)
  429. port->irq = res_irq->start;
  430. else if (platp->irq)
  431. port->irq = platp->irq;
  432. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  433. if (!port->membase)
  434. return -ENOMEM;
  435. port->line = i;
  436. port->type = PORT_ALTERA_UART;
  437. port->iotype = SERIAL_IO_MEM;
  438. port->uartclk = platp->uartclk;
  439. port->ops = &altera_uart_ops;
  440. port->flags = ASYNC_BOOT_AUTOCONF;
  441. uart_add_one_port(&altera_uart_driver, port);
  442. return 0;
  443. }
  444. static int __devexit altera_uart_remove(struct platform_device *pdev)
  445. {
  446. struct uart_port *port = &altera_uart_ports[pdev->id].port;
  447. uart_remove_one_port(&altera_uart_driver, port);
  448. return 0;
  449. }
  450. static struct platform_driver altera_uart_platform_driver = {
  451. .probe = altera_uart_probe,
  452. .remove = __devexit_p(altera_uart_remove),
  453. .driver = {
  454. .name = DRV_NAME,
  455. .owner = THIS_MODULE,
  456. .pm = NULL,
  457. },
  458. };
  459. static int __init altera_uart_init(void)
  460. {
  461. int rc;
  462. rc = uart_register_driver(&altera_uart_driver);
  463. if (rc)
  464. return rc;
  465. rc = platform_driver_register(&altera_uart_platform_driver);
  466. if (rc) {
  467. uart_unregister_driver(&altera_uart_driver);
  468. return rc;
  469. }
  470. return 0;
  471. }
  472. static void __exit altera_uart_exit(void)
  473. {
  474. platform_driver_unregister(&altera_uart_platform_driver);
  475. uart_unregister_driver(&altera_uart_driver);
  476. }
  477. module_init(altera_uart_init);
  478. module_exit(altera_uart_exit);
  479. MODULE_DESCRIPTION("Altera UART driver");
  480. MODULE_AUTHOR("Thomas Chou <thomas@wytron.com.tw>");
  481. MODULE_LICENSE("GPL");
  482. MODULE_ALIAS("platform:" DRV_NAME);