clk-exynos4.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. * Author: Thomas Abraham <thomas.ab@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for all Exynos4 SoCs.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <plat/cpu.h>
  18. #include "clk.h"
  19. #include "clk-pll.h"
  20. /* Exynos4 clock controller register offsets */
  21. #define SRC_LEFTBUS 0x4200
  22. #define DIV_LEFTBUS 0x4500
  23. #define GATE_IP_LEFTBUS 0x4800
  24. #define E4X12_GATE_IP_IMAGE 0x4930
  25. #define SRC_RIGHTBUS 0x8200
  26. #define DIV_RIGHTBUS 0x8500
  27. #define GATE_IP_RIGHTBUS 0x8800
  28. #define E4X12_GATE_IP_PERIR 0x8960
  29. #define EPLL_LOCK 0xc010
  30. #define VPLL_LOCK 0xc020
  31. #define EPLL_CON0 0xc110
  32. #define EPLL_CON1 0xc114
  33. #define EPLL_CON2 0xc118
  34. #define VPLL_CON0 0xc120
  35. #define VPLL_CON1 0xc124
  36. #define VPLL_CON2 0xc128
  37. #define SRC_TOP0 0xc210
  38. #define SRC_TOP1 0xc214
  39. #define SRC_CAM 0xc220
  40. #define SRC_TV 0xc224
  41. #define SRC_MFC 0xcc28
  42. #define SRC_G3D 0xc22c
  43. #define E4210_SRC_IMAGE 0xc230
  44. #define SRC_LCD0 0xc234
  45. #define E4210_SRC_LCD1 0xc238
  46. #define E4X12_SRC_ISP 0xc238
  47. #define SRC_MAUDIO 0xc23c
  48. #define SRC_FSYS 0xc240
  49. #define SRC_PERIL0 0xc250
  50. #define SRC_PERIL1 0xc254
  51. #define E4X12_SRC_CAM1 0xc258
  52. #define SRC_MASK_TOP 0xc310
  53. #define SRC_MASK_CAM 0xc320
  54. #define SRC_MASK_TV 0xc324
  55. #define SRC_MASK_LCD0 0xc334
  56. #define E4210_SRC_MASK_LCD1 0xc338
  57. #define E4X12_SRC_MASK_ISP 0xc338
  58. #define SRC_MASK_MAUDIO 0xc33c
  59. #define SRC_MASK_FSYS 0xc340
  60. #define SRC_MASK_PERIL0 0xc350
  61. #define SRC_MASK_PERIL1 0xc354
  62. #define DIV_TOP 0xc510
  63. #define DIV_CAM 0xc520
  64. #define DIV_TV 0xc524
  65. #define DIV_MFC 0xc528
  66. #define DIV_G3D 0xc52c
  67. #define DIV_IMAGE 0xc530
  68. #define DIV_LCD0 0xc534
  69. #define E4210_DIV_LCD1 0xc538
  70. #define E4X12_DIV_ISP 0xc538
  71. #define DIV_MAUDIO 0xc53c
  72. #define DIV_FSYS0 0xc540
  73. #define DIV_FSYS1 0xc544
  74. #define DIV_FSYS2 0xc548
  75. #define DIV_FSYS3 0xc54c
  76. #define DIV_PERIL0 0xc550
  77. #define DIV_PERIL1 0xc554
  78. #define DIV_PERIL2 0xc558
  79. #define DIV_PERIL3 0xc55c
  80. #define DIV_PERIL4 0xc560
  81. #define DIV_PERIL5 0xc564
  82. #define E4X12_DIV_CAM1 0xc568
  83. #define GATE_SCLK_CAM 0xc820
  84. #define GATE_IP_CAM 0xc920
  85. #define GATE_IP_TV 0xc924
  86. #define GATE_IP_MFC 0xc928
  87. #define GATE_IP_G3D 0xc92c
  88. #define E4210_GATE_IP_IMAGE 0xc930
  89. #define GATE_IP_LCD0 0xc934
  90. #define E4210_GATE_IP_LCD1 0xc938
  91. #define E4X12_GATE_IP_ISP 0xc938
  92. #define E4X12_GATE_IP_MAUDIO 0xc93c
  93. #define GATE_IP_FSYS 0xc940
  94. #define GATE_IP_GPS 0xc94c
  95. #define GATE_IP_PERIL 0xc950
  96. #define E4210_GATE_IP_PERIR 0xc960
  97. #define GATE_BLOCK 0xc970
  98. #define E4X12_MPLL_CON0 0x10108
  99. #define SRC_DMC 0x10200
  100. #define SRC_MASK_DMC 0x10300
  101. #define DIV_DMC0 0x10500
  102. #define DIV_DMC1 0x10504
  103. #define GATE_IP_DMC 0x10900
  104. #define APLL_CON0 0x14100
  105. #define E4210_MPLL_CON0 0x14108
  106. #define SRC_CPU 0x14200
  107. #define DIV_CPU0 0x14500
  108. #define DIV_CPU1 0x14504
  109. #define GATE_SCLK_CPU 0x14800
  110. #define GATE_IP_CPU 0x14900
  111. #define E4X12_DIV_ISP0 0x18300
  112. #define E4X12_DIV_ISP1 0x18304
  113. #define E4X12_GATE_ISP0 0x18800
  114. #define E4X12_GATE_ISP1 0x18804
  115. /* the exynos4 soc type */
  116. enum exynos4_soc {
  117. EXYNOS4210,
  118. EXYNOS4X12,
  119. };
  120. /*
  121. * Let each supported clock get a unique id. This id is used to lookup the clock
  122. * for device tree based platforms. The clocks are categorized into three
  123. * sections: core, sclk gate and bus interface gate clocks.
  124. *
  125. * When adding a new clock to this list, it is advised to choose a clock
  126. * category and add it to the end of that category. That is because the the
  127. * device tree source file is referring to these ids and any change in the
  128. * sequence number of existing clocks will require corresponding change in the
  129. * device tree files. This limitation would go away when pre-processor support
  130. * for dtc would be available.
  131. */
  132. enum exynos4_clks {
  133. none,
  134. /* core clocks */
  135. xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
  136. sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
  137. aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
  138. mout_apll, /* 20 */
  139. /* gate for special clocks (sclk) */
  140. sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
  141. sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
  142. sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
  143. sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
  144. sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
  145. sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
  146. sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
  147. sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp,
  148. sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp,
  149. /* gate clocks */
  150. fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
  151. smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
  152. smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
  153. smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
  154. mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
  155. sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
  156. onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
  157. uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
  158. spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
  159. spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
  160. audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
  161. fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp,
  162. gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp,
  163. mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp,
  164. asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk,
  165. spi1_isp_sclk, uart_isp_sclk,
  166. /* mux clocks */
  167. mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
  168. mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
  169. nr_clks,
  170. };
  171. /*
  172. * list of controller registers to be saved and restored during a
  173. * suspend/resume cycle.
  174. */
  175. static __initdata unsigned long exynos4210_clk_save[] = {
  176. E4210_SRC_IMAGE,
  177. E4210_SRC_LCD1,
  178. E4210_SRC_MASK_LCD1,
  179. E4210_DIV_LCD1,
  180. E4210_GATE_IP_IMAGE,
  181. E4210_GATE_IP_LCD1,
  182. E4210_GATE_IP_PERIR,
  183. E4210_MPLL_CON0,
  184. };
  185. static __initdata unsigned long exynos4x12_clk_save[] = {
  186. E4X12_GATE_IP_IMAGE,
  187. E4X12_GATE_IP_PERIR,
  188. E4X12_SRC_CAM1,
  189. E4X12_DIV_ISP,
  190. E4X12_DIV_CAM1,
  191. E4X12_MPLL_CON0,
  192. };
  193. static __initdata unsigned long exynos4_clk_regs[] = {
  194. SRC_LEFTBUS,
  195. DIV_LEFTBUS,
  196. GATE_IP_LEFTBUS,
  197. SRC_RIGHTBUS,
  198. DIV_RIGHTBUS,
  199. GATE_IP_RIGHTBUS,
  200. EPLL_CON0,
  201. EPLL_CON1,
  202. EPLL_CON2,
  203. VPLL_CON0,
  204. VPLL_CON1,
  205. VPLL_CON2,
  206. SRC_TOP0,
  207. SRC_TOP1,
  208. SRC_CAM,
  209. SRC_TV,
  210. SRC_MFC,
  211. SRC_G3D,
  212. SRC_LCD0,
  213. SRC_MAUDIO,
  214. SRC_FSYS,
  215. SRC_PERIL0,
  216. SRC_PERIL1,
  217. SRC_MASK_TOP,
  218. SRC_MASK_CAM,
  219. SRC_MASK_TV,
  220. SRC_MASK_LCD0,
  221. SRC_MASK_MAUDIO,
  222. SRC_MASK_FSYS,
  223. SRC_MASK_PERIL0,
  224. SRC_MASK_PERIL1,
  225. DIV_TOP,
  226. DIV_CAM,
  227. DIV_TV,
  228. DIV_MFC,
  229. DIV_G3D,
  230. DIV_IMAGE,
  231. DIV_LCD0,
  232. DIV_MAUDIO,
  233. DIV_FSYS0,
  234. DIV_FSYS1,
  235. DIV_FSYS2,
  236. DIV_FSYS3,
  237. DIV_PERIL0,
  238. DIV_PERIL1,
  239. DIV_PERIL2,
  240. DIV_PERIL3,
  241. DIV_PERIL4,
  242. DIV_PERIL5,
  243. GATE_SCLK_CAM,
  244. GATE_IP_CAM,
  245. GATE_IP_TV,
  246. GATE_IP_MFC,
  247. GATE_IP_G3D,
  248. GATE_IP_LCD0,
  249. GATE_IP_FSYS,
  250. GATE_IP_GPS,
  251. GATE_IP_PERIL,
  252. GATE_BLOCK,
  253. SRC_MASK_DMC,
  254. SRC_DMC,
  255. DIV_DMC0,
  256. DIV_DMC1,
  257. GATE_IP_DMC,
  258. APLL_CON0,
  259. SRC_CPU,
  260. DIV_CPU0,
  261. DIV_CPU1,
  262. GATE_SCLK_CPU,
  263. GATE_IP_CPU,
  264. };
  265. /* list of all parent clock list */
  266. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  267. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  268. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  269. PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
  270. PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
  271. PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
  272. PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
  273. PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
  274. PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
  275. PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
  276. PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
  277. PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
  278. "spdif_extclk", };
  279. PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
  280. PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
  281. /* Exynos 4210-specific parent groups */
  282. PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
  283. PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
  284. PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
  285. PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
  286. "sclk_usbphy0", "none", "sclk_hdmiphy",
  287. "sclk_mpll", "sclk_epll", "sclk_vpll", };
  288. PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
  289. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  290. "sclk_epll", "sclk_vpll" };
  291. PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
  292. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  293. "sclk_epll", "sclk_vpll", };
  294. PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
  295. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  296. "sclk_epll", "sclk_vpll", };
  297. PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
  298. PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
  299. /* Exynos 4x12-specific parent groups */
  300. PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
  301. PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
  302. PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
  303. PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
  304. "none", "sclk_hdmiphy", "mout_mpll_user_t",
  305. "sclk_epll", "sclk_vpll", };
  306. PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
  307. "sclk_usbphy0", "xxti", "xusbxti",
  308. "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
  309. PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
  310. "sclk_usbphy0", "xxti", "xusbxti",
  311. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  312. PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
  313. "sclk_usbphy0", "xxti", "xusbxti",
  314. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  315. PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
  316. PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
  317. PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
  318. PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
  319. /* fixed rate clocks generated outside the soc */
  320. struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
  321. FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
  322. FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
  323. };
  324. /* fixed rate clocks generated inside the soc */
  325. struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
  326. FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
  327. FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
  328. FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
  329. };
  330. struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
  331. FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
  332. };
  333. /* list of mux clocks supported in all exynos4 soc's */
  334. struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
  335. MUX_F(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
  336. CLK_SET_RATE_PARENT, 0),
  337. MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
  338. MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
  339. MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  340. MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
  341. CLK_SET_RATE_PARENT, 0),
  342. MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
  343. CLK_SET_RATE_PARENT, 0),
  344. MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
  345. MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
  346. MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
  347. MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
  348. };
  349. /* list of mux clocks supported in exynos4210 soc */
  350. struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
  351. MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
  352. MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
  353. MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
  354. MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
  355. MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
  356. MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
  357. MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
  358. MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
  359. MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
  360. MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
  361. MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
  362. MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
  363. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"),
  364. MUX_A(mout_core, "mout_core", mout_core_p4210,
  365. SRC_CPU, 16, 1, "mout_core"),
  366. MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
  367. SRC_TOP0, 8, 1, "sclk_vpll"),
  368. MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
  369. MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
  370. MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
  371. MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
  372. MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
  373. MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
  374. MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
  375. MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
  376. MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
  377. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
  378. CLK_SET_RATE_PARENT, 0),
  379. MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
  380. MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
  381. MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
  382. MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
  383. MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
  384. MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
  385. MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
  386. MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
  387. MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
  388. MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
  389. MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
  390. MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
  391. MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
  392. MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
  393. MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
  394. MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
  395. MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
  396. MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
  397. MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
  398. };
  399. /* list of mux clocks supported in exynos4x12 soc */
  400. struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
  401. MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
  402. SRC_CPU, 24, 1),
  403. MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
  404. MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
  405. MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
  406. SRC_TOP1, 12, 1),
  407. MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
  408. SRC_TOP1, 16, 1),
  409. MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
  410. MUX(none, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12,
  411. SRC_TOP1, 24, 1),
  412. MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
  413. MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
  414. MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
  415. MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
  416. MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
  417. MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
  418. MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
  419. MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
  420. MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
  421. MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
  422. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
  423. SRC_DMC, 12, 1, "sclk_mpll"),
  424. MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
  425. SRC_TOP0, 8, 1, "sclk_vpll"),
  426. MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
  427. MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
  428. MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
  429. MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
  430. MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
  431. MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
  432. MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
  433. MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
  434. MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
  435. MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
  436. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
  437. CLK_SET_RATE_PARENT, 0),
  438. MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
  439. MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
  440. MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
  441. MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
  442. MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
  443. MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
  444. MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
  445. MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
  446. MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
  447. MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
  448. MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
  449. MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
  450. MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
  451. MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
  452. MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
  453. MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
  454. MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
  455. MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
  456. MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
  457. MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
  458. MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
  459. MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
  460. MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
  461. };
  462. /* list of divider clocks supported in all exynos4 soc's */
  463. struct samsung_div_clock exynos4_div_clks[] __initdata = {
  464. DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
  465. DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
  466. DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
  467. DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
  468. DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
  469. DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
  470. DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
  471. DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  472. DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
  473. DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
  474. DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
  475. DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
  476. CLK_SET_RATE_PARENT, 0),
  477. DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
  478. DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
  479. DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
  480. DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
  481. DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  482. DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  483. DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  484. DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
  485. DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
  486. DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
  487. DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
  488. DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
  489. DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
  490. DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
  491. DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
  492. DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
  493. DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
  494. DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
  495. DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
  496. DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
  497. DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  498. DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  499. DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  500. DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
  501. DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
  502. DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  503. DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
  504. DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  505. DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
  506. DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
  507. DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
  508. DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
  509. DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
  510. DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"),
  511. DIV_A(sclk_apll, "sclk_apll", "mout_apll",
  512. DIV_CPU0, 24, 3, "sclk_apll"),
  513. DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
  514. CLK_SET_RATE_PARENT, 0),
  515. DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
  516. CLK_SET_RATE_PARENT, 0),
  517. DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
  518. CLK_SET_RATE_PARENT, 0),
  519. DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
  520. CLK_SET_RATE_PARENT, 0),
  521. DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
  522. CLK_SET_RATE_PARENT, 0),
  523. };
  524. /* list of divider clocks supported in exynos4210 soc */
  525. struct samsung_div_clock exynos4210_div_clks[] __initdata = {
  526. DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  527. DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4),
  528. DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
  529. DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
  530. DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
  531. DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
  532. CLK_SET_RATE_PARENT, 0),
  533. };
  534. /* list of divider clocks supported in exynos4x12 soc */
  535. struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
  536. DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
  537. DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
  538. DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
  539. DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
  540. DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
  541. DIV(none, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  542. DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
  543. DIV(none, "div_aclk400_mcuisp", "mout_aclk400_mcuisp", DIV_TOP, 24, 3),
  544. DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
  545. DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
  546. DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
  547. DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
  548. DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
  549. DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
  550. DIV(none, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
  551. DIV(none, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
  552. DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
  553. DIV(none, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3),
  554. DIV(none, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3),
  555. };
  556. /* list of gate clocks supported in all exynos4 soc's */
  557. struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
  558. /*
  559. * After all Exynos4 based platforms are migrated to use device tree,
  560. * the device name and clock alias names specified below for some
  561. * of the clocks can be removed.
  562. */
  563. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
  564. GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0),
  565. GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
  566. GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
  567. GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
  568. GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
  569. GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
  570. GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
  571. GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0),
  572. GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
  573. GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
  574. GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
  575. CLK_SET_RATE_PARENT, 0),
  576. GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
  577. GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
  578. GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
  579. GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
  580. GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
  581. GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
  582. GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
  583. CLK_SET_RATE_PARENT, 0),
  584. GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
  585. CLK_SET_RATE_PARENT, 0),
  586. GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
  587. SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
  588. GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
  589. CLK_SET_RATE_PARENT, 0),
  590. GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
  591. CLK_SET_RATE_PARENT, 0),
  592. GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
  593. GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
  594. GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
  595. GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
  596. GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
  597. GATE_A(usb_host, "usb_host", "aclk133",
  598. GATE_IP_FSYS, 12, 0, 0, "usbhost"),
  599. GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
  600. SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  601. GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
  602. SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  603. GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
  604. SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  605. GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
  606. SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  607. GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
  608. SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  609. GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
  610. SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  611. GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
  612. SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  613. GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
  614. SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
  615. "mmc_busclk.2"),
  616. GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
  617. SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
  618. "mmc_busclk.2"),
  619. GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
  620. SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
  621. "mmc_busclk.2"),
  622. GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
  623. SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
  624. "mmc_busclk.2"),
  625. GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
  626. SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
  627. GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
  628. SRC_MASK_PERIL0, 0, CLK_SET_RATE_PARENT,
  629. 0, "clk_uart_baud0"),
  630. GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
  631. SRC_MASK_PERIL0, 4, CLK_SET_RATE_PARENT,
  632. 0, "clk_uart_baud0"),
  633. GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
  634. SRC_MASK_PERIL0, 8, CLK_SET_RATE_PARENT,
  635. 0, "clk_uart_baud0"),
  636. GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
  637. SRC_MASK_PERIL0, 12, CLK_SET_RATE_PARENT,
  638. 0, "clk_uart_baud0"),
  639. GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
  640. SRC_MASK_PERIL0, 16, CLK_SET_RATE_PARENT,
  641. 0, "clk_uart_baud0"),
  642. GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
  643. CLK_SET_RATE_PARENT, 0),
  644. GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
  645. SRC_MASK_PERIL1, 16, CLK_SET_RATE_PARENT,
  646. 0, "spi_busclk0"),
  647. GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
  648. SRC_MASK_PERIL1, 20, CLK_SET_RATE_PARENT,
  649. 0, "spi_busclk0"),
  650. GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
  651. SRC_MASK_PERIL1, 24, CLK_SET_RATE_PARENT,
  652. 0, "spi_busclk0"),
  653. GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
  654. GATE_IP_CAM, 0, 0, 0, "fimc"),
  655. GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
  656. GATE_IP_CAM, 1, 0, 0, "fimc"),
  657. GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
  658. GATE_IP_CAM, 2, 0, 0, "fimc"),
  659. GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
  660. GATE_IP_CAM, 3, 0, 0, "fimc"),
  661. GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
  662. GATE_IP_CAM, 4, 0, 0, "fimc"),
  663. GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
  664. GATE_IP_CAM, 5, 0, 0, "fimc"),
  665. GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
  666. GATE_IP_CAM, 7, 0, 0, "sysmmu"),
  667. GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
  668. GATE_IP_CAM, 8, 0, 0, "sysmmu"),
  669. GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
  670. GATE_IP_CAM, 9, 0, 0, "sysmmu"),
  671. GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
  672. GATE_IP_CAM, 10, 0, 0, "sysmmu"),
  673. GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
  674. GATE_IP_CAM, 11, 0, 0, "sysmmu"),
  675. GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
  676. GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
  677. GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
  678. GATE_IP_TV, 4, 0, 0, "sysmmu"),
  679. GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
  680. GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
  681. GATE_IP_MFC, 1, 0, 0, "sysmmu"),
  682. GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
  683. GATE_IP_MFC, 2, 0, 0, "sysmmu"),
  684. GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
  685. GATE_IP_LCD0, 0, 0, 0, "fimd"),
  686. GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
  687. GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
  688. GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
  689. GATE_IP_FSYS, 0, 0, 0, "dma"),
  690. GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
  691. GATE_IP_FSYS, 1, 0, 0, "dma"),
  692. GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
  693. GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
  694. GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
  695. GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
  696. GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
  697. GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
  698. GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
  699. GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
  700. GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
  701. GATE_IP_PERIL, 0, 0, 0, "uart"),
  702. GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
  703. GATE_IP_PERIL, 1, 0, 0, "uart"),
  704. GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
  705. GATE_IP_PERIL, 2, 0, 0, "uart"),
  706. GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
  707. GATE_IP_PERIL, 3, 0, 0, "uart"),
  708. GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
  709. GATE_IP_PERIL, 4, 0, 0, "uart"),
  710. GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
  711. GATE_IP_PERIL, 6, 0, 0, "i2c"),
  712. GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
  713. GATE_IP_PERIL, 7, 0, 0, "i2c"),
  714. GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
  715. GATE_IP_PERIL, 8, 0, 0, "i2c"),
  716. GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
  717. GATE_IP_PERIL, 9, 0, 0, "i2c"),
  718. GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
  719. GATE_IP_PERIL, 10, 0, 0, "i2c"),
  720. GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
  721. GATE_IP_PERIL, 11, 0, 0, "i2c"),
  722. GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
  723. GATE_IP_PERIL, 12, 0, 0, "i2c"),
  724. GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
  725. GATE_IP_PERIL, 13, 0, 0, "i2c"),
  726. GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
  727. GATE_IP_PERIL, 14, 0, 0, "i2c"),
  728. GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
  729. GATE_IP_PERIL, 16, 0, 0, "spi"),
  730. GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
  731. GATE_IP_PERIL, 17, 0, 0, "spi"),
  732. GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
  733. GATE_IP_PERIL, 18, 0, 0, "spi"),
  734. GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
  735. GATE_IP_PERIL, 20, 0, 0, "iis"),
  736. GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
  737. GATE_IP_PERIL, 21, 0, 0, "iis"),
  738. GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
  739. GATE_IP_PERIL, 22, 0, 0, "pcm"),
  740. GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
  741. GATE_IP_PERIL, 23, 0, 0, "pcm"),
  742. GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
  743. GATE_IP_PERIL, 26, 0, 0, "spdif"),
  744. GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
  745. GATE_IP_PERIL, 27, 0, 0, "ac97"),
  746. };
  747. /* list of gate clocks supported in exynos4210 soc */
  748. struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
  749. GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
  750. GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
  751. GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
  752. GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
  753. GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
  754. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
  755. GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
  756. GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
  757. GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  758. GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
  759. GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
  760. GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
  761. GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
  762. GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
  763. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
  764. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  765. E4210_GATE_IP_IMAGE, 4, 0, 0),
  766. GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
  767. E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
  768. GATE(sclk_sata, "sclk_sata", "div_sata",
  769. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  770. GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
  771. GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
  772. GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
  773. GATE_A(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13, 0, 0, "mct"),
  774. GATE_A(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  775. GATE_A(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  776. GATE_A(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  777. GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
  778. E4210_SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  779. };
  780. /* list of gate clocks supported in exynos4x12 soc */
  781. struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
  782. GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
  783. GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
  784. GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
  785. GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
  786. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
  787. GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  788. GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
  789. GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
  790. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
  791. GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
  792. SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
  793. GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
  794. SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
  795. GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
  796. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  797. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  798. E4X12_GATE_IP_IMAGE, 4, 0, 0),
  799. GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
  800. GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  801. GATE_A(keyif, "keyif", "aclk100",
  802. E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  803. GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp",
  804. E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0),
  805. GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre",
  806. E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0),
  807. GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre",
  808. E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0),
  809. GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp",
  810. E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0),
  811. GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp",
  812. E4X12_GATE_IP_ISP, 0, 0, 0),
  813. GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp",
  814. E4X12_GATE_IP_ISP, 1, 0, 0),
  815. GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp",
  816. E4X12_GATE_IP_ISP, 2, 0, 0),
  817. GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp",
  818. E4X12_GATE_IP_ISP, 3, 0, 0),
  819. GATE_A(wdt, "watchdog", "aclk100",
  820. E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  821. GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
  822. E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
  823. GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
  824. E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
  825. GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0,
  826. CLK_IGNORE_UNUSED, 0),
  827. GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1,
  828. CLK_IGNORE_UNUSED, 0),
  829. GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2,
  830. CLK_IGNORE_UNUSED, 0),
  831. GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
  832. CLK_IGNORE_UNUSED, 0),
  833. GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
  834. CLK_IGNORE_UNUSED, 0),
  835. GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
  836. CLK_IGNORE_UNUSED, 0),
  837. GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
  838. CLK_IGNORE_UNUSED, 0),
  839. GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
  840. CLK_IGNORE_UNUSED, 0),
  841. GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
  842. CLK_IGNORE_UNUSED, 0),
  843. GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
  844. CLK_IGNORE_UNUSED, 0),
  845. GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
  846. CLK_IGNORE_UNUSED, 0),
  847. GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
  848. CLK_IGNORE_UNUSED, 0),
  849. GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
  850. CLK_IGNORE_UNUSED, 0),
  851. GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
  852. CLK_IGNORE_UNUSED, 0),
  853. GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
  854. CLK_IGNORE_UNUSED, 0),
  855. GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
  856. CLK_IGNORE_UNUSED, 0),
  857. GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
  858. CLK_IGNORE_UNUSED, 0),
  859. GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
  860. CLK_IGNORE_UNUSED, 0),
  861. GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
  862. CLK_IGNORE_UNUSED, 0),
  863. GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
  864. CLK_IGNORE_UNUSED, 0),
  865. GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
  866. CLK_IGNORE_UNUSED, 0),
  867. GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
  868. CLK_IGNORE_UNUSED, 0),
  869. GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
  870. CLK_IGNORE_UNUSED, 0),
  871. GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
  872. CLK_IGNORE_UNUSED, 0),
  873. GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
  874. CLK_IGNORE_UNUSED, 0),
  875. GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
  876. CLK_IGNORE_UNUSED, 0),
  877. };
  878. #ifdef CONFIG_OF
  879. static struct of_device_id exynos4_clk_ids[] __initdata = {
  880. { .compatible = "samsung,exynos4210-clock",
  881. .data = (void *)EXYNOS4210, },
  882. { .compatible = "samsung,exynos4412-clock",
  883. .data = (void *)EXYNOS4X12, },
  884. { },
  885. };
  886. #endif
  887. /*
  888. * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
  889. * resides in chipid register space, outside of the clock controller memory
  890. * mapped space. So to determine the parent of fin_pll clock, the chipid
  891. * controller is first remapped and the value of XOM[0] bit is read to
  892. * determine the parent clock.
  893. */
  894. static void __init exynos4_clk_register_finpll(void)
  895. {
  896. struct samsung_fixed_rate_clock fclk;
  897. struct device_node *np;
  898. struct clk *clk;
  899. void __iomem *chipid_base = S5P_VA_CHIPID;
  900. unsigned long xom, finpll_f = 24000000;
  901. char *parent_name;
  902. np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
  903. if (np)
  904. chipid_base = of_iomap(np, 0);
  905. if (chipid_base) {
  906. xom = readl(chipid_base + 8);
  907. parent_name = xom & 1 ? "xusbxti" : "xxti";
  908. clk = clk_get(NULL, parent_name);
  909. if (IS_ERR(clk)) {
  910. pr_err("%s: failed to lookup parent clock %s, assuming "
  911. "fin_pll clock frequency is 24MHz\n", __func__,
  912. parent_name);
  913. } else {
  914. finpll_f = clk_get_rate(clk);
  915. }
  916. } else {
  917. pr_err("%s: failed to map chipid registers, assuming "
  918. "fin_pll clock frequency is 24MHz\n", __func__);
  919. }
  920. fclk.id = fin_pll;
  921. fclk.name = "fin_pll";
  922. fclk.parent_name = NULL;
  923. fclk.flags = CLK_IS_ROOT;
  924. fclk.fixed_rate = finpll_f;
  925. samsung_clk_register_fixed_rate(&fclk, 1);
  926. if (np)
  927. iounmap(chipid_base);
  928. }
  929. /*
  930. * This function allows non-dt platforms to specify the clock speed of the
  931. * xxti and xusbxti clocks. These clocks are then registered with the specified
  932. * clock speed.
  933. */
  934. void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f,
  935. unsigned long xusbxti_f)
  936. {
  937. exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f;
  938. exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
  939. samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks,
  940. ARRAY_SIZE(exynos4_fixed_rate_ext_clks));
  941. }
  942. static __initdata struct of_device_id ext_clk_match[] = {
  943. { .compatible = "samsung,clock-xxti", .data = (void *)0, },
  944. { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
  945. {},
  946. };
  947. /* register exynos4 clocks */
  948. void __init exynos4_clk_init(struct device_node *np)
  949. {
  950. void __iomem *reg_base;
  951. struct clk *apll, *mpll, *epll, *vpll;
  952. u32 exynos4_soc;
  953. if (np) {
  954. const struct of_device_id *match;
  955. match = of_match_node(exynos4_clk_ids, np);
  956. exynos4_soc = (u32)match->data;
  957. reg_base = of_iomap(np, 0);
  958. if (!reg_base)
  959. panic("%s: failed to map registers\n", __func__);
  960. } else {
  961. reg_base = S5P_VA_CMU;
  962. if (soc_is_exynos4210())
  963. exynos4_soc = EXYNOS4210;
  964. else if (soc_is_exynos4212() || soc_is_exynos4412())
  965. exynos4_soc = EXYNOS4X12;
  966. else
  967. panic("%s: unable to determine soc\n", __func__);
  968. }
  969. if (exynos4_soc == EXYNOS4210)
  970. samsung_clk_init(np, reg_base, nr_clks,
  971. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
  972. exynos4210_clk_save, ARRAY_SIZE(exynos4210_clk_save));
  973. else
  974. samsung_clk_init(np, reg_base, nr_clks,
  975. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
  976. exynos4x12_clk_save, ARRAY_SIZE(exynos4x12_clk_save));
  977. if (np)
  978. samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
  979. ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
  980. ext_clk_match);
  981. exynos4_clk_register_finpll();
  982. if (exynos4_soc == EXYNOS4210) {
  983. apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
  984. reg_base + APLL_CON0, pll_4508);
  985. mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
  986. reg_base + E4210_MPLL_CON0, pll_4508);
  987. epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
  988. reg_base + EPLL_CON0, pll_4600);
  989. vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
  990. reg_base + VPLL_CON0, pll_4650c);
  991. } else {
  992. apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll",
  993. reg_base + APLL_CON0);
  994. mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll",
  995. reg_base + E4X12_MPLL_CON0);
  996. epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll",
  997. reg_base + EPLL_CON0);
  998. vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll",
  999. reg_base + VPLL_CON0);
  1000. }
  1001. samsung_clk_add_lookup(apll, fout_apll);
  1002. samsung_clk_add_lookup(mpll, fout_mpll);
  1003. samsung_clk_add_lookup(epll, fout_epll);
  1004. samsung_clk_add_lookup(vpll, fout_vpll);
  1005. samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
  1006. ARRAY_SIZE(exynos4_fixed_rate_clks));
  1007. samsung_clk_register_mux(exynos4_mux_clks,
  1008. ARRAY_SIZE(exynos4_mux_clks));
  1009. samsung_clk_register_div(exynos4_div_clks,
  1010. ARRAY_SIZE(exynos4_div_clks));
  1011. samsung_clk_register_gate(exynos4_gate_clks,
  1012. ARRAY_SIZE(exynos4_gate_clks));
  1013. if (exynos4_soc == EXYNOS4210) {
  1014. samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
  1015. ARRAY_SIZE(exynos4210_fixed_rate_clks));
  1016. samsung_clk_register_mux(exynos4210_mux_clks,
  1017. ARRAY_SIZE(exynos4210_mux_clks));
  1018. samsung_clk_register_div(exynos4210_div_clks,
  1019. ARRAY_SIZE(exynos4210_div_clks));
  1020. samsung_clk_register_gate(exynos4210_gate_clks,
  1021. ARRAY_SIZE(exynos4210_gate_clks));
  1022. } else {
  1023. samsung_clk_register_mux(exynos4x12_mux_clks,
  1024. ARRAY_SIZE(exynos4x12_mux_clks));
  1025. samsung_clk_register_div(exynos4x12_div_clks,
  1026. ARRAY_SIZE(exynos4x12_div_clks));
  1027. samsung_clk_register_gate(exynos4x12_gate_clks,
  1028. ARRAY_SIZE(exynos4x12_gate_clks));
  1029. }
  1030. pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
  1031. "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
  1032. exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
  1033. _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
  1034. _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
  1035. _get_rate("arm_clk"));
  1036. }
  1037. CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init);
  1038. CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init);