iwl-core.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. /**
  82. * translate ucode response to mac80211 tx status control values
  83. */
  84. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  85. struct ieee80211_tx_info *control)
  86. {
  87. int rate_index;
  88. control->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. control->flags |= IEEE80211_TX_CTL_OFDM_HT;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. control->flags |= IEEE80211_TX_CTL_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. control->flags |= IEEE80211_TX_CTL_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. control->flags |= IEEE80211_TX_CTL_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. control->flags |= IEEE80211_TX_CTL_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (control->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. control->tx_rate_idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  114. idx += IWL_FIRST_OFDM_RATE;
  115. /* skip 9M not supported in ht*/
  116. if (idx >= IWL_RATE_9M_INDEX)
  117. idx += 1;
  118. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  119. return idx;
  120. /* legacy rate format, search for match in table */
  121. } else {
  122. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  123. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  124. return idx;
  125. }
  126. return -1;
  127. }
  128. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  129. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  130. EXPORT_SYMBOL(iwl_bcast_addr);
  131. /* This function both allocates and initializes hw and priv. */
  132. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  133. struct ieee80211_ops *hw_ops)
  134. {
  135. struct iwl_priv *priv;
  136. /* mac80211 allocates memory for this device instance, including
  137. * space for this driver's private structure */
  138. struct ieee80211_hw *hw =
  139. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  140. if (hw == NULL) {
  141. IWL_ERROR("Can not allocate network device\n");
  142. goto out;
  143. }
  144. priv = hw->priv;
  145. priv->hw = hw;
  146. out:
  147. return hw;
  148. }
  149. EXPORT_SYMBOL(iwl_alloc_all);
  150. void iwl_hw_detect(struct iwl_priv *priv)
  151. {
  152. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  153. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  154. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  155. }
  156. EXPORT_SYMBOL(iwl_hw_detect);
  157. /* Tell nic where to find the "keep warm" buffer */
  158. int iwl_kw_init(struct iwl_priv *priv)
  159. {
  160. unsigned long flags;
  161. int ret;
  162. spin_lock_irqsave(&priv->lock, flags);
  163. ret = iwl_grab_nic_access(priv);
  164. if (ret)
  165. goto out;
  166. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  167. priv->kw.dma_addr >> 4);
  168. iwl_release_nic_access(priv);
  169. out:
  170. spin_unlock_irqrestore(&priv->lock, flags);
  171. return ret;
  172. }
  173. int iwl_kw_alloc(struct iwl_priv *priv)
  174. {
  175. struct pci_dev *dev = priv->pci_dev;
  176. struct iwl_kw *kw = &priv->kw;
  177. kw->size = IWL_KW_SIZE;
  178. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  179. if (!kw->v_addr)
  180. return -ENOMEM;
  181. return 0;
  182. }
  183. /**
  184. * iwl_kw_free - Free the "keep warm" buffer
  185. */
  186. void iwl_kw_free(struct iwl_priv *priv)
  187. {
  188. struct pci_dev *dev = priv->pci_dev;
  189. struct iwl_kw *kw = &priv->kw;
  190. if (kw->v_addr) {
  191. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  192. memset(kw, 0, sizeof(*kw));
  193. }
  194. }
  195. int iwl_hw_nic_init(struct iwl_priv *priv)
  196. {
  197. unsigned long flags;
  198. struct iwl_rx_queue *rxq = &priv->rxq;
  199. int ret;
  200. /* nic_init */
  201. spin_lock_irqsave(&priv->lock, flags);
  202. priv->cfg->ops->lib->apm_ops.init(priv);
  203. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  204. spin_unlock_irqrestore(&priv->lock, flags);
  205. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  206. priv->cfg->ops->lib->apm_ops.config(priv);
  207. /* Allocate the RX queue, or reset if it is already allocated */
  208. if (!rxq->bd) {
  209. ret = iwl_rx_queue_alloc(priv);
  210. if (ret) {
  211. IWL_ERROR("Unable to initialize Rx queue\n");
  212. return -ENOMEM;
  213. }
  214. } else
  215. iwl_rx_queue_reset(priv, rxq);
  216. iwl_rx_replenish(priv);
  217. iwl_rx_init(priv, rxq);
  218. spin_lock_irqsave(&priv->lock, flags);
  219. rxq->need_update = 1;
  220. iwl_rx_queue_update_write_ptr(priv, rxq);
  221. spin_unlock_irqrestore(&priv->lock, flags);
  222. /* Allocate and init all Tx and Command queues */
  223. ret = iwl_txq_ctx_reset(priv);
  224. if (ret)
  225. return ret;
  226. set_bit(STATUS_INIT, &priv->status);
  227. return 0;
  228. }
  229. EXPORT_SYMBOL(iwl_hw_nic_init);
  230. /**
  231. * iwl_clear_stations_table - Clear the driver's station table
  232. *
  233. * NOTE: This does not clear or otherwise alter the device's station table.
  234. */
  235. void iwl_clear_stations_table(struct iwl_priv *priv)
  236. {
  237. unsigned long flags;
  238. spin_lock_irqsave(&priv->sta_lock, flags);
  239. if (iwl_is_alive(priv) &&
  240. !test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  241. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  242. IWL_ERROR("Couldn't clear the station table\n");
  243. priv->num_stations = 0;
  244. memset(priv->stations, 0, sizeof(priv->stations));
  245. spin_unlock_irqrestore(&priv->sta_lock, flags);
  246. }
  247. EXPORT_SYMBOL(iwl_clear_stations_table);
  248. void iwl_reset_qos(struct iwl_priv *priv)
  249. {
  250. u16 cw_min = 15;
  251. u16 cw_max = 1023;
  252. u8 aifs = 2;
  253. u8 is_legacy = 0;
  254. unsigned long flags;
  255. int i;
  256. spin_lock_irqsave(&priv->lock, flags);
  257. priv->qos_data.qos_active = 0;
  258. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  259. if (priv->qos_data.qos_enable)
  260. priv->qos_data.qos_active = 1;
  261. if (!(priv->active_rate & 0xfff0)) {
  262. cw_min = 31;
  263. is_legacy = 1;
  264. }
  265. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  266. if (priv->qos_data.qos_enable)
  267. priv->qos_data.qos_active = 1;
  268. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  269. cw_min = 31;
  270. is_legacy = 1;
  271. }
  272. if (priv->qos_data.qos_active)
  273. aifs = 3;
  274. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  275. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  276. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  277. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  278. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  279. if (priv->qos_data.qos_active) {
  280. i = 1;
  281. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  282. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  283. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  284. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  285. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  286. i = 2;
  287. priv->qos_data.def_qos_parm.ac[i].cw_min =
  288. cpu_to_le16((cw_min + 1) / 2 - 1);
  289. priv->qos_data.def_qos_parm.ac[i].cw_max =
  290. cpu_to_le16(cw_max);
  291. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  292. if (is_legacy)
  293. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  294. cpu_to_le16(6016);
  295. else
  296. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  297. cpu_to_le16(3008);
  298. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  299. i = 3;
  300. priv->qos_data.def_qos_parm.ac[i].cw_min =
  301. cpu_to_le16((cw_min + 1) / 4 - 1);
  302. priv->qos_data.def_qos_parm.ac[i].cw_max =
  303. cpu_to_le16((cw_max + 1) / 2 - 1);
  304. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  305. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  306. if (is_legacy)
  307. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  308. cpu_to_le16(3264);
  309. else
  310. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  311. cpu_to_le16(1504);
  312. } else {
  313. for (i = 1; i < 4; i++) {
  314. priv->qos_data.def_qos_parm.ac[i].cw_min =
  315. cpu_to_le16(cw_min);
  316. priv->qos_data.def_qos_parm.ac[i].cw_max =
  317. cpu_to_le16(cw_max);
  318. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  319. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  320. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  321. }
  322. }
  323. IWL_DEBUG_QOS("set QoS to default \n");
  324. spin_unlock_irqrestore(&priv->lock, flags);
  325. }
  326. EXPORT_SYMBOL(iwl_reset_qos);
  327. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  328. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  329. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  330. struct ieee80211_ht_info *ht_info,
  331. enum ieee80211_band band)
  332. {
  333. u16 max_bit_rate = 0;
  334. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  335. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  336. ht_info->cap = 0;
  337. memset(ht_info->supp_mcs_set, 0, 16);
  338. ht_info->ht_supported = 1;
  339. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  340. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  341. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  342. (IWL_MIMO_PS_NONE << 2));
  343. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  344. if (priv->hw_params.fat_channel & BIT(band)) {
  345. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  346. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  347. ht_info->supp_mcs_set[4] = 0x01;
  348. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  349. }
  350. if (priv->cfg->mod_params->amsdu_size_8K)
  351. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  352. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  353. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  354. ht_info->supp_mcs_set[0] = 0xFF;
  355. if (rx_chains_num >= 2)
  356. ht_info->supp_mcs_set[1] = 0xFF;
  357. if (rx_chains_num >= 3)
  358. ht_info->supp_mcs_set[2] = 0xFF;
  359. /* Highest supported Rx data rate */
  360. max_bit_rate *= rx_chains_num;
  361. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  362. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  363. /* Tx MCS capabilities */
  364. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  365. if (tx_chains_num != rx_chains_num) {
  366. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  367. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  368. }
  369. }
  370. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  371. struct ieee80211_rate *rates)
  372. {
  373. int i;
  374. for (i = 0; i < IWL_RATE_COUNT; i++) {
  375. rates[i].bitrate = iwl_rates[i].ieee * 5;
  376. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  377. rates[i].hw_value_short = i;
  378. rates[i].flags = 0;
  379. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  380. /*
  381. * If CCK != 1M then set short preamble rate flag.
  382. */
  383. rates[i].flags |=
  384. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  385. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  386. }
  387. }
  388. }
  389. /**
  390. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  391. */
  392. static int iwlcore_init_geos(struct iwl_priv *priv)
  393. {
  394. struct iwl_channel_info *ch;
  395. struct ieee80211_supported_band *sband;
  396. struct ieee80211_channel *channels;
  397. struct ieee80211_channel *geo_ch;
  398. struct ieee80211_rate *rates;
  399. int i = 0;
  400. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  401. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  402. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  403. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  404. return 0;
  405. }
  406. channels = kzalloc(sizeof(struct ieee80211_channel) *
  407. priv->channel_count, GFP_KERNEL);
  408. if (!channels)
  409. return -ENOMEM;
  410. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  411. GFP_KERNEL);
  412. if (!rates) {
  413. kfree(channels);
  414. return -ENOMEM;
  415. }
  416. /* 5.2GHz channels start after the 2.4GHz channels */
  417. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  418. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  419. /* just OFDM */
  420. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  421. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  422. if (priv->cfg->sku & IWL_SKU_N)
  423. iwlcore_init_ht_hw_capab(priv, &sband->ht_info,
  424. IEEE80211_BAND_5GHZ);
  425. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  426. sband->channels = channels;
  427. /* OFDM & CCK */
  428. sband->bitrates = rates;
  429. sband->n_bitrates = IWL_RATE_COUNT;
  430. if (priv->cfg->sku & IWL_SKU_N)
  431. iwlcore_init_ht_hw_capab(priv, &sband->ht_info,
  432. IEEE80211_BAND_2GHZ);
  433. priv->ieee_channels = channels;
  434. priv->ieee_rates = rates;
  435. iwlcore_init_hw_rates(priv, rates);
  436. for (i = 0; i < priv->channel_count; i++) {
  437. ch = &priv->channel_info[i];
  438. /* FIXME: might be removed if scan is OK */
  439. if (!is_channel_valid(ch))
  440. continue;
  441. if (is_channel_a_band(ch))
  442. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  443. else
  444. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  445. geo_ch = &sband->channels[sband->n_channels++];
  446. geo_ch->center_freq =
  447. ieee80211_channel_to_frequency(ch->channel);
  448. geo_ch->max_power = ch->max_power_avg;
  449. geo_ch->max_antenna_gain = 0xff;
  450. geo_ch->hw_value = ch->channel;
  451. if (is_channel_valid(ch)) {
  452. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  453. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  454. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  455. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  456. if (ch->flags & EEPROM_CHANNEL_RADAR)
  457. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  458. geo_ch->flags |= ch->fat_extension_channel;
  459. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  460. priv->tx_power_channel_lmt = ch->max_power_avg;
  461. } else {
  462. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  463. }
  464. /* Save flags for reg domain usage */
  465. geo_ch->orig_flags = geo_ch->flags;
  466. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  467. ch->channel, geo_ch->center_freq,
  468. is_channel_a_band(ch) ? "5.2" : "2.4",
  469. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  470. "restricted" : "valid",
  471. geo_ch->flags);
  472. }
  473. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  474. priv->cfg->sku & IWL_SKU_A) {
  475. printk(KERN_INFO DRV_NAME
  476. ": Incorrectly detected BG card as ABG. Please send "
  477. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  478. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  479. priv->cfg->sku &= ~IWL_SKU_A;
  480. }
  481. printk(KERN_INFO DRV_NAME
  482. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  483. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  484. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  485. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  486. return 0;
  487. }
  488. /*
  489. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  490. */
  491. static void iwlcore_free_geos(struct iwl_priv *priv)
  492. {
  493. kfree(priv->ieee_channels);
  494. kfree(priv->ieee_rates);
  495. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  496. }
  497. static u8 is_single_rx_stream(struct iwl_priv *priv)
  498. {
  499. return !priv->current_ht_config.is_ht ||
  500. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  501. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  502. priv->ps_mode == IWL_MIMO_PS_STATIC;
  503. }
  504. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  505. enum ieee80211_band band,
  506. u16 channel, u8 extension_chan_offset)
  507. {
  508. const struct iwl_channel_info *ch_info;
  509. ch_info = iwl_get_channel_info(priv, band, channel);
  510. if (!is_channel_valid(ch_info))
  511. return 0;
  512. if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE)
  513. return !(ch_info->fat_extension_channel &
  514. IEEE80211_CHAN_NO_FAT_ABOVE);
  515. else if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW)
  516. return !(ch_info->fat_extension_channel &
  517. IEEE80211_CHAN_NO_FAT_BELOW);
  518. return 0;
  519. }
  520. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  521. struct ieee80211_ht_info *sta_ht_inf)
  522. {
  523. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  524. if ((!iwl_ht_conf->is_ht) ||
  525. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  526. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE))
  527. return 0;
  528. if (sta_ht_inf) {
  529. if ((!sta_ht_inf->ht_supported) ||
  530. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  531. return 0;
  532. }
  533. return iwl_is_channel_extension(priv, priv->band,
  534. iwl_ht_conf->control_channel,
  535. iwl_ht_conf->extension_chan_offset);
  536. }
  537. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  538. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  539. {
  540. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  541. u32 val;
  542. if (!ht_info->is_ht)
  543. return;
  544. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  545. if (iwl_is_fat_tx_allowed(priv, NULL))
  546. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  547. else
  548. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  549. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  550. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  551. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  552. le16_to_cpu(rxon->channel),
  553. ht_info->control_channel);
  554. return;
  555. }
  556. /* Note: control channel is opposite of extension channel */
  557. switch (ht_info->extension_chan_offset) {
  558. case IEEE80211_HT_IE_CHA_SEC_ABOVE:
  559. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  560. break;
  561. case IEEE80211_HT_IE_CHA_SEC_BELOW:
  562. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  563. break;
  564. case IEEE80211_HT_IE_CHA_SEC_NONE:
  565. default:
  566. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  567. break;
  568. }
  569. val = ht_info->ht_protection;
  570. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  571. iwl_set_rxon_chain(priv);
  572. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  573. "rxon flags 0x%X operation mode :0x%X "
  574. "extension channel offset 0x%x "
  575. "control chan %d\n",
  576. ht_info->supp_mcs_set[0],
  577. ht_info->supp_mcs_set[1],
  578. ht_info->supp_mcs_set[2],
  579. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  580. ht_info->extension_chan_offset,
  581. ht_info->control_channel);
  582. return;
  583. }
  584. EXPORT_SYMBOL(iwl_set_rxon_ht);
  585. /*
  586. * Determine how many receiver/antenna chains to use.
  587. * More provides better reception via diversity. Fewer saves power.
  588. * MIMO (dual stream) requires at least 2, but works better with 3.
  589. * This does not determine *which* chains to use, just how many.
  590. */
  591. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  592. u8 *idle_state, u8 *rx_state)
  593. {
  594. u8 is_single = is_single_rx_stream(priv);
  595. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  596. /* # of Rx chains to use when expecting MIMO. */
  597. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  598. *rx_state = 2;
  599. else
  600. *rx_state = 3;
  601. /* # Rx chains when idling and maybe trying to save power */
  602. switch (priv->ps_mode) {
  603. case IWL_MIMO_PS_STATIC:
  604. case IWL_MIMO_PS_DYNAMIC:
  605. *idle_state = (is_cam) ? 2 : 1;
  606. break;
  607. case IWL_MIMO_PS_NONE:
  608. *idle_state = (is_cam) ? *rx_state : 1;
  609. break;
  610. default:
  611. *idle_state = 1;
  612. break;
  613. }
  614. return 0;
  615. }
  616. /**
  617. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  618. *
  619. * Selects how many and which Rx receivers/antennas/chains to use.
  620. * This should not be used for scan command ... it puts data in wrong place.
  621. */
  622. void iwl_set_rxon_chain(struct iwl_priv *priv)
  623. {
  624. u8 is_single = is_single_rx_stream(priv);
  625. u8 idle_state, rx_state;
  626. priv->staging_rxon.rx_chain = 0;
  627. rx_state = idle_state = 3;
  628. /* Tell uCode which antennas are actually connected.
  629. * Before first association, we assume all antennas are connected.
  630. * Just after first association, iwl_chain_noise_calibration()
  631. * checks which antennas actually *are* connected. */
  632. priv->staging_rxon.rx_chain |=
  633. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  634. RXON_RX_CHAIN_VALID_POS);
  635. /* How many receivers should we use? */
  636. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  637. priv->staging_rxon.rx_chain |=
  638. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  639. priv->staging_rxon.rx_chain |=
  640. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  641. if (!is_single && (rx_state >= 2) &&
  642. !test_bit(STATUS_POWER_PMI, &priv->status))
  643. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  644. else
  645. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  646. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  647. }
  648. EXPORT_SYMBOL(iwl_set_rxon_chain);
  649. /**
  650. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  651. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  652. * @channel: Any channel valid for the requested phymode
  653. * In addition to setting the staging RXON, priv->phymode is also set.
  654. *
  655. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  656. * in the staging RXON flag structure based on the phymode
  657. */
  658. int iwl_set_rxon_channel(struct iwl_priv *priv,
  659. enum ieee80211_band band,
  660. u16 channel)
  661. {
  662. if (!iwl_get_channel_info(priv, band, channel)) {
  663. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  664. channel, band);
  665. return -EINVAL;
  666. }
  667. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  668. (priv->band == band))
  669. return 0;
  670. priv->staging_rxon.channel = cpu_to_le16(channel);
  671. if (band == IEEE80211_BAND_5GHZ)
  672. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  673. else
  674. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  675. priv->band = band;
  676. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  677. return 0;
  678. }
  679. EXPORT_SYMBOL(iwl_set_rxon_channel);
  680. int iwl_setup_mac(struct iwl_priv *priv)
  681. {
  682. int ret;
  683. struct ieee80211_hw *hw = priv->hw;
  684. hw->rate_control_algorithm = "iwl-4965-rs";
  685. /* Tell mac80211 our characteristics */
  686. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  687. IEEE80211_HW_SIGNAL_DBM |
  688. IEEE80211_HW_NOISE_DBM;
  689. /* Default value; 4 EDCA QOS priorities */
  690. hw->queues = 4;
  691. /* queues to support 11n aggregation */
  692. if (priv->cfg->sku & IWL_SKU_N)
  693. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  694. hw->conf.beacon_int = 100;
  695. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  696. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  697. &priv->bands[IEEE80211_BAND_2GHZ];
  698. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  699. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  700. &priv->bands[IEEE80211_BAND_5GHZ];
  701. ret = ieee80211_register_hw(priv->hw);
  702. if (ret) {
  703. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  704. return ret;
  705. }
  706. priv->mac80211_registered = 1;
  707. return 0;
  708. }
  709. EXPORT_SYMBOL(iwl_setup_mac);
  710. int iwl_set_hw_params(struct iwl_priv *priv)
  711. {
  712. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  713. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  714. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  715. if (priv->cfg->mod_params->amsdu_size_8K)
  716. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  717. else
  718. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  719. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  720. if (priv->cfg->mod_params->disable_11n)
  721. priv->cfg->sku &= ~IWL_SKU_N;
  722. /* Device-specific setup */
  723. return priv->cfg->ops->lib->set_hw_params(priv);
  724. }
  725. EXPORT_SYMBOL(iwl_set_hw_params);
  726. int iwl_init_drv(struct iwl_priv *priv)
  727. {
  728. int ret;
  729. priv->retry_rate = 1;
  730. priv->ibss_beacon = NULL;
  731. spin_lock_init(&priv->lock);
  732. spin_lock_init(&priv->power_data.lock);
  733. spin_lock_init(&priv->sta_lock);
  734. spin_lock_init(&priv->hcmd_lock);
  735. spin_lock_init(&priv->lq_mngr.lock);
  736. INIT_LIST_HEAD(&priv->free_frames);
  737. mutex_init(&priv->mutex);
  738. /* Clear the driver's (not device's) station table */
  739. iwl_clear_stations_table(priv);
  740. priv->data_retry_limit = -1;
  741. priv->ieee_channels = NULL;
  742. priv->ieee_rates = NULL;
  743. priv->band = IEEE80211_BAND_2GHZ;
  744. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  745. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  746. priv->ps_mode = IWL_MIMO_PS_NONE;
  747. /* Choose which receivers/antennas to use */
  748. iwl_set_rxon_chain(priv);
  749. iwl_init_scan_params(priv);
  750. if (priv->cfg->mod_params->enable_qos)
  751. priv->qos_data.qos_enable = 1;
  752. iwl_reset_qos(priv);
  753. priv->qos_data.qos_active = 0;
  754. priv->qos_data.qos_cap.val = 0;
  755. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  756. priv->rates_mask = IWL_RATES_MASK;
  757. /* If power management is turned on, default to AC mode */
  758. priv->power_mode = IWL_POWER_AC;
  759. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  760. ret = iwl_init_channel_map(priv);
  761. if (ret) {
  762. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  763. goto err;
  764. }
  765. ret = iwlcore_init_geos(priv);
  766. if (ret) {
  767. IWL_ERROR("initializing geos failed: %d\n", ret);
  768. goto err_free_channel_map;
  769. }
  770. return 0;
  771. err_free_channel_map:
  772. iwl_free_channel_map(priv);
  773. err:
  774. return ret;
  775. }
  776. EXPORT_SYMBOL(iwl_init_drv);
  777. void iwl_free_calib_results(struct iwl_priv *priv)
  778. {
  779. kfree(priv->calib_results.lo_res);
  780. priv->calib_results.lo_res = NULL;
  781. priv->calib_results.lo_res_len = 0;
  782. kfree(priv->calib_results.tx_iq_res);
  783. priv->calib_results.tx_iq_res = NULL;
  784. priv->calib_results.tx_iq_res_len = 0;
  785. kfree(priv->calib_results.tx_iq_perd_res);
  786. priv->calib_results.tx_iq_perd_res = NULL;
  787. priv->calib_results.tx_iq_perd_res_len = 0;
  788. }
  789. EXPORT_SYMBOL(iwl_free_calib_results);
  790. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  791. {
  792. int ret = 0;
  793. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  794. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  795. priv->tx_power_user_lmt);
  796. return -EINVAL;
  797. }
  798. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  799. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  800. priv->tx_power_user_lmt);
  801. return -EINVAL;
  802. }
  803. if (priv->tx_power_user_lmt != tx_power)
  804. force = true;
  805. priv->tx_power_user_lmt = tx_power;
  806. if (force && priv->cfg->ops->lib->send_tx_power)
  807. ret = priv->cfg->ops->lib->send_tx_power(priv);
  808. return ret;
  809. }
  810. EXPORT_SYMBOL(iwl_set_tx_power);
  811. void iwl_uninit_drv(struct iwl_priv *priv)
  812. {
  813. iwl_free_calib_results(priv);
  814. iwlcore_free_geos(priv);
  815. iwl_free_channel_map(priv);
  816. kfree(priv->scan);
  817. }
  818. EXPORT_SYMBOL(iwl_uninit_drv);
  819. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  820. {
  821. u32 stat_flags = 0;
  822. struct iwl_host_cmd cmd = {
  823. .id = REPLY_STATISTICS_CMD,
  824. .meta.flags = flags,
  825. .len = sizeof(stat_flags),
  826. .data = (u8 *) &stat_flags,
  827. };
  828. return iwl_send_cmd(priv, &cmd);
  829. }
  830. EXPORT_SYMBOL(iwl_send_statistics_request);
  831. /**
  832. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  833. * using sample data 100 bytes apart. If these sample points are good,
  834. * it's a pretty good bet that everything between them is good, too.
  835. */
  836. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  837. {
  838. u32 val;
  839. int ret = 0;
  840. u32 errcnt = 0;
  841. u32 i;
  842. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  843. ret = iwl_grab_nic_access(priv);
  844. if (ret)
  845. return ret;
  846. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  847. /* read data comes through single port, auto-incr addr */
  848. /* NOTE: Use the debugless read so we don't flood kernel log
  849. * if IWL_DL_IO is set */
  850. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  851. i + RTC_INST_LOWER_BOUND);
  852. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  853. if (val != le32_to_cpu(*image)) {
  854. ret = -EIO;
  855. errcnt++;
  856. if (errcnt >= 3)
  857. break;
  858. }
  859. }
  860. iwl_release_nic_access(priv);
  861. return ret;
  862. }
  863. /**
  864. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  865. * looking at all data.
  866. */
  867. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  868. u32 len)
  869. {
  870. u32 val;
  871. u32 save_len = len;
  872. int ret = 0;
  873. u32 errcnt;
  874. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  875. ret = iwl_grab_nic_access(priv);
  876. if (ret)
  877. return ret;
  878. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  879. errcnt = 0;
  880. for (; len > 0; len -= sizeof(u32), image++) {
  881. /* read data comes through single port, auto-incr addr */
  882. /* NOTE: Use the debugless read so we don't flood kernel log
  883. * if IWL_DL_IO is set */
  884. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  885. if (val != le32_to_cpu(*image)) {
  886. IWL_ERROR("uCode INST section is invalid at "
  887. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  888. save_len - len, val, le32_to_cpu(*image));
  889. ret = -EIO;
  890. errcnt++;
  891. if (errcnt >= 20)
  892. break;
  893. }
  894. }
  895. iwl_release_nic_access(priv);
  896. if (!errcnt)
  897. IWL_DEBUG_INFO
  898. ("ucode image in INSTRUCTION memory is good\n");
  899. return ret;
  900. }
  901. /**
  902. * iwl_verify_ucode - determine which instruction image is in SRAM,
  903. * and verify its contents
  904. */
  905. int iwl_verify_ucode(struct iwl_priv *priv)
  906. {
  907. __le32 *image;
  908. u32 len;
  909. int ret;
  910. /* Try bootstrap */
  911. image = (__le32 *)priv->ucode_boot.v_addr;
  912. len = priv->ucode_boot.len;
  913. ret = iwlcore_verify_inst_sparse(priv, image, len);
  914. if (!ret) {
  915. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  916. return 0;
  917. }
  918. /* Try initialize */
  919. image = (__le32 *)priv->ucode_init.v_addr;
  920. len = priv->ucode_init.len;
  921. ret = iwlcore_verify_inst_sparse(priv, image, len);
  922. if (!ret) {
  923. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  924. return 0;
  925. }
  926. /* Try runtime/protocol */
  927. image = (__le32 *)priv->ucode_code.v_addr;
  928. len = priv->ucode_code.len;
  929. ret = iwlcore_verify_inst_sparse(priv, image, len);
  930. if (!ret) {
  931. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  932. return 0;
  933. }
  934. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  935. /* Since nothing seems to match, show first several data entries in
  936. * instruction SRAM, so maybe visual inspection will give a clue.
  937. * Selection of bootstrap image (vs. other images) is arbitrary. */
  938. image = (__le32 *)priv->ucode_boot.v_addr;
  939. len = priv->ucode_boot.len;
  940. ret = iwl_verify_inst_full(priv, image, len);
  941. return ret;
  942. }
  943. EXPORT_SYMBOL(iwl_verify_ucode);
  944. static const char *desc_lookup(int i)
  945. {
  946. switch (i) {
  947. case 1:
  948. return "FAIL";
  949. case 2:
  950. return "BAD_PARAM";
  951. case 3:
  952. return "BAD_CHECKSUM";
  953. case 4:
  954. return "NMI_INTERRUPT";
  955. case 5:
  956. return "SYSASSERT";
  957. case 6:
  958. return "FATAL_ERROR";
  959. }
  960. return "UNKNOWN";
  961. }
  962. #define ERROR_START_OFFSET (1 * sizeof(u32))
  963. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  964. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  965. {
  966. u32 data2, line;
  967. u32 desc, time, count, base, data1;
  968. u32 blink1, blink2, ilink1, ilink2;
  969. int ret;
  970. if (priv->ucode_type == UCODE_INIT)
  971. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  972. else
  973. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  974. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  975. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  976. return;
  977. }
  978. ret = iwl_grab_nic_access(priv);
  979. if (ret) {
  980. IWL_WARNING("Can not read from adapter at this time.\n");
  981. return;
  982. }
  983. count = iwl_read_targ_mem(priv, base);
  984. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  985. IWL_ERROR("Start IWL Error Log Dump:\n");
  986. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  987. }
  988. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  989. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  990. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  991. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  992. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  993. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  994. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  995. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  996. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  997. IWL_ERROR("Desc Time "
  998. "data1 data2 line\n");
  999. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  1000. desc_lookup(desc), desc, time, data1, data2, line);
  1001. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1002. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1003. ilink1, ilink2);
  1004. iwl_release_nic_access(priv);
  1005. }
  1006. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1007. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1008. /**
  1009. * iwl_print_event_log - Dump error event log to syslog
  1010. *
  1011. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  1012. */
  1013. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1014. u32 num_events, u32 mode)
  1015. {
  1016. u32 i;
  1017. u32 base; /* SRAM byte address of event log header */
  1018. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1019. u32 ptr; /* SRAM byte address of log data */
  1020. u32 ev, time, data; /* event log data */
  1021. if (num_events == 0)
  1022. return;
  1023. if (priv->ucode_type == UCODE_INIT)
  1024. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1025. else
  1026. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1027. if (mode == 0)
  1028. event_size = 2 * sizeof(u32);
  1029. else
  1030. event_size = 3 * sizeof(u32);
  1031. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1032. /* "time" is actually "data" for mode 0 (no timestamp).
  1033. * place event id # at far right for easier visual parsing. */
  1034. for (i = 0; i < num_events; i++) {
  1035. ev = iwl_read_targ_mem(priv, ptr);
  1036. ptr += sizeof(u32);
  1037. time = iwl_read_targ_mem(priv, ptr);
  1038. ptr += sizeof(u32);
  1039. if (mode == 0) {
  1040. /* data, ev */
  1041. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1042. } else {
  1043. data = iwl_read_targ_mem(priv, ptr);
  1044. ptr += sizeof(u32);
  1045. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1046. time, data, ev);
  1047. }
  1048. }
  1049. }
  1050. EXPORT_SYMBOL(iwl_print_event_log);
  1051. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1052. {
  1053. int ret;
  1054. u32 base; /* SRAM byte address of event log header */
  1055. u32 capacity; /* event log capacity in # entries */
  1056. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1057. u32 num_wraps; /* # times uCode wrapped to top of log */
  1058. u32 next_entry; /* index of next entry to be written by uCode */
  1059. u32 size; /* # entries that we'll print */
  1060. if (priv->ucode_type == UCODE_INIT)
  1061. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1062. else
  1063. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1064. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1065. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1066. return;
  1067. }
  1068. ret = iwl_grab_nic_access(priv);
  1069. if (ret) {
  1070. IWL_WARNING("Can not read from adapter at this time.\n");
  1071. return;
  1072. }
  1073. /* event log header */
  1074. capacity = iwl_read_targ_mem(priv, base);
  1075. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1076. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1077. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1078. size = num_wraps ? capacity : next_entry;
  1079. /* bail out if nothing in log */
  1080. if (size == 0) {
  1081. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1082. iwl_release_nic_access(priv);
  1083. return;
  1084. }
  1085. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1086. size, num_wraps);
  1087. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1088. * i.e the next one that uCode would fill. */
  1089. if (num_wraps)
  1090. iwl_print_event_log(priv, next_entry,
  1091. capacity - next_entry, mode);
  1092. /* (then/else) start at top of log */
  1093. iwl_print_event_log(priv, 0, next_entry, mode);
  1094. iwl_release_nic_access(priv);
  1095. }
  1096. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1097. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1098. {
  1099. struct iwl_ct_kill_config cmd;
  1100. unsigned long flags;
  1101. int ret = 0;
  1102. spin_lock_irqsave(&priv->lock, flags);
  1103. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1104. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1105. spin_unlock_irqrestore(&priv->lock, flags);
  1106. cmd.critical_temperature_R =
  1107. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1108. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1109. sizeof(cmd), &cmd);
  1110. if (ret)
  1111. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1112. else
  1113. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1114. "critical temperature is %d\n",
  1115. cmd.critical_temperature_R);
  1116. }
  1117. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1118. /*
  1119. * CARD_STATE_CMD
  1120. *
  1121. * Use: Sets the device's internal card state to enable, disable, or halt
  1122. *
  1123. * When in the 'enable' state the card operates as normal.
  1124. * When in the 'disable' state, the card enters into a low power mode.
  1125. * When in the 'halt' state, the card is shut down and must be fully
  1126. * restarted to come back on.
  1127. */
  1128. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1129. {
  1130. struct iwl_host_cmd cmd = {
  1131. .id = REPLY_CARD_STATE_CMD,
  1132. .len = sizeof(u32),
  1133. .data = &flags,
  1134. .meta.flags = meta_flag,
  1135. };
  1136. return iwl_send_cmd(priv, &cmd);
  1137. }
  1138. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1139. {
  1140. unsigned long flags;
  1141. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1142. return;
  1143. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1144. iwl_scan_cancel(priv);
  1145. /* FIXME: This is a workaround for AP */
  1146. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  1147. spin_lock_irqsave(&priv->lock, flags);
  1148. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1149. CSR_UCODE_SW_BIT_RFKILL);
  1150. spin_unlock_irqrestore(&priv->lock, flags);
  1151. /* call the host command only if no hw rf-kill set */
  1152. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1153. iwl_is_ready(priv))
  1154. iwl_send_card_state(priv,
  1155. CARD_STATE_CMD_DISABLE, 0);
  1156. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1157. /* make sure mac80211 stop sending Tx frame */
  1158. if (priv->mac80211_registered)
  1159. ieee80211_stop_queues(priv->hw);
  1160. }
  1161. }
  1162. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1163. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1164. {
  1165. unsigned long flags;
  1166. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1167. return 0;
  1168. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1169. spin_lock_irqsave(&priv->lock, flags);
  1170. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1171. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1172. * notification where it will clear SW rfkill status.
  1173. * Setting it here would break the handler. Only if the
  1174. * interface is down we can set here since we don't
  1175. * receive any further notification.
  1176. */
  1177. if (!priv->is_open)
  1178. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1179. spin_unlock_irqrestore(&priv->lock, flags);
  1180. /* wake up ucode */
  1181. msleep(10);
  1182. spin_lock_irqsave(&priv->lock, flags);
  1183. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1184. if (!iwl_grab_nic_access(priv))
  1185. iwl_release_nic_access(priv);
  1186. spin_unlock_irqrestore(&priv->lock, flags);
  1187. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1188. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1189. "disabled by HW switch\n");
  1190. return 0;
  1191. }
  1192. /* If the driver is already loaded, it will receive
  1193. * CARD_STATE_NOTIFICATION notifications and the handler will
  1194. * call restart to reload the driver.
  1195. */
  1196. return 1;
  1197. }
  1198. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);