iwl-3945.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "iwl-3945-core.h"
  41. #include "iwl-3945.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-3945-rs.h"
  44. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_##r##M_IEEE, \
  47. IWL_RATE_##ip##M_INDEX, \
  48. IWL_RATE_##in##M_INDEX, \
  49. IWL_RATE_##rp##M_INDEX, \
  50. IWL_RATE_##rn##M_INDEX, \
  51. IWL_RATE_##pp##M_INDEX, \
  52. IWL_RATE_##np##M_INDEX, \
  53. IWL_RATE_##r##M_INDEX_TABLE, \
  54. IWL_RATE_##ip##M_INDEX_TABLE }
  55. /*
  56. * Parameter order:
  57. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. };
  77. /* 1 = enable the iwl3945_disable_events() function */
  78. #define IWL_EVT_DISABLE (0)
  79. #define IWL_EVT_DISABLE_SIZE (1532/32)
  80. /**
  81. * iwl3945_disable_events - Disable selected events in uCode event log
  82. *
  83. * Disable an event by writing "1"s into "disable"
  84. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  85. * Default values of 0 enable uCode events to be logged.
  86. * Use for only special debugging. This function is just a placeholder as-is,
  87. * you'll need to provide the special bits! ...
  88. * ... and set IWL_EVT_DISABLE to 1. */
  89. void iwl3945_disable_events(struct iwl3945_priv *priv)
  90. {
  91. int ret;
  92. int i;
  93. u32 base; /* SRAM address of event log header */
  94. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  95. u32 array_size; /* # of u32 entries in array */
  96. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  97. 0x00000000, /* 31 - 0 Event id numbers */
  98. 0x00000000, /* 63 - 32 */
  99. 0x00000000, /* 95 - 64 */
  100. 0x00000000, /* 127 - 96 */
  101. 0x00000000, /* 159 - 128 */
  102. 0x00000000, /* 191 - 160 */
  103. 0x00000000, /* 223 - 192 */
  104. 0x00000000, /* 255 - 224 */
  105. 0x00000000, /* 287 - 256 */
  106. 0x00000000, /* 319 - 288 */
  107. 0x00000000, /* 351 - 320 */
  108. 0x00000000, /* 383 - 352 */
  109. 0x00000000, /* 415 - 384 */
  110. 0x00000000, /* 447 - 416 */
  111. 0x00000000, /* 479 - 448 */
  112. 0x00000000, /* 511 - 480 */
  113. 0x00000000, /* 543 - 512 */
  114. 0x00000000, /* 575 - 544 */
  115. 0x00000000, /* 607 - 576 */
  116. 0x00000000, /* 639 - 608 */
  117. 0x00000000, /* 671 - 640 */
  118. 0x00000000, /* 703 - 672 */
  119. 0x00000000, /* 735 - 704 */
  120. 0x00000000, /* 767 - 736 */
  121. 0x00000000, /* 799 - 768 */
  122. 0x00000000, /* 831 - 800 */
  123. 0x00000000, /* 863 - 832 */
  124. 0x00000000, /* 895 - 864 */
  125. 0x00000000, /* 927 - 896 */
  126. 0x00000000, /* 959 - 928 */
  127. 0x00000000, /* 991 - 960 */
  128. 0x00000000, /* 1023 - 992 */
  129. 0x00000000, /* 1055 - 1024 */
  130. 0x00000000, /* 1087 - 1056 */
  131. 0x00000000, /* 1119 - 1088 */
  132. 0x00000000, /* 1151 - 1120 */
  133. 0x00000000, /* 1183 - 1152 */
  134. 0x00000000, /* 1215 - 1184 */
  135. 0x00000000, /* 1247 - 1216 */
  136. 0x00000000, /* 1279 - 1248 */
  137. 0x00000000, /* 1311 - 1280 */
  138. 0x00000000, /* 1343 - 1312 */
  139. 0x00000000, /* 1375 - 1344 */
  140. 0x00000000, /* 1407 - 1376 */
  141. 0x00000000, /* 1439 - 1408 */
  142. 0x00000000, /* 1471 - 1440 */
  143. 0x00000000, /* 1503 - 1472 */
  144. };
  145. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  146. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  147. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  148. return;
  149. }
  150. ret = iwl3945_grab_nic_access(priv);
  151. if (ret) {
  152. IWL_WARNING("Can not read from adapter at this time.\n");
  153. return;
  154. }
  155. disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
  156. array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
  157. iwl3945_release_nic_access(priv);
  158. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  159. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  160. disable_ptr);
  161. ret = iwl3945_grab_nic_access(priv);
  162. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  163. iwl3945_write_targ_mem(priv,
  164. disable_ptr + (i * sizeof(u32)),
  165. evt_disable[i]);
  166. iwl3945_release_nic_access(priv);
  167. } else {
  168. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  169. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  170. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  171. disable_ptr, array_size);
  172. }
  173. }
  174. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  175. {
  176. int idx;
  177. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  178. if (iwl3945_rates[idx].plcp == plcp)
  179. return idx;
  180. return -1;
  181. }
  182. /**
  183. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  184. * @priv: eeprom and antenna fields are used to determine antenna flags
  185. *
  186. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  187. * priv->antenna specifies the antenna diversity mode:
  188. *
  189. * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
  190. * IWL_ANTENNA_MAIN - Force MAIN antenna
  191. * IWL_ANTENNA_AUX - Force AUX antenna
  192. */
  193. __le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
  194. {
  195. switch (priv->antenna) {
  196. case IWL_ANTENNA_DIVERSITY:
  197. return 0;
  198. case IWL_ANTENNA_MAIN:
  199. if (priv->eeprom.antenna_switch_type)
  200. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  201. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  202. case IWL_ANTENNA_AUX:
  203. if (priv->eeprom.antenna_switch_type)
  204. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  205. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  206. }
  207. /* bad antenna selector value */
  208. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  209. return 0; /* "diversity" is default if error */
  210. }
  211. #ifdef CONFIG_IWL3945_DEBUG
  212. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  213. static const char *iwl3945_get_tx_fail_reason(u32 status)
  214. {
  215. switch (status & TX_STATUS_MSK) {
  216. case TX_STATUS_SUCCESS:
  217. return "SUCCESS";
  218. TX_STATUS_ENTRY(SHORT_LIMIT);
  219. TX_STATUS_ENTRY(LONG_LIMIT);
  220. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  221. TX_STATUS_ENTRY(MGMNT_ABORT);
  222. TX_STATUS_ENTRY(NEXT_FRAG);
  223. TX_STATUS_ENTRY(LIFE_EXPIRE);
  224. TX_STATUS_ENTRY(DEST_PS);
  225. TX_STATUS_ENTRY(ABORTED);
  226. TX_STATUS_ENTRY(BT_RETRY);
  227. TX_STATUS_ENTRY(STA_INVALID);
  228. TX_STATUS_ENTRY(FRAG_DROPPED);
  229. TX_STATUS_ENTRY(TID_DISABLE);
  230. TX_STATUS_ENTRY(FRAME_FLUSHED);
  231. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  232. TX_STATUS_ENTRY(TX_LOCKED);
  233. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  234. }
  235. return "UNKNOWN";
  236. }
  237. #else
  238. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  239. {
  240. return "";
  241. }
  242. #endif
  243. /**
  244. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  245. *
  246. * When FW advances 'R' index, all entries between old and new 'R' index
  247. * need to be reclaimed. As result, some free space forms. If there is
  248. * enough free space (> low mark), wake the stack that feeds us.
  249. */
  250. static void iwl3945_tx_queue_reclaim(struct iwl3945_priv *priv,
  251. int txq_id, int index)
  252. {
  253. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  254. struct iwl3945_queue *q = &txq->q;
  255. struct iwl3945_tx_info *tx_info;
  256. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  257. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  258. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  259. tx_info = &txq->txb[txq->q.read_ptr];
  260. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  261. tx_info->skb[0] = NULL;
  262. iwl3945_hw_txq_free_tfd(priv, txq);
  263. }
  264. if (iwl3945_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  265. (txq_id != IWL_CMD_QUEUE_NUM) &&
  266. priv->mac80211_registered)
  267. ieee80211_wake_queue(priv->hw, txq_id);
  268. }
  269. /**
  270. * iwl3945_rx_reply_tx - Handle Tx response
  271. */
  272. static void iwl3945_rx_reply_tx(struct iwl3945_priv *priv,
  273. struct iwl3945_rx_mem_buffer *rxb)
  274. {
  275. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  276. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  277. int txq_id = SEQ_TO_QUEUE(sequence);
  278. int index = SEQ_TO_INDEX(sequence);
  279. struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
  280. struct ieee80211_tx_info *info;
  281. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  282. u32 status = le32_to_cpu(tx_resp->status);
  283. int rate_idx;
  284. if ((index >= txq->q.n_bd) || (iwl3945_x2_queue_used(&txq->q, index) == 0)) {
  285. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  286. "is out of range [0-%d] %d %d\n", txq_id,
  287. index, txq->q.n_bd, txq->q.write_ptr,
  288. txq->q.read_ptr);
  289. return;
  290. }
  291. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  292. memset(&info->status, 0, sizeof(info->status));
  293. info->status.retry_count = tx_resp->failure_frame;
  294. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  295. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  296. IEEE80211_TX_STAT_ACK : 0;
  297. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  298. txq_id, iwl3945_get_tx_fail_reason(status), status,
  299. tx_resp->rate, tx_resp->failure_frame);
  300. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  301. if (info->band == IEEE80211_BAND_5GHZ)
  302. rate_idx -= IWL_FIRST_OFDM_RATE;
  303. info->tx_rate_idx = rate_idx;
  304. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  305. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  306. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  307. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  308. }
  309. /*****************************************************************************
  310. *
  311. * Intel PRO/Wireless 3945ABG/BG Network Connection
  312. *
  313. * RX handler implementations
  314. *
  315. *****************************************************************************/
  316. void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  317. {
  318. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  319. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  320. (int)sizeof(struct iwl3945_notif_statistics),
  321. le32_to_cpu(pkt->len));
  322. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  323. iwl3945_led_background(priv);
  324. priv->last_statistics_time = jiffies;
  325. }
  326. /******************************************************************************
  327. *
  328. * Misc. internal state and helper functions
  329. *
  330. ******************************************************************************/
  331. #ifdef CONFIG_IWL3945_DEBUG
  332. /**
  333. * iwl3945_report_frame - dump frame to syslog during debug sessions
  334. *
  335. * You may hack this function to show different aspects of received frames,
  336. * including selective frame dumps.
  337. * group100 parameter selects whether to show 1 out of 100 good frames.
  338. */
  339. static void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  340. struct iwl3945_rx_packet *pkt,
  341. struct ieee80211_hdr *header, int group100)
  342. {
  343. u32 to_us;
  344. u32 print_summary = 0;
  345. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  346. u32 hundred = 0;
  347. u32 dataframe = 0;
  348. __le16 fc;
  349. u16 seq_ctl;
  350. u16 channel;
  351. u16 phy_flags;
  352. u16 length;
  353. u16 status;
  354. u16 bcn_tmr;
  355. u32 tsf_low;
  356. u64 tsf;
  357. u8 rssi;
  358. u8 agc;
  359. u16 sig_avg;
  360. u16 noise_diff;
  361. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  362. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  363. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  364. u8 *data = IWL_RX_DATA(pkt);
  365. /* MAC header */
  366. fc = header->frame_control;
  367. seq_ctl = le16_to_cpu(header->seq_ctrl);
  368. /* metadata */
  369. channel = le16_to_cpu(rx_hdr->channel);
  370. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  371. length = le16_to_cpu(rx_hdr->len);
  372. /* end-of-frame status and timestamp */
  373. status = le32_to_cpu(rx_end->status);
  374. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  375. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  376. tsf = le64_to_cpu(rx_end->timestamp);
  377. /* signal statistics */
  378. rssi = rx_stats->rssi;
  379. agc = rx_stats->agc;
  380. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  381. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  382. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  383. /* if data frame is to us and all is good,
  384. * (optionally) print summary for only 1 out of every 100 */
  385. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  386. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  387. dataframe = 1;
  388. if (!group100)
  389. print_summary = 1; /* print each frame */
  390. else if (priv->framecnt_to_us < 100) {
  391. priv->framecnt_to_us++;
  392. print_summary = 0;
  393. } else {
  394. priv->framecnt_to_us = 0;
  395. print_summary = 1;
  396. hundred = 1;
  397. }
  398. } else {
  399. /* print summary for all other frames */
  400. print_summary = 1;
  401. }
  402. if (print_summary) {
  403. char *title;
  404. int rate;
  405. if (hundred)
  406. title = "100Frames";
  407. else if (ieee80211_has_retry(fc))
  408. title = "Retry";
  409. else if (ieee80211_is_assoc_resp(fc))
  410. title = "AscRsp";
  411. else if (ieee80211_is_reassoc_resp(fc))
  412. title = "RasRsp";
  413. else if (ieee80211_is_probe_resp(fc)) {
  414. title = "PrbRsp";
  415. print_dump = 1; /* dump frame contents */
  416. } else if (ieee80211_is_beacon(fc)) {
  417. title = "Beacon";
  418. print_dump = 1; /* dump frame contents */
  419. } else if (ieee80211_is_atim(fc))
  420. title = "ATIM";
  421. else if (ieee80211_is_auth(fc))
  422. title = "Auth";
  423. else if (ieee80211_is_deauth(fc))
  424. title = "DeAuth";
  425. else if (ieee80211_is_disassoc(fc))
  426. title = "DisAssoc";
  427. else
  428. title = "Frame";
  429. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  430. if (rate == -1)
  431. rate = 0;
  432. else
  433. rate = iwl3945_rates[rate].ieee / 2;
  434. /* print frame summary.
  435. * MAC addresses show just the last byte (for brevity),
  436. * but you can hack it to show more, if you'd like to. */
  437. if (dataframe)
  438. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  439. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  440. title, le16_to_cpu(fc), header->addr1[5],
  441. length, rssi, channel, rate);
  442. else {
  443. /* src/dst addresses assume managed mode */
  444. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  445. "src=0x%02x, rssi=%u, tim=%lu usec, "
  446. "phy=0x%02x, chnl=%d\n",
  447. title, le16_to_cpu(fc), header->addr1[5],
  448. header->addr3[5], rssi,
  449. tsf_low - priv->scan_start_tsf,
  450. phy_flags, channel);
  451. }
  452. }
  453. if (print_dump)
  454. iwl3945_print_hex_dump(IWL_DL_RX, data, length);
  455. }
  456. #else
  457. static inline void iwl3945_dbg_report_frame(struct iwl3945_priv *priv,
  458. struct iwl3945_rx_packet *pkt,
  459. struct ieee80211_hdr *header, int group100)
  460. {
  461. }
  462. #endif
  463. /* This is necessary only for a number of statistics, see the caller. */
  464. static int iwl3945_is_network_packet(struct iwl3945_priv *priv,
  465. struct ieee80211_hdr *header)
  466. {
  467. /* Filter incoming packets to determine if they are targeted toward
  468. * this network, discarding packets coming from ourselves */
  469. switch (priv->iw_mode) {
  470. case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
  471. /* packets to our IBSS update information */
  472. return !compare_ether_addr(header->addr3, priv->bssid);
  473. case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
  474. /* packets to our IBSS update information */
  475. return !compare_ether_addr(header->addr2, priv->bssid);
  476. default:
  477. return 1;
  478. }
  479. }
  480. static void iwl3945_add_radiotap(struct iwl3945_priv *priv,
  481. struct sk_buff *skb,
  482. struct iwl3945_rx_frame_hdr *rx_hdr,
  483. struct ieee80211_rx_status *stats)
  484. {
  485. /* First cache any information we need before we overwrite
  486. * the information provided in the skb from the hardware */
  487. s8 signal = stats->signal;
  488. s8 noise = 0;
  489. int rate = stats->rate_idx;
  490. u64 tsf = stats->mactime;
  491. __le16 phy_flags_hw = rx_hdr->phy_flags, antenna;
  492. struct iwl3945_rt_rx_hdr {
  493. struct ieee80211_radiotap_header rt_hdr;
  494. __le64 rt_tsf; /* TSF */
  495. u8 rt_flags; /* radiotap packet flags */
  496. u8 rt_rate; /* rate in 500kb/s */
  497. __le16 rt_channelMHz; /* channel in MHz */
  498. __le16 rt_chbitmask; /* channel bitfield */
  499. s8 rt_dbmsignal; /* signal in dBm, kluged to signed */
  500. s8 rt_dbmnoise;
  501. u8 rt_antenna; /* antenna number */
  502. } __attribute__ ((packed)) *iwl3945_rt;
  503. if (skb_headroom(skb) < sizeof(*iwl3945_rt)) {
  504. if (net_ratelimit())
  505. printk(KERN_ERR "not enough headroom [%d] for "
  506. "radiotap head [%zd]\n",
  507. skb_headroom(skb), sizeof(*iwl3945_rt));
  508. return;
  509. }
  510. /* put radiotap header in front of 802.11 header and data */
  511. iwl3945_rt = (void *)skb_push(skb, sizeof(*iwl3945_rt));
  512. /* initialise radiotap header */
  513. iwl3945_rt->rt_hdr.it_version = PKTHDR_RADIOTAP_VERSION;
  514. iwl3945_rt->rt_hdr.it_pad = 0;
  515. /* total header + data */
  516. put_unaligned_le16(sizeof(*iwl3945_rt), &iwl3945_rt->rt_hdr.it_len);
  517. /* Indicate all the fields we add to the radiotap header */
  518. put_unaligned_le32((1 << IEEE80211_RADIOTAP_TSFT) |
  519. (1 << IEEE80211_RADIOTAP_FLAGS) |
  520. (1 << IEEE80211_RADIOTAP_RATE) |
  521. (1 << IEEE80211_RADIOTAP_CHANNEL) |
  522. (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |
  523. (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |
  524. (1 << IEEE80211_RADIOTAP_ANTENNA),
  525. &iwl3945_rt->rt_hdr.it_present);
  526. /* Zero the flags, we'll add to them as we go */
  527. iwl3945_rt->rt_flags = 0;
  528. put_unaligned_le64(tsf, &iwl3945_rt->rt_tsf);
  529. iwl3945_rt->rt_dbmsignal = signal;
  530. iwl3945_rt->rt_dbmnoise = noise;
  531. /* Convert the channel frequency and set the flags */
  532. put_unaligned_le16(stats->freq, &iwl3945_rt->rt_channelMHz);
  533. if (!(phy_flags_hw & RX_RES_PHY_FLAGS_BAND_24_MSK))
  534. put_unaligned_le16(IEEE80211_CHAN_OFDM | IEEE80211_CHAN_5GHZ,
  535. &iwl3945_rt->rt_chbitmask);
  536. else if (phy_flags_hw & RX_RES_PHY_FLAGS_MOD_CCK_MSK)
  537. put_unaligned_le16(IEEE80211_CHAN_CCK | IEEE80211_CHAN_2GHZ,
  538. &iwl3945_rt->rt_chbitmask);
  539. else /* 802.11g */
  540. put_unaligned_le16(IEEE80211_CHAN_OFDM | IEEE80211_CHAN_2GHZ,
  541. &iwl3945_rt->rt_chbitmask);
  542. if (rate == -1)
  543. iwl3945_rt->rt_rate = 0;
  544. else {
  545. if (stats->band == IEEE80211_BAND_5GHZ)
  546. rate += IWL_FIRST_OFDM_RATE;
  547. iwl3945_rt->rt_rate = iwl3945_rates[rate].ieee;
  548. }
  549. /* antenna number */
  550. antenna = phy_flags_hw & RX_RES_PHY_FLAGS_ANTENNA_MSK;
  551. iwl3945_rt->rt_antenna = le16_to_cpu(antenna) >> 4;
  552. /* set the preamble flag if we have it */
  553. if (phy_flags_hw & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  554. iwl3945_rt->rt_flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
  555. stats->flag |= RX_FLAG_RADIOTAP;
  556. }
  557. static void iwl3945_pass_packet_to_mac80211(struct iwl3945_priv *priv,
  558. struct iwl3945_rx_mem_buffer *rxb,
  559. struct ieee80211_rx_status *stats)
  560. {
  561. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  562. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  563. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  564. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  565. short len = le16_to_cpu(rx_hdr->len);
  566. /* We received data from the HW, so stop the watchdog */
  567. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  568. IWL_DEBUG_DROP("Corruption detected!\n");
  569. return;
  570. }
  571. /* We only process data packets if the interface is open */
  572. if (unlikely(!priv->is_open)) {
  573. IWL_DEBUG_DROP_LIMIT
  574. ("Dropping packet while interface is not open.\n");
  575. return;
  576. }
  577. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  578. /* Set the size of the skb to the size of the frame */
  579. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  580. if (iwl3945_param_hwcrypto)
  581. iwl3945_set_decrypted_flag(priv, rxb->skb,
  582. le32_to_cpu(rx_end->status), stats);
  583. if (priv->add_radiotap)
  584. iwl3945_add_radiotap(priv, rxb->skb, rx_hdr, stats);
  585. #ifdef CONFIG_IWL3945_LEDS
  586. if (ieee80211_is_data(hdr->frame_control))
  587. priv->rxtxpackets += len;
  588. #endif
  589. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  590. rxb->skb = NULL;
  591. }
  592. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  593. static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
  594. struct iwl3945_rx_mem_buffer *rxb)
  595. {
  596. struct ieee80211_hdr *header;
  597. struct ieee80211_rx_status rx_status;
  598. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  599. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  600. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  601. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  602. int snr;
  603. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  604. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  605. u8 network_packet;
  606. rx_status.antenna = 0;
  607. rx_status.flag = 0;
  608. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  609. rx_status.freq =
  610. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  611. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  612. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  613. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  614. if (rx_status.band == IEEE80211_BAND_5GHZ)
  615. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  616. if ((unlikely(rx_stats->phy_count > 20))) {
  617. IWL_DEBUG_DROP
  618. ("dsp size out of range [0,20]: "
  619. "%d/n", rx_stats->phy_count);
  620. return;
  621. }
  622. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  623. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  624. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  625. return;
  626. }
  627. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  628. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  629. return;
  630. }
  631. /* Convert 3945's rssi indicator to dBm */
  632. rx_status.signal = rx_stats->rssi - IWL_RSSI_OFFSET;
  633. /* Set default noise value to -127 */
  634. if (priv->last_rx_noise == 0)
  635. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  636. /* 3945 provides noise info for OFDM frames only.
  637. * sig_avg and noise_diff are measured by the 3945's digital signal
  638. * processor (DSP), and indicate linear levels of signal level and
  639. * distortion/noise within the packet preamble after
  640. * automatic gain control (AGC). sig_avg should stay fairly
  641. * constant if the radio's AGC is working well.
  642. * Since these values are linear (not dB or dBm), linear
  643. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  644. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  645. * to obtain noise level in dBm.
  646. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  647. if (rx_stats_noise_diff) {
  648. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  649. rx_status.noise = rx_status.signal -
  650. iwl3945_calc_db_from_ratio(snr);
  651. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  652. rx_status.noise);
  653. /* If noise info not available, calculate signal quality indicator (%)
  654. * using just the dBm signal level. */
  655. } else {
  656. rx_status.noise = priv->last_rx_noise;
  657. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  658. }
  659. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  660. rx_status.signal, rx_status.noise, rx_status.qual,
  661. rx_stats_sig_avg, rx_stats_noise_diff);
  662. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  663. network_packet = iwl3945_is_network_packet(priv, header);
  664. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  665. network_packet ? '*' : ' ',
  666. le16_to_cpu(rx_hdr->channel),
  667. rx_status.signal, rx_status.signal,
  668. rx_status.noise, rx_status.rate_idx);
  669. #ifdef CONFIG_IWL3945_DEBUG
  670. if (iwl3945_debug_level & (IWL_DL_RX))
  671. /* Set "1" to report good data frames in groups of 100 */
  672. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  673. #endif
  674. if (network_packet) {
  675. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  676. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  677. priv->last_rx_rssi = rx_status.signal;
  678. priv->last_rx_noise = rx_status.noise;
  679. }
  680. switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
  681. case IEEE80211_FTYPE_MGMT:
  682. switch (le16_to_cpu(header->frame_control) &
  683. IEEE80211_FCTL_STYPE) {
  684. case IEEE80211_STYPE_PROBE_RESP:
  685. case IEEE80211_STYPE_BEACON:{
  686. /* If this is a beacon or probe response for
  687. * our network then cache the beacon
  688. * timestamp */
  689. if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
  690. && !compare_ether_addr(header->addr2,
  691. priv->bssid)) ||
  692. ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  693. && !compare_ether_addr(header->addr3,
  694. priv->bssid)))) {
  695. struct ieee80211_mgmt *mgmt =
  696. (struct ieee80211_mgmt *)header;
  697. __le32 *pos;
  698. pos =
  699. (__le32 *) & mgmt->u.beacon.
  700. timestamp;
  701. priv->timestamp0 = le32_to_cpu(pos[0]);
  702. priv->timestamp1 = le32_to_cpu(pos[1]);
  703. priv->beacon_int = le16_to_cpu(
  704. mgmt->u.beacon.beacon_int);
  705. if (priv->call_post_assoc_from_beacon &&
  706. (priv->iw_mode ==
  707. IEEE80211_IF_TYPE_STA))
  708. queue_work(priv->workqueue,
  709. &priv->post_associate.work);
  710. priv->call_post_assoc_from_beacon = 0;
  711. }
  712. break;
  713. }
  714. case IEEE80211_STYPE_ACTION:
  715. /* TODO: Parse 802.11h frames for CSA... */
  716. break;
  717. /*
  718. * TODO: Use the new callback function from
  719. * mac80211 instead of sniffing these packets.
  720. */
  721. case IEEE80211_STYPE_ASSOC_RESP:
  722. case IEEE80211_STYPE_REASSOC_RESP:{
  723. struct ieee80211_mgmt *mgnt =
  724. (struct ieee80211_mgmt *)header;
  725. /* We have just associated, give some
  726. * time for the 4-way handshake if
  727. * any. Don't start scan too early. */
  728. priv->next_scan_jiffies = jiffies +
  729. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  730. priv->assoc_id = (~((1 << 15) | (1 << 14)) &
  731. le16_to_cpu(mgnt->u.
  732. assoc_resp.aid));
  733. priv->assoc_capability =
  734. le16_to_cpu(mgnt->u.assoc_resp.capab_info);
  735. if (priv->beacon_int)
  736. queue_work(priv->workqueue,
  737. &priv->post_associate.work);
  738. else
  739. priv->call_post_assoc_from_beacon = 1;
  740. break;
  741. }
  742. case IEEE80211_STYPE_PROBE_REQ:{
  743. DECLARE_MAC_BUF(mac1);
  744. DECLARE_MAC_BUF(mac2);
  745. DECLARE_MAC_BUF(mac3);
  746. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  747. IWL_DEBUG_DROP
  748. ("Dropping (non network): %s"
  749. ", %s, %s\n",
  750. print_mac(mac1, header->addr1),
  751. print_mac(mac2, header->addr2),
  752. print_mac(mac3, header->addr3));
  753. return;
  754. }
  755. }
  756. case IEEE80211_FTYPE_DATA:
  757. /* fall through */
  758. default:
  759. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  760. break;
  761. }
  762. }
  763. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
  764. dma_addr_t addr, u16 len)
  765. {
  766. int count;
  767. u32 pad;
  768. struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
  769. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  770. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  771. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  772. IWL_ERROR("Error can not send more than %d chunks\n",
  773. NUM_TFD_CHUNKS);
  774. return -EINVAL;
  775. }
  776. tfd->pa[count].addr = cpu_to_le32(addr);
  777. tfd->pa[count].len = cpu_to_le32(len);
  778. count++;
  779. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  780. TFD_CTL_PAD_SET(pad));
  781. return 0;
  782. }
  783. /**
  784. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  785. *
  786. * Does NOT advance any indexes
  787. */
  788. int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  789. {
  790. struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
  791. struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  792. struct pci_dev *dev = priv->pci_dev;
  793. int i;
  794. int counter;
  795. /* classify bd */
  796. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  797. /* nothing to cleanup after for host commands */
  798. return 0;
  799. /* sanity check */
  800. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  801. if (counter > NUM_TFD_CHUNKS) {
  802. IWL_ERROR("Too many chunks: %i\n", counter);
  803. /* @todo issue fatal error, it is quite serious situation */
  804. return 0;
  805. }
  806. /* unmap chunks if any */
  807. for (i = 1; i < counter; i++) {
  808. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  809. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  810. if (txq->txb[txq->q.read_ptr].skb[0]) {
  811. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  812. if (txq->txb[txq->q.read_ptr].skb[0]) {
  813. /* Can be called from interrupt context */
  814. dev_kfree_skb_any(skb);
  815. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  816. }
  817. }
  818. }
  819. return 0;
  820. }
  821. u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
  822. {
  823. int i;
  824. int ret = IWL_INVALID_STATION;
  825. unsigned long flags;
  826. DECLARE_MAC_BUF(mac);
  827. spin_lock_irqsave(&priv->sta_lock, flags);
  828. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  829. if ((priv->stations[i].used) &&
  830. (!compare_ether_addr
  831. (priv->stations[i].sta.sta.addr, addr))) {
  832. ret = i;
  833. goto out;
  834. }
  835. IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
  836. print_mac(mac, addr), priv->num_stations);
  837. out:
  838. spin_unlock_irqrestore(&priv->sta_lock, flags);
  839. return ret;
  840. }
  841. /**
  842. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  843. *
  844. */
  845. void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
  846. struct iwl3945_cmd *cmd,
  847. struct ieee80211_tx_info *info,
  848. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  849. {
  850. unsigned long flags;
  851. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  852. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  853. u16 rate_mask;
  854. int rate;
  855. u8 rts_retry_limit;
  856. u8 data_retry_limit;
  857. __le32 tx_flags;
  858. __le16 fc = hdr->frame_control;
  859. rate = iwl3945_rates[rate_index].plcp;
  860. tx_flags = cmd->cmd.tx.tx_flags;
  861. /* We need to figure out how to get the sta->supp_rates while
  862. * in this running context */
  863. rate_mask = IWL_RATES_MASK;
  864. spin_lock_irqsave(&priv->sta_lock, flags);
  865. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  866. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  867. (sta_id != priv->hw_setting.bcast_sta_id) &&
  868. (sta_id != IWL_MULTICAST_ID))
  869. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  870. spin_unlock_irqrestore(&priv->sta_lock, flags);
  871. if (tx_id >= IWL_CMD_QUEUE_NUM)
  872. rts_retry_limit = 3;
  873. else
  874. rts_retry_limit = 7;
  875. if (ieee80211_is_probe_resp(fc)) {
  876. data_retry_limit = 3;
  877. if (data_retry_limit < rts_retry_limit)
  878. rts_retry_limit = data_retry_limit;
  879. } else
  880. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  881. if (priv->data_retry_limit != -1)
  882. data_retry_limit = priv->data_retry_limit;
  883. if (ieee80211_is_mgmt(fc)) {
  884. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  885. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  886. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  887. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  888. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  889. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  890. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  891. tx_flags |= TX_CMD_FLG_CTS_MSK;
  892. }
  893. break;
  894. default:
  895. break;
  896. }
  897. }
  898. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  899. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  900. cmd->cmd.tx.rate = rate;
  901. cmd->cmd.tx.tx_flags = tx_flags;
  902. /* OFDM */
  903. cmd->cmd.tx.supp_rates[0] =
  904. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  905. /* CCK */
  906. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  907. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  908. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  909. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  910. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  911. }
  912. u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  913. {
  914. unsigned long flags_spin;
  915. struct iwl3945_station_entry *station;
  916. if (sta_id == IWL_INVALID_STATION)
  917. return IWL_INVALID_STATION;
  918. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  919. station = &priv->stations[sta_id];
  920. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  921. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  922. station->current_rate.rate_n_flags = tx_rate;
  923. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  924. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  925. iwl3945_send_add_station(priv, &station->sta, flags);
  926. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  927. sta_id, tx_rate);
  928. return sta_id;
  929. }
  930. static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
  931. {
  932. int rc;
  933. unsigned long flags;
  934. spin_lock_irqsave(&priv->lock, flags);
  935. rc = iwl3945_grab_nic_access(priv);
  936. if (rc) {
  937. spin_unlock_irqrestore(&priv->lock, flags);
  938. return rc;
  939. }
  940. if (!pwr_max) {
  941. u32 val;
  942. rc = pci_read_config_dword(priv->pci_dev,
  943. PCI_POWER_SOURCE, &val);
  944. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  945. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  946. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  947. ~APMG_PS_CTRL_MSK_PWR_SRC);
  948. iwl3945_release_nic_access(priv);
  949. iwl3945_poll_bit(priv, CSR_GPIO_IN,
  950. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  951. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  952. } else
  953. iwl3945_release_nic_access(priv);
  954. } else {
  955. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  956. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  957. ~APMG_PS_CTRL_MSK_PWR_SRC);
  958. iwl3945_release_nic_access(priv);
  959. iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  960. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  961. }
  962. spin_unlock_irqrestore(&priv->lock, flags);
  963. return rc;
  964. }
  965. static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  966. {
  967. int rc;
  968. unsigned long flags;
  969. spin_lock_irqsave(&priv->lock, flags);
  970. rc = iwl3945_grab_nic_access(priv);
  971. if (rc) {
  972. spin_unlock_irqrestore(&priv->lock, flags);
  973. return rc;
  974. }
  975. iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  976. iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  977. priv->hw_setting.shared_phys +
  978. offsetof(struct iwl3945_shared, rx_read_ptr[0]));
  979. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  980. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
  981. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  982. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  983. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  984. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  985. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  986. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  987. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  988. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  989. /* fake read to flush all prev I/O */
  990. iwl3945_read_direct32(priv, FH_RSSR_CTRL);
  991. iwl3945_release_nic_access(priv);
  992. spin_unlock_irqrestore(&priv->lock, flags);
  993. return 0;
  994. }
  995. static int iwl3945_tx_reset(struct iwl3945_priv *priv)
  996. {
  997. int rc;
  998. unsigned long flags;
  999. spin_lock_irqsave(&priv->lock, flags);
  1000. rc = iwl3945_grab_nic_access(priv);
  1001. if (rc) {
  1002. spin_unlock_irqrestore(&priv->lock, flags);
  1003. return rc;
  1004. }
  1005. /* bypass mode */
  1006. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  1007. /* RA 0 is active */
  1008. iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  1009. /* all 6 fifo are active */
  1010. iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  1011. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  1012. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  1013. iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  1014. iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  1015. iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
  1016. priv->hw_setting.shared_phys);
  1017. iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  1018. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  1019. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  1020. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  1021. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  1022. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  1023. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  1024. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  1025. iwl3945_release_nic_access(priv);
  1026. spin_unlock_irqrestore(&priv->lock, flags);
  1027. return 0;
  1028. }
  1029. /**
  1030. * iwl3945_txq_ctx_reset - Reset TX queue context
  1031. *
  1032. * Destroys all DMA structures and initialize them again
  1033. */
  1034. static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
  1035. {
  1036. int rc;
  1037. int txq_id, slots_num;
  1038. iwl3945_hw_txq_ctx_free(priv);
  1039. /* Tx CMD queue */
  1040. rc = iwl3945_tx_reset(priv);
  1041. if (rc)
  1042. goto error;
  1043. /* Tx queue(s) */
  1044. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  1045. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  1046. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1047. rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  1048. txq_id);
  1049. if (rc) {
  1050. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  1051. goto error;
  1052. }
  1053. }
  1054. return rc;
  1055. error:
  1056. iwl3945_hw_txq_ctx_free(priv);
  1057. return rc;
  1058. }
  1059. int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
  1060. {
  1061. u8 rev_id;
  1062. int rc;
  1063. unsigned long flags;
  1064. struct iwl3945_rx_queue *rxq = &priv->rxq;
  1065. iwl3945_power_init_handle(priv);
  1066. spin_lock_irqsave(&priv->lock, flags);
  1067. iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
  1068. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1069. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1070. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1071. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1072. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1073. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1074. if (rc < 0) {
  1075. spin_unlock_irqrestore(&priv->lock, flags);
  1076. IWL_DEBUG_INFO("Failed to init the card\n");
  1077. return rc;
  1078. }
  1079. rc = iwl3945_grab_nic_access(priv);
  1080. if (rc) {
  1081. spin_unlock_irqrestore(&priv->lock, flags);
  1082. return rc;
  1083. }
  1084. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1085. APMG_CLK_VAL_DMA_CLK_RQT |
  1086. APMG_CLK_VAL_BSM_CLK_RQT);
  1087. udelay(20);
  1088. iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1089. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1090. iwl3945_release_nic_access(priv);
  1091. spin_unlock_irqrestore(&priv->lock, flags);
  1092. /* Determine HW type */
  1093. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1094. if (rc)
  1095. return rc;
  1096. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  1097. iwl3945_nic_set_pwr_src(priv, 1);
  1098. spin_lock_irqsave(&priv->lock, flags);
  1099. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  1100. IWL_DEBUG_INFO("RTP type \n");
  1101. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  1102. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  1103. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1104. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  1105. } else {
  1106. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  1107. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1108. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  1109. }
  1110. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  1111. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  1112. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1113. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  1114. } else
  1115. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  1116. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  1117. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1118. priv->eeprom.board_revision);
  1119. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1120. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1121. } else {
  1122. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  1123. priv->eeprom.board_revision);
  1124. iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  1125. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  1126. }
  1127. if (priv->eeprom.almgor_m_version <= 1) {
  1128. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1129. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  1130. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1131. priv->eeprom.almgor_m_version);
  1132. } else {
  1133. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1134. priv->eeprom.almgor_m_version);
  1135. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1136. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1137. }
  1138. spin_unlock_irqrestore(&priv->lock, flags);
  1139. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1140. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1141. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1142. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1143. /* Allocate the RX queue, or reset if it is already allocated */
  1144. if (!rxq->bd) {
  1145. rc = iwl3945_rx_queue_alloc(priv);
  1146. if (rc) {
  1147. IWL_ERROR("Unable to initialize Rx queue\n");
  1148. return -ENOMEM;
  1149. }
  1150. } else
  1151. iwl3945_rx_queue_reset(priv, rxq);
  1152. iwl3945_rx_replenish(priv);
  1153. iwl3945_rx_init(priv, rxq);
  1154. spin_lock_irqsave(&priv->lock, flags);
  1155. /* Look at using this instead:
  1156. rxq->need_update = 1;
  1157. iwl3945_rx_queue_update_write_ptr(priv, rxq);
  1158. */
  1159. rc = iwl3945_grab_nic_access(priv);
  1160. if (rc) {
  1161. spin_unlock_irqrestore(&priv->lock, flags);
  1162. return rc;
  1163. }
  1164. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  1165. iwl3945_release_nic_access(priv);
  1166. spin_unlock_irqrestore(&priv->lock, flags);
  1167. rc = iwl3945_txq_ctx_reset(priv);
  1168. if (rc)
  1169. return rc;
  1170. set_bit(STATUS_INIT, &priv->status);
  1171. return 0;
  1172. }
  1173. /**
  1174. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1175. *
  1176. * Destroy all TX DMA queues and structures
  1177. */
  1178. void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
  1179. {
  1180. int txq_id;
  1181. /* Tx queues */
  1182. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1183. iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
  1184. }
  1185. void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
  1186. {
  1187. int queue;
  1188. unsigned long flags;
  1189. spin_lock_irqsave(&priv->lock, flags);
  1190. if (iwl3945_grab_nic_access(priv)) {
  1191. spin_unlock_irqrestore(&priv->lock, flags);
  1192. iwl3945_hw_txq_ctx_free(priv);
  1193. return;
  1194. }
  1195. /* stop SCD */
  1196. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1197. /* reset TFD queues */
  1198. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  1199. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  1200. iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  1201. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  1202. 1000);
  1203. }
  1204. iwl3945_release_nic_access(priv);
  1205. spin_unlock_irqrestore(&priv->lock, flags);
  1206. iwl3945_hw_txq_ctx_free(priv);
  1207. }
  1208. int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
  1209. {
  1210. int rc = 0;
  1211. u32 reg_val;
  1212. unsigned long flags;
  1213. spin_lock_irqsave(&priv->lock, flags);
  1214. /* set stop master bit */
  1215. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1216. reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
  1217. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  1218. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  1219. IWL_DEBUG_INFO("Card in power save, master is already "
  1220. "stopped\n");
  1221. else {
  1222. rc = iwl3945_poll_bit(priv, CSR_RESET,
  1223. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1224. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1225. if (rc < 0) {
  1226. spin_unlock_irqrestore(&priv->lock, flags);
  1227. return rc;
  1228. }
  1229. }
  1230. spin_unlock_irqrestore(&priv->lock, flags);
  1231. IWL_DEBUG_INFO("stop master\n");
  1232. return rc;
  1233. }
  1234. int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
  1235. {
  1236. int rc;
  1237. unsigned long flags;
  1238. iwl3945_hw_nic_stop_master(priv);
  1239. spin_lock_irqsave(&priv->lock, flags);
  1240. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1241. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  1242. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1243. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1244. rc = iwl3945_grab_nic_access(priv);
  1245. if (!rc) {
  1246. iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
  1247. APMG_CLK_VAL_BSM_CLK_RQT);
  1248. udelay(10);
  1249. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  1250. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1251. iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1252. iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
  1253. 0xFFFFFFFF);
  1254. /* enable DMA */
  1255. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1256. APMG_CLK_VAL_DMA_CLK_RQT |
  1257. APMG_CLK_VAL_BSM_CLK_RQT);
  1258. udelay(10);
  1259. iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1260. APMG_PS_CTRL_VAL_RESET_REQ);
  1261. udelay(5);
  1262. iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1263. APMG_PS_CTRL_VAL_RESET_REQ);
  1264. iwl3945_release_nic_access(priv);
  1265. }
  1266. /* Clear the 'host command active' bit... */
  1267. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1268. wake_up_interruptible(&priv->wait_command_queue);
  1269. spin_unlock_irqrestore(&priv->lock, flags);
  1270. return rc;
  1271. }
  1272. /**
  1273. * iwl3945_hw_reg_adjust_power_by_temp
  1274. * return index delta into power gain settings table
  1275. */
  1276. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1277. {
  1278. return (new_reading - old_reading) * (-11) / 100;
  1279. }
  1280. /**
  1281. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1282. */
  1283. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1284. {
  1285. return (((temperature < -260) || (temperature > 25)) ? 1 : 0);
  1286. }
  1287. int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
  1288. {
  1289. return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
  1290. }
  1291. /**
  1292. * iwl3945_hw_reg_txpower_get_temperature
  1293. * get the current temperature by reading from NIC
  1294. */
  1295. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
  1296. {
  1297. int temperature;
  1298. temperature = iwl3945_hw_get_temperature(priv);
  1299. /* driver's okay range is -260 to +25.
  1300. * human readable okay range is 0 to +285 */
  1301. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1302. /* handle insane temp reading */
  1303. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1304. IWL_ERROR("Error bad temperature value %d\n", temperature);
  1305. /* if really really hot(?),
  1306. * substitute the 3rd band/group's temp measured at factory */
  1307. if (priv->last_temperature > 100)
  1308. temperature = priv->eeprom.groups[2].temperature;
  1309. else /* else use most recent "sane" value from driver */
  1310. temperature = priv->last_temperature;
  1311. }
  1312. return temperature; /* raw, not "human readable" */
  1313. }
  1314. /* Adjust Txpower only if temperature variance is greater than threshold.
  1315. *
  1316. * Both are lower than older versions' 9 degrees */
  1317. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1318. /**
  1319. * is_temp_calib_needed - determines if new calibration is needed
  1320. *
  1321. * records new temperature in tx_mgr->temperature.
  1322. * replaces tx_mgr->last_temperature *only* if calib needed
  1323. * (assumes caller will actually do the calibration!). */
  1324. static int is_temp_calib_needed(struct iwl3945_priv *priv)
  1325. {
  1326. int temp_diff;
  1327. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1328. temp_diff = priv->temperature - priv->last_temperature;
  1329. /* get absolute value */
  1330. if (temp_diff < 0) {
  1331. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1332. temp_diff = -temp_diff;
  1333. } else if (temp_diff == 0)
  1334. IWL_DEBUG_POWER("Same temp,\n");
  1335. else
  1336. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1337. /* if we don't need calibration, *don't* update last_temperature */
  1338. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1339. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1340. return 0;
  1341. }
  1342. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1343. /* assume that caller will actually do calib ...
  1344. * update the "last temperature" value */
  1345. priv->last_temperature = priv->temperature;
  1346. return 1;
  1347. }
  1348. #define IWL_MAX_GAIN_ENTRIES 78
  1349. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1350. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1351. /* radio and DSP power table, each step is 1/2 dB.
  1352. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1353. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1354. {
  1355. {251, 127}, /* 2.4 GHz, highest power */
  1356. {251, 127},
  1357. {251, 127},
  1358. {251, 127},
  1359. {251, 125},
  1360. {251, 110},
  1361. {251, 105},
  1362. {251, 98},
  1363. {187, 125},
  1364. {187, 115},
  1365. {187, 108},
  1366. {187, 99},
  1367. {243, 119},
  1368. {243, 111},
  1369. {243, 105},
  1370. {243, 97},
  1371. {243, 92},
  1372. {211, 106},
  1373. {211, 100},
  1374. {179, 120},
  1375. {179, 113},
  1376. {179, 107},
  1377. {147, 125},
  1378. {147, 119},
  1379. {147, 112},
  1380. {147, 106},
  1381. {147, 101},
  1382. {147, 97},
  1383. {147, 91},
  1384. {115, 107},
  1385. {235, 121},
  1386. {235, 115},
  1387. {235, 109},
  1388. {203, 127},
  1389. {203, 121},
  1390. {203, 115},
  1391. {203, 108},
  1392. {203, 102},
  1393. {203, 96},
  1394. {203, 92},
  1395. {171, 110},
  1396. {171, 104},
  1397. {171, 98},
  1398. {139, 116},
  1399. {227, 125},
  1400. {227, 119},
  1401. {227, 113},
  1402. {227, 107},
  1403. {227, 101},
  1404. {227, 96},
  1405. {195, 113},
  1406. {195, 106},
  1407. {195, 102},
  1408. {195, 95},
  1409. {163, 113},
  1410. {163, 106},
  1411. {163, 102},
  1412. {163, 95},
  1413. {131, 113},
  1414. {131, 106},
  1415. {131, 102},
  1416. {131, 95},
  1417. {99, 113},
  1418. {99, 106},
  1419. {99, 102},
  1420. {99, 95},
  1421. {67, 113},
  1422. {67, 106},
  1423. {67, 102},
  1424. {67, 95},
  1425. {35, 113},
  1426. {35, 106},
  1427. {35, 102},
  1428. {35, 95},
  1429. {3, 113},
  1430. {3, 106},
  1431. {3, 102},
  1432. {3, 95} }, /* 2.4 GHz, lowest power */
  1433. {
  1434. {251, 127}, /* 5.x GHz, highest power */
  1435. {251, 120},
  1436. {251, 114},
  1437. {219, 119},
  1438. {219, 101},
  1439. {187, 113},
  1440. {187, 102},
  1441. {155, 114},
  1442. {155, 103},
  1443. {123, 117},
  1444. {123, 107},
  1445. {123, 99},
  1446. {123, 92},
  1447. {91, 108},
  1448. {59, 125},
  1449. {59, 118},
  1450. {59, 109},
  1451. {59, 102},
  1452. {59, 96},
  1453. {59, 90},
  1454. {27, 104},
  1455. {27, 98},
  1456. {27, 92},
  1457. {115, 118},
  1458. {115, 111},
  1459. {115, 104},
  1460. {83, 126},
  1461. {83, 121},
  1462. {83, 113},
  1463. {83, 105},
  1464. {83, 99},
  1465. {51, 118},
  1466. {51, 111},
  1467. {51, 104},
  1468. {51, 98},
  1469. {19, 116},
  1470. {19, 109},
  1471. {19, 102},
  1472. {19, 98},
  1473. {19, 93},
  1474. {171, 113},
  1475. {171, 107},
  1476. {171, 99},
  1477. {139, 120},
  1478. {139, 113},
  1479. {139, 107},
  1480. {139, 99},
  1481. {107, 120},
  1482. {107, 113},
  1483. {107, 107},
  1484. {107, 99},
  1485. {75, 120},
  1486. {75, 113},
  1487. {75, 107},
  1488. {75, 99},
  1489. {43, 120},
  1490. {43, 113},
  1491. {43, 107},
  1492. {43, 99},
  1493. {11, 120},
  1494. {11, 113},
  1495. {11, 107},
  1496. {11, 99},
  1497. {131, 107},
  1498. {131, 99},
  1499. {99, 120},
  1500. {99, 113},
  1501. {99, 107},
  1502. {99, 99},
  1503. {67, 120},
  1504. {67, 113},
  1505. {67, 107},
  1506. {67, 99},
  1507. {35, 120},
  1508. {35, 113},
  1509. {35, 107},
  1510. {35, 99},
  1511. {3, 120} } /* 5.x GHz, lowest power */
  1512. };
  1513. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1514. {
  1515. if (index < 0)
  1516. return 0;
  1517. if (index >= IWL_MAX_GAIN_ENTRIES)
  1518. return IWL_MAX_GAIN_ENTRIES - 1;
  1519. return (u8) index;
  1520. }
  1521. /* Kick off thermal recalibration check every 60 seconds */
  1522. #define REG_RECALIB_PERIOD (60)
  1523. /**
  1524. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1525. *
  1526. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1527. * or 6 Mbit (OFDM) rates.
  1528. */
  1529. static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
  1530. s32 rate_index, const s8 *clip_pwrs,
  1531. struct iwl3945_channel_info *ch_info,
  1532. int band_index)
  1533. {
  1534. struct iwl3945_scan_power_info *scan_power_info;
  1535. s8 power;
  1536. u8 power_index;
  1537. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1538. /* use this channel group's 6Mbit clipping/saturation pwr,
  1539. * but cap at regulatory scan power restriction (set during init
  1540. * based on eeprom channel data) for this channel. */
  1541. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1542. /* further limit to user's max power preference.
  1543. * FIXME: Other spectrum management power limitations do not
  1544. * seem to apply?? */
  1545. power = min(power, priv->user_txpower_limit);
  1546. scan_power_info->requested_power = power;
  1547. /* find difference between new scan *power* and current "normal"
  1548. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1549. * current "normal" temperature-compensated Tx power *index* for
  1550. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1551. * *index*. */
  1552. power_index = ch_info->power_info[rate_index].power_table_index
  1553. - (power - ch_info->power_info
  1554. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1555. /* store reference index that we use when adjusting *all* scan
  1556. * powers. So we can accommodate user (all channel) or spectrum
  1557. * management (single channel) power changes "between" temperature
  1558. * feedback compensation procedures.
  1559. * don't force fit this reference index into gain table; it may be a
  1560. * negative number. This will help avoid errors when we're at
  1561. * the lower bounds (highest gains, for warmest temperatures)
  1562. * of the table. */
  1563. /* don't exceed table bounds for "real" setting */
  1564. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1565. scan_power_info->power_table_index = power_index;
  1566. scan_power_info->tpc.tx_gain =
  1567. power_gain_table[band_index][power_index].tx_gain;
  1568. scan_power_info->tpc.dsp_atten =
  1569. power_gain_table[band_index][power_index].dsp_atten;
  1570. }
  1571. /**
  1572. * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1573. *
  1574. * Configures power settings for all rates for the current channel,
  1575. * using values from channel info struct, and send to NIC
  1576. */
  1577. int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
  1578. {
  1579. int rate_idx, i;
  1580. const struct iwl3945_channel_info *ch_info = NULL;
  1581. struct iwl3945_txpowertable_cmd txpower = {
  1582. .channel = priv->active_rxon.channel,
  1583. };
  1584. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1585. ch_info = iwl3945_get_channel_info(priv,
  1586. priv->band,
  1587. le16_to_cpu(priv->active_rxon.channel));
  1588. if (!ch_info) {
  1589. IWL_ERROR
  1590. ("Failed to get channel info for channel %d [%d]\n",
  1591. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1592. return -EINVAL;
  1593. }
  1594. if (!is_channel_valid(ch_info)) {
  1595. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1596. "non-Tx channel.\n");
  1597. return 0;
  1598. }
  1599. /* fill cmd with power settings for all rates for current channel */
  1600. /* Fill OFDM rate */
  1601. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1602. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1603. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1604. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1605. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1606. le16_to_cpu(txpower.channel),
  1607. txpower.band,
  1608. txpower.power[i].tpc.tx_gain,
  1609. txpower.power[i].tpc.dsp_atten,
  1610. txpower.power[i].rate);
  1611. }
  1612. /* Fill CCK rates */
  1613. for (rate_idx = IWL_FIRST_CCK_RATE;
  1614. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1615. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1616. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1617. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1618. le16_to_cpu(txpower.channel),
  1619. txpower.band,
  1620. txpower.power[i].tpc.tx_gain,
  1621. txpower.power[i].tpc.dsp_atten,
  1622. txpower.power[i].rate);
  1623. }
  1624. return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1625. sizeof(struct iwl3945_txpowertable_cmd), &txpower);
  1626. }
  1627. /**
  1628. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1629. * @ch_info: Channel to update. Uses power_info.requested_power.
  1630. *
  1631. * Replace requested_power and base_power_index ch_info fields for
  1632. * one channel.
  1633. *
  1634. * Called if user or spectrum management changes power preferences.
  1635. * Takes into account h/w and modulation limitations (clip power).
  1636. *
  1637. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1638. *
  1639. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1640. * properly fill out the scan powers, and actual h/w gain settings,
  1641. * and send changes to NIC
  1642. */
  1643. static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
  1644. struct iwl3945_channel_info *ch_info)
  1645. {
  1646. struct iwl3945_channel_power_info *power_info;
  1647. int power_changed = 0;
  1648. int i;
  1649. const s8 *clip_pwrs;
  1650. int power;
  1651. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1652. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1653. /* Get this channel's rate-to-current-power settings table */
  1654. power_info = ch_info->power_info;
  1655. /* update OFDM Txpower settings */
  1656. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1657. i++, ++power_info) {
  1658. int delta_idx;
  1659. /* limit new power to be no more than h/w capability */
  1660. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1661. if (power == power_info->requested_power)
  1662. continue;
  1663. /* find difference between old and new requested powers,
  1664. * update base (non-temp-compensated) power index */
  1665. delta_idx = (power - power_info->requested_power) * 2;
  1666. power_info->base_power_index -= delta_idx;
  1667. /* save new requested power value */
  1668. power_info->requested_power = power;
  1669. power_changed = 1;
  1670. }
  1671. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1672. * ... all CCK power settings for a given channel are the *same*. */
  1673. if (power_changed) {
  1674. power =
  1675. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1676. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1677. /* do all CCK rates' iwl3945_channel_power_info structures */
  1678. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1679. power_info->requested_power = power;
  1680. power_info->base_power_index =
  1681. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1682. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1683. ++power_info;
  1684. }
  1685. }
  1686. return 0;
  1687. }
  1688. /**
  1689. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1690. *
  1691. * NOTE: Returned power limit may be less (but not more) than requested,
  1692. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1693. * (no consideration for h/w clipping limitations).
  1694. */
  1695. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
  1696. {
  1697. s8 max_power;
  1698. #if 0
  1699. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1700. if (ch_info->tgd_data.max_power != 0)
  1701. max_power = min(ch_info->tgd_data.max_power,
  1702. ch_info->eeprom.max_power_avg);
  1703. /* else just use EEPROM limits */
  1704. else
  1705. #endif
  1706. max_power = ch_info->eeprom.max_power_avg;
  1707. return min(max_power, ch_info->max_power_avg);
  1708. }
  1709. /**
  1710. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1711. *
  1712. * Compensate txpower settings of *all* channels for temperature.
  1713. * This only accounts for the difference between current temperature
  1714. * and the factory calibration temperatures, and bases the new settings
  1715. * on the channel's base_power_index.
  1716. *
  1717. * If RxOn is "associated", this sends the new Txpower to NIC!
  1718. */
  1719. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
  1720. {
  1721. struct iwl3945_channel_info *ch_info = NULL;
  1722. int delta_index;
  1723. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1724. u8 a_band;
  1725. u8 rate_index;
  1726. u8 scan_tbl_index;
  1727. u8 i;
  1728. int ref_temp;
  1729. int temperature = priv->temperature;
  1730. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1731. for (i = 0; i < priv->channel_count; i++) {
  1732. ch_info = &priv->channel_info[i];
  1733. a_band = is_channel_a_band(ch_info);
  1734. /* Get this chnlgrp's factory calibration temperature */
  1735. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1736. temperature;
  1737. /* get power index adjustment based on curr and factory
  1738. * temps */
  1739. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1740. ref_temp);
  1741. /* set tx power value for all rates, OFDM and CCK */
  1742. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1743. rate_index++) {
  1744. int power_idx =
  1745. ch_info->power_info[rate_index].base_power_index;
  1746. /* temperature compensate */
  1747. power_idx += delta_index;
  1748. /* stay within table range */
  1749. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1750. ch_info->power_info[rate_index].
  1751. power_table_index = (u8) power_idx;
  1752. ch_info->power_info[rate_index].tpc =
  1753. power_gain_table[a_band][power_idx];
  1754. }
  1755. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1756. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1757. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1758. for (scan_tbl_index = 0;
  1759. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1760. s32 actual_index = (scan_tbl_index == 0) ?
  1761. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1762. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1763. actual_index, clip_pwrs,
  1764. ch_info, a_band);
  1765. }
  1766. }
  1767. /* send Txpower command for current channel to ucode */
  1768. return iwl3945_hw_reg_send_txpower(priv);
  1769. }
  1770. int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
  1771. {
  1772. struct iwl3945_channel_info *ch_info;
  1773. s8 max_power;
  1774. u8 a_band;
  1775. u8 i;
  1776. if (priv->user_txpower_limit == power) {
  1777. IWL_DEBUG_POWER("Requested Tx power same as current "
  1778. "limit: %ddBm.\n", power);
  1779. return 0;
  1780. }
  1781. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1782. priv->user_txpower_limit = power;
  1783. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1784. for (i = 0; i < priv->channel_count; i++) {
  1785. ch_info = &priv->channel_info[i];
  1786. a_band = is_channel_a_band(ch_info);
  1787. /* find minimum power of all user and regulatory constraints
  1788. * (does not consider h/w clipping limitations) */
  1789. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1790. max_power = min(power, max_power);
  1791. if (max_power != ch_info->curr_txpow) {
  1792. ch_info->curr_txpow = max_power;
  1793. /* this considers the h/w clipping limitations */
  1794. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1795. }
  1796. }
  1797. /* update txpower settings for all channels,
  1798. * send to NIC if associated. */
  1799. is_temp_calib_needed(priv);
  1800. iwl3945_hw_reg_comp_txpower_temp(priv);
  1801. return 0;
  1802. }
  1803. /* will add 3945 channel switch cmd handling later */
  1804. int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
  1805. {
  1806. return 0;
  1807. }
  1808. /**
  1809. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1810. *
  1811. * -- reset periodic timer
  1812. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1813. * -- correct coeffs for temp (can reset temp timer)
  1814. * -- save this temp as "last",
  1815. * -- send new set of gain settings to NIC
  1816. * NOTE: This should continue working, even when we're not associated,
  1817. * so we can keep our internal table of scan powers current. */
  1818. void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
  1819. {
  1820. /* This will kick in the "brute force"
  1821. * iwl3945_hw_reg_comp_txpower_temp() below */
  1822. if (!is_temp_calib_needed(priv))
  1823. goto reschedule;
  1824. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1825. * This is based *only* on current temperature,
  1826. * ignoring any previous power measurements */
  1827. iwl3945_hw_reg_comp_txpower_temp(priv);
  1828. reschedule:
  1829. queue_delayed_work(priv->workqueue,
  1830. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1831. }
  1832. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1833. {
  1834. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
  1835. thermal_periodic.work);
  1836. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1837. return;
  1838. mutex_lock(&priv->mutex);
  1839. iwl3945_reg_txpower_periodic(priv);
  1840. mutex_unlock(&priv->mutex);
  1841. }
  1842. /**
  1843. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1844. * for the channel.
  1845. *
  1846. * This function is used when initializing channel-info structs.
  1847. *
  1848. * NOTE: These channel groups do *NOT* match the bands above!
  1849. * These channel groups are based on factory-tested channels;
  1850. * on A-band, EEPROM's "group frequency" entries represent the top
  1851. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1852. */
  1853. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
  1854. const struct iwl3945_channel_info *ch_info)
  1855. {
  1856. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1857. u8 group;
  1858. u16 group_index = 0; /* based on factory calib frequencies */
  1859. u8 grp_channel;
  1860. /* Find the group index for the channel ... don't use index 1(?) */
  1861. if (is_channel_a_band(ch_info)) {
  1862. for (group = 1; group < 5; group++) {
  1863. grp_channel = ch_grp[group].group_channel;
  1864. if (ch_info->channel <= grp_channel) {
  1865. group_index = group;
  1866. break;
  1867. }
  1868. }
  1869. /* group 4 has a few channels *above* its factory cal freq */
  1870. if (group == 5)
  1871. group_index = 4;
  1872. } else
  1873. group_index = 0; /* 2.4 GHz, group 0 */
  1874. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1875. group_index);
  1876. return group_index;
  1877. }
  1878. /**
  1879. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1880. *
  1881. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1882. * into radio/DSP gain settings table for requested power.
  1883. */
  1884. static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
  1885. s8 requested_power,
  1886. s32 setting_index, s32 *new_index)
  1887. {
  1888. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1889. s32 index0, index1;
  1890. s32 power = 2 * requested_power;
  1891. s32 i;
  1892. const struct iwl3945_eeprom_txpower_sample *samples;
  1893. s32 gains0, gains1;
  1894. s32 res;
  1895. s32 denominator;
  1896. chnl_grp = &priv->eeprom.groups[setting_index];
  1897. samples = chnl_grp->samples;
  1898. for (i = 0; i < 5; i++) {
  1899. if (power == samples[i].power) {
  1900. *new_index = samples[i].gain_index;
  1901. return 0;
  1902. }
  1903. }
  1904. if (power > samples[1].power) {
  1905. index0 = 0;
  1906. index1 = 1;
  1907. } else if (power > samples[2].power) {
  1908. index0 = 1;
  1909. index1 = 2;
  1910. } else if (power > samples[3].power) {
  1911. index0 = 2;
  1912. index1 = 3;
  1913. } else {
  1914. index0 = 3;
  1915. index1 = 4;
  1916. }
  1917. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1918. if (denominator == 0)
  1919. return -EINVAL;
  1920. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1921. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1922. res = gains0 + (gains1 - gains0) *
  1923. ((s32) power - (s32) samples[index0].power) / denominator +
  1924. (1 << 18);
  1925. *new_index = res >> 19;
  1926. return 0;
  1927. }
  1928. static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
  1929. {
  1930. u32 i;
  1931. s32 rate_index;
  1932. const struct iwl3945_eeprom_txpower_group *group;
  1933. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1934. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1935. s8 *clip_pwrs; /* table of power levels for each rate */
  1936. s8 satur_pwr; /* saturation power for each chnl group */
  1937. group = &priv->eeprom.groups[i];
  1938. /* sanity check on factory saturation power value */
  1939. if (group->saturation_power < 40) {
  1940. IWL_WARNING("Error: saturation power is %d, "
  1941. "less than minimum expected 40\n",
  1942. group->saturation_power);
  1943. return;
  1944. }
  1945. /*
  1946. * Derive requested power levels for each rate, based on
  1947. * hardware capabilities (saturation power for band).
  1948. * Basic value is 3dB down from saturation, with further
  1949. * power reductions for highest 3 data rates. These
  1950. * backoffs provide headroom for high rate modulation
  1951. * power peaks, without too much distortion (clipping).
  1952. */
  1953. /* we'll fill in this array with h/w max power levels */
  1954. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1955. /* divide factory saturation power by 2 to find -3dB level */
  1956. satur_pwr = (s8) (group->saturation_power >> 1);
  1957. /* fill in channel group's nominal powers for each rate */
  1958. for (rate_index = 0;
  1959. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1960. switch (rate_index) {
  1961. case IWL_RATE_36M_INDEX_TABLE:
  1962. if (i == 0) /* B/G */
  1963. *clip_pwrs = satur_pwr;
  1964. else /* A */
  1965. *clip_pwrs = satur_pwr - 5;
  1966. break;
  1967. case IWL_RATE_48M_INDEX_TABLE:
  1968. if (i == 0)
  1969. *clip_pwrs = satur_pwr - 7;
  1970. else
  1971. *clip_pwrs = satur_pwr - 10;
  1972. break;
  1973. case IWL_RATE_54M_INDEX_TABLE:
  1974. if (i == 0)
  1975. *clip_pwrs = satur_pwr - 9;
  1976. else
  1977. *clip_pwrs = satur_pwr - 12;
  1978. break;
  1979. default:
  1980. *clip_pwrs = satur_pwr;
  1981. break;
  1982. }
  1983. }
  1984. }
  1985. }
  1986. /**
  1987. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1988. *
  1989. * Second pass (during init) to set up priv->channel_info
  1990. *
  1991. * Set up Tx-power settings in our channel info database for each VALID
  1992. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1993. * and current temperature.
  1994. *
  1995. * Since this is based on current temperature (at init time), these values may
  1996. * not be valid for very long, but it gives us a starting/default point,
  1997. * and allows us to active (i.e. using Tx) scan.
  1998. *
  1999. * This does *not* write values to NIC, just sets up our internal table.
  2000. */
  2001. int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
  2002. {
  2003. struct iwl3945_channel_info *ch_info = NULL;
  2004. struct iwl3945_channel_power_info *pwr_info;
  2005. int delta_index;
  2006. u8 rate_index;
  2007. u8 scan_tbl_index;
  2008. const s8 *clip_pwrs; /* array of power levels for each rate */
  2009. u8 gain, dsp_atten;
  2010. s8 power;
  2011. u8 pwr_index, base_pwr_index, a_band;
  2012. u8 i;
  2013. int temperature;
  2014. /* save temperature reference,
  2015. * so we can determine next time to calibrate */
  2016. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  2017. priv->last_temperature = temperature;
  2018. iwl3945_hw_reg_init_channel_groups(priv);
  2019. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  2020. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  2021. i++, ch_info++) {
  2022. a_band = is_channel_a_band(ch_info);
  2023. if (!is_channel_valid(ch_info))
  2024. continue;
  2025. /* find this channel's channel group (*not* "band") index */
  2026. ch_info->group_index =
  2027. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  2028. /* Get this chnlgrp's rate->max/clip-powers table */
  2029. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  2030. /* calculate power index *adjustment* value according to
  2031. * diff between current temperature and factory temperature */
  2032. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  2033. priv->eeprom.groups[ch_info->group_index].
  2034. temperature);
  2035. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  2036. ch_info->channel, delta_index, temperature +
  2037. IWL_TEMP_CONVERT);
  2038. /* set tx power value for all OFDM rates */
  2039. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  2040. rate_index++) {
  2041. s32 power_idx;
  2042. int rc;
  2043. /* use channel group's clip-power table,
  2044. * but don't exceed channel's max power */
  2045. s8 pwr = min(ch_info->max_power_avg,
  2046. clip_pwrs[rate_index]);
  2047. pwr_info = &ch_info->power_info[rate_index];
  2048. /* get base (i.e. at factory-measured temperature)
  2049. * power table index for this rate's power */
  2050. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  2051. ch_info->group_index,
  2052. &power_idx);
  2053. if (rc) {
  2054. IWL_ERROR("Invalid power index\n");
  2055. return rc;
  2056. }
  2057. pwr_info->base_power_index = (u8) power_idx;
  2058. /* temperature compensate */
  2059. power_idx += delta_index;
  2060. /* stay within range of gain table */
  2061. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  2062. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  2063. pwr_info->requested_power = pwr;
  2064. pwr_info->power_table_index = (u8) power_idx;
  2065. pwr_info->tpc.tx_gain =
  2066. power_gain_table[a_band][power_idx].tx_gain;
  2067. pwr_info->tpc.dsp_atten =
  2068. power_gain_table[a_band][power_idx].dsp_atten;
  2069. }
  2070. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  2071. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  2072. power = pwr_info->requested_power +
  2073. IWL_CCK_FROM_OFDM_POWER_DIFF;
  2074. pwr_index = pwr_info->power_table_index +
  2075. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2076. base_pwr_index = pwr_info->base_power_index +
  2077. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2078. /* stay within table range */
  2079. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  2080. gain = power_gain_table[a_band][pwr_index].tx_gain;
  2081. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  2082. /* fill each CCK rate's iwl3945_channel_power_info structure
  2083. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  2084. * NOTE: CCK rates start at end of OFDM rates! */
  2085. for (rate_index = 0;
  2086. rate_index < IWL_CCK_RATES; rate_index++) {
  2087. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  2088. pwr_info->requested_power = power;
  2089. pwr_info->power_table_index = pwr_index;
  2090. pwr_info->base_power_index = base_pwr_index;
  2091. pwr_info->tpc.tx_gain = gain;
  2092. pwr_info->tpc.dsp_atten = dsp_atten;
  2093. }
  2094. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  2095. for (scan_tbl_index = 0;
  2096. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  2097. s32 actual_index = (scan_tbl_index == 0) ?
  2098. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  2099. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  2100. actual_index, clip_pwrs, ch_info, a_band);
  2101. }
  2102. }
  2103. return 0;
  2104. }
  2105. int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
  2106. {
  2107. int rc;
  2108. unsigned long flags;
  2109. spin_lock_irqsave(&priv->lock, flags);
  2110. rc = iwl3945_grab_nic_access(priv);
  2111. if (rc) {
  2112. spin_unlock_irqrestore(&priv->lock, flags);
  2113. return rc;
  2114. }
  2115. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  2116. rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  2117. if (rc < 0)
  2118. IWL_ERROR("Can't stop Rx DMA.\n");
  2119. iwl3945_release_nic_access(priv);
  2120. spin_unlock_irqrestore(&priv->lock, flags);
  2121. return 0;
  2122. }
  2123. int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  2124. {
  2125. int rc;
  2126. unsigned long flags;
  2127. int txq_id = txq->q.id;
  2128. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2129. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2130. spin_lock_irqsave(&priv->lock, flags);
  2131. rc = iwl3945_grab_nic_access(priv);
  2132. if (rc) {
  2133. spin_unlock_irqrestore(&priv->lock, flags);
  2134. return rc;
  2135. }
  2136. iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  2137. iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  2138. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  2139. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2140. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2141. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2142. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2143. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2144. iwl3945_release_nic_access(priv);
  2145. /* fake read to flush all prev. writes */
  2146. iwl3945_read32(priv, FH_TSSR_CBB_BASE);
  2147. spin_unlock_irqrestore(&priv->lock, flags);
  2148. return 0;
  2149. }
  2150. int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
  2151. {
  2152. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  2153. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  2154. }
  2155. /**
  2156. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2157. */
  2158. int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
  2159. {
  2160. int rc, i, index, prev_index;
  2161. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2162. .reserved = {0, 0, 0},
  2163. };
  2164. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2165. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2166. index = iwl3945_rates[i].table_rs_index;
  2167. table[index].rate_n_flags =
  2168. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2169. table[index].try_cnt = priv->retry_rate;
  2170. prev_index = iwl3945_get_prev_ieee_rate(i);
  2171. table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
  2172. }
  2173. switch (priv->band) {
  2174. case IEEE80211_BAND_5GHZ:
  2175. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2176. /* If one of the following CCK rates is used,
  2177. * have it fall back to the 6M OFDM rate */
  2178. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2179. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2180. /* Don't fall back to CCK rates */
  2181. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  2182. /* Don't drop out of OFDM rates */
  2183. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2184. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2185. break;
  2186. case IEEE80211_BAND_2GHZ:
  2187. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2188. /* If an OFDM rate is used, have it fall back to the
  2189. * 1M CCK rates */
  2190. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2191. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  2192. /* CCK shouldn't fall back to OFDM... */
  2193. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2194. break;
  2195. default:
  2196. WARN_ON(1);
  2197. break;
  2198. }
  2199. /* Update the rate scaling for control frame Tx */
  2200. rate_cmd.table_id = 0;
  2201. rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2202. &rate_cmd);
  2203. if (rc)
  2204. return rc;
  2205. /* Update the rate scaling for data frame Tx */
  2206. rate_cmd.table_id = 1;
  2207. return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2208. &rate_cmd);
  2209. }
  2210. /* Called when initializing driver */
  2211. int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
  2212. {
  2213. memset((void *)&priv->hw_setting, 0,
  2214. sizeof(struct iwl3945_driver_hw_info));
  2215. priv->hw_setting.shared_virt =
  2216. pci_alloc_consistent(priv->pci_dev,
  2217. sizeof(struct iwl3945_shared),
  2218. &priv->hw_setting.shared_phys);
  2219. if (!priv->hw_setting.shared_virt) {
  2220. IWL_ERROR("failed to allocate pci memory\n");
  2221. mutex_unlock(&priv->mutex);
  2222. return -ENOMEM;
  2223. }
  2224. priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
  2225. priv->hw_setting.max_pkt_size = 2342;
  2226. priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
  2227. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  2228. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2229. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  2230. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  2231. priv->hw_setting.tx_ant_num = 2;
  2232. return 0;
  2233. }
  2234. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
  2235. struct iwl3945_frame *frame, u8 rate)
  2236. {
  2237. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2238. unsigned int frame_size;
  2239. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2240. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2241. tx_beacon_cmd->tx.sta_id = priv->hw_setting.bcast_sta_id;
  2242. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2243. frame_size = iwl3945_fill_beacon_frame(priv,
  2244. tx_beacon_cmd->frame,
  2245. iwl3945_broadcast_addr,
  2246. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2247. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2248. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2249. tx_beacon_cmd->tx.rate = rate;
  2250. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2251. TX_CMD_FLG_TSF_MSK);
  2252. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2253. tx_beacon_cmd->tx.supp_rates[0] =
  2254. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2255. tx_beacon_cmd->tx.supp_rates[1] =
  2256. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2257. return (sizeof(struct iwl3945_tx_beacon_cmd) + frame_size);
  2258. }
  2259. void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
  2260. {
  2261. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2262. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2263. }
  2264. void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
  2265. {
  2266. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2267. iwl3945_bg_reg_txpower_periodic);
  2268. }
  2269. void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
  2270. {
  2271. cancel_delayed_work(&priv->thermal_periodic);
  2272. }
  2273. static struct iwl_3945_cfg iwl3945_bg_cfg = {
  2274. .name = "3945BG",
  2275. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2276. .sku = IWL_SKU_G,
  2277. };
  2278. static struct iwl_3945_cfg iwl3945_abg_cfg = {
  2279. .name = "3945ABG",
  2280. .fw_name = "iwlwifi-3945" IWL3945_UCODE_API ".ucode",
  2281. .sku = IWL_SKU_A|IWL_SKU_G,
  2282. };
  2283. struct pci_device_id iwl3945_hw_card_ids[] = {
  2284. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2285. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2286. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2287. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2288. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2289. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2290. {0}
  2291. };
  2292. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);