phy.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/types.h>
  24. #include <linux/bitrev.h>
  25. #include "b43.h"
  26. #include "phy.h"
  27. #include "nphy.h"
  28. #include "main.h"
  29. #include "tables.h"
  30. #include "lo.h"
  31. #include "wa.h"
  32. static const s8 b43_tssi2dbm_b_table[] = {
  33. 0x4D, 0x4C, 0x4B, 0x4A,
  34. 0x4A, 0x49, 0x48, 0x47,
  35. 0x47, 0x46, 0x45, 0x45,
  36. 0x44, 0x43, 0x42, 0x42,
  37. 0x41, 0x40, 0x3F, 0x3E,
  38. 0x3D, 0x3C, 0x3B, 0x3A,
  39. 0x39, 0x38, 0x37, 0x36,
  40. 0x35, 0x34, 0x32, 0x31,
  41. 0x30, 0x2F, 0x2D, 0x2C,
  42. 0x2B, 0x29, 0x28, 0x26,
  43. 0x25, 0x23, 0x21, 0x1F,
  44. 0x1D, 0x1A, 0x17, 0x14,
  45. 0x10, 0x0C, 0x06, 0x00,
  46. -7, -7, -7, -7,
  47. -7, -7, -7, -7,
  48. -7, -7, -7, -7,
  49. };
  50. static const s8 b43_tssi2dbm_g_table[] = {
  51. 77, 77, 77, 76,
  52. 76, 76, 75, 75,
  53. 74, 74, 73, 73,
  54. 73, 72, 72, 71,
  55. 71, 70, 70, 69,
  56. 68, 68, 67, 67,
  57. 66, 65, 65, 64,
  58. 63, 63, 62, 61,
  59. 60, 59, 58, 57,
  60. 56, 55, 54, 53,
  61. 52, 50, 49, 47,
  62. 45, 43, 40, 37,
  63. 33, 28, 22, 14,
  64. 5, -7, -20, -20,
  65. -20, -20, -20, -20,
  66. -20, -20, -20, -20,
  67. };
  68. const u8 b43_radio_channel_codes_bg[] = {
  69. 12, 17, 22, 27,
  70. 32, 37, 42, 47,
  71. 52, 57, 62, 67,
  72. 72, 84,
  73. };
  74. #define bitrev4(tmp) (bitrev8(tmp) >> 4)
  75. static void b43_phy_initg(struct b43_wldev *dev);
  76. static void generate_rfatt_list(struct b43_wldev *dev,
  77. struct b43_rfatt_list *list)
  78. {
  79. struct b43_phy *phy = &dev->phy;
  80. /* APHY.rev < 5 || GPHY.rev < 6 */
  81. static const struct b43_rfatt rfatt_0[] = {
  82. {.att = 3,.with_padmix = 0,},
  83. {.att = 1,.with_padmix = 0,},
  84. {.att = 5,.with_padmix = 0,},
  85. {.att = 7,.with_padmix = 0,},
  86. {.att = 9,.with_padmix = 0,},
  87. {.att = 2,.with_padmix = 0,},
  88. {.att = 0,.with_padmix = 0,},
  89. {.att = 4,.with_padmix = 0,},
  90. {.att = 6,.with_padmix = 0,},
  91. {.att = 8,.with_padmix = 0,},
  92. {.att = 1,.with_padmix = 1,},
  93. {.att = 2,.with_padmix = 1,},
  94. {.att = 3,.with_padmix = 1,},
  95. {.att = 4,.with_padmix = 1,},
  96. };
  97. /* Radio.rev == 8 && Radio.version == 0x2050 */
  98. static const struct b43_rfatt rfatt_1[] = {
  99. {.att = 2,.with_padmix = 1,},
  100. {.att = 4,.with_padmix = 1,},
  101. {.att = 6,.with_padmix = 1,},
  102. {.att = 8,.with_padmix = 1,},
  103. {.att = 10,.with_padmix = 1,},
  104. {.att = 12,.with_padmix = 1,},
  105. {.att = 14,.with_padmix = 1,},
  106. };
  107. /* Otherwise */
  108. static const struct b43_rfatt rfatt_2[] = {
  109. {.att = 0,.with_padmix = 1,},
  110. {.att = 2,.with_padmix = 1,},
  111. {.att = 4,.with_padmix = 1,},
  112. {.att = 6,.with_padmix = 1,},
  113. {.att = 8,.with_padmix = 1,},
  114. {.att = 9,.with_padmix = 1,},
  115. {.att = 9,.with_padmix = 1,},
  116. };
  117. if (!b43_has_hardware_pctl(phy)) {
  118. /* Software pctl */
  119. list->list = rfatt_0;
  120. list->len = ARRAY_SIZE(rfatt_0);
  121. list->min_val = 0;
  122. list->max_val = 9;
  123. return;
  124. }
  125. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  126. /* Hardware pctl */
  127. list->list = rfatt_1;
  128. list->len = ARRAY_SIZE(rfatt_1);
  129. list->min_val = 0;
  130. list->max_val = 14;
  131. return;
  132. }
  133. /* Hardware pctl */
  134. list->list = rfatt_2;
  135. list->len = ARRAY_SIZE(rfatt_2);
  136. list->min_val = 0;
  137. list->max_val = 9;
  138. }
  139. static void generate_bbatt_list(struct b43_wldev *dev,
  140. struct b43_bbatt_list *list)
  141. {
  142. static const struct b43_bbatt bbatt_0[] = {
  143. {.att = 0,},
  144. {.att = 1,},
  145. {.att = 2,},
  146. {.att = 3,},
  147. {.att = 4,},
  148. {.att = 5,},
  149. {.att = 6,},
  150. {.att = 7,},
  151. {.att = 8,},
  152. };
  153. list->list = bbatt_0;
  154. list->len = ARRAY_SIZE(bbatt_0);
  155. list->min_val = 0;
  156. list->max_val = 8;
  157. }
  158. bool b43_has_hardware_pctl(struct b43_phy *phy)
  159. {
  160. if (!phy->hardware_power_control)
  161. return 0;
  162. switch (phy->type) {
  163. case B43_PHYTYPE_A:
  164. if (phy->rev >= 5)
  165. return 1;
  166. break;
  167. case B43_PHYTYPE_G:
  168. if (phy->rev >= 6)
  169. return 1;
  170. break;
  171. default:
  172. B43_WARN_ON(1);
  173. }
  174. return 0;
  175. }
  176. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  177. {
  178. struct b43_phy *phy = &dev->phy;
  179. switch (phy->type) {
  180. case B43_PHYTYPE_A:
  181. b43_shm_write16(dev, B43_SHM_SHARED, 0x0068, 0x7F7F);
  182. b43_shm_write16(dev, B43_SHM_SHARED, 0x006a, 0x7F7F);
  183. break;
  184. case B43_PHYTYPE_B:
  185. case B43_PHYTYPE_G:
  186. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  187. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  188. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  189. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  190. break;
  191. }
  192. }
  193. /* Lock the PHY registers against concurrent access from the microcode.
  194. * This lock is nonrecursive. */
  195. void b43_phy_lock(struct b43_wldev *dev)
  196. {
  197. #if B43_DEBUG
  198. B43_WARN_ON(dev->phy.phy_locked);
  199. dev->phy.phy_locked = 1;
  200. #endif
  201. B43_WARN_ON(dev->dev->id.revision < 3);
  202. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  203. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  204. }
  205. void b43_phy_unlock(struct b43_wldev *dev)
  206. {
  207. #if B43_DEBUG
  208. B43_WARN_ON(!dev->phy.phy_locked);
  209. dev->phy.phy_locked = 0;
  210. #endif
  211. B43_WARN_ON(dev->dev->id.revision < 3);
  212. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  213. b43_power_saving_ctl_bits(dev, 0);
  214. }
  215. /* Different PHYs require different register routing flags.
  216. * This adjusts (and does sanity checks on) the routing flags.
  217. */
  218. static inline u16 adjust_phyreg_for_phytype(struct b43_phy *phy,
  219. u16 offset, struct b43_wldev *dev)
  220. {
  221. if (phy->type == B43_PHYTYPE_A) {
  222. /* OFDM registers are base-registers for the A-PHY. */
  223. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  224. offset &= ~B43_PHYROUTE;
  225. offset |= B43_PHYROUTE_BASE;
  226. }
  227. }
  228. #if B43_DEBUG
  229. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  230. /* Ext-G registers are only available on G-PHYs */
  231. if (phy->type != B43_PHYTYPE_G) {
  232. b43err(dev->wl, "Invalid EXT-G PHY access at "
  233. "0x%04X on PHY type %u\n", offset, phy->type);
  234. dump_stack();
  235. }
  236. }
  237. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_N_BMODE) {
  238. /* N-BMODE registers are only available on N-PHYs */
  239. if (phy->type != B43_PHYTYPE_N) {
  240. b43err(dev->wl, "Invalid N-BMODE PHY access at "
  241. "0x%04X on PHY type %u\n", offset, phy->type);
  242. dump_stack();
  243. }
  244. }
  245. #endif /* B43_DEBUG */
  246. return offset;
  247. }
  248. u16 b43_phy_read(struct b43_wldev * dev, u16 offset)
  249. {
  250. struct b43_phy *phy = &dev->phy;
  251. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  252. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  253. return b43_read16(dev, B43_MMIO_PHY_DATA);
  254. }
  255. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val)
  256. {
  257. struct b43_phy *phy = &dev->phy;
  258. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  259. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  260. b43_write16(dev, B43_MMIO_PHY_DATA, val);
  261. }
  262. void b43_phy_mask(struct b43_wldev *dev, u16 offset, u16 mask)
  263. {
  264. b43_phy_write(dev, offset,
  265. b43_phy_read(dev, offset) & mask);
  266. }
  267. void b43_phy_set(struct b43_wldev *dev, u16 offset, u16 set)
  268. {
  269. b43_phy_write(dev, offset,
  270. b43_phy_read(dev, offset) | set);
  271. }
  272. void b43_phy_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set)
  273. {
  274. b43_phy_write(dev, offset,
  275. (b43_phy_read(dev, offset) & mask) | set);
  276. }
  277. /* Adjust the transmission power output (G-PHY) */
  278. void b43_set_txpower_g(struct b43_wldev *dev,
  279. const struct b43_bbatt *bbatt,
  280. const struct b43_rfatt *rfatt, u8 tx_control)
  281. {
  282. struct b43_phy *phy = &dev->phy;
  283. struct b43_txpower_lo_control *lo = phy->lo_control;
  284. u16 bb, rf;
  285. u16 tx_bias, tx_magn;
  286. bb = bbatt->att;
  287. rf = rfatt->att;
  288. tx_bias = lo->tx_bias;
  289. tx_magn = lo->tx_magn;
  290. if (unlikely(tx_bias == 0xFF))
  291. tx_bias = 0;
  292. /* Save the values for later */
  293. phy->tx_control = tx_control;
  294. memcpy(&phy->rfatt, rfatt, sizeof(*rfatt));
  295. phy->rfatt.with_padmix = !!(tx_control & B43_TXCTL_TXMIX);
  296. memcpy(&phy->bbatt, bbatt, sizeof(*bbatt));
  297. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  298. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  299. "rfatt(%u), tx_control(0x%02X), "
  300. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  301. bb, rf, tx_control, tx_bias, tx_magn);
  302. }
  303. b43_phy_set_baseband_attenuation(dev, bb);
  304. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  305. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  306. b43_radio_write16(dev, 0x43,
  307. (rf & 0x000F) | (tx_control & 0x0070));
  308. } else {
  309. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  310. & 0xFFF0) | (rf & 0x000F));
  311. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  312. & ~0x0070) | (tx_control &
  313. 0x0070));
  314. }
  315. if (has_tx_magnification(phy)) {
  316. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  317. } else {
  318. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  319. & 0xFFF0) | (tx_bias & 0x000F));
  320. }
  321. if (phy->type == B43_PHYTYPE_G)
  322. b43_lo_g_adjust(dev);
  323. }
  324. static void default_baseband_attenuation(struct b43_wldev *dev,
  325. struct b43_bbatt *bb)
  326. {
  327. struct b43_phy *phy = &dev->phy;
  328. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  329. bb->att = 0;
  330. else
  331. bb->att = 2;
  332. }
  333. static void default_radio_attenuation(struct b43_wldev *dev,
  334. struct b43_rfatt *rf)
  335. {
  336. struct ssb_bus *bus = dev->dev->bus;
  337. struct b43_phy *phy = &dev->phy;
  338. rf->with_padmix = 0;
  339. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  340. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  341. if (bus->boardinfo.rev < 0x43) {
  342. rf->att = 2;
  343. return;
  344. } else if (bus->boardinfo.rev < 0x51) {
  345. rf->att = 3;
  346. return;
  347. }
  348. }
  349. if (phy->type == B43_PHYTYPE_A) {
  350. rf->att = 0x60;
  351. return;
  352. }
  353. switch (phy->radio_ver) {
  354. case 0x2053:
  355. switch (phy->radio_rev) {
  356. case 1:
  357. rf->att = 6;
  358. return;
  359. }
  360. break;
  361. case 0x2050:
  362. switch (phy->radio_rev) {
  363. case 0:
  364. rf->att = 5;
  365. return;
  366. case 1:
  367. if (phy->type == B43_PHYTYPE_G) {
  368. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  369. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  370. && bus->boardinfo.rev >= 30)
  371. rf->att = 3;
  372. else if (bus->boardinfo.vendor ==
  373. SSB_BOARDVENDOR_BCM
  374. && bus->boardinfo.type ==
  375. SSB_BOARD_BU4306)
  376. rf->att = 3;
  377. else
  378. rf->att = 1;
  379. } else {
  380. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  381. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  382. && bus->boardinfo.rev >= 30)
  383. rf->att = 7;
  384. else
  385. rf->att = 6;
  386. }
  387. return;
  388. case 2:
  389. if (phy->type == B43_PHYTYPE_G) {
  390. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  391. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  392. && bus->boardinfo.rev >= 30)
  393. rf->att = 3;
  394. else if (bus->boardinfo.vendor ==
  395. SSB_BOARDVENDOR_BCM
  396. && bus->boardinfo.type ==
  397. SSB_BOARD_BU4306)
  398. rf->att = 5;
  399. else if (bus->chip_id == 0x4320)
  400. rf->att = 4;
  401. else
  402. rf->att = 3;
  403. } else
  404. rf->att = 6;
  405. return;
  406. case 3:
  407. rf->att = 5;
  408. return;
  409. case 4:
  410. case 5:
  411. rf->att = 1;
  412. return;
  413. case 6:
  414. case 7:
  415. rf->att = 5;
  416. return;
  417. case 8:
  418. rf->att = 0xA;
  419. rf->with_padmix = 1;
  420. return;
  421. case 9:
  422. default:
  423. rf->att = 5;
  424. return;
  425. }
  426. }
  427. rf->att = 5;
  428. }
  429. static u16 default_tx_control(struct b43_wldev *dev)
  430. {
  431. struct b43_phy *phy = &dev->phy;
  432. if (phy->radio_ver != 0x2050)
  433. return 0;
  434. if (phy->radio_rev == 1)
  435. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  436. if (phy->radio_rev < 6)
  437. return B43_TXCTL_PA2DB;
  438. if (phy->radio_rev == 8)
  439. return B43_TXCTL_TXMIX;
  440. return 0;
  441. }
  442. /* This func is called "PHY calibrate" in the specs... */
  443. void b43_phy_early_init(struct b43_wldev *dev)
  444. {
  445. struct b43_phy *phy = &dev->phy;
  446. struct b43_txpower_lo_control *lo = phy->lo_control;
  447. default_baseband_attenuation(dev, &phy->bbatt);
  448. default_radio_attenuation(dev, &phy->rfatt);
  449. phy->tx_control = (default_tx_control(dev) << 4);
  450. /* Commit previous writes */
  451. b43_read32(dev, B43_MMIO_MACCTL);
  452. if (phy->type == B43_PHYTYPE_B || phy->type == B43_PHYTYPE_G) {
  453. generate_rfatt_list(dev, &lo->rfatt_list);
  454. generate_bbatt_list(dev, &lo->bbatt_list);
  455. }
  456. if (phy->type == B43_PHYTYPE_G && phy->rev == 1) {
  457. /* Workaround: Temporarly disable gmode through the early init
  458. * phase, as the gmode stuff is not needed for phy rev 1 */
  459. phy->gmode = 0;
  460. b43_wireless_core_reset(dev, 0);
  461. b43_phy_initg(dev);
  462. phy->gmode = 1;
  463. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  464. }
  465. }
  466. /* GPHY_TSSI_Power_Lookup_Table_Init */
  467. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  468. {
  469. struct b43_phy *phy = &dev->phy;
  470. int i;
  471. u16 value;
  472. for (i = 0; i < 32; i++)
  473. b43_ofdmtab_write16(dev, 0x3C20, i, phy->tssi2dbm[i]);
  474. for (i = 32; i < 64; i++)
  475. b43_ofdmtab_write16(dev, 0x3C00, i - 32, phy->tssi2dbm[i]);
  476. for (i = 0; i < 64; i += 2) {
  477. value = (u16) phy->tssi2dbm[i];
  478. value |= ((u16) phy->tssi2dbm[i + 1]) << 8;
  479. b43_phy_write(dev, 0x380 + (i / 2), value);
  480. }
  481. }
  482. /* GPHY_Gain_Lookup_Table_Init */
  483. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  484. {
  485. struct b43_phy *phy = &dev->phy;
  486. struct b43_txpower_lo_control *lo = phy->lo_control;
  487. u16 nr_written = 0;
  488. u16 tmp;
  489. u8 rf, bb;
  490. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  491. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  492. if (nr_written >= 0x40)
  493. return;
  494. tmp = lo->bbatt_list.list[bb].att;
  495. tmp <<= 8;
  496. if (phy->radio_rev == 8)
  497. tmp |= 0x50;
  498. else
  499. tmp |= 0x40;
  500. tmp |= lo->rfatt_list.list[rf].att;
  501. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  502. nr_written++;
  503. }
  504. }
  505. }
  506. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  507. {
  508. //TODO
  509. }
  510. static void hardware_pctl_init_gphy(struct b43_wldev *dev)
  511. {
  512. struct b43_phy *phy = &dev->phy;
  513. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  514. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  515. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  516. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  517. b43_gphy_tssi_power_lt_init(dev);
  518. b43_gphy_gain_lt_init(dev);
  519. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  520. b43_phy_write(dev, 0x0014, 0x0000);
  521. B43_WARN_ON(phy->rev < 6);
  522. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  523. | 0x0800);
  524. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  525. & 0xFEFF);
  526. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  527. & 0xFFBF);
  528. b43_gphy_dc_lt_init(dev, 1);
  529. }
  530. /* HardwarePowerControl init for A and G PHY */
  531. static void b43_hardware_pctl_init(struct b43_wldev *dev)
  532. {
  533. struct b43_phy *phy = &dev->phy;
  534. if (!b43_has_hardware_pctl(phy)) {
  535. /* No hardware power control */
  536. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  537. return;
  538. }
  539. /* Init the hwpctl related hardware */
  540. switch (phy->type) {
  541. case B43_PHYTYPE_A:
  542. hardware_pctl_init_aphy(dev);
  543. break;
  544. case B43_PHYTYPE_G:
  545. hardware_pctl_init_gphy(dev);
  546. break;
  547. default:
  548. B43_WARN_ON(1);
  549. }
  550. /* Enable hardware pctl in firmware. */
  551. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  552. }
  553. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  554. {
  555. struct b43_phy *phy = &dev->phy;
  556. if (!b43_has_hardware_pctl(phy)) {
  557. b43_phy_write(dev, 0x047A, 0xC111);
  558. return;
  559. }
  560. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  561. b43_phy_write(dev, 0x002F, 0x0202);
  562. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  563. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  564. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  565. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  566. & 0xFF0F) | 0x0010);
  567. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  568. | 0x8000);
  569. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  570. & 0xFFC0) | 0x0010);
  571. b43_phy_write(dev, 0x002E, 0xC07F);
  572. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  573. | 0x0400);
  574. } else {
  575. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  576. | 0x0200);
  577. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  578. | 0x0400);
  579. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  580. & 0x7FFF);
  581. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  582. & 0xFFFE);
  583. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  584. & 0xFFC0) | 0x0010);
  585. b43_phy_write(dev, 0x002E, 0xC07F);
  586. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  587. & 0xFF0F) | 0x0010);
  588. }
  589. }
  590. /* Intialize B/G PHY power control
  591. * as described in http://bcm-specs.sipsolutions.net/InitPowerControl
  592. */
  593. static void b43_phy_init_pctl(struct b43_wldev *dev)
  594. {
  595. struct ssb_bus *bus = dev->dev->bus;
  596. struct b43_phy *phy = &dev->phy;
  597. struct b43_rfatt old_rfatt;
  598. struct b43_bbatt old_bbatt;
  599. u8 old_tx_control = 0;
  600. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  601. (bus->boardinfo.type == SSB_BOARD_BU4306))
  602. return;
  603. b43_phy_write(dev, 0x0028, 0x8018);
  604. /* This does something with the Analog... */
  605. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  606. & 0xFFDF);
  607. if (phy->type == B43_PHYTYPE_G && !phy->gmode)
  608. return;
  609. b43_hardware_pctl_early_init(dev);
  610. if (phy->cur_idle_tssi == 0) {
  611. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  612. b43_radio_write16(dev, 0x0076,
  613. (b43_radio_read16(dev, 0x0076)
  614. & 0x00F7) | 0x0084);
  615. } else {
  616. struct b43_rfatt rfatt;
  617. struct b43_bbatt bbatt;
  618. memcpy(&old_rfatt, &phy->rfatt, sizeof(old_rfatt));
  619. memcpy(&old_bbatt, &phy->bbatt, sizeof(old_bbatt));
  620. old_tx_control = phy->tx_control;
  621. bbatt.att = 11;
  622. if (phy->radio_rev == 8) {
  623. rfatt.att = 15;
  624. rfatt.with_padmix = 1;
  625. } else {
  626. rfatt.att = 9;
  627. rfatt.with_padmix = 0;
  628. }
  629. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  630. }
  631. b43_dummy_transmission(dev);
  632. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  633. if (B43_DEBUG) {
  634. /* Current-Idle-TSSI sanity check. */
  635. if (abs(phy->cur_idle_tssi - phy->tgt_idle_tssi) >= 20) {
  636. b43dbg(dev->wl,
  637. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  638. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  639. "adjustment.\n", phy->cur_idle_tssi,
  640. phy->tgt_idle_tssi);
  641. phy->cur_idle_tssi = 0;
  642. }
  643. }
  644. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  645. b43_radio_write16(dev, 0x0076,
  646. b43_radio_read16(dev, 0x0076)
  647. & 0xFF7B);
  648. } else {
  649. b43_set_txpower_g(dev, &old_bbatt,
  650. &old_rfatt, old_tx_control);
  651. }
  652. }
  653. b43_hardware_pctl_init(dev);
  654. b43_shm_clear_tssi(dev);
  655. }
  656. static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
  657. {
  658. int i;
  659. if (dev->phy.rev < 3) {
  660. if (enable)
  661. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  662. b43_ofdmtab_write16(dev,
  663. B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
  664. b43_ofdmtab_write16(dev,
  665. B43_OFDMTAB_WRSSI, i, 0xFFF8);
  666. }
  667. else
  668. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  669. b43_ofdmtab_write16(dev,
  670. B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
  671. b43_ofdmtab_write16(dev,
  672. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
  673. }
  674. } else {
  675. if (enable)
  676. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
  677. b43_ofdmtab_write16(dev,
  678. B43_OFDMTAB_WRSSI, i, 0x0820);
  679. else
  680. for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
  681. b43_ofdmtab_write16(dev,
  682. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
  683. }
  684. }
  685. static void b43_phy_ww(struct b43_wldev *dev)
  686. {
  687. u16 b, curr_s, best_s = 0xFFFF;
  688. int i;
  689. b43_phy_write(dev, B43_PHY_CRS0,
  690. b43_phy_read(dev, B43_PHY_CRS0) & ~B43_PHY_CRS0_EN);
  691. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  692. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) | 0x1000);
  693. b43_phy_write(dev, B43_PHY_OFDM(0x82),
  694. (b43_phy_read(dev, B43_PHY_OFDM(0x82)) & 0xF0FF) | 0x0300);
  695. b43_radio_write16(dev, 0x0009,
  696. b43_radio_read16(dev, 0x0009) | 0x0080);
  697. b43_radio_write16(dev, 0x0012,
  698. (b43_radio_read16(dev, 0x0012) & 0xFFFC) | 0x0002);
  699. b43_wa_initgains(dev);
  700. b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
  701. b = b43_phy_read(dev, B43_PHY_PWRDOWN);
  702. b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
  703. b43_radio_write16(dev, 0x0004,
  704. b43_radio_read16(dev, 0x0004) | 0x0004);
  705. for (i = 0x10; i <= 0x20; i++) {
  706. b43_radio_write16(dev, 0x0013, i);
  707. curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
  708. if (!curr_s) {
  709. best_s = 0x0000;
  710. break;
  711. } else if (curr_s >= 0x0080)
  712. curr_s = 0x0100 - curr_s;
  713. if (curr_s < best_s)
  714. best_s = curr_s;
  715. }
  716. b43_phy_write(dev, B43_PHY_PWRDOWN, b);
  717. b43_radio_write16(dev, 0x0004,
  718. b43_radio_read16(dev, 0x0004) & 0xFFFB);
  719. b43_radio_write16(dev, 0x0013, best_s);
  720. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
  721. b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
  722. b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
  723. b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
  724. b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
  725. b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
  726. b43_phy_write(dev, B43_PHY_OFDM(0xBB),
  727. (b43_phy_read(dev, B43_PHY_OFDM(0xBB)) & 0xF000) | 0x0053);
  728. b43_phy_write(dev, B43_PHY_OFDM61,
  729. (b43_phy_read(dev, B43_PHY_OFDM61) & 0xFE1F) | 0x0120);
  730. b43_phy_write(dev, B43_PHY_OFDM(0x13),
  731. (b43_phy_read(dev, B43_PHY_OFDM(0x13)) & 0x0FFF) | 0x3000);
  732. b43_phy_write(dev, B43_PHY_OFDM(0x14),
  733. (b43_phy_read(dev, B43_PHY_OFDM(0x14)) & 0x0FFF) | 0x3000);
  734. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
  735. for (i = 0; i < 6; i++)
  736. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
  737. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
  738. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
  739. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
  740. b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
  741. b43_phy_write(dev, B43_PHY_CRS0,
  742. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  743. }
  744. /* Initialize APHY. This is also called for the GPHY in some cases. */
  745. static void b43_phy_inita(struct b43_wldev *dev)
  746. {
  747. struct ssb_bus *bus = dev->dev->bus;
  748. struct b43_phy *phy = &dev->phy;
  749. might_sleep();
  750. if (phy->rev >= 6) {
  751. if (phy->type == B43_PHYTYPE_A)
  752. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  753. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) & ~0x1000);
  754. if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
  755. b43_phy_write(dev, B43_PHY_ENCORE,
  756. b43_phy_read(dev, B43_PHY_ENCORE) | 0x0010);
  757. else
  758. b43_phy_write(dev, B43_PHY_ENCORE,
  759. b43_phy_read(dev, B43_PHY_ENCORE) & ~0x1010);
  760. }
  761. b43_wa_all(dev);
  762. if (phy->type == B43_PHYTYPE_A) {
  763. if (phy->gmode && (phy->rev < 3))
  764. b43_phy_write(dev, 0x0034,
  765. b43_phy_read(dev, 0x0034) | 0x0001);
  766. b43_phy_rssiagc(dev, 0);
  767. b43_phy_write(dev, B43_PHY_CRS0,
  768. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  769. b43_radio_init2060(dev);
  770. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  771. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  772. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  773. ; //TODO: A PHY LO
  774. }
  775. if (phy->rev >= 3)
  776. b43_phy_ww(dev);
  777. hardware_pctl_init_aphy(dev);
  778. //TODO: radar detection
  779. }
  780. if ((phy->type == B43_PHYTYPE_G) &&
  781. (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)) {
  782. b43_phy_write(dev, B43_PHY_OFDM(0x6E),
  783. (b43_phy_read(dev, B43_PHY_OFDM(0x6E))
  784. & 0xE000) | 0x3CF);
  785. }
  786. }
  787. static void b43_phy_initb5(struct b43_wldev *dev)
  788. {
  789. struct ssb_bus *bus = dev->dev->bus;
  790. struct b43_phy *phy = &dev->phy;
  791. u16 offset, value;
  792. u8 old_channel;
  793. if (phy->analog == 1) {
  794. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  795. | 0x0050);
  796. }
  797. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  798. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  799. value = 0x2120;
  800. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  801. b43_phy_write(dev, offset, value);
  802. value += 0x202;
  803. }
  804. }
  805. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  806. | 0x0700);
  807. if (phy->radio_ver == 0x2050)
  808. b43_phy_write(dev, 0x0038, 0x0667);
  809. if (phy->gmode || phy->rev >= 2) {
  810. if (phy->radio_ver == 0x2050) {
  811. b43_radio_write16(dev, 0x007A,
  812. b43_radio_read16(dev, 0x007A)
  813. | 0x0020);
  814. b43_radio_write16(dev, 0x0051,
  815. b43_radio_read16(dev, 0x0051)
  816. | 0x0004);
  817. }
  818. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  819. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  820. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  821. b43_phy_write(dev, 0x001C, 0x186A);
  822. b43_phy_write(dev, 0x0013,
  823. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  824. b43_phy_write(dev, 0x0035,
  825. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  826. b43_phy_write(dev, 0x005D,
  827. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  828. }
  829. if (dev->bad_frames_preempt) {
  830. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  831. b43_phy_read(dev,
  832. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  833. }
  834. if (phy->analog == 1) {
  835. b43_phy_write(dev, 0x0026, 0xCE00);
  836. b43_phy_write(dev, 0x0021, 0x3763);
  837. b43_phy_write(dev, 0x0022, 0x1BC3);
  838. b43_phy_write(dev, 0x0023, 0x06F9);
  839. b43_phy_write(dev, 0x0024, 0x037E);
  840. } else
  841. b43_phy_write(dev, 0x0026, 0xCC00);
  842. b43_phy_write(dev, 0x0030, 0x00C6);
  843. b43_write16(dev, 0x03EC, 0x3F22);
  844. if (phy->analog == 1)
  845. b43_phy_write(dev, 0x0020, 0x3E1C);
  846. else
  847. b43_phy_write(dev, 0x0020, 0x301C);
  848. if (phy->analog == 0)
  849. b43_write16(dev, 0x03E4, 0x3000);
  850. old_channel = phy->channel;
  851. /* Force to channel 7, even if not supported. */
  852. b43_radio_selectchannel(dev, 7, 0);
  853. if (phy->radio_ver != 0x2050) {
  854. b43_radio_write16(dev, 0x0075, 0x0080);
  855. b43_radio_write16(dev, 0x0079, 0x0081);
  856. }
  857. b43_radio_write16(dev, 0x0050, 0x0020);
  858. b43_radio_write16(dev, 0x0050, 0x0023);
  859. if (phy->radio_ver == 0x2050) {
  860. b43_radio_write16(dev, 0x0050, 0x0020);
  861. b43_radio_write16(dev, 0x005A, 0x0070);
  862. }
  863. b43_radio_write16(dev, 0x005B, 0x007B);
  864. b43_radio_write16(dev, 0x005C, 0x00B0);
  865. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  866. b43_radio_selectchannel(dev, old_channel, 0);
  867. b43_phy_write(dev, 0x0014, 0x0080);
  868. b43_phy_write(dev, 0x0032, 0x00CA);
  869. b43_phy_write(dev, 0x002A, 0x88A3);
  870. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  871. if (phy->radio_ver == 0x2050)
  872. b43_radio_write16(dev, 0x005D, 0x000D);
  873. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  874. }
  875. static void b43_phy_initb6(struct b43_wldev *dev)
  876. {
  877. struct b43_phy *phy = &dev->phy;
  878. u16 offset, val;
  879. u8 old_channel;
  880. b43_phy_write(dev, 0x003E, 0x817A);
  881. b43_radio_write16(dev, 0x007A,
  882. (b43_radio_read16(dev, 0x007A) | 0x0058));
  883. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  884. b43_radio_write16(dev, 0x51, 0x37);
  885. b43_radio_write16(dev, 0x52, 0x70);
  886. b43_radio_write16(dev, 0x53, 0xB3);
  887. b43_radio_write16(dev, 0x54, 0x9B);
  888. b43_radio_write16(dev, 0x5A, 0x88);
  889. b43_radio_write16(dev, 0x5B, 0x88);
  890. b43_radio_write16(dev, 0x5D, 0x88);
  891. b43_radio_write16(dev, 0x5E, 0x88);
  892. b43_radio_write16(dev, 0x7D, 0x88);
  893. b43_hf_write(dev, b43_hf_read(dev)
  894. | B43_HF_TSSIRPSMW);
  895. }
  896. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  897. if (phy->radio_rev == 8) {
  898. b43_radio_write16(dev, 0x51, 0);
  899. b43_radio_write16(dev, 0x52, 0x40);
  900. b43_radio_write16(dev, 0x53, 0xB7);
  901. b43_radio_write16(dev, 0x54, 0x98);
  902. b43_radio_write16(dev, 0x5A, 0x88);
  903. b43_radio_write16(dev, 0x5B, 0x6B);
  904. b43_radio_write16(dev, 0x5C, 0x0F);
  905. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  906. b43_radio_write16(dev, 0x5D, 0xFA);
  907. b43_radio_write16(dev, 0x5E, 0xD8);
  908. } else {
  909. b43_radio_write16(dev, 0x5D, 0xF5);
  910. b43_radio_write16(dev, 0x5E, 0xB8);
  911. }
  912. b43_radio_write16(dev, 0x0073, 0x0003);
  913. b43_radio_write16(dev, 0x007D, 0x00A8);
  914. b43_radio_write16(dev, 0x007C, 0x0001);
  915. b43_radio_write16(dev, 0x007E, 0x0008);
  916. }
  917. val = 0x1E1F;
  918. for (offset = 0x0088; offset < 0x0098; offset++) {
  919. b43_phy_write(dev, offset, val);
  920. val -= 0x0202;
  921. }
  922. val = 0x3E3F;
  923. for (offset = 0x0098; offset < 0x00A8; offset++) {
  924. b43_phy_write(dev, offset, val);
  925. val -= 0x0202;
  926. }
  927. val = 0x2120;
  928. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  929. b43_phy_write(dev, offset, (val & 0x3F3F));
  930. val += 0x0202;
  931. }
  932. if (phy->type == B43_PHYTYPE_G) {
  933. b43_radio_write16(dev, 0x007A,
  934. b43_radio_read16(dev, 0x007A) | 0x0020);
  935. b43_radio_write16(dev, 0x0051,
  936. b43_radio_read16(dev, 0x0051) | 0x0004);
  937. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  938. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  939. b43_phy_write(dev, 0x5B, 0);
  940. b43_phy_write(dev, 0x5C, 0);
  941. }
  942. old_channel = phy->channel;
  943. if (old_channel >= 8)
  944. b43_radio_selectchannel(dev, 1, 0);
  945. else
  946. b43_radio_selectchannel(dev, 13, 0);
  947. b43_radio_write16(dev, 0x0050, 0x0020);
  948. b43_radio_write16(dev, 0x0050, 0x0023);
  949. udelay(40);
  950. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  951. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  952. | 0x0002));
  953. b43_radio_write16(dev, 0x50, 0x20);
  954. }
  955. if (phy->radio_rev <= 2) {
  956. b43_radio_write16(dev, 0x7C, 0x20);
  957. b43_radio_write16(dev, 0x5A, 0x70);
  958. b43_radio_write16(dev, 0x5B, 0x7B);
  959. b43_radio_write16(dev, 0x5C, 0xB0);
  960. }
  961. b43_radio_write16(dev, 0x007A,
  962. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  963. b43_radio_selectchannel(dev, old_channel, 0);
  964. b43_phy_write(dev, 0x0014, 0x0200);
  965. if (phy->radio_rev >= 6)
  966. b43_phy_write(dev, 0x2A, 0x88C2);
  967. else
  968. b43_phy_write(dev, 0x2A, 0x8AC0);
  969. b43_phy_write(dev, 0x0038, 0x0668);
  970. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  971. if (phy->radio_rev <= 5) {
  972. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  973. & 0xFF80) | 0x0003);
  974. }
  975. if (phy->radio_rev <= 2)
  976. b43_radio_write16(dev, 0x005D, 0x000D);
  977. if (phy->analog == 4) {
  978. b43_write16(dev, 0x3E4, 9);
  979. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  980. & 0x0FFF);
  981. } else {
  982. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  983. | 0x0004);
  984. }
  985. if (phy->type == B43_PHYTYPE_B)
  986. B43_WARN_ON(1);
  987. else if (phy->type == B43_PHYTYPE_G)
  988. b43_write16(dev, 0x03E6, 0x0);
  989. }
  990. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  991. {
  992. struct b43_phy *phy = &dev->phy;
  993. u16 backup_phy[16] = { 0 };
  994. u16 backup_radio[3];
  995. u16 backup_bband;
  996. u16 i, j, loop_i_max;
  997. u16 trsw_rx;
  998. u16 loop1_outer_done, loop1_inner_done;
  999. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1000. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1001. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1002. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1003. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1004. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1005. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1006. }
  1007. backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1008. backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1009. backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1010. backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
  1011. backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
  1012. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1013. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1014. backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
  1015. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1016. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1017. backup_bband = phy->bbatt.att;
  1018. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1019. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1020. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1021. b43_phy_write(dev, B43_PHY_CRS0,
  1022. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1023. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1024. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1025. b43_phy_write(dev, B43_PHY_RFOVER,
  1026. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1027. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1028. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1029. b43_phy_write(dev, B43_PHY_RFOVER,
  1030. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1031. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1032. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1033. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1034. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1035. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1036. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1037. b43_phy_read(dev,
  1038. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1039. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1040. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1041. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1042. b43_phy_read(dev,
  1043. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1044. }
  1045. b43_phy_write(dev, B43_PHY_RFOVER,
  1046. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1047. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1048. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1049. b43_phy_write(dev, B43_PHY_RFOVER,
  1050. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1051. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1052. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1053. & 0xFFCF) | 0x10);
  1054. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
  1055. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1056. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1057. b43_phy_write(dev, B43_PHY_CCK(0x0A),
  1058. b43_phy_read(dev, B43_PHY_CCK(0x0A)) | 0x2000);
  1059. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1060. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1061. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1062. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1063. b43_phy_read(dev,
  1064. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1065. }
  1066. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1067. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1068. & 0xFF9F) | 0x40);
  1069. if (phy->radio_rev == 8) {
  1070. b43_radio_write16(dev, 0x43, 0x000F);
  1071. } else {
  1072. b43_radio_write16(dev, 0x52, 0);
  1073. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1074. & 0xFFF0) | 0x9);
  1075. }
  1076. b43_phy_set_baseband_attenuation(dev, 11);
  1077. if (phy->rev >= 3)
  1078. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1079. else
  1080. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1081. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1082. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1083. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1084. & 0xFFC0) | 0x01);
  1085. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1086. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1087. & 0xC0FF) | 0x800);
  1088. b43_phy_write(dev, B43_PHY_RFOVER,
  1089. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1090. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1091. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1092. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1093. if (phy->rev >= 7) {
  1094. b43_phy_write(dev, B43_PHY_RFOVER,
  1095. b43_phy_read(dev, B43_PHY_RFOVER)
  1096. | 0x0800);
  1097. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1098. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1099. | 0x8000);
  1100. }
  1101. }
  1102. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1103. & 0x00F7);
  1104. j = 0;
  1105. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1106. for (i = 0; i < loop_i_max; i++) {
  1107. for (j = 0; j < 16; j++) {
  1108. b43_radio_write16(dev, 0x43, i);
  1109. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1110. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1111. & 0xF0FF) | (j << 8));
  1112. b43_phy_write(dev, B43_PHY_PGACTL,
  1113. (b43_phy_read(dev, B43_PHY_PGACTL)
  1114. & 0x0FFF) | 0xA000);
  1115. b43_phy_write(dev, B43_PHY_PGACTL,
  1116. b43_phy_read(dev, B43_PHY_PGACTL)
  1117. | 0xF000);
  1118. udelay(20);
  1119. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1120. goto exit_loop1;
  1121. }
  1122. }
  1123. exit_loop1:
  1124. loop1_outer_done = i;
  1125. loop1_inner_done = j;
  1126. if (j >= 8) {
  1127. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1128. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1129. | 0x30);
  1130. trsw_rx = 0x1B;
  1131. for (j = j - 8; j < 16; j++) {
  1132. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1133. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1134. & 0xF0FF) | (j << 8));
  1135. b43_phy_write(dev, B43_PHY_PGACTL,
  1136. (b43_phy_read(dev, B43_PHY_PGACTL)
  1137. & 0x0FFF) | 0xA000);
  1138. b43_phy_write(dev, B43_PHY_PGACTL,
  1139. b43_phy_read(dev, B43_PHY_PGACTL)
  1140. | 0xF000);
  1141. udelay(20);
  1142. trsw_rx -= 3;
  1143. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1144. goto exit_loop2;
  1145. }
  1146. } else
  1147. trsw_rx = 0x18;
  1148. exit_loop2:
  1149. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1150. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1151. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1152. }
  1153. b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
  1154. b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
  1155. b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
  1156. b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
  1157. b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
  1158. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1159. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1160. b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
  1161. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1162. b43_phy_set_baseband_attenuation(dev, backup_bband);
  1163. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1164. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1165. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1166. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1167. udelay(10);
  1168. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1169. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1170. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1171. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1172. phy->max_lb_gain =
  1173. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1174. phy->trsw_rx_gain = trsw_rx * 2;
  1175. }
  1176. static void b43_phy_initg(struct b43_wldev *dev)
  1177. {
  1178. struct b43_phy *phy = &dev->phy;
  1179. u16 tmp;
  1180. if (phy->rev == 1)
  1181. b43_phy_initb5(dev);
  1182. else
  1183. b43_phy_initb6(dev);
  1184. if (phy->rev >= 2 || phy->gmode)
  1185. b43_phy_inita(dev);
  1186. if (phy->rev >= 2) {
  1187. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1188. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1189. }
  1190. if (phy->rev == 2) {
  1191. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1192. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1193. }
  1194. if (phy->rev > 5) {
  1195. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1196. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1197. }
  1198. if (phy->gmode || phy->rev >= 2) {
  1199. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1200. tmp &= B43_PHYVER_VERSION;
  1201. if (tmp == 3 || tmp == 5) {
  1202. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1203. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1204. }
  1205. if (tmp == 5) {
  1206. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  1207. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  1208. & 0x00FF) | 0x1F00);
  1209. }
  1210. }
  1211. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1212. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1213. if (phy->radio_rev == 8) {
  1214. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  1215. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  1216. | 0x80);
  1217. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  1218. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  1219. | 0x4);
  1220. }
  1221. if (has_loopback_gain(phy))
  1222. b43_calc_loopback_gain(dev);
  1223. if (phy->radio_rev != 8) {
  1224. if (phy->initval == 0xFFFF)
  1225. phy->initval = b43_radio_init2050(dev);
  1226. else
  1227. b43_radio_write16(dev, 0x0078, phy->initval);
  1228. }
  1229. b43_lo_g_init(dev);
  1230. if (has_tx_magnification(phy)) {
  1231. b43_radio_write16(dev, 0x52,
  1232. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1233. | phy->lo_control->tx_bias | phy->
  1234. lo_control->tx_magn);
  1235. } else {
  1236. b43_radio_write16(dev, 0x52,
  1237. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1238. | phy->lo_control->tx_bias);
  1239. }
  1240. if (phy->rev >= 6) {
  1241. b43_phy_write(dev, B43_PHY_CCK(0x36),
  1242. (b43_phy_read(dev, B43_PHY_CCK(0x36))
  1243. & 0x0FFF) | (phy->lo_control->
  1244. tx_bias << 12));
  1245. }
  1246. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  1247. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
  1248. else
  1249. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
  1250. if (phy->rev < 2)
  1251. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
  1252. else
  1253. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
  1254. if (phy->gmode || phy->rev >= 2) {
  1255. b43_lo_g_adjust(dev);
  1256. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1257. }
  1258. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  1259. /* The specs state to update the NRSSI LT with
  1260. * the value 0x7FFFFFFF here. I think that is some weird
  1261. * compiler optimization in the original driver.
  1262. * Essentially, what we do here is resetting all NRSSI LT
  1263. * entries to -32 (see the clamp_val() in nrssi_hw_update())
  1264. */
  1265. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1266. b43_calc_nrssi_threshold(dev);
  1267. } else if (phy->gmode || phy->rev >= 2) {
  1268. if (phy->nrssi[0] == -1000) {
  1269. B43_WARN_ON(phy->nrssi[1] != -1000);
  1270. b43_calc_nrssi_slope(dev);
  1271. } else
  1272. b43_calc_nrssi_threshold(dev);
  1273. }
  1274. if (phy->radio_rev == 8)
  1275. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1276. b43_phy_init_pctl(dev);
  1277. /* FIXME: The spec says in the following if, the 0 should be replaced
  1278. 'if OFDM may not be used in the current locale'
  1279. but OFDM is legal everywhere */
  1280. if ((dev->dev->bus->chip_id == 0x4306
  1281. && dev->dev->bus->chip_package == 2) || 0) {
  1282. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1283. & 0xBFFF);
  1284. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  1285. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  1286. & 0x7FFF);
  1287. }
  1288. }
  1289. /* Set the baseband attenuation value on chip. */
  1290. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  1291. u16 baseband_attenuation)
  1292. {
  1293. struct b43_phy *phy = &dev->phy;
  1294. if (phy->analog == 0) {
  1295. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  1296. & 0xFFF0) |
  1297. baseband_attenuation);
  1298. } else if (phy->analog > 1) {
  1299. b43_phy_write(dev, B43_PHY_DACCTL,
  1300. (b43_phy_read(dev, B43_PHY_DACCTL)
  1301. & 0xFFC3) | (baseband_attenuation << 2));
  1302. } else {
  1303. b43_phy_write(dev, B43_PHY_DACCTL,
  1304. (b43_phy_read(dev, B43_PHY_DACCTL)
  1305. & 0xFF87) | (baseband_attenuation << 3));
  1306. }
  1307. }
  1308. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  1309. * This function converts a TSSI value to dBm in Q5.2
  1310. */
  1311. static s8 b43_phy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  1312. {
  1313. struct b43_phy *phy = &dev->phy;
  1314. s8 dbm = 0;
  1315. s32 tmp;
  1316. tmp = (phy->tgt_idle_tssi - phy->cur_idle_tssi + tssi);
  1317. switch (phy->type) {
  1318. case B43_PHYTYPE_A:
  1319. tmp += 0x80;
  1320. tmp = clamp_val(tmp, 0x00, 0xFF);
  1321. dbm = phy->tssi2dbm[tmp];
  1322. //TODO: There's a FIXME on the specs
  1323. break;
  1324. case B43_PHYTYPE_B:
  1325. case B43_PHYTYPE_G:
  1326. tmp = clamp_val(tmp, 0x00, 0x3F);
  1327. dbm = phy->tssi2dbm[tmp];
  1328. break;
  1329. default:
  1330. B43_WARN_ON(1);
  1331. }
  1332. return dbm;
  1333. }
  1334. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  1335. int *_bbatt, int *_rfatt)
  1336. {
  1337. int rfatt = *_rfatt;
  1338. int bbatt = *_bbatt;
  1339. struct b43_txpower_lo_control *lo = dev->phy.lo_control;
  1340. /* Get baseband and radio attenuation values into their permitted ranges.
  1341. * Radio attenuation affects power level 4 times as much as baseband. */
  1342. /* Range constants */
  1343. const int rf_min = lo->rfatt_list.min_val;
  1344. const int rf_max = lo->rfatt_list.max_val;
  1345. const int bb_min = lo->bbatt_list.min_val;
  1346. const int bb_max = lo->bbatt_list.max_val;
  1347. while (1) {
  1348. if (rfatt > rf_max && bbatt > bb_max - 4)
  1349. break; /* Can not get it into ranges */
  1350. if (rfatt < rf_min && bbatt < bb_min + 4)
  1351. break; /* Can not get it into ranges */
  1352. if (bbatt > bb_max && rfatt > rf_max - 1)
  1353. break; /* Can not get it into ranges */
  1354. if (bbatt < bb_min && rfatt < rf_min + 1)
  1355. break; /* Can not get it into ranges */
  1356. if (bbatt > bb_max) {
  1357. bbatt -= 4;
  1358. rfatt += 1;
  1359. continue;
  1360. }
  1361. if (bbatt < bb_min) {
  1362. bbatt += 4;
  1363. rfatt -= 1;
  1364. continue;
  1365. }
  1366. if (rfatt > rf_max) {
  1367. rfatt -= 1;
  1368. bbatt += 4;
  1369. continue;
  1370. }
  1371. if (rfatt < rf_min) {
  1372. rfatt += 1;
  1373. bbatt -= 4;
  1374. continue;
  1375. }
  1376. break;
  1377. }
  1378. *_rfatt = clamp_val(rfatt, rf_min, rf_max);
  1379. *_bbatt = clamp_val(bbatt, bb_min, bb_max);
  1380. }
  1381. /* http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower */
  1382. void b43_phy_xmitpower(struct b43_wldev *dev)
  1383. {
  1384. struct ssb_bus *bus = dev->dev->bus;
  1385. struct b43_phy *phy = &dev->phy;
  1386. if (phy->cur_idle_tssi == 0)
  1387. return;
  1388. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1389. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1390. return;
  1391. #ifdef CONFIG_B43_DEBUG
  1392. if (phy->manual_txpower_control)
  1393. return;
  1394. #endif
  1395. switch (phy->type) {
  1396. case B43_PHYTYPE_A:{
  1397. //TODO: Nothing for A PHYs yet :-/
  1398. break;
  1399. }
  1400. case B43_PHYTYPE_B:
  1401. case B43_PHYTYPE_G:{
  1402. u16 tmp;
  1403. s8 v0, v1, v2, v3;
  1404. s8 average;
  1405. int max_pwr;
  1406. int desired_pwr, estimated_pwr, pwr_adjust;
  1407. int rfatt_delta, bbatt_delta;
  1408. int rfatt, bbatt;
  1409. u8 tx_control;
  1410. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x0058);
  1411. v0 = (s8) (tmp & 0x00FF);
  1412. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1413. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x005A);
  1414. v2 = (s8) (tmp & 0x00FF);
  1415. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1416. tmp = 0;
  1417. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1418. || v3 == 0x7F) {
  1419. tmp =
  1420. b43_shm_read16(dev, B43_SHM_SHARED, 0x0070);
  1421. v0 = (s8) (tmp & 0x00FF);
  1422. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1423. tmp =
  1424. b43_shm_read16(dev, B43_SHM_SHARED, 0x0072);
  1425. v2 = (s8) (tmp & 0x00FF);
  1426. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1427. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1428. || v3 == 0x7F)
  1429. return;
  1430. v0 = (v0 + 0x20) & 0x3F;
  1431. v1 = (v1 + 0x20) & 0x3F;
  1432. v2 = (v2 + 0x20) & 0x3F;
  1433. v3 = (v3 + 0x20) & 0x3F;
  1434. tmp = 1;
  1435. }
  1436. b43_shm_clear_tssi(dev);
  1437. average = (v0 + v1 + v2 + v3 + 2) / 4;
  1438. if (tmp
  1439. && (b43_shm_read16(dev, B43_SHM_SHARED, 0x005E) &
  1440. 0x8))
  1441. average -= 13;
  1442. estimated_pwr =
  1443. b43_phy_estimate_power_out(dev, average);
  1444. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  1445. if ((dev->dev->bus->sprom.boardflags_lo
  1446. & B43_BFL_PACTRL) && (phy->type == B43_PHYTYPE_G))
  1447. max_pwr -= 0x3;
  1448. if (unlikely(max_pwr <= 0)) {
  1449. b43warn(dev->wl,
  1450. "Invalid max-TX-power value in SPROM.\n");
  1451. max_pwr = 60; /* fake it */
  1452. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  1453. }
  1454. /*TODO:
  1455. max_pwr = min(REG - dev->dev->bus->sprom.antennagain_bgphy - 0x6, max_pwr)
  1456. where REG is the max power as per the regulatory domain
  1457. */
  1458. /* Get desired power (in Q5.2) */
  1459. desired_pwr = INT_TO_Q52(phy->power_level);
  1460. /* And limit it. max_pwr already is Q5.2 */
  1461. desired_pwr = clamp_val(desired_pwr, 0, max_pwr);
  1462. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  1463. b43dbg(dev->wl,
  1464. "Current TX power output: " Q52_FMT
  1465. " dBm, " "Desired TX power output: "
  1466. Q52_FMT " dBm\n", Q52_ARG(estimated_pwr),
  1467. Q52_ARG(desired_pwr));
  1468. }
  1469. /* Calculate the adjustment delta. */
  1470. pwr_adjust = desired_pwr - estimated_pwr;
  1471. /* RF attenuation delta. */
  1472. rfatt_delta = ((pwr_adjust + 7) / 8);
  1473. /* Lower attenuation => Bigger power output. Negate it. */
  1474. rfatt_delta = -rfatt_delta;
  1475. /* Baseband attenuation delta. */
  1476. bbatt_delta = pwr_adjust / 2;
  1477. /* Lower attenuation => Bigger power output. Negate it. */
  1478. bbatt_delta = -bbatt_delta;
  1479. /* RF att affects power level 4 times as much as
  1480. * Baseband attennuation. Subtract it. */
  1481. bbatt_delta -= 4 * rfatt_delta;
  1482. /* So do we finally need to adjust something? */
  1483. if ((rfatt_delta == 0) && (bbatt_delta == 0))
  1484. return;
  1485. /* Calculate the new attenuation values. */
  1486. bbatt = phy->bbatt.att;
  1487. bbatt += bbatt_delta;
  1488. rfatt = phy->rfatt.att;
  1489. rfatt += rfatt_delta;
  1490. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1491. tx_control = phy->tx_control;
  1492. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  1493. if (rfatt <= 1) {
  1494. if (tx_control == 0) {
  1495. tx_control =
  1496. B43_TXCTL_PA2DB |
  1497. B43_TXCTL_TXMIX;
  1498. rfatt += 2;
  1499. bbatt += 2;
  1500. } else if (dev->dev->bus->sprom.
  1501. boardflags_lo &
  1502. B43_BFL_PACTRL) {
  1503. bbatt += 4 * (rfatt - 2);
  1504. rfatt = 2;
  1505. }
  1506. } else if (rfatt > 4 && tx_control) {
  1507. tx_control = 0;
  1508. if (bbatt < 3) {
  1509. rfatt -= 3;
  1510. bbatt += 2;
  1511. } else {
  1512. rfatt -= 2;
  1513. bbatt -= 2;
  1514. }
  1515. }
  1516. }
  1517. /* Save the control values */
  1518. phy->tx_control = tx_control;
  1519. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1520. phy->rfatt.att = rfatt;
  1521. phy->bbatt.att = bbatt;
  1522. /* Adjust the hardware */
  1523. b43_phy_lock(dev);
  1524. b43_radio_lock(dev);
  1525. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt,
  1526. phy->tx_control);
  1527. b43_radio_unlock(dev);
  1528. b43_phy_unlock(dev);
  1529. break;
  1530. }
  1531. case B43_PHYTYPE_N:
  1532. b43_nphy_xmitpower(dev);
  1533. break;
  1534. default:
  1535. B43_WARN_ON(1);
  1536. }
  1537. }
  1538. static inline s32 b43_tssi2dbm_ad(s32 num, s32 den)
  1539. {
  1540. if (num < 0)
  1541. return num / den;
  1542. else
  1543. return (num + den / 2) / den;
  1544. }
  1545. static inline
  1546. s8 b43_tssi2dbm_entry(s8 entry[], u8 index, s16 pab0, s16 pab1, s16 pab2)
  1547. {
  1548. s32 m1, m2, f = 256, q, delta;
  1549. s8 i = 0;
  1550. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  1551. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  1552. do {
  1553. if (i > 15)
  1554. return -EINVAL;
  1555. q = b43_tssi2dbm_ad(f * 4096 -
  1556. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  1557. delta = abs(q - f);
  1558. f = q;
  1559. i++;
  1560. } while (delta >= 2);
  1561. entry[index] = clamp_val(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  1562. return 0;
  1563. }
  1564. /* http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table */
  1565. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev)
  1566. {
  1567. struct b43_phy *phy = &dev->phy;
  1568. s16 pab0, pab1, pab2;
  1569. u8 idx;
  1570. s8 *dyn_tssi2dbm;
  1571. if (phy->type == B43_PHYTYPE_A) {
  1572. pab0 = (s16) (dev->dev->bus->sprom.pa1b0);
  1573. pab1 = (s16) (dev->dev->bus->sprom.pa1b1);
  1574. pab2 = (s16) (dev->dev->bus->sprom.pa1b2);
  1575. } else {
  1576. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  1577. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  1578. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  1579. }
  1580. if ((dev->dev->bus->chip_id == 0x4301) && (phy->radio_ver != 0x2050)) {
  1581. phy->tgt_idle_tssi = 0x34;
  1582. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1583. return 0;
  1584. }
  1585. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  1586. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  1587. /* The pabX values are set in SPROM. Use them. */
  1588. if (phy->type == B43_PHYTYPE_A) {
  1589. if ((s8) dev->dev->bus->sprom.itssi_a != 0 &&
  1590. (s8) dev->dev->bus->sprom.itssi_a != -1)
  1591. phy->tgt_idle_tssi =
  1592. (s8) (dev->dev->bus->sprom.itssi_a);
  1593. else
  1594. phy->tgt_idle_tssi = 62;
  1595. } else {
  1596. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  1597. (s8) dev->dev->bus->sprom.itssi_bg != -1)
  1598. phy->tgt_idle_tssi =
  1599. (s8) (dev->dev->bus->sprom.itssi_bg);
  1600. else
  1601. phy->tgt_idle_tssi = 62;
  1602. }
  1603. dyn_tssi2dbm = kmalloc(64, GFP_KERNEL);
  1604. if (dyn_tssi2dbm == NULL) {
  1605. b43err(dev->wl, "Could not allocate memory "
  1606. "for tssi2dbm table\n");
  1607. return -ENOMEM;
  1608. }
  1609. for (idx = 0; idx < 64; idx++)
  1610. if (b43_tssi2dbm_entry
  1611. (dyn_tssi2dbm, idx, pab0, pab1, pab2)) {
  1612. phy->tssi2dbm = NULL;
  1613. b43err(dev->wl, "Could not generate "
  1614. "tssi2dBm table\n");
  1615. kfree(dyn_tssi2dbm);
  1616. return -ENODEV;
  1617. }
  1618. phy->tssi2dbm = dyn_tssi2dbm;
  1619. phy->dyn_tssi_tbl = 1;
  1620. } else {
  1621. /* pabX values not set in SPROM. */
  1622. switch (phy->type) {
  1623. case B43_PHYTYPE_A:
  1624. /* APHY needs a generated table. */
  1625. phy->tssi2dbm = NULL;
  1626. b43err(dev->wl, "Could not generate tssi2dBm "
  1627. "table (wrong SPROM info)!\n");
  1628. return -ENODEV;
  1629. case B43_PHYTYPE_B:
  1630. phy->tgt_idle_tssi = 0x34;
  1631. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1632. break;
  1633. case B43_PHYTYPE_G:
  1634. phy->tgt_idle_tssi = 0x34;
  1635. phy->tssi2dbm = b43_tssi2dbm_g_table;
  1636. break;
  1637. }
  1638. }
  1639. return 0;
  1640. }
  1641. int b43_phy_init(struct b43_wldev *dev)
  1642. {
  1643. struct b43_phy *phy = &dev->phy;
  1644. bool unsupported = 0;
  1645. int err = 0;
  1646. switch (phy->type) {
  1647. case B43_PHYTYPE_A:
  1648. if (phy->rev == 2 || phy->rev == 3)
  1649. b43_phy_inita(dev);
  1650. else
  1651. unsupported = 1;
  1652. break;
  1653. case B43_PHYTYPE_G:
  1654. b43_phy_initg(dev);
  1655. break;
  1656. case B43_PHYTYPE_N:
  1657. err = b43_phy_initn(dev);
  1658. break;
  1659. default:
  1660. unsupported = 1;
  1661. }
  1662. if (unsupported)
  1663. b43err(dev->wl, "Unknown PHYTYPE found\n");
  1664. return err;
  1665. }
  1666. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna)
  1667. {
  1668. struct b43_phy *phy = &dev->phy;
  1669. u64 hf;
  1670. u16 tmp;
  1671. int autodiv = 0;
  1672. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  1673. autodiv = 1;
  1674. hf = b43_hf_read(dev);
  1675. hf &= ~B43_HF_ANTDIVHELP;
  1676. b43_hf_write(dev, hf);
  1677. switch (phy->type) {
  1678. case B43_PHYTYPE_A:
  1679. case B43_PHYTYPE_G:
  1680. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  1681. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1682. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1683. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1684. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  1685. if (autodiv) {
  1686. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1687. if (antenna == B43_ANTENNA_AUTO0)
  1688. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  1689. else
  1690. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  1691. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1692. }
  1693. if (phy->type == B43_PHYTYPE_G) {
  1694. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  1695. if (autodiv)
  1696. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  1697. else
  1698. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  1699. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  1700. if (phy->rev >= 2) {
  1701. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1702. tmp |= B43_PHY_OFDM61_10;
  1703. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1704. tmp =
  1705. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  1706. tmp = (tmp & 0xFF00) | 0x15;
  1707. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  1708. tmp);
  1709. if (phy->rev == 2) {
  1710. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1711. 8);
  1712. } else {
  1713. tmp =
  1714. b43_phy_read(dev,
  1715. B43_PHY_ADIVRELATED);
  1716. tmp = (tmp & 0xFF00) | 8;
  1717. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1718. tmp);
  1719. }
  1720. }
  1721. if (phy->rev >= 6)
  1722. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  1723. } else {
  1724. if (phy->rev < 3) {
  1725. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1726. tmp = (tmp & 0xFF00) | 0x24;
  1727. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1728. } else {
  1729. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1730. tmp |= 0x10;
  1731. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1732. if (phy->analog == 3) {
  1733. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1734. 0x1D);
  1735. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1736. 8);
  1737. } else {
  1738. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1739. 0x3A);
  1740. tmp =
  1741. b43_phy_read(dev,
  1742. B43_PHY_ADIVRELATED);
  1743. tmp = (tmp & 0xFF00) | 8;
  1744. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1745. tmp);
  1746. }
  1747. }
  1748. }
  1749. break;
  1750. case B43_PHYTYPE_B:
  1751. tmp = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1752. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1753. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1754. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1755. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, tmp);
  1756. break;
  1757. case B43_PHYTYPE_N:
  1758. b43_nphy_set_rxantenna(dev, antenna);
  1759. break;
  1760. default:
  1761. B43_WARN_ON(1);
  1762. }
  1763. hf |= B43_HF_ANTDIVHELP;
  1764. b43_hf_write(dev, hf);
  1765. }
  1766. /* Get the freq, as it has to be written to the device. */
  1767. static inline u16 channel2freq_bg(u8 channel)
  1768. {
  1769. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  1770. return b43_radio_channel_codes_bg[channel - 1];
  1771. }
  1772. /* Get the freq, as it has to be written to the device. */
  1773. static inline u16 channel2freq_a(u8 channel)
  1774. {
  1775. B43_WARN_ON(channel > 200);
  1776. return (5000 + 5 * channel);
  1777. }
  1778. void b43_radio_lock(struct b43_wldev *dev)
  1779. {
  1780. u32 macctl;
  1781. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1782. B43_WARN_ON(macctl & B43_MACCTL_RADIOLOCK);
  1783. macctl |= B43_MACCTL_RADIOLOCK;
  1784. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1785. /* Commit the write and wait for the device
  1786. * to exit any radio register access. */
  1787. b43_read32(dev, B43_MMIO_MACCTL);
  1788. udelay(10);
  1789. }
  1790. void b43_radio_unlock(struct b43_wldev *dev)
  1791. {
  1792. u32 macctl;
  1793. /* Commit any write */
  1794. b43_read16(dev, B43_MMIO_PHY_VER);
  1795. /* unlock */
  1796. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1797. B43_WARN_ON(!(macctl & B43_MACCTL_RADIOLOCK));
  1798. macctl &= ~B43_MACCTL_RADIOLOCK;
  1799. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1800. }
  1801. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset)
  1802. {
  1803. struct b43_phy *phy = &dev->phy;
  1804. /* Offset 1 is a 32-bit register. */
  1805. B43_WARN_ON(offset == 1);
  1806. switch (phy->type) {
  1807. case B43_PHYTYPE_A:
  1808. offset |= 0x40;
  1809. break;
  1810. case B43_PHYTYPE_B:
  1811. if (phy->radio_ver == 0x2053) {
  1812. if (offset < 0x70)
  1813. offset += 0x80;
  1814. else if (offset < 0x80)
  1815. offset += 0x70;
  1816. } else if (phy->radio_ver == 0x2050) {
  1817. offset |= 0x80;
  1818. } else
  1819. B43_WARN_ON(1);
  1820. break;
  1821. case B43_PHYTYPE_G:
  1822. offset |= 0x80;
  1823. break;
  1824. case B43_PHYTYPE_N:
  1825. offset |= 0x100;
  1826. break;
  1827. case B43_PHYTYPE_LP:
  1828. /* No adjustment required. */
  1829. break;
  1830. default:
  1831. B43_WARN_ON(1);
  1832. }
  1833. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1834. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  1835. }
  1836. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val)
  1837. {
  1838. /* Offset 1 is a 32-bit register. */
  1839. B43_WARN_ON(offset == 1);
  1840. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1841. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, val);
  1842. }
  1843. void b43_radio_mask(struct b43_wldev *dev, u16 offset, u16 mask)
  1844. {
  1845. b43_radio_write16(dev, offset,
  1846. b43_radio_read16(dev, offset) & mask);
  1847. }
  1848. void b43_radio_set(struct b43_wldev *dev, u16 offset, u16 set)
  1849. {
  1850. b43_radio_write16(dev, offset,
  1851. b43_radio_read16(dev, offset) | set);
  1852. }
  1853. void b43_radio_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set)
  1854. {
  1855. b43_radio_write16(dev, offset,
  1856. (b43_radio_read16(dev, offset) & mask) | set);
  1857. }
  1858. static void b43_set_all_gains(struct b43_wldev *dev,
  1859. s16 first, s16 second, s16 third)
  1860. {
  1861. struct b43_phy *phy = &dev->phy;
  1862. u16 i;
  1863. u16 start = 0x08, end = 0x18;
  1864. u16 tmp;
  1865. u16 table;
  1866. if (phy->rev <= 1) {
  1867. start = 0x10;
  1868. end = 0x20;
  1869. }
  1870. table = B43_OFDMTAB_GAINX;
  1871. if (phy->rev <= 1)
  1872. table = B43_OFDMTAB_GAINX_R1;
  1873. for (i = 0; i < 4; i++)
  1874. b43_ofdmtab_write16(dev, table, i, first);
  1875. for (i = start; i < end; i++)
  1876. b43_ofdmtab_write16(dev, table, i, second);
  1877. if (third != -1) {
  1878. tmp = ((u16) third << 14) | ((u16) third << 6);
  1879. b43_phy_write(dev, 0x04A0,
  1880. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  1881. b43_phy_write(dev, 0x04A1,
  1882. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  1883. b43_phy_write(dev, 0x04A2,
  1884. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  1885. }
  1886. b43_dummy_transmission(dev);
  1887. }
  1888. static void b43_set_original_gains(struct b43_wldev *dev)
  1889. {
  1890. struct b43_phy *phy = &dev->phy;
  1891. u16 i, tmp;
  1892. u16 table;
  1893. u16 start = 0x0008, end = 0x0018;
  1894. if (phy->rev <= 1) {
  1895. start = 0x0010;
  1896. end = 0x0020;
  1897. }
  1898. table = B43_OFDMTAB_GAINX;
  1899. if (phy->rev <= 1)
  1900. table = B43_OFDMTAB_GAINX_R1;
  1901. for (i = 0; i < 4; i++) {
  1902. tmp = (i & 0xFFFC);
  1903. tmp |= (i & 0x0001) << 1;
  1904. tmp |= (i & 0x0002) >> 1;
  1905. b43_ofdmtab_write16(dev, table, i, tmp);
  1906. }
  1907. for (i = start; i < end; i++)
  1908. b43_ofdmtab_write16(dev, table, i, i - start);
  1909. b43_phy_write(dev, 0x04A0,
  1910. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  1911. b43_phy_write(dev, 0x04A1,
  1912. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  1913. b43_phy_write(dev, 0x04A2,
  1914. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  1915. b43_dummy_transmission(dev);
  1916. }
  1917. /* Synthetic PU workaround */
  1918. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  1919. {
  1920. struct b43_phy *phy = &dev->phy;
  1921. might_sleep();
  1922. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  1923. /* We do not need the workaround. */
  1924. return;
  1925. }
  1926. if (channel <= 10) {
  1927. b43_write16(dev, B43_MMIO_CHANNEL,
  1928. channel2freq_bg(channel + 4));
  1929. } else {
  1930. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  1931. }
  1932. msleep(1);
  1933. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  1934. }
  1935. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel)
  1936. {
  1937. struct b43_phy *phy = &dev->phy;
  1938. u8 ret = 0;
  1939. u16 saved, rssi, temp;
  1940. int i, j = 0;
  1941. saved = b43_phy_read(dev, 0x0403);
  1942. b43_radio_selectchannel(dev, channel, 0);
  1943. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  1944. if (phy->aci_hw_rssi)
  1945. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  1946. else
  1947. rssi = saved & 0x3F;
  1948. /* clamp temp to signed 5bit */
  1949. if (rssi > 32)
  1950. rssi -= 64;
  1951. for (i = 0; i < 100; i++) {
  1952. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  1953. if (temp > 32)
  1954. temp -= 64;
  1955. if (temp < rssi)
  1956. j++;
  1957. if (j >= 20)
  1958. ret = 1;
  1959. }
  1960. b43_phy_write(dev, 0x0403, saved);
  1961. return ret;
  1962. }
  1963. u8 b43_radio_aci_scan(struct b43_wldev * dev)
  1964. {
  1965. struct b43_phy *phy = &dev->phy;
  1966. u8 ret[13];
  1967. unsigned int channel = phy->channel;
  1968. unsigned int i, j, start, end;
  1969. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  1970. return 0;
  1971. b43_phy_lock(dev);
  1972. b43_radio_lock(dev);
  1973. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  1974. b43_phy_write(dev, B43_PHY_G_CRS,
  1975. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  1976. b43_set_all_gains(dev, 3, 8, 1);
  1977. start = (channel - 5 > 0) ? channel - 5 : 1;
  1978. end = (channel + 5 < 14) ? channel + 5 : 13;
  1979. for (i = start; i <= end; i++) {
  1980. if (abs(channel - i) > 2)
  1981. ret[i - 1] = b43_radio_aci_detect(dev, i);
  1982. }
  1983. b43_radio_selectchannel(dev, channel, 0);
  1984. b43_phy_write(dev, 0x0802,
  1985. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  1986. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  1987. b43_phy_write(dev, B43_PHY_G_CRS,
  1988. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  1989. b43_set_original_gains(dev);
  1990. for (i = 0; i < 13; i++) {
  1991. if (!ret[i])
  1992. continue;
  1993. end = (i + 5 < 13) ? i + 5 : 13;
  1994. for (j = i; j < end; j++)
  1995. ret[j] = 1;
  1996. }
  1997. b43_radio_unlock(dev);
  1998. b43_phy_unlock(dev);
  1999. return ret[channel - 1];
  2000. }
  2001. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2002. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  2003. {
  2004. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2005. mmiowb();
  2006. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  2007. }
  2008. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2009. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  2010. {
  2011. u16 val;
  2012. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2013. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  2014. return (s16) val;
  2015. }
  2016. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2017. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  2018. {
  2019. u16 i;
  2020. s16 tmp;
  2021. for (i = 0; i < 64; i++) {
  2022. tmp = b43_nrssi_hw_read(dev, i);
  2023. tmp -= val;
  2024. tmp = clamp_val(tmp, -32, 31);
  2025. b43_nrssi_hw_write(dev, i, tmp);
  2026. }
  2027. }
  2028. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2029. void b43_nrssi_mem_update(struct b43_wldev *dev)
  2030. {
  2031. struct b43_phy *phy = &dev->phy;
  2032. s16 i, delta;
  2033. s32 tmp;
  2034. delta = 0x1F - phy->nrssi[0];
  2035. for (i = 0; i < 64; i++) {
  2036. tmp = (i - delta) * phy->nrssislope;
  2037. tmp /= 0x10000;
  2038. tmp += 0x3A;
  2039. tmp = clamp_val(tmp, 0, 0x3F);
  2040. phy->nrssi_lt[i] = tmp;
  2041. }
  2042. }
  2043. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  2044. {
  2045. struct b43_phy *phy = &dev->phy;
  2046. u16 backup[20] = { 0 };
  2047. s16 v47F;
  2048. u16 i;
  2049. u16 saved = 0xFFFF;
  2050. backup[0] = b43_phy_read(dev, 0x0001);
  2051. backup[1] = b43_phy_read(dev, 0x0811);
  2052. backup[2] = b43_phy_read(dev, 0x0812);
  2053. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2054. backup[3] = b43_phy_read(dev, 0x0814);
  2055. backup[4] = b43_phy_read(dev, 0x0815);
  2056. }
  2057. backup[5] = b43_phy_read(dev, 0x005A);
  2058. backup[6] = b43_phy_read(dev, 0x0059);
  2059. backup[7] = b43_phy_read(dev, 0x0058);
  2060. backup[8] = b43_phy_read(dev, 0x000A);
  2061. backup[9] = b43_phy_read(dev, 0x0003);
  2062. backup[10] = b43_radio_read16(dev, 0x007A);
  2063. backup[11] = b43_radio_read16(dev, 0x0043);
  2064. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  2065. b43_phy_write(dev, 0x0001,
  2066. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  2067. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2068. b43_phy_write(dev, 0x0812,
  2069. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  2070. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  2071. if (phy->rev >= 6) {
  2072. backup[12] = b43_phy_read(dev, 0x002E);
  2073. backup[13] = b43_phy_read(dev, 0x002F);
  2074. backup[14] = b43_phy_read(dev, 0x080F);
  2075. backup[15] = b43_phy_read(dev, 0x0810);
  2076. backup[16] = b43_phy_read(dev, 0x0801);
  2077. backup[17] = b43_phy_read(dev, 0x0060);
  2078. backup[18] = b43_phy_read(dev, 0x0014);
  2079. backup[19] = b43_phy_read(dev, 0x0478);
  2080. b43_phy_write(dev, 0x002E, 0);
  2081. b43_phy_write(dev, 0x002F, 0);
  2082. b43_phy_write(dev, 0x080F, 0);
  2083. b43_phy_write(dev, 0x0810, 0);
  2084. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  2085. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  2086. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  2087. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  2088. }
  2089. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  2090. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  2091. udelay(30);
  2092. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2093. if (v47F >= 0x20)
  2094. v47F -= 0x40;
  2095. if (v47F == 31) {
  2096. for (i = 7; i >= 4; i--) {
  2097. b43_radio_write16(dev, 0x007B, i);
  2098. udelay(20);
  2099. v47F =
  2100. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2101. if (v47F >= 0x20)
  2102. v47F -= 0x40;
  2103. if (v47F < 31 && saved == 0xFFFF)
  2104. saved = i;
  2105. }
  2106. if (saved == 0xFFFF)
  2107. saved = 4;
  2108. } else {
  2109. b43_radio_write16(dev, 0x007A,
  2110. b43_radio_read16(dev, 0x007A) & 0x007F);
  2111. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2112. b43_phy_write(dev, 0x0814,
  2113. b43_phy_read(dev, 0x0814) | 0x0001);
  2114. b43_phy_write(dev, 0x0815,
  2115. b43_phy_read(dev, 0x0815) & 0xFFFE);
  2116. }
  2117. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2118. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  2119. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  2120. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  2121. b43_phy_write(dev, 0x005A, 0x0480);
  2122. b43_phy_write(dev, 0x0059, 0x0810);
  2123. b43_phy_write(dev, 0x0058, 0x000D);
  2124. if (phy->rev == 0) {
  2125. b43_phy_write(dev, 0x0003, 0x0122);
  2126. } else {
  2127. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  2128. | 0x2000);
  2129. }
  2130. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2131. b43_phy_write(dev, 0x0814,
  2132. b43_phy_read(dev, 0x0814) | 0x0004);
  2133. b43_phy_write(dev, 0x0815,
  2134. b43_phy_read(dev, 0x0815) & 0xFFFB);
  2135. }
  2136. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  2137. | 0x0040);
  2138. b43_radio_write16(dev, 0x007A,
  2139. b43_radio_read16(dev, 0x007A) | 0x000F);
  2140. b43_set_all_gains(dev, 3, 0, 1);
  2141. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  2142. & 0x00F0) | 0x000F);
  2143. udelay(30);
  2144. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2145. if (v47F >= 0x20)
  2146. v47F -= 0x40;
  2147. if (v47F == -32) {
  2148. for (i = 0; i < 4; i++) {
  2149. b43_radio_write16(dev, 0x007B, i);
  2150. udelay(20);
  2151. v47F =
  2152. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  2153. 0x003F);
  2154. if (v47F >= 0x20)
  2155. v47F -= 0x40;
  2156. if (v47F > -31 && saved == 0xFFFF)
  2157. saved = i;
  2158. }
  2159. if (saved == 0xFFFF)
  2160. saved = 3;
  2161. } else
  2162. saved = 0;
  2163. }
  2164. b43_radio_write16(dev, 0x007B, saved);
  2165. if (phy->rev >= 6) {
  2166. b43_phy_write(dev, 0x002E, backup[12]);
  2167. b43_phy_write(dev, 0x002F, backup[13]);
  2168. b43_phy_write(dev, 0x080F, backup[14]);
  2169. b43_phy_write(dev, 0x0810, backup[15]);
  2170. }
  2171. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2172. b43_phy_write(dev, 0x0814, backup[3]);
  2173. b43_phy_write(dev, 0x0815, backup[4]);
  2174. }
  2175. b43_phy_write(dev, 0x005A, backup[5]);
  2176. b43_phy_write(dev, 0x0059, backup[6]);
  2177. b43_phy_write(dev, 0x0058, backup[7]);
  2178. b43_phy_write(dev, 0x000A, backup[8]);
  2179. b43_phy_write(dev, 0x0003, backup[9]);
  2180. b43_radio_write16(dev, 0x0043, backup[11]);
  2181. b43_radio_write16(dev, 0x007A, backup[10]);
  2182. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  2183. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  2184. b43_set_original_gains(dev);
  2185. if (phy->rev >= 6) {
  2186. b43_phy_write(dev, 0x0801, backup[16]);
  2187. b43_phy_write(dev, 0x0060, backup[17]);
  2188. b43_phy_write(dev, 0x0014, backup[18]);
  2189. b43_phy_write(dev, 0x0478, backup[19]);
  2190. }
  2191. b43_phy_write(dev, 0x0001, backup[0]);
  2192. b43_phy_write(dev, 0x0812, backup[2]);
  2193. b43_phy_write(dev, 0x0811, backup[1]);
  2194. }
  2195. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  2196. {
  2197. struct b43_phy *phy = &dev->phy;
  2198. u16 backup[18] = { 0 };
  2199. u16 tmp;
  2200. s16 nrssi0, nrssi1;
  2201. switch (phy->type) {
  2202. case B43_PHYTYPE_B:
  2203. backup[0] = b43_radio_read16(dev, 0x007A);
  2204. backup[1] = b43_radio_read16(dev, 0x0052);
  2205. backup[2] = b43_radio_read16(dev, 0x0043);
  2206. backup[3] = b43_phy_read(dev, 0x0030);
  2207. backup[4] = b43_phy_read(dev, 0x0026);
  2208. backup[5] = b43_phy_read(dev, 0x0015);
  2209. backup[6] = b43_phy_read(dev, 0x002A);
  2210. backup[7] = b43_phy_read(dev, 0x0020);
  2211. backup[8] = b43_phy_read(dev, 0x005A);
  2212. backup[9] = b43_phy_read(dev, 0x0059);
  2213. backup[10] = b43_phy_read(dev, 0x0058);
  2214. backup[11] = b43_read16(dev, 0x03E2);
  2215. backup[12] = b43_read16(dev, 0x03E6);
  2216. backup[13] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2217. tmp = b43_radio_read16(dev, 0x007A);
  2218. tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
  2219. b43_radio_write16(dev, 0x007A, tmp);
  2220. b43_phy_write(dev, 0x0030, 0x00FF);
  2221. b43_write16(dev, 0x03EC, 0x7F7F);
  2222. b43_phy_write(dev, 0x0026, 0x0000);
  2223. b43_phy_write(dev, 0x0015, b43_phy_read(dev, 0x0015) | 0x0020);
  2224. b43_phy_write(dev, 0x002A, 0x08A3);
  2225. b43_radio_write16(dev, 0x007A,
  2226. b43_radio_read16(dev, 0x007A) | 0x0080);
  2227. nrssi0 = (s16) b43_phy_read(dev, 0x0027);
  2228. b43_radio_write16(dev, 0x007A,
  2229. b43_radio_read16(dev, 0x007A) & 0x007F);
  2230. if (phy->rev >= 2) {
  2231. b43_write16(dev, 0x03E6, 0x0040);
  2232. } else if (phy->rev == 0) {
  2233. b43_write16(dev, 0x03E6, 0x0122);
  2234. } else {
  2235. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2236. b43_read16(dev,
  2237. B43_MMIO_CHANNEL_EXT) & 0x2000);
  2238. }
  2239. b43_phy_write(dev, 0x0020, 0x3F3F);
  2240. b43_phy_write(dev, 0x0015, 0xF330);
  2241. b43_radio_write16(dev, 0x005A, 0x0060);
  2242. b43_radio_write16(dev, 0x0043,
  2243. b43_radio_read16(dev, 0x0043) & 0x00F0);
  2244. b43_phy_write(dev, 0x005A, 0x0480);
  2245. b43_phy_write(dev, 0x0059, 0x0810);
  2246. b43_phy_write(dev, 0x0058, 0x000D);
  2247. udelay(20);
  2248. nrssi1 = (s16) b43_phy_read(dev, 0x0027);
  2249. b43_phy_write(dev, 0x0030, backup[3]);
  2250. b43_radio_write16(dev, 0x007A, backup[0]);
  2251. b43_write16(dev, 0x03E2, backup[11]);
  2252. b43_phy_write(dev, 0x0026, backup[4]);
  2253. b43_phy_write(dev, 0x0015, backup[5]);
  2254. b43_phy_write(dev, 0x002A, backup[6]);
  2255. b43_synth_pu_workaround(dev, phy->channel);
  2256. if (phy->rev != 0)
  2257. b43_write16(dev, 0x03F4, backup[13]);
  2258. b43_phy_write(dev, 0x0020, backup[7]);
  2259. b43_phy_write(dev, 0x005A, backup[8]);
  2260. b43_phy_write(dev, 0x0059, backup[9]);
  2261. b43_phy_write(dev, 0x0058, backup[10]);
  2262. b43_radio_write16(dev, 0x0052, backup[1]);
  2263. b43_radio_write16(dev, 0x0043, backup[2]);
  2264. if (nrssi0 == nrssi1)
  2265. phy->nrssislope = 0x00010000;
  2266. else
  2267. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2268. if (nrssi0 <= -4) {
  2269. phy->nrssi[0] = nrssi0;
  2270. phy->nrssi[1] = nrssi1;
  2271. }
  2272. break;
  2273. case B43_PHYTYPE_G:
  2274. if (phy->radio_rev >= 9)
  2275. return;
  2276. if (phy->radio_rev == 8)
  2277. b43_calc_nrssi_offset(dev);
  2278. b43_phy_write(dev, B43_PHY_G_CRS,
  2279. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2280. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2281. backup[7] = b43_read16(dev, 0x03E2);
  2282. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  2283. backup[0] = b43_radio_read16(dev, 0x007A);
  2284. backup[1] = b43_radio_read16(dev, 0x0052);
  2285. backup[2] = b43_radio_read16(dev, 0x0043);
  2286. backup[3] = b43_phy_read(dev, 0x0015);
  2287. backup[4] = b43_phy_read(dev, 0x005A);
  2288. backup[5] = b43_phy_read(dev, 0x0059);
  2289. backup[6] = b43_phy_read(dev, 0x0058);
  2290. backup[8] = b43_read16(dev, 0x03E6);
  2291. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2292. if (phy->rev >= 3) {
  2293. backup[10] = b43_phy_read(dev, 0x002E);
  2294. backup[11] = b43_phy_read(dev, 0x002F);
  2295. backup[12] = b43_phy_read(dev, 0x080F);
  2296. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  2297. backup[14] = b43_phy_read(dev, 0x0801);
  2298. backup[15] = b43_phy_read(dev, 0x0060);
  2299. backup[16] = b43_phy_read(dev, 0x0014);
  2300. backup[17] = b43_phy_read(dev, 0x0478);
  2301. b43_phy_write(dev, 0x002E, 0);
  2302. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  2303. switch (phy->rev) {
  2304. case 4:
  2305. case 6:
  2306. case 7:
  2307. b43_phy_write(dev, 0x0478,
  2308. b43_phy_read(dev, 0x0478)
  2309. | 0x0100);
  2310. b43_phy_write(dev, 0x0801,
  2311. b43_phy_read(dev, 0x0801)
  2312. | 0x0040);
  2313. break;
  2314. case 3:
  2315. case 5:
  2316. b43_phy_write(dev, 0x0801,
  2317. b43_phy_read(dev, 0x0801)
  2318. & 0xFFBF);
  2319. break;
  2320. }
  2321. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  2322. | 0x0040);
  2323. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  2324. | 0x0200);
  2325. }
  2326. b43_radio_write16(dev, 0x007A,
  2327. b43_radio_read16(dev, 0x007A) | 0x0070);
  2328. b43_set_all_gains(dev, 0, 8, 0);
  2329. b43_radio_write16(dev, 0x007A,
  2330. b43_radio_read16(dev, 0x007A) & 0x00F7);
  2331. if (phy->rev >= 2) {
  2332. b43_phy_write(dev, 0x0811,
  2333. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2334. 0x0030);
  2335. b43_phy_write(dev, 0x0812,
  2336. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2337. 0x0010);
  2338. }
  2339. b43_radio_write16(dev, 0x007A,
  2340. b43_radio_read16(dev, 0x007A) | 0x0080);
  2341. udelay(20);
  2342. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2343. if (nrssi0 >= 0x0020)
  2344. nrssi0 -= 0x0040;
  2345. b43_radio_write16(dev, 0x007A,
  2346. b43_radio_read16(dev, 0x007A) & 0x007F);
  2347. if (phy->rev >= 2) {
  2348. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  2349. & 0xFF9F) | 0x0040);
  2350. }
  2351. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2352. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2353. | 0x2000);
  2354. b43_radio_write16(dev, 0x007A,
  2355. b43_radio_read16(dev, 0x007A) | 0x000F);
  2356. b43_phy_write(dev, 0x0015, 0xF330);
  2357. if (phy->rev >= 2) {
  2358. b43_phy_write(dev, 0x0812,
  2359. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2360. 0x0020);
  2361. b43_phy_write(dev, 0x0811,
  2362. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2363. 0x0020);
  2364. }
  2365. b43_set_all_gains(dev, 3, 0, 1);
  2366. if (phy->radio_rev == 8) {
  2367. b43_radio_write16(dev, 0x0043, 0x001F);
  2368. } else {
  2369. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  2370. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  2371. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  2372. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  2373. }
  2374. b43_phy_write(dev, 0x005A, 0x0480);
  2375. b43_phy_write(dev, 0x0059, 0x0810);
  2376. b43_phy_write(dev, 0x0058, 0x000D);
  2377. udelay(20);
  2378. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2379. if (nrssi1 >= 0x0020)
  2380. nrssi1 -= 0x0040;
  2381. if (nrssi0 == nrssi1)
  2382. phy->nrssislope = 0x00010000;
  2383. else
  2384. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2385. if (nrssi0 >= -4) {
  2386. phy->nrssi[0] = nrssi1;
  2387. phy->nrssi[1] = nrssi0;
  2388. }
  2389. if (phy->rev >= 3) {
  2390. b43_phy_write(dev, 0x002E, backup[10]);
  2391. b43_phy_write(dev, 0x002F, backup[11]);
  2392. b43_phy_write(dev, 0x080F, backup[12]);
  2393. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  2394. }
  2395. if (phy->rev >= 2) {
  2396. b43_phy_write(dev, 0x0812,
  2397. b43_phy_read(dev, 0x0812) & 0xFFCF);
  2398. b43_phy_write(dev, 0x0811,
  2399. b43_phy_read(dev, 0x0811) & 0xFFCF);
  2400. }
  2401. b43_radio_write16(dev, 0x007A, backup[0]);
  2402. b43_radio_write16(dev, 0x0052, backup[1]);
  2403. b43_radio_write16(dev, 0x0043, backup[2]);
  2404. b43_write16(dev, 0x03E2, backup[7]);
  2405. b43_write16(dev, 0x03E6, backup[8]);
  2406. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  2407. b43_phy_write(dev, 0x0015, backup[3]);
  2408. b43_phy_write(dev, 0x005A, backup[4]);
  2409. b43_phy_write(dev, 0x0059, backup[5]);
  2410. b43_phy_write(dev, 0x0058, backup[6]);
  2411. b43_synth_pu_workaround(dev, phy->channel);
  2412. b43_phy_write(dev, 0x0802,
  2413. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  2414. b43_set_original_gains(dev);
  2415. b43_phy_write(dev, B43_PHY_G_CRS,
  2416. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2417. if (phy->rev >= 3) {
  2418. b43_phy_write(dev, 0x0801, backup[14]);
  2419. b43_phy_write(dev, 0x0060, backup[15]);
  2420. b43_phy_write(dev, 0x0014, backup[16]);
  2421. b43_phy_write(dev, 0x0478, backup[17]);
  2422. }
  2423. b43_nrssi_mem_update(dev);
  2424. b43_calc_nrssi_threshold(dev);
  2425. break;
  2426. default:
  2427. B43_WARN_ON(1);
  2428. }
  2429. }
  2430. void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  2431. {
  2432. struct b43_phy *phy = &dev->phy;
  2433. s32 threshold;
  2434. s32 a, b;
  2435. s16 tmp16;
  2436. u16 tmp_u16;
  2437. switch (phy->type) {
  2438. case B43_PHYTYPE_B:{
  2439. if (phy->radio_ver != 0x2050)
  2440. return;
  2441. if (!
  2442. (dev->dev->bus->sprom.
  2443. boardflags_lo & B43_BFL_RSSI))
  2444. return;
  2445. if (phy->radio_rev >= 6) {
  2446. threshold =
  2447. (phy->nrssi[1] - phy->nrssi[0]) * 32;
  2448. threshold += 20 * (phy->nrssi[0] + 1);
  2449. threshold /= 40;
  2450. } else
  2451. threshold = phy->nrssi[1] - 5;
  2452. threshold = clamp_val(threshold, 0, 0x3E);
  2453. b43_phy_read(dev, 0x0020); /* dummy read */
  2454. b43_phy_write(dev, 0x0020,
  2455. (((u16) threshold) << 8) | 0x001C);
  2456. if (phy->radio_rev >= 6) {
  2457. b43_phy_write(dev, 0x0087, 0x0E0D);
  2458. b43_phy_write(dev, 0x0086, 0x0C0B);
  2459. b43_phy_write(dev, 0x0085, 0x0A09);
  2460. b43_phy_write(dev, 0x0084, 0x0808);
  2461. b43_phy_write(dev, 0x0083, 0x0808);
  2462. b43_phy_write(dev, 0x0082, 0x0604);
  2463. b43_phy_write(dev, 0x0081, 0x0302);
  2464. b43_phy_write(dev, 0x0080, 0x0100);
  2465. }
  2466. break;
  2467. }
  2468. case B43_PHYTYPE_G:
  2469. if (!phy->gmode ||
  2470. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  2471. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  2472. if (tmp16 >= 0x20)
  2473. tmp16 -= 0x40;
  2474. if (tmp16 < 3) {
  2475. b43_phy_write(dev, 0x048A,
  2476. (b43_phy_read(dev, 0x048A)
  2477. & 0xF000) | 0x09EB);
  2478. } else {
  2479. b43_phy_write(dev, 0x048A,
  2480. (b43_phy_read(dev, 0x048A)
  2481. & 0xF000) | 0x0AED);
  2482. }
  2483. } else {
  2484. if (phy->interfmode == B43_INTERFMODE_NONWLAN) {
  2485. a = 0xE;
  2486. b = 0xA;
  2487. } else if (!phy->aci_wlan_automatic && phy->aci_enable) {
  2488. a = 0x13;
  2489. b = 0x12;
  2490. } else {
  2491. a = 0xE;
  2492. b = 0x11;
  2493. }
  2494. a = a * (phy->nrssi[1] - phy->nrssi[0]);
  2495. a += (phy->nrssi[0] << 6);
  2496. if (a < 32)
  2497. a += 31;
  2498. else
  2499. a += 32;
  2500. a = a >> 6;
  2501. a = clamp_val(a, -31, 31);
  2502. b = b * (phy->nrssi[1] - phy->nrssi[0]);
  2503. b += (phy->nrssi[0] << 6);
  2504. if (b < 32)
  2505. b += 31;
  2506. else
  2507. b += 32;
  2508. b = b >> 6;
  2509. b = clamp_val(b, -31, 31);
  2510. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  2511. tmp_u16 |= ((u32) b & 0x0000003F);
  2512. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  2513. b43_phy_write(dev, 0x048A, tmp_u16);
  2514. }
  2515. break;
  2516. default:
  2517. B43_WARN_ON(1);
  2518. }
  2519. }
  2520. /* Stack implementation to save/restore values from the
  2521. * interference mitigation code.
  2522. * It is save to restore values in random order.
  2523. */
  2524. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  2525. u8 id, u16 offset, u16 value)
  2526. {
  2527. u32 *stackptr = &(_stackptr[*stackidx]);
  2528. B43_WARN_ON(offset & 0xF000);
  2529. B43_WARN_ON(id & 0xF0);
  2530. *stackptr = offset;
  2531. *stackptr |= ((u32) id) << 12;
  2532. *stackptr |= ((u32) value) << 16;
  2533. (*stackidx)++;
  2534. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  2535. }
  2536. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  2537. {
  2538. size_t i;
  2539. B43_WARN_ON(offset & 0xF000);
  2540. B43_WARN_ON(id & 0xF0);
  2541. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  2542. if ((*stackptr & 0x00000FFF) != offset)
  2543. continue;
  2544. if (((*stackptr & 0x0000F000) >> 12) != id)
  2545. continue;
  2546. return ((*stackptr & 0xFFFF0000) >> 16);
  2547. }
  2548. B43_WARN_ON(1);
  2549. return 0;
  2550. }
  2551. #define phy_stacksave(offset) \
  2552. do { \
  2553. _stack_save(stack, &stackidx, 0x1, (offset), \
  2554. b43_phy_read(dev, (offset))); \
  2555. } while (0)
  2556. #define phy_stackrestore(offset) \
  2557. do { \
  2558. b43_phy_write(dev, (offset), \
  2559. _stack_restore(stack, 0x1, \
  2560. (offset))); \
  2561. } while (0)
  2562. #define radio_stacksave(offset) \
  2563. do { \
  2564. _stack_save(stack, &stackidx, 0x2, (offset), \
  2565. b43_radio_read16(dev, (offset))); \
  2566. } while (0)
  2567. #define radio_stackrestore(offset) \
  2568. do { \
  2569. b43_radio_write16(dev, (offset), \
  2570. _stack_restore(stack, 0x2, \
  2571. (offset))); \
  2572. } while (0)
  2573. #define ofdmtab_stacksave(table, offset) \
  2574. do { \
  2575. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  2576. b43_ofdmtab_read16(dev, (table), (offset))); \
  2577. } while (0)
  2578. #define ofdmtab_stackrestore(table, offset) \
  2579. do { \
  2580. b43_ofdmtab_write16(dev, (table), (offset), \
  2581. _stack_restore(stack, 0x3, \
  2582. (offset)|(table))); \
  2583. } while (0)
  2584. static void
  2585. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  2586. {
  2587. struct b43_phy *phy = &dev->phy;
  2588. u16 tmp, flipped;
  2589. size_t stackidx = 0;
  2590. u32 *stack = phy->interfstack;
  2591. switch (mode) {
  2592. case B43_INTERFMODE_NONWLAN:
  2593. if (phy->rev != 1) {
  2594. b43_phy_write(dev, 0x042B,
  2595. b43_phy_read(dev, 0x042B) | 0x0800);
  2596. b43_phy_write(dev, B43_PHY_G_CRS,
  2597. b43_phy_read(dev,
  2598. B43_PHY_G_CRS) & ~0x4000);
  2599. break;
  2600. }
  2601. radio_stacksave(0x0078);
  2602. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  2603. B43_WARN_ON(tmp > 15);
  2604. flipped = bitrev4(tmp);
  2605. if (flipped < 10 && flipped >= 8)
  2606. flipped = 7;
  2607. else if (flipped >= 10)
  2608. flipped -= 3;
  2609. flipped = (bitrev4(flipped) << 1) | 0x0020;
  2610. b43_radio_write16(dev, 0x0078, flipped);
  2611. b43_calc_nrssi_threshold(dev);
  2612. phy_stacksave(0x0406);
  2613. b43_phy_write(dev, 0x0406, 0x7E28);
  2614. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  2615. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2616. b43_phy_read(dev,
  2617. B43_PHY_RADIO_BITFIELD) | 0x1000);
  2618. phy_stacksave(0x04A0);
  2619. b43_phy_write(dev, 0x04A0,
  2620. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  2621. phy_stacksave(0x04A1);
  2622. b43_phy_write(dev, 0x04A1,
  2623. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  2624. phy_stacksave(0x04A2);
  2625. b43_phy_write(dev, 0x04A2,
  2626. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  2627. phy_stacksave(0x04A8);
  2628. b43_phy_write(dev, 0x04A8,
  2629. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  2630. phy_stacksave(0x04AB);
  2631. b43_phy_write(dev, 0x04AB,
  2632. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  2633. phy_stacksave(0x04A7);
  2634. b43_phy_write(dev, 0x04A7, 0x0002);
  2635. phy_stacksave(0x04A3);
  2636. b43_phy_write(dev, 0x04A3, 0x287A);
  2637. phy_stacksave(0x04A9);
  2638. b43_phy_write(dev, 0x04A9, 0x2027);
  2639. phy_stacksave(0x0493);
  2640. b43_phy_write(dev, 0x0493, 0x32F5);
  2641. phy_stacksave(0x04AA);
  2642. b43_phy_write(dev, 0x04AA, 0x2027);
  2643. phy_stacksave(0x04AC);
  2644. b43_phy_write(dev, 0x04AC, 0x32F5);
  2645. break;
  2646. case B43_INTERFMODE_MANUALWLAN:
  2647. if (b43_phy_read(dev, 0x0033) & 0x0800)
  2648. break;
  2649. phy->aci_enable = 1;
  2650. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  2651. phy_stacksave(B43_PHY_G_CRS);
  2652. if (phy->rev < 2) {
  2653. phy_stacksave(0x0406);
  2654. } else {
  2655. phy_stacksave(0x04C0);
  2656. phy_stacksave(0x04C1);
  2657. }
  2658. phy_stacksave(0x0033);
  2659. phy_stacksave(0x04A7);
  2660. phy_stacksave(0x04A3);
  2661. phy_stacksave(0x04A9);
  2662. phy_stacksave(0x04AA);
  2663. phy_stacksave(0x04AC);
  2664. phy_stacksave(0x0493);
  2665. phy_stacksave(0x04A1);
  2666. phy_stacksave(0x04A0);
  2667. phy_stacksave(0x04A2);
  2668. phy_stacksave(0x048A);
  2669. phy_stacksave(0x04A8);
  2670. phy_stacksave(0x04AB);
  2671. if (phy->rev == 2) {
  2672. phy_stacksave(0x04AD);
  2673. phy_stacksave(0x04AE);
  2674. } else if (phy->rev >= 3) {
  2675. phy_stacksave(0x04AD);
  2676. phy_stacksave(0x0415);
  2677. phy_stacksave(0x0416);
  2678. phy_stacksave(0x0417);
  2679. ofdmtab_stacksave(0x1A00, 0x2);
  2680. ofdmtab_stacksave(0x1A00, 0x3);
  2681. }
  2682. phy_stacksave(0x042B);
  2683. phy_stacksave(0x048C);
  2684. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2685. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2686. & ~0x1000);
  2687. b43_phy_write(dev, B43_PHY_G_CRS,
  2688. (b43_phy_read(dev, B43_PHY_G_CRS)
  2689. & 0xFFFC) | 0x0002);
  2690. b43_phy_write(dev, 0x0033, 0x0800);
  2691. b43_phy_write(dev, 0x04A3, 0x2027);
  2692. b43_phy_write(dev, 0x04A9, 0x1CA8);
  2693. b43_phy_write(dev, 0x0493, 0x287A);
  2694. b43_phy_write(dev, 0x04AA, 0x1CA8);
  2695. b43_phy_write(dev, 0x04AC, 0x287A);
  2696. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2697. & 0xFFC0) | 0x001A);
  2698. b43_phy_write(dev, 0x04A7, 0x000D);
  2699. if (phy->rev < 2) {
  2700. b43_phy_write(dev, 0x0406, 0xFF0D);
  2701. } else if (phy->rev == 2) {
  2702. b43_phy_write(dev, 0x04C0, 0xFFFF);
  2703. b43_phy_write(dev, 0x04C1, 0x00A9);
  2704. } else {
  2705. b43_phy_write(dev, 0x04C0, 0x00C1);
  2706. b43_phy_write(dev, 0x04C1, 0x0059);
  2707. }
  2708. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2709. & 0xC0FF) | 0x1800);
  2710. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2711. & 0xFFC0) | 0x0015);
  2712. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2713. & 0xCFFF) | 0x1000);
  2714. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2715. & 0xF0FF) | 0x0A00);
  2716. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2717. & 0xCFFF) | 0x1000);
  2718. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2719. & 0xF0FF) | 0x0800);
  2720. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2721. & 0xFFCF) | 0x0010);
  2722. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2723. & 0xFFF0) | 0x0005);
  2724. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2725. & 0xFFCF) | 0x0010);
  2726. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2727. & 0xFFF0) | 0x0006);
  2728. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2729. & 0xF0FF) | 0x0800);
  2730. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2731. & 0xF0FF) | 0x0500);
  2732. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2733. & 0xFFF0) | 0x000B);
  2734. if (phy->rev >= 3) {
  2735. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2736. & ~0x8000);
  2737. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  2738. & 0x8000) | 0x36D8);
  2739. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  2740. & 0x8000) | 0x36D8);
  2741. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  2742. & 0xFE00) | 0x016D);
  2743. } else {
  2744. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2745. | 0x1000);
  2746. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  2747. & 0x9FFF) | 0x2000);
  2748. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  2749. }
  2750. if (phy->rev >= 2) {
  2751. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  2752. | 0x0800);
  2753. }
  2754. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  2755. & 0xF0FF) | 0x0200);
  2756. if (phy->rev == 2) {
  2757. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  2758. & 0xFF00) | 0x007F);
  2759. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  2760. & 0x00FF) | 0x1300);
  2761. } else if (phy->rev >= 6) {
  2762. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  2763. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  2764. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  2765. & 0x00FF);
  2766. }
  2767. b43_calc_nrssi_slope(dev);
  2768. break;
  2769. default:
  2770. B43_WARN_ON(1);
  2771. }
  2772. }
  2773. static void
  2774. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  2775. {
  2776. struct b43_phy *phy = &dev->phy;
  2777. u32 *stack = phy->interfstack;
  2778. switch (mode) {
  2779. case B43_INTERFMODE_NONWLAN:
  2780. if (phy->rev != 1) {
  2781. b43_phy_write(dev, 0x042B,
  2782. b43_phy_read(dev, 0x042B) & ~0x0800);
  2783. b43_phy_write(dev, B43_PHY_G_CRS,
  2784. b43_phy_read(dev,
  2785. B43_PHY_G_CRS) | 0x4000);
  2786. break;
  2787. }
  2788. radio_stackrestore(0x0078);
  2789. b43_calc_nrssi_threshold(dev);
  2790. phy_stackrestore(0x0406);
  2791. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  2792. if (!dev->bad_frames_preempt) {
  2793. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2794. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2795. & ~(1 << 11));
  2796. }
  2797. b43_phy_write(dev, B43_PHY_G_CRS,
  2798. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  2799. phy_stackrestore(0x04A0);
  2800. phy_stackrestore(0x04A1);
  2801. phy_stackrestore(0x04A2);
  2802. phy_stackrestore(0x04A8);
  2803. phy_stackrestore(0x04AB);
  2804. phy_stackrestore(0x04A7);
  2805. phy_stackrestore(0x04A3);
  2806. phy_stackrestore(0x04A9);
  2807. phy_stackrestore(0x0493);
  2808. phy_stackrestore(0x04AA);
  2809. phy_stackrestore(0x04AC);
  2810. break;
  2811. case B43_INTERFMODE_MANUALWLAN:
  2812. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  2813. break;
  2814. phy->aci_enable = 0;
  2815. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  2816. phy_stackrestore(B43_PHY_G_CRS);
  2817. phy_stackrestore(0x0033);
  2818. phy_stackrestore(0x04A3);
  2819. phy_stackrestore(0x04A9);
  2820. phy_stackrestore(0x0493);
  2821. phy_stackrestore(0x04AA);
  2822. phy_stackrestore(0x04AC);
  2823. phy_stackrestore(0x04A0);
  2824. phy_stackrestore(0x04A7);
  2825. if (phy->rev >= 2) {
  2826. phy_stackrestore(0x04C0);
  2827. phy_stackrestore(0x04C1);
  2828. } else
  2829. phy_stackrestore(0x0406);
  2830. phy_stackrestore(0x04A1);
  2831. phy_stackrestore(0x04AB);
  2832. phy_stackrestore(0x04A8);
  2833. if (phy->rev == 2) {
  2834. phy_stackrestore(0x04AD);
  2835. phy_stackrestore(0x04AE);
  2836. } else if (phy->rev >= 3) {
  2837. phy_stackrestore(0x04AD);
  2838. phy_stackrestore(0x0415);
  2839. phy_stackrestore(0x0416);
  2840. phy_stackrestore(0x0417);
  2841. ofdmtab_stackrestore(0x1A00, 0x2);
  2842. ofdmtab_stackrestore(0x1A00, 0x3);
  2843. }
  2844. phy_stackrestore(0x04A2);
  2845. phy_stackrestore(0x048A);
  2846. phy_stackrestore(0x042B);
  2847. phy_stackrestore(0x048C);
  2848. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  2849. b43_calc_nrssi_slope(dev);
  2850. break;
  2851. default:
  2852. B43_WARN_ON(1);
  2853. }
  2854. }
  2855. #undef phy_stacksave
  2856. #undef phy_stackrestore
  2857. #undef radio_stacksave
  2858. #undef radio_stackrestore
  2859. #undef ofdmtab_stacksave
  2860. #undef ofdmtab_stackrestore
  2861. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode)
  2862. {
  2863. struct b43_phy *phy = &dev->phy;
  2864. int currentmode;
  2865. if ((phy->type != B43_PHYTYPE_G) || (phy->rev == 0) || (!phy->gmode))
  2866. return -ENODEV;
  2867. phy->aci_wlan_automatic = 0;
  2868. switch (mode) {
  2869. case B43_INTERFMODE_AUTOWLAN:
  2870. phy->aci_wlan_automatic = 1;
  2871. if (phy->aci_enable)
  2872. mode = B43_INTERFMODE_MANUALWLAN;
  2873. else
  2874. mode = B43_INTERFMODE_NONE;
  2875. break;
  2876. case B43_INTERFMODE_NONE:
  2877. case B43_INTERFMODE_NONWLAN:
  2878. case B43_INTERFMODE_MANUALWLAN:
  2879. break;
  2880. default:
  2881. return -EINVAL;
  2882. }
  2883. currentmode = phy->interfmode;
  2884. if (currentmode == mode)
  2885. return 0;
  2886. if (currentmode != B43_INTERFMODE_NONE)
  2887. b43_radio_interference_mitigation_disable(dev, currentmode);
  2888. if (mode == B43_INTERFMODE_NONE) {
  2889. phy->aci_enable = 0;
  2890. phy->aci_hw_rssi = 0;
  2891. } else
  2892. b43_radio_interference_mitigation_enable(dev, mode);
  2893. phy->interfmode = mode;
  2894. return 0;
  2895. }
  2896. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  2897. {
  2898. u16 reg, index, ret;
  2899. static const u8 rcc_table[] = {
  2900. 0x02, 0x03, 0x01, 0x0F,
  2901. 0x06, 0x07, 0x05, 0x0F,
  2902. 0x0A, 0x0B, 0x09, 0x0F,
  2903. 0x0E, 0x0F, 0x0D, 0x0F,
  2904. };
  2905. reg = b43_radio_read16(dev, 0x60);
  2906. index = (reg & 0x001E) >> 1;
  2907. ret = rcc_table[index] << 1;
  2908. ret |= (reg & 0x0001);
  2909. ret |= 0x0020;
  2910. return ret;
  2911. }
  2912. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  2913. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  2914. u16 phy_register, unsigned int lpd)
  2915. {
  2916. struct b43_phy *phy = &dev->phy;
  2917. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  2918. if (!phy->gmode)
  2919. return 0;
  2920. if (has_loopback_gain(phy)) {
  2921. int max_lb_gain = phy->max_lb_gain;
  2922. u16 extlna;
  2923. u16 i;
  2924. if (phy->radio_rev == 8)
  2925. max_lb_gain += 0x3E;
  2926. else
  2927. max_lb_gain += 0x26;
  2928. if (max_lb_gain >= 0x46) {
  2929. extlna = 0x3000;
  2930. max_lb_gain -= 0x46;
  2931. } else if (max_lb_gain >= 0x3A) {
  2932. extlna = 0x1000;
  2933. max_lb_gain -= 0x3A;
  2934. } else if (max_lb_gain >= 0x2E) {
  2935. extlna = 0x2000;
  2936. max_lb_gain -= 0x2E;
  2937. } else {
  2938. extlna = 0;
  2939. max_lb_gain -= 0x10;
  2940. }
  2941. for (i = 0; i < 16; i++) {
  2942. max_lb_gain -= (i * 6);
  2943. if (max_lb_gain < 6)
  2944. break;
  2945. }
  2946. if ((phy->rev < 7) ||
  2947. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  2948. if (phy_register == B43_PHY_RFOVER) {
  2949. return 0x1B3;
  2950. } else if (phy_register == B43_PHY_RFOVERVAL) {
  2951. extlna |= (i << 8);
  2952. switch (lpd) {
  2953. case LPD(0, 1, 1):
  2954. return 0x0F92;
  2955. case LPD(0, 0, 1):
  2956. case LPD(1, 0, 1):
  2957. return (0x0092 | extlna);
  2958. case LPD(1, 0, 0):
  2959. return (0x0093 | extlna);
  2960. }
  2961. B43_WARN_ON(1);
  2962. }
  2963. B43_WARN_ON(1);
  2964. } else {
  2965. if (phy_register == B43_PHY_RFOVER) {
  2966. return 0x9B3;
  2967. } else if (phy_register == B43_PHY_RFOVERVAL) {
  2968. if (extlna)
  2969. extlna |= 0x8000;
  2970. extlna |= (i << 8);
  2971. switch (lpd) {
  2972. case LPD(0, 1, 1):
  2973. return 0x8F92;
  2974. case LPD(0, 0, 1):
  2975. return (0x8092 | extlna);
  2976. case LPD(1, 0, 1):
  2977. return (0x2092 | extlna);
  2978. case LPD(1, 0, 0):
  2979. return (0x2093 | extlna);
  2980. }
  2981. B43_WARN_ON(1);
  2982. }
  2983. B43_WARN_ON(1);
  2984. }
  2985. } else {
  2986. if ((phy->rev < 7) ||
  2987. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  2988. if (phy_register == B43_PHY_RFOVER) {
  2989. return 0x1B3;
  2990. } else if (phy_register == B43_PHY_RFOVERVAL) {
  2991. switch (lpd) {
  2992. case LPD(0, 1, 1):
  2993. return 0x0FB2;
  2994. case LPD(0, 0, 1):
  2995. return 0x00B2;
  2996. case LPD(1, 0, 1):
  2997. return 0x30B2;
  2998. case LPD(1, 0, 0):
  2999. return 0x30B3;
  3000. }
  3001. B43_WARN_ON(1);
  3002. }
  3003. B43_WARN_ON(1);
  3004. } else {
  3005. if (phy_register == B43_PHY_RFOVER) {
  3006. return 0x9B3;
  3007. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3008. switch (lpd) {
  3009. case LPD(0, 1, 1):
  3010. return 0x8FB2;
  3011. case LPD(0, 0, 1):
  3012. return 0x80B2;
  3013. case LPD(1, 0, 1):
  3014. return 0x20B2;
  3015. case LPD(1, 0, 0):
  3016. return 0x20B3;
  3017. }
  3018. B43_WARN_ON(1);
  3019. }
  3020. B43_WARN_ON(1);
  3021. }
  3022. }
  3023. return 0;
  3024. }
  3025. struct init2050_saved_values {
  3026. /* Core registers */
  3027. u16 reg_3EC;
  3028. u16 reg_3E6;
  3029. u16 reg_3F4;
  3030. /* Radio registers */
  3031. u16 radio_43;
  3032. u16 radio_51;
  3033. u16 radio_52;
  3034. /* PHY registers */
  3035. u16 phy_pgactl;
  3036. u16 phy_cck_5A;
  3037. u16 phy_cck_59;
  3038. u16 phy_cck_58;
  3039. u16 phy_cck_30;
  3040. u16 phy_rfover;
  3041. u16 phy_rfoverval;
  3042. u16 phy_analogover;
  3043. u16 phy_analogoverval;
  3044. u16 phy_crs0;
  3045. u16 phy_classctl;
  3046. u16 phy_lo_mask;
  3047. u16 phy_lo_ctl;
  3048. u16 phy_syncctl;
  3049. };
  3050. u16 b43_radio_init2050(struct b43_wldev *dev)
  3051. {
  3052. struct b43_phy *phy = &dev->phy;
  3053. struct init2050_saved_values sav;
  3054. u16 rcc;
  3055. u16 radio78;
  3056. u16 ret;
  3057. u16 i, j;
  3058. u32 tmp1 = 0, tmp2 = 0;
  3059. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  3060. sav.radio_43 = b43_radio_read16(dev, 0x43);
  3061. sav.radio_51 = b43_radio_read16(dev, 0x51);
  3062. sav.radio_52 = b43_radio_read16(dev, 0x52);
  3063. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  3064. sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  3065. sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
  3066. sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
  3067. if (phy->type == B43_PHYTYPE_B) {
  3068. sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
  3069. sav.reg_3EC = b43_read16(dev, 0x3EC);
  3070. b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
  3071. b43_write16(dev, 0x3EC, 0x3F3F);
  3072. } else if (phy->gmode || phy->rev >= 2) {
  3073. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3074. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3075. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  3076. sav.phy_analogoverval =
  3077. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  3078. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  3079. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  3080. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  3081. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  3082. | 0x0003);
  3083. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3084. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  3085. & 0xFFFC);
  3086. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  3087. & 0x7FFF);
  3088. b43_phy_write(dev, B43_PHY_CLASSCTL,
  3089. b43_phy_read(dev, B43_PHY_CLASSCTL)
  3090. & 0xFFFC);
  3091. if (has_loopback_gain(phy)) {
  3092. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  3093. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  3094. if (phy->rev >= 3)
  3095. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  3096. else
  3097. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  3098. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  3099. }
  3100. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3101. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3102. LPD(0, 1, 1)));
  3103. b43_phy_write(dev, B43_PHY_RFOVER,
  3104. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  3105. }
  3106. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  3107. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  3108. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  3109. & 0xFF7F);
  3110. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  3111. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  3112. if (phy->analog == 0) {
  3113. b43_write16(dev, 0x03E6, 0x0122);
  3114. } else {
  3115. if (phy->analog >= 2) {
  3116. b43_phy_write(dev, B43_PHY_CCK(0x03),
  3117. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  3118. & 0xFFBF) | 0x40);
  3119. }
  3120. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3121. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  3122. }
  3123. rcc = b43_radio_core_calibration_value(dev);
  3124. if (phy->type == B43_PHYTYPE_B)
  3125. b43_radio_write16(dev, 0x78, 0x26);
  3126. if (phy->gmode || phy->rev >= 2) {
  3127. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3128. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3129. LPD(0, 1, 1)));
  3130. }
  3131. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  3132. b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
  3133. if (phy->gmode || phy->rev >= 2) {
  3134. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3135. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3136. LPD(0, 0, 1)));
  3137. }
  3138. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  3139. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  3140. | 0x0004);
  3141. if (phy->radio_rev == 8) {
  3142. b43_radio_write16(dev, 0x43, 0x1F);
  3143. } else {
  3144. b43_radio_write16(dev, 0x52, 0);
  3145. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  3146. & 0xFFF0) | 0x0009);
  3147. }
  3148. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3149. for (i = 0; i < 16; i++) {
  3150. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
  3151. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  3152. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  3153. if (phy->gmode || phy->rev >= 2) {
  3154. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3155. radio2050_rfover_val(dev,
  3156. B43_PHY_RFOVERVAL,
  3157. LPD(1, 0, 1)));
  3158. }
  3159. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3160. udelay(10);
  3161. if (phy->gmode || phy->rev >= 2) {
  3162. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3163. radio2050_rfover_val(dev,
  3164. B43_PHY_RFOVERVAL,
  3165. LPD(1, 0, 1)));
  3166. }
  3167. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3168. udelay(10);
  3169. if (phy->gmode || phy->rev >= 2) {
  3170. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3171. radio2050_rfover_val(dev,
  3172. B43_PHY_RFOVERVAL,
  3173. LPD(1, 0, 0)));
  3174. }
  3175. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3176. udelay(20);
  3177. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3178. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3179. if (phy->gmode || phy->rev >= 2) {
  3180. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3181. radio2050_rfover_val(dev,
  3182. B43_PHY_RFOVERVAL,
  3183. LPD(1, 0, 1)));
  3184. }
  3185. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3186. }
  3187. udelay(10);
  3188. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3189. tmp1++;
  3190. tmp1 >>= 9;
  3191. for (i = 0; i < 16; i++) {
  3192. radio78 = (bitrev4(i) << 1) | 0x0020;
  3193. b43_radio_write16(dev, 0x78, radio78);
  3194. udelay(10);
  3195. for (j = 0; j < 16; j++) {
  3196. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
  3197. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  3198. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  3199. if (phy->gmode || phy->rev >= 2) {
  3200. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3201. radio2050_rfover_val(dev,
  3202. B43_PHY_RFOVERVAL,
  3203. LPD(1, 0,
  3204. 1)));
  3205. }
  3206. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3207. udelay(10);
  3208. if (phy->gmode || phy->rev >= 2) {
  3209. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3210. radio2050_rfover_val(dev,
  3211. B43_PHY_RFOVERVAL,
  3212. LPD(1, 0,
  3213. 1)));
  3214. }
  3215. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3216. udelay(10);
  3217. if (phy->gmode || phy->rev >= 2) {
  3218. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3219. radio2050_rfover_val(dev,
  3220. B43_PHY_RFOVERVAL,
  3221. LPD(1, 0,
  3222. 0)));
  3223. }
  3224. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3225. udelay(10);
  3226. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3227. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3228. if (phy->gmode || phy->rev >= 2) {
  3229. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3230. radio2050_rfover_val(dev,
  3231. B43_PHY_RFOVERVAL,
  3232. LPD(1, 0,
  3233. 1)));
  3234. }
  3235. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3236. }
  3237. tmp2++;
  3238. tmp2 >>= 8;
  3239. if (tmp1 < tmp2)
  3240. break;
  3241. }
  3242. /* Restore the registers */
  3243. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  3244. b43_radio_write16(dev, 0x51, sav.radio_51);
  3245. b43_radio_write16(dev, 0x52, sav.radio_52);
  3246. b43_radio_write16(dev, 0x43, sav.radio_43);
  3247. b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
  3248. b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
  3249. b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
  3250. b43_write16(dev, 0x3E6, sav.reg_3E6);
  3251. if (phy->analog != 0)
  3252. b43_write16(dev, 0x3F4, sav.reg_3F4);
  3253. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  3254. b43_synth_pu_workaround(dev, phy->channel);
  3255. if (phy->type == B43_PHYTYPE_B) {
  3256. b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
  3257. b43_write16(dev, 0x3EC, sav.reg_3EC);
  3258. } else if (phy->gmode) {
  3259. b43_write16(dev, B43_MMIO_PHY_RADIO,
  3260. b43_read16(dev, B43_MMIO_PHY_RADIO)
  3261. & 0x7FFF);
  3262. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  3263. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  3264. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  3265. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3266. sav.phy_analogoverval);
  3267. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  3268. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  3269. if (has_loopback_gain(phy)) {
  3270. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  3271. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  3272. }
  3273. }
  3274. if (i > 15)
  3275. ret = radio78;
  3276. else
  3277. ret = rcc;
  3278. return ret;
  3279. }
  3280. void b43_radio_init2060(struct b43_wldev *dev)
  3281. {
  3282. int err;
  3283. b43_radio_write16(dev, 0x0004, 0x00C0);
  3284. b43_radio_write16(dev, 0x0005, 0x0008);
  3285. b43_radio_write16(dev, 0x0009, 0x0040);
  3286. b43_radio_write16(dev, 0x0005, 0x00AA);
  3287. b43_radio_write16(dev, 0x0032, 0x008F);
  3288. b43_radio_write16(dev, 0x0006, 0x008F);
  3289. b43_radio_write16(dev, 0x0034, 0x008F);
  3290. b43_radio_write16(dev, 0x002C, 0x0007);
  3291. b43_radio_write16(dev, 0x0082, 0x0080);
  3292. b43_radio_write16(dev, 0x0080, 0x0000);
  3293. b43_radio_write16(dev, 0x003F, 0x00DA);
  3294. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3295. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  3296. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3297. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3298. msleep(1); /* delay 400usec */
  3299. b43_radio_write16(dev, 0x0081,
  3300. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  3301. msleep(1); /* delay 400usec */
  3302. b43_radio_write16(dev, 0x0005,
  3303. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  3304. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  3305. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3306. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  3307. b43_radio_write16(dev, 0x0081,
  3308. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  3309. b43_radio_write16(dev, 0x0005,
  3310. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  3311. b43_phy_write(dev, 0x0063, 0xDDC6);
  3312. b43_phy_write(dev, 0x0069, 0x07BE);
  3313. b43_phy_write(dev, 0x006A, 0x0000);
  3314. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_A, 0);
  3315. B43_WARN_ON(err);
  3316. msleep(1);
  3317. }
  3318. static inline u16 freq_r3A_value(u16 frequency)
  3319. {
  3320. u16 value;
  3321. if (frequency < 5091)
  3322. value = 0x0040;
  3323. else if (frequency < 5321)
  3324. value = 0x0000;
  3325. else if (frequency < 5806)
  3326. value = 0x0080;
  3327. else
  3328. value = 0x0040;
  3329. return value;
  3330. }
  3331. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  3332. {
  3333. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  3334. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  3335. u16 tmp = b43_radio_read16(dev, 0x001E);
  3336. int i, j;
  3337. for (i = 0; i < 5; i++) {
  3338. for (j = 0; j < 5; j++) {
  3339. if (tmp == (data_high[i] << 4 | data_low[j])) {
  3340. b43_phy_write(dev, 0x0069,
  3341. (i - j) << 8 | 0x00C0);
  3342. return;
  3343. }
  3344. }
  3345. }
  3346. }
  3347. int b43_radio_selectchannel(struct b43_wldev *dev,
  3348. u8 channel, int synthetic_pu_workaround)
  3349. {
  3350. struct b43_phy *phy = &dev->phy;
  3351. u16 r8, tmp;
  3352. u16 freq;
  3353. u16 channelcookie, savedcookie;
  3354. int err = 0;
  3355. if (channel == 0xFF) {
  3356. switch (phy->type) {
  3357. case B43_PHYTYPE_A:
  3358. channel = B43_DEFAULT_CHANNEL_A;
  3359. break;
  3360. case B43_PHYTYPE_B:
  3361. case B43_PHYTYPE_G:
  3362. channel = B43_DEFAULT_CHANNEL_BG;
  3363. break;
  3364. case B43_PHYTYPE_N:
  3365. //FIXME check if we are on 2.4GHz or 5GHz and set a default channel.
  3366. channel = 1;
  3367. break;
  3368. default:
  3369. B43_WARN_ON(1);
  3370. }
  3371. }
  3372. /* First we set the channel radio code to prevent the
  3373. * firmware from sending ghost packets.
  3374. */
  3375. channelcookie = channel;
  3376. if (0 /*FIXME on 5Ghz */)
  3377. channelcookie |= 0x100;
  3378. //FIXME set 40Mhz flag if required
  3379. savedcookie = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN);
  3380. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
  3381. switch (phy->type) {
  3382. case B43_PHYTYPE_A:
  3383. if (channel > 200) {
  3384. err = -EINVAL;
  3385. goto out;
  3386. }
  3387. freq = channel2freq_a(channel);
  3388. r8 = b43_radio_read16(dev, 0x0008);
  3389. b43_write16(dev, 0x03F0, freq);
  3390. b43_radio_write16(dev, 0x0008, r8);
  3391. //TODO: write max channel TX power? to Radio 0x2D
  3392. tmp = b43_radio_read16(dev, 0x002E);
  3393. tmp &= 0x0080;
  3394. //TODO: OR tmp with the Power out estimation for this channel?
  3395. b43_radio_write16(dev, 0x002E, tmp);
  3396. if (freq >= 4920 && freq <= 5500) {
  3397. /*
  3398. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  3399. * = (freq * 0.025862069
  3400. */
  3401. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  3402. }
  3403. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  3404. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  3405. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  3406. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  3407. & 0x000F) | (r8 << 4));
  3408. b43_radio_write16(dev, 0x002A, (r8 << 4));
  3409. b43_radio_write16(dev, 0x002B, (r8 << 4));
  3410. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  3411. & 0x00F0) | (r8 << 4));
  3412. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  3413. & 0xFF0F) | 0x00B0);
  3414. b43_radio_write16(dev, 0x0035, 0x00AA);
  3415. b43_radio_write16(dev, 0x0036, 0x0085);
  3416. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  3417. & 0xFF20) |
  3418. freq_r3A_value(freq));
  3419. b43_radio_write16(dev, 0x003D,
  3420. b43_radio_read16(dev, 0x003D) & 0x00FF);
  3421. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  3422. & 0xFF7F) | 0x0080);
  3423. b43_radio_write16(dev, 0x0035,
  3424. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  3425. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  3426. & 0xFFEF) | 0x0010);
  3427. b43_radio_set_tx_iq(dev);
  3428. //TODO: TSSI2dbm workaround
  3429. b43_phy_xmitpower(dev); //FIXME correct?
  3430. break;
  3431. case B43_PHYTYPE_G:
  3432. if ((channel < 1) || (channel > 14)) {
  3433. err = -EINVAL;
  3434. goto out;
  3435. }
  3436. if (synthetic_pu_workaround)
  3437. b43_synth_pu_workaround(dev, channel);
  3438. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  3439. if (channel == 14) {
  3440. if (dev->dev->bus->sprom.country_code ==
  3441. SSB_SPROM1CCODE_JAPAN)
  3442. b43_hf_write(dev,
  3443. b43_hf_read(dev) & ~B43_HF_ACPR);
  3444. else
  3445. b43_hf_write(dev,
  3446. b43_hf_read(dev) | B43_HF_ACPR);
  3447. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3448. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3449. | (1 << 11));
  3450. } else {
  3451. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3452. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3453. & 0xF7BF);
  3454. }
  3455. break;
  3456. case B43_PHYTYPE_N:
  3457. err = b43_nphy_selectchannel(dev, channel);
  3458. if (err)
  3459. goto out;
  3460. break;
  3461. default:
  3462. B43_WARN_ON(1);
  3463. }
  3464. phy->channel = channel;
  3465. /* Wait for the radio to tune to the channel and stabilize. */
  3466. msleep(8);
  3467. out:
  3468. if (err) {
  3469. b43_shm_write16(dev, B43_SHM_SHARED,
  3470. B43_SHM_SH_CHAN, savedcookie);
  3471. }
  3472. return err;
  3473. }
  3474. void b43_radio_turn_on(struct b43_wldev *dev)
  3475. {
  3476. struct b43_phy *phy = &dev->phy;
  3477. int err;
  3478. u8 channel;
  3479. might_sleep();
  3480. if (phy->radio_on)
  3481. return;
  3482. switch (phy->type) {
  3483. case B43_PHYTYPE_A:
  3484. b43_radio_write16(dev, 0x0004, 0x00C0);
  3485. b43_radio_write16(dev, 0x0005, 0x0008);
  3486. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
  3487. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
  3488. b43_radio_init2060(dev);
  3489. break;
  3490. case B43_PHYTYPE_B:
  3491. case B43_PHYTYPE_G:
  3492. b43_phy_write(dev, 0x0015, 0x8000);
  3493. b43_phy_write(dev, 0x0015, 0xCC00);
  3494. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  3495. if (phy->radio_off_context.valid) {
  3496. /* Restore the RFover values. */
  3497. b43_phy_write(dev, B43_PHY_RFOVER,
  3498. phy->radio_off_context.rfover);
  3499. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3500. phy->radio_off_context.rfoverval);
  3501. phy->radio_off_context.valid = 0;
  3502. }
  3503. channel = phy->channel;
  3504. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 1);
  3505. err |= b43_radio_selectchannel(dev, channel, 0);
  3506. B43_WARN_ON(err);
  3507. break;
  3508. case B43_PHYTYPE_N:
  3509. b43_nphy_radio_turn_on(dev);
  3510. break;
  3511. default:
  3512. B43_WARN_ON(1);
  3513. }
  3514. phy->radio_on = 1;
  3515. }
  3516. void b43_radio_turn_off(struct b43_wldev *dev, bool force)
  3517. {
  3518. struct b43_phy *phy = &dev->phy;
  3519. if (!phy->radio_on && !force)
  3520. return;
  3521. switch (phy->type) {
  3522. case B43_PHYTYPE_N:
  3523. b43_nphy_radio_turn_off(dev);
  3524. break;
  3525. case B43_PHYTYPE_A:
  3526. b43_radio_write16(dev, 0x0004, 0x00FF);
  3527. b43_radio_write16(dev, 0x0005, 0x00FB);
  3528. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
  3529. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
  3530. break;
  3531. case B43_PHYTYPE_G: {
  3532. u16 rfover, rfoverval;
  3533. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3534. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3535. if (!force) {
  3536. phy->radio_off_context.rfover = rfover;
  3537. phy->radio_off_context.rfoverval = rfoverval;
  3538. phy->radio_off_context.valid = 1;
  3539. }
  3540. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  3541. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  3542. break;
  3543. }
  3544. default:
  3545. B43_WARN_ON(1);
  3546. }
  3547. phy->radio_on = 0;
  3548. }