main.c 125 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/unaligned.h>
  36. #include "b43.h"
  37. #include "main.h"
  38. #include "debugfs.h"
  39. #include "phy.h"
  40. #include "nphy.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .hw_value = (_rateid), \
  91. .flags = (_flags), \
  92. }
  93. /*
  94. * NOTE: When changing this, sync with xmit.c's
  95. * b43_plcp_get_bitrate_idx_* functions!
  96. */
  97. static struct ieee80211_rate __b43_ratetable[] = {
  98. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  99. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  110. };
  111. #define b43_a_ratetable (__b43_ratetable + 4)
  112. #define b43_a_ratetable_size 8
  113. #define b43_b_ratetable (__b43_ratetable + 0)
  114. #define b43_b_ratetable_size 4
  115. #define b43_g_ratetable (__b43_ratetable + 0)
  116. #define b43_g_ratetable_size 12
  117. #define CHAN4G(_channel, _freq, _flags) { \
  118. .band = IEEE80211_BAND_2GHZ, \
  119. .center_freq = (_freq), \
  120. .hw_value = (_channel), \
  121. .flags = (_flags), \
  122. .max_antenna_gain = 0, \
  123. .max_power = 30, \
  124. }
  125. static struct ieee80211_channel b43_2ghz_chantable[] = {
  126. CHAN4G(1, 2412, 0),
  127. CHAN4G(2, 2417, 0),
  128. CHAN4G(3, 2422, 0),
  129. CHAN4G(4, 2427, 0),
  130. CHAN4G(5, 2432, 0),
  131. CHAN4G(6, 2437, 0),
  132. CHAN4G(7, 2442, 0),
  133. CHAN4G(8, 2447, 0),
  134. CHAN4G(9, 2452, 0),
  135. CHAN4G(10, 2457, 0),
  136. CHAN4G(11, 2462, 0),
  137. CHAN4G(12, 2467, 0),
  138. CHAN4G(13, 2472, 0),
  139. CHAN4G(14, 2484, 0),
  140. };
  141. #undef CHAN4G
  142. #define CHAN5G(_channel, _flags) { \
  143. .band = IEEE80211_BAND_5GHZ, \
  144. .center_freq = 5000 + (5 * (_channel)), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  151. CHAN5G(32, 0), CHAN5G(34, 0),
  152. CHAN5G(36, 0), CHAN5G(38, 0),
  153. CHAN5G(40, 0), CHAN5G(42, 0),
  154. CHAN5G(44, 0), CHAN5G(46, 0),
  155. CHAN5G(48, 0), CHAN5G(50, 0),
  156. CHAN5G(52, 0), CHAN5G(54, 0),
  157. CHAN5G(56, 0), CHAN5G(58, 0),
  158. CHAN5G(60, 0), CHAN5G(62, 0),
  159. CHAN5G(64, 0), CHAN5G(66, 0),
  160. CHAN5G(68, 0), CHAN5G(70, 0),
  161. CHAN5G(72, 0), CHAN5G(74, 0),
  162. CHAN5G(76, 0), CHAN5G(78, 0),
  163. CHAN5G(80, 0), CHAN5G(82, 0),
  164. CHAN5G(84, 0), CHAN5G(86, 0),
  165. CHAN5G(88, 0), CHAN5G(90, 0),
  166. CHAN5G(92, 0), CHAN5G(94, 0),
  167. CHAN5G(96, 0), CHAN5G(98, 0),
  168. CHAN5G(100, 0), CHAN5G(102, 0),
  169. CHAN5G(104, 0), CHAN5G(106, 0),
  170. CHAN5G(108, 0), CHAN5G(110, 0),
  171. CHAN5G(112, 0), CHAN5G(114, 0),
  172. CHAN5G(116, 0), CHAN5G(118, 0),
  173. CHAN5G(120, 0), CHAN5G(122, 0),
  174. CHAN5G(124, 0), CHAN5G(126, 0),
  175. CHAN5G(128, 0), CHAN5G(130, 0),
  176. CHAN5G(132, 0), CHAN5G(134, 0),
  177. CHAN5G(136, 0), CHAN5G(138, 0),
  178. CHAN5G(140, 0), CHAN5G(142, 0),
  179. CHAN5G(144, 0), CHAN5G(145, 0),
  180. CHAN5G(146, 0), CHAN5G(147, 0),
  181. CHAN5G(148, 0), CHAN5G(149, 0),
  182. CHAN5G(150, 0), CHAN5G(151, 0),
  183. CHAN5G(152, 0), CHAN5G(153, 0),
  184. CHAN5G(154, 0), CHAN5G(155, 0),
  185. CHAN5G(156, 0), CHAN5G(157, 0),
  186. CHAN5G(158, 0), CHAN5G(159, 0),
  187. CHAN5G(160, 0), CHAN5G(161, 0),
  188. CHAN5G(162, 0), CHAN5G(163, 0),
  189. CHAN5G(164, 0), CHAN5G(165, 0),
  190. CHAN5G(166, 0), CHAN5G(168, 0),
  191. CHAN5G(170, 0), CHAN5G(172, 0),
  192. CHAN5G(174, 0), CHAN5G(176, 0),
  193. CHAN5G(178, 0), CHAN5G(180, 0),
  194. CHAN5G(182, 0), CHAN5G(184, 0),
  195. CHAN5G(186, 0), CHAN5G(188, 0),
  196. CHAN5G(190, 0), CHAN5G(192, 0),
  197. CHAN5G(194, 0), CHAN5G(196, 0),
  198. CHAN5G(198, 0), CHAN5G(200, 0),
  199. CHAN5G(202, 0), CHAN5G(204, 0),
  200. CHAN5G(206, 0), CHAN5G(208, 0),
  201. CHAN5G(210, 0), CHAN5G(212, 0),
  202. CHAN5G(214, 0), CHAN5G(216, 0),
  203. CHAN5G(218, 0), CHAN5G(220, 0),
  204. CHAN5G(222, 0), CHAN5G(224, 0),
  205. CHAN5G(226, 0), CHAN5G(228, 0),
  206. };
  207. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  208. CHAN5G(34, 0), CHAN5G(36, 0),
  209. CHAN5G(38, 0), CHAN5G(40, 0),
  210. CHAN5G(42, 0), CHAN5G(44, 0),
  211. CHAN5G(46, 0), CHAN5G(48, 0),
  212. CHAN5G(52, 0), CHAN5G(56, 0),
  213. CHAN5G(60, 0), CHAN5G(64, 0),
  214. CHAN5G(100, 0), CHAN5G(104, 0),
  215. CHAN5G(108, 0), CHAN5G(112, 0),
  216. CHAN5G(116, 0), CHAN5G(120, 0),
  217. CHAN5G(124, 0), CHAN5G(128, 0),
  218. CHAN5G(132, 0), CHAN5G(136, 0),
  219. CHAN5G(140, 0), CHAN5G(149, 0),
  220. CHAN5G(153, 0), CHAN5G(157, 0),
  221. CHAN5G(161, 0), CHAN5G(165, 0),
  222. CHAN5G(184, 0), CHAN5G(188, 0),
  223. CHAN5G(192, 0), CHAN5G(196, 0),
  224. CHAN5G(200, 0), CHAN5G(204, 0),
  225. CHAN5G(208, 0), CHAN5G(212, 0),
  226. CHAN5G(216, 0),
  227. };
  228. #undef CHAN5G
  229. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  230. .band = IEEE80211_BAND_5GHZ,
  231. .channels = b43_5ghz_nphy_chantable,
  232. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  233. .bitrates = b43_a_ratetable,
  234. .n_bitrates = b43_a_ratetable_size,
  235. };
  236. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  237. .band = IEEE80211_BAND_5GHZ,
  238. .channels = b43_5ghz_aphy_chantable,
  239. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  240. .bitrates = b43_a_ratetable,
  241. .n_bitrates = b43_a_ratetable_size,
  242. };
  243. static struct ieee80211_supported_band b43_band_2GHz = {
  244. .band = IEEE80211_BAND_2GHZ,
  245. .channels = b43_2ghz_chantable,
  246. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  247. .bitrates = b43_g_ratetable,
  248. .n_bitrates = b43_g_ratetable_size,
  249. };
  250. static void b43_wireless_core_exit(struct b43_wldev *dev);
  251. static int b43_wireless_core_init(struct b43_wldev *dev);
  252. static void b43_wireless_core_stop(struct b43_wldev *dev);
  253. static int b43_wireless_core_start(struct b43_wldev *dev);
  254. static int b43_ratelimit(struct b43_wl *wl)
  255. {
  256. if (!wl || !wl->current_dev)
  257. return 1;
  258. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  259. return 1;
  260. /* We are up and running.
  261. * Ratelimit the messages to avoid DoS over the net. */
  262. return net_ratelimit();
  263. }
  264. void b43info(struct b43_wl *wl, const char *fmt, ...)
  265. {
  266. va_list args;
  267. if (!b43_ratelimit(wl))
  268. return;
  269. va_start(args, fmt);
  270. printk(KERN_INFO "b43-%s: ",
  271. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  272. vprintk(fmt, args);
  273. va_end(args);
  274. }
  275. void b43err(struct b43_wl *wl, const char *fmt, ...)
  276. {
  277. va_list args;
  278. if (!b43_ratelimit(wl))
  279. return;
  280. va_start(args, fmt);
  281. printk(KERN_ERR "b43-%s ERROR: ",
  282. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  283. vprintk(fmt, args);
  284. va_end(args);
  285. }
  286. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  287. {
  288. va_list args;
  289. if (!b43_ratelimit(wl))
  290. return;
  291. va_start(args, fmt);
  292. printk(KERN_WARNING "b43-%s warning: ",
  293. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  294. vprintk(fmt, args);
  295. va_end(args);
  296. }
  297. #if B43_DEBUG
  298. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  299. {
  300. va_list args;
  301. va_start(args, fmt);
  302. printk(KERN_DEBUG "b43-%s debug: ",
  303. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  304. vprintk(fmt, args);
  305. va_end(args);
  306. }
  307. #endif /* DEBUG */
  308. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  309. {
  310. u32 macctl;
  311. B43_WARN_ON(offset % 4 != 0);
  312. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  313. if (macctl & B43_MACCTL_BE)
  314. val = swab32(val);
  315. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  316. mmiowb();
  317. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  318. }
  319. static inline void b43_shm_control_word(struct b43_wldev *dev,
  320. u16 routing, u16 offset)
  321. {
  322. u32 control;
  323. /* "offset" is the WORD offset. */
  324. control = routing;
  325. control <<= 16;
  326. control |= offset;
  327. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  328. }
  329. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  330. {
  331. u32 ret;
  332. if (routing == B43_SHM_SHARED) {
  333. B43_WARN_ON(offset & 0x0001);
  334. if (offset & 0x0003) {
  335. /* Unaligned access */
  336. b43_shm_control_word(dev, routing, offset >> 2);
  337. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  338. ret <<= 16;
  339. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  340. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  341. goto out;
  342. }
  343. offset >>= 2;
  344. }
  345. b43_shm_control_word(dev, routing, offset);
  346. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  347. out:
  348. return ret;
  349. }
  350. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  351. {
  352. struct b43_wl *wl = dev->wl;
  353. unsigned long flags;
  354. u32 ret;
  355. spin_lock_irqsave(&wl->shm_lock, flags);
  356. ret = __b43_shm_read32(dev, routing, offset);
  357. spin_unlock_irqrestore(&wl->shm_lock, flags);
  358. return ret;
  359. }
  360. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  361. {
  362. u16 ret;
  363. if (routing == B43_SHM_SHARED) {
  364. B43_WARN_ON(offset & 0x0001);
  365. if (offset & 0x0003) {
  366. /* Unaligned access */
  367. b43_shm_control_word(dev, routing, offset >> 2);
  368. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  369. goto out;
  370. }
  371. offset >>= 2;
  372. }
  373. b43_shm_control_word(dev, routing, offset);
  374. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  375. out:
  376. return ret;
  377. }
  378. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  379. {
  380. struct b43_wl *wl = dev->wl;
  381. unsigned long flags;
  382. u16 ret;
  383. spin_lock_irqsave(&wl->shm_lock, flags);
  384. ret = __b43_shm_read16(dev, routing, offset);
  385. spin_unlock_irqrestore(&wl->shm_lock, flags);
  386. return ret;
  387. }
  388. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  389. {
  390. if (routing == B43_SHM_SHARED) {
  391. B43_WARN_ON(offset & 0x0001);
  392. if (offset & 0x0003) {
  393. /* Unaligned access */
  394. b43_shm_control_word(dev, routing, offset >> 2);
  395. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  396. (value >> 16) & 0xffff);
  397. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  398. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  399. return;
  400. }
  401. offset >>= 2;
  402. }
  403. b43_shm_control_word(dev, routing, offset);
  404. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  405. }
  406. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  407. {
  408. struct b43_wl *wl = dev->wl;
  409. unsigned long flags;
  410. spin_lock_irqsave(&wl->shm_lock, flags);
  411. __b43_shm_write32(dev, routing, offset, value);
  412. spin_unlock_irqrestore(&wl->shm_lock, flags);
  413. }
  414. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  415. {
  416. if (routing == B43_SHM_SHARED) {
  417. B43_WARN_ON(offset & 0x0001);
  418. if (offset & 0x0003) {
  419. /* Unaligned access */
  420. b43_shm_control_word(dev, routing, offset >> 2);
  421. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  422. return;
  423. }
  424. offset >>= 2;
  425. }
  426. b43_shm_control_word(dev, routing, offset);
  427. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  428. }
  429. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  430. {
  431. struct b43_wl *wl = dev->wl;
  432. unsigned long flags;
  433. spin_lock_irqsave(&wl->shm_lock, flags);
  434. __b43_shm_write16(dev, routing, offset, value);
  435. spin_unlock_irqrestore(&wl->shm_lock, flags);
  436. }
  437. /* Read HostFlags */
  438. u64 b43_hf_read(struct b43_wldev * dev)
  439. {
  440. u64 ret;
  441. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  442. ret <<= 16;
  443. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  444. ret <<= 16;
  445. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  446. return ret;
  447. }
  448. /* Write HostFlags */
  449. void b43_hf_write(struct b43_wldev *dev, u64 value)
  450. {
  451. u16 lo, mi, hi;
  452. lo = (value & 0x00000000FFFFULL);
  453. mi = (value & 0x0000FFFF0000ULL) >> 16;
  454. hi = (value & 0xFFFF00000000ULL) >> 32;
  455. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  456. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  457. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  458. }
  459. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  460. {
  461. /* We need to be careful. As we read the TSF from multiple
  462. * registers, we should take care of register overflows.
  463. * In theory, the whole tsf read process should be atomic.
  464. * We try to be atomic here, by restaring the read process,
  465. * if any of the high registers changed (overflew).
  466. */
  467. if (dev->dev->id.revision >= 3) {
  468. u32 low, high, high2;
  469. do {
  470. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  471. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  472. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  473. } while (unlikely(high != high2));
  474. *tsf = high;
  475. *tsf <<= 32;
  476. *tsf |= low;
  477. } else {
  478. u64 tmp;
  479. u16 v0, v1, v2, v3;
  480. u16 test1, test2, test3;
  481. do {
  482. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  483. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  484. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  485. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  486. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  487. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  488. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  489. } while (v3 != test3 || v2 != test2 || v1 != test1);
  490. *tsf = v3;
  491. *tsf <<= 48;
  492. tmp = v2;
  493. tmp <<= 32;
  494. *tsf |= tmp;
  495. tmp = v1;
  496. tmp <<= 16;
  497. *tsf |= tmp;
  498. *tsf |= v0;
  499. }
  500. }
  501. static void b43_time_lock(struct b43_wldev *dev)
  502. {
  503. u32 macctl;
  504. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  505. macctl |= B43_MACCTL_TBTTHOLD;
  506. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_time_unlock(struct b43_wldev *dev)
  511. {
  512. u32 macctl;
  513. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  514. macctl &= ~B43_MACCTL_TBTTHOLD;
  515. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  516. /* Commit the write */
  517. b43_read32(dev, B43_MMIO_MACCTL);
  518. }
  519. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  520. {
  521. /* Be careful with the in-progress timer.
  522. * First zero out the low register, so we have a full
  523. * register-overflow duration to complete the operation.
  524. */
  525. if (dev->dev->id.revision >= 3) {
  526. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  527. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  528. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  529. mmiowb();
  530. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  531. mmiowb();
  532. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  533. } else {
  534. u16 v0 = (tsf & 0x000000000000FFFFULL);
  535. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  536. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  537. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  538. b43_write16(dev, B43_MMIO_TSF_0, 0);
  539. mmiowb();
  540. b43_write16(dev, B43_MMIO_TSF_3, v3);
  541. mmiowb();
  542. b43_write16(dev, B43_MMIO_TSF_2, v2);
  543. mmiowb();
  544. b43_write16(dev, B43_MMIO_TSF_1, v1);
  545. mmiowb();
  546. b43_write16(dev, B43_MMIO_TSF_0, v0);
  547. }
  548. }
  549. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  550. {
  551. b43_time_lock(dev);
  552. b43_tsf_write_locked(dev, tsf);
  553. b43_time_unlock(dev);
  554. }
  555. static
  556. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  557. {
  558. static const u8 zero_addr[ETH_ALEN] = { 0 };
  559. u16 data;
  560. if (!mac)
  561. mac = zero_addr;
  562. offset |= 0x0020;
  563. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  564. data = mac[0];
  565. data |= mac[1] << 8;
  566. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  567. data = mac[2];
  568. data |= mac[3] << 8;
  569. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  570. data = mac[4];
  571. data |= mac[5] << 8;
  572. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  573. }
  574. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  575. {
  576. const u8 *mac;
  577. const u8 *bssid;
  578. u8 mac_bssid[ETH_ALEN * 2];
  579. int i;
  580. u32 tmp;
  581. bssid = dev->wl->bssid;
  582. mac = dev->wl->mac_addr;
  583. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  584. memcpy(mac_bssid, mac, ETH_ALEN);
  585. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  586. /* Write our MAC address and BSSID to template ram */
  587. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  588. tmp = (u32) (mac_bssid[i + 0]);
  589. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  590. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  591. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  592. b43_ram_write(dev, 0x20 + i, tmp);
  593. }
  594. }
  595. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  596. {
  597. b43_write_mac_bssid_templates(dev);
  598. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  599. }
  600. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  601. {
  602. /* slot_time is in usec. */
  603. if (dev->phy.type != B43_PHYTYPE_G)
  604. return;
  605. b43_write16(dev, 0x684, 510 + slot_time);
  606. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  607. }
  608. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  609. {
  610. b43_set_slot_time(dev, 9);
  611. dev->short_slot = 1;
  612. }
  613. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  614. {
  615. b43_set_slot_time(dev, 20);
  616. dev->short_slot = 0;
  617. }
  618. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  619. * Returns the _previously_ enabled IRQ mask.
  620. */
  621. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  622. {
  623. u32 old_mask;
  624. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  625. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  626. return old_mask;
  627. }
  628. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  629. * Returns the _previously_ enabled IRQ mask.
  630. */
  631. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  632. {
  633. u32 old_mask;
  634. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  635. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  636. return old_mask;
  637. }
  638. /* Synchronize IRQ top- and bottom-half.
  639. * IRQs must be masked before calling this.
  640. * This must not be called with the irq_lock held.
  641. */
  642. static void b43_synchronize_irq(struct b43_wldev *dev)
  643. {
  644. synchronize_irq(dev->dev->irq);
  645. tasklet_kill(&dev->isr_tasklet);
  646. }
  647. /* DummyTransmission function, as documented on
  648. * http://bcm-specs.sipsolutions.net/DummyTransmission
  649. */
  650. void b43_dummy_transmission(struct b43_wldev *dev)
  651. {
  652. struct b43_wl *wl = dev->wl;
  653. struct b43_phy *phy = &dev->phy;
  654. unsigned int i, max_loop;
  655. u16 value;
  656. u32 buffer[5] = {
  657. 0x00000000,
  658. 0x00D40000,
  659. 0x00000000,
  660. 0x01000000,
  661. 0x00000000,
  662. };
  663. switch (phy->type) {
  664. case B43_PHYTYPE_A:
  665. max_loop = 0x1E;
  666. buffer[0] = 0x000201CC;
  667. break;
  668. case B43_PHYTYPE_B:
  669. case B43_PHYTYPE_G:
  670. max_loop = 0xFA;
  671. buffer[0] = 0x000B846E;
  672. break;
  673. default:
  674. B43_WARN_ON(1);
  675. return;
  676. }
  677. spin_lock_irq(&wl->irq_lock);
  678. write_lock(&wl->tx_lock);
  679. for (i = 0; i < 5; i++)
  680. b43_ram_write(dev, i * 4, buffer[i]);
  681. /* Commit writes */
  682. b43_read32(dev, B43_MMIO_MACCTL);
  683. b43_write16(dev, 0x0568, 0x0000);
  684. b43_write16(dev, 0x07C0, 0x0000);
  685. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  686. b43_write16(dev, 0x050C, value);
  687. b43_write16(dev, 0x0508, 0x0000);
  688. b43_write16(dev, 0x050A, 0x0000);
  689. b43_write16(dev, 0x054C, 0x0000);
  690. b43_write16(dev, 0x056A, 0x0014);
  691. b43_write16(dev, 0x0568, 0x0826);
  692. b43_write16(dev, 0x0500, 0x0000);
  693. b43_write16(dev, 0x0502, 0x0030);
  694. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  695. b43_radio_write16(dev, 0x0051, 0x0017);
  696. for (i = 0x00; i < max_loop; i++) {
  697. value = b43_read16(dev, 0x050E);
  698. if (value & 0x0080)
  699. break;
  700. udelay(10);
  701. }
  702. for (i = 0x00; i < 0x0A; i++) {
  703. value = b43_read16(dev, 0x050E);
  704. if (value & 0x0400)
  705. break;
  706. udelay(10);
  707. }
  708. for (i = 0x00; i < 0x0A; i++) {
  709. value = b43_read16(dev, 0x0690);
  710. if (!(value & 0x0100))
  711. break;
  712. udelay(10);
  713. }
  714. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  715. b43_radio_write16(dev, 0x0051, 0x0037);
  716. write_unlock(&wl->tx_lock);
  717. spin_unlock_irq(&wl->irq_lock);
  718. }
  719. static void key_write(struct b43_wldev *dev,
  720. u8 index, u8 algorithm, const u8 * key)
  721. {
  722. unsigned int i;
  723. u32 offset;
  724. u16 value;
  725. u16 kidx;
  726. /* Key index/algo block */
  727. kidx = b43_kidx_to_fw(dev, index);
  728. value = ((kidx << 4) | algorithm);
  729. b43_shm_write16(dev, B43_SHM_SHARED,
  730. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  731. /* Write the key to the Key Table Pointer offset */
  732. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  733. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  734. value = key[i];
  735. value |= (u16) (key[i + 1]) << 8;
  736. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  737. }
  738. }
  739. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  740. {
  741. u32 addrtmp[2] = { 0, 0, };
  742. u8 per_sta_keys_start = 8;
  743. if (b43_new_kidx_api(dev))
  744. per_sta_keys_start = 4;
  745. B43_WARN_ON(index < per_sta_keys_start);
  746. /* We have two default TX keys and possibly two default RX keys.
  747. * Physical mac 0 is mapped to physical key 4 or 8, depending
  748. * on the firmware version.
  749. * So we must adjust the index here.
  750. */
  751. index -= per_sta_keys_start;
  752. if (addr) {
  753. addrtmp[0] = addr[0];
  754. addrtmp[0] |= ((u32) (addr[1]) << 8);
  755. addrtmp[0] |= ((u32) (addr[2]) << 16);
  756. addrtmp[0] |= ((u32) (addr[3]) << 24);
  757. addrtmp[1] = addr[4];
  758. addrtmp[1] |= ((u32) (addr[5]) << 8);
  759. }
  760. if (dev->dev->id.revision >= 5) {
  761. /* Receive match transmitter address mechanism */
  762. b43_shm_write32(dev, B43_SHM_RCMTA,
  763. (index * 2) + 0, addrtmp[0]);
  764. b43_shm_write16(dev, B43_SHM_RCMTA,
  765. (index * 2) + 1, addrtmp[1]);
  766. } else {
  767. /* RXE (Receive Engine) and
  768. * PSM (Programmable State Machine) mechanism
  769. */
  770. if (index < 8) {
  771. /* TODO write to RCM 16, 19, 22 and 25 */
  772. } else {
  773. b43_shm_write32(dev, B43_SHM_SHARED,
  774. B43_SHM_SH_PSM + (index * 6) + 0,
  775. addrtmp[0]);
  776. b43_shm_write16(dev, B43_SHM_SHARED,
  777. B43_SHM_SH_PSM + (index * 6) + 4,
  778. addrtmp[1]);
  779. }
  780. }
  781. }
  782. static void do_key_write(struct b43_wldev *dev,
  783. u8 index, u8 algorithm,
  784. const u8 * key, size_t key_len, const u8 * mac_addr)
  785. {
  786. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  787. u8 per_sta_keys_start = 8;
  788. if (b43_new_kidx_api(dev))
  789. per_sta_keys_start = 4;
  790. B43_WARN_ON(index >= dev->max_nr_keys);
  791. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  792. if (index >= per_sta_keys_start)
  793. keymac_write(dev, index, NULL); /* First zero out mac. */
  794. if (key)
  795. memcpy(buf, key, key_len);
  796. key_write(dev, index, algorithm, buf);
  797. if (index >= per_sta_keys_start)
  798. keymac_write(dev, index, mac_addr);
  799. dev->key[index].algorithm = algorithm;
  800. }
  801. static int b43_key_write(struct b43_wldev *dev,
  802. int index, u8 algorithm,
  803. const u8 * key, size_t key_len,
  804. const u8 * mac_addr,
  805. struct ieee80211_key_conf *keyconf)
  806. {
  807. int i;
  808. int sta_keys_start;
  809. if (key_len > B43_SEC_KEYSIZE)
  810. return -EINVAL;
  811. for (i = 0; i < dev->max_nr_keys; i++) {
  812. /* Check that we don't already have this key. */
  813. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  814. }
  815. if (index < 0) {
  816. /* Either pairwise key or address is 00:00:00:00:00:00
  817. * for transmit-only keys. Search the index. */
  818. if (b43_new_kidx_api(dev))
  819. sta_keys_start = 4;
  820. else
  821. sta_keys_start = 8;
  822. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  823. if (!dev->key[i].keyconf) {
  824. /* found empty */
  825. index = i;
  826. break;
  827. }
  828. }
  829. if (index < 0) {
  830. b43err(dev->wl, "Out of hardware key memory\n");
  831. return -ENOSPC;
  832. }
  833. } else
  834. B43_WARN_ON(index > 3);
  835. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  836. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  837. /* Default RX key */
  838. B43_WARN_ON(mac_addr);
  839. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  840. }
  841. keyconf->hw_key_idx = index;
  842. dev->key[index].keyconf = keyconf;
  843. return 0;
  844. }
  845. static int b43_key_clear(struct b43_wldev *dev, int index)
  846. {
  847. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  848. return -EINVAL;
  849. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  850. NULL, B43_SEC_KEYSIZE, NULL);
  851. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  852. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  853. NULL, B43_SEC_KEYSIZE, NULL);
  854. }
  855. dev->key[index].keyconf = NULL;
  856. return 0;
  857. }
  858. static void b43_clear_keys(struct b43_wldev *dev)
  859. {
  860. int i;
  861. for (i = 0; i < dev->max_nr_keys; i++)
  862. b43_key_clear(dev, i);
  863. }
  864. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  865. {
  866. u32 macctl;
  867. u16 ucstat;
  868. bool hwps;
  869. bool awake;
  870. int i;
  871. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  872. (ps_flags & B43_PS_DISABLED));
  873. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  874. if (ps_flags & B43_PS_ENABLED) {
  875. hwps = 1;
  876. } else if (ps_flags & B43_PS_DISABLED) {
  877. hwps = 0;
  878. } else {
  879. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  880. // and thus is not an AP and we are associated, set bit 25
  881. }
  882. if (ps_flags & B43_PS_AWAKE) {
  883. awake = 1;
  884. } else if (ps_flags & B43_PS_ASLEEP) {
  885. awake = 0;
  886. } else {
  887. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  888. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  889. // successful, set bit26
  890. }
  891. /* FIXME: For now we force awake-on and hwps-off */
  892. hwps = 0;
  893. awake = 1;
  894. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  895. if (hwps)
  896. macctl |= B43_MACCTL_HWPS;
  897. else
  898. macctl &= ~B43_MACCTL_HWPS;
  899. if (awake)
  900. macctl |= B43_MACCTL_AWAKE;
  901. else
  902. macctl &= ~B43_MACCTL_AWAKE;
  903. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  904. /* Commit write */
  905. b43_read32(dev, B43_MMIO_MACCTL);
  906. if (awake && dev->dev->id.revision >= 5) {
  907. /* Wait for the microcode to wake up. */
  908. for (i = 0; i < 100; i++) {
  909. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  910. B43_SHM_SH_UCODESTAT);
  911. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  912. break;
  913. udelay(10);
  914. }
  915. }
  916. }
  917. /* Turn the Analog ON/OFF */
  918. static void b43_switch_analog(struct b43_wldev *dev, int on)
  919. {
  920. switch (dev->phy.type) {
  921. case B43_PHYTYPE_A:
  922. case B43_PHYTYPE_G:
  923. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  924. break;
  925. case B43_PHYTYPE_N:
  926. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  927. on ? 0 : 0x7FFF);
  928. break;
  929. default:
  930. B43_WARN_ON(1);
  931. }
  932. }
  933. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  934. {
  935. u32 tmslow;
  936. u32 macctl;
  937. flags |= B43_TMSLOW_PHYCLKEN;
  938. flags |= B43_TMSLOW_PHYRESET;
  939. ssb_device_enable(dev->dev, flags);
  940. msleep(2); /* Wait for the PLL to turn on. */
  941. /* Now take the PHY out of Reset again */
  942. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  943. tmslow |= SSB_TMSLOW_FGC;
  944. tmslow &= ~B43_TMSLOW_PHYRESET;
  945. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  946. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  947. msleep(1);
  948. tmslow &= ~SSB_TMSLOW_FGC;
  949. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  950. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  951. msleep(1);
  952. /* Turn Analog ON */
  953. b43_switch_analog(dev, 1);
  954. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  955. macctl &= ~B43_MACCTL_GMODE;
  956. if (flags & B43_TMSLOW_GMODE)
  957. macctl |= B43_MACCTL_GMODE;
  958. macctl |= B43_MACCTL_IHR_ENABLED;
  959. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  960. }
  961. static void handle_irq_transmit_status(struct b43_wldev *dev)
  962. {
  963. u32 v0, v1;
  964. u16 tmp;
  965. struct b43_txstatus stat;
  966. while (1) {
  967. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  968. if (!(v0 & 0x00000001))
  969. break;
  970. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  971. stat.cookie = (v0 >> 16);
  972. stat.seq = (v1 & 0x0000FFFF);
  973. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  974. tmp = (v0 & 0x0000FFFF);
  975. stat.frame_count = ((tmp & 0xF000) >> 12);
  976. stat.rts_count = ((tmp & 0x0F00) >> 8);
  977. stat.supp_reason = ((tmp & 0x001C) >> 2);
  978. stat.pm_indicated = !!(tmp & 0x0080);
  979. stat.intermediate = !!(tmp & 0x0040);
  980. stat.for_ampdu = !!(tmp & 0x0020);
  981. stat.acked = !!(tmp & 0x0002);
  982. b43_handle_txstatus(dev, &stat);
  983. }
  984. }
  985. static void drain_txstatus_queue(struct b43_wldev *dev)
  986. {
  987. u32 dummy;
  988. if (dev->dev->id.revision < 5)
  989. return;
  990. /* Read all entries from the microcode TXstatus FIFO
  991. * and throw them away.
  992. */
  993. while (1) {
  994. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  995. if (!(dummy & 0x00000001))
  996. break;
  997. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  998. }
  999. }
  1000. static u32 b43_jssi_read(struct b43_wldev *dev)
  1001. {
  1002. u32 val = 0;
  1003. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1004. val <<= 16;
  1005. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1006. return val;
  1007. }
  1008. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1009. {
  1010. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1011. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1012. }
  1013. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1014. {
  1015. b43_jssi_write(dev, 0x7F7F7F7F);
  1016. b43_write32(dev, B43_MMIO_MACCMD,
  1017. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1018. }
  1019. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1020. {
  1021. /* Top half of Link Quality calculation. */
  1022. if (dev->noisecalc.calculation_running)
  1023. return;
  1024. dev->noisecalc.calculation_running = 1;
  1025. dev->noisecalc.nr_samples = 0;
  1026. b43_generate_noise_sample(dev);
  1027. }
  1028. static void handle_irq_noise(struct b43_wldev *dev)
  1029. {
  1030. struct b43_phy *phy = &dev->phy;
  1031. u16 tmp;
  1032. u8 noise[4];
  1033. u8 i, j;
  1034. s32 average;
  1035. /* Bottom half of Link Quality calculation. */
  1036. /* Possible race condition: It might be possible that the user
  1037. * changed to a different channel in the meantime since we
  1038. * started the calculation. We ignore that fact, since it's
  1039. * not really that much of a problem. The background noise is
  1040. * an estimation only anyway. Slightly wrong results will get damped
  1041. * by the averaging of the 8 sample rounds. Additionally the
  1042. * value is shortlived. So it will be replaced by the next noise
  1043. * calculation round soon. */
  1044. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1045. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1046. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1047. noise[2] == 0x7F || noise[3] == 0x7F)
  1048. goto generate_new;
  1049. /* Get the noise samples. */
  1050. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1051. i = dev->noisecalc.nr_samples;
  1052. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1053. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1054. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1055. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1056. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1057. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1058. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1059. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1060. dev->noisecalc.nr_samples++;
  1061. if (dev->noisecalc.nr_samples == 8) {
  1062. /* Calculate the Link Quality by the noise samples. */
  1063. average = 0;
  1064. for (i = 0; i < 8; i++) {
  1065. for (j = 0; j < 4; j++)
  1066. average += dev->noisecalc.samples[i][j];
  1067. }
  1068. average /= (8 * 4);
  1069. average *= 125;
  1070. average += 64;
  1071. average /= 128;
  1072. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1073. tmp = (tmp / 128) & 0x1F;
  1074. if (tmp >= 8)
  1075. average += 2;
  1076. else
  1077. average -= 25;
  1078. if (tmp == 8)
  1079. average -= 72;
  1080. else
  1081. average -= 48;
  1082. dev->stats.link_noise = average;
  1083. dev->noisecalc.calculation_running = 0;
  1084. return;
  1085. }
  1086. generate_new:
  1087. b43_generate_noise_sample(dev);
  1088. }
  1089. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1090. {
  1091. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1092. ///TODO: PS TBTT
  1093. } else {
  1094. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1095. b43_power_saving_ctl_bits(dev, 0);
  1096. }
  1097. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1098. dev->dfq_valid = 1;
  1099. }
  1100. static void handle_irq_atim_end(struct b43_wldev *dev)
  1101. {
  1102. if (dev->dfq_valid) {
  1103. b43_write32(dev, B43_MMIO_MACCMD,
  1104. b43_read32(dev, B43_MMIO_MACCMD)
  1105. | B43_MACCMD_DFQ_VALID);
  1106. dev->dfq_valid = 0;
  1107. }
  1108. }
  1109. static void handle_irq_pmq(struct b43_wldev *dev)
  1110. {
  1111. u32 tmp;
  1112. //TODO: AP mode.
  1113. while (1) {
  1114. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1115. if (!(tmp & 0x00000008))
  1116. break;
  1117. }
  1118. /* 16bit write is odd, but correct. */
  1119. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1120. }
  1121. static void b43_write_template_common(struct b43_wldev *dev,
  1122. const u8 * data, u16 size,
  1123. u16 ram_offset,
  1124. u16 shm_size_offset, u8 rate)
  1125. {
  1126. u32 i, tmp;
  1127. struct b43_plcp_hdr4 plcp;
  1128. plcp.data = 0;
  1129. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1130. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1131. ram_offset += sizeof(u32);
  1132. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1133. * So leave the first two bytes of the next write blank.
  1134. */
  1135. tmp = (u32) (data[0]) << 16;
  1136. tmp |= (u32) (data[1]) << 24;
  1137. b43_ram_write(dev, ram_offset, tmp);
  1138. ram_offset += sizeof(u32);
  1139. for (i = 2; i < size; i += sizeof(u32)) {
  1140. tmp = (u32) (data[i + 0]);
  1141. if (i + 1 < size)
  1142. tmp |= (u32) (data[i + 1]) << 8;
  1143. if (i + 2 < size)
  1144. tmp |= (u32) (data[i + 2]) << 16;
  1145. if (i + 3 < size)
  1146. tmp |= (u32) (data[i + 3]) << 24;
  1147. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1148. }
  1149. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1150. size + sizeof(struct b43_plcp_hdr6));
  1151. }
  1152. /* Check if the use of the antenna that ieee80211 told us to
  1153. * use is possible. This will fall back to DEFAULT.
  1154. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1155. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1156. u8 antenna_nr)
  1157. {
  1158. u8 antenna_mask;
  1159. if (antenna_nr == 0) {
  1160. /* Zero means "use default antenna". That's always OK. */
  1161. return 0;
  1162. }
  1163. /* Get the mask of available antennas. */
  1164. if (dev->phy.gmode)
  1165. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1166. else
  1167. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1168. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1169. /* This antenna is not available. Fall back to default. */
  1170. return 0;
  1171. }
  1172. return antenna_nr;
  1173. }
  1174. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  1175. {
  1176. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  1177. switch (antenna) {
  1178. case 0: /* default/diversity */
  1179. return B43_ANTENNA_DEFAULT;
  1180. case 1: /* Antenna 0 */
  1181. return B43_ANTENNA0;
  1182. case 2: /* Antenna 1 */
  1183. return B43_ANTENNA1;
  1184. case 3: /* Antenna 2 */
  1185. return B43_ANTENNA2;
  1186. case 4: /* Antenna 3 */
  1187. return B43_ANTENNA3;
  1188. default:
  1189. return B43_ANTENNA_DEFAULT;
  1190. }
  1191. }
  1192. /* Convert a b43 antenna number value to the PHY TX control value. */
  1193. static u16 b43_antenna_to_phyctl(int antenna)
  1194. {
  1195. switch (antenna) {
  1196. case B43_ANTENNA0:
  1197. return B43_TXH_PHY_ANT0;
  1198. case B43_ANTENNA1:
  1199. return B43_TXH_PHY_ANT1;
  1200. case B43_ANTENNA2:
  1201. return B43_TXH_PHY_ANT2;
  1202. case B43_ANTENNA3:
  1203. return B43_TXH_PHY_ANT3;
  1204. case B43_ANTENNA_AUTO:
  1205. return B43_TXH_PHY_ANT01AUTO;
  1206. }
  1207. B43_WARN_ON(1);
  1208. return 0;
  1209. }
  1210. static void b43_write_beacon_template(struct b43_wldev *dev,
  1211. u16 ram_offset,
  1212. u16 shm_size_offset)
  1213. {
  1214. unsigned int i, len, variable_len;
  1215. const struct ieee80211_mgmt *bcn;
  1216. const u8 *ie;
  1217. bool tim_found = 0;
  1218. unsigned int rate;
  1219. u16 ctl;
  1220. int antenna;
  1221. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1222. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1223. len = min((size_t) dev->wl->current_beacon->len,
  1224. 0x200 - sizeof(struct b43_plcp_hdr6));
  1225. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1226. b43_write_template_common(dev, (const u8 *)bcn,
  1227. len, ram_offset, shm_size_offset, rate);
  1228. /* Write the PHY TX control parameters. */
  1229. antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
  1230. antenna = b43_antenna_to_phyctl(antenna);
  1231. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1232. /* We can't send beacons with short preamble. Would get PHY errors. */
  1233. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1234. ctl &= ~B43_TXH_PHY_ANT;
  1235. ctl &= ~B43_TXH_PHY_ENC;
  1236. ctl |= antenna;
  1237. if (b43_is_cck_rate(rate))
  1238. ctl |= B43_TXH_PHY_ENC_CCK;
  1239. else
  1240. ctl |= B43_TXH_PHY_ENC_OFDM;
  1241. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1242. /* Find the position of the TIM and the DTIM_period value
  1243. * and write them to SHM. */
  1244. ie = bcn->u.beacon.variable;
  1245. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1246. for (i = 0; i < variable_len - 2; ) {
  1247. uint8_t ie_id, ie_len;
  1248. ie_id = ie[i];
  1249. ie_len = ie[i + 1];
  1250. if (ie_id == 5) {
  1251. u16 tim_position;
  1252. u16 dtim_period;
  1253. /* This is the TIM Information Element */
  1254. /* Check whether the ie_len is in the beacon data range. */
  1255. if (variable_len < ie_len + 2 + i)
  1256. break;
  1257. /* A valid TIM is at least 4 bytes long. */
  1258. if (ie_len < 4)
  1259. break;
  1260. tim_found = 1;
  1261. tim_position = sizeof(struct b43_plcp_hdr6);
  1262. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1263. tim_position += i;
  1264. dtim_period = ie[i + 3];
  1265. b43_shm_write16(dev, B43_SHM_SHARED,
  1266. B43_SHM_SH_TIMBPOS, tim_position);
  1267. b43_shm_write16(dev, B43_SHM_SHARED,
  1268. B43_SHM_SH_DTIMPER, dtim_period);
  1269. break;
  1270. }
  1271. i += ie_len + 2;
  1272. }
  1273. if (!tim_found) {
  1274. /*
  1275. * If ucode wants to modify TIM do it behind the beacon, this
  1276. * will happen, for example, when doing mesh networking.
  1277. */
  1278. b43_shm_write16(dev, B43_SHM_SHARED,
  1279. B43_SHM_SH_TIMBPOS,
  1280. len + sizeof(struct b43_plcp_hdr6));
  1281. b43_shm_write16(dev, B43_SHM_SHARED,
  1282. B43_SHM_SH_DTIMPER, 0);
  1283. }
  1284. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1285. }
  1286. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1287. u16 shm_offset, u16 size,
  1288. struct ieee80211_rate *rate)
  1289. {
  1290. struct b43_plcp_hdr4 plcp;
  1291. u32 tmp;
  1292. __le16 dur;
  1293. plcp.data = 0;
  1294. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1295. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1296. dev->wl->vif, size,
  1297. rate);
  1298. /* Write PLCP in two parts and timing for packet transfer */
  1299. tmp = le32_to_cpu(plcp.data);
  1300. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1301. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1302. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1303. }
  1304. /* Instead of using custom probe response template, this function
  1305. * just patches custom beacon template by:
  1306. * 1) Changing packet type
  1307. * 2) Patching duration field
  1308. * 3) Stripping TIM
  1309. */
  1310. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1311. u16 *dest_size,
  1312. struct ieee80211_rate *rate)
  1313. {
  1314. const u8 *src_data;
  1315. u8 *dest_data;
  1316. u16 src_size, elem_size, src_pos, dest_pos;
  1317. __le16 dur;
  1318. struct ieee80211_hdr *hdr;
  1319. size_t ie_start;
  1320. src_size = dev->wl->current_beacon->len;
  1321. src_data = (const u8 *)dev->wl->current_beacon->data;
  1322. /* Get the start offset of the variable IEs in the packet. */
  1323. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1324. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1325. if (B43_WARN_ON(src_size < ie_start))
  1326. return NULL;
  1327. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1328. if (unlikely(!dest_data))
  1329. return NULL;
  1330. /* Copy the static data and all Information Elements, except the TIM. */
  1331. memcpy(dest_data, src_data, ie_start);
  1332. src_pos = ie_start;
  1333. dest_pos = ie_start;
  1334. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1335. elem_size = src_data[src_pos + 1] + 2;
  1336. if (src_data[src_pos] == 5) {
  1337. /* This is the TIM. */
  1338. continue;
  1339. }
  1340. memcpy(dest_data + dest_pos, src_data + src_pos,
  1341. elem_size);
  1342. dest_pos += elem_size;
  1343. }
  1344. *dest_size = dest_pos;
  1345. hdr = (struct ieee80211_hdr *)dest_data;
  1346. /* Set the frame control. */
  1347. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1348. IEEE80211_STYPE_PROBE_RESP);
  1349. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1350. dev->wl->vif, *dest_size,
  1351. rate);
  1352. hdr->duration_id = dur;
  1353. return dest_data;
  1354. }
  1355. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1356. u16 ram_offset,
  1357. u16 shm_size_offset,
  1358. struct ieee80211_rate *rate)
  1359. {
  1360. const u8 *probe_resp_data;
  1361. u16 size;
  1362. size = dev->wl->current_beacon->len;
  1363. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1364. if (unlikely(!probe_resp_data))
  1365. return;
  1366. /* Looks like PLCP headers plus packet timings are stored for
  1367. * all possible basic rates
  1368. */
  1369. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1370. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1371. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1372. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1373. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1374. b43_write_template_common(dev, probe_resp_data,
  1375. size, ram_offset, shm_size_offset,
  1376. rate->hw_value);
  1377. kfree(probe_resp_data);
  1378. }
  1379. static void b43_upload_beacon0(struct b43_wldev *dev)
  1380. {
  1381. struct b43_wl *wl = dev->wl;
  1382. if (wl->beacon0_uploaded)
  1383. return;
  1384. b43_write_beacon_template(dev, 0x68, 0x18);
  1385. /* FIXME: Probe resp upload doesn't really belong here,
  1386. * but we don't use that feature anyway. */
  1387. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1388. &__b43_ratetable[3]);
  1389. wl->beacon0_uploaded = 1;
  1390. }
  1391. static void b43_upload_beacon1(struct b43_wldev *dev)
  1392. {
  1393. struct b43_wl *wl = dev->wl;
  1394. if (wl->beacon1_uploaded)
  1395. return;
  1396. b43_write_beacon_template(dev, 0x468, 0x1A);
  1397. wl->beacon1_uploaded = 1;
  1398. }
  1399. static void handle_irq_beacon(struct b43_wldev *dev)
  1400. {
  1401. struct b43_wl *wl = dev->wl;
  1402. u32 cmd, beacon0_valid, beacon1_valid;
  1403. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP) &&
  1404. !b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  1405. return;
  1406. /* This is the bottom half of the asynchronous beacon update. */
  1407. /* Ignore interrupt in the future. */
  1408. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1409. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1410. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1411. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1412. /* Schedule interrupt manually, if busy. */
  1413. if (beacon0_valid && beacon1_valid) {
  1414. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1415. dev->irq_savedstate |= B43_IRQ_BEACON;
  1416. return;
  1417. }
  1418. if (unlikely(wl->beacon_templates_virgin)) {
  1419. /* We never uploaded a beacon before.
  1420. * Upload both templates now, but only mark one valid. */
  1421. wl->beacon_templates_virgin = 0;
  1422. b43_upload_beacon0(dev);
  1423. b43_upload_beacon1(dev);
  1424. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1425. cmd |= B43_MACCMD_BEACON0_VALID;
  1426. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1427. } else {
  1428. if (!beacon0_valid) {
  1429. b43_upload_beacon0(dev);
  1430. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1431. cmd |= B43_MACCMD_BEACON0_VALID;
  1432. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1433. } else if (!beacon1_valid) {
  1434. b43_upload_beacon1(dev);
  1435. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1436. cmd |= B43_MACCMD_BEACON1_VALID;
  1437. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1438. }
  1439. }
  1440. }
  1441. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1442. {
  1443. struct b43_wl *wl = container_of(work, struct b43_wl,
  1444. beacon_update_trigger);
  1445. struct b43_wldev *dev;
  1446. mutex_lock(&wl->mutex);
  1447. dev = wl->current_dev;
  1448. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1449. spin_lock_irq(&wl->irq_lock);
  1450. /* update beacon right away or defer to irq */
  1451. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1452. handle_irq_beacon(dev);
  1453. /* The handler might have updated the IRQ mask. */
  1454. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1455. dev->irq_savedstate);
  1456. mmiowb();
  1457. spin_unlock_irq(&wl->irq_lock);
  1458. }
  1459. mutex_unlock(&wl->mutex);
  1460. }
  1461. /* Asynchronously update the packet templates in template RAM.
  1462. * Locking: Requires wl->irq_lock to be locked. */
  1463. static void b43_update_templates(struct b43_wl *wl)
  1464. {
  1465. struct sk_buff *beacon;
  1466. /* This is the top half of the ansynchronous beacon update.
  1467. * The bottom half is the beacon IRQ.
  1468. * Beacon update must be asynchronous to avoid sending an
  1469. * invalid beacon. This can happen for example, if the firmware
  1470. * transmits a beacon while we are updating it. */
  1471. /* We could modify the existing beacon and set the aid bit in
  1472. * the TIM field, but that would probably require resizing and
  1473. * moving of data within the beacon template.
  1474. * Simply request a new beacon and let mac80211 do the hard work. */
  1475. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1476. if (unlikely(!beacon))
  1477. return;
  1478. if (wl->current_beacon)
  1479. dev_kfree_skb_any(wl->current_beacon);
  1480. wl->current_beacon = beacon;
  1481. wl->beacon0_uploaded = 0;
  1482. wl->beacon1_uploaded = 0;
  1483. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1484. }
  1485. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1486. {
  1487. u32 tmp;
  1488. u16 i, len;
  1489. len = min((u16) ssid_len, (u16) 0x100);
  1490. for (i = 0; i < len; i += sizeof(u32)) {
  1491. tmp = (u32) (ssid[i + 0]);
  1492. if (i + 1 < len)
  1493. tmp |= (u32) (ssid[i + 1]) << 8;
  1494. if (i + 2 < len)
  1495. tmp |= (u32) (ssid[i + 2]) << 16;
  1496. if (i + 3 < len)
  1497. tmp |= (u32) (ssid[i + 3]) << 24;
  1498. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1499. }
  1500. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1501. }
  1502. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1503. {
  1504. b43_time_lock(dev);
  1505. if (dev->dev->id.revision >= 3) {
  1506. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1507. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1508. } else {
  1509. b43_write16(dev, 0x606, (beacon_int >> 6));
  1510. b43_write16(dev, 0x610, beacon_int);
  1511. }
  1512. b43_time_unlock(dev);
  1513. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1514. }
  1515. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1516. {
  1517. u16 reason;
  1518. /* Read the register that contains the reason code for the panic. */
  1519. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1520. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1521. switch (reason) {
  1522. default:
  1523. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1524. /* fallthrough */
  1525. case B43_FWPANIC_DIE:
  1526. /* Do not restart the controller or firmware.
  1527. * The device is nonfunctional from now on.
  1528. * Restarting would result in this panic to trigger again,
  1529. * so we avoid that recursion. */
  1530. break;
  1531. case B43_FWPANIC_RESTART:
  1532. b43_controller_restart(dev, "Microcode panic");
  1533. break;
  1534. }
  1535. }
  1536. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1537. {
  1538. unsigned int i, cnt;
  1539. u16 reason, marker_id, marker_line;
  1540. __le16 *buf;
  1541. /* The proprietary firmware doesn't have this IRQ. */
  1542. if (!dev->fw.opensource)
  1543. return;
  1544. /* Read the register that contains the reason code for this IRQ. */
  1545. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1546. switch (reason) {
  1547. case B43_DEBUGIRQ_PANIC:
  1548. b43_handle_firmware_panic(dev);
  1549. break;
  1550. case B43_DEBUGIRQ_DUMP_SHM:
  1551. if (!B43_DEBUG)
  1552. break; /* Only with driver debugging enabled. */
  1553. buf = kmalloc(4096, GFP_ATOMIC);
  1554. if (!buf) {
  1555. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1556. goto out;
  1557. }
  1558. for (i = 0; i < 4096; i += 2) {
  1559. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1560. buf[i / 2] = cpu_to_le16(tmp);
  1561. }
  1562. b43info(dev->wl, "Shared memory dump:\n");
  1563. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1564. 16, 2, buf, 4096, 1);
  1565. kfree(buf);
  1566. break;
  1567. case B43_DEBUGIRQ_DUMP_REGS:
  1568. if (!B43_DEBUG)
  1569. break; /* Only with driver debugging enabled. */
  1570. b43info(dev->wl, "Microcode register dump:\n");
  1571. for (i = 0, cnt = 0; i < 64; i++) {
  1572. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1573. if (cnt == 0)
  1574. printk(KERN_INFO);
  1575. printk("r%02u: 0x%04X ", i, tmp);
  1576. cnt++;
  1577. if (cnt == 6) {
  1578. printk("\n");
  1579. cnt = 0;
  1580. }
  1581. }
  1582. printk("\n");
  1583. break;
  1584. case B43_DEBUGIRQ_MARKER:
  1585. if (!B43_DEBUG)
  1586. break; /* Only with driver debugging enabled. */
  1587. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1588. B43_MARKER_ID_REG);
  1589. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1590. B43_MARKER_LINE_REG);
  1591. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1592. "at line number %u\n",
  1593. marker_id, marker_line);
  1594. break;
  1595. default:
  1596. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1597. reason);
  1598. }
  1599. out:
  1600. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1601. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1602. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1603. }
  1604. /* Interrupt handler bottom-half */
  1605. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1606. {
  1607. u32 reason;
  1608. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1609. u32 merged_dma_reason = 0;
  1610. int i;
  1611. unsigned long flags;
  1612. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1613. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1614. reason = dev->irq_reason;
  1615. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1616. dma_reason[i] = dev->dma_reason[i];
  1617. merged_dma_reason |= dma_reason[i];
  1618. }
  1619. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1620. b43err(dev->wl, "MAC transmission error\n");
  1621. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1622. b43err(dev->wl, "PHY transmission error\n");
  1623. rmb();
  1624. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1625. atomic_set(&dev->phy.txerr_cnt,
  1626. B43_PHY_TX_BADNESS_LIMIT);
  1627. b43err(dev->wl, "Too many PHY TX errors, "
  1628. "restarting the controller\n");
  1629. b43_controller_restart(dev, "PHY TX errors");
  1630. }
  1631. }
  1632. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1633. B43_DMAIRQ_NONFATALMASK))) {
  1634. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1635. b43err(dev->wl, "Fatal DMA error: "
  1636. "0x%08X, 0x%08X, 0x%08X, "
  1637. "0x%08X, 0x%08X, 0x%08X\n",
  1638. dma_reason[0], dma_reason[1],
  1639. dma_reason[2], dma_reason[3],
  1640. dma_reason[4], dma_reason[5]);
  1641. b43_controller_restart(dev, "DMA error");
  1642. mmiowb();
  1643. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1644. return;
  1645. }
  1646. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1647. b43err(dev->wl, "DMA error: "
  1648. "0x%08X, 0x%08X, 0x%08X, "
  1649. "0x%08X, 0x%08X, 0x%08X\n",
  1650. dma_reason[0], dma_reason[1],
  1651. dma_reason[2], dma_reason[3],
  1652. dma_reason[4], dma_reason[5]);
  1653. }
  1654. }
  1655. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1656. handle_irq_ucode_debug(dev);
  1657. if (reason & B43_IRQ_TBTT_INDI)
  1658. handle_irq_tbtt_indication(dev);
  1659. if (reason & B43_IRQ_ATIM_END)
  1660. handle_irq_atim_end(dev);
  1661. if (reason & B43_IRQ_BEACON)
  1662. handle_irq_beacon(dev);
  1663. if (reason & B43_IRQ_PMQ)
  1664. handle_irq_pmq(dev);
  1665. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1666. ;/* TODO */
  1667. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1668. handle_irq_noise(dev);
  1669. /* Check the DMA reason registers for received data. */
  1670. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1671. if (b43_using_pio_transfers(dev))
  1672. b43_pio_rx(dev->pio.rx_queue);
  1673. else
  1674. b43_dma_rx(dev->dma.rx_ring);
  1675. }
  1676. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1677. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1678. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1679. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1680. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1681. if (reason & B43_IRQ_TX_OK)
  1682. handle_irq_transmit_status(dev);
  1683. b43_interrupt_enable(dev, dev->irq_savedstate);
  1684. mmiowb();
  1685. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1686. }
  1687. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1688. {
  1689. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1690. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1691. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1692. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1693. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1694. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1695. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1696. }
  1697. /* Interrupt handler top-half */
  1698. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1699. {
  1700. irqreturn_t ret = IRQ_NONE;
  1701. struct b43_wldev *dev = dev_id;
  1702. u32 reason;
  1703. if (!dev)
  1704. return IRQ_NONE;
  1705. spin_lock(&dev->wl->irq_lock);
  1706. if (b43_status(dev) < B43_STAT_STARTED)
  1707. goto out;
  1708. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1709. if (reason == 0xffffffff) /* shared IRQ */
  1710. goto out;
  1711. ret = IRQ_HANDLED;
  1712. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1713. if (!reason)
  1714. goto out;
  1715. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1716. & 0x0001DC00;
  1717. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1718. & 0x0000DC00;
  1719. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1720. & 0x0000DC00;
  1721. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1722. & 0x0001DC00;
  1723. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1724. & 0x0000DC00;
  1725. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1726. & 0x0000DC00;
  1727. b43_interrupt_ack(dev, reason);
  1728. /* disable all IRQs. They are enabled again in the bottom half. */
  1729. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1730. /* save the reason code and call our bottom half. */
  1731. dev->irq_reason = reason;
  1732. tasklet_schedule(&dev->isr_tasklet);
  1733. out:
  1734. mmiowb();
  1735. spin_unlock(&dev->wl->irq_lock);
  1736. return ret;
  1737. }
  1738. static void do_release_fw(struct b43_firmware_file *fw)
  1739. {
  1740. release_firmware(fw->data);
  1741. fw->data = NULL;
  1742. fw->filename = NULL;
  1743. }
  1744. static void b43_release_firmware(struct b43_wldev *dev)
  1745. {
  1746. do_release_fw(&dev->fw.ucode);
  1747. do_release_fw(&dev->fw.pcm);
  1748. do_release_fw(&dev->fw.initvals);
  1749. do_release_fw(&dev->fw.initvals_band);
  1750. }
  1751. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1752. {
  1753. const char *text;
  1754. text = "You must go to "
  1755. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1756. "and download the latest firmware (version 4).\n";
  1757. if (error)
  1758. b43err(wl, text);
  1759. else
  1760. b43warn(wl, text);
  1761. }
  1762. static int do_request_fw(struct b43_wldev *dev,
  1763. const char *name,
  1764. struct b43_firmware_file *fw,
  1765. bool silent)
  1766. {
  1767. char path[sizeof(modparam_fwpostfix) + 32];
  1768. const struct firmware *blob;
  1769. struct b43_fw_header *hdr;
  1770. u32 size;
  1771. int err;
  1772. if (!name) {
  1773. /* Don't fetch anything. Free possibly cached firmware. */
  1774. do_release_fw(fw);
  1775. return 0;
  1776. }
  1777. if (fw->filename) {
  1778. if (strcmp(fw->filename, name) == 0)
  1779. return 0; /* Already have this fw. */
  1780. /* Free the cached firmware first. */
  1781. do_release_fw(fw);
  1782. }
  1783. snprintf(path, ARRAY_SIZE(path),
  1784. "b43%s/%s.fw",
  1785. modparam_fwpostfix, name);
  1786. err = request_firmware(&blob, path, dev->dev->dev);
  1787. if (err == -ENOENT) {
  1788. if (!silent) {
  1789. b43err(dev->wl, "Firmware file \"%s\" not found\n",
  1790. path);
  1791. }
  1792. return err;
  1793. } else if (err) {
  1794. b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
  1795. path, err);
  1796. return err;
  1797. }
  1798. if (blob->size < sizeof(struct b43_fw_header))
  1799. goto err_format;
  1800. hdr = (struct b43_fw_header *)(blob->data);
  1801. switch (hdr->type) {
  1802. case B43_FW_TYPE_UCODE:
  1803. case B43_FW_TYPE_PCM:
  1804. size = be32_to_cpu(hdr->size);
  1805. if (size != blob->size - sizeof(struct b43_fw_header))
  1806. goto err_format;
  1807. /* fallthrough */
  1808. case B43_FW_TYPE_IV:
  1809. if (hdr->ver != 1)
  1810. goto err_format;
  1811. break;
  1812. default:
  1813. goto err_format;
  1814. }
  1815. fw->data = blob;
  1816. fw->filename = name;
  1817. return 0;
  1818. err_format:
  1819. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1820. release_firmware(blob);
  1821. return -EPROTO;
  1822. }
  1823. static int b43_request_firmware(struct b43_wldev *dev)
  1824. {
  1825. struct b43_firmware *fw = &dev->fw;
  1826. const u8 rev = dev->dev->id.revision;
  1827. const char *filename;
  1828. u32 tmshigh;
  1829. int err;
  1830. /* Get microcode */
  1831. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1832. if ((rev >= 5) && (rev <= 10))
  1833. filename = "ucode5";
  1834. else if ((rev >= 11) && (rev <= 12))
  1835. filename = "ucode11";
  1836. else if (rev >= 13)
  1837. filename = "ucode13";
  1838. else
  1839. goto err_no_ucode;
  1840. err = do_request_fw(dev, filename, &fw->ucode, 0);
  1841. if (err)
  1842. goto err_load;
  1843. /* Get PCM code */
  1844. if ((rev >= 5) && (rev <= 10))
  1845. filename = "pcm5";
  1846. else if (rev >= 11)
  1847. filename = NULL;
  1848. else
  1849. goto err_no_pcm;
  1850. fw->pcm_request_failed = 0;
  1851. err = do_request_fw(dev, filename, &fw->pcm, 1);
  1852. if (err == -ENOENT) {
  1853. /* We did not find a PCM file? Not fatal, but
  1854. * core rev <= 10 must do without hwcrypto then. */
  1855. fw->pcm_request_failed = 1;
  1856. } else if (err)
  1857. goto err_load;
  1858. /* Get initvals */
  1859. switch (dev->phy.type) {
  1860. case B43_PHYTYPE_A:
  1861. if ((rev >= 5) && (rev <= 10)) {
  1862. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1863. filename = "a0g1initvals5";
  1864. else
  1865. filename = "a0g0initvals5";
  1866. } else
  1867. goto err_no_initvals;
  1868. break;
  1869. case B43_PHYTYPE_G:
  1870. if ((rev >= 5) && (rev <= 10))
  1871. filename = "b0g0initvals5";
  1872. else if (rev >= 13)
  1873. filename = "b0g0initvals13";
  1874. else
  1875. goto err_no_initvals;
  1876. break;
  1877. case B43_PHYTYPE_N:
  1878. if ((rev >= 11) && (rev <= 12))
  1879. filename = "n0initvals11";
  1880. else
  1881. goto err_no_initvals;
  1882. break;
  1883. default:
  1884. goto err_no_initvals;
  1885. }
  1886. err = do_request_fw(dev, filename, &fw->initvals, 0);
  1887. if (err)
  1888. goto err_load;
  1889. /* Get bandswitch initvals */
  1890. switch (dev->phy.type) {
  1891. case B43_PHYTYPE_A:
  1892. if ((rev >= 5) && (rev <= 10)) {
  1893. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1894. filename = "a0g1bsinitvals5";
  1895. else
  1896. filename = "a0g0bsinitvals5";
  1897. } else if (rev >= 11)
  1898. filename = NULL;
  1899. else
  1900. goto err_no_initvals;
  1901. break;
  1902. case B43_PHYTYPE_G:
  1903. if ((rev >= 5) && (rev <= 10))
  1904. filename = "b0g0bsinitvals5";
  1905. else if (rev >= 11)
  1906. filename = NULL;
  1907. else
  1908. goto err_no_initvals;
  1909. break;
  1910. case B43_PHYTYPE_N:
  1911. if ((rev >= 11) && (rev <= 12))
  1912. filename = "n0bsinitvals11";
  1913. else
  1914. goto err_no_initvals;
  1915. break;
  1916. default:
  1917. goto err_no_initvals;
  1918. }
  1919. err = do_request_fw(dev, filename, &fw->initvals_band, 0);
  1920. if (err)
  1921. goto err_load;
  1922. return 0;
  1923. err_load:
  1924. b43_print_fw_helptext(dev->wl, 1);
  1925. goto error;
  1926. err_no_ucode:
  1927. err = -ENODEV;
  1928. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1929. goto error;
  1930. err_no_pcm:
  1931. err = -ENODEV;
  1932. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1933. goto error;
  1934. err_no_initvals:
  1935. err = -ENODEV;
  1936. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1937. "core rev %u\n", dev->phy.type, rev);
  1938. goto error;
  1939. error:
  1940. b43_release_firmware(dev);
  1941. return err;
  1942. }
  1943. static int b43_upload_microcode(struct b43_wldev *dev)
  1944. {
  1945. const size_t hdr_len = sizeof(struct b43_fw_header);
  1946. const __be32 *data;
  1947. unsigned int i, len;
  1948. u16 fwrev, fwpatch, fwdate, fwtime;
  1949. u32 tmp, macctl;
  1950. int err = 0;
  1951. /* Jump the microcode PSM to offset 0 */
  1952. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1953. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1954. macctl |= B43_MACCTL_PSM_JMP0;
  1955. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1956. /* Zero out all microcode PSM registers and shared memory. */
  1957. for (i = 0; i < 64; i++)
  1958. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1959. for (i = 0; i < 4096; i += 2)
  1960. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1961. /* Upload Microcode. */
  1962. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1963. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1964. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1965. for (i = 0; i < len; i++) {
  1966. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1967. udelay(10);
  1968. }
  1969. if (dev->fw.pcm.data) {
  1970. /* Upload PCM data. */
  1971. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1972. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1973. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1974. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1975. /* No need for autoinc bit in SHM_HW */
  1976. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1977. for (i = 0; i < len; i++) {
  1978. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1979. udelay(10);
  1980. }
  1981. }
  1982. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1983. /* Start the microcode PSM */
  1984. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1985. macctl &= ~B43_MACCTL_PSM_JMP0;
  1986. macctl |= B43_MACCTL_PSM_RUN;
  1987. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1988. /* Wait for the microcode to load and respond */
  1989. i = 0;
  1990. while (1) {
  1991. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1992. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1993. break;
  1994. i++;
  1995. if (i >= 20) {
  1996. b43err(dev->wl, "Microcode not responding\n");
  1997. b43_print_fw_helptext(dev->wl, 1);
  1998. err = -ENODEV;
  1999. goto error;
  2000. }
  2001. msleep_interruptible(50);
  2002. if (signal_pending(current)) {
  2003. err = -EINTR;
  2004. goto error;
  2005. }
  2006. }
  2007. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2008. /* Get and check the revisions. */
  2009. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2010. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2011. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2012. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2013. if (fwrev <= 0x128) {
  2014. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2015. "binary drivers older than version 4.x is unsupported. "
  2016. "You must upgrade your firmware files.\n");
  2017. b43_print_fw_helptext(dev->wl, 1);
  2018. err = -EOPNOTSUPP;
  2019. goto error;
  2020. }
  2021. dev->fw.rev = fwrev;
  2022. dev->fw.patch = fwpatch;
  2023. dev->fw.opensource = (fwdate == 0xFFFF);
  2024. if (dev->fw.opensource) {
  2025. /* Patchlevel info is encoded in the "time" field. */
  2026. dev->fw.patch = fwtime;
  2027. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  2028. dev->fw.rev, dev->fw.patch,
  2029. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  2030. } else {
  2031. b43info(dev->wl, "Loading firmware version %u.%u "
  2032. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2033. fwrev, fwpatch,
  2034. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2035. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2036. if (dev->fw.pcm_request_failed) {
  2037. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2038. "Hardware accelerated cryptography is disabled.\n");
  2039. b43_print_fw_helptext(dev->wl, 0);
  2040. }
  2041. }
  2042. if (b43_is_old_txhdr_format(dev)) {
  2043. b43warn(dev->wl, "You are using an old firmware image. "
  2044. "Support for old firmware will be removed in July 2008.\n");
  2045. b43_print_fw_helptext(dev->wl, 0);
  2046. }
  2047. return 0;
  2048. error:
  2049. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2050. macctl &= ~B43_MACCTL_PSM_RUN;
  2051. macctl |= B43_MACCTL_PSM_JMP0;
  2052. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2053. return err;
  2054. }
  2055. static int b43_write_initvals(struct b43_wldev *dev,
  2056. const struct b43_iv *ivals,
  2057. size_t count,
  2058. size_t array_size)
  2059. {
  2060. const struct b43_iv *iv;
  2061. u16 offset;
  2062. size_t i;
  2063. bool bit32;
  2064. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2065. iv = ivals;
  2066. for (i = 0; i < count; i++) {
  2067. if (array_size < sizeof(iv->offset_size))
  2068. goto err_format;
  2069. array_size -= sizeof(iv->offset_size);
  2070. offset = be16_to_cpu(iv->offset_size);
  2071. bit32 = !!(offset & B43_IV_32BIT);
  2072. offset &= B43_IV_OFFSET_MASK;
  2073. if (offset >= 0x1000)
  2074. goto err_format;
  2075. if (bit32) {
  2076. u32 value;
  2077. if (array_size < sizeof(iv->data.d32))
  2078. goto err_format;
  2079. array_size -= sizeof(iv->data.d32);
  2080. value = get_unaligned_be32(&iv->data.d32);
  2081. b43_write32(dev, offset, value);
  2082. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2083. sizeof(__be16) +
  2084. sizeof(__be32));
  2085. } else {
  2086. u16 value;
  2087. if (array_size < sizeof(iv->data.d16))
  2088. goto err_format;
  2089. array_size -= sizeof(iv->data.d16);
  2090. value = be16_to_cpu(iv->data.d16);
  2091. b43_write16(dev, offset, value);
  2092. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2093. sizeof(__be16) +
  2094. sizeof(__be16));
  2095. }
  2096. }
  2097. if (array_size)
  2098. goto err_format;
  2099. return 0;
  2100. err_format:
  2101. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2102. b43_print_fw_helptext(dev->wl, 1);
  2103. return -EPROTO;
  2104. }
  2105. static int b43_upload_initvals(struct b43_wldev *dev)
  2106. {
  2107. const size_t hdr_len = sizeof(struct b43_fw_header);
  2108. const struct b43_fw_header *hdr;
  2109. struct b43_firmware *fw = &dev->fw;
  2110. const struct b43_iv *ivals;
  2111. size_t count;
  2112. int err;
  2113. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2114. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2115. count = be32_to_cpu(hdr->size);
  2116. err = b43_write_initvals(dev, ivals, count,
  2117. fw->initvals.data->size - hdr_len);
  2118. if (err)
  2119. goto out;
  2120. if (fw->initvals_band.data) {
  2121. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2122. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2123. count = be32_to_cpu(hdr->size);
  2124. err = b43_write_initvals(dev, ivals, count,
  2125. fw->initvals_band.data->size - hdr_len);
  2126. if (err)
  2127. goto out;
  2128. }
  2129. out:
  2130. return err;
  2131. }
  2132. /* Initialize the GPIOs
  2133. * http://bcm-specs.sipsolutions.net/GPIO
  2134. */
  2135. static int b43_gpio_init(struct b43_wldev *dev)
  2136. {
  2137. struct ssb_bus *bus = dev->dev->bus;
  2138. struct ssb_device *gpiodev, *pcidev = NULL;
  2139. u32 mask, set;
  2140. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2141. & ~B43_MACCTL_GPOUTSMSK);
  2142. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2143. | 0x000F);
  2144. mask = 0x0000001F;
  2145. set = 0x0000000F;
  2146. if (dev->dev->bus->chip_id == 0x4301) {
  2147. mask |= 0x0060;
  2148. set |= 0x0060;
  2149. }
  2150. if (0 /* FIXME: conditional unknown */ ) {
  2151. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2152. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2153. | 0x0100);
  2154. mask |= 0x0180;
  2155. set |= 0x0180;
  2156. }
  2157. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2158. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2159. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2160. | 0x0200);
  2161. mask |= 0x0200;
  2162. set |= 0x0200;
  2163. }
  2164. if (dev->dev->id.revision >= 2)
  2165. mask |= 0x0010; /* FIXME: This is redundant. */
  2166. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2167. pcidev = bus->pcicore.dev;
  2168. #endif
  2169. gpiodev = bus->chipco.dev ? : pcidev;
  2170. if (!gpiodev)
  2171. return 0;
  2172. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2173. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2174. & mask) | set);
  2175. return 0;
  2176. }
  2177. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2178. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2179. {
  2180. struct ssb_bus *bus = dev->dev->bus;
  2181. struct ssb_device *gpiodev, *pcidev = NULL;
  2182. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2183. pcidev = bus->pcicore.dev;
  2184. #endif
  2185. gpiodev = bus->chipco.dev ? : pcidev;
  2186. if (!gpiodev)
  2187. return;
  2188. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2189. }
  2190. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2191. void b43_mac_enable(struct b43_wldev *dev)
  2192. {
  2193. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2194. u16 fwstate;
  2195. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2196. B43_SHM_SH_UCODESTAT);
  2197. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2198. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2199. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2200. "should be suspended, but current state is %u\n",
  2201. fwstate);
  2202. }
  2203. }
  2204. dev->mac_suspended--;
  2205. B43_WARN_ON(dev->mac_suspended < 0);
  2206. if (dev->mac_suspended == 0) {
  2207. b43_write32(dev, B43_MMIO_MACCTL,
  2208. b43_read32(dev, B43_MMIO_MACCTL)
  2209. | B43_MACCTL_ENABLED);
  2210. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2211. B43_IRQ_MAC_SUSPENDED);
  2212. /* Commit writes */
  2213. b43_read32(dev, B43_MMIO_MACCTL);
  2214. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2215. b43_power_saving_ctl_bits(dev, 0);
  2216. }
  2217. }
  2218. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2219. void b43_mac_suspend(struct b43_wldev *dev)
  2220. {
  2221. int i;
  2222. u32 tmp;
  2223. might_sleep();
  2224. B43_WARN_ON(dev->mac_suspended < 0);
  2225. if (dev->mac_suspended == 0) {
  2226. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2227. b43_write32(dev, B43_MMIO_MACCTL,
  2228. b43_read32(dev, B43_MMIO_MACCTL)
  2229. & ~B43_MACCTL_ENABLED);
  2230. /* force pci to flush the write */
  2231. b43_read32(dev, B43_MMIO_MACCTL);
  2232. for (i = 35; i; i--) {
  2233. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2234. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2235. goto out;
  2236. udelay(10);
  2237. }
  2238. /* Hm, it seems this will take some time. Use msleep(). */
  2239. for (i = 40; i; i--) {
  2240. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2241. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2242. goto out;
  2243. msleep(1);
  2244. }
  2245. b43err(dev->wl, "MAC suspend failed\n");
  2246. }
  2247. out:
  2248. dev->mac_suspended++;
  2249. }
  2250. static void b43_adjust_opmode(struct b43_wldev *dev)
  2251. {
  2252. struct b43_wl *wl = dev->wl;
  2253. u32 ctl;
  2254. u16 cfp_pretbtt;
  2255. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2256. /* Reset status to STA infrastructure mode. */
  2257. ctl &= ~B43_MACCTL_AP;
  2258. ctl &= ~B43_MACCTL_KEEP_CTL;
  2259. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2260. ctl &= ~B43_MACCTL_KEEP_BAD;
  2261. ctl &= ~B43_MACCTL_PROMISC;
  2262. ctl &= ~B43_MACCTL_BEACPROMISC;
  2263. ctl |= B43_MACCTL_INFRA;
  2264. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  2265. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  2266. ctl |= B43_MACCTL_AP;
  2267. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  2268. ctl &= ~B43_MACCTL_INFRA;
  2269. if (wl->filter_flags & FIF_CONTROL)
  2270. ctl |= B43_MACCTL_KEEP_CTL;
  2271. if (wl->filter_flags & FIF_FCSFAIL)
  2272. ctl |= B43_MACCTL_KEEP_BAD;
  2273. if (wl->filter_flags & FIF_PLCPFAIL)
  2274. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2275. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2276. ctl |= B43_MACCTL_PROMISC;
  2277. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2278. ctl |= B43_MACCTL_BEACPROMISC;
  2279. /* Workaround: On old hardware the HW-MAC-address-filter
  2280. * doesn't work properly, so always run promisc in filter
  2281. * it in software. */
  2282. if (dev->dev->id.revision <= 4)
  2283. ctl |= B43_MACCTL_PROMISC;
  2284. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2285. cfp_pretbtt = 2;
  2286. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2287. if (dev->dev->bus->chip_id == 0x4306 &&
  2288. dev->dev->bus->chip_rev == 3)
  2289. cfp_pretbtt = 100;
  2290. else
  2291. cfp_pretbtt = 50;
  2292. }
  2293. b43_write16(dev, 0x612, cfp_pretbtt);
  2294. }
  2295. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2296. {
  2297. u16 offset;
  2298. if (is_ofdm) {
  2299. offset = 0x480;
  2300. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2301. } else {
  2302. offset = 0x4C0;
  2303. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2304. }
  2305. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2306. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2307. }
  2308. static void b43_rate_memory_init(struct b43_wldev *dev)
  2309. {
  2310. switch (dev->phy.type) {
  2311. case B43_PHYTYPE_A:
  2312. case B43_PHYTYPE_G:
  2313. case B43_PHYTYPE_N:
  2314. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2315. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2316. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2317. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2318. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2319. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2320. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2321. if (dev->phy.type == B43_PHYTYPE_A)
  2322. break;
  2323. /* fallthrough */
  2324. case B43_PHYTYPE_B:
  2325. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2326. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2327. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2328. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2329. break;
  2330. default:
  2331. B43_WARN_ON(1);
  2332. }
  2333. }
  2334. /* Set the default values for the PHY TX Control Words. */
  2335. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2336. {
  2337. u16 ctl = 0;
  2338. ctl |= B43_TXH_PHY_ENC_CCK;
  2339. ctl |= B43_TXH_PHY_ANT01AUTO;
  2340. ctl |= B43_TXH_PHY_TXPWR;
  2341. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2342. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2343. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2344. }
  2345. /* Set the TX-Antenna for management frames sent by firmware. */
  2346. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2347. {
  2348. u16 ant;
  2349. u16 tmp;
  2350. ant = b43_antenna_to_phyctl(antenna);
  2351. /* For ACK/CTS */
  2352. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2353. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2354. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2355. /* For Probe Resposes */
  2356. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2357. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2358. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2359. }
  2360. /* This is the opposite of b43_chip_init() */
  2361. static void b43_chip_exit(struct b43_wldev *dev)
  2362. {
  2363. b43_radio_turn_off(dev, 1);
  2364. b43_gpio_cleanup(dev);
  2365. b43_lo_g_cleanup(dev);
  2366. /* firmware is released later */
  2367. }
  2368. /* Initialize the chip
  2369. * http://bcm-specs.sipsolutions.net/ChipInit
  2370. */
  2371. static int b43_chip_init(struct b43_wldev *dev)
  2372. {
  2373. struct b43_phy *phy = &dev->phy;
  2374. int err, tmp;
  2375. u32 value32, macctl;
  2376. u16 value16;
  2377. /* Initialize the MAC control */
  2378. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2379. if (dev->phy.gmode)
  2380. macctl |= B43_MACCTL_GMODE;
  2381. macctl |= B43_MACCTL_INFRA;
  2382. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2383. err = b43_request_firmware(dev);
  2384. if (err)
  2385. goto out;
  2386. err = b43_upload_microcode(dev);
  2387. if (err)
  2388. goto out; /* firmware is released later */
  2389. err = b43_gpio_init(dev);
  2390. if (err)
  2391. goto out; /* firmware is released later */
  2392. err = b43_upload_initvals(dev);
  2393. if (err)
  2394. goto err_gpio_clean;
  2395. b43_radio_turn_on(dev);
  2396. b43_write16(dev, 0x03E6, 0x0000);
  2397. err = b43_phy_init(dev);
  2398. if (err)
  2399. goto err_radio_off;
  2400. /* Select initial Interference Mitigation. */
  2401. tmp = phy->interfmode;
  2402. phy->interfmode = B43_INTERFMODE_NONE;
  2403. b43_radio_set_interference_mitigation(dev, tmp);
  2404. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2405. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2406. if (phy->type == B43_PHYTYPE_B) {
  2407. value16 = b43_read16(dev, 0x005E);
  2408. value16 |= 0x0004;
  2409. b43_write16(dev, 0x005E, value16);
  2410. }
  2411. b43_write32(dev, 0x0100, 0x01000000);
  2412. if (dev->dev->id.revision < 5)
  2413. b43_write32(dev, 0x010C, 0x01000000);
  2414. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2415. & ~B43_MACCTL_INFRA);
  2416. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2417. | B43_MACCTL_INFRA);
  2418. /* Probe Response Timeout value */
  2419. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2420. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2421. /* Initially set the wireless operation mode. */
  2422. b43_adjust_opmode(dev);
  2423. if (dev->dev->id.revision < 3) {
  2424. b43_write16(dev, 0x060E, 0x0000);
  2425. b43_write16(dev, 0x0610, 0x8000);
  2426. b43_write16(dev, 0x0604, 0x0000);
  2427. b43_write16(dev, 0x0606, 0x0200);
  2428. } else {
  2429. b43_write32(dev, 0x0188, 0x80000000);
  2430. b43_write32(dev, 0x018C, 0x02000000);
  2431. }
  2432. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2433. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2434. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2435. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2436. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2437. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2438. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2439. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2440. value32 |= 0x00100000;
  2441. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2442. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2443. dev->dev->bus->chipco.fast_pwrup_delay);
  2444. err = 0;
  2445. b43dbg(dev->wl, "Chip initialized\n");
  2446. out:
  2447. return err;
  2448. err_radio_off:
  2449. b43_radio_turn_off(dev, 1);
  2450. err_gpio_clean:
  2451. b43_gpio_cleanup(dev);
  2452. return err;
  2453. }
  2454. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2455. {
  2456. struct b43_phy *phy = &dev->phy;
  2457. if (phy->type != B43_PHYTYPE_G)
  2458. return;
  2459. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2460. b43_mac_suspend(dev);
  2461. b43_calc_nrssi_slope(dev);
  2462. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2463. u8 old_chan = phy->channel;
  2464. /* VCO Calibration */
  2465. if (old_chan >= 8)
  2466. b43_radio_selectchannel(dev, 1, 0);
  2467. else
  2468. b43_radio_selectchannel(dev, 13, 0);
  2469. b43_radio_selectchannel(dev, old_chan, 0);
  2470. }
  2471. b43_mac_enable(dev);
  2472. }
  2473. }
  2474. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2475. {
  2476. /* Update device statistics. */
  2477. b43_calculate_link_quality(dev);
  2478. }
  2479. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2480. {
  2481. struct b43_phy *phy = &dev->phy;
  2482. u16 wdr;
  2483. if (dev->fw.opensource) {
  2484. /* Check if the firmware is still alive.
  2485. * It will reset the watchdog counter to 0 in its idle loop. */
  2486. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2487. if (unlikely(wdr)) {
  2488. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2489. b43_controller_restart(dev, "Firmware watchdog");
  2490. return;
  2491. } else {
  2492. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2493. B43_WATCHDOG_REG, 1);
  2494. }
  2495. }
  2496. if (phy->type == B43_PHYTYPE_G) {
  2497. //TODO: update_aci_moving_average
  2498. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2499. b43_mac_suspend(dev);
  2500. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2501. if (0 /*TODO: bunch of conditions */ ) {
  2502. b43_radio_set_interference_mitigation
  2503. (dev, B43_INTERFMODE_MANUALWLAN);
  2504. }
  2505. } else if (1 /*TODO*/) {
  2506. /*
  2507. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2508. b43_radio_set_interference_mitigation(dev,
  2509. B43_INTERFMODE_NONE);
  2510. }
  2511. */
  2512. }
  2513. b43_mac_enable(dev);
  2514. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2515. phy->rev == 1) {
  2516. //TODO: implement rev1 workaround
  2517. }
  2518. }
  2519. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2520. b43_lo_g_maintanance_work(dev);
  2521. //TODO for APHY (temperature?)
  2522. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2523. wmb();
  2524. }
  2525. static void do_periodic_work(struct b43_wldev *dev)
  2526. {
  2527. unsigned int state;
  2528. state = dev->periodic_state;
  2529. if (state % 4 == 0)
  2530. b43_periodic_every60sec(dev);
  2531. if (state % 2 == 0)
  2532. b43_periodic_every30sec(dev);
  2533. b43_periodic_every15sec(dev);
  2534. }
  2535. /* Periodic work locking policy:
  2536. * The whole periodic work handler is protected by
  2537. * wl->mutex. If another lock is needed somewhere in the
  2538. * pwork callchain, it's aquired in-place, where it's needed.
  2539. */
  2540. static void b43_periodic_work_handler(struct work_struct *work)
  2541. {
  2542. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2543. periodic_work.work);
  2544. struct b43_wl *wl = dev->wl;
  2545. unsigned long delay;
  2546. mutex_lock(&wl->mutex);
  2547. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2548. goto out;
  2549. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2550. goto out_requeue;
  2551. do_periodic_work(dev);
  2552. dev->periodic_state++;
  2553. out_requeue:
  2554. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2555. delay = msecs_to_jiffies(50);
  2556. else
  2557. delay = round_jiffies_relative(HZ * 15);
  2558. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2559. out:
  2560. mutex_unlock(&wl->mutex);
  2561. }
  2562. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2563. {
  2564. struct delayed_work *work = &dev->periodic_work;
  2565. dev->periodic_state = 0;
  2566. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2567. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2568. }
  2569. /* Check if communication with the device works correctly. */
  2570. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2571. {
  2572. u32 v, backup;
  2573. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2574. /* Check for read/write and endianness problems. */
  2575. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2576. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2577. goto error;
  2578. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2579. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2580. goto error;
  2581. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2582. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2583. /* The 32bit register shadows the two 16bit registers
  2584. * with update sideeffects. Validate this. */
  2585. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2586. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2587. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2588. goto error;
  2589. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2590. goto error;
  2591. }
  2592. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2593. v = b43_read32(dev, B43_MMIO_MACCTL);
  2594. v |= B43_MACCTL_GMODE;
  2595. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2596. goto error;
  2597. return 0;
  2598. error:
  2599. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2600. return -ENODEV;
  2601. }
  2602. static void b43_security_init(struct b43_wldev *dev)
  2603. {
  2604. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2605. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2606. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2607. /* KTP is a word address, but we address SHM bytewise.
  2608. * So multiply by two.
  2609. */
  2610. dev->ktp *= 2;
  2611. if (dev->dev->id.revision >= 5) {
  2612. /* Number of RCMTA address slots */
  2613. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2614. }
  2615. b43_clear_keys(dev);
  2616. }
  2617. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2618. {
  2619. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2620. unsigned long flags;
  2621. /* Don't take wl->mutex here, as it could deadlock with
  2622. * hwrng internal locking. It's not needed to take
  2623. * wl->mutex here, anyway. */
  2624. spin_lock_irqsave(&wl->irq_lock, flags);
  2625. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2626. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2627. return (sizeof(u16));
  2628. }
  2629. static void b43_rng_exit(struct b43_wl *wl)
  2630. {
  2631. if (wl->rng_initialized)
  2632. hwrng_unregister(&wl->rng);
  2633. }
  2634. static int b43_rng_init(struct b43_wl *wl)
  2635. {
  2636. int err;
  2637. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2638. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2639. wl->rng.name = wl->rng_name;
  2640. wl->rng.data_read = b43_rng_read;
  2641. wl->rng.priv = (unsigned long)wl;
  2642. wl->rng_initialized = 1;
  2643. err = hwrng_register(&wl->rng);
  2644. if (err) {
  2645. wl->rng_initialized = 0;
  2646. b43err(wl, "Failed to register the random "
  2647. "number generator (%d)\n", err);
  2648. }
  2649. return err;
  2650. }
  2651. static int b43_op_tx(struct ieee80211_hw *hw,
  2652. struct sk_buff *skb)
  2653. {
  2654. struct b43_wl *wl = hw_to_b43_wl(hw);
  2655. struct b43_wldev *dev = wl->current_dev;
  2656. unsigned long flags;
  2657. int err;
  2658. if (unlikely(skb->len < 2 + 2 + 6)) {
  2659. /* Too short, this can't be a valid frame. */
  2660. goto drop_packet;
  2661. }
  2662. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2663. if (unlikely(!dev))
  2664. goto drop_packet;
  2665. /* Transmissions on seperate queues can run concurrently. */
  2666. read_lock_irqsave(&wl->tx_lock, flags);
  2667. err = -ENODEV;
  2668. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2669. if (b43_using_pio_transfers(dev))
  2670. err = b43_pio_tx(dev, skb);
  2671. else
  2672. err = b43_dma_tx(dev, skb);
  2673. }
  2674. read_unlock_irqrestore(&wl->tx_lock, flags);
  2675. if (unlikely(err))
  2676. goto drop_packet;
  2677. return NETDEV_TX_OK;
  2678. drop_packet:
  2679. /* We can not transmit this packet. Drop it. */
  2680. dev_kfree_skb_any(skb);
  2681. return NETDEV_TX_OK;
  2682. }
  2683. /* Locking: wl->irq_lock */
  2684. static void b43_qos_params_upload(struct b43_wldev *dev,
  2685. const struct ieee80211_tx_queue_params *p,
  2686. u16 shm_offset)
  2687. {
  2688. u16 params[B43_NR_QOSPARAMS];
  2689. int bslots, tmp;
  2690. unsigned int i;
  2691. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2692. memset(&params, 0, sizeof(params));
  2693. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2694. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2695. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2696. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2697. params[B43_QOSPARAM_AIFS] = p->aifs;
  2698. params[B43_QOSPARAM_BSLOTS] = bslots;
  2699. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2700. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2701. if (i == B43_QOSPARAM_STATUS) {
  2702. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2703. shm_offset + (i * 2));
  2704. /* Mark the parameters as updated. */
  2705. tmp |= 0x100;
  2706. b43_shm_write16(dev, B43_SHM_SHARED,
  2707. shm_offset + (i * 2),
  2708. tmp);
  2709. } else {
  2710. b43_shm_write16(dev, B43_SHM_SHARED,
  2711. shm_offset + (i * 2),
  2712. params[i]);
  2713. }
  2714. }
  2715. }
  2716. /* Update the QOS parameters in hardware. */
  2717. static void b43_qos_update(struct b43_wldev *dev)
  2718. {
  2719. struct b43_wl *wl = dev->wl;
  2720. struct b43_qos_params *params;
  2721. unsigned long flags;
  2722. unsigned int i;
  2723. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2724. static const u16 qos_shm_offsets[] = {
  2725. [0] = B43_QOS_VOICE,
  2726. [1] = B43_QOS_VIDEO,
  2727. [2] = B43_QOS_BESTEFFORT,
  2728. [3] = B43_QOS_BACKGROUND,
  2729. };
  2730. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2731. b43_mac_suspend(dev);
  2732. spin_lock_irqsave(&wl->irq_lock, flags);
  2733. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2734. params = &(wl->qos_params[i]);
  2735. if (params->need_hw_update) {
  2736. b43_qos_params_upload(dev, &(params->p),
  2737. qos_shm_offsets[i]);
  2738. params->need_hw_update = 0;
  2739. }
  2740. }
  2741. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2742. b43_mac_enable(dev);
  2743. }
  2744. static void b43_qos_clear(struct b43_wl *wl)
  2745. {
  2746. struct b43_qos_params *params;
  2747. unsigned int i;
  2748. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2749. params = &(wl->qos_params[i]);
  2750. memset(&(params->p), 0, sizeof(params->p));
  2751. params->p.aifs = -1;
  2752. params->need_hw_update = 1;
  2753. }
  2754. }
  2755. /* Initialize the core's QOS capabilities */
  2756. static void b43_qos_init(struct b43_wldev *dev)
  2757. {
  2758. struct b43_wl *wl = dev->wl;
  2759. unsigned int i;
  2760. /* Upload the current QOS parameters. */
  2761. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2762. wl->qos_params[i].need_hw_update = 1;
  2763. b43_qos_update(dev);
  2764. /* Enable QOS support. */
  2765. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2766. b43_write16(dev, B43_MMIO_IFSCTL,
  2767. b43_read16(dev, B43_MMIO_IFSCTL)
  2768. | B43_MMIO_IFSCTL_USE_EDCF);
  2769. }
  2770. static void b43_qos_update_work(struct work_struct *work)
  2771. {
  2772. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2773. struct b43_wldev *dev;
  2774. mutex_lock(&wl->mutex);
  2775. dev = wl->current_dev;
  2776. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2777. b43_qos_update(dev);
  2778. mutex_unlock(&wl->mutex);
  2779. }
  2780. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2781. const struct ieee80211_tx_queue_params *params)
  2782. {
  2783. struct b43_wl *wl = hw_to_b43_wl(hw);
  2784. unsigned long flags;
  2785. unsigned int queue = (unsigned int)_queue;
  2786. struct b43_qos_params *p;
  2787. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2788. /* Queue not available or don't support setting
  2789. * params on this queue. Return success to not
  2790. * confuse mac80211. */
  2791. return 0;
  2792. }
  2793. spin_lock_irqsave(&wl->irq_lock, flags);
  2794. p = &(wl->qos_params[queue]);
  2795. memcpy(&(p->p), params, sizeof(p->p));
  2796. p->need_hw_update = 1;
  2797. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2798. queue_work(hw->workqueue, &wl->qos_update_work);
  2799. return 0;
  2800. }
  2801. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2802. struct ieee80211_tx_queue_stats *stats)
  2803. {
  2804. struct b43_wl *wl = hw_to_b43_wl(hw);
  2805. struct b43_wldev *dev = wl->current_dev;
  2806. unsigned long flags;
  2807. int err = -ENODEV;
  2808. if (!dev)
  2809. goto out;
  2810. spin_lock_irqsave(&wl->irq_lock, flags);
  2811. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2812. if (b43_using_pio_transfers(dev))
  2813. b43_pio_get_tx_stats(dev, stats);
  2814. else
  2815. b43_dma_get_tx_stats(dev, stats);
  2816. err = 0;
  2817. }
  2818. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2819. out:
  2820. return err;
  2821. }
  2822. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2823. struct ieee80211_low_level_stats *stats)
  2824. {
  2825. struct b43_wl *wl = hw_to_b43_wl(hw);
  2826. unsigned long flags;
  2827. spin_lock_irqsave(&wl->irq_lock, flags);
  2828. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2829. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2830. return 0;
  2831. }
  2832. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2833. {
  2834. struct ssb_device *sdev = dev->dev;
  2835. u32 tmslow;
  2836. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2837. tmslow &= ~B43_TMSLOW_GMODE;
  2838. tmslow |= B43_TMSLOW_PHYRESET;
  2839. tmslow |= SSB_TMSLOW_FGC;
  2840. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2841. msleep(1);
  2842. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2843. tmslow &= ~SSB_TMSLOW_FGC;
  2844. tmslow |= B43_TMSLOW_PHYRESET;
  2845. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2846. msleep(1);
  2847. }
  2848. static const char * band_to_string(enum ieee80211_band band)
  2849. {
  2850. switch (band) {
  2851. case IEEE80211_BAND_5GHZ:
  2852. return "5";
  2853. case IEEE80211_BAND_2GHZ:
  2854. return "2.4";
  2855. default:
  2856. break;
  2857. }
  2858. B43_WARN_ON(1);
  2859. return "";
  2860. }
  2861. /* Expects wl->mutex locked */
  2862. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2863. {
  2864. struct b43_wldev *up_dev = NULL;
  2865. struct b43_wldev *down_dev;
  2866. struct b43_wldev *d;
  2867. int err;
  2868. bool gmode;
  2869. int prev_status;
  2870. /* Find a device and PHY which supports the band. */
  2871. list_for_each_entry(d, &wl->devlist, list) {
  2872. switch (chan->band) {
  2873. case IEEE80211_BAND_5GHZ:
  2874. if (d->phy.supports_5ghz) {
  2875. up_dev = d;
  2876. gmode = 0;
  2877. }
  2878. break;
  2879. case IEEE80211_BAND_2GHZ:
  2880. if (d->phy.supports_2ghz) {
  2881. up_dev = d;
  2882. gmode = 1;
  2883. }
  2884. break;
  2885. default:
  2886. B43_WARN_ON(1);
  2887. return -EINVAL;
  2888. }
  2889. if (up_dev)
  2890. break;
  2891. }
  2892. if (!up_dev) {
  2893. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2894. band_to_string(chan->band));
  2895. return -ENODEV;
  2896. }
  2897. if ((up_dev == wl->current_dev) &&
  2898. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2899. /* This device is already running. */
  2900. return 0;
  2901. }
  2902. b43dbg(wl, "Switching to %s-GHz band\n",
  2903. band_to_string(chan->band));
  2904. down_dev = wl->current_dev;
  2905. prev_status = b43_status(down_dev);
  2906. /* Shutdown the currently running core. */
  2907. if (prev_status >= B43_STAT_STARTED)
  2908. b43_wireless_core_stop(down_dev);
  2909. if (prev_status >= B43_STAT_INITIALIZED)
  2910. b43_wireless_core_exit(down_dev);
  2911. if (down_dev != up_dev) {
  2912. /* We switch to a different core, so we put PHY into
  2913. * RESET on the old core. */
  2914. b43_put_phy_into_reset(down_dev);
  2915. }
  2916. /* Now start the new core. */
  2917. up_dev->phy.gmode = gmode;
  2918. if (prev_status >= B43_STAT_INITIALIZED) {
  2919. err = b43_wireless_core_init(up_dev);
  2920. if (err) {
  2921. b43err(wl, "Fatal: Could not initialize device for "
  2922. "selected %s-GHz band\n",
  2923. band_to_string(chan->band));
  2924. goto init_failure;
  2925. }
  2926. }
  2927. if (prev_status >= B43_STAT_STARTED) {
  2928. err = b43_wireless_core_start(up_dev);
  2929. if (err) {
  2930. b43err(wl, "Fatal: Coult not start device for "
  2931. "selected %s-GHz band\n",
  2932. band_to_string(chan->band));
  2933. b43_wireless_core_exit(up_dev);
  2934. goto init_failure;
  2935. }
  2936. }
  2937. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2938. wl->current_dev = up_dev;
  2939. return 0;
  2940. init_failure:
  2941. /* Whoops, failed to init the new core. No core is operating now. */
  2942. wl->current_dev = NULL;
  2943. return err;
  2944. }
  2945. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2946. {
  2947. struct b43_wl *wl = hw_to_b43_wl(hw);
  2948. struct b43_wldev *dev;
  2949. struct b43_phy *phy;
  2950. unsigned long flags;
  2951. int antenna;
  2952. int err = 0;
  2953. u32 savedirqs;
  2954. mutex_lock(&wl->mutex);
  2955. /* Switch the band (if necessary). This might change the active core. */
  2956. err = b43_switch_band(wl, conf->channel);
  2957. if (err)
  2958. goto out_unlock_mutex;
  2959. dev = wl->current_dev;
  2960. phy = &dev->phy;
  2961. /* Disable IRQs while reconfiguring the device.
  2962. * This makes it possible to drop the spinlock throughout
  2963. * the reconfiguration process. */
  2964. spin_lock_irqsave(&wl->irq_lock, flags);
  2965. if (b43_status(dev) < B43_STAT_STARTED) {
  2966. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2967. goto out_unlock_mutex;
  2968. }
  2969. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2970. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2971. b43_synchronize_irq(dev);
  2972. /* Switch to the requested channel.
  2973. * The firmware takes care of races with the TX handler. */
  2974. if (conf->channel->hw_value != phy->channel)
  2975. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2976. /* Enable/Disable ShortSlot timing. */
  2977. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2978. dev->short_slot) {
  2979. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2980. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2981. b43_short_slot_timing_enable(dev);
  2982. else
  2983. b43_short_slot_timing_disable(dev);
  2984. }
  2985. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2986. /* Adjust the desired TX power level. */
  2987. if (conf->power_level != 0) {
  2988. if (conf->power_level != phy->power_level) {
  2989. phy->power_level = conf->power_level;
  2990. b43_phy_xmitpower(dev);
  2991. }
  2992. }
  2993. /* Antennas for RX and management frame TX. */
  2994. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2995. b43_mgmtframe_txantenna(dev, antenna);
  2996. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2997. b43_set_rx_antenna(dev, antenna);
  2998. /* Update templates for AP/mesh mode. */
  2999. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  3000. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  3001. b43_set_beacon_int(dev, conf->beacon_int);
  3002. if (!!conf->radio_enabled != phy->radio_on) {
  3003. if (conf->radio_enabled) {
  3004. b43_radio_turn_on(dev);
  3005. b43info(dev->wl, "Radio turned on by software\n");
  3006. if (!dev->radio_hw_enable) {
  3007. b43info(dev->wl, "The hardware RF-kill button "
  3008. "still turns the radio physically off. "
  3009. "Press the button to turn it on.\n");
  3010. }
  3011. } else {
  3012. b43_radio_turn_off(dev, 0);
  3013. b43info(dev->wl, "Radio turned off by software\n");
  3014. }
  3015. }
  3016. spin_lock_irqsave(&wl->irq_lock, flags);
  3017. b43_interrupt_enable(dev, savedirqs);
  3018. mmiowb();
  3019. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3020. out_unlock_mutex:
  3021. mutex_unlock(&wl->mutex);
  3022. return err;
  3023. }
  3024. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3025. const u8 *local_addr, const u8 *addr,
  3026. struct ieee80211_key_conf *key)
  3027. {
  3028. struct b43_wl *wl = hw_to_b43_wl(hw);
  3029. struct b43_wldev *dev;
  3030. unsigned long flags;
  3031. u8 algorithm;
  3032. u8 index;
  3033. int err;
  3034. DECLARE_MAC_BUF(mac);
  3035. if (modparam_nohwcrypt)
  3036. return -ENOSPC; /* User disabled HW-crypto */
  3037. mutex_lock(&wl->mutex);
  3038. spin_lock_irqsave(&wl->irq_lock, flags);
  3039. dev = wl->current_dev;
  3040. err = -ENODEV;
  3041. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3042. goto out_unlock;
  3043. if (dev->fw.pcm_request_failed) {
  3044. /* We don't have firmware for the crypto engine.
  3045. * Must use software-crypto. */
  3046. err = -EOPNOTSUPP;
  3047. goto out_unlock;
  3048. }
  3049. err = -EINVAL;
  3050. switch (key->alg) {
  3051. case ALG_WEP:
  3052. if (key->keylen == 5)
  3053. algorithm = B43_SEC_ALGO_WEP40;
  3054. else
  3055. algorithm = B43_SEC_ALGO_WEP104;
  3056. break;
  3057. case ALG_TKIP:
  3058. algorithm = B43_SEC_ALGO_TKIP;
  3059. break;
  3060. case ALG_CCMP:
  3061. algorithm = B43_SEC_ALGO_AES;
  3062. break;
  3063. default:
  3064. B43_WARN_ON(1);
  3065. goto out_unlock;
  3066. }
  3067. index = (u8) (key->keyidx);
  3068. if (index > 3)
  3069. goto out_unlock;
  3070. switch (cmd) {
  3071. case SET_KEY:
  3072. if (algorithm == B43_SEC_ALGO_TKIP) {
  3073. /* FIXME: No TKIP hardware encryption for now. */
  3074. err = -EOPNOTSUPP;
  3075. goto out_unlock;
  3076. }
  3077. if (is_broadcast_ether_addr(addr)) {
  3078. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  3079. err = b43_key_write(dev, index, algorithm,
  3080. key->key, key->keylen, NULL, key);
  3081. } else {
  3082. /*
  3083. * either pairwise key or address is 00:00:00:00:00:00
  3084. * for transmit-only keys
  3085. */
  3086. err = b43_key_write(dev, -1, algorithm,
  3087. key->key, key->keylen, addr, key);
  3088. }
  3089. if (err)
  3090. goto out_unlock;
  3091. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3092. algorithm == B43_SEC_ALGO_WEP104) {
  3093. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3094. } else {
  3095. b43_hf_write(dev,
  3096. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3097. }
  3098. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3099. break;
  3100. case DISABLE_KEY: {
  3101. err = b43_key_clear(dev, key->hw_key_idx);
  3102. if (err)
  3103. goto out_unlock;
  3104. break;
  3105. }
  3106. default:
  3107. B43_WARN_ON(1);
  3108. }
  3109. out_unlock:
  3110. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3111. mutex_unlock(&wl->mutex);
  3112. if (!err) {
  3113. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3114. "mac: %s\n",
  3115. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3116. print_mac(mac, addr));
  3117. }
  3118. return err;
  3119. }
  3120. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3121. unsigned int changed, unsigned int *fflags,
  3122. int mc_count, struct dev_addr_list *mc_list)
  3123. {
  3124. struct b43_wl *wl = hw_to_b43_wl(hw);
  3125. struct b43_wldev *dev = wl->current_dev;
  3126. unsigned long flags;
  3127. if (!dev) {
  3128. *fflags = 0;
  3129. return;
  3130. }
  3131. spin_lock_irqsave(&wl->irq_lock, flags);
  3132. *fflags &= FIF_PROMISC_IN_BSS |
  3133. FIF_ALLMULTI |
  3134. FIF_FCSFAIL |
  3135. FIF_PLCPFAIL |
  3136. FIF_CONTROL |
  3137. FIF_OTHER_BSS |
  3138. FIF_BCN_PRBRESP_PROMISC;
  3139. changed &= FIF_PROMISC_IN_BSS |
  3140. FIF_ALLMULTI |
  3141. FIF_FCSFAIL |
  3142. FIF_PLCPFAIL |
  3143. FIF_CONTROL |
  3144. FIF_OTHER_BSS |
  3145. FIF_BCN_PRBRESP_PROMISC;
  3146. wl->filter_flags = *fflags;
  3147. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3148. b43_adjust_opmode(dev);
  3149. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3150. }
  3151. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3152. struct ieee80211_vif *vif,
  3153. struct ieee80211_if_conf *conf)
  3154. {
  3155. struct b43_wl *wl = hw_to_b43_wl(hw);
  3156. struct b43_wldev *dev = wl->current_dev;
  3157. unsigned long flags;
  3158. if (!dev)
  3159. return -ENODEV;
  3160. mutex_lock(&wl->mutex);
  3161. spin_lock_irqsave(&wl->irq_lock, flags);
  3162. B43_WARN_ON(wl->vif != vif);
  3163. if (conf->bssid)
  3164. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3165. else
  3166. memset(wl->bssid, 0, ETH_ALEN);
  3167. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3168. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  3169. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT)) {
  3170. B43_WARN_ON(vif->type != wl->if_type);
  3171. if (conf->changed & IEEE80211_IFCC_SSID)
  3172. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  3173. if (conf->changed & IEEE80211_IFCC_BEACON)
  3174. b43_update_templates(wl);
  3175. } else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS)) {
  3176. if (conf->changed & IEEE80211_IFCC_BEACON)
  3177. b43_update_templates(wl);
  3178. }
  3179. b43_write_mac_bssid_templates(dev);
  3180. }
  3181. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3182. mutex_unlock(&wl->mutex);
  3183. return 0;
  3184. }
  3185. /* Locking: wl->mutex */
  3186. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3187. {
  3188. struct b43_wl *wl = dev->wl;
  3189. unsigned long flags;
  3190. if (b43_status(dev) < B43_STAT_STARTED)
  3191. return;
  3192. /* Disable and sync interrupts. We must do this before than
  3193. * setting the status to INITIALIZED, as the interrupt handler
  3194. * won't care about IRQs then. */
  3195. spin_lock_irqsave(&wl->irq_lock, flags);
  3196. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3197. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3198. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3199. b43_synchronize_irq(dev);
  3200. write_lock_irqsave(&wl->tx_lock, flags);
  3201. b43_set_status(dev, B43_STAT_INITIALIZED);
  3202. write_unlock_irqrestore(&wl->tx_lock, flags);
  3203. b43_pio_stop(dev);
  3204. mutex_unlock(&wl->mutex);
  3205. /* Must unlock as it would otherwise deadlock. No races here.
  3206. * Cancel the possibly running self-rearming periodic work. */
  3207. cancel_delayed_work_sync(&dev->periodic_work);
  3208. mutex_lock(&wl->mutex);
  3209. b43_mac_suspend(dev);
  3210. free_irq(dev->dev->irq, dev);
  3211. b43dbg(wl, "Wireless interface stopped\n");
  3212. }
  3213. /* Locking: wl->mutex */
  3214. static int b43_wireless_core_start(struct b43_wldev *dev)
  3215. {
  3216. int err;
  3217. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3218. drain_txstatus_queue(dev);
  3219. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3220. IRQF_SHARED, KBUILD_MODNAME, dev);
  3221. if (err) {
  3222. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3223. goto out;
  3224. }
  3225. /* We are ready to run. */
  3226. b43_set_status(dev, B43_STAT_STARTED);
  3227. /* Start data flow (TX/RX). */
  3228. b43_mac_enable(dev);
  3229. b43_interrupt_enable(dev, dev->irq_savedstate);
  3230. /* Start maintainance work */
  3231. b43_periodic_tasks_setup(dev);
  3232. b43dbg(dev->wl, "Wireless interface started\n");
  3233. out:
  3234. return err;
  3235. }
  3236. /* Get PHY and RADIO versioning numbers */
  3237. static int b43_phy_versioning(struct b43_wldev *dev)
  3238. {
  3239. struct b43_phy *phy = &dev->phy;
  3240. u32 tmp;
  3241. u8 analog_type;
  3242. u8 phy_type;
  3243. u8 phy_rev;
  3244. u16 radio_manuf;
  3245. u16 radio_ver;
  3246. u16 radio_rev;
  3247. int unsupported = 0;
  3248. /* Get PHY versioning */
  3249. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3250. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3251. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3252. phy_rev = (tmp & B43_PHYVER_VERSION);
  3253. switch (phy_type) {
  3254. case B43_PHYTYPE_A:
  3255. if (phy_rev >= 4)
  3256. unsupported = 1;
  3257. break;
  3258. case B43_PHYTYPE_B:
  3259. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3260. && phy_rev != 7)
  3261. unsupported = 1;
  3262. break;
  3263. case B43_PHYTYPE_G:
  3264. if (phy_rev > 9)
  3265. unsupported = 1;
  3266. break;
  3267. #ifdef CONFIG_B43_NPHY
  3268. case B43_PHYTYPE_N:
  3269. if (phy_rev > 1)
  3270. unsupported = 1;
  3271. break;
  3272. #endif
  3273. default:
  3274. unsupported = 1;
  3275. };
  3276. if (unsupported) {
  3277. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3278. "(Analog %u, Type %u, Revision %u)\n",
  3279. analog_type, phy_type, phy_rev);
  3280. return -EOPNOTSUPP;
  3281. }
  3282. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3283. analog_type, phy_type, phy_rev);
  3284. /* Get RADIO versioning */
  3285. if (dev->dev->bus->chip_id == 0x4317) {
  3286. if (dev->dev->bus->chip_rev == 0)
  3287. tmp = 0x3205017F;
  3288. else if (dev->dev->bus->chip_rev == 1)
  3289. tmp = 0x4205017F;
  3290. else
  3291. tmp = 0x5205017F;
  3292. } else {
  3293. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3294. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3295. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3296. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3297. }
  3298. radio_manuf = (tmp & 0x00000FFF);
  3299. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3300. radio_rev = (tmp & 0xF0000000) >> 28;
  3301. if (radio_manuf != 0x17F /* Broadcom */)
  3302. unsupported = 1;
  3303. switch (phy_type) {
  3304. case B43_PHYTYPE_A:
  3305. if (radio_ver != 0x2060)
  3306. unsupported = 1;
  3307. if (radio_rev != 1)
  3308. unsupported = 1;
  3309. if (radio_manuf != 0x17F)
  3310. unsupported = 1;
  3311. break;
  3312. case B43_PHYTYPE_B:
  3313. if ((radio_ver & 0xFFF0) != 0x2050)
  3314. unsupported = 1;
  3315. break;
  3316. case B43_PHYTYPE_G:
  3317. if (radio_ver != 0x2050)
  3318. unsupported = 1;
  3319. break;
  3320. case B43_PHYTYPE_N:
  3321. if (radio_ver != 0x2055)
  3322. unsupported = 1;
  3323. break;
  3324. default:
  3325. B43_WARN_ON(1);
  3326. }
  3327. if (unsupported) {
  3328. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3329. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3330. radio_manuf, radio_ver, radio_rev);
  3331. return -EOPNOTSUPP;
  3332. }
  3333. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3334. radio_manuf, radio_ver, radio_rev);
  3335. phy->radio_manuf = radio_manuf;
  3336. phy->radio_ver = radio_ver;
  3337. phy->radio_rev = radio_rev;
  3338. phy->analog = analog_type;
  3339. phy->type = phy_type;
  3340. phy->rev = phy_rev;
  3341. return 0;
  3342. }
  3343. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3344. struct b43_phy *phy)
  3345. {
  3346. struct b43_txpower_lo_control *lo;
  3347. int i;
  3348. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3349. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3350. phy->aci_enable = 0;
  3351. phy->aci_wlan_automatic = 0;
  3352. phy->aci_hw_rssi = 0;
  3353. phy->radio_off_context.valid = 0;
  3354. lo = phy->lo_control;
  3355. if (lo) {
  3356. memset(lo, 0, sizeof(*(phy->lo_control)));
  3357. lo->tx_bias = 0xFF;
  3358. INIT_LIST_HEAD(&lo->calib_list);
  3359. }
  3360. phy->max_lb_gain = 0;
  3361. phy->trsw_rx_gain = 0;
  3362. phy->txpwr_offset = 0;
  3363. /* NRSSI */
  3364. phy->nrssislope = 0;
  3365. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3366. phy->nrssi[i] = -1000;
  3367. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3368. phy->nrssi_lt[i] = i;
  3369. phy->lofcal = 0xFFFF;
  3370. phy->initval = 0xFFFF;
  3371. phy->interfmode = B43_INTERFMODE_NONE;
  3372. phy->channel = 0xFF;
  3373. phy->hardware_power_control = !!modparam_hwpctl;
  3374. /* PHY TX errors counter. */
  3375. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3376. /* OFDM-table address caching. */
  3377. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3378. }
  3379. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3380. {
  3381. dev->dfq_valid = 0;
  3382. /* Assume the radio is enabled. If it's not enabled, the state will
  3383. * immediately get fixed on the first periodic work run. */
  3384. dev->radio_hw_enable = 1;
  3385. /* Stats */
  3386. memset(&dev->stats, 0, sizeof(dev->stats));
  3387. setup_struct_phy_for_init(dev, &dev->phy);
  3388. /* IRQ related flags */
  3389. dev->irq_reason = 0;
  3390. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3391. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3392. dev->mac_suspended = 1;
  3393. /* Noise calculation context */
  3394. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3395. }
  3396. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3397. {
  3398. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3399. u64 hf;
  3400. if (!modparam_btcoex)
  3401. return;
  3402. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3403. return;
  3404. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3405. return;
  3406. hf = b43_hf_read(dev);
  3407. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3408. hf |= B43_HF_BTCOEXALT;
  3409. else
  3410. hf |= B43_HF_BTCOEX;
  3411. b43_hf_write(dev, hf);
  3412. }
  3413. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3414. {
  3415. if (!modparam_btcoex)
  3416. return;
  3417. //TODO
  3418. }
  3419. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3420. {
  3421. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3422. struct ssb_bus *bus = dev->dev->bus;
  3423. u32 tmp;
  3424. if (bus->pcicore.dev &&
  3425. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3426. bus->pcicore.dev->id.revision <= 5) {
  3427. /* IMCFGLO timeouts workaround. */
  3428. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3429. tmp &= ~SSB_IMCFGLO_REQTO;
  3430. tmp &= ~SSB_IMCFGLO_SERTO;
  3431. switch (bus->bustype) {
  3432. case SSB_BUSTYPE_PCI:
  3433. case SSB_BUSTYPE_PCMCIA:
  3434. tmp |= 0x32;
  3435. break;
  3436. case SSB_BUSTYPE_SSB:
  3437. tmp |= 0x53;
  3438. break;
  3439. }
  3440. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3441. }
  3442. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3443. }
  3444. /* Write the short and long frame retry limit values. */
  3445. static void b43_set_retry_limits(struct b43_wldev *dev,
  3446. unsigned int short_retry,
  3447. unsigned int long_retry)
  3448. {
  3449. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3450. * the chip-internal counter. */
  3451. short_retry = min(short_retry, (unsigned int)0xF);
  3452. long_retry = min(long_retry, (unsigned int)0xF);
  3453. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3454. short_retry);
  3455. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3456. long_retry);
  3457. }
  3458. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3459. {
  3460. u16 pu_delay;
  3461. /* The time value is in microseconds. */
  3462. if (dev->phy.type == B43_PHYTYPE_A)
  3463. pu_delay = 3700;
  3464. else
  3465. pu_delay = 1050;
  3466. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
  3467. pu_delay = 500;
  3468. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3469. pu_delay = max(pu_delay, (u16)2400);
  3470. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3471. }
  3472. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3473. static void b43_set_pretbtt(struct b43_wldev *dev)
  3474. {
  3475. u16 pretbtt;
  3476. /* The time value is in microseconds. */
  3477. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
  3478. pretbtt = 2;
  3479. } else {
  3480. if (dev->phy.type == B43_PHYTYPE_A)
  3481. pretbtt = 120;
  3482. else
  3483. pretbtt = 250;
  3484. }
  3485. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3486. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3487. }
  3488. /* Shutdown a wireless core */
  3489. /* Locking: wl->mutex */
  3490. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3491. {
  3492. struct b43_phy *phy = &dev->phy;
  3493. u32 macctl;
  3494. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3495. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3496. return;
  3497. b43_set_status(dev, B43_STAT_UNINIT);
  3498. /* Stop the microcode PSM. */
  3499. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3500. macctl &= ~B43_MACCTL_PSM_RUN;
  3501. macctl |= B43_MACCTL_PSM_JMP0;
  3502. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3503. if (!dev->suspend_in_progress) {
  3504. b43_leds_exit(dev);
  3505. b43_rng_exit(dev->wl);
  3506. }
  3507. b43_dma_free(dev);
  3508. b43_pio_free(dev);
  3509. b43_chip_exit(dev);
  3510. b43_radio_turn_off(dev, 1);
  3511. b43_switch_analog(dev, 0);
  3512. if (phy->dyn_tssi_tbl)
  3513. kfree(phy->tssi2dbm);
  3514. kfree(phy->lo_control);
  3515. phy->lo_control = NULL;
  3516. if (dev->wl->current_beacon) {
  3517. dev_kfree_skb_any(dev->wl->current_beacon);
  3518. dev->wl->current_beacon = NULL;
  3519. }
  3520. ssb_device_disable(dev->dev, 0);
  3521. ssb_bus_may_powerdown(dev->dev->bus);
  3522. }
  3523. /* Initialize a wireless core */
  3524. static int b43_wireless_core_init(struct b43_wldev *dev)
  3525. {
  3526. struct b43_wl *wl = dev->wl;
  3527. struct ssb_bus *bus = dev->dev->bus;
  3528. struct ssb_sprom *sprom = &bus->sprom;
  3529. struct b43_phy *phy = &dev->phy;
  3530. int err;
  3531. u64 hf;
  3532. u32 tmp;
  3533. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3534. err = ssb_bus_powerup(bus, 0);
  3535. if (err)
  3536. goto out;
  3537. if (!ssb_device_is_enabled(dev->dev)) {
  3538. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3539. b43_wireless_core_reset(dev, tmp);
  3540. }
  3541. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3542. phy->lo_control =
  3543. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3544. if (!phy->lo_control) {
  3545. err = -ENOMEM;
  3546. goto err_busdown;
  3547. }
  3548. }
  3549. setup_struct_wldev_for_init(dev);
  3550. err = b43_phy_init_tssi2dbm_table(dev);
  3551. if (err)
  3552. goto err_kfree_lo_control;
  3553. /* Enable IRQ routing to this device. */
  3554. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3555. b43_imcfglo_timeouts_workaround(dev);
  3556. b43_bluetooth_coext_disable(dev);
  3557. b43_phy_early_init(dev);
  3558. err = b43_chip_init(dev);
  3559. if (err)
  3560. goto err_kfree_tssitbl;
  3561. b43_shm_write16(dev, B43_SHM_SHARED,
  3562. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3563. hf = b43_hf_read(dev);
  3564. if (phy->type == B43_PHYTYPE_G) {
  3565. hf |= B43_HF_SYMW;
  3566. if (phy->rev == 1)
  3567. hf |= B43_HF_GDCW;
  3568. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3569. hf |= B43_HF_OFDMPABOOST;
  3570. } else if (phy->type == B43_PHYTYPE_B) {
  3571. hf |= B43_HF_SYMW;
  3572. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3573. hf &= ~B43_HF_GDCW;
  3574. }
  3575. b43_hf_write(dev, hf);
  3576. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3577. B43_DEFAULT_LONG_RETRY_LIMIT);
  3578. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3579. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3580. /* Disable sending probe responses from firmware.
  3581. * Setting the MaxTime to one usec will always trigger
  3582. * a timeout, so we never send any probe resp.
  3583. * A timeout of zero is infinite. */
  3584. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3585. b43_rate_memory_init(dev);
  3586. b43_set_phytxctl_defaults(dev);
  3587. /* Minimum Contention Window */
  3588. if (phy->type == B43_PHYTYPE_B) {
  3589. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3590. } else {
  3591. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3592. }
  3593. /* Maximum Contention Window */
  3594. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3595. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3596. dev->__using_pio_transfers = 1;
  3597. err = b43_pio_init(dev);
  3598. } else {
  3599. dev->__using_pio_transfers = 0;
  3600. err = b43_dma_init(dev);
  3601. }
  3602. if (err)
  3603. goto err_chip_exit;
  3604. b43_qos_init(dev);
  3605. b43_set_synth_pu_delay(dev, 1);
  3606. b43_bluetooth_coext_enable(dev);
  3607. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3608. b43_upload_card_macaddress(dev);
  3609. b43_security_init(dev);
  3610. if (!dev->suspend_in_progress)
  3611. b43_rng_init(wl);
  3612. b43_set_status(dev, B43_STAT_INITIALIZED);
  3613. if (!dev->suspend_in_progress)
  3614. b43_leds_init(dev);
  3615. out:
  3616. return err;
  3617. err_chip_exit:
  3618. b43_chip_exit(dev);
  3619. err_kfree_tssitbl:
  3620. if (phy->dyn_tssi_tbl)
  3621. kfree(phy->tssi2dbm);
  3622. err_kfree_lo_control:
  3623. kfree(phy->lo_control);
  3624. phy->lo_control = NULL;
  3625. err_busdown:
  3626. ssb_bus_may_powerdown(bus);
  3627. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3628. return err;
  3629. }
  3630. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3631. struct ieee80211_if_init_conf *conf)
  3632. {
  3633. struct b43_wl *wl = hw_to_b43_wl(hw);
  3634. struct b43_wldev *dev;
  3635. unsigned long flags;
  3636. int err = -EOPNOTSUPP;
  3637. /* TODO: allow WDS/AP devices to coexist */
  3638. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3639. conf->type != IEEE80211_IF_TYPE_MESH_POINT &&
  3640. conf->type != IEEE80211_IF_TYPE_STA &&
  3641. conf->type != IEEE80211_IF_TYPE_WDS &&
  3642. conf->type != IEEE80211_IF_TYPE_IBSS)
  3643. return -EOPNOTSUPP;
  3644. mutex_lock(&wl->mutex);
  3645. if (wl->operating)
  3646. goto out_mutex_unlock;
  3647. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3648. dev = wl->current_dev;
  3649. wl->operating = 1;
  3650. wl->vif = conf->vif;
  3651. wl->if_type = conf->type;
  3652. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3653. spin_lock_irqsave(&wl->irq_lock, flags);
  3654. b43_adjust_opmode(dev);
  3655. b43_set_pretbtt(dev);
  3656. b43_set_synth_pu_delay(dev, 0);
  3657. b43_upload_card_macaddress(dev);
  3658. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3659. err = 0;
  3660. out_mutex_unlock:
  3661. mutex_unlock(&wl->mutex);
  3662. return err;
  3663. }
  3664. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3665. struct ieee80211_if_init_conf *conf)
  3666. {
  3667. struct b43_wl *wl = hw_to_b43_wl(hw);
  3668. struct b43_wldev *dev = wl->current_dev;
  3669. unsigned long flags;
  3670. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3671. mutex_lock(&wl->mutex);
  3672. B43_WARN_ON(!wl->operating);
  3673. B43_WARN_ON(wl->vif != conf->vif);
  3674. wl->vif = NULL;
  3675. wl->operating = 0;
  3676. spin_lock_irqsave(&wl->irq_lock, flags);
  3677. b43_adjust_opmode(dev);
  3678. memset(wl->mac_addr, 0, ETH_ALEN);
  3679. b43_upload_card_macaddress(dev);
  3680. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3681. mutex_unlock(&wl->mutex);
  3682. }
  3683. static int b43_op_start(struct ieee80211_hw *hw)
  3684. {
  3685. struct b43_wl *wl = hw_to_b43_wl(hw);
  3686. struct b43_wldev *dev = wl->current_dev;
  3687. int did_init = 0;
  3688. int err = 0;
  3689. bool do_rfkill_exit = 0;
  3690. /* Kill all old instance specific information to make sure
  3691. * the card won't use it in the short timeframe between start
  3692. * and mac80211 reconfiguring it. */
  3693. memset(wl->bssid, 0, ETH_ALEN);
  3694. memset(wl->mac_addr, 0, ETH_ALEN);
  3695. wl->filter_flags = 0;
  3696. wl->radiotap_enabled = 0;
  3697. b43_qos_clear(wl);
  3698. wl->beacon0_uploaded = 0;
  3699. wl->beacon1_uploaded = 0;
  3700. wl->beacon_templates_virgin = 1;
  3701. /* First register RFkill.
  3702. * LEDs that are registered later depend on it. */
  3703. b43_rfkill_init(dev);
  3704. mutex_lock(&wl->mutex);
  3705. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3706. err = b43_wireless_core_init(dev);
  3707. if (err) {
  3708. do_rfkill_exit = 1;
  3709. goto out_mutex_unlock;
  3710. }
  3711. did_init = 1;
  3712. }
  3713. if (b43_status(dev) < B43_STAT_STARTED) {
  3714. err = b43_wireless_core_start(dev);
  3715. if (err) {
  3716. if (did_init)
  3717. b43_wireless_core_exit(dev);
  3718. do_rfkill_exit = 1;
  3719. goto out_mutex_unlock;
  3720. }
  3721. }
  3722. out_mutex_unlock:
  3723. mutex_unlock(&wl->mutex);
  3724. if (do_rfkill_exit)
  3725. b43_rfkill_exit(dev);
  3726. return err;
  3727. }
  3728. static void b43_op_stop(struct ieee80211_hw *hw)
  3729. {
  3730. struct b43_wl *wl = hw_to_b43_wl(hw);
  3731. struct b43_wldev *dev = wl->current_dev;
  3732. b43_rfkill_exit(dev);
  3733. cancel_work_sync(&(wl->qos_update_work));
  3734. cancel_work_sync(&(wl->beacon_update_trigger));
  3735. mutex_lock(&wl->mutex);
  3736. if (b43_status(dev) >= B43_STAT_STARTED)
  3737. b43_wireless_core_stop(dev);
  3738. b43_wireless_core_exit(dev);
  3739. mutex_unlock(&wl->mutex);
  3740. }
  3741. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3742. u32 short_retry_limit, u32 long_retry_limit)
  3743. {
  3744. struct b43_wl *wl = hw_to_b43_wl(hw);
  3745. struct b43_wldev *dev;
  3746. int err = 0;
  3747. mutex_lock(&wl->mutex);
  3748. dev = wl->current_dev;
  3749. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3750. err = -ENODEV;
  3751. goto out_unlock;
  3752. }
  3753. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3754. out_unlock:
  3755. mutex_unlock(&wl->mutex);
  3756. return err;
  3757. }
  3758. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3759. {
  3760. struct b43_wl *wl = hw_to_b43_wl(hw);
  3761. unsigned long flags;
  3762. spin_lock_irqsave(&wl->irq_lock, flags);
  3763. b43_update_templates(wl);
  3764. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3765. return 0;
  3766. }
  3767. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3768. struct ieee80211_vif *vif,
  3769. enum sta_notify_cmd notify_cmd,
  3770. const u8 *addr)
  3771. {
  3772. struct b43_wl *wl = hw_to_b43_wl(hw);
  3773. B43_WARN_ON(!vif || wl->vif != vif);
  3774. }
  3775. static const struct ieee80211_ops b43_hw_ops = {
  3776. .tx = b43_op_tx,
  3777. .conf_tx = b43_op_conf_tx,
  3778. .add_interface = b43_op_add_interface,
  3779. .remove_interface = b43_op_remove_interface,
  3780. .config = b43_op_config,
  3781. .config_interface = b43_op_config_interface,
  3782. .configure_filter = b43_op_configure_filter,
  3783. .set_key = b43_op_set_key,
  3784. .get_stats = b43_op_get_stats,
  3785. .get_tx_stats = b43_op_get_tx_stats,
  3786. .start = b43_op_start,
  3787. .stop = b43_op_stop,
  3788. .set_retry_limit = b43_op_set_retry_limit,
  3789. .set_tim = b43_op_beacon_set_tim,
  3790. .sta_notify = b43_op_sta_notify,
  3791. };
  3792. /* Hard-reset the chip. Do not call this directly.
  3793. * Use b43_controller_restart()
  3794. */
  3795. static void b43_chip_reset(struct work_struct *work)
  3796. {
  3797. struct b43_wldev *dev =
  3798. container_of(work, struct b43_wldev, restart_work);
  3799. struct b43_wl *wl = dev->wl;
  3800. int err = 0;
  3801. int prev_status;
  3802. mutex_lock(&wl->mutex);
  3803. prev_status = b43_status(dev);
  3804. /* Bring the device down... */
  3805. if (prev_status >= B43_STAT_STARTED)
  3806. b43_wireless_core_stop(dev);
  3807. if (prev_status >= B43_STAT_INITIALIZED)
  3808. b43_wireless_core_exit(dev);
  3809. /* ...and up again. */
  3810. if (prev_status >= B43_STAT_INITIALIZED) {
  3811. err = b43_wireless_core_init(dev);
  3812. if (err)
  3813. goto out;
  3814. }
  3815. if (prev_status >= B43_STAT_STARTED) {
  3816. err = b43_wireless_core_start(dev);
  3817. if (err) {
  3818. b43_wireless_core_exit(dev);
  3819. goto out;
  3820. }
  3821. }
  3822. out:
  3823. if (err)
  3824. wl->current_dev = NULL; /* Failed to init the dev. */
  3825. mutex_unlock(&wl->mutex);
  3826. if (err)
  3827. b43err(wl, "Controller restart FAILED\n");
  3828. else
  3829. b43info(wl, "Controller restarted\n");
  3830. }
  3831. static int b43_setup_bands(struct b43_wldev *dev,
  3832. bool have_2ghz_phy, bool have_5ghz_phy)
  3833. {
  3834. struct ieee80211_hw *hw = dev->wl->hw;
  3835. if (have_2ghz_phy)
  3836. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3837. if (dev->phy.type == B43_PHYTYPE_N) {
  3838. if (have_5ghz_phy)
  3839. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3840. } else {
  3841. if (have_5ghz_phy)
  3842. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3843. }
  3844. dev->phy.supports_2ghz = have_2ghz_phy;
  3845. dev->phy.supports_5ghz = have_5ghz_phy;
  3846. return 0;
  3847. }
  3848. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3849. {
  3850. /* We release firmware that late to not be required to re-request
  3851. * is all the time when we reinit the core. */
  3852. b43_release_firmware(dev);
  3853. }
  3854. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3855. {
  3856. struct b43_wl *wl = dev->wl;
  3857. struct ssb_bus *bus = dev->dev->bus;
  3858. struct pci_dev *pdev = bus->host_pci;
  3859. int err;
  3860. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3861. u32 tmp;
  3862. /* Do NOT do any device initialization here.
  3863. * Do it in wireless_core_init() instead.
  3864. * This function is for gathering basic information about the HW, only.
  3865. * Also some structs may be set up here. But most likely you want to have
  3866. * that in core_init(), too.
  3867. */
  3868. err = ssb_bus_powerup(bus, 0);
  3869. if (err) {
  3870. b43err(wl, "Bus powerup failed\n");
  3871. goto out;
  3872. }
  3873. /* Get the PHY type. */
  3874. if (dev->dev->id.revision >= 5) {
  3875. u32 tmshigh;
  3876. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3877. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3878. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3879. } else
  3880. B43_WARN_ON(1);
  3881. dev->phy.gmode = have_2ghz_phy;
  3882. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3883. b43_wireless_core_reset(dev, tmp);
  3884. err = b43_phy_versioning(dev);
  3885. if (err)
  3886. goto err_powerdown;
  3887. /* Check if this device supports multiband. */
  3888. if (!pdev ||
  3889. (pdev->device != 0x4312 &&
  3890. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3891. /* No multiband support. */
  3892. have_2ghz_phy = 0;
  3893. have_5ghz_phy = 0;
  3894. switch (dev->phy.type) {
  3895. case B43_PHYTYPE_A:
  3896. have_5ghz_phy = 1;
  3897. break;
  3898. case B43_PHYTYPE_G:
  3899. case B43_PHYTYPE_N:
  3900. have_2ghz_phy = 1;
  3901. break;
  3902. default:
  3903. B43_WARN_ON(1);
  3904. }
  3905. }
  3906. if (dev->phy.type == B43_PHYTYPE_A) {
  3907. /* FIXME */
  3908. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3909. err = -EOPNOTSUPP;
  3910. goto err_powerdown;
  3911. }
  3912. if (1 /* disable A-PHY */) {
  3913. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3914. if (dev->phy.type != B43_PHYTYPE_N) {
  3915. have_2ghz_phy = 1;
  3916. have_5ghz_phy = 0;
  3917. }
  3918. }
  3919. dev->phy.gmode = have_2ghz_phy;
  3920. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3921. b43_wireless_core_reset(dev, tmp);
  3922. err = b43_validate_chipaccess(dev);
  3923. if (err)
  3924. goto err_powerdown;
  3925. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3926. if (err)
  3927. goto err_powerdown;
  3928. /* Now set some default "current_dev" */
  3929. if (!wl->current_dev)
  3930. wl->current_dev = dev;
  3931. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3932. b43_radio_turn_off(dev, 1);
  3933. b43_switch_analog(dev, 0);
  3934. ssb_device_disable(dev->dev, 0);
  3935. ssb_bus_may_powerdown(bus);
  3936. out:
  3937. return err;
  3938. err_powerdown:
  3939. ssb_bus_may_powerdown(bus);
  3940. return err;
  3941. }
  3942. static void b43_one_core_detach(struct ssb_device *dev)
  3943. {
  3944. struct b43_wldev *wldev;
  3945. struct b43_wl *wl;
  3946. /* Do not cancel ieee80211-workqueue based work here.
  3947. * See comment in b43_remove(). */
  3948. wldev = ssb_get_drvdata(dev);
  3949. wl = wldev->wl;
  3950. b43_debugfs_remove_device(wldev);
  3951. b43_wireless_core_detach(wldev);
  3952. list_del(&wldev->list);
  3953. wl->nr_devs--;
  3954. ssb_set_drvdata(dev, NULL);
  3955. kfree(wldev);
  3956. }
  3957. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3958. {
  3959. struct b43_wldev *wldev;
  3960. struct pci_dev *pdev;
  3961. int err = -ENOMEM;
  3962. if (!list_empty(&wl->devlist)) {
  3963. /* We are not the first core on this chip. */
  3964. pdev = dev->bus->host_pci;
  3965. /* Only special chips support more than one wireless
  3966. * core, although some of the other chips have more than
  3967. * one wireless core as well. Check for this and
  3968. * bail out early.
  3969. */
  3970. if (!pdev ||
  3971. ((pdev->device != 0x4321) &&
  3972. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3973. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3974. return -ENODEV;
  3975. }
  3976. }
  3977. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3978. if (!wldev)
  3979. goto out;
  3980. wldev->dev = dev;
  3981. wldev->wl = wl;
  3982. b43_set_status(wldev, B43_STAT_UNINIT);
  3983. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3984. tasklet_init(&wldev->isr_tasklet,
  3985. (void (*)(unsigned long))b43_interrupt_tasklet,
  3986. (unsigned long)wldev);
  3987. INIT_LIST_HEAD(&wldev->list);
  3988. err = b43_wireless_core_attach(wldev);
  3989. if (err)
  3990. goto err_kfree_wldev;
  3991. list_add(&wldev->list, &wl->devlist);
  3992. wl->nr_devs++;
  3993. ssb_set_drvdata(dev, wldev);
  3994. b43_debugfs_add_device(wldev);
  3995. out:
  3996. return err;
  3997. err_kfree_wldev:
  3998. kfree(wldev);
  3999. return err;
  4000. }
  4001. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4002. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4003. (pdev->device == _device) && \
  4004. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4005. (pdev->subsystem_device == _subdevice) )
  4006. static void b43_sprom_fixup(struct ssb_bus *bus)
  4007. {
  4008. struct pci_dev *pdev;
  4009. /* boardflags workarounds */
  4010. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4011. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4012. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4013. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4014. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4015. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4016. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4017. pdev = bus->host_pci;
  4018. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4019. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4020. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
  4021. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4022. }
  4023. }
  4024. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4025. {
  4026. struct ieee80211_hw *hw = wl->hw;
  4027. ssb_set_devtypedata(dev, NULL);
  4028. ieee80211_free_hw(hw);
  4029. }
  4030. static int b43_wireless_init(struct ssb_device *dev)
  4031. {
  4032. struct ssb_sprom *sprom = &dev->bus->sprom;
  4033. struct ieee80211_hw *hw;
  4034. struct b43_wl *wl;
  4035. int err = -ENOMEM;
  4036. b43_sprom_fixup(dev->bus);
  4037. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4038. if (!hw) {
  4039. b43err(NULL, "Could not allocate ieee80211 device\n");
  4040. goto out;
  4041. }
  4042. /* fill hw info */
  4043. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  4044. IEEE80211_HW_RX_INCLUDES_FCS |
  4045. IEEE80211_HW_SIGNAL_DBM |
  4046. IEEE80211_HW_NOISE_DBM;
  4047. hw->queues = b43_modparam_qos ? 4 : 1;
  4048. SET_IEEE80211_DEV(hw, dev->dev);
  4049. if (is_valid_ether_addr(sprom->et1mac))
  4050. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4051. else
  4052. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4053. /* Get and initialize struct b43_wl */
  4054. wl = hw_to_b43_wl(hw);
  4055. memset(wl, 0, sizeof(*wl));
  4056. wl->hw = hw;
  4057. spin_lock_init(&wl->irq_lock);
  4058. rwlock_init(&wl->tx_lock);
  4059. spin_lock_init(&wl->leds_lock);
  4060. spin_lock_init(&wl->shm_lock);
  4061. mutex_init(&wl->mutex);
  4062. INIT_LIST_HEAD(&wl->devlist);
  4063. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  4064. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4065. ssb_set_devtypedata(dev, wl);
  4066. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  4067. err = 0;
  4068. out:
  4069. return err;
  4070. }
  4071. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4072. {
  4073. struct b43_wl *wl;
  4074. int err;
  4075. int first = 0;
  4076. wl = ssb_get_devtypedata(dev);
  4077. if (!wl) {
  4078. /* Probing the first core. Must setup common struct b43_wl */
  4079. first = 1;
  4080. err = b43_wireless_init(dev);
  4081. if (err)
  4082. goto out;
  4083. wl = ssb_get_devtypedata(dev);
  4084. B43_WARN_ON(!wl);
  4085. }
  4086. err = b43_one_core_attach(dev, wl);
  4087. if (err)
  4088. goto err_wireless_exit;
  4089. if (first) {
  4090. err = ieee80211_register_hw(wl->hw);
  4091. if (err)
  4092. goto err_one_core_detach;
  4093. }
  4094. out:
  4095. return err;
  4096. err_one_core_detach:
  4097. b43_one_core_detach(dev);
  4098. err_wireless_exit:
  4099. if (first)
  4100. b43_wireless_exit(dev, wl);
  4101. return err;
  4102. }
  4103. static void b43_remove(struct ssb_device *dev)
  4104. {
  4105. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4106. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4107. /* We must cancel any work here before unregistering from ieee80211,
  4108. * as the ieee80211 unreg will destroy the workqueue. */
  4109. cancel_work_sync(&wldev->restart_work);
  4110. B43_WARN_ON(!wl);
  4111. if (wl->current_dev == wldev)
  4112. ieee80211_unregister_hw(wl->hw);
  4113. b43_one_core_detach(dev);
  4114. if (list_empty(&wl->devlist)) {
  4115. /* Last core on the chip unregistered.
  4116. * We can destroy common struct b43_wl.
  4117. */
  4118. b43_wireless_exit(dev, wl);
  4119. }
  4120. }
  4121. /* Perform a hardware reset. This can be called from any context. */
  4122. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4123. {
  4124. /* Must avoid requeueing, if we are in shutdown. */
  4125. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4126. return;
  4127. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4128. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4129. }
  4130. #ifdef CONFIG_PM
  4131. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4132. {
  4133. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4134. struct b43_wl *wl = wldev->wl;
  4135. b43dbg(wl, "Suspending...\n");
  4136. mutex_lock(&wl->mutex);
  4137. wldev->suspend_in_progress = true;
  4138. wldev->suspend_init_status = b43_status(wldev);
  4139. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4140. b43_wireless_core_stop(wldev);
  4141. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4142. b43_wireless_core_exit(wldev);
  4143. mutex_unlock(&wl->mutex);
  4144. b43dbg(wl, "Device suspended.\n");
  4145. return 0;
  4146. }
  4147. static int b43_resume(struct ssb_device *dev)
  4148. {
  4149. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4150. struct b43_wl *wl = wldev->wl;
  4151. int err = 0;
  4152. b43dbg(wl, "Resuming...\n");
  4153. mutex_lock(&wl->mutex);
  4154. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4155. err = b43_wireless_core_init(wldev);
  4156. if (err) {
  4157. b43err(wl, "Resume failed at core init\n");
  4158. goto out;
  4159. }
  4160. }
  4161. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4162. err = b43_wireless_core_start(wldev);
  4163. if (err) {
  4164. b43_leds_exit(wldev);
  4165. b43_rng_exit(wldev->wl);
  4166. b43_wireless_core_exit(wldev);
  4167. b43err(wl, "Resume failed at core start\n");
  4168. goto out;
  4169. }
  4170. }
  4171. b43dbg(wl, "Device resumed.\n");
  4172. out:
  4173. wldev->suspend_in_progress = false;
  4174. mutex_unlock(&wl->mutex);
  4175. return err;
  4176. }
  4177. #else /* CONFIG_PM */
  4178. # define b43_suspend NULL
  4179. # define b43_resume NULL
  4180. #endif /* CONFIG_PM */
  4181. static struct ssb_driver b43_ssb_driver = {
  4182. .name = KBUILD_MODNAME,
  4183. .id_table = b43_ssb_tbl,
  4184. .probe = b43_probe,
  4185. .remove = b43_remove,
  4186. .suspend = b43_suspend,
  4187. .resume = b43_resume,
  4188. };
  4189. static void b43_print_driverinfo(void)
  4190. {
  4191. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4192. *feat_leds = "", *feat_rfkill = "";
  4193. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4194. feat_pci = "P";
  4195. #endif
  4196. #ifdef CONFIG_B43_PCMCIA
  4197. feat_pcmcia = "M";
  4198. #endif
  4199. #ifdef CONFIG_B43_NPHY
  4200. feat_nphy = "N";
  4201. #endif
  4202. #ifdef CONFIG_B43_LEDS
  4203. feat_leds = "L";
  4204. #endif
  4205. #ifdef CONFIG_B43_RFKILL
  4206. feat_rfkill = "R";
  4207. #endif
  4208. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4209. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4210. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4211. feat_pci, feat_pcmcia, feat_nphy,
  4212. feat_leds, feat_rfkill);
  4213. }
  4214. static int __init b43_init(void)
  4215. {
  4216. int err;
  4217. b43_debugfs_init();
  4218. err = b43_pcmcia_init();
  4219. if (err)
  4220. goto err_dfs_exit;
  4221. err = ssb_driver_register(&b43_ssb_driver);
  4222. if (err)
  4223. goto err_pcmcia_exit;
  4224. b43_print_driverinfo();
  4225. return err;
  4226. err_pcmcia_exit:
  4227. b43_pcmcia_exit();
  4228. err_dfs_exit:
  4229. b43_debugfs_exit();
  4230. return err;
  4231. }
  4232. static void __exit b43_exit(void)
  4233. {
  4234. ssb_driver_unregister(&b43_ssb_driver);
  4235. b43_pcmcia_exit();
  4236. b43_debugfs_exit();
  4237. }
  4238. module_init(b43_init)
  4239. module_exit(b43_exit)