r6040.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.18"
  51. #define DRV_RELDATE "13Jul2008"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. /* RDC MAC I/O Size */
  60. #define R6040_IO_SIZE 256
  61. /* MAX RDC MAC */
  62. #define MAX_MAC 2
  63. /* MAC registers */
  64. #define MCR0 0x00 /* Control register 0 */
  65. #define MCR1 0x04 /* Control register 1 */
  66. #define MAC_RST 0x0001 /* Reset the MAC */
  67. #define MBCR 0x08 /* Bus control */
  68. #define MT_ICR 0x0C /* TX interrupt control */
  69. #define MR_ICR 0x10 /* RX interrupt control */
  70. #define MTPR 0x14 /* TX poll command register */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define MMDIO 0x20 /* MDIO control register */
  75. #define MDIO_WRITE 0x4000 /* MDIO write */
  76. #define MDIO_READ 0x2000 /* MDIO read */
  77. #define MMRD 0x24 /* MDIO read data register */
  78. #define MMWD 0x28 /* MDIO write data register */
  79. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  80. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  81. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  82. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  83. #define MISR 0x3C /* Status register */
  84. #define MIER 0x40 /* INT enable register */
  85. #define MSK_INT 0x0000 /* Mask off interrupts */
  86. #define RX_FINISH 0x0001 /* RX finished */
  87. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  88. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  89. #define RX_EARLY 0x0008 /* RX early */
  90. #define TX_FINISH 0x0010 /* TX finished */
  91. #define TX_EARLY 0x0080 /* TX early */
  92. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  93. #define LINK_CHANGED 0x0200 /* PHY link changed */
  94. #define ME_CISR 0x44 /* Event counter INT status */
  95. #define ME_CIER 0x48 /* Event counter INT enable */
  96. #define MR_CNT 0x50 /* Successfully received packet counter */
  97. #define ME_CNT0 0x52 /* Event counter 0 */
  98. #define ME_CNT1 0x54 /* Event counter 1 */
  99. #define ME_CNT2 0x56 /* Event counter 2 */
  100. #define ME_CNT3 0x58 /* Event counter 3 */
  101. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  102. #define ME_CNT4 0x5C /* Event counter 4 */
  103. #define MP_CNT 0x5E /* Pause frame counter register */
  104. #define MAR0 0x60 /* Hash table 0 */
  105. #define MAR1 0x62 /* Hash table 1 */
  106. #define MAR2 0x64 /* Hash table 2 */
  107. #define MAR3 0x66 /* Hash table 3 */
  108. #define MID_0L 0x68 /* Multicast address MID0 Low */
  109. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  110. #define MID_0H 0x6C /* Multicast address MID0 High */
  111. #define MID_1L 0x70 /* MID1 Low */
  112. #define MID_1M 0x72 /* MID1 Medium */
  113. #define MID_1H 0x74 /* MID1 High */
  114. #define MID_2L 0x78 /* MID2 Low */
  115. #define MID_2M 0x7A /* MID2 Medium */
  116. #define MID_2H 0x7C /* MID2 High */
  117. #define MID_3L 0x80 /* MID3 Low */
  118. #define MID_3M 0x82 /* MID3 Medium */
  119. #define MID_3H 0x84 /* MID3 High */
  120. #define PHY_CC 0x88 /* PHY status change configuration register */
  121. #define PHY_ST 0x8A /* PHY status register */
  122. #define MAC_SM 0xAC /* MAC status machine */
  123. #define MAC_ID 0xBE /* Identifier register */
  124. #define TX_DCNT 0x80 /* TX descriptor count */
  125. #define RX_DCNT 0x80 /* RX descriptor count */
  126. #define MAX_BUF_SIZE 0x600
  127. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  128. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  129. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  130. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  131. /* Descriptor status */
  132. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  133. #define DSC_RX_OK 0x4000 /* RX was successful */
  134. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  135. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  136. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  137. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  138. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  139. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  140. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  141. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  142. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  143. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  144. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  145. /* PHY settings */
  146. #define ICPLUS_PHY_ID 0x0243
  147. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  148. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  149. "Florian Fainelli <florian@openwrt.org>");
  150. MODULE_LICENSE("GPL");
  151. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  152. /* RX and TX interrupts that we handle */
  153. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  154. #define TX_INTS (TX_FINISH)
  155. #define INT_MASK (RX_INTS | TX_INTS)
  156. struct r6040_descriptor {
  157. u16 status, len; /* 0-3 */
  158. __le32 buf; /* 4-7 */
  159. __le32 ndesc; /* 8-B */
  160. u32 rev1; /* C-F */
  161. char *vbufp; /* 10-13 */
  162. struct r6040_descriptor *vndescp; /* 14-17 */
  163. struct sk_buff *skb_ptr; /* 18-1B */
  164. u32 rev2; /* 1C-1F */
  165. } __attribute__((aligned(32)));
  166. struct r6040_private {
  167. spinlock_t lock; /* driver lock */
  168. struct timer_list timer;
  169. struct pci_dev *pdev;
  170. struct r6040_descriptor *rx_insert_ptr;
  171. struct r6040_descriptor *rx_remove_ptr;
  172. struct r6040_descriptor *tx_insert_ptr;
  173. struct r6040_descriptor *tx_remove_ptr;
  174. struct r6040_descriptor *rx_ring;
  175. struct r6040_descriptor *tx_ring;
  176. dma_addr_t rx_ring_dma;
  177. dma_addr_t tx_ring_dma;
  178. u16 tx_free_desc, phy_addr, phy_mode;
  179. u16 mcr0, mcr1;
  180. u16 switch_sig;
  181. struct net_device *dev;
  182. struct mii_if_info mii_if;
  183. struct napi_struct napi;
  184. void __iomem *base;
  185. };
  186. static char version[] __devinitdata = KERN_INFO DRV_NAME
  187. ": RDC R6040 NAPI net driver,"
  188. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  189. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  190. /* Read a word data from PHY Chip */
  191. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  196. /* Wait for the read bit to be cleared */
  197. while (limit--) {
  198. cmd = ioread16(ioaddr + MMDIO);
  199. if (cmd & MDIO_READ)
  200. break;
  201. }
  202. return ioread16(ioaddr + MMRD);
  203. }
  204. /* Write a word data from PHY Chip */
  205. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  206. {
  207. int limit = 2048;
  208. u16 cmd;
  209. iowrite16(val, ioaddr + MMWD);
  210. /* Write the command to the MDIO bus */
  211. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  212. /* Wait for the write bit to be cleared */
  213. while (limit--) {
  214. cmd = ioread16(ioaddr + MMDIO);
  215. if (cmd & MDIO_WRITE)
  216. break;
  217. }
  218. }
  219. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  220. {
  221. struct r6040_private *lp = netdev_priv(dev);
  222. void __iomem *ioaddr = lp->base;
  223. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  224. }
  225. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  226. {
  227. struct r6040_private *lp = netdev_priv(dev);
  228. void __iomem *ioaddr = lp->base;
  229. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  230. }
  231. static void r6040_free_txbufs(struct net_device *dev)
  232. {
  233. struct r6040_private *lp = netdev_priv(dev);
  234. int i;
  235. for (i = 0; i < TX_DCNT; i++) {
  236. if (lp->tx_insert_ptr->skb_ptr) {
  237. pci_unmap_single(lp->pdev,
  238. le32_to_cpu(lp->tx_insert_ptr->buf),
  239. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  240. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  241. lp->rx_insert_ptr->skb_ptr = NULL;
  242. }
  243. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  244. }
  245. }
  246. static void r6040_free_rxbufs(struct net_device *dev)
  247. {
  248. struct r6040_private *lp = netdev_priv(dev);
  249. int i;
  250. for (i = 0; i < RX_DCNT; i++) {
  251. if (lp->rx_insert_ptr->skb_ptr) {
  252. pci_unmap_single(lp->pdev,
  253. le32_to_cpu(lp->rx_insert_ptr->buf),
  254. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  255. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  256. lp->rx_insert_ptr->skb_ptr = NULL;
  257. }
  258. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  259. }
  260. }
  261. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  262. dma_addr_t desc_dma, int size)
  263. {
  264. struct r6040_descriptor *desc = desc_ring;
  265. dma_addr_t mapping = desc_dma;
  266. while (size-- > 0) {
  267. mapping += sizeof(*desc);
  268. desc->ndesc = cpu_to_le32(mapping);
  269. desc->vndescp = desc + 1;
  270. desc++;
  271. }
  272. desc--;
  273. desc->ndesc = cpu_to_le32(desc_dma);
  274. desc->vndescp = desc_ring;
  275. }
  276. static void r6040_init_txbufs(struct net_device *dev)
  277. {
  278. struct r6040_private *lp = netdev_priv(dev);
  279. lp->tx_free_desc = TX_DCNT;
  280. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  281. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  282. }
  283. static int r6040_alloc_rxbufs(struct net_device *dev)
  284. {
  285. struct r6040_private *lp = netdev_priv(dev);
  286. struct r6040_descriptor *desc;
  287. struct sk_buff *skb;
  288. int rc;
  289. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  290. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  291. /* Allocate skbs for the rx descriptors */
  292. desc = lp->rx_ring;
  293. do {
  294. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  295. if (!skb) {
  296. printk(KERN_ERR "%s: failed to alloc skb for rx\n", dev->name);
  297. rc = -ENOMEM;
  298. goto err_exit;
  299. }
  300. desc->skb_ptr = skb;
  301. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  302. desc->skb_ptr->data,
  303. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  304. desc->status = DSC_OWNER_MAC;
  305. desc = desc->vndescp;
  306. } while (desc != lp->rx_ring);
  307. return 0;
  308. err_exit:
  309. /* Deallocate all previously allocated skbs */
  310. r6040_free_rxbufs(dev);
  311. return rc;
  312. }
  313. static void r6040_init_mac_regs(struct net_device *dev)
  314. {
  315. struct r6040_private *lp = netdev_priv(dev);
  316. void __iomem *ioaddr = lp->base;
  317. int limit = 2048;
  318. u16 cmd;
  319. /* Mask Off Interrupt */
  320. iowrite16(MSK_INT, ioaddr + MIER);
  321. /* Reset RDC MAC */
  322. iowrite16(MAC_RST, ioaddr + MCR1);
  323. while (limit--) {
  324. cmd = ioread16(ioaddr + MCR1);
  325. if (cmd & 0x1)
  326. break;
  327. }
  328. /* Reset internal state machine */
  329. iowrite16(2, ioaddr + MAC_SM);
  330. iowrite16(0, ioaddr + MAC_SM);
  331. udelay(5000);
  332. /* MAC Bus Control Register */
  333. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  334. /* Buffer Size Register */
  335. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  336. /* Write TX ring start address */
  337. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  338. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  339. /* Write RX ring start address */
  340. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  341. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  342. /* Set interrupt waiting time and packet numbers */
  343. iowrite16(0, ioaddr + MT_ICR);
  344. iowrite16(0, ioaddr + MR_ICR);
  345. /* Enable interrupts */
  346. iowrite16(INT_MASK, ioaddr + MIER);
  347. /* Enable TX and RX */
  348. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  349. /* Let TX poll the descriptors
  350. * we may got called by r6040_tx_timeout which has left
  351. * some unsent tx buffers */
  352. iowrite16(0x01, ioaddr + MTPR);
  353. }
  354. static void r6040_tx_timeout(struct net_device *dev)
  355. {
  356. struct r6040_private *priv = netdev_priv(dev);
  357. void __iomem *ioaddr = priv->base;
  358. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  359. "status %4.4x, PHY status %4.4x\n",
  360. dev->name, ioread16(ioaddr + MIER),
  361. ioread16(ioaddr + MISR),
  362. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  363. dev->stats.tx_errors++;
  364. /* Reset MAC and re-init all registers */
  365. r6040_init_mac_regs(dev);
  366. }
  367. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  368. {
  369. struct r6040_private *priv = netdev_priv(dev);
  370. void __iomem *ioaddr = priv->base;
  371. unsigned long flags;
  372. spin_lock_irqsave(&priv->lock, flags);
  373. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  374. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  375. spin_unlock_irqrestore(&priv->lock, flags);
  376. return &dev->stats;
  377. }
  378. /* Stop RDC MAC and Free the allocated resource */
  379. static void r6040_down(struct net_device *dev)
  380. {
  381. struct r6040_private *lp = netdev_priv(dev);
  382. void __iomem *ioaddr = lp->base;
  383. struct pci_dev *pdev = lp->pdev;
  384. int limit = 2048;
  385. u16 *adrp;
  386. u16 cmd;
  387. /* Stop MAC */
  388. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  389. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  390. while (limit--) {
  391. cmd = ioread16(ioaddr + MCR1);
  392. if (cmd & 0x1)
  393. break;
  394. }
  395. /* Restore MAC Address to MIDx */
  396. adrp = (u16 *) dev->dev_addr;
  397. iowrite16(adrp[0], ioaddr + MID_0L);
  398. iowrite16(adrp[1], ioaddr + MID_0M);
  399. iowrite16(adrp[2], ioaddr + MID_0H);
  400. free_irq(dev->irq, dev);
  401. /* Free RX buffer */
  402. r6040_free_rxbufs(dev);
  403. /* Free TX buffer */
  404. r6040_free_txbufs(dev);
  405. /* Free Descriptor memory */
  406. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  407. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  408. }
  409. static int r6040_close(struct net_device *dev)
  410. {
  411. struct r6040_private *lp = netdev_priv(dev);
  412. /* deleted timer */
  413. del_timer_sync(&lp->timer);
  414. spin_lock_irq(&lp->lock);
  415. napi_disable(&lp->napi);
  416. netif_stop_queue(dev);
  417. r6040_down(dev);
  418. spin_unlock_irq(&lp->lock);
  419. return 0;
  420. }
  421. /* Status of PHY CHIP */
  422. static int r6040_phy_mode_chk(struct net_device *dev)
  423. {
  424. struct r6040_private *lp = netdev_priv(dev);
  425. void __iomem *ioaddr = lp->base;
  426. int phy_dat;
  427. /* PHY Link Status Check */
  428. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  429. if (!(phy_dat & 0x4))
  430. phy_dat = 0x8000; /* Link Failed, full duplex */
  431. /* PHY Chip Auto-Negotiation Status */
  432. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  433. if (phy_dat & 0x0020) {
  434. /* Auto Negotiation Mode */
  435. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  436. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  437. if (phy_dat & 0x140)
  438. /* Force full duplex */
  439. phy_dat = 0x8000;
  440. else
  441. phy_dat = 0;
  442. } else {
  443. /* Force Mode */
  444. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  445. if (phy_dat & 0x100)
  446. phy_dat = 0x8000;
  447. else
  448. phy_dat = 0x0000;
  449. }
  450. return phy_dat;
  451. };
  452. static void r6040_set_carrier(struct mii_if_info *mii)
  453. {
  454. if (r6040_phy_mode_chk(mii->dev)) {
  455. /* autoneg is off: Link is always assumed to be up */
  456. if (!netif_carrier_ok(mii->dev))
  457. netif_carrier_on(mii->dev);
  458. } else
  459. r6040_phy_mode_chk(mii->dev);
  460. }
  461. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  462. {
  463. struct r6040_private *lp = netdev_priv(dev);
  464. struct mii_ioctl_data *data = if_mii(rq);
  465. int rc;
  466. if (!netif_running(dev))
  467. return -EINVAL;
  468. spin_lock_irq(&lp->lock);
  469. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  470. spin_unlock_irq(&lp->lock);
  471. r6040_set_carrier(&lp->mii_if);
  472. return rc;
  473. }
  474. static int r6040_rx(struct net_device *dev, int limit)
  475. {
  476. struct r6040_private *priv = netdev_priv(dev);
  477. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  478. struct sk_buff *skb_ptr, *new_skb;
  479. int count = 0;
  480. u16 err;
  481. /* Limit not reached and the descriptor belongs to the CPU */
  482. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  483. /* Read the descriptor status */
  484. err = descptr->status;
  485. /* Global error status set */
  486. if (err & DSC_RX_ERR) {
  487. /* RX dribble */
  488. if (err & DSC_RX_ERR_DRI)
  489. dev->stats.rx_frame_errors++;
  490. /* Buffer lenght exceeded */
  491. if (err & DSC_RX_ERR_BUF)
  492. dev->stats.rx_length_errors++;
  493. /* Packet too long */
  494. if (err & DSC_RX_ERR_LONG)
  495. dev->stats.rx_length_errors++;
  496. /* Packet < 64 bytes */
  497. if (err & DSC_RX_ERR_RUNT)
  498. dev->stats.rx_length_errors++;
  499. /* CRC error */
  500. if (err & DSC_RX_ERR_CRC) {
  501. spin_lock(&priv->lock);
  502. dev->stats.rx_crc_errors++;
  503. spin_unlock(&priv->lock);
  504. }
  505. goto next_descr;
  506. }
  507. /* Packet successfully received */
  508. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  509. if (!new_skb) {
  510. dev->stats.rx_dropped++;
  511. goto next_descr;
  512. }
  513. skb_ptr = descptr->skb_ptr;
  514. skb_ptr->dev = priv->dev;
  515. /* Do not count the CRC */
  516. skb_put(skb_ptr, descptr->len - 4);
  517. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  518. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  519. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  520. /* Send to upper layer */
  521. netif_receive_skb(skb_ptr);
  522. dev->last_rx = jiffies;
  523. dev->stats.rx_packets++;
  524. dev->stats.rx_bytes += descptr->len - 4;
  525. /* put new skb into descriptor */
  526. descptr->skb_ptr = new_skb;
  527. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  528. descptr->skb_ptr->data,
  529. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  530. next_descr:
  531. /* put the descriptor back to the MAC */
  532. descptr->status = DSC_OWNER_MAC;
  533. descptr = descptr->vndescp;
  534. count++;
  535. }
  536. priv->rx_remove_ptr = descptr;
  537. return count;
  538. }
  539. static void r6040_tx(struct net_device *dev)
  540. {
  541. struct r6040_private *priv = netdev_priv(dev);
  542. struct r6040_descriptor *descptr;
  543. void __iomem *ioaddr = priv->base;
  544. struct sk_buff *skb_ptr;
  545. u16 err;
  546. spin_lock(&priv->lock);
  547. descptr = priv->tx_remove_ptr;
  548. while (priv->tx_free_desc < TX_DCNT) {
  549. /* Check for errors */
  550. err = ioread16(ioaddr + MLSR);
  551. if (err & 0x0200)
  552. dev->stats.rx_fifo_errors++;
  553. if (err & (0x2000 | 0x4000))
  554. dev->stats.tx_carrier_errors++;
  555. if (descptr->status & DSC_OWNER_MAC)
  556. break; /* Not complete */
  557. skb_ptr = descptr->skb_ptr;
  558. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  559. skb_ptr->len, PCI_DMA_TODEVICE);
  560. /* Free buffer */
  561. dev_kfree_skb_irq(skb_ptr);
  562. descptr->skb_ptr = NULL;
  563. /* To next descriptor */
  564. descptr = descptr->vndescp;
  565. priv->tx_free_desc++;
  566. }
  567. priv->tx_remove_ptr = descptr;
  568. if (priv->tx_free_desc)
  569. netif_wake_queue(dev);
  570. spin_unlock(&priv->lock);
  571. }
  572. static int r6040_poll(struct napi_struct *napi, int budget)
  573. {
  574. struct r6040_private *priv =
  575. container_of(napi, struct r6040_private, napi);
  576. struct net_device *dev = priv->dev;
  577. void __iomem *ioaddr = priv->base;
  578. int work_done;
  579. work_done = r6040_rx(dev, budget);
  580. if (work_done < budget) {
  581. netif_rx_complete(dev, napi);
  582. /* Enable RX interrupt */
  583. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  584. }
  585. return work_done;
  586. }
  587. /* The RDC interrupt handler. */
  588. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  589. {
  590. struct net_device *dev = dev_id;
  591. struct r6040_private *lp = netdev_priv(dev);
  592. void __iomem *ioaddr = lp->base;
  593. u16 status;
  594. /* Mask off RDC MAC interrupt */
  595. iowrite16(MSK_INT, ioaddr + MIER);
  596. /* Read MISR status and clear */
  597. status = ioread16(ioaddr + MISR);
  598. if (status == 0x0000 || status == 0xffff)
  599. return IRQ_NONE;
  600. /* RX interrupt request */
  601. if (status & RX_INTS) {
  602. if (status & RX_NO_DESC) {
  603. /* RX descriptor unavailable */
  604. dev->stats.rx_dropped++;
  605. dev->stats.rx_missed_errors++;
  606. }
  607. if (status & RX_FIFO_FULL)
  608. dev->stats.rx_fifo_errors++;
  609. /* Mask off RX interrupt */
  610. iowrite16(ioread16(ioaddr + MIER) & ~RX_INTS, ioaddr + MIER);
  611. netif_rx_schedule(dev, &lp->napi);
  612. }
  613. /* TX interrupt request */
  614. if (status & TX_INTS)
  615. r6040_tx(dev);
  616. return IRQ_HANDLED;
  617. }
  618. #ifdef CONFIG_NET_POLL_CONTROLLER
  619. static void r6040_poll_controller(struct net_device *dev)
  620. {
  621. disable_irq(dev->irq);
  622. r6040_interrupt(dev->irq, dev);
  623. enable_irq(dev->irq);
  624. }
  625. #endif
  626. /* Init RDC MAC */
  627. static int r6040_up(struct net_device *dev)
  628. {
  629. struct r6040_private *lp = netdev_priv(dev);
  630. void __iomem *ioaddr = lp->base;
  631. int ret;
  632. /* Initialise and alloc RX/TX buffers */
  633. r6040_init_txbufs(dev);
  634. ret = r6040_alloc_rxbufs(dev);
  635. if (ret)
  636. return ret;
  637. /* Read the PHY ID */
  638. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  639. if (lp->switch_sig == ICPLUS_PHY_ID) {
  640. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  641. lp->phy_mode = 0x8000;
  642. } else {
  643. /* PHY Mode Check */
  644. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  645. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  646. if (PHY_MODE == 0x3100)
  647. lp->phy_mode = r6040_phy_mode_chk(dev);
  648. else
  649. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  650. }
  651. /* Set duplex mode */
  652. lp->mcr0 |= lp->phy_mode;
  653. /* improve performance (by RDC guys) */
  654. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  655. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  656. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  657. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  658. /* Initialize all MAC registers */
  659. r6040_init_mac_regs(dev);
  660. return 0;
  661. }
  662. /*
  663. A periodic timer routine
  664. Polling PHY Chip Link Status
  665. */
  666. static void r6040_timer(unsigned long data)
  667. {
  668. struct net_device *dev = (struct net_device *)data;
  669. struct r6040_private *lp = netdev_priv(dev);
  670. void __iomem *ioaddr = lp->base;
  671. u16 phy_mode;
  672. /* Polling PHY Chip Status */
  673. if (PHY_MODE == 0x3100)
  674. phy_mode = r6040_phy_mode_chk(dev);
  675. else
  676. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  677. if (phy_mode != lp->phy_mode) {
  678. lp->phy_mode = phy_mode;
  679. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  680. iowrite16(lp->mcr0, ioaddr);
  681. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  682. }
  683. /* Timer active again */
  684. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  685. }
  686. /* Read/set MAC address routines */
  687. static void r6040_mac_address(struct net_device *dev)
  688. {
  689. struct r6040_private *lp = netdev_priv(dev);
  690. void __iomem *ioaddr = lp->base;
  691. u16 *adrp;
  692. /* MAC operation register */
  693. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  694. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  695. iowrite16(0, ioaddr + MAC_SM);
  696. udelay(5000);
  697. /* Restore MAC Address */
  698. adrp = (u16 *) dev->dev_addr;
  699. iowrite16(adrp[0], ioaddr + MID_0L);
  700. iowrite16(adrp[1], ioaddr + MID_0M);
  701. iowrite16(adrp[2], ioaddr + MID_0H);
  702. }
  703. static int r6040_open(struct net_device *dev)
  704. {
  705. struct r6040_private *lp = netdev_priv(dev);
  706. int ret;
  707. /* Request IRQ and Register interrupt handler */
  708. ret = request_irq(dev->irq, &r6040_interrupt,
  709. IRQF_SHARED, dev->name, dev);
  710. if (ret)
  711. return ret;
  712. /* Set MAC address */
  713. r6040_mac_address(dev);
  714. /* Allocate Descriptor memory */
  715. lp->rx_ring =
  716. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  717. if (!lp->rx_ring)
  718. return -ENOMEM;
  719. lp->tx_ring =
  720. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  721. if (!lp->tx_ring) {
  722. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  723. lp->rx_ring_dma);
  724. return -ENOMEM;
  725. }
  726. ret = r6040_up(dev);
  727. if (ret) {
  728. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  729. lp->tx_ring_dma);
  730. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  731. lp->rx_ring_dma);
  732. return ret;
  733. }
  734. napi_enable(&lp->napi);
  735. netif_start_queue(dev);
  736. /* set and active a timer process */
  737. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  738. if (lp->switch_sig != ICPLUS_PHY_ID)
  739. mod_timer(&lp->timer, jiffies + HZ);
  740. return 0;
  741. }
  742. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  743. {
  744. struct r6040_private *lp = netdev_priv(dev);
  745. struct r6040_descriptor *descptr;
  746. void __iomem *ioaddr = lp->base;
  747. unsigned long flags;
  748. int ret = NETDEV_TX_OK;
  749. /* Critical Section */
  750. spin_lock_irqsave(&lp->lock, flags);
  751. /* TX resource check */
  752. if (!lp->tx_free_desc) {
  753. spin_unlock_irqrestore(&lp->lock, flags);
  754. netif_stop_queue(dev);
  755. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  756. ret = NETDEV_TX_BUSY;
  757. return ret;
  758. }
  759. /* Statistic Counter */
  760. dev->stats.tx_packets++;
  761. dev->stats.tx_bytes += skb->len;
  762. /* Set TX descriptor & Transmit it */
  763. lp->tx_free_desc--;
  764. descptr = lp->tx_insert_ptr;
  765. if (skb->len < MISR)
  766. descptr->len = MISR;
  767. else
  768. descptr->len = skb->len;
  769. descptr->skb_ptr = skb;
  770. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  771. skb->data, skb->len, PCI_DMA_TODEVICE));
  772. descptr->status = DSC_OWNER_MAC;
  773. /* Trigger the MAC to check the TX descriptor */
  774. iowrite16(0x01, ioaddr + MTPR);
  775. lp->tx_insert_ptr = descptr->vndescp;
  776. /* If no tx resource, stop */
  777. if (!lp->tx_free_desc)
  778. netif_stop_queue(dev);
  779. dev->trans_start = jiffies;
  780. spin_unlock_irqrestore(&lp->lock, flags);
  781. return ret;
  782. }
  783. static void r6040_multicast_list(struct net_device *dev)
  784. {
  785. struct r6040_private *lp = netdev_priv(dev);
  786. void __iomem *ioaddr = lp->base;
  787. u16 *adrp;
  788. u16 reg;
  789. unsigned long flags;
  790. struct dev_mc_list *dmi = dev->mc_list;
  791. int i;
  792. /* MAC Address */
  793. adrp = (u16 *)dev->dev_addr;
  794. iowrite16(adrp[0], ioaddr + MID_0L);
  795. iowrite16(adrp[1], ioaddr + MID_0M);
  796. iowrite16(adrp[2], ioaddr + MID_0H);
  797. /* Promiscous Mode */
  798. spin_lock_irqsave(&lp->lock, flags);
  799. /* Clear AMCP & PROM bits */
  800. reg = ioread16(ioaddr) & ~0x0120;
  801. if (dev->flags & IFF_PROMISC) {
  802. reg |= 0x0020;
  803. lp->mcr0 |= 0x0020;
  804. }
  805. /* Too many multicast addresses
  806. * accept all traffic */
  807. else if ((dev->mc_count > MCAST_MAX)
  808. || (dev->flags & IFF_ALLMULTI))
  809. reg |= 0x0020;
  810. iowrite16(reg, ioaddr);
  811. spin_unlock_irqrestore(&lp->lock, flags);
  812. /* Build the hash table */
  813. if (dev->mc_count > MCAST_MAX) {
  814. u16 hash_table[4];
  815. u32 crc;
  816. for (i = 0; i < 4; i++)
  817. hash_table[i] = 0;
  818. for (i = 0; i < dev->mc_count; i++) {
  819. char *addrs = dmi->dmi_addr;
  820. dmi = dmi->next;
  821. if (!(*addrs & 1))
  822. continue;
  823. crc = ether_crc_le(6, addrs);
  824. crc >>= 26;
  825. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  826. }
  827. /* Write the index of the hash table */
  828. for (i = 0; i < 4; i++)
  829. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  830. /* Fill the MAC hash tables with their values */
  831. iowrite16(hash_table[0], ioaddr + MAR0);
  832. iowrite16(hash_table[1], ioaddr + MAR1);
  833. iowrite16(hash_table[2], ioaddr + MAR2);
  834. iowrite16(hash_table[3], ioaddr + MAR3);
  835. }
  836. /* Multicast Address 1~4 case */
  837. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  838. adrp = (u16 *)dmi->dmi_addr;
  839. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  840. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  841. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  842. dmi = dmi->next;
  843. }
  844. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  845. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  846. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  847. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  848. }
  849. }
  850. static void netdev_get_drvinfo(struct net_device *dev,
  851. struct ethtool_drvinfo *info)
  852. {
  853. struct r6040_private *rp = netdev_priv(dev);
  854. strcpy(info->driver, DRV_NAME);
  855. strcpy(info->version, DRV_VERSION);
  856. strcpy(info->bus_info, pci_name(rp->pdev));
  857. }
  858. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  859. {
  860. struct r6040_private *rp = netdev_priv(dev);
  861. int rc;
  862. spin_lock_irq(&rp->lock);
  863. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  864. spin_unlock_irq(&rp->lock);
  865. return rc;
  866. }
  867. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  868. {
  869. struct r6040_private *rp = netdev_priv(dev);
  870. int rc;
  871. spin_lock_irq(&rp->lock);
  872. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  873. spin_unlock_irq(&rp->lock);
  874. r6040_set_carrier(&rp->mii_if);
  875. return rc;
  876. }
  877. static u32 netdev_get_link(struct net_device *dev)
  878. {
  879. struct r6040_private *rp = netdev_priv(dev);
  880. return mii_link_ok(&rp->mii_if);
  881. }
  882. static struct ethtool_ops netdev_ethtool_ops = {
  883. .get_drvinfo = netdev_get_drvinfo,
  884. .get_settings = netdev_get_settings,
  885. .set_settings = netdev_set_settings,
  886. .get_link = netdev_get_link,
  887. };
  888. static int __devinit r6040_init_one(struct pci_dev *pdev,
  889. const struct pci_device_id *ent)
  890. {
  891. struct net_device *dev;
  892. struct r6040_private *lp;
  893. void __iomem *ioaddr;
  894. int err, io_size = R6040_IO_SIZE;
  895. static int card_idx = -1;
  896. int bar = 0;
  897. long pioaddr;
  898. u16 *adrp;
  899. printk(KERN_INFO "%s\n", version);
  900. err = pci_enable_device(pdev);
  901. if (err)
  902. goto err_out;
  903. /* this should always be supported */
  904. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  905. if (err) {
  906. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  907. "not supported by the card\n");
  908. goto err_out;
  909. }
  910. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  911. if (err) {
  912. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  913. "not supported by the card\n");
  914. goto err_out;
  915. }
  916. /* IO Size check */
  917. if (pci_resource_len(pdev, 0) < io_size) {
  918. printk(KERN_ERR DRV_NAME "Insufficient PCI resources, aborting\n");
  919. err = -EIO;
  920. goto err_out;
  921. }
  922. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  923. pci_set_master(pdev);
  924. dev = alloc_etherdev(sizeof(struct r6040_private));
  925. if (!dev) {
  926. printk(KERN_ERR DRV_NAME "Failed to allocate etherdev\n");
  927. err = -ENOMEM;
  928. goto err_out;
  929. }
  930. SET_NETDEV_DEV(dev, &pdev->dev);
  931. lp = netdev_priv(dev);
  932. err = pci_request_regions(pdev, DRV_NAME);
  933. if (err) {
  934. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  935. goto err_out_free_dev;
  936. }
  937. ioaddr = pci_iomap(pdev, bar, io_size);
  938. if (!ioaddr) {
  939. printk(KERN_ERR "ioremap failed for device %s\n",
  940. pci_name(pdev));
  941. err = -EIO;
  942. goto err_out_free_res;
  943. }
  944. /* Init system & device */
  945. lp->base = ioaddr;
  946. dev->irq = pdev->irq;
  947. spin_lock_init(&lp->lock);
  948. pci_set_drvdata(pdev, dev);
  949. /* Set MAC address */
  950. card_idx++;
  951. adrp = (u16 *)dev->dev_addr;
  952. adrp[0] = ioread16(ioaddr + MID_0L);
  953. adrp[1] = ioread16(ioaddr + MID_0M);
  954. adrp[2] = ioread16(ioaddr + MID_0H);
  955. /* Link new device into r6040_root_dev */
  956. lp->pdev = pdev;
  957. lp->dev = dev;
  958. /* Init RDC private data */
  959. lp->mcr0 = 0x1002;
  960. lp->phy_addr = phy_table[card_idx];
  961. lp->switch_sig = 0;
  962. /* The RDC-specific entries in the device structure. */
  963. dev->open = &r6040_open;
  964. dev->hard_start_xmit = &r6040_start_xmit;
  965. dev->stop = &r6040_close;
  966. dev->get_stats = r6040_get_stats;
  967. dev->set_multicast_list = &r6040_multicast_list;
  968. dev->do_ioctl = &r6040_ioctl;
  969. dev->ethtool_ops = &netdev_ethtool_ops;
  970. dev->tx_timeout = &r6040_tx_timeout;
  971. dev->watchdog_timeo = TX_TIMEOUT;
  972. #ifdef CONFIG_NET_POLL_CONTROLLER
  973. dev->poll_controller = r6040_poll_controller;
  974. #endif
  975. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  976. lp->mii_if.dev = dev;
  977. lp->mii_if.mdio_read = r6040_mdio_read;
  978. lp->mii_if.mdio_write = r6040_mdio_write;
  979. lp->mii_if.phy_id = lp->phy_addr;
  980. lp->mii_if.phy_id_mask = 0x1f;
  981. lp->mii_if.reg_num_mask = 0x1f;
  982. /* Register net device. After this dev->name assign */
  983. err = register_netdev(dev);
  984. if (err) {
  985. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  986. goto err_out_unmap;
  987. }
  988. return 0;
  989. err_out_unmap:
  990. pci_iounmap(pdev, ioaddr);
  991. err_out_free_res:
  992. pci_release_regions(pdev);
  993. err_out_free_dev:
  994. free_netdev(dev);
  995. err_out:
  996. return err;
  997. }
  998. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  999. {
  1000. struct net_device *dev = pci_get_drvdata(pdev);
  1001. unregister_netdev(dev);
  1002. pci_release_regions(pdev);
  1003. free_netdev(dev);
  1004. pci_disable_device(pdev);
  1005. pci_set_drvdata(pdev, NULL);
  1006. }
  1007. static struct pci_device_id r6040_pci_tbl[] = {
  1008. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1009. { 0 }
  1010. };
  1011. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1012. static struct pci_driver r6040_driver = {
  1013. .name = DRV_NAME,
  1014. .id_table = r6040_pci_tbl,
  1015. .probe = r6040_init_one,
  1016. .remove = __devexit_p(r6040_remove_one),
  1017. };
  1018. static int __init r6040_init(void)
  1019. {
  1020. return pci_register_driver(&r6040_driver);
  1021. }
  1022. static void __exit r6040_cleanup(void)
  1023. {
  1024. pci_unregister_driver(&r6040_driver);
  1025. }
  1026. module_init(r6040_init);
  1027. module_exit(r6040_cleanup);