setup_tx4927.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * TX4927 setup routines
  3. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc.
  7. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/param.h>
  18. #include <asm/txx9irq.h>
  19. #include <asm/txx9tmr.h>
  20. #include <asm/txx9pio.h>
  21. #include <asm/txx9/generic.h>
  22. #include <asm/txx9/tx4927.h>
  23. void __init tx4927_wdr_init(void)
  24. {
  25. /* clear WatchDogReset (W1C) */
  26. tx4927_ccfg_set(TX4927_CCFG_WDRST);
  27. /* do reset on watchdog */
  28. tx4927_ccfg_set(TX4927_CCFG_WR);
  29. }
  30. static struct resource tx4927_sdram_resource[4];
  31. void __init tx4927_setup(void)
  32. {
  33. int i;
  34. __u32 divmode;
  35. int cpuclk = 0;
  36. u64 ccfg;
  37. txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE,
  38. TX4927_REG_SIZE);
  39. /* SDRAMC,EBUSC are configured by PROM */
  40. for (i = 0; i < 8; i++) {
  41. if (!(TX4927_EBUSC_CR(i) & 0x8))
  42. continue; /* disabled */
  43. txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i);
  44. txx9_ce_res[i].end =
  45. txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1;
  46. request_resource(&iomem_resource, &txx9_ce_res[i]);
  47. }
  48. /* clocks */
  49. ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg);
  50. if (txx9_master_clock) {
  51. /* calculate gbus_clock and cpu_clock from master_clock */
  52. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  53. switch (divmode) {
  54. case TX4927_CCFG_DIVMODE_8:
  55. case TX4927_CCFG_DIVMODE_10:
  56. case TX4927_CCFG_DIVMODE_12:
  57. case TX4927_CCFG_DIVMODE_16:
  58. txx9_gbus_clock = txx9_master_clock * 4; break;
  59. default:
  60. txx9_gbus_clock = txx9_master_clock;
  61. }
  62. switch (divmode) {
  63. case TX4927_CCFG_DIVMODE_2:
  64. case TX4927_CCFG_DIVMODE_8:
  65. cpuclk = txx9_gbus_clock * 2; break;
  66. case TX4927_CCFG_DIVMODE_2_5:
  67. case TX4927_CCFG_DIVMODE_10:
  68. cpuclk = txx9_gbus_clock * 5 / 2; break;
  69. case TX4927_CCFG_DIVMODE_3:
  70. case TX4927_CCFG_DIVMODE_12:
  71. cpuclk = txx9_gbus_clock * 3; break;
  72. case TX4927_CCFG_DIVMODE_4:
  73. case TX4927_CCFG_DIVMODE_16:
  74. cpuclk = txx9_gbus_clock * 4; break;
  75. }
  76. txx9_cpu_clock = cpuclk;
  77. } else {
  78. if (txx9_cpu_clock == 0)
  79. txx9_cpu_clock = 200000000; /* 200MHz */
  80. /* calculate gbus_clock and master_clock from cpu_clock */
  81. cpuclk = txx9_cpu_clock;
  82. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  83. switch (divmode) {
  84. case TX4927_CCFG_DIVMODE_2:
  85. case TX4927_CCFG_DIVMODE_8:
  86. txx9_gbus_clock = cpuclk / 2; break;
  87. case TX4927_CCFG_DIVMODE_2_5:
  88. case TX4927_CCFG_DIVMODE_10:
  89. txx9_gbus_clock = cpuclk * 2 / 5; break;
  90. case TX4927_CCFG_DIVMODE_3:
  91. case TX4927_CCFG_DIVMODE_12:
  92. txx9_gbus_clock = cpuclk / 3; break;
  93. case TX4927_CCFG_DIVMODE_4:
  94. case TX4927_CCFG_DIVMODE_16:
  95. txx9_gbus_clock = cpuclk / 4; break;
  96. }
  97. switch (divmode) {
  98. case TX4927_CCFG_DIVMODE_8:
  99. case TX4927_CCFG_DIVMODE_10:
  100. case TX4927_CCFG_DIVMODE_12:
  101. case TX4927_CCFG_DIVMODE_16:
  102. txx9_master_clock = txx9_gbus_clock / 4; break;
  103. default:
  104. txx9_master_clock = txx9_gbus_clock;
  105. }
  106. }
  107. /* change default value to udelay/mdelay take reasonable time */
  108. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  109. /* CCFG */
  110. tx4927_wdr_init();
  111. /* clear BusErrorOnWrite flag (W1C) */
  112. tx4927_ccfg_set(TX4927_CCFG_BEOW);
  113. /* enable Timeout BusError */
  114. if (txx9_ccfg_toeon)
  115. tx4927_ccfg_set(TX4927_CCFG_TOE);
  116. /* DMA selection */
  117. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL);
  118. /* Use external clock for external arbiter */
  119. if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB))
  120. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL);
  121. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  122. txx9_pcode_str,
  123. (cpuclk + 500000) / 1000000,
  124. (txx9_master_clock + 500000) / 1000000,
  125. (__u32)____raw_readq(&tx4927_ccfgptr->crir),
  126. (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg),
  127. (unsigned long long)____raw_readq(&tx4927_ccfgptr->pcfg));
  128. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  129. for (i = 0; i < 4; i++) {
  130. __u64 cr = TX4927_SDRAMC_CR(i);
  131. unsigned long base, size;
  132. if (!((__u32)cr & 0x00000400))
  133. continue; /* disabled */
  134. base = (unsigned long)(cr >> 49) << 21;
  135. size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
  136. printk(" CR%d:%016llx", i, (unsigned long long)cr);
  137. tx4927_sdram_resource[i].name = "SDRAM";
  138. tx4927_sdram_resource[i].start = base;
  139. tx4927_sdram_resource[i].end = base + size - 1;
  140. tx4927_sdram_resource[i].flags = IORESOURCE_MEM;
  141. request_resource(&iomem_resource, &tx4927_sdram_resource[i]);
  142. }
  143. printk(" TR:%09llx\n",
  144. (unsigned long long)____raw_readq(&tx4927_sdramcptr->tr));
  145. /* TMR */
  146. /* disable all timers */
  147. for (i = 0; i < TX4927_NR_TMR; i++)
  148. txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL);
  149. /* PIO */
  150. txx9_gpio_init(TX4927_PIO_REG & 0xfffffffffULL, 0, TX4927_NUM_PIO);
  151. __raw_writel(0, &tx4927_pioptr->maskcpu);
  152. __raw_writel(0, &tx4927_pioptr->maskext);
  153. }
  154. void __init tx4927_time_init(unsigned int tmrnr)
  155. {
  156. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
  157. txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL,
  158. TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr),
  159. TXX9_IMCLK);
  160. }
  161. void __init tx4927_setup_serial(void)
  162. {
  163. #ifdef CONFIG_SERIAL_TXX9
  164. int i;
  165. struct uart_port req;
  166. for (i = 0; i < 2; i++) {
  167. memset(&req, 0, sizeof(req));
  168. req.line = i;
  169. req.iotype = UPIO_MEM;
  170. req.membase = (unsigned char __iomem *)TX4927_SIO_REG(i);
  171. req.mapbase = TX4927_SIO_REG(i) & 0xfffffffffULL;
  172. req.irq = TXX9_IRQ_BASE + TX4927_IR_SIO(i);
  173. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  174. req.uartclk = TXX9_IMCLK;
  175. early_serial_txx9_setup(&req);
  176. }
  177. #endif /* CONFIG_SERIAL_TXX9 */
  178. }