lpfc_hw4.h 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_be32(name, ptr) \
  44. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get_le32(name, ptr) \
  46. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  47. #define bf_get(name, ptr) \
  48. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  49. #define bf_set_le32(name, ptr, value) \
  50. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  51. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  52. ~(name##_MASK << name##_SHIFT)))))
  53. #define bf_set(name, ptr, value) \
  54. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  55. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  56. struct dma_address {
  57. uint32_t addr_lo;
  58. uint32_t addr_hi;
  59. };
  60. struct lpfc_sli_intf {
  61. uint32_t word0;
  62. #define lpfc_sli_intf_valid_SHIFT 29
  63. #define lpfc_sli_intf_valid_MASK 0x00000007
  64. #define lpfc_sli_intf_valid_WORD word0
  65. #define LPFC_SLI_INTF_VALID 6
  66. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  67. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  68. #define lpfc_sli_intf_sli_hint2_WORD word0
  69. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  70. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  71. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  72. #define lpfc_sli_intf_sli_hint1_WORD word0
  73. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  74. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  75. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  76. #define lpfc_sli_intf_if_type_SHIFT 12
  77. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  78. #define lpfc_sli_intf_if_type_WORD word0
  79. #define LPFC_SLI_INTF_IF_TYPE_0 0
  80. #define LPFC_SLI_INTF_IF_TYPE_1 1
  81. #define LPFC_SLI_INTF_IF_TYPE_2 2
  82. #define lpfc_sli_intf_sli_family_SHIFT 8
  83. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  84. #define lpfc_sli_intf_sli_family_WORD word0
  85. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  86. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  87. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  88. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  89. #define lpfc_sli_intf_slirev_SHIFT 4
  90. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  91. #define lpfc_sli_intf_slirev_WORD word0
  92. #define LPFC_SLI_INTF_REV_SLI3 3
  93. #define LPFC_SLI_INTF_REV_SLI4 4
  94. #define lpfc_sli_intf_func_type_SHIFT 0
  95. #define lpfc_sli_intf_func_type_MASK 0x00000001
  96. #define lpfc_sli_intf_func_type_WORD word0
  97. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  98. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  99. };
  100. #define LPFC_SLI4_MBX_EMBED true
  101. #define LPFC_SLI4_MBX_NEMBED false
  102. #define LPFC_SLI4_MB_WORD_COUNT 64
  103. #define LPFC_MAX_MQ_PAGE 8
  104. #define LPFC_MAX_WQ_PAGE 8
  105. #define LPFC_MAX_CQ_PAGE 4
  106. #define LPFC_MAX_EQ_PAGE 8
  107. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  108. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  109. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  110. /* Define SLI4 Alignment requirements. */
  111. #define LPFC_ALIGN_16_BYTE 16
  112. #define LPFC_ALIGN_64_BYTE 64
  113. /* Define SLI4 specific definitions. */
  114. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  115. #define LPFC_MBX_CMD_HDR_LENGTH 16
  116. #define LPFC_MBX_ERROR_RANGE 0x4000
  117. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  118. #define LPFC_BMBX_BIT1_ADDR_LO 0
  119. #define LPFC_RPI_HDR_COUNT 64
  120. #define LPFC_HDR_TEMPLATE_SIZE 4096
  121. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  122. #define LPFC_FCF_RECORD_WD_CNT 132
  123. #define LPFC_ENTIRE_FCF_DATABASE 0
  124. #define LPFC_DFLT_FCF_INDEX 0
  125. /* Virtual function numbers */
  126. #define LPFC_VF0 0
  127. #define LPFC_VF1 1
  128. #define LPFC_VF2 2
  129. #define LPFC_VF3 3
  130. #define LPFC_VF4 4
  131. #define LPFC_VF5 5
  132. #define LPFC_VF6 6
  133. #define LPFC_VF7 7
  134. #define LPFC_VF8 8
  135. #define LPFC_VF9 9
  136. #define LPFC_VF10 10
  137. #define LPFC_VF11 11
  138. #define LPFC_VF12 12
  139. #define LPFC_VF13 13
  140. #define LPFC_VF14 14
  141. #define LPFC_VF15 15
  142. #define LPFC_VF16 16
  143. #define LPFC_VF17 17
  144. #define LPFC_VF18 18
  145. #define LPFC_VF19 19
  146. #define LPFC_VF20 20
  147. #define LPFC_VF21 21
  148. #define LPFC_VF22 22
  149. #define LPFC_VF23 23
  150. #define LPFC_VF24 24
  151. #define LPFC_VF25 25
  152. #define LPFC_VF26 26
  153. #define LPFC_VF27 27
  154. #define LPFC_VF28 28
  155. #define LPFC_VF29 29
  156. #define LPFC_VF30 30
  157. #define LPFC_VF31 31
  158. /* PCI function numbers */
  159. #define LPFC_PCI_FUNC0 0
  160. #define LPFC_PCI_FUNC1 1
  161. #define LPFC_PCI_FUNC2 2
  162. #define LPFC_PCI_FUNC3 3
  163. #define LPFC_PCI_FUNC4 4
  164. /* SLI4 interface type-2 PDEV_CTL register */
  165. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  166. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  167. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  168. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  169. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  170. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  171. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  172. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  173. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  174. /* Active interrupt test count */
  175. #define LPFC_ACT_INTR_CNT 4
  176. /* Delay Multiplier constant */
  177. #define LPFC_DMULT_CONST 651042
  178. #define LPFC_MIM_IMAX 636
  179. #define LPFC_FP_DEF_IMAX 10000
  180. #define LPFC_SP_DEF_IMAX 10000
  181. /* PORT_CAPABILITIES constants. */
  182. #define LPFC_MAX_SUPPORTED_PAGES 8
  183. struct ulp_bde64 {
  184. union ULP_BDE_TUS {
  185. uint32_t w;
  186. struct {
  187. #ifdef __BIG_ENDIAN_BITFIELD
  188. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  189. VALUE !! */
  190. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  191. #else /* __LITTLE_ENDIAN_BITFIELD */
  192. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  193. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  194. VALUE !! */
  195. #endif
  196. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  197. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  198. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  199. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  200. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  201. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  202. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  203. } f;
  204. } tus;
  205. uint32_t addrLow;
  206. uint32_t addrHigh;
  207. };
  208. struct lpfc_sli4_flags {
  209. uint32_t word0;
  210. #define lpfc_idx_rsrc_rdy_SHIFT 0
  211. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  212. #define lpfc_idx_rsrc_rdy_WORD word0
  213. #define LPFC_IDX_RSRC_RDY 1
  214. #define lpfc_xri_rsrc_rdy_SHIFT 1
  215. #define lpfc_xri_rsrc_rdy_MASK 0x00000001
  216. #define lpfc_xri_rsrc_rdy_WORD word0
  217. #define LPFC_XRI_RSRC_RDY 1
  218. #define lpfc_rpi_rsrc_rdy_SHIFT 2
  219. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  220. #define lpfc_rpi_rsrc_rdy_WORD word0
  221. #define LPFC_RPI_RSRC_RDY 1
  222. #define lpfc_vpi_rsrc_rdy_SHIFT 3
  223. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  224. #define lpfc_vpi_rsrc_rdy_WORD word0
  225. #define LPFC_VPI_RSRC_RDY 1
  226. #define lpfc_vfi_rsrc_rdy_SHIFT 4
  227. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  228. #define lpfc_vfi_rsrc_rdy_WORD word0
  229. #define LPFC_VFI_RSRC_RDY 1
  230. };
  231. struct sli4_bls_rsp {
  232. uint32_t word0_rsvd; /* Word0 must be reserved */
  233. uint32_t word1;
  234. #define lpfc_abts_orig_SHIFT 0
  235. #define lpfc_abts_orig_MASK 0x00000001
  236. #define lpfc_abts_orig_WORD word1
  237. #define LPFC_ABTS_UNSOL_RSP 1
  238. #define LPFC_ABTS_UNSOL_INT 0
  239. uint32_t word2;
  240. #define lpfc_abts_rxid_SHIFT 0
  241. #define lpfc_abts_rxid_MASK 0x0000FFFF
  242. #define lpfc_abts_rxid_WORD word2
  243. #define lpfc_abts_oxid_SHIFT 16
  244. #define lpfc_abts_oxid_MASK 0x0000FFFF
  245. #define lpfc_abts_oxid_WORD word2
  246. uint32_t word3;
  247. #define lpfc_vndr_code_SHIFT 0
  248. #define lpfc_vndr_code_MASK 0x000000FF
  249. #define lpfc_vndr_code_WORD word3
  250. #define lpfc_rsn_expln_SHIFT 8
  251. #define lpfc_rsn_expln_MASK 0x000000FF
  252. #define lpfc_rsn_expln_WORD word3
  253. #define lpfc_rsn_code_SHIFT 16
  254. #define lpfc_rsn_code_MASK 0x000000FF
  255. #define lpfc_rsn_code_WORD word3
  256. uint32_t word4;
  257. uint32_t word5_rsvd; /* Word5 must be reserved */
  258. };
  259. /* event queue entry structure */
  260. struct lpfc_eqe {
  261. uint32_t word0;
  262. #define lpfc_eqe_resource_id_SHIFT 16
  263. #define lpfc_eqe_resource_id_MASK 0x000000FF
  264. #define lpfc_eqe_resource_id_WORD word0
  265. #define lpfc_eqe_minor_code_SHIFT 4
  266. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  267. #define lpfc_eqe_minor_code_WORD word0
  268. #define lpfc_eqe_major_code_SHIFT 1
  269. #define lpfc_eqe_major_code_MASK 0x00000007
  270. #define lpfc_eqe_major_code_WORD word0
  271. #define lpfc_eqe_valid_SHIFT 0
  272. #define lpfc_eqe_valid_MASK 0x00000001
  273. #define lpfc_eqe_valid_WORD word0
  274. };
  275. /* completion queue entry structure (common fields for all cqe types) */
  276. struct lpfc_cqe {
  277. uint32_t reserved0;
  278. uint32_t reserved1;
  279. uint32_t reserved2;
  280. uint32_t word3;
  281. #define lpfc_cqe_valid_SHIFT 31
  282. #define lpfc_cqe_valid_MASK 0x00000001
  283. #define lpfc_cqe_valid_WORD word3
  284. #define lpfc_cqe_code_SHIFT 16
  285. #define lpfc_cqe_code_MASK 0x000000FF
  286. #define lpfc_cqe_code_WORD word3
  287. };
  288. /* Completion Queue Entry Status Codes */
  289. #define CQE_STATUS_SUCCESS 0x0
  290. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  291. #define CQE_STATUS_REMOTE_STOP 0x2
  292. #define CQE_STATUS_LOCAL_REJECT 0x3
  293. #define CQE_STATUS_NPORT_RJT 0x4
  294. #define CQE_STATUS_FABRIC_RJT 0x5
  295. #define CQE_STATUS_NPORT_BSY 0x6
  296. #define CQE_STATUS_FABRIC_BSY 0x7
  297. #define CQE_STATUS_INTERMED_RSP 0x8
  298. #define CQE_STATUS_LS_RJT 0x9
  299. #define CQE_STATUS_CMD_REJECT 0xb
  300. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  301. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  302. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  303. #define CQE_HW_STATUS_NO_ERR 0x0
  304. #define CQE_HW_STATUS_UNDERRUN 0x1
  305. #define CQE_HW_STATUS_OVERRUN 0x2
  306. /* Completion Queue Entry Codes */
  307. #define CQE_CODE_COMPL_WQE 0x1
  308. #define CQE_CODE_RELEASE_WQE 0x2
  309. #define CQE_CODE_RECEIVE 0x4
  310. #define CQE_CODE_XRI_ABORTED 0x5
  311. #define CQE_CODE_RECEIVE_V1 0x9
  312. /* completion queue entry for wqe completions */
  313. struct lpfc_wcqe_complete {
  314. uint32_t word0;
  315. #define lpfc_wcqe_c_request_tag_SHIFT 16
  316. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  317. #define lpfc_wcqe_c_request_tag_WORD word0
  318. #define lpfc_wcqe_c_status_SHIFT 8
  319. #define lpfc_wcqe_c_status_MASK 0x000000FF
  320. #define lpfc_wcqe_c_status_WORD word0
  321. #define lpfc_wcqe_c_hw_status_SHIFT 0
  322. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  323. #define lpfc_wcqe_c_hw_status_WORD word0
  324. uint32_t total_data_placed;
  325. uint32_t parameter;
  326. uint32_t word3;
  327. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  328. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  329. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  330. #define lpfc_wcqe_c_xb_SHIFT 28
  331. #define lpfc_wcqe_c_xb_MASK 0x00000001
  332. #define lpfc_wcqe_c_xb_WORD word3
  333. #define lpfc_wcqe_c_pv_SHIFT 27
  334. #define lpfc_wcqe_c_pv_MASK 0x00000001
  335. #define lpfc_wcqe_c_pv_WORD word3
  336. #define lpfc_wcqe_c_priority_SHIFT 24
  337. #define lpfc_wcqe_c_priority_MASK 0x00000007
  338. #define lpfc_wcqe_c_priority_WORD word3
  339. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  340. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  341. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  342. };
  343. /* completion queue entry for wqe release */
  344. struct lpfc_wcqe_release {
  345. uint32_t reserved0;
  346. uint32_t reserved1;
  347. uint32_t word2;
  348. #define lpfc_wcqe_r_wq_id_SHIFT 16
  349. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  350. #define lpfc_wcqe_r_wq_id_WORD word2
  351. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  352. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  353. #define lpfc_wcqe_r_wqe_index_WORD word2
  354. uint32_t word3;
  355. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  356. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  357. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  358. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  359. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  360. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  361. };
  362. struct sli4_wcqe_xri_aborted {
  363. uint32_t word0;
  364. #define lpfc_wcqe_xa_status_SHIFT 8
  365. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  366. #define lpfc_wcqe_xa_status_WORD word0
  367. uint32_t parameter;
  368. uint32_t word2;
  369. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  370. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  371. #define lpfc_wcqe_xa_remote_xid_WORD word2
  372. #define lpfc_wcqe_xa_xri_SHIFT 0
  373. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  374. #define lpfc_wcqe_xa_xri_WORD word2
  375. uint32_t word3;
  376. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  377. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  378. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  379. #define lpfc_wcqe_xa_ia_SHIFT 30
  380. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  381. #define lpfc_wcqe_xa_ia_WORD word3
  382. #define CQE_XRI_ABORTED_IA_REMOTE 0
  383. #define CQE_XRI_ABORTED_IA_LOCAL 1
  384. #define lpfc_wcqe_xa_br_SHIFT 29
  385. #define lpfc_wcqe_xa_br_MASK 0x00000001
  386. #define lpfc_wcqe_xa_br_WORD word3
  387. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  388. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  389. #define lpfc_wcqe_xa_eo_SHIFT 28
  390. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  391. #define lpfc_wcqe_xa_eo_WORD word3
  392. #define CQE_XRI_ABORTED_EO_REMOTE 0
  393. #define CQE_XRI_ABORTED_EO_LOCAL 1
  394. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  395. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  396. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  397. };
  398. /* completion queue entry structure for rqe completion */
  399. struct lpfc_rcqe {
  400. uint32_t word0;
  401. #define lpfc_rcqe_bindex_SHIFT 16
  402. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  403. #define lpfc_rcqe_bindex_WORD word0
  404. #define lpfc_rcqe_status_SHIFT 8
  405. #define lpfc_rcqe_status_MASK 0x000000FF
  406. #define lpfc_rcqe_status_WORD word0
  407. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  408. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  409. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  410. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  411. uint32_t word1;
  412. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  413. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  414. #define lpfc_rcqe_fcf_id_v1_WORD word1
  415. uint32_t word2;
  416. #define lpfc_rcqe_length_SHIFT 16
  417. #define lpfc_rcqe_length_MASK 0x0000FFFF
  418. #define lpfc_rcqe_length_WORD word2
  419. #define lpfc_rcqe_rq_id_SHIFT 6
  420. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  421. #define lpfc_rcqe_rq_id_WORD word2
  422. #define lpfc_rcqe_fcf_id_SHIFT 0
  423. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  424. #define lpfc_rcqe_fcf_id_WORD word2
  425. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  426. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  427. #define lpfc_rcqe_rq_id_v1_WORD word2
  428. uint32_t word3;
  429. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  430. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  431. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  432. #define lpfc_rcqe_port_SHIFT 30
  433. #define lpfc_rcqe_port_MASK 0x00000001
  434. #define lpfc_rcqe_port_WORD word3
  435. #define lpfc_rcqe_hdr_length_SHIFT 24
  436. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  437. #define lpfc_rcqe_hdr_length_WORD word3
  438. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  439. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  440. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  441. #define lpfc_rcqe_eof_SHIFT 8
  442. #define lpfc_rcqe_eof_MASK 0x000000FF
  443. #define lpfc_rcqe_eof_WORD word3
  444. #define FCOE_EOFn 0x41
  445. #define FCOE_EOFt 0x42
  446. #define FCOE_EOFni 0x49
  447. #define FCOE_EOFa 0x50
  448. #define lpfc_rcqe_sof_SHIFT 0
  449. #define lpfc_rcqe_sof_MASK 0x000000FF
  450. #define lpfc_rcqe_sof_WORD word3
  451. #define FCOE_SOFi2 0x2d
  452. #define FCOE_SOFi3 0x2e
  453. #define FCOE_SOFn2 0x35
  454. #define FCOE_SOFn3 0x36
  455. };
  456. struct lpfc_rqe {
  457. uint32_t address_hi;
  458. uint32_t address_lo;
  459. };
  460. /* buffer descriptors */
  461. struct lpfc_bde4 {
  462. uint32_t addr_hi;
  463. uint32_t addr_lo;
  464. uint32_t word2;
  465. #define lpfc_bde4_last_SHIFT 31
  466. #define lpfc_bde4_last_MASK 0x00000001
  467. #define lpfc_bde4_last_WORD word2
  468. #define lpfc_bde4_sge_offset_SHIFT 0
  469. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  470. #define lpfc_bde4_sge_offset_WORD word2
  471. uint32_t word3;
  472. #define lpfc_bde4_length_SHIFT 0
  473. #define lpfc_bde4_length_MASK 0x000000FF
  474. #define lpfc_bde4_length_WORD word3
  475. };
  476. struct lpfc_register {
  477. uint32_t word0;
  478. };
  479. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  480. #define LPFC_UERR_STATUS_HI 0x00A4
  481. #define LPFC_UERR_STATUS_LO 0x00A0
  482. #define LPFC_UE_MASK_HI 0x00AC
  483. #define LPFC_UE_MASK_LO 0x00A8
  484. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  485. #define LPFC_SLI_INTF 0x0058
  486. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  487. #define lpfc_port_smphr_perr_SHIFT 31
  488. #define lpfc_port_smphr_perr_MASK 0x1
  489. #define lpfc_port_smphr_perr_WORD word0
  490. #define lpfc_port_smphr_sfi_SHIFT 30
  491. #define lpfc_port_smphr_sfi_MASK 0x1
  492. #define lpfc_port_smphr_sfi_WORD word0
  493. #define lpfc_port_smphr_nip_SHIFT 29
  494. #define lpfc_port_smphr_nip_MASK 0x1
  495. #define lpfc_port_smphr_nip_WORD word0
  496. #define lpfc_port_smphr_ipc_SHIFT 28
  497. #define lpfc_port_smphr_ipc_MASK 0x1
  498. #define lpfc_port_smphr_ipc_WORD word0
  499. #define lpfc_port_smphr_scr1_SHIFT 27
  500. #define lpfc_port_smphr_scr1_MASK 0x1
  501. #define lpfc_port_smphr_scr1_WORD word0
  502. #define lpfc_port_smphr_scr2_SHIFT 26
  503. #define lpfc_port_smphr_scr2_MASK 0x1
  504. #define lpfc_port_smphr_scr2_WORD word0
  505. #define lpfc_port_smphr_host_scratch_SHIFT 16
  506. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  507. #define lpfc_port_smphr_host_scratch_WORD word0
  508. #define lpfc_port_smphr_port_status_SHIFT 0
  509. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  510. #define lpfc_port_smphr_port_status_WORD word0
  511. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  512. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  513. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  514. #define LPFC_POST_STAGE_BE_RESET 0x0003
  515. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  516. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  517. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  518. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  519. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  520. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  521. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  522. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  523. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  524. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  525. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  526. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  527. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  528. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  529. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  530. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  531. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  532. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  533. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  534. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  535. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  536. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  537. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  538. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  539. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  540. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  541. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  542. #define LPFC_POST_STAGE_PORT_READY 0xC000
  543. #define LPFC_POST_STAGE_PORT_UE 0xF000
  544. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  545. #define lpfc_sliport_status_err_SHIFT 31
  546. #define lpfc_sliport_status_err_MASK 0x1
  547. #define lpfc_sliport_status_err_WORD word0
  548. #define lpfc_sliport_status_end_SHIFT 30
  549. #define lpfc_sliport_status_end_MASK 0x1
  550. #define lpfc_sliport_status_end_WORD word0
  551. #define lpfc_sliport_status_oti_SHIFT 29
  552. #define lpfc_sliport_status_oti_MASK 0x1
  553. #define lpfc_sliport_status_oti_WORD word0
  554. #define lpfc_sliport_status_rn_SHIFT 24
  555. #define lpfc_sliport_status_rn_MASK 0x1
  556. #define lpfc_sliport_status_rn_WORD word0
  557. #define lpfc_sliport_status_rdy_SHIFT 23
  558. #define lpfc_sliport_status_rdy_MASK 0x1
  559. #define lpfc_sliport_status_rdy_WORD word0
  560. #define MAX_IF_TYPE_2_RESETS 1000
  561. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  562. #define lpfc_sliport_ctrl_end_SHIFT 30
  563. #define lpfc_sliport_ctrl_end_MASK 0x1
  564. #define lpfc_sliport_ctrl_end_WORD word0
  565. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  566. #define LPFC_SLIPORT_BIG_ENDIAN 1
  567. #define lpfc_sliport_ctrl_ip_SHIFT 27
  568. #define lpfc_sliport_ctrl_ip_MASK 0x1
  569. #define lpfc_sliport_ctrl_ip_WORD word0
  570. #define LPFC_SLIPORT_INIT_PORT 1
  571. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  572. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  573. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  574. * reside in BAR 2.
  575. */
  576. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  577. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  578. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  579. #define LPFC_HST_ISR0 0x0C18
  580. #define LPFC_HST_ISR1 0x0C1C
  581. #define LPFC_HST_ISR2 0x0C20
  582. #define LPFC_HST_ISR3 0x0C24
  583. #define LPFC_HST_ISR4 0x0C28
  584. #define LPFC_HST_IMR0 0x0C48
  585. #define LPFC_HST_IMR1 0x0C4C
  586. #define LPFC_HST_IMR2 0x0C50
  587. #define LPFC_HST_IMR3 0x0C54
  588. #define LPFC_HST_IMR4 0x0C58
  589. #define LPFC_HST_ISCR0 0x0C78
  590. #define LPFC_HST_ISCR1 0x0C7C
  591. #define LPFC_HST_ISCR2 0x0C80
  592. #define LPFC_HST_ISCR3 0x0C84
  593. #define LPFC_HST_ISCR4 0x0C88
  594. #define LPFC_SLI4_INTR0 BIT0
  595. #define LPFC_SLI4_INTR1 BIT1
  596. #define LPFC_SLI4_INTR2 BIT2
  597. #define LPFC_SLI4_INTR3 BIT3
  598. #define LPFC_SLI4_INTR4 BIT4
  599. #define LPFC_SLI4_INTR5 BIT5
  600. #define LPFC_SLI4_INTR6 BIT6
  601. #define LPFC_SLI4_INTR7 BIT7
  602. #define LPFC_SLI4_INTR8 BIT8
  603. #define LPFC_SLI4_INTR9 BIT9
  604. #define LPFC_SLI4_INTR10 BIT10
  605. #define LPFC_SLI4_INTR11 BIT11
  606. #define LPFC_SLI4_INTR12 BIT12
  607. #define LPFC_SLI4_INTR13 BIT13
  608. #define LPFC_SLI4_INTR14 BIT14
  609. #define LPFC_SLI4_INTR15 BIT15
  610. #define LPFC_SLI4_INTR16 BIT16
  611. #define LPFC_SLI4_INTR17 BIT17
  612. #define LPFC_SLI4_INTR18 BIT18
  613. #define LPFC_SLI4_INTR19 BIT19
  614. #define LPFC_SLI4_INTR20 BIT20
  615. #define LPFC_SLI4_INTR21 BIT21
  616. #define LPFC_SLI4_INTR22 BIT22
  617. #define LPFC_SLI4_INTR23 BIT23
  618. #define LPFC_SLI4_INTR24 BIT24
  619. #define LPFC_SLI4_INTR25 BIT25
  620. #define LPFC_SLI4_INTR26 BIT26
  621. #define LPFC_SLI4_INTR27 BIT27
  622. #define LPFC_SLI4_INTR28 BIT28
  623. #define LPFC_SLI4_INTR29 BIT29
  624. #define LPFC_SLI4_INTR30 BIT30
  625. #define LPFC_SLI4_INTR31 BIT31
  626. /*
  627. * The Doorbell registers defined here exist in different BAR
  628. * register sets depending on the UCNA Port's reported if_type
  629. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  630. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  631. * BAR0. The offsets are the same so the driver must account for
  632. * any base address difference.
  633. */
  634. #define LPFC_RQ_DOORBELL 0x00A0
  635. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  636. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  637. #define lpfc_rq_doorbell_num_posted_WORD word0
  638. #define lpfc_rq_doorbell_id_SHIFT 0
  639. #define lpfc_rq_doorbell_id_MASK 0xFFFF
  640. #define lpfc_rq_doorbell_id_WORD word0
  641. #define LPFC_WQ_DOORBELL 0x0040
  642. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  643. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  644. #define lpfc_wq_doorbell_num_posted_WORD word0
  645. #define lpfc_wq_doorbell_index_SHIFT 16
  646. #define lpfc_wq_doorbell_index_MASK 0x00FF
  647. #define lpfc_wq_doorbell_index_WORD word0
  648. #define lpfc_wq_doorbell_id_SHIFT 0
  649. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  650. #define lpfc_wq_doorbell_id_WORD word0
  651. #define LPFC_EQCQ_DOORBELL 0x0120
  652. #define lpfc_eqcq_doorbell_se_SHIFT 31
  653. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  654. #define lpfc_eqcq_doorbell_se_WORD word0
  655. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  656. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  657. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  658. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  659. #define lpfc_eqcq_doorbell_arm_WORD word0
  660. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  661. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  662. #define lpfc_eqcq_doorbell_num_released_WORD word0
  663. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  664. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  665. #define lpfc_eqcq_doorbell_qt_WORD word0
  666. #define LPFC_QUEUE_TYPE_COMPLETION 0
  667. #define LPFC_QUEUE_TYPE_EVENT 1
  668. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  669. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  670. #define lpfc_eqcq_doorbell_eqci_WORD word0
  671. #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
  672. #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
  673. #define lpfc_eqcq_doorbell_cqid_lo_WORD word0
  674. #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
  675. #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
  676. #define lpfc_eqcq_doorbell_cqid_hi_WORD word0
  677. #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
  678. #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
  679. #define lpfc_eqcq_doorbell_eqid_lo_WORD word0
  680. #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
  681. #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
  682. #define lpfc_eqcq_doorbell_eqid_hi_WORD word0
  683. #define LPFC_CQID_HI_FIELD_SHIFT 10
  684. #define LPFC_EQID_HI_FIELD_SHIFT 9
  685. #define LPFC_BMBX 0x0160
  686. #define lpfc_bmbx_addr_SHIFT 2
  687. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  688. #define lpfc_bmbx_addr_WORD word0
  689. #define lpfc_bmbx_hi_SHIFT 1
  690. #define lpfc_bmbx_hi_MASK 0x0001
  691. #define lpfc_bmbx_hi_WORD word0
  692. #define lpfc_bmbx_rdy_SHIFT 0
  693. #define lpfc_bmbx_rdy_MASK 0x0001
  694. #define lpfc_bmbx_rdy_WORD word0
  695. #define LPFC_MQ_DOORBELL 0x0140
  696. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  697. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  698. #define lpfc_mq_doorbell_num_posted_WORD word0
  699. #define lpfc_mq_doorbell_id_SHIFT 0
  700. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  701. #define lpfc_mq_doorbell_id_WORD word0
  702. struct lpfc_sli4_cfg_mhdr {
  703. uint32_t word1;
  704. #define lpfc_mbox_hdr_emb_SHIFT 0
  705. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  706. #define lpfc_mbox_hdr_emb_WORD word1
  707. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  708. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  709. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  710. uint32_t payload_length;
  711. uint32_t tag_lo;
  712. uint32_t tag_hi;
  713. uint32_t reserved5;
  714. };
  715. union lpfc_sli4_cfg_shdr {
  716. struct {
  717. uint32_t word6;
  718. #define lpfc_mbox_hdr_opcode_SHIFT 0
  719. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  720. #define lpfc_mbox_hdr_opcode_WORD word6
  721. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  722. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  723. #define lpfc_mbox_hdr_subsystem_WORD word6
  724. #define lpfc_mbox_hdr_port_number_SHIFT 16
  725. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  726. #define lpfc_mbox_hdr_port_number_WORD word6
  727. #define lpfc_mbox_hdr_domain_SHIFT 24
  728. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  729. #define lpfc_mbox_hdr_domain_WORD word6
  730. uint32_t timeout;
  731. uint32_t request_length;
  732. uint32_t word9;
  733. #define lpfc_mbox_hdr_version_SHIFT 0
  734. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  735. #define lpfc_mbox_hdr_version_WORD word9
  736. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  737. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  738. #define lpfc_mbox_hdr_pf_num_WORD word9
  739. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  740. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  741. #define lpfc_mbox_hdr_vh_num_WORD word9
  742. #define LPFC_Q_CREATE_VERSION_2 2
  743. #define LPFC_Q_CREATE_VERSION_1 1
  744. #define LPFC_Q_CREATE_VERSION_0 0
  745. #define LPFC_OPCODE_VERSION_0 0
  746. #define LPFC_OPCODE_VERSION_1 1
  747. } request;
  748. struct {
  749. uint32_t word6;
  750. #define lpfc_mbox_hdr_opcode_SHIFT 0
  751. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  752. #define lpfc_mbox_hdr_opcode_WORD word6
  753. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  754. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  755. #define lpfc_mbox_hdr_subsystem_WORD word6
  756. #define lpfc_mbox_hdr_domain_SHIFT 24
  757. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  758. #define lpfc_mbox_hdr_domain_WORD word6
  759. uint32_t word7;
  760. #define lpfc_mbox_hdr_status_SHIFT 0
  761. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  762. #define lpfc_mbox_hdr_status_WORD word7
  763. #define lpfc_mbox_hdr_add_status_SHIFT 8
  764. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  765. #define lpfc_mbox_hdr_add_status_WORD word7
  766. uint32_t response_length;
  767. uint32_t actual_response_length;
  768. } response;
  769. };
  770. /* Mailbox Header structures.
  771. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  772. * calls deployed for BE-based ports.
  773. *
  774. * struct sli4_mbox_header is defined for second generation SLI4
  775. * ports that don't deploy the SLI4_CFG mechanism.
  776. */
  777. struct mbox_header {
  778. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  779. union lpfc_sli4_cfg_shdr cfg_shdr;
  780. };
  781. #define LPFC_EXTENT_LOCAL 0
  782. #define LPFC_TIMEOUT_DEFAULT 0
  783. #define LPFC_EXTENT_VERSION_DEFAULT 0
  784. /* Subsystem Definitions */
  785. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  786. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  787. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  788. /* Device Specific Definitions */
  789. /* The HOST ENDIAN defines are in Big Endian format. */
  790. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  791. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  792. /* Common Opcodes */
  793. #define LPFC_MBOX_OPCODE_NA 0x00
  794. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  795. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  796. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  797. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  798. #define LPFC_MBOX_OPCODE_NOP 0x21
  799. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  800. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  801. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  802. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  803. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  804. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  805. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  806. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  807. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  808. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  809. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  810. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  811. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  812. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  813. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  814. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  815. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  816. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  817. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  818. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  819. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  820. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  821. /* FCoE Opcodes */
  822. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  823. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  824. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  825. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  826. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  827. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  828. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  829. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  830. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  831. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  832. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  833. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  834. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  835. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  836. /* Mailbox command structures */
  837. struct eq_context {
  838. uint32_t word0;
  839. #define lpfc_eq_context_size_SHIFT 31
  840. #define lpfc_eq_context_size_MASK 0x00000001
  841. #define lpfc_eq_context_size_WORD word0
  842. #define LPFC_EQE_SIZE_4 0x0
  843. #define LPFC_EQE_SIZE_16 0x1
  844. #define lpfc_eq_context_valid_SHIFT 29
  845. #define lpfc_eq_context_valid_MASK 0x00000001
  846. #define lpfc_eq_context_valid_WORD word0
  847. uint32_t word1;
  848. #define lpfc_eq_context_count_SHIFT 26
  849. #define lpfc_eq_context_count_MASK 0x00000003
  850. #define lpfc_eq_context_count_WORD word1
  851. #define LPFC_EQ_CNT_256 0x0
  852. #define LPFC_EQ_CNT_512 0x1
  853. #define LPFC_EQ_CNT_1024 0x2
  854. #define LPFC_EQ_CNT_2048 0x3
  855. #define LPFC_EQ_CNT_4096 0x4
  856. uint32_t word2;
  857. #define lpfc_eq_context_delay_multi_SHIFT 13
  858. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  859. #define lpfc_eq_context_delay_multi_WORD word2
  860. uint32_t reserved3;
  861. };
  862. struct sgl_page_pairs {
  863. uint32_t sgl_pg0_addr_lo;
  864. uint32_t sgl_pg0_addr_hi;
  865. uint32_t sgl_pg1_addr_lo;
  866. uint32_t sgl_pg1_addr_hi;
  867. };
  868. struct lpfc_mbx_post_sgl_pages {
  869. struct mbox_header header;
  870. uint32_t word0;
  871. #define lpfc_post_sgl_pages_xri_SHIFT 0
  872. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  873. #define lpfc_post_sgl_pages_xri_WORD word0
  874. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  875. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  876. #define lpfc_post_sgl_pages_xricnt_WORD word0
  877. struct sgl_page_pairs sgl_pg_pairs[1];
  878. };
  879. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  880. struct lpfc_mbx_post_uembed_sgl_page1 {
  881. union lpfc_sli4_cfg_shdr cfg_shdr;
  882. uint32_t word0;
  883. struct sgl_page_pairs sgl_pg_pairs;
  884. };
  885. struct lpfc_mbx_sge {
  886. uint32_t pa_lo;
  887. uint32_t pa_hi;
  888. uint32_t length;
  889. };
  890. struct lpfc_mbx_nembed_cmd {
  891. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  892. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  893. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  894. };
  895. struct lpfc_mbx_nembed_sge_virt {
  896. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  897. };
  898. struct lpfc_mbx_eq_create {
  899. struct mbox_header header;
  900. union {
  901. struct {
  902. uint32_t word0;
  903. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  904. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  905. #define lpfc_mbx_eq_create_num_pages_WORD word0
  906. struct eq_context context;
  907. struct dma_address page[LPFC_MAX_EQ_PAGE];
  908. } request;
  909. struct {
  910. uint32_t word0;
  911. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  912. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  913. #define lpfc_mbx_eq_create_q_id_WORD word0
  914. } response;
  915. } u;
  916. };
  917. struct lpfc_mbx_eq_destroy {
  918. struct mbox_header header;
  919. union {
  920. struct {
  921. uint32_t word0;
  922. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  923. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  924. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  925. } request;
  926. struct {
  927. uint32_t word0;
  928. } response;
  929. } u;
  930. };
  931. struct lpfc_mbx_nop {
  932. struct mbox_header header;
  933. uint32_t context[2];
  934. };
  935. struct cq_context {
  936. uint32_t word0;
  937. #define lpfc_cq_context_event_SHIFT 31
  938. #define lpfc_cq_context_event_MASK 0x00000001
  939. #define lpfc_cq_context_event_WORD word0
  940. #define lpfc_cq_context_valid_SHIFT 29
  941. #define lpfc_cq_context_valid_MASK 0x00000001
  942. #define lpfc_cq_context_valid_WORD word0
  943. #define lpfc_cq_context_count_SHIFT 27
  944. #define lpfc_cq_context_count_MASK 0x00000003
  945. #define lpfc_cq_context_count_WORD word0
  946. #define LPFC_CQ_CNT_256 0x0
  947. #define LPFC_CQ_CNT_512 0x1
  948. #define LPFC_CQ_CNT_1024 0x2
  949. uint32_t word1;
  950. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  951. #define lpfc_cq_eq_id_MASK 0x000000FF
  952. #define lpfc_cq_eq_id_WORD word1
  953. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  954. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  955. #define lpfc_cq_eq_id_2_WORD word1
  956. uint32_t reserved0;
  957. uint32_t reserved1;
  958. };
  959. struct lpfc_mbx_cq_create {
  960. struct mbox_header header;
  961. union {
  962. struct {
  963. uint32_t word0;
  964. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  965. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  966. #define lpfc_mbx_cq_create_page_size_WORD word0
  967. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  968. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  969. #define lpfc_mbx_cq_create_num_pages_WORD word0
  970. struct cq_context context;
  971. struct dma_address page[LPFC_MAX_CQ_PAGE];
  972. } request;
  973. struct {
  974. uint32_t word0;
  975. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  976. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  977. #define lpfc_mbx_cq_create_q_id_WORD word0
  978. } response;
  979. } u;
  980. };
  981. struct lpfc_mbx_cq_destroy {
  982. struct mbox_header header;
  983. union {
  984. struct {
  985. uint32_t word0;
  986. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  987. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  988. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  989. } request;
  990. struct {
  991. uint32_t word0;
  992. } response;
  993. } u;
  994. };
  995. struct wq_context {
  996. uint32_t reserved0;
  997. uint32_t reserved1;
  998. uint32_t reserved2;
  999. uint32_t reserved3;
  1000. };
  1001. struct lpfc_mbx_wq_create {
  1002. struct mbox_header header;
  1003. union {
  1004. struct { /* Version 0 Request */
  1005. uint32_t word0;
  1006. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  1007. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  1008. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1009. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1010. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1011. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1012. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1013. } request;
  1014. struct { /* Version 1 Request */
  1015. uint32_t word0; /* Word 0 is the same as in v0 */
  1016. uint32_t word1;
  1017. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1018. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1019. #define lpfc_mbx_wq_create_page_size_WORD word1
  1020. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1021. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1022. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1023. #define LPFC_WQ_WQE_SIZE_64 0x5
  1024. #define LPFC_WQ_WQE_SIZE_128 0x6
  1025. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1026. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1027. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1028. uint32_t word2;
  1029. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1030. } request_1;
  1031. struct {
  1032. uint32_t word0;
  1033. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1034. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1035. #define lpfc_mbx_wq_create_q_id_WORD word0
  1036. } response;
  1037. } u;
  1038. };
  1039. struct lpfc_mbx_wq_destroy {
  1040. struct mbox_header header;
  1041. union {
  1042. struct {
  1043. uint32_t word0;
  1044. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1045. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1046. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1047. } request;
  1048. struct {
  1049. uint32_t word0;
  1050. } response;
  1051. } u;
  1052. };
  1053. #define LPFC_HDR_BUF_SIZE 128
  1054. #define LPFC_DATA_BUF_SIZE 2048
  1055. struct rq_context {
  1056. uint32_t word0;
  1057. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1058. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1059. #define lpfc_rq_context_rqe_count_WORD word0
  1060. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1061. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1062. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1063. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1064. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1065. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1066. #define lpfc_rq_context_rqe_count_1_WORD word0
  1067. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1068. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1069. #define lpfc_rq_context_rqe_size_WORD word0
  1070. #define LPFC_RQE_SIZE_8 2
  1071. #define LPFC_RQE_SIZE_16 3
  1072. #define LPFC_RQE_SIZE_32 4
  1073. #define LPFC_RQE_SIZE_64 5
  1074. #define LPFC_RQE_SIZE_128 6
  1075. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1076. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1077. #define lpfc_rq_context_page_size_WORD word0
  1078. uint32_t reserved1;
  1079. uint32_t word2;
  1080. #define lpfc_rq_context_cq_id_SHIFT 16
  1081. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1082. #define lpfc_rq_context_cq_id_WORD word2
  1083. #define lpfc_rq_context_buf_size_SHIFT 0
  1084. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1085. #define lpfc_rq_context_buf_size_WORD word2
  1086. uint32_t buffer_size; /* Version 1 Only */
  1087. };
  1088. struct lpfc_mbx_rq_create {
  1089. struct mbox_header header;
  1090. union {
  1091. struct {
  1092. uint32_t word0;
  1093. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1094. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1095. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1096. struct rq_context context;
  1097. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1098. } request;
  1099. struct {
  1100. uint32_t word0;
  1101. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1102. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1103. #define lpfc_mbx_rq_create_q_id_WORD word0
  1104. } response;
  1105. } u;
  1106. };
  1107. struct lpfc_mbx_rq_destroy {
  1108. struct mbox_header header;
  1109. union {
  1110. struct {
  1111. uint32_t word0;
  1112. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1113. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1114. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1115. } request;
  1116. struct {
  1117. uint32_t word0;
  1118. } response;
  1119. } u;
  1120. };
  1121. struct mq_context {
  1122. uint32_t word0;
  1123. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1124. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1125. #define lpfc_mq_context_cq_id_WORD word0
  1126. #define lpfc_mq_context_ring_size_SHIFT 16
  1127. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1128. #define lpfc_mq_context_ring_size_WORD word0
  1129. #define LPFC_MQ_RING_SIZE_16 0x5
  1130. #define LPFC_MQ_RING_SIZE_32 0x6
  1131. #define LPFC_MQ_RING_SIZE_64 0x7
  1132. #define LPFC_MQ_RING_SIZE_128 0x8
  1133. uint32_t word1;
  1134. #define lpfc_mq_context_valid_SHIFT 31
  1135. #define lpfc_mq_context_valid_MASK 0x00000001
  1136. #define lpfc_mq_context_valid_WORD word1
  1137. uint32_t reserved2;
  1138. uint32_t reserved3;
  1139. };
  1140. struct lpfc_mbx_mq_create {
  1141. struct mbox_header header;
  1142. union {
  1143. struct {
  1144. uint32_t word0;
  1145. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1146. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1147. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1148. struct mq_context context;
  1149. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1150. } request;
  1151. struct {
  1152. uint32_t word0;
  1153. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1154. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1155. #define lpfc_mbx_mq_create_q_id_WORD word0
  1156. } response;
  1157. } u;
  1158. };
  1159. struct lpfc_mbx_mq_create_ext {
  1160. struct mbox_header header;
  1161. union {
  1162. struct {
  1163. uint32_t word0;
  1164. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1165. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1166. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1167. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1168. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1169. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1170. uint32_t async_evt_bmap;
  1171. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1172. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1173. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1174. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1175. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1176. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1177. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1178. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1179. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1180. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1181. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1182. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1183. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1184. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1185. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1186. struct mq_context context;
  1187. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1188. } request;
  1189. struct {
  1190. uint32_t word0;
  1191. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1192. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1193. #define lpfc_mbx_mq_create_q_id_WORD word0
  1194. } response;
  1195. } u;
  1196. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1197. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1198. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1199. };
  1200. struct lpfc_mbx_mq_destroy {
  1201. struct mbox_header header;
  1202. union {
  1203. struct {
  1204. uint32_t word0;
  1205. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1206. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1207. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1208. } request;
  1209. struct {
  1210. uint32_t word0;
  1211. } response;
  1212. } u;
  1213. };
  1214. /* Start Gen 2 SLI4 Mailbox definitions: */
  1215. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1216. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1217. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1218. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1219. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1220. struct lpfc_mbx_get_rsrc_extent_info {
  1221. struct mbox_header header;
  1222. union {
  1223. struct {
  1224. uint32_t word4;
  1225. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1226. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1227. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1228. } req;
  1229. struct {
  1230. uint32_t word4;
  1231. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1232. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1233. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1234. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1235. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1236. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1237. } rsp;
  1238. } u;
  1239. };
  1240. struct lpfc_id_range {
  1241. uint32_t word5;
  1242. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1243. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1244. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1245. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1246. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1247. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1248. };
  1249. struct lpfc_mbx_set_link_diag_state {
  1250. struct mbox_header header;
  1251. union {
  1252. struct {
  1253. uint32_t word0;
  1254. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1255. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1256. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1257. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1258. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1259. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1260. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1261. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1262. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1263. } req;
  1264. struct {
  1265. uint32_t word0;
  1266. } rsp;
  1267. } u;
  1268. };
  1269. struct lpfc_mbx_set_link_diag_loopback {
  1270. struct mbox_header header;
  1271. union {
  1272. struct {
  1273. uint32_t word0;
  1274. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1275. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
  1276. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1277. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1278. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1279. #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
  1280. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1281. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1282. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1283. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1284. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1285. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1286. } req;
  1287. struct {
  1288. uint32_t word0;
  1289. } rsp;
  1290. } u;
  1291. };
  1292. struct lpfc_mbx_run_link_diag_test {
  1293. struct mbox_header header;
  1294. union {
  1295. struct {
  1296. uint32_t word0;
  1297. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1298. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1299. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1300. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1301. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1302. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1303. uint32_t word1;
  1304. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1305. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1306. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1307. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1308. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1309. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1310. uint32_t word2;
  1311. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1312. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1313. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1314. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1315. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1316. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1317. } req;
  1318. struct {
  1319. uint32_t word0;
  1320. } rsp;
  1321. } u;
  1322. };
  1323. /*
  1324. * struct lpfc_mbx_alloc_rsrc_extents:
  1325. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1326. * 6 words of header + 4 words of shared subcommand header +
  1327. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1328. *
  1329. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1330. * for extents payload.
  1331. *
  1332. * 212/2 (bytes per extent) = 106 extents.
  1333. * 106/2 (extents per word) = 53 words.
  1334. * lpfc_id_range id is statically size to 53.
  1335. *
  1336. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1337. * extent ranges. For ALLOC, the type and cnt are required.
  1338. * For GET_ALLOCATED, only the type is required.
  1339. */
  1340. struct lpfc_mbx_alloc_rsrc_extents {
  1341. struct mbox_header header;
  1342. union {
  1343. struct {
  1344. uint32_t word4;
  1345. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1346. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1347. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1348. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1349. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1350. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1351. } req;
  1352. struct {
  1353. uint32_t word4;
  1354. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1355. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1356. #define lpfc_mbx_rsrc_cnt_WORD word4
  1357. struct lpfc_id_range id[53];
  1358. } rsp;
  1359. } u;
  1360. };
  1361. /*
  1362. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1363. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1364. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1365. * the structures defined above. This non-embedded structure provides for the
  1366. * maximum number of extents supported by the port.
  1367. */
  1368. struct lpfc_mbx_nembed_rsrc_extent {
  1369. union lpfc_sli4_cfg_shdr cfg_shdr;
  1370. uint32_t word4;
  1371. struct lpfc_id_range id;
  1372. };
  1373. struct lpfc_mbx_dealloc_rsrc_extents {
  1374. struct mbox_header header;
  1375. struct {
  1376. uint32_t word4;
  1377. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1378. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1379. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1380. } req;
  1381. };
  1382. /* Start SLI4 FCoE specific mbox structures. */
  1383. struct lpfc_mbx_post_hdr_tmpl {
  1384. struct mbox_header header;
  1385. uint32_t word10;
  1386. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1387. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1388. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1389. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1390. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1391. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1392. uint32_t rpi_paddr_lo;
  1393. uint32_t rpi_paddr_hi;
  1394. };
  1395. struct sli4_sge { /* SLI-4 */
  1396. uint32_t addr_hi;
  1397. uint32_t addr_lo;
  1398. uint32_t word2;
  1399. #define lpfc_sli4_sge_offset_SHIFT 0
  1400. #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
  1401. #define lpfc_sli4_sge_offset_WORD word2
  1402. #define lpfc_sli4_sge_type_SHIFT 27
  1403. #define lpfc_sli4_sge_type_MASK 0x0000000F
  1404. #define lpfc_sli4_sge_type_WORD word2
  1405. #define LPFC_SGE_TYPE_DATA 0x0
  1406. #define LPFC_SGE_TYPE_DIF 0x4
  1407. #define LPFC_SGE_TYPE_LSP 0x5
  1408. #define LPFC_SGE_TYPE_PEDIF 0x6
  1409. #define LPFC_SGE_TYPE_PESEED 0x7
  1410. #define LPFC_SGE_TYPE_DISEED 0x8
  1411. #define LPFC_SGE_TYPE_ENC 0x9
  1412. #define LPFC_SGE_TYPE_ATM 0xA
  1413. #define LPFC_SGE_TYPE_SKIP 0xC
  1414. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1415. #define lpfc_sli4_sge_last_MASK 0x00000001
  1416. #define lpfc_sli4_sge_last_WORD word2
  1417. uint32_t sge_len;
  1418. };
  1419. struct sli4_sge_diseed { /* SLI-4 */
  1420. uint32_t ref_tag;
  1421. uint32_t ref_tag_tran;
  1422. uint32_t word2;
  1423. #define lpfc_sli4_sge_dif_apptran_SHIFT 0
  1424. #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
  1425. #define lpfc_sli4_sge_dif_apptran_WORD word2
  1426. #define lpfc_sli4_sge_dif_af_SHIFT 24
  1427. #define lpfc_sli4_sge_dif_af_MASK 0x00000001
  1428. #define lpfc_sli4_sge_dif_af_WORD word2
  1429. #define lpfc_sli4_sge_dif_na_SHIFT 25
  1430. #define lpfc_sli4_sge_dif_na_MASK 0x00000001
  1431. #define lpfc_sli4_sge_dif_na_WORD word2
  1432. #define lpfc_sli4_sge_dif_hi_SHIFT 26
  1433. #define lpfc_sli4_sge_dif_hi_MASK 0x00000001
  1434. #define lpfc_sli4_sge_dif_hi_WORD word2
  1435. #define lpfc_sli4_sge_dif_type_SHIFT 27
  1436. #define lpfc_sli4_sge_dif_type_MASK 0x0000000F
  1437. #define lpfc_sli4_sge_dif_type_WORD word2
  1438. #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
  1439. #define lpfc_sli4_sge_dif_last_MASK 0x00000001
  1440. #define lpfc_sli4_sge_dif_last_WORD word2
  1441. uint32_t word3;
  1442. #define lpfc_sli4_sge_dif_apptag_SHIFT 0
  1443. #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
  1444. #define lpfc_sli4_sge_dif_apptag_WORD word3
  1445. #define lpfc_sli4_sge_dif_bs_SHIFT 16
  1446. #define lpfc_sli4_sge_dif_bs_MASK 0x00000007
  1447. #define lpfc_sli4_sge_dif_bs_WORD word3
  1448. #define lpfc_sli4_sge_dif_ai_SHIFT 19
  1449. #define lpfc_sli4_sge_dif_ai_MASK 0x00000001
  1450. #define lpfc_sli4_sge_dif_ai_WORD word3
  1451. #define lpfc_sli4_sge_dif_me_SHIFT 20
  1452. #define lpfc_sli4_sge_dif_me_MASK 0x00000001
  1453. #define lpfc_sli4_sge_dif_me_WORD word3
  1454. #define lpfc_sli4_sge_dif_re_SHIFT 21
  1455. #define lpfc_sli4_sge_dif_re_MASK 0x00000001
  1456. #define lpfc_sli4_sge_dif_re_WORD word3
  1457. #define lpfc_sli4_sge_dif_ce_SHIFT 22
  1458. #define lpfc_sli4_sge_dif_ce_MASK 0x00000001
  1459. #define lpfc_sli4_sge_dif_ce_WORD word3
  1460. #define lpfc_sli4_sge_dif_nr_SHIFT 23
  1461. #define lpfc_sli4_sge_dif_nr_MASK 0x00000001
  1462. #define lpfc_sli4_sge_dif_nr_WORD word3
  1463. #define lpfc_sli4_sge_dif_oprx_SHIFT 24
  1464. #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
  1465. #define lpfc_sli4_sge_dif_oprx_WORD word3
  1466. #define lpfc_sli4_sge_dif_optx_SHIFT 28
  1467. #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
  1468. #define lpfc_sli4_sge_dif_optx_WORD word3
  1469. /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
  1470. };
  1471. struct fcf_record {
  1472. uint32_t max_rcv_size;
  1473. uint32_t fka_adv_period;
  1474. uint32_t fip_priority;
  1475. uint32_t word3;
  1476. #define lpfc_fcf_record_mac_0_SHIFT 0
  1477. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1478. #define lpfc_fcf_record_mac_0_WORD word3
  1479. #define lpfc_fcf_record_mac_1_SHIFT 8
  1480. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1481. #define lpfc_fcf_record_mac_1_WORD word3
  1482. #define lpfc_fcf_record_mac_2_SHIFT 16
  1483. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1484. #define lpfc_fcf_record_mac_2_WORD word3
  1485. #define lpfc_fcf_record_mac_3_SHIFT 24
  1486. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1487. #define lpfc_fcf_record_mac_3_WORD word3
  1488. uint32_t word4;
  1489. #define lpfc_fcf_record_mac_4_SHIFT 0
  1490. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1491. #define lpfc_fcf_record_mac_4_WORD word4
  1492. #define lpfc_fcf_record_mac_5_SHIFT 8
  1493. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1494. #define lpfc_fcf_record_mac_5_WORD word4
  1495. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1496. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1497. #define lpfc_fcf_record_fcf_avail_WORD word4
  1498. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1499. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1500. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1501. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1502. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1503. uint32_t word5;
  1504. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1505. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1506. #define lpfc_fcf_record_fab_name_0_WORD word5
  1507. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1508. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1509. #define lpfc_fcf_record_fab_name_1_WORD word5
  1510. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1511. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1512. #define lpfc_fcf_record_fab_name_2_WORD word5
  1513. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1514. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1515. #define lpfc_fcf_record_fab_name_3_WORD word5
  1516. uint32_t word6;
  1517. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1518. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1519. #define lpfc_fcf_record_fab_name_4_WORD word6
  1520. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1521. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1522. #define lpfc_fcf_record_fab_name_5_WORD word6
  1523. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1524. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1525. #define lpfc_fcf_record_fab_name_6_WORD word6
  1526. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1527. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1528. #define lpfc_fcf_record_fab_name_7_WORD word6
  1529. uint32_t word7;
  1530. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1531. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1532. #define lpfc_fcf_record_fc_map_0_WORD word7
  1533. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1534. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1535. #define lpfc_fcf_record_fc_map_1_WORD word7
  1536. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1537. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1538. #define lpfc_fcf_record_fc_map_2_WORD word7
  1539. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1540. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1541. #define lpfc_fcf_record_fcf_valid_WORD word7
  1542. uint32_t word8;
  1543. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1544. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1545. #define lpfc_fcf_record_fcf_index_WORD word8
  1546. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1547. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1548. #define lpfc_fcf_record_fcf_state_WORD word8
  1549. uint8_t vlan_bitmap[512];
  1550. uint32_t word137;
  1551. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1552. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1553. #define lpfc_fcf_record_switch_name_0_WORD word137
  1554. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1555. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1556. #define lpfc_fcf_record_switch_name_1_WORD word137
  1557. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1558. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1559. #define lpfc_fcf_record_switch_name_2_WORD word137
  1560. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1561. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1562. #define lpfc_fcf_record_switch_name_3_WORD word137
  1563. uint32_t word138;
  1564. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1565. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1566. #define lpfc_fcf_record_switch_name_4_WORD word138
  1567. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1568. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1569. #define lpfc_fcf_record_switch_name_5_WORD word138
  1570. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1571. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1572. #define lpfc_fcf_record_switch_name_6_WORD word138
  1573. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1574. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1575. #define lpfc_fcf_record_switch_name_7_WORD word138
  1576. };
  1577. struct lpfc_mbx_read_fcf_tbl {
  1578. union lpfc_sli4_cfg_shdr cfg_shdr;
  1579. union {
  1580. struct {
  1581. uint32_t word10;
  1582. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1583. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1584. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1585. } request;
  1586. struct {
  1587. uint32_t eventag;
  1588. } response;
  1589. } u;
  1590. uint32_t word11;
  1591. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1592. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1593. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1594. };
  1595. struct lpfc_mbx_add_fcf_tbl_entry {
  1596. union lpfc_sli4_cfg_shdr cfg_shdr;
  1597. uint32_t word10;
  1598. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1599. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1600. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1601. struct lpfc_mbx_sge fcf_sge;
  1602. };
  1603. struct lpfc_mbx_del_fcf_tbl_entry {
  1604. struct mbox_header header;
  1605. uint32_t word10;
  1606. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1607. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1608. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1609. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1610. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1611. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1612. };
  1613. struct lpfc_mbx_redisc_fcf_tbl {
  1614. struct mbox_header header;
  1615. uint32_t word10;
  1616. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1617. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1618. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1619. uint32_t resvd;
  1620. uint32_t word12;
  1621. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1622. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1623. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1624. };
  1625. struct lpfc_mbx_query_fw_cfg {
  1626. struct mbox_header header;
  1627. uint32_t config_number;
  1628. uint32_t asic_rev;
  1629. uint32_t phys_port;
  1630. uint32_t function_mode;
  1631. /* firmware Function Mode */
  1632. #define lpfc_function_mode_toe_SHIFT 0
  1633. #define lpfc_function_mode_toe_MASK 0x00000001
  1634. #define lpfc_function_mode_toe_WORD function_mode
  1635. #define lpfc_function_mode_nic_SHIFT 1
  1636. #define lpfc_function_mode_nic_MASK 0x00000001
  1637. #define lpfc_function_mode_nic_WORD function_mode
  1638. #define lpfc_function_mode_rdma_SHIFT 2
  1639. #define lpfc_function_mode_rdma_MASK 0x00000001
  1640. #define lpfc_function_mode_rdma_WORD function_mode
  1641. #define lpfc_function_mode_vm_SHIFT 3
  1642. #define lpfc_function_mode_vm_MASK 0x00000001
  1643. #define lpfc_function_mode_vm_WORD function_mode
  1644. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1645. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1646. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1647. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1648. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1649. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1650. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1651. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1652. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1653. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1654. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1655. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1656. #define lpfc_function_mode_dal_SHIFT 8
  1657. #define lpfc_function_mode_dal_MASK 0x00000001
  1658. #define lpfc_function_mode_dal_WORD function_mode
  1659. #define lpfc_function_mode_lro_SHIFT 9
  1660. #define lpfc_function_mode_lro_MASK 0x00000001
  1661. #define lpfc_function_mode_lro_WORD function_mode
  1662. #define lpfc_function_mode_flex10_SHIFT 10
  1663. #define lpfc_function_mode_flex10_MASK 0x00000001
  1664. #define lpfc_function_mode_flex10_WORD function_mode
  1665. #define lpfc_function_mode_ncsi_SHIFT 11
  1666. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1667. #define lpfc_function_mode_ncsi_WORD function_mode
  1668. };
  1669. /* Status field for embedded SLI_CONFIG mailbox command */
  1670. #define STATUS_SUCCESS 0x0
  1671. #define STATUS_FAILED 0x1
  1672. #define STATUS_ILLEGAL_REQUEST 0x2
  1673. #define STATUS_ILLEGAL_FIELD 0x3
  1674. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1675. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1676. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1677. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1678. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1679. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1680. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1681. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1682. #define STATUS_ASSERT_FAILED 0x1e
  1683. #define STATUS_INVALID_SESSION 0x1f
  1684. #define STATUS_INVALID_CONNECTION 0x20
  1685. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1686. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1687. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1688. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1689. #define STATUS_FLASHROM_READ_FAILED 0x27
  1690. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1691. #define STATUS_ERROR_ACITMAIN 0x2a
  1692. #define STATUS_REBOOT_REQUIRED 0x2c
  1693. #define STATUS_FCF_IN_USE 0x3a
  1694. #define STATUS_FCF_TABLE_EMPTY 0x43
  1695. struct lpfc_mbx_sli4_config {
  1696. struct mbox_header header;
  1697. };
  1698. struct lpfc_mbx_init_vfi {
  1699. uint32_t word1;
  1700. #define lpfc_init_vfi_vr_SHIFT 31
  1701. #define lpfc_init_vfi_vr_MASK 0x00000001
  1702. #define lpfc_init_vfi_vr_WORD word1
  1703. #define lpfc_init_vfi_vt_SHIFT 30
  1704. #define lpfc_init_vfi_vt_MASK 0x00000001
  1705. #define lpfc_init_vfi_vt_WORD word1
  1706. #define lpfc_init_vfi_vf_SHIFT 29
  1707. #define lpfc_init_vfi_vf_MASK 0x00000001
  1708. #define lpfc_init_vfi_vf_WORD word1
  1709. #define lpfc_init_vfi_vp_SHIFT 28
  1710. #define lpfc_init_vfi_vp_MASK 0x00000001
  1711. #define lpfc_init_vfi_vp_WORD word1
  1712. #define lpfc_init_vfi_vfi_SHIFT 0
  1713. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1714. #define lpfc_init_vfi_vfi_WORD word1
  1715. uint32_t word2;
  1716. #define lpfc_init_vfi_vpi_SHIFT 16
  1717. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1718. #define lpfc_init_vfi_vpi_WORD word2
  1719. #define lpfc_init_vfi_fcfi_SHIFT 0
  1720. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1721. #define lpfc_init_vfi_fcfi_WORD word2
  1722. uint32_t word3;
  1723. #define lpfc_init_vfi_pri_SHIFT 13
  1724. #define lpfc_init_vfi_pri_MASK 0x00000007
  1725. #define lpfc_init_vfi_pri_WORD word3
  1726. #define lpfc_init_vfi_vf_id_SHIFT 1
  1727. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1728. #define lpfc_init_vfi_vf_id_WORD word3
  1729. uint32_t word4;
  1730. #define lpfc_init_vfi_hop_count_SHIFT 24
  1731. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1732. #define lpfc_init_vfi_hop_count_WORD word4
  1733. };
  1734. #define MBX_VFI_IN_USE 0x9F02
  1735. struct lpfc_mbx_reg_vfi {
  1736. uint32_t word1;
  1737. #define lpfc_reg_vfi_vp_SHIFT 28
  1738. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1739. #define lpfc_reg_vfi_vp_WORD word1
  1740. #define lpfc_reg_vfi_vfi_SHIFT 0
  1741. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1742. #define lpfc_reg_vfi_vfi_WORD word1
  1743. uint32_t word2;
  1744. #define lpfc_reg_vfi_vpi_SHIFT 16
  1745. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1746. #define lpfc_reg_vfi_vpi_WORD word2
  1747. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1748. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1749. #define lpfc_reg_vfi_fcfi_WORD word2
  1750. uint32_t wwn[2];
  1751. struct ulp_bde64 bde;
  1752. uint32_t e_d_tov;
  1753. uint32_t r_a_tov;
  1754. uint32_t word10;
  1755. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1756. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1757. #define lpfc_reg_vfi_nport_id_WORD word10
  1758. };
  1759. struct lpfc_mbx_init_vpi {
  1760. uint32_t word1;
  1761. #define lpfc_init_vpi_vfi_SHIFT 16
  1762. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1763. #define lpfc_init_vpi_vfi_WORD word1
  1764. #define lpfc_init_vpi_vpi_SHIFT 0
  1765. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1766. #define lpfc_init_vpi_vpi_WORD word1
  1767. };
  1768. struct lpfc_mbx_read_vpi {
  1769. uint32_t word1_rsvd;
  1770. uint32_t word2;
  1771. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1772. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1773. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1774. uint32_t word3_rsvd;
  1775. uint32_t word4;
  1776. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1777. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1778. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1779. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1780. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1781. #define lpfc_mbx_read_vpi_pb_WORD word4
  1782. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1783. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1784. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1785. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1786. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1787. #define lpfc_mbx_read_vpi_ns_WORD word4
  1788. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1789. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1790. #define lpfc_mbx_read_vpi_hl_WORD word4
  1791. uint32_t word5_rsvd;
  1792. uint32_t word6;
  1793. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1794. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1795. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1796. uint32_t word7;
  1797. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1798. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1799. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1800. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1801. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1802. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1803. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1804. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1805. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1806. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1807. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1808. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1809. uint32_t word8;
  1810. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1811. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1812. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1813. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1814. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1815. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1816. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1817. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1818. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1819. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1820. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1821. #define lpfc_mbx_read_vpi_vv_WORD word8
  1822. };
  1823. struct lpfc_mbx_unreg_vfi {
  1824. uint32_t word1_rsvd;
  1825. uint32_t word2;
  1826. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1827. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1828. #define lpfc_unreg_vfi_vfi_WORD word2
  1829. };
  1830. struct lpfc_mbx_resume_rpi {
  1831. uint32_t word1;
  1832. #define lpfc_resume_rpi_index_SHIFT 0
  1833. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1834. #define lpfc_resume_rpi_index_WORD word1
  1835. #define lpfc_resume_rpi_ii_SHIFT 30
  1836. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1837. #define lpfc_resume_rpi_ii_WORD word1
  1838. #define RESUME_INDEX_RPI 0
  1839. #define RESUME_INDEX_VPI 1
  1840. #define RESUME_INDEX_VFI 2
  1841. #define RESUME_INDEX_FCFI 3
  1842. uint32_t event_tag;
  1843. };
  1844. #define REG_FCF_INVALID_QID 0xFFFF
  1845. struct lpfc_mbx_reg_fcfi {
  1846. uint32_t word1;
  1847. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1848. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1849. #define lpfc_reg_fcfi_info_index_WORD word1
  1850. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1851. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1852. #define lpfc_reg_fcfi_fcfi_WORD word1
  1853. uint32_t word2;
  1854. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1855. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1856. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1857. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1858. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1859. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1860. uint32_t word3;
  1861. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1862. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1863. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1864. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1865. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1866. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1867. uint32_t word4;
  1868. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1869. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1870. #define lpfc_reg_fcfi_type_match0_WORD word4
  1871. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1872. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1873. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1874. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1875. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1876. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1877. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1878. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1879. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1880. uint32_t word5;
  1881. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1882. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1883. #define lpfc_reg_fcfi_type_match1_WORD word5
  1884. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1885. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1886. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1887. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1888. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1889. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1890. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1891. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1892. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1893. uint32_t word6;
  1894. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1895. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1896. #define lpfc_reg_fcfi_type_match2_WORD word6
  1897. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1898. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1899. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1900. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1901. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1902. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1903. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1904. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1905. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1906. uint32_t word7;
  1907. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1908. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1909. #define lpfc_reg_fcfi_type_match3_WORD word7
  1910. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1911. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1912. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1913. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1914. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1915. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1916. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1917. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1918. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1919. uint32_t word8;
  1920. #define lpfc_reg_fcfi_mam_SHIFT 13
  1921. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1922. #define lpfc_reg_fcfi_mam_WORD word8
  1923. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1924. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1925. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1926. #define lpfc_reg_fcfi_vv_SHIFT 12
  1927. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1928. #define lpfc_reg_fcfi_vv_WORD word8
  1929. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1930. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1931. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1932. };
  1933. struct lpfc_mbx_unreg_fcfi {
  1934. uint32_t word1_rsv;
  1935. uint32_t word2;
  1936. #define lpfc_unreg_fcfi_SHIFT 0
  1937. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1938. #define lpfc_unreg_fcfi_WORD word2
  1939. };
  1940. struct lpfc_mbx_read_rev {
  1941. uint32_t word1;
  1942. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1943. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1944. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1945. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1946. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1947. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1948. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1949. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1950. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1951. #define LPFC_PREDCBX_CEE_MODE 0
  1952. #define LPFC_DCBX_CEE_MODE 1
  1953. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1954. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1955. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1956. uint32_t first_hw_rev;
  1957. uint32_t second_hw_rev;
  1958. uint32_t word4_rsvd;
  1959. uint32_t third_hw_rev;
  1960. uint32_t word6;
  1961. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1962. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1963. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1964. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1965. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1966. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1967. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1968. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1969. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1970. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1971. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1972. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1973. uint32_t word7_rsvd;
  1974. uint32_t fw_id_rev;
  1975. uint8_t fw_name[16];
  1976. uint32_t ulp_fw_id_rev;
  1977. uint8_t ulp_fw_name[16];
  1978. uint32_t word18_47_rsvd[30];
  1979. uint32_t word48;
  1980. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1981. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1982. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1983. uint32_t vpd_paddr_low;
  1984. uint32_t vpd_paddr_high;
  1985. uint32_t avail_vpd_len;
  1986. uint32_t rsvd_52_63[12];
  1987. };
  1988. struct lpfc_mbx_read_config {
  1989. uint32_t word1;
  1990. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  1991. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  1992. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  1993. uint32_t word2;
  1994. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  1995. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  1996. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  1997. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  1998. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  1999. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  2000. #define LPFC_LNK_TYPE_GE 0
  2001. #define LPFC_LNK_TYPE_FC 1
  2002. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  2003. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  2004. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  2005. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  2006. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  2007. #define lpfc_mbx_rd_conf_topology_WORD word2
  2008. uint32_t rsvd_3;
  2009. uint32_t word4;
  2010. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  2011. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  2012. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  2013. uint32_t rsvd_5;
  2014. uint32_t word6;
  2015. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  2016. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  2017. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  2018. uint32_t rsvd_7;
  2019. uint32_t rsvd_8;
  2020. uint32_t word9;
  2021. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  2022. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  2023. #define lpfc_mbx_rd_conf_lmt_WORD word9
  2024. uint32_t rsvd_10;
  2025. uint32_t rsvd_11;
  2026. uint32_t word12;
  2027. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  2028. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  2029. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  2030. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  2031. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  2032. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  2033. uint32_t word13;
  2034. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  2035. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  2036. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  2037. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  2038. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  2039. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  2040. uint32_t word14;
  2041. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  2042. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  2043. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  2044. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  2045. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  2046. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  2047. uint32_t word15;
  2048. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  2049. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  2050. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  2051. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  2052. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  2053. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  2054. uint32_t word16;
  2055. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  2056. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  2057. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  2058. uint32_t word17;
  2059. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  2060. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  2061. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  2062. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  2063. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  2064. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  2065. uint32_t word18;
  2066. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  2067. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  2068. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  2069. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  2070. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  2071. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  2072. };
  2073. struct lpfc_mbx_request_features {
  2074. uint32_t word1;
  2075. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2076. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2077. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2078. uint32_t word2;
  2079. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2080. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2081. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2082. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2083. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2084. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2085. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2086. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2087. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2088. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2089. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2090. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2091. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2092. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2093. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2094. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2095. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2096. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2097. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2098. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2099. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2100. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2101. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2102. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2103. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2104. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2105. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2106. uint32_t word3;
  2107. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2108. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2109. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2110. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2111. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2112. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2113. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2114. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2115. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2116. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2117. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2118. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2119. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2120. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2121. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2122. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2123. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2124. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2125. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2126. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2127. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2128. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2129. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2130. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2131. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2132. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2133. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2134. };
  2135. struct lpfc_mbx_supp_pages {
  2136. uint32_t word1;
  2137. #define qs_SHIFT 0
  2138. #define qs_MASK 0x00000001
  2139. #define qs_WORD word1
  2140. #define wr_SHIFT 1
  2141. #define wr_MASK 0x00000001
  2142. #define wr_WORD word1
  2143. #define pf_SHIFT 8
  2144. #define pf_MASK 0x000000ff
  2145. #define pf_WORD word1
  2146. #define cpn_SHIFT 16
  2147. #define cpn_MASK 0x000000ff
  2148. #define cpn_WORD word1
  2149. uint32_t word2;
  2150. #define list_offset_SHIFT 0
  2151. #define list_offset_MASK 0x000000ff
  2152. #define list_offset_WORD word2
  2153. #define next_offset_SHIFT 8
  2154. #define next_offset_MASK 0x000000ff
  2155. #define next_offset_WORD word2
  2156. #define elem_cnt_SHIFT 16
  2157. #define elem_cnt_MASK 0x000000ff
  2158. #define elem_cnt_WORD word2
  2159. uint32_t word3;
  2160. #define pn_0_SHIFT 24
  2161. #define pn_0_MASK 0x000000ff
  2162. #define pn_0_WORD word3
  2163. #define pn_1_SHIFT 16
  2164. #define pn_1_MASK 0x000000ff
  2165. #define pn_1_WORD word3
  2166. #define pn_2_SHIFT 8
  2167. #define pn_2_MASK 0x000000ff
  2168. #define pn_2_WORD word3
  2169. #define pn_3_SHIFT 0
  2170. #define pn_3_MASK 0x000000ff
  2171. #define pn_3_WORD word3
  2172. uint32_t word4;
  2173. #define pn_4_SHIFT 24
  2174. #define pn_4_MASK 0x000000ff
  2175. #define pn_4_WORD word4
  2176. #define pn_5_SHIFT 16
  2177. #define pn_5_MASK 0x000000ff
  2178. #define pn_5_WORD word4
  2179. #define pn_6_SHIFT 8
  2180. #define pn_6_MASK 0x000000ff
  2181. #define pn_6_WORD word4
  2182. #define pn_7_SHIFT 0
  2183. #define pn_7_MASK 0x000000ff
  2184. #define pn_7_WORD word4
  2185. uint32_t rsvd[27];
  2186. #define LPFC_SUPP_PAGES 0
  2187. #define LPFC_BLOCK_GUARD_PROFILES 1
  2188. #define LPFC_SLI4_PARAMETERS 2
  2189. };
  2190. struct lpfc_mbx_pc_sli4_params {
  2191. uint32_t word1;
  2192. #define qs_SHIFT 0
  2193. #define qs_MASK 0x00000001
  2194. #define qs_WORD word1
  2195. #define wr_SHIFT 1
  2196. #define wr_MASK 0x00000001
  2197. #define wr_WORD word1
  2198. #define pf_SHIFT 8
  2199. #define pf_MASK 0x000000ff
  2200. #define pf_WORD word1
  2201. #define cpn_SHIFT 16
  2202. #define cpn_MASK 0x000000ff
  2203. #define cpn_WORD word1
  2204. uint32_t word2;
  2205. #define if_type_SHIFT 0
  2206. #define if_type_MASK 0x00000007
  2207. #define if_type_WORD word2
  2208. #define sli_rev_SHIFT 4
  2209. #define sli_rev_MASK 0x0000000f
  2210. #define sli_rev_WORD word2
  2211. #define sli_family_SHIFT 8
  2212. #define sli_family_MASK 0x000000ff
  2213. #define sli_family_WORD word2
  2214. #define featurelevel_1_SHIFT 16
  2215. #define featurelevel_1_MASK 0x000000ff
  2216. #define featurelevel_1_WORD word2
  2217. #define featurelevel_2_SHIFT 24
  2218. #define featurelevel_2_MASK 0x0000001f
  2219. #define featurelevel_2_WORD word2
  2220. uint32_t word3;
  2221. #define fcoe_SHIFT 0
  2222. #define fcoe_MASK 0x00000001
  2223. #define fcoe_WORD word3
  2224. #define fc_SHIFT 1
  2225. #define fc_MASK 0x00000001
  2226. #define fc_WORD word3
  2227. #define nic_SHIFT 2
  2228. #define nic_MASK 0x00000001
  2229. #define nic_WORD word3
  2230. #define iscsi_SHIFT 3
  2231. #define iscsi_MASK 0x00000001
  2232. #define iscsi_WORD word3
  2233. #define rdma_SHIFT 4
  2234. #define rdma_MASK 0x00000001
  2235. #define rdma_WORD word3
  2236. uint32_t sge_supp_len;
  2237. #define SLI4_PAGE_SIZE 4096
  2238. uint32_t word5;
  2239. #define if_page_sz_SHIFT 0
  2240. #define if_page_sz_MASK 0x0000ffff
  2241. #define if_page_sz_WORD word5
  2242. #define loopbk_scope_SHIFT 24
  2243. #define loopbk_scope_MASK 0x0000000f
  2244. #define loopbk_scope_WORD word5
  2245. #define rq_db_window_SHIFT 28
  2246. #define rq_db_window_MASK 0x0000000f
  2247. #define rq_db_window_WORD word5
  2248. uint32_t word6;
  2249. #define eq_pages_SHIFT 0
  2250. #define eq_pages_MASK 0x0000000f
  2251. #define eq_pages_WORD word6
  2252. #define eqe_size_SHIFT 8
  2253. #define eqe_size_MASK 0x000000ff
  2254. #define eqe_size_WORD word6
  2255. uint32_t word7;
  2256. #define cq_pages_SHIFT 0
  2257. #define cq_pages_MASK 0x0000000f
  2258. #define cq_pages_WORD word7
  2259. #define cqe_size_SHIFT 8
  2260. #define cqe_size_MASK 0x000000ff
  2261. #define cqe_size_WORD word7
  2262. uint32_t word8;
  2263. #define mq_pages_SHIFT 0
  2264. #define mq_pages_MASK 0x0000000f
  2265. #define mq_pages_WORD word8
  2266. #define mqe_size_SHIFT 8
  2267. #define mqe_size_MASK 0x000000ff
  2268. #define mqe_size_WORD word8
  2269. #define mq_elem_cnt_SHIFT 16
  2270. #define mq_elem_cnt_MASK 0x000000ff
  2271. #define mq_elem_cnt_WORD word8
  2272. uint32_t word9;
  2273. #define wq_pages_SHIFT 0
  2274. #define wq_pages_MASK 0x0000ffff
  2275. #define wq_pages_WORD word9
  2276. #define wqe_size_SHIFT 8
  2277. #define wqe_size_MASK 0x000000ff
  2278. #define wqe_size_WORD word9
  2279. uint32_t word10;
  2280. #define rq_pages_SHIFT 0
  2281. #define rq_pages_MASK 0x0000ffff
  2282. #define rq_pages_WORD word10
  2283. #define rqe_size_SHIFT 8
  2284. #define rqe_size_MASK 0x000000ff
  2285. #define rqe_size_WORD word10
  2286. uint32_t word11;
  2287. #define hdr_pages_SHIFT 0
  2288. #define hdr_pages_MASK 0x0000000f
  2289. #define hdr_pages_WORD word11
  2290. #define hdr_size_SHIFT 8
  2291. #define hdr_size_MASK 0x0000000f
  2292. #define hdr_size_WORD word11
  2293. #define hdr_pp_align_SHIFT 16
  2294. #define hdr_pp_align_MASK 0x0000ffff
  2295. #define hdr_pp_align_WORD word11
  2296. uint32_t word12;
  2297. #define sgl_pages_SHIFT 0
  2298. #define sgl_pages_MASK 0x0000000f
  2299. #define sgl_pages_WORD word12
  2300. #define sgl_pp_align_SHIFT 16
  2301. #define sgl_pp_align_MASK 0x0000ffff
  2302. #define sgl_pp_align_WORD word12
  2303. uint32_t rsvd_13_63[51];
  2304. };
  2305. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2306. &(~((SLI4_PAGE_SIZE)-1)))
  2307. struct lpfc_sli4_parameters {
  2308. uint32_t word0;
  2309. #define cfg_prot_type_SHIFT 0
  2310. #define cfg_prot_type_MASK 0x000000FF
  2311. #define cfg_prot_type_WORD word0
  2312. uint32_t word1;
  2313. #define cfg_ft_SHIFT 0
  2314. #define cfg_ft_MASK 0x00000001
  2315. #define cfg_ft_WORD word1
  2316. #define cfg_sli_rev_SHIFT 4
  2317. #define cfg_sli_rev_MASK 0x0000000f
  2318. #define cfg_sli_rev_WORD word1
  2319. #define cfg_sli_family_SHIFT 8
  2320. #define cfg_sli_family_MASK 0x0000000f
  2321. #define cfg_sli_family_WORD word1
  2322. #define cfg_if_type_SHIFT 12
  2323. #define cfg_if_type_MASK 0x0000000f
  2324. #define cfg_if_type_WORD word1
  2325. #define cfg_sli_hint_1_SHIFT 16
  2326. #define cfg_sli_hint_1_MASK 0x000000ff
  2327. #define cfg_sli_hint_1_WORD word1
  2328. #define cfg_sli_hint_2_SHIFT 24
  2329. #define cfg_sli_hint_2_MASK 0x0000001f
  2330. #define cfg_sli_hint_2_WORD word1
  2331. uint32_t word2;
  2332. uint32_t word3;
  2333. uint32_t word4;
  2334. #define cfg_cqv_SHIFT 14
  2335. #define cfg_cqv_MASK 0x00000003
  2336. #define cfg_cqv_WORD word4
  2337. uint32_t word5;
  2338. uint32_t word6;
  2339. #define cfg_mqv_SHIFT 14
  2340. #define cfg_mqv_MASK 0x00000003
  2341. #define cfg_mqv_WORD word6
  2342. uint32_t word7;
  2343. uint32_t word8;
  2344. #define cfg_wqv_SHIFT 14
  2345. #define cfg_wqv_MASK 0x00000003
  2346. #define cfg_wqv_WORD word8
  2347. uint32_t word9;
  2348. uint32_t word10;
  2349. #define cfg_rqv_SHIFT 14
  2350. #define cfg_rqv_MASK 0x00000003
  2351. #define cfg_rqv_WORD word10
  2352. uint32_t word11;
  2353. #define cfg_rq_db_window_SHIFT 28
  2354. #define cfg_rq_db_window_MASK 0x0000000f
  2355. #define cfg_rq_db_window_WORD word11
  2356. uint32_t word12;
  2357. #define cfg_fcoe_SHIFT 0
  2358. #define cfg_fcoe_MASK 0x00000001
  2359. #define cfg_fcoe_WORD word12
  2360. #define cfg_ext_SHIFT 1
  2361. #define cfg_ext_MASK 0x00000001
  2362. #define cfg_ext_WORD word12
  2363. #define cfg_hdrr_SHIFT 2
  2364. #define cfg_hdrr_MASK 0x00000001
  2365. #define cfg_hdrr_WORD word12
  2366. #define cfg_phwq_SHIFT 15
  2367. #define cfg_phwq_MASK 0x00000001
  2368. #define cfg_phwq_WORD word12
  2369. #define cfg_loopbk_scope_SHIFT 28
  2370. #define cfg_loopbk_scope_MASK 0x0000000f
  2371. #define cfg_loopbk_scope_WORD word12
  2372. uint32_t sge_supp_len;
  2373. uint32_t word14;
  2374. #define cfg_sgl_page_cnt_SHIFT 0
  2375. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2376. #define cfg_sgl_page_cnt_WORD word14
  2377. #define cfg_sgl_page_size_SHIFT 8
  2378. #define cfg_sgl_page_size_MASK 0x000000ff
  2379. #define cfg_sgl_page_size_WORD word14
  2380. #define cfg_sgl_pp_align_SHIFT 16
  2381. #define cfg_sgl_pp_align_MASK 0x000000ff
  2382. #define cfg_sgl_pp_align_WORD word14
  2383. uint32_t word15;
  2384. uint32_t word16;
  2385. uint32_t word17;
  2386. uint32_t word18;
  2387. uint32_t word19;
  2388. };
  2389. struct lpfc_mbx_get_sli4_parameters {
  2390. struct mbox_header header;
  2391. struct lpfc_sli4_parameters sli4_parameters;
  2392. };
  2393. struct lpfc_rscr_desc_generic {
  2394. #define LPFC_RSRC_DESC_WSIZE 18
  2395. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2396. };
  2397. struct lpfc_rsrc_desc_pcie {
  2398. uint32_t word0;
  2399. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2400. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2401. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2402. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2403. uint32_t word1;
  2404. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2405. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2406. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2407. uint32_t reserved;
  2408. uint32_t word3;
  2409. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2410. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2411. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2412. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2413. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2414. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2415. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2416. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2417. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2418. uint32_t word4;
  2419. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2420. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2421. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2422. };
  2423. struct lpfc_rsrc_desc_fcfcoe {
  2424. uint32_t word0;
  2425. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2426. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2427. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2428. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2429. uint32_t word1;
  2430. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2431. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2432. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2433. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2434. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2435. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2436. uint32_t word2;
  2437. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2438. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2439. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2440. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2441. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2442. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2443. uint32_t word3;
  2444. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2445. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2446. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2447. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2448. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2449. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2450. uint32_t word4;
  2451. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2452. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2453. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2454. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2455. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2456. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2457. uint32_t word5;
  2458. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2459. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2460. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2461. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2462. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2463. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2464. uint32_t word6;
  2465. uint32_t word7;
  2466. uint32_t word8;
  2467. uint32_t word9;
  2468. uint32_t word10;
  2469. uint32_t word11;
  2470. uint32_t word12;
  2471. uint32_t word13;
  2472. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2473. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2474. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2475. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2476. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2477. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2478. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2479. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2480. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2481. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2482. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2483. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2484. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2485. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2486. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2487. };
  2488. struct lpfc_func_cfg {
  2489. #define LPFC_RSRC_DESC_MAX_NUM 2
  2490. uint32_t rsrc_desc_count;
  2491. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2492. };
  2493. struct lpfc_mbx_get_func_cfg {
  2494. struct mbox_header header;
  2495. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2496. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2497. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2498. struct lpfc_func_cfg func_cfg;
  2499. };
  2500. struct lpfc_prof_cfg {
  2501. #define LPFC_RSRC_DESC_MAX_NUM 2
  2502. uint32_t rsrc_desc_count;
  2503. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2504. };
  2505. struct lpfc_mbx_get_prof_cfg {
  2506. struct mbox_header header;
  2507. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2508. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2509. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2510. union {
  2511. struct {
  2512. uint32_t word10;
  2513. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2514. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2515. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2516. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2517. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2518. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2519. } request;
  2520. struct {
  2521. struct lpfc_prof_cfg prof_cfg;
  2522. } response;
  2523. } u;
  2524. };
  2525. struct lpfc_controller_attribute {
  2526. uint32_t version_string[8];
  2527. uint32_t manufacturer_name[8];
  2528. uint32_t supported_modes;
  2529. uint32_t word17;
  2530. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  2531. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  2532. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  2533. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  2534. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  2535. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  2536. uint32_t mbx_da_struct_ver;
  2537. uint32_t ep_fw_da_struct_ver;
  2538. uint32_t ncsi_ver_str[3];
  2539. uint32_t dflt_ext_timeout;
  2540. uint32_t model_number[8];
  2541. uint32_t description[16];
  2542. uint32_t serial_number[8];
  2543. uint32_t ip_ver_str[8];
  2544. uint32_t fw_ver_str[8];
  2545. uint32_t bios_ver_str[8];
  2546. uint32_t redboot_ver_str[8];
  2547. uint32_t driver_ver_str[8];
  2548. uint32_t flash_fw_ver_str[8];
  2549. uint32_t functionality;
  2550. uint32_t word105;
  2551. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  2552. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  2553. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  2554. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  2555. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  2556. #define lpfc_cntl_attr_asic_rev_WORD word105
  2557. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  2558. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  2559. #define lpfc_cntl_attr_gen_guid0_WORD word105
  2560. uint32_t gen_guid1_12[3];
  2561. uint32_t word109;
  2562. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  2563. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  2564. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  2565. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  2566. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  2567. #define lpfc_cntl_attr_gen_guid15_WORD word109
  2568. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  2569. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  2570. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  2571. uint32_t word110;
  2572. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  2573. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  2574. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  2575. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  2576. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  2577. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  2578. uint32_t word111;
  2579. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  2580. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  2581. #define lpfc_cntl_attr_cache_valid_WORD word111
  2582. #define lpfc_cntl_attr_hba_status_SHIFT 8
  2583. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  2584. #define lpfc_cntl_attr_hba_status_WORD word111
  2585. #define lpfc_cntl_attr_max_domain_SHIFT 16
  2586. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  2587. #define lpfc_cntl_attr_max_domain_WORD word111
  2588. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  2589. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  2590. #define lpfc_cntl_attr_lnk_numb_WORD word111
  2591. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  2592. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  2593. #define lpfc_cntl_attr_lnk_type_WORD word111
  2594. uint32_t fw_post_status;
  2595. uint32_t hba_mtu[8];
  2596. uint32_t word121;
  2597. uint32_t reserved1[3];
  2598. uint32_t word125;
  2599. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  2600. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  2601. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  2602. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  2603. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  2604. #define lpfc_cntl_attr_pci_device_id_WORD word125
  2605. uint32_t word126;
  2606. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  2607. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  2608. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  2609. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  2610. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  2611. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  2612. uint32_t word127;
  2613. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  2614. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  2615. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  2616. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  2617. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  2618. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  2619. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  2620. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  2621. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  2622. #define lpfc_cntl_attr_inf_type_SHIFT 24
  2623. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  2624. #define lpfc_cntl_attr_inf_type_WORD word127
  2625. uint32_t unique_id[2];
  2626. uint32_t word130;
  2627. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  2628. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  2629. #define lpfc_cntl_attr_num_netfil_WORD word130
  2630. uint32_t reserved2[4];
  2631. };
  2632. struct lpfc_mbx_get_cntl_attributes {
  2633. union lpfc_sli4_cfg_shdr cfg_shdr;
  2634. struct lpfc_controller_attribute cntl_attr;
  2635. };
  2636. struct lpfc_mbx_get_port_name {
  2637. struct mbox_header header;
  2638. union {
  2639. struct {
  2640. uint32_t word4;
  2641. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  2642. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  2643. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  2644. } request;
  2645. struct {
  2646. uint32_t word4;
  2647. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  2648. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  2649. #define lpfc_mbx_get_port_name_name0_WORD word4
  2650. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  2651. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  2652. #define lpfc_mbx_get_port_name_name1_WORD word4
  2653. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  2654. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  2655. #define lpfc_mbx_get_port_name_name2_WORD word4
  2656. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  2657. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  2658. #define lpfc_mbx_get_port_name_name3_WORD word4
  2659. #define LPFC_LINK_NUMBER_0 0
  2660. #define LPFC_LINK_NUMBER_1 1
  2661. #define LPFC_LINK_NUMBER_2 2
  2662. #define LPFC_LINK_NUMBER_3 3
  2663. } response;
  2664. } u;
  2665. };
  2666. /* Mailbox Completion Queue Error Messages */
  2667. #define MB_CQE_STATUS_SUCCESS 0x0
  2668. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2669. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2670. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2671. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2672. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2673. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2674. struct lpfc_mbx_wr_object {
  2675. struct mbox_header header;
  2676. union {
  2677. struct {
  2678. uint32_t word4;
  2679. #define lpfc_wr_object_eof_SHIFT 31
  2680. #define lpfc_wr_object_eof_MASK 0x00000001
  2681. #define lpfc_wr_object_eof_WORD word4
  2682. #define lpfc_wr_object_write_length_SHIFT 0
  2683. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2684. #define lpfc_wr_object_write_length_WORD word4
  2685. uint32_t write_offset;
  2686. uint32_t object_name[26];
  2687. uint32_t bde_count;
  2688. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2689. } request;
  2690. struct {
  2691. uint32_t actual_write_length;
  2692. } response;
  2693. } u;
  2694. };
  2695. /* mailbox queue entry structure */
  2696. struct lpfc_mqe {
  2697. uint32_t word0;
  2698. #define lpfc_mqe_status_SHIFT 16
  2699. #define lpfc_mqe_status_MASK 0x0000FFFF
  2700. #define lpfc_mqe_status_WORD word0
  2701. #define lpfc_mqe_command_SHIFT 8
  2702. #define lpfc_mqe_command_MASK 0x000000FF
  2703. #define lpfc_mqe_command_WORD word0
  2704. union {
  2705. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2706. /* sli4 mailbox commands */
  2707. struct lpfc_mbx_sli4_config sli4_config;
  2708. struct lpfc_mbx_init_vfi init_vfi;
  2709. struct lpfc_mbx_reg_vfi reg_vfi;
  2710. struct lpfc_mbx_reg_vfi unreg_vfi;
  2711. struct lpfc_mbx_init_vpi init_vpi;
  2712. struct lpfc_mbx_resume_rpi resume_rpi;
  2713. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2714. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2715. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2716. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2717. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2718. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2719. struct lpfc_mbx_mq_create mq_create;
  2720. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2721. struct lpfc_mbx_eq_create eq_create;
  2722. struct lpfc_mbx_cq_create cq_create;
  2723. struct lpfc_mbx_wq_create wq_create;
  2724. struct lpfc_mbx_rq_create rq_create;
  2725. struct lpfc_mbx_mq_destroy mq_destroy;
  2726. struct lpfc_mbx_eq_destroy eq_destroy;
  2727. struct lpfc_mbx_cq_destroy cq_destroy;
  2728. struct lpfc_mbx_wq_destroy wq_destroy;
  2729. struct lpfc_mbx_rq_destroy rq_destroy;
  2730. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  2731. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  2732. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  2733. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2734. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2735. struct lpfc_mbx_read_rev read_rev;
  2736. struct lpfc_mbx_read_vpi read_vpi;
  2737. struct lpfc_mbx_read_config rd_config;
  2738. struct lpfc_mbx_request_features req_ftrs;
  2739. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2740. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2741. struct lpfc_mbx_supp_pages supp_pages;
  2742. struct lpfc_mbx_pc_sli4_params sli4_params;
  2743. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2744. struct lpfc_mbx_set_link_diag_state link_diag_state;
  2745. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  2746. struct lpfc_mbx_run_link_diag_test link_diag_test;
  2747. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2748. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2749. struct lpfc_mbx_wr_object wr_object;
  2750. struct lpfc_mbx_get_port_name get_port_name;
  2751. struct lpfc_mbx_nop nop;
  2752. } un;
  2753. };
  2754. struct lpfc_mcqe {
  2755. uint32_t word0;
  2756. #define lpfc_mcqe_status_SHIFT 0
  2757. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2758. #define lpfc_mcqe_status_WORD word0
  2759. #define lpfc_mcqe_ext_status_SHIFT 16
  2760. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2761. #define lpfc_mcqe_ext_status_WORD word0
  2762. uint32_t mcqe_tag0;
  2763. uint32_t mcqe_tag1;
  2764. uint32_t trailer;
  2765. #define lpfc_trailer_valid_SHIFT 31
  2766. #define lpfc_trailer_valid_MASK 0x00000001
  2767. #define lpfc_trailer_valid_WORD trailer
  2768. #define lpfc_trailer_async_SHIFT 30
  2769. #define lpfc_trailer_async_MASK 0x00000001
  2770. #define lpfc_trailer_async_WORD trailer
  2771. #define lpfc_trailer_hpi_SHIFT 29
  2772. #define lpfc_trailer_hpi_MASK 0x00000001
  2773. #define lpfc_trailer_hpi_WORD trailer
  2774. #define lpfc_trailer_completed_SHIFT 28
  2775. #define lpfc_trailer_completed_MASK 0x00000001
  2776. #define lpfc_trailer_completed_WORD trailer
  2777. #define lpfc_trailer_consumed_SHIFT 27
  2778. #define lpfc_trailer_consumed_MASK 0x00000001
  2779. #define lpfc_trailer_consumed_WORD trailer
  2780. #define lpfc_trailer_type_SHIFT 16
  2781. #define lpfc_trailer_type_MASK 0x000000FF
  2782. #define lpfc_trailer_type_WORD trailer
  2783. #define lpfc_trailer_code_SHIFT 8
  2784. #define lpfc_trailer_code_MASK 0x000000FF
  2785. #define lpfc_trailer_code_WORD trailer
  2786. #define LPFC_TRAILER_CODE_LINK 0x1
  2787. #define LPFC_TRAILER_CODE_FCOE 0x2
  2788. #define LPFC_TRAILER_CODE_DCBX 0x3
  2789. #define LPFC_TRAILER_CODE_GRP5 0x5
  2790. #define LPFC_TRAILER_CODE_FC 0x10
  2791. #define LPFC_TRAILER_CODE_SLI 0x11
  2792. };
  2793. struct lpfc_acqe_link {
  2794. uint32_t word0;
  2795. #define lpfc_acqe_link_speed_SHIFT 24
  2796. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2797. #define lpfc_acqe_link_speed_WORD word0
  2798. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2799. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2800. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2801. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2802. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2803. #define lpfc_acqe_link_duplex_SHIFT 16
  2804. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2805. #define lpfc_acqe_link_duplex_WORD word0
  2806. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2807. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2808. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2809. #define lpfc_acqe_link_status_SHIFT 8
  2810. #define lpfc_acqe_link_status_MASK 0x000000FF
  2811. #define lpfc_acqe_link_status_WORD word0
  2812. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2813. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2814. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2815. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2816. #define lpfc_acqe_link_type_SHIFT 6
  2817. #define lpfc_acqe_link_type_MASK 0x00000003
  2818. #define lpfc_acqe_link_type_WORD word0
  2819. #define lpfc_acqe_link_number_SHIFT 0
  2820. #define lpfc_acqe_link_number_MASK 0x0000003F
  2821. #define lpfc_acqe_link_number_WORD word0
  2822. uint32_t word1;
  2823. #define lpfc_acqe_link_fault_SHIFT 0
  2824. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2825. #define lpfc_acqe_link_fault_WORD word1
  2826. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2827. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2828. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2829. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2830. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2831. #define lpfc_acqe_logical_link_speed_WORD word1
  2832. uint32_t event_tag;
  2833. uint32_t trailer;
  2834. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2835. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2836. };
  2837. struct lpfc_acqe_fip {
  2838. uint32_t index;
  2839. uint32_t word1;
  2840. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2841. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2842. #define lpfc_acqe_fip_fcf_count_WORD word1
  2843. #define lpfc_acqe_fip_event_type_SHIFT 16
  2844. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2845. #define lpfc_acqe_fip_event_type_WORD word1
  2846. uint32_t event_tag;
  2847. uint32_t trailer;
  2848. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2849. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2850. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2851. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2852. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2853. };
  2854. struct lpfc_acqe_dcbx {
  2855. uint32_t tlv_ttl;
  2856. uint32_t reserved;
  2857. uint32_t event_tag;
  2858. uint32_t trailer;
  2859. };
  2860. struct lpfc_acqe_grp5 {
  2861. uint32_t word0;
  2862. #define lpfc_acqe_grp5_type_SHIFT 6
  2863. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2864. #define lpfc_acqe_grp5_type_WORD word0
  2865. #define lpfc_acqe_grp5_number_SHIFT 0
  2866. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2867. #define lpfc_acqe_grp5_number_WORD word0
  2868. uint32_t word1;
  2869. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2870. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2871. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2872. uint32_t event_tag;
  2873. uint32_t trailer;
  2874. };
  2875. struct lpfc_acqe_fc_la {
  2876. uint32_t word0;
  2877. #define lpfc_acqe_fc_la_speed_SHIFT 24
  2878. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  2879. #define lpfc_acqe_fc_la_speed_WORD word0
  2880. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  2881. #define LPFC_FC_LA_SPEED_1G 0x1
  2882. #define LPFC_FC_LA_SPEED_2G 0x2
  2883. #define LPFC_FC_LA_SPEED_4G 0x4
  2884. #define LPFC_FC_LA_SPEED_8G 0x8
  2885. #define LPFC_FC_LA_SPEED_10G 0xA
  2886. #define LPFC_FC_LA_SPEED_16G 0x10
  2887. #define lpfc_acqe_fc_la_topology_SHIFT 16
  2888. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  2889. #define lpfc_acqe_fc_la_topology_WORD word0
  2890. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  2891. #define LPFC_FC_LA_TOP_P2P 0x1
  2892. #define LPFC_FC_LA_TOP_FCAL 0x2
  2893. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  2894. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  2895. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  2896. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  2897. #define lpfc_acqe_fc_la_att_type_WORD word0
  2898. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  2899. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  2900. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  2901. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  2902. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  2903. #define lpfc_acqe_fc_la_port_type_WORD word0
  2904. #define LPFC_LINK_TYPE_ETHERNET 0x0
  2905. #define LPFC_LINK_TYPE_FC 0x1
  2906. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  2907. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  2908. #define lpfc_acqe_fc_la_port_number_WORD word0
  2909. uint32_t word1;
  2910. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  2911. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  2912. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  2913. #define lpfc_acqe_fc_la_fault_SHIFT 0
  2914. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  2915. #define lpfc_acqe_fc_la_fault_WORD word1
  2916. #define LPFC_FC_LA_FAULT_NONE 0x0
  2917. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  2918. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  2919. uint32_t event_tag;
  2920. uint32_t trailer;
  2921. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  2922. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  2923. };
  2924. struct lpfc_acqe_sli {
  2925. uint32_t event_data1;
  2926. uint32_t event_data2;
  2927. uint32_t reserved;
  2928. uint32_t trailer;
  2929. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  2930. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  2931. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  2932. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  2933. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  2934. };
  2935. /*
  2936. * Define the bootstrap mailbox (bmbx) region used to communicate
  2937. * mailbox command between the host and port. The mailbox consists
  2938. * of a payload area of 256 bytes and a completion queue of length
  2939. * 16 bytes.
  2940. */
  2941. struct lpfc_bmbx_create {
  2942. struct lpfc_mqe mqe;
  2943. struct lpfc_mcqe mcqe;
  2944. };
  2945. #define SGL_ALIGN_SZ 64
  2946. #define SGL_PAGE_SIZE 4096
  2947. /* align SGL addr on a size boundary - adjust address up */
  2948. #define NO_XRI 0xffff
  2949. struct wqe_common {
  2950. uint32_t word6;
  2951. #define wqe_xri_tag_SHIFT 0
  2952. #define wqe_xri_tag_MASK 0x0000FFFF
  2953. #define wqe_xri_tag_WORD word6
  2954. #define wqe_ctxt_tag_SHIFT 16
  2955. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2956. #define wqe_ctxt_tag_WORD word6
  2957. uint32_t word7;
  2958. #define wqe_dif_SHIFT 0
  2959. #define wqe_dif_MASK 0x00000003
  2960. #define wqe_dif_WORD word7
  2961. #define wqe_ct_SHIFT 2
  2962. #define wqe_ct_MASK 0x00000003
  2963. #define wqe_ct_WORD word7
  2964. #define wqe_status_SHIFT 4
  2965. #define wqe_status_MASK 0x0000000f
  2966. #define wqe_status_WORD word7
  2967. #define wqe_cmnd_SHIFT 8
  2968. #define wqe_cmnd_MASK 0x000000ff
  2969. #define wqe_cmnd_WORD word7
  2970. #define wqe_class_SHIFT 16
  2971. #define wqe_class_MASK 0x00000007
  2972. #define wqe_class_WORD word7
  2973. #define wqe_ar_SHIFT 19
  2974. #define wqe_ar_MASK 0x00000001
  2975. #define wqe_ar_WORD word7
  2976. #define wqe_ag_SHIFT wqe_ar_SHIFT
  2977. #define wqe_ag_MASK wqe_ar_MASK
  2978. #define wqe_ag_WORD wqe_ar_WORD
  2979. #define wqe_pu_SHIFT 20
  2980. #define wqe_pu_MASK 0x00000003
  2981. #define wqe_pu_WORD word7
  2982. #define wqe_erp_SHIFT 22
  2983. #define wqe_erp_MASK 0x00000001
  2984. #define wqe_erp_WORD word7
  2985. #define wqe_conf_SHIFT wqe_erp_SHIFT
  2986. #define wqe_conf_MASK wqe_erp_MASK
  2987. #define wqe_conf_WORD wqe_erp_WORD
  2988. #define wqe_lnk_SHIFT 23
  2989. #define wqe_lnk_MASK 0x00000001
  2990. #define wqe_lnk_WORD word7
  2991. #define wqe_tmo_SHIFT 24
  2992. #define wqe_tmo_MASK 0x000000ff
  2993. #define wqe_tmo_WORD word7
  2994. uint32_t abort_tag; /* word 8 in WQE */
  2995. uint32_t word9;
  2996. #define wqe_reqtag_SHIFT 0
  2997. #define wqe_reqtag_MASK 0x0000FFFF
  2998. #define wqe_reqtag_WORD word9
  2999. #define wqe_temp_rpi_SHIFT 16
  3000. #define wqe_temp_rpi_MASK 0x0000FFFF
  3001. #define wqe_temp_rpi_WORD word9
  3002. #define wqe_rcvoxid_SHIFT 16
  3003. #define wqe_rcvoxid_MASK 0x0000FFFF
  3004. #define wqe_rcvoxid_WORD word9
  3005. uint32_t word10;
  3006. #define wqe_ebde_cnt_SHIFT 0
  3007. #define wqe_ebde_cnt_MASK 0x0000000f
  3008. #define wqe_ebde_cnt_WORD word10
  3009. #define wqe_lenloc_SHIFT 7
  3010. #define wqe_lenloc_MASK 0x00000003
  3011. #define wqe_lenloc_WORD word10
  3012. #define LPFC_WQE_LENLOC_NONE 0
  3013. #define LPFC_WQE_LENLOC_WORD3 1
  3014. #define LPFC_WQE_LENLOC_WORD12 2
  3015. #define LPFC_WQE_LENLOC_WORD4 3
  3016. #define wqe_qosd_SHIFT 9
  3017. #define wqe_qosd_MASK 0x00000001
  3018. #define wqe_qosd_WORD word10
  3019. #define wqe_xbl_SHIFT 11
  3020. #define wqe_xbl_MASK 0x00000001
  3021. #define wqe_xbl_WORD word10
  3022. #define wqe_iod_SHIFT 13
  3023. #define wqe_iod_MASK 0x00000001
  3024. #define wqe_iod_WORD word10
  3025. #define LPFC_WQE_IOD_WRITE 0
  3026. #define LPFC_WQE_IOD_READ 1
  3027. #define wqe_dbde_SHIFT 14
  3028. #define wqe_dbde_MASK 0x00000001
  3029. #define wqe_dbde_WORD word10
  3030. #define wqe_wqes_SHIFT 15
  3031. #define wqe_wqes_MASK 0x00000001
  3032. #define wqe_wqes_WORD word10
  3033. /* Note that this field overlaps above fields */
  3034. #define wqe_wqid_SHIFT 1
  3035. #define wqe_wqid_MASK 0x00007fff
  3036. #define wqe_wqid_WORD word10
  3037. #define wqe_pri_SHIFT 16
  3038. #define wqe_pri_MASK 0x00000007
  3039. #define wqe_pri_WORD word10
  3040. #define wqe_pv_SHIFT 19
  3041. #define wqe_pv_MASK 0x00000001
  3042. #define wqe_pv_WORD word10
  3043. #define wqe_xc_SHIFT 21
  3044. #define wqe_xc_MASK 0x00000001
  3045. #define wqe_xc_WORD word10
  3046. #define wqe_sr_SHIFT 22
  3047. #define wqe_sr_MASK 0x00000001
  3048. #define wqe_sr_WORD word10
  3049. #define wqe_ccpe_SHIFT 23
  3050. #define wqe_ccpe_MASK 0x00000001
  3051. #define wqe_ccpe_WORD word10
  3052. #define wqe_ccp_SHIFT 24
  3053. #define wqe_ccp_MASK 0x000000ff
  3054. #define wqe_ccp_WORD word10
  3055. uint32_t word11;
  3056. #define wqe_cmd_type_SHIFT 0
  3057. #define wqe_cmd_type_MASK 0x0000000f
  3058. #define wqe_cmd_type_WORD word11
  3059. #define wqe_els_id_SHIFT 4
  3060. #define wqe_els_id_MASK 0x00000003
  3061. #define wqe_els_id_WORD word11
  3062. #define LPFC_ELS_ID_FLOGI 3
  3063. #define LPFC_ELS_ID_FDISC 2
  3064. #define LPFC_ELS_ID_LOGO 1
  3065. #define LPFC_ELS_ID_DEFAULT 0
  3066. #define wqe_wqec_SHIFT 7
  3067. #define wqe_wqec_MASK 0x00000001
  3068. #define wqe_wqec_WORD word11
  3069. #define wqe_cqid_SHIFT 16
  3070. #define wqe_cqid_MASK 0x0000ffff
  3071. #define wqe_cqid_WORD word11
  3072. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  3073. };
  3074. struct wqe_did {
  3075. uint32_t word5;
  3076. #define wqe_els_did_SHIFT 0
  3077. #define wqe_els_did_MASK 0x00FFFFFF
  3078. #define wqe_els_did_WORD word5
  3079. #define wqe_xmit_bls_pt_SHIFT 28
  3080. #define wqe_xmit_bls_pt_MASK 0x00000003
  3081. #define wqe_xmit_bls_pt_WORD word5
  3082. #define wqe_xmit_bls_ar_SHIFT 30
  3083. #define wqe_xmit_bls_ar_MASK 0x00000001
  3084. #define wqe_xmit_bls_ar_WORD word5
  3085. #define wqe_xmit_bls_xo_SHIFT 31
  3086. #define wqe_xmit_bls_xo_MASK 0x00000001
  3087. #define wqe_xmit_bls_xo_WORD word5
  3088. };
  3089. struct lpfc_wqe_generic{
  3090. struct ulp_bde64 bde;
  3091. uint32_t word3;
  3092. uint32_t word4;
  3093. uint32_t word5;
  3094. struct wqe_common wqe_com;
  3095. uint32_t payload[4];
  3096. };
  3097. struct els_request64_wqe {
  3098. struct ulp_bde64 bde;
  3099. uint32_t payload_len;
  3100. uint32_t word4;
  3101. #define els_req64_sid_SHIFT 0
  3102. #define els_req64_sid_MASK 0x00FFFFFF
  3103. #define els_req64_sid_WORD word4
  3104. #define els_req64_sp_SHIFT 24
  3105. #define els_req64_sp_MASK 0x00000001
  3106. #define els_req64_sp_WORD word4
  3107. #define els_req64_vf_SHIFT 25
  3108. #define els_req64_vf_MASK 0x00000001
  3109. #define els_req64_vf_WORD word4
  3110. struct wqe_did wqe_dest;
  3111. struct wqe_common wqe_com; /* words 6-11 */
  3112. uint32_t word12;
  3113. #define els_req64_vfid_SHIFT 1
  3114. #define els_req64_vfid_MASK 0x00000FFF
  3115. #define els_req64_vfid_WORD word12
  3116. #define els_req64_pri_SHIFT 13
  3117. #define els_req64_pri_MASK 0x00000007
  3118. #define els_req64_pri_WORD word12
  3119. uint32_t word13;
  3120. #define els_req64_hopcnt_SHIFT 24
  3121. #define els_req64_hopcnt_MASK 0x000000ff
  3122. #define els_req64_hopcnt_WORD word13
  3123. uint32_t reserved[2];
  3124. };
  3125. struct xmit_els_rsp64_wqe {
  3126. struct ulp_bde64 bde;
  3127. uint32_t response_payload_len;
  3128. uint32_t rsvd4;
  3129. struct wqe_did wqe_dest;
  3130. struct wqe_common wqe_com; /* words 6-11 */
  3131. uint32_t word12;
  3132. #define wqe_rsp_temp_rpi_SHIFT 0
  3133. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  3134. #define wqe_rsp_temp_rpi_WORD word12
  3135. uint32_t rsvd_13_15[3];
  3136. };
  3137. struct xmit_bls_rsp64_wqe {
  3138. uint32_t payload0;
  3139. /* Payload0 for BA_ACC */
  3140. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  3141. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  3142. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  3143. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  3144. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  3145. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  3146. /* Payload0 for BA_RJT */
  3147. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  3148. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  3149. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  3150. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  3151. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  3152. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  3153. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  3154. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  3155. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  3156. uint32_t word1;
  3157. #define xmit_bls_rsp64_rxid_SHIFT 0
  3158. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  3159. #define xmit_bls_rsp64_rxid_WORD word1
  3160. #define xmit_bls_rsp64_oxid_SHIFT 16
  3161. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  3162. #define xmit_bls_rsp64_oxid_WORD word1
  3163. uint32_t word2;
  3164. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  3165. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  3166. #define xmit_bls_rsp64_seqcnthi_WORD word2
  3167. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  3168. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  3169. #define xmit_bls_rsp64_seqcntlo_WORD word2
  3170. uint32_t rsrvd3;
  3171. uint32_t rsrvd4;
  3172. struct wqe_did wqe_dest;
  3173. struct wqe_common wqe_com; /* words 6-11 */
  3174. uint32_t word12;
  3175. #define xmit_bls_rsp64_temprpi_SHIFT 0
  3176. #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
  3177. #define xmit_bls_rsp64_temprpi_WORD word12
  3178. uint32_t rsvd_13_15[3];
  3179. };
  3180. struct wqe_rctl_dfctl {
  3181. uint32_t word5;
  3182. #define wqe_si_SHIFT 2
  3183. #define wqe_si_MASK 0x000000001
  3184. #define wqe_si_WORD word5
  3185. #define wqe_la_SHIFT 3
  3186. #define wqe_la_MASK 0x000000001
  3187. #define wqe_la_WORD word5
  3188. #define wqe_xo_SHIFT 6
  3189. #define wqe_xo_MASK 0x000000001
  3190. #define wqe_xo_WORD word5
  3191. #define wqe_ls_SHIFT 7
  3192. #define wqe_ls_MASK 0x000000001
  3193. #define wqe_ls_WORD word5
  3194. #define wqe_dfctl_SHIFT 8
  3195. #define wqe_dfctl_MASK 0x0000000ff
  3196. #define wqe_dfctl_WORD word5
  3197. #define wqe_type_SHIFT 16
  3198. #define wqe_type_MASK 0x0000000ff
  3199. #define wqe_type_WORD word5
  3200. #define wqe_rctl_SHIFT 24
  3201. #define wqe_rctl_MASK 0x0000000ff
  3202. #define wqe_rctl_WORD word5
  3203. };
  3204. struct xmit_seq64_wqe {
  3205. struct ulp_bde64 bde;
  3206. uint32_t rsvd3;
  3207. uint32_t relative_offset;
  3208. struct wqe_rctl_dfctl wge_ctl;
  3209. struct wqe_common wqe_com; /* words 6-11 */
  3210. uint32_t xmit_len;
  3211. uint32_t rsvd_12_15[3];
  3212. };
  3213. struct xmit_bcast64_wqe {
  3214. struct ulp_bde64 bde;
  3215. uint32_t seq_payload_len;
  3216. uint32_t rsvd4;
  3217. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3218. struct wqe_common wqe_com; /* words 6-11 */
  3219. uint32_t rsvd_12_15[4];
  3220. };
  3221. struct gen_req64_wqe {
  3222. struct ulp_bde64 bde;
  3223. uint32_t request_payload_len;
  3224. uint32_t relative_offset;
  3225. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3226. struct wqe_common wqe_com; /* words 6-11 */
  3227. uint32_t rsvd_12_15[4];
  3228. };
  3229. struct create_xri_wqe {
  3230. uint32_t rsrvd[5]; /* words 0-4 */
  3231. struct wqe_did wqe_dest; /* word 5 */
  3232. struct wqe_common wqe_com; /* words 6-11 */
  3233. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3234. };
  3235. #define T_REQUEST_TAG 3
  3236. #define T_XRI_TAG 1
  3237. struct abort_cmd_wqe {
  3238. uint32_t rsrvd[3];
  3239. uint32_t word3;
  3240. #define abort_cmd_ia_SHIFT 0
  3241. #define abort_cmd_ia_MASK 0x000000001
  3242. #define abort_cmd_ia_WORD word3
  3243. #define abort_cmd_criteria_SHIFT 8
  3244. #define abort_cmd_criteria_MASK 0x0000000ff
  3245. #define abort_cmd_criteria_WORD word3
  3246. uint32_t rsrvd4;
  3247. uint32_t rsrvd5;
  3248. struct wqe_common wqe_com; /* words 6-11 */
  3249. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3250. };
  3251. struct fcp_iwrite64_wqe {
  3252. struct ulp_bde64 bde;
  3253. uint32_t payload_offset_len;
  3254. uint32_t total_xfer_len;
  3255. uint32_t initial_xfer_len;
  3256. struct wqe_common wqe_com; /* words 6-11 */
  3257. uint32_t rsrvd12;
  3258. struct ulp_bde64 ph_bde; /* words 13-15 */
  3259. };
  3260. struct fcp_iread64_wqe {
  3261. struct ulp_bde64 bde;
  3262. uint32_t payload_offset_len; /* word 3 */
  3263. uint32_t total_xfer_len; /* word 4 */
  3264. uint32_t rsrvd5; /* word 5 */
  3265. struct wqe_common wqe_com; /* words 6-11 */
  3266. uint32_t rsrvd12;
  3267. struct ulp_bde64 ph_bde; /* words 13-15 */
  3268. };
  3269. struct fcp_icmnd64_wqe {
  3270. struct ulp_bde64 bde; /* words 0-2 */
  3271. uint32_t rsrvd3; /* word 3 */
  3272. uint32_t rsrvd4; /* word 4 */
  3273. uint32_t rsrvd5; /* word 5 */
  3274. struct wqe_common wqe_com; /* words 6-11 */
  3275. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3276. };
  3277. union lpfc_wqe {
  3278. uint32_t words[16];
  3279. struct lpfc_wqe_generic generic;
  3280. struct fcp_icmnd64_wqe fcp_icmd;
  3281. struct fcp_iread64_wqe fcp_iread;
  3282. struct fcp_iwrite64_wqe fcp_iwrite;
  3283. struct abort_cmd_wqe abort_cmd;
  3284. struct create_xri_wqe create_xri;
  3285. struct xmit_bcast64_wqe xmit_bcast64;
  3286. struct xmit_seq64_wqe xmit_sequence;
  3287. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3288. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3289. struct els_request64_wqe els_req;
  3290. struct gen_req64_wqe gen_req;
  3291. };
  3292. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3293. #define LPFC_FILE_TYPE_GROUP 0xf7
  3294. #define LPFC_FILE_ID_GROUP 0xa2
  3295. struct lpfc_grp_hdr {
  3296. uint32_t size;
  3297. uint32_t magic_number;
  3298. uint32_t word2;
  3299. #define lpfc_grp_hdr_file_type_SHIFT 24
  3300. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3301. #define lpfc_grp_hdr_file_type_WORD word2
  3302. #define lpfc_grp_hdr_id_SHIFT 16
  3303. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3304. #define lpfc_grp_hdr_id_WORD word2
  3305. uint8_t rev_name[128];
  3306. uint8_t date[12];
  3307. uint8_t revision[32];
  3308. };
  3309. #define FCP_COMMAND 0x0
  3310. #define FCP_COMMAND_DATA_OUT 0x1
  3311. #define ELS_COMMAND_NON_FIP 0xC
  3312. #define ELS_COMMAND_FIP 0xD
  3313. #define OTHER_COMMAND 0x8
  3314. #define LPFC_FW_DUMP 1
  3315. #define LPFC_FW_RESET 2
  3316. #define LPFC_DV_RESET 3