netxen_nic.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called "COPYING".
  23. *
  24. */
  25. #ifndef _NETXEN_NIC_H_
  26. #define _NETXEN_NIC_H_
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/types.h>
  30. #include <linux/ioport.h>
  31. #include <linux/pci.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/ip.h>
  35. #include <linux/in.h>
  36. #include <linux/tcp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/firmware.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/mii.h>
  41. #include <linux/timer.h>
  42. #include <linux/vmalloc.h>
  43. #include <asm/io.h>
  44. #include <asm/byteorder.h>
  45. #include "netxen_nic_hdr.h"
  46. #include "netxen_nic_hw.h"
  47. #define _NETXEN_NIC_LINUX_MAJOR 4
  48. #define _NETXEN_NIC_LINUX_MINOR 0
  49. #define _NETXEN_NIC_LINUX_SUBVERSION 78
  50. #define NETXEN_NIC_LINUX_VERSIONID "4.0.78"
  51. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  52. #define _major(v) (((v) >> 24) & 0xff)
  53. #define _minor(v) (((v) >> 16) & 0xff)
  54. #define _build(v) ((v) & 0xffff)
  55. /* version in image has weird encoding:
  56. * 7:0 - major
  57. * 15:8 - minor
  58. * 31:16 - build (little endian)
  59. */
  60. #define NETXEN_DECODE_VERSION(v) \
  61. NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  62. #define NETXEN_NUM_FLASH_SECTORS (64)
  63. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  64. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  65. * NETXEN_FLASH_SECTOR_SIZE)
  66. #define RCV_DESC_RINGSIZE(rds_ring) \
  67. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  68. #define RCV_BUFF_RINGSIZE(rds_ring) \
  69. (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
  70. #define STATUS_DESC_RINGSIZE(sds_ring) \
  71. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  72. #define TX_BUFF_RINGSIZE(tx_ring) \
  73. (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
  74. #define TX_DESC_RINGSIZE(tx_ring) \
  75. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  76. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  77. #define NETXEN_RCV_PRODUCER_OFFSET 0
  78. #define NETXEN_RCV_PEG_DB_ID 2
  79. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  80. #define FLASH_SUCCESS 0
  81. #define ADDR_IN_WINDOW1(off) \
  82. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  83. #define ADDR_IN_RANGE(addr, low, high) \
  84. (((addr) < (high)) && ((addr) >= (low)))
  85. /*
  86. * normalize a 64MB crb address to 32MB PCI window
  87. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  88. */
  89. #define NETXEN_CRB_NORMAL(reg) \
  90. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  91. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  92. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  93. #define DB_NORMALIZE(adapter, off) \
  94. (adapter->ahw.db_base + (off))
  95. #define NX_P2_C0 0x24
  96. #define NX_P2_C1 0x25
  97. #define NX_P3_A0 0x30
  98. #define NX_P3_A2 0x30
  99. #define NX_P3_B0 0x40
  100. #define NX_P3_B1 0x41
  101. #define NX_P3_B2 0x42
  102. #define NX_P3P_A0 0x50
  103. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  104. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  105. #define NX_IS_REVISION_P3P(REVISION) (REVISION >= NX_P3P_A0)
  106. #define FIRST_PAGE_GROUP_START 0
  107. #define FIRST_PAGE_GROUP_END 0x100000
  108. #define SECOND_PAGE_GROUP_START 0x6000000
  109. #define SECOND_PAGE_GROUP_END 0x68BC000
  110. #define THIRD_PAGE_GROUP_START 0x70E4000
  111. #define THIRD_PAGE_GROUP_END 0x8000000
  112. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  113. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  114. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  115. #define P2_MAX_MTU (8000)
  116. #define P3_MAX_MTU (9600)
  117. #define NX_ETHERMTU 1500
  118. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  119. #define NX_P2_RX_BUF_MAX_LEN 1760
  120. #define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  121. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  122. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  123. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  124. #define NX_LRO_BUFFER_EXTRA 2048
  125. #define NX_RX_LRO_BUFFER_LENGTH (8060)
  126. /*
  127. * Maximum number of ring contexts
  128. */
  129. #define MAX_RING_CTX 1
  130. /* Opcodes to be used with the commands */
  131. #define TX_ETHER_PKT 0x01
  132. #define TX_TCP_PKT 0x02
  133. #define TX_UDP_PKT 0x03
  134. #define TX_IP_PKT 0x04
  135. #define TX_TCP_LSO 0x05
  136. #define TX_TCP_LSO6 0x06
  137. #define TX_IPSEC 0x07
  138. #define TX_IPSEC_CMD 0x0a
  139. #define TX_TCPV6_PKT 0x0b
  140. #define TX_UDPV6_PKT 0x0c
  141. /* The following opcodes are for internal consumption. */
  142. #define NETXEN_CONTROL_OP 0x10
  143. #define PEGNET_REQUEST 0x11
  144. #define MAX_NUM_CARDS 4
  145. #define NETXEN_MAX_FRAGS_PER_TX 14
  146. #define MAX_TSO_HEADER_DESC 2
  147. #define MGMT_CMD_DESC_RESV 4
  148. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  149. + MGMT_CMD_DESC_RESV)
  150. #define NX_MAX_TX_TIMEOUTS 2
  151. /*
  152. * Following are the states of the Phantom. Phantom will set them and
  153. * Host will read to check if the fields are correct.
  154. */
  155. #define PHAN_INITIALIZE_START 0xff00
  156. #define PHAN_INITIALIZE_FAILED 0xffff
  157. #define PHAN_INITIALIZE_COMPLETE 0xff01
  158. /* Host writes the following to notify that it has done the init-handshake */
  159. #define PHAN_INITIALIZE_ACK 0xf00f
  160. #define NUM_RCV_DESC_RINGS 3
  161. #define NUM_STS_DESC_RINGS 4
  162. #define RCV_RING_NORMAL 0
  163. #define RCV_RING_JUMBO 1
  164. #define RCV_RING_LRO 2
  165. #define MIN_CMD_DESCRIPTORS 64
  166. #define MIN_RCV_DESCRIPTORS 64
  167. #define MIN_JUMBO_DESCRIPTORS 32
  168. #define MAX_CMD_DESCRIPTORS 1024
  169. #define MAX_RCV_DESCRIPTORS_1G 4096
  170. #define MAX_RCV_DESCRIPTORS_10G 8192
  171. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  172. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  173. #define MAX_LRO_RCV_DESCRIPTORS 8
  174. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  175. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  176. #define NETXEN_CTX_SIGNATURE 0xdee0
  177. #define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
  178. #define NETXEN_CTX_RESET 0xbad0
  179. #define NETXEN_CTX_D3_RESET 0xacc0
  180. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  181. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  182. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  183. #define get_next_index(index, length) \
  184. (((index) + 1) & ((length) - 1))
  185. #define get_index_range(index,length,count) \
  186. (((index) + (count)) & ((length) - 1))
  187. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  188. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  189. #define NX_MAX_PCI_FUNC 8
  190. /*
  191. * NetXen host-peg signal message structure
  192. *
  193. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  194. * Bit 2 : priv_id => must be 1
  195. * Bit 3-17 : count => for doorbell
  196. * Bit 18-27 : ctx_id => Context id
  197. * Bit 28-31 : opcode
  198. */
  199. typedef u32 netxen_ctx_msg;
  200. #define netxen_set_msg_peg_id(config_word, val) \
  201. ((config_word) &= ~3, (config_word) |= val & 3)
  202. #define netxen_set_msg_privid(config_word) \
  203. ((config_word) |= 1 << 2)
  204. #define netxen_set_msg_count(config_word, val) \
  205. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  206. #define netxen_set_msg_ctxid(config_word, val) \
  207. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  208. #define netxen_set_msg_opcode(config_word, val) \
  209. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  210. struct netxen_rcv_ring {
  211. __le64 addr;
  212. __le32 size;
  213. __le32 rsrvd;
  214. };
  215. struct netxen_sts_ring {
  216. __le64 addr;
  217. __le32 size;
  218. __le16 msi_index;
  219. __le16 rsvd;
  220. } ;
  221. struct netxen_ring_ctx {
  222. /* one command ring */
  223. __le64 cmd_consumer_offset;
  224. __le64 cmd_ring_addr;
  225. __le32 cmd_ring_size;
  226. __le32 rsrvd;
  227. /* three receive rings */
  228. struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
  229. __le64 sts_ring_addr;
  230. __le32 sts_ring_size;
  231. __le32 ctx_id;
  232. __le64 rsrvd_2[3];
  233. __le32 sts_ring_count;
  234. __le32 rsrvd_3;
  235. struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
  236. } __attribute__ ((aligned(64)));
  237. /*
  238. * Following data structures describe the descriptors that will be used.
  239. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  240. * we are doing LSO (above the 1500 size packet) only.
  241. */
  242. /*
  243. * The size of reference handle been changed to 16 bits to pass the MSS fields
  244. * for the LSO packet
  245. */
  246. #define FLAGS_CHECKSUM_ENABLED 0x01
  247. #define FLAGS_LSO_ENABLED 0x02
  248. #define FLAGS_IPSEC_SA_ADD 0x04
  249. #define FLAGS_IPSEC_SA_DELETE 0x08
  250. #define FLAGS_VLAN_TAGGED 0x10
  251. #define FLAGS_VLAN_OOB 0x40
  252. #define netxen_set_tx_vlan_tci(cmd_desc, v) \
  253. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  254. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  255. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  256. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  257. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  258. #define netxen_set_tx_port(_desc, _port) \
  259. (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
  260. #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
  261. (_desc)->flags_opcode = \
  262. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
  263. #define netxen_set_tx_frags_len(_desc, _frags, _len) \
  264. (_desc)->nfrags__length = \
  265. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
  266. struct cmd_desc_type0 {
  267. u8 tcp_hdr_offset; /* For LSO only */
  268. u8 ip_hdr_offset; /* For LSO only */
  269. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  270. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  271. __le64 addr_buffer2;
  272. __le16 reference_handle;
  273. __le16 mss;
  274. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  275. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  276. __le16 conn_id; /* IPSec offoad only */
  277. __le64 addr_buffer3;
  278. __le64 addr_buffer1;
  279. __le16 buffer_length[4];
  280. __le64 addr_buffer4;
  281. __le32 reserved2;
  282. __le16 reserved;
  283. __le16 vlan_TCI;
  284. } __attribute__ ((aligned(64)));
  285. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  286. struct rcv_desc {
  287. __le16 reference_handle;
  288. __le16 reserved;
  289. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  290. __le64 addr_buffer;
  291. };
  292. /* opcode field in status_desc */
  293. #define NETXEN_NIC_SYN_OFFLOAD 0x03
  294. #define NETXEN_NIC_RXPKT_DESC 0x04
  295. #define NETXEN_OLD_RXPKT_DESC 0x3f
  296. #define NETXEN_NIC_RESPONSE_DESC 0x05
  297. #define NETXEN_NIC_LRO_DESC 0x12
  298. /* for status field in status_desc */
  299. #define STATUS_NEED_CKSUM (1)
  300. #define STATUS_CKSUM_OK (2)
  301. /* owner bits of status_desc */
  302. #define STATUS_OWNER_HOST (0x1ULL << 56)
  303. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  304. /* Status descriptor:
  305. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  306. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  307. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  308. */
  309. #define netxen_get_sts_port(sts_data) \
  310. ((sts_data) & 0x0F)
  311. #define netxen_get_sts_status(sts_data) \
  312. (((sts_data) >> 4) & 0x0F)
  313. #define netxen_get_sts_type(sts_data) \
  314. (((sts_data) >> 8) & 0x0F)
  315. #define netxen_get_sts_totallength(sts_data) \
  316. (((sts_data) >> 12) & 0xFFFF)
  317. #define netxen_get_sts_refhandle(sts_data) \
  318. (((sts_data) >> 28) & 0xFFFF)
  319. #define netxen_get_sts_prot(sts_data) \
  320. (((sts_data) >> 44) & 0x0F)
  321. #define netxen_get_sts_pkt_offset(sts_data) \
  322. (((sts_data) >> 48) & 0x1F)
  323. #define netxen_get_sts_desc_cnt(sts_data) \
  324. (((sts_data) >> 53) & 0x7)
  325. #define netxen_get_sts_opcode(sts_data) \
  326. (((sts_data) >> 58) & 0x03F)
  327. #define netxen_get_lro_sts_refhandle(sts_data) \
  328. ((sts_data) & 0x0FFFF)
  329. #define netxen_get_lro_sts_length(sts_data) \
  330. (((sts_data) >> 16) & 0x0FFFF)
  331. #define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
  332. (((sts_data) >> 32) & 0x0FF)
  333. #define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
  334. (((sts_data) >> 40) & 0x0FF)
  335. #define netxen_get_lro_sts_timestamp(sts_data) \
  336. (((sts_data) >> 48) & 0x1)
  337. #define netxen_get_lro_sts_type(sts_data) \
  338. (((sts_data) >> 49) & 0x7)
  339. #define netxen_get_lro_sts_push_flag(sts_data) \
  340. (((sts_data) >> 52) & 0x1)
  341. #define netxen_get_lro_sts_seq_number(sts_data) \
  342. ((sts_data) & 0x0FFFFFFFF)
  343. struct status_desc {
  344. __le64 status_desc_data[2];
  345. } __attribute__ ((aligned(16)));
  346. /* UNIFIED ROMIMAGE *************************/
  347. #define NX_UNI_DIR_SECT_PRODUCT_TBL 0x0
  348. #define NX_UNI_DIR_SECT_BOOTLD 0x6
  349. #define NX_UNI_DIR_SECT_FW 0x7
  350. /*Offsets */
  351. #define NX_UNI_CHIP_REV_OFF 10
  352. #define NX_UNI_FLAGS_OFF 11
  353. #define NX_UNI_BIOS_VERSION_OFF 12
  354. #define NX_UNI_BOOTLD_IDX_OFF 27
  355. #define NX_UNI_FIRMWARE_IDX_OFF 29
  356. struct uni_table_desc{
  357. uint32_t findex;
  358. uint32_t num_entries;
  359. uint32_t entry_size;
  360. uint32_t reserved[5];
  361. };
  362. struct uni_data_desc{
  363. uint32_t findex;
  364. uint32_t size;
  365. uint32_t reserved[5];
  366. };
  367. /* UNIFIED ROMIMAGE *************************/
  368. /* The version of the main data structure */
  369. #define NETXEN_BDINFO_VERSION 1
  370. /* Magic number to let user know flash is programmed */
  371. #define NETXEN_BDINFO_MAGIC 0x12345678
  372. /* Max number of Gig ports on a Phantom board */
  373. #define NETXEN_MAX_PORTS 4
  374. #define NETXEN_BRDTYPE_P1_BD 0x0000
  375. #define NETXEN_BRDTYPE_P1_SB 0x0001
  376. #define NETXEN_BRDTYPE_P1_SMAX 0x0002
  377. #define NETXEN_BRDTYPE_P1_SOCK 0x0003
  378. #define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
  379. #define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
  380. #define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
  381. #define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
  382. #define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
  383. #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
  384. #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
  385. #define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
  386. #define NETXEN_BRDTYPE_P3_REF_QG 0x0021
  387. #define NETXEN_BRDTYPE_P3_HMEZ 0x0022
  388. #define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
  389. #define NETXEN_BRDTYPE_P3_4_GB 0x0024
  390. #define NETXEN_BRDTYPE_P3_IMEZ 0x0025
  391. #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  392. #define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
  393. #define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
  394. #define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
  395. #define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
  396. #define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
  397. #define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
  398. #define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
  399. #define NETXEN_BRDTYPE_P3_10G_TP 0x0080
  400. /* Flash memory map */
  401. #define NETXEN_CRBINIT_START 0 /* crbinit section */
  402. #define NETXEN_BRDCFG_START 0x4000 /* board config */
  403. #define NETXEN_INITCODE_START 0x6000 /* pegtune code */
  404. #define NETXEN_BOOTLD_START 0x10000 /* bootld */
  405. #define NETXEN_IMAGE_START 0x43000 /* compressed image */
  406. #define NETXEN_SECONDARY_START 0x200000 /* backup images */
  407. #define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
  408. #define NETXEN_USER_START 0x3E8000 /* Firmare info */
  409. #define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
  410. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
  411. #define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
  412. #define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
  413. #define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
  414. #define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
  415. #define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
  416. #define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
  417. #define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
  418. #define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
  419. #define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
  420. #define NX_FW_MIN_SIZE (0x3fffff)
  421. #define NX_P2_MN_ROMIMAGE 0
  422. #define NX_P3_CT_ROMIMAGE 1
  423. #define NX_P3_MN_ROMIMAGE 2
  424. #define NX_UNIFIED_ROMIMAGE 3
  425. #define NX_FLASH_ROMIMAGE 4
  426. #define NX_UNKNOWN_ROMIMAGE 0xff
  427. #define NX_P2_MN_ROMIMAGE_NAME "nxromimg.bin"
  428. #define NX_P3_CT_ROMIMAGE_NAME "nx3fwct.bin"
  429. #define NX_P3_MN_ROMIMAGE_NAME "nx3fwmn.bin"
  430. #define NX_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  431. #define NX_FLASH_ROMIMAGE_NAME "flash"
  432. extern char netxen_nic_driver_name[];
  433. /* Number of status descriptors to handle per interrupt */
  434. #define MAX_STATUS_HANDLE (64)
  435. /*
  436. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  437. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  438. */
  439. struct netxen_skb_frag {
  440. u64 dma;
  441. u64 length;
  442. };
  443. struct netxen_recv_crb {
  444. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  445. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  446. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  447. };
  448. /* Following defines are for the state of the buffers */
  449. #define NETXEN_BUFFER_FREE 0
  450. #define NETXEN_BUFFER_BUSY 1
  451. /*
  452. * There will be one netxen_buffer per skb packet. These will be
  453. * used to save the dma info for pci_unmap_page()
  454. */
  455. struct netxen_cmd_buffer {
  456. struct sk_buff *skb;
  457. struct netxen_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  458. u32 frag_count;
  459. };
  460. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  461. struct netxen_rx_buffer {
  462. struct list_head list;
  463. struct sk_buff *skb;
  464. u64 dma;
  465. u16 ref_handle;
  466. u16 state;
  467. };
  468. /* Board types */
  469. #define NETXEN_NIC_GBE 0x01
  470. #define NETXEN_NIC_XGBE 0x02
  471. /*
  472. * One hardware_context{} per adapter
  473. * contains interrupt info as well shared hardware info.
  474. */
  475. struct netxen_hardware_context {
  476. void __iomem *pci_base0;
  477. void __iomem *pci_base1;
  478. void __iomem *pci_base2;
  479. void __iomem *db_base;
  480. void __iomem *ocm_win_crb;
  481. unsigned long db_len;
  482. unsigned long pci_len0;
  483. u32 ocm_win;
  484. u32 crb_win;
  485. rwlock_t crb_lock;
  486. spinlock_t mem_lock;
  487. u8 cut_through;
  488. u8 revision_id;
  489. u8 pci_func;
  490. u8 linkup;
  491. u16 port_type;
  492. u16 board_type;
  493. };
  494. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  495. #define ETHERNET_FCS_SIZE 4
  496. struct netxen_adapter_stats {
  497. u64 xmitcalled;
  498. u64 xmitfinished;
  499. u64 rxdropped;
  500. u64 txdropped;
  501. u64 csummed;
  502. u64 rx_pkts;
  503. u64 lro_pkts;
  504. u64 rxbytes;
  505. u64 txbytes;
  506. };
  507. /*
  508. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  509. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  510. */
  511. struct nx_host_rds_ring {
  512. u32 producer;
  513. u32 num_desc;
  514. u32 dma_size;
  515. u32 skb_size;
  516. u32 flags;
  517. void __iomem *crb_rcv_producer;
  518. struct rcv_desc *desc_head;
  519. struct netxen_rx_buffer *rx_buf_arr;
  520. struct list_head free_list;
  521. spinlock_t lock;
  522. dma_addr_t phys_addr;
  523. };
  524. struct nx_host_sds_ring {
  525. u32 consumer;
  526. u32 num_desc;
  527. void __iomem *crb_sts_consumer;
  528. void __iomem *crb_intr_mask;
  529. struct status_desc *desc_head;
  530. struct netxen_adapter *adapter;
  531. struct napi_struct napi;
  532. struct list_head free_list[NUM_RCV_DESC_RINGS];
  533. int irq;
  534. dma_addr_t phys_addr;
  535. char name[IFNAMSIZ+4];
  536. };
  537. struct nx_host_tx_ring {
  538. u32 producer;
  539. __le32 *hw_consumer;
  540. u32 sw_consumer;
  541. void __iomem *crb_cmd_producer;
  542. void __iomem *crb_cmd_consumer;
  543. u32 num_desc;
  544. struct netdev_queue *txq;
  545. struct netxen_cmd_buffer *cmd_buf_arr;
  546. struct cmd_desc_type0 *desc_head;
  547. dma_addr_t phys_addr;
  548. };
  549. /*
  550. * Receive context. There is one such structure per instance of the
  551. * receive processing. Any state information that is relevant to
  552. * the receive, and is must be in this structure. The global data may be
  553. * present elsewhere.
  554. */
  555. struct netxen_recv_context {
  556. u32 state;
  557. u16 context_id;
  558. u16 virt_port;
  559. struct nx_host_rds_ring *rds_rings;
  560. struct nx_host_sds_ring *sds_rings;
  561. struct netxen_ring_ctx *hwctx;
  562. dma_addr_t phys_addr;
  563. };
  564. struct _cdrp_cmd {
  565. u32 cmd;
  566. u32 arg1;
  567. u32 arg2;
  568. u32 arg3;
  569. };
  570. struct netxen_cmd_args {
  571. struct _cdrp_cmd req;
  572. struct _cdrp_cmd rsp;
  573. };
  574. /* New HW context creation */
  575. #define NX_OS_CRB_RETRY_COUNT 4000
  576. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  577. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  578. #define NX_CDRP_CLEAR 0x00000000
  579. #define NX_CDRP_CMD_BIT 0x80000000
  580. /*
  581. * All responses must have the NX_CDRP_CMD_BIT cleared
  582. * in the crb NX_CDRP_CRB_OFFSET.
  583. */
  584. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  585. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  586. #define NX_CDRP_RSP_OK 0x00000001
  587. #define NX_CDRP_RSP_FAIL 0x00000002
  588. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  589. /*
  590. * All commands must have the NX_CDRP_CMD_BIT set in
  591. * the crb NX_CDRP_CRB_OFFSET.
  592. */
  593. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  594. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  595. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  596. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  597. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  598. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  599. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  600. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  601. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  602. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  603. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  604. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  605. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  606. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  607. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  608. #define NX_CDRP_CMD_SET_MTU 0x00000012
  609. #define NX_CDRP_CMD_READ_PHY 0x00000013
  610. #define NX_CDRP_CMD_WRITE_PHY 0x00000014
  611. #define NX_CDRP_CMD_READ_HW_REG 0x00000015
  612. #define NX_CDRP_CMD_GET_FLOW_CTL 0x00000016
  613. #define NX_CDRP_CMD_SET_FLOW_CTL 0x00000017
  614. #define NX_CDRP_CMD_READ_MAX_MTU 0x00000018
  615. #define NX_CDRP_CMD_READ_MAX_LRO 0x00000019
  616. #define NX_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  617. #define NX_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  618. #define NX_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  619. #define NX_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  620. #define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  621. #define NX_CDRP_CMD_CONFIG_GBE_PORT 0x0000001f
  622. #define NX_CDRP_CMD_MAX 0x00000020
  623. #define NX_RCODE_SUCCESS 0
  624. #define NX_RCODE_NO_HOST_MEM 1
  625. #define NX_RCODE_NO_HOST_RESOURCE 2
  626. #define NX_RCODE_NO_CARD_CRB 3
  627. #define NX_RCODE_NO_CARD_MEM 4
  628. #define NX_RCODE_NO_CARD_RESOURCE 5
  629. #define NX_RCODE_INVALID_ARGS 6
  630. #define NX_RCODE_INVALID_ACTION 7
  631. #define NX_RCODE_INVALID_STATE 8
  632. #define NX_RCODE_NOT_SUPPORTED 9
  633. #define NX_RCODE_NOT_PERMITTED 10
  634. #define NX_RCODE_NOT_READY 11
  635. #define NX_RCODE_DOES_NOT_EXIST 12
  636. #define NX_RCODE_ALREADY_EXISTS 13
  637. #define NX_RCODE_BAD_SIGNATURE 14
  638. #define NX_RCODE_CMD_NOT_IMPL 15
  639. #define NX_RCODE_CMD_INVALID 16
  640. #define NX_RCODE_TIMEOUT 17
  641. #define NX_RCODE_CMD_FAILED 18
  642. #define NX_RCODE_MAX_EXCEEDED 19
  643. #define NX_RCODE_MAX 20
  644. #define NX_DESTROY_CTX_RESET 0
  645. #define NX_DESTROY_CTX_D3_RESET 1
  646. #define NX_DESTROY_CTX_MAX 2
  647. /*
  648. * Capabilities
  649. */
  650. #define NX_CAP_BIT(class, bit) (1 << bit)
  651. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  652. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  653. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  654. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  655. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  656. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  657. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  658. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  659. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  660. #define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
  661. /*
  662. * Context state
  663. */
  664. #define NX_HOST_CTX_STATE_FREED 0
  665. #define NX_HOST_CTX_STATE_ALLOCATED 1
  666. #define NX_HOST_CTX_STATE_ACTIVE 2
  667. #define NX_HOST_CTX_STATE_DISABLED 3
  668. #define NX_HOST_CTX_STATE_QUIESCED 4
  669. #define NX_HOST_CTX_STATE_MAX 5
  670. /*
  671. * Rx context
  672. */
  673. typedef struct {
  674. __le64 host_phys_addr; /* Ring base addr */
  675. __le32 ring_size; /* Ring entries */
  676. __le16 msi_index;
  677. __le16 rsvd; /* Padding */
  678. } nx_hostrq_sds_ring_t;
  679. typedef struct {
  680. __le64 host_phys_addr; /* Ring base addr */
  681. __le64 buff_size; /* Packet buffer size */
  682. __le32 ring_size; /* Ring entries */
  683. __le32 ring_kind; /* Class of ring */
  684. } nx_hostrq_rds_ring_t;
  685. typedef struct {
  686. __le64 host_rsp_dma_addr; /* Response dma'd here */
  687. __le32 capabilities[4]; /* Flag bit vector */
  688. __le32 host_int_crb_mode; /* Interrupt crb usage */
  689. __le32 host_rds_crb_mode; /* RDS crb usage */
  690. /* These ring offsets are relative to data[0] below */
  691. __le32 rds_ring_offset; /* Offset to RDS config */
  692. __le32 sds_ring_offset; /* Offset to SDS config */
  693. __le16 num_rds_rings; /* Count of RDS rings */
  694. __le16 num_sds_rings; /* Count of SDS rings */
  695. __le16 rsvd1; /* Padding */
  696. __le16 rsvd2; /* Padding */
  697. u8 reserved[128]; /* reserve space for future expansion*/
  698. /* MUST BE 64-bit aligned.
  699. The following is packed:
  700. - N hostrq_rds_rings
  701. - N hostrq_sds_rings */
  702. char data[0];
  703. } nx_hostrq_rx_ctx_t;
  704. typedef struct {
  705. __le32 host_producer_crb; /* Crb to use */
  706. __le32 rsvd1; /* Padding */
  707. } nx_cardrsp_rds_ring_t;
  708. typedef struct {
  709. __le32 host_consumer_crb; /* Crb to use */
  710. __le32 interrupt_crb; /* Crb to use */
  711. } nx_cardrsp_sds_ring_t;
  712. typedef struct {
  713. /* These ring offsets are relative to data[0] below */
  714. __le32 rds_ring_offset; /* Offset to RDS config */
  715. __le32 sds_ring_offset; /* Offset to SDS config */
  716. __le32 host_ctx_state; /* Starting State */
  717. __le32 num_fn_per_port; /* How many PCI fn share the port */
  718. __le16 num_rds_rings; /* Count of RDS rings */
  719. __le16 num_sds_rings; /* Count of SDS rings */
  720. __le16 context_id; /* Handle for context */
  721. u8 phys_port; /* Physical id of port */
  722. u8 virt_port; /* Virtual/Logical id of port */
  723. u8 reserved[128]; /* save space for future expansion */
  724. /* MUST BE 64-bit aligned.
  725. The following is packed:
  726. - N cardrsp_rds_rings
  727. - N cardrs_sds_rings */
  728. char data[0];
  729. } nx_cardrsp_rx_ctx_t;
  730. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  731. (sizeof(HOSTRQ_RX) + \
  732. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  733. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  734. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  735. (sizeof(CARDRSP_RX) + \
  736. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  737. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  738. /*
  739. * Tx context
  740. */
  741. typedef struct {
  742. __le64 host_phys_addr; /* Ring base addr */
  743. __le32 ring_size; /* Ring entries */
  744. __le32 rsvd; /* Padding */
  745. } nx_hostrq_cds_ring_t;
  746. typedef struct {
  747. __le64 host_rsp_dma_addr; /* Response dma'd here */
  748. __le64 cmd_cons_dma_addr; /* */
  749. __le64 dummy_dma_addr; /* */
  750. __le32 capabilities[4]; /* Flag bit vector */
  751. __le32 host_int_crb_mode; /* Interrupt crb usage */
  752. __le32 rsvd1; /* Padding */
  753. __le16 rsvd2; /* Padding */
  754. __le16 interrupt_ctl;
  755. __le16 msi_index;
  756. __le16 rsvd3; /* Padding */
  757. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  758. u8 reserved[128]; /* future expansion */
  759. } nx_hostrq_tx_ctx_t;
  760. typedef struct {
  761. __le32 host_producer_crb; /* Crb to use */
  762. __le32 interrupt_crb; /* Crb to use */
  763. } nx_cardrsp_cds_ring_t;
  764. typedef struct {
  765. __le32 host_ctx_state; /* Starting state */
  766. __le16 context_id; /* Handle for context */
  767. u8 phys_port; /* Physical id of port */
  768. u8 virt_port; /* Virtual/Logical id of port */
  769. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  770. u8 reserved[128]; /* future expansion */
  771. } nx_cardrsp_tx_ctx_t;
  772. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  773. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  774. /* CRB */
  775. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  776. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  777. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  778. #define NX_HOST_RDS_CRB_MODE_MAX 3
  779. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  780. #define NX_HOST_INT_CRB_MODE_SHARED 1
  781. #define NX_HOST_INT_CRB_MODE_NORX 2
  782. #define NX_HOST_INT_CRB_MODE_NOTX 3
  783. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  784. /* MAC */
  785. #define MC_COUNT_P2 16
  786. #define MC_COUNT_P3 38
  787. #define NETXEN_MAC_NOOP 0
  788. #define NETXEN_MAC_ADD 1
  789. #define NETXEN_MAC_DEL 2
  790. typedef struct nx_mac_list_s {
  791. struct list_head list;
  792. uint8_t mac_addr[ETH_ALEN+2];
  793. } nx_mac_list_t;
  794. struct nx_vlan_ip_list {
  795. struct list_head list;
  796. __be32 ip_addr;
  797. };
  798. /*
  799. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  800. * adjusted based on configured MTU.
  801. */
  802. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  803. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  804. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  805. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  806. #define NETXEN_NIC_INTR_DEFAULT 0x04
  807. typedef union {
  808. struct {
  809. uint16_t rx_packets;
  810. uint16_t rx_time_us;
  811. uint16_t tx_packets;
  812. uint16_t tx_time_us;
  813. } data;
  814. uint64_t word;
  815. } nx_nic_intr_coalesce_data_t;
  816. typedef struct {
  817. uint16_t stats_time_us;
  818. uint16_t rate_sample_time;
  819. uint16_t flags;
  820. uint16_t rsvd_1;
  821. uint32_t low_threshold;
  822. uint32_t high_threshold;
  823. nx_nic_intr_coalesce_data_t normal;
  824. nx_nic_intr_coalesce_data_t low;
  825. nx_nic_intr_coalesce_data_t high;
  826. nx_nic_intr_coalesce_data_t irq;
  827. } nx_nic_intr_coalesce_t;
  828. #define NX_HOST_REQUEST 0x13
  829. #define NX_NIC_REQUEST 0x14
  830. #define NX_MAC_EVENT 0x1
  831. #define NX_IP_UP 2
  832. #define NX_IP_DOWN 3
  833. /*
  834. * Driver --> Firmware
  835. */
  836. #define NX_NIC_H2C_OPCODE_START 0
  837. #define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
  838. #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  839. #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  840. #define NX_NIC_H2C_OPCODE_CONFIG_LED 4
  841. #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  842. #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
  843. #define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
  844. #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
  845. #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
  846. #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  847. #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
  848. #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  849. #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  850. #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  851. #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  852. #define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
  853. #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  854. #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
  855. #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  856. #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
  857. #define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
  858. #define NX_NIC_C2C_OPCODE 22
  859. #define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING 23
  860. #define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO 24
  861. #define NX_NIC_H2C_OPCODE_LAST 25
  862. /*
  863. * Firmware --> Driver
  864. */
  865. #define NX_NIC_C2H_OPCODE_START 128
  866. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  867. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  868. #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  869. #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  870. #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  871. #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  872. #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  873. #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
  874. #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  875. #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  876. #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  877. #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  878. #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  879. #define NX_NIC_C2H_OPCODE_LAST 142
  880. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  881. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  882. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  883. #define NX_NIC_LRO_REQUEST_FIRST 0
  884. #define NX_NIC_LRO_REQUEST_ADD_FLOW 1
  885. #define NX_NIC_LRO_REQUEST_DELETE_FLOW 2
  886. #define NX_NIC_LRO_REQUEST_TIMER 3
  887. #define NX_NIC_LRO_REQUEST_CLEANUP 4
  888. #define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED 5
  889. #define NX_TOE_LRO_REQUEST_ADD_FLOW 6
  890. #define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE 7
  891. #define NX_TOE_LRO_REQUEST_DELETE_FLOW 8
  892. #define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE 9
  893. #define NX_TOE_LRO_REQUEST_TIMER 10
  894. #define NX_NIC_LRO_REQUEST_LAST 11
  895. #define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
  896. #define NX_FW_CAPABILITY_SWITCHING (1 << 6)
  897. #define NX_FW_CAPABILITY_PEXQ (1 << 7)
  898. #define NX_FW_CAPABILITY_BDG (1 << 8)
  899. #define NX_FW_CAPABILITY_FVLANTX (1 << 9)
  900. #define NX_FW_CAPABILITY_HW_LRO (1 << 10)
  901. #define NX_FW_CAPABILITY_GBE_LINK_CFG (1 << 11)
  902. /* module types */
  903. #define LINKEVENT_MODULE_NOT_PRESENT 1
  904. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  905. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  906. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  907. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  908. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  909. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  910. #define LINKEVENT_MODULE_TWINAX 8
  911. #define LINKSPEED_10GBPS 10000
  912. #define LINKSPEED_1GBPS 1000
  913. #define LINKSPEED_100MBPS 100
  914. #define LINKSPEED_10MBPS 10
  915. #define LINKSPEED_ENCODED_10MBPS 0
  916. #define LINKSPEED_ENCODED_100MBPS 1
  917. #define LINKSPEED_ENCODED_1GBPS 2
  918. #define LINKEVENT_AUTONEG_DISABLED 0
  919. #define LINKEVENT_AUTONEG_ENABLED 1
  920. #define LINKEVENT_HALF_DUPLEX 0
  921. #define LINKEVENT_FULL_DUPLEX 1
  922. #define LINKEVENT_LINKSPEED_MBPS 0
  923. #define LINKEVENT_LINKSPEED_ENCODED 1
  924. #define AUTO_FW_RESET_ENABLED 0xEF10AF12
  925. #define AUTO_FW_RESET_DISABLED 0xDCBAAF12
  926. /* firmware response header:
  927. * 63:58 - message type
  928. * 57:56 - owner
  929. * 55:53 - desc count
  930. * 52:48 - reserved
  931. * 47:40 - completion id
  932. * 39:32 - opcode
  933. * 31:16 - error code
  934. * 15:00 - reserved
  935. */
  936. #define netxen_get_nic_msgtype(msg_hdr) \
  937. ((msg_hdr >> 58) & 0x3F)
  938. #define netxen_get_nic_msg_compid(msg_hdr) \
  939. ((msg_hdr >> 40) & 0xFF)
  940. #define netxen_get_nic_msg_opcode(msg_hdr) \
  941. ((msg_hdr >> 32) & 0xFF)
  942. #define netxen_get_nic_msg_errcode(msg_hdr) \
  943. ((msg_hdr >> 16) & 0xFFFF)
  944. typedef struct {
  945. union {
  946. struct {
  947. u64 hdr;
  948. u64 body[7];
  949. };
  950. u64 words[8];
  951. };
  952. } nx_fw_msg_t;
  953. typedef struct {
  954. __le64 qhdr;
  955. __le64 req_hdr;
  956. __le64 words[6];
  957. } nx_nic_req_t;
  958. typedef struct {
  959. u8 op;
  960. u8 tag;
  961. u8 mac_addr[6];
  962. } nx_mac_req_t;
  963. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  964. #define NETXEN_NIC_MSI_ENABLED 0x02
  965. #define NETXEN_NIC_MSIX_ENABLED 0x04
  966. #define NETXEN_NIC_LRO_ENABLED 0x08
  967. #define NETXEN_NIC_LRO_DISABLED 0x00
  968. #define NETXEN_NIC_BRIDGE_ENABLED 0X10
  969. #define NETXEN_NIC_DIAG_ENABLED 0x20
  970. #define NETXEN_FW_RESET_OWNER 0x40
  971. #define NETXEN_IS_MSI_FAMILY(adapter) \
  972. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  973. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  974. #define NETXEN_MSIX_TBL_SPACE 8192
  975. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  976. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  977. #define NETXEN_NETDEV_WEIGHT 128
  978. #define NETXEN_ADAPTER_UP_MAGIC 777
  979. #define NETXEN_NIC_PEG_TUNE 0
  980. #define __NX_FW_ATTACHED 0
  981. #define __NX_DEV_UP 1
  982. #define __NX_RESETTING 2
  983. /* Mini Coredump FW supported version */
  984. #define NX_MD_SUPPORT_MAJOR 4
  985. #define NX_MD_SUPPORT_MINOR 0
  986. #define NX_MD_SUPPORT_SUBVERSION 579
  987. #define LSW(x) ((uint16_t)(x))
  988. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  989. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  990. /* Mini Coredump mask level */
  991. #define NX_DUMP_MASK_MIN 0x03
  992. #define NX_DUMP_MASK_DEF 0x1f
  993. #define NX_DUMP_MASK_MAX 0xff
  994. /* Mini Coredump CDRP commands */
  995. #define NX_CDRP_CMD_TEMP_SIZE 0x0000002f
  996. #define NX_CDRP_CMD_GET_TEMP_HDR 0x00000030
  997. #define NX_DUMP_STATE_ARRAY_LEN 16
  998. #define NX_DUMP_CAP_SIZE_ARRAY_LEN 8
  999. /* Mini Coredump sysfs entries flags*/
  1000. #define NX_FORCE_FW_DUMP_KEY 0xdeadfeed
  1001. #define NX_ENABLE_FW_DUMP 0xaddfeed
  1002. #define NX_DISABLE_FW_DUMP 0xbadfeed
  1003. #define NX_FORCE_FW_RESET 0xdeaddead
  1004. /* Flash read/write address */
  1005. #define NX_FW_DUMP_REG1 0x00130060
  1006. #define NX_FW_DUMP_REG2 0x001e0000
  1007. #define NX_FLASH_SEM2_LK 0x0013C010
  1008. #define NX_FLASH_SEM2_ULK 0x0013C014
  1009. #define NX_FLASH_LOCK_ID 0x001B2100
  1010. #define FLASH_ROM_WINDOW 0x42110030
  1011. #define FLASH_ROM_DATA 0x42150000
  1012. /* Mini Coredump register read/write routine */
  1013. #define NX_RD_DUMP_REG(addr, bar0, data) do { \
  1014. writel((addr & 0xFFFF0000), (void __iomem *) (bar0 + \
  1015. NX_FW_DUMP_REG1)); \
  1016. readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1)); \
  1017. *data = readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 + \
  1018. LSW(addr))); \
  1019. } while (0)
  1020. #define NX_WR_DUMP_REG(addr, bar0, data) do { \
  1021. writel((addr & 0xFFFF0000), (void __iomem *) (bar0 + \
  1022. NX_FW_DUMP_REG1)); \
  1023. readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1)); \
  1024. writel(data, (void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr)));\
  1025. readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr))); \
  1026. } while (0)
  1027. /*
  1028. Entry Type Defines
  1029. */
  1030. #define RDNOP 0
  1031. #define RDCRB 1
  1032. #define RDMUX 2
  1033. #define QUEUE 3
  1034. #define BOARD 4
  1035. #define RDSRE 5
  1036. #define RDOCM 6
  1037. #define PREGS 7
  1038. #define L1DTG 8
  1039. #define L1ITG 9
  1040. #define CACHE 10
  1041. #define L1DAT 11
  1042. #define L1INS 12
  1043. #define RDSTK 13
  1044. #define RDCON 14
  1045. #define L2DTG 21
  1046. #define L2ITG 22
  1047. #define L2DAT 23
  1048. #define L2INS 24
  1049. #define RDOC3 25
  1050. #define MEMBK 32
  1051. #define RDROM 71
  1052. #define RDMEM 72
  1053. #define RDMN 73
  1054. #define INFOR 81
  1055. #define CNTRL 98
  1056. #define TLHDR 99
  1057. #define RDEND 255
  1058. #define PRIMQ 103
  1059. #define SQG2Q 104
  1060. #define SQG3Q 105
  1061. /*
  1062. * Opcodes for Control Entries.
  1063. * These Flags are bit fields.
  1064. */
  1065. #define NX_DUMP_WCRB 0x01
  1066. #define NX_DUMP_RWCRB 0x02
  1067. #define NX_DUMP_ANDCRB 0x04
  1068. #define NX_DUMP_ORCRB 0x08
  1069. #define NX_DUMP_POLLCRB 0x10
  1070. #define NX_DUMP_RD_SAVE 0x20
  1071. #define NX_DUMP_WRT_SAVED 0x40
  1072. #define NX_DUMP_MOD_SAVE_ST 0x80
  1073. /* Driver Flags */
  1074. #define NX_DUMP_SKIP 0x80 /* driver skipped this entry */
  1075. #define NX_DUMP_SIZE_ERR 0x40 /*entry size vs capture size mismatch*/
  1076. #define NX_PCI_READ_32(ADDR) readl((ADDR))
  1077. #define NX_PCI_WRITE_32(DATA, ADDR) writel(DATA, (ADDR))
  1078. struct netxen_minidump {
  1079. u32 pos; /* position in the dump buffer */
  1080. u8 fw_supports_md; /* FW supports Mini cordump */
  1081. u8 has_valid_dump; /* indicates valid dump */
  1082. u8 md_capture_mask; /* driver capture mask */
  1083. u8 md_enabled; /* Turn Mini Coredump on/off */
  1084. u32 md_dump_size; /* Total FW Mini Coredump size */
  1085. u32 md_capture_size; /* FW dump capture size */
  1086. u32 md_template_size; /* FW template size */
  1087. u32 md_template_ver; /* FW template version */
  1088. u64 md_timestamp; /* FW Mini dump timestamp */
  1089. void *md_template; /* FW template will be stored */
  1090. void *md_capture_buff; /* FW dump will be stored */
  1091. };
  1092. struct netxen_minidump_template_hdr {
  1093. u32 entry_type;
  1094. u32 first_entry_offset;
  1095. u32 size_of_template;
  1096. u32 capture_mask;
  1097. u32 num_of_entries;
  1098. u32 version;
  1099. u32 driver_timestamp;
  1100. u32 checksum;
  1101. u32 driver_capture_mask;
  1102. u32 driver_info_word2;
  1103. u32 driver_info_word3;
  1104. u32 driver_info_word4;
  1105. u32 saved_state_array[NX_DUMP_STATE_ARRAY_LEN];
  1106. u32 capture_size_array[NX_DUMP_CAP_SIZE_ARRAY_LEN];
  1107. u32 rsvd[0];
  1108. };
  1109. /* Common Entry Header: Common to All Entry Types */
  1110. /*
  1111. * Driver Code is for driver to write some info about the entry.
  1112. * Currently not used.
  1113. */
  1114. struct netxen_common_entry_hdr {
  1115. u32 entry_type;
  1116. u32 entry_size;
  1117. u32 entry_capture_size;
  1118. union {
  1119. struct {
  1120. u8 entry_capture_mask;
  1121. u8 entry_code;
  1122. u8 driver_code;
  1123. u8 driver_flags;
  1124. };
  1125. u32 entry_ctrl_word;
  1126. };
  1127. };
  1128. /* Generic Entry Including Header */
  1129. struct netxen_minidump_entry {
  1130. struct netxen_common_entry_hdr hdr;
  1131. u32 entry_data00;
  1132. u32 entry_data01;
  1133. u32 entry_data02;
  1134. u32 entry_data03;
  1135. u32 entry_data04;
  1136. u32 entry_data05;
  1137. u32 entry_data06;
  1138. u32 entry_data07;
  1139. };
  1140. /* Read ROM Header */
  1141. struct netxen_minidump_entry_rdrom {
  1142. struct netxen_common_entry_hdr h;
  1143. union {
  1144. struct {
  1145. u32 select_addr_reg;
  1146. };
  1147. u32 rsvd_0;
  1148. };
  1149. union {
  1150. struct {
  1151. u8 addr_stride;
  1152. u8 addr_cnt;
  1153. u16 data_size;
  1154. };
  1155. u32 rsvd_1;
  1156. };
  1157. union {
  1158. struct {
  1159. u32 op_count;
  1160. };
  1161. u32 rsvd_2;
  1162. };
  1163. union {
  1164. struct {
  1165. u32 read_addr_reg;
  1166. };
  1167. u32 rsvd_3;
  1168. };
  1169. union {
  1170. struct {
  1171. u32 write_mask;
  1172. };
  1173. u32 rsvd_4;
  1174. };
  1175. union {
  1176. struct {
  1177. u32 read_mask;
  1178. };
  1179. u32 rsvd_5;
  1180. };
  1181. u32 read_addr;
  1182. u32 read_data_size;
  1183. };
  1184. /* Read CRB and Control Entry Header */
  1185. struct netxen_minidump_entry_crb {
  1186. struct netxen_common_entry_hdr h;
  1187. u32 addr;
  1188. union {
  1189. struct {
  1190. u8 addr_stride;
  1191. u8 state_index_a;
  1192. u16 poll_timeout;
  1193. };
  1194. u32 addr_cntrl;
  1195. };
  1196. u32 data_size;
  1197. u32 op_count;
  1198. union {
  1199. struct {
  1200. u8 opcode;
  1201. u8 state_index_v;
  1202. u8 shl;
  1203. u8 shr;
  1204. };
  1205. u32 control_value;
  1206. };
  1207. u32 value_1;
  1208. u32 value_2;
  1209. u32 value_3;
  1210. };
  1211. /* Read Memory and MN Header */
  1212. struct netxen_minidump_entry_rdmem {
  1213. struct netxen_common_entry_hdr h;
  1214. union {
  1215. struct {
  1216. u32 select_addr_reg;
  1217. };
  1218. u32 rsvd_0;
  1219. };
  1220. union {
  1221. struct {
  1222. u8 addr_stride;
  1223. u8 addr_cnt;
  1224. u16 data_size;
  1225. };
  1226. u32 rsvd_1;
  1227. };
  1228. union {
  1229. struct {
  1230. u32 op_count;
  1231. };
  1232. u32 rsvd_2;
  1233. };
  1234. union {
  1235. struct {
  1236. u32 read_addr_reg;
  1237. };
  1238. u32 rsvd_3;
  1239. };
  1240. union {
  1241. struct {
  1242. u32 cntrl_addr_reg;
  1243. };
  1244. u32 rsvd_4;
  1245. };
  1246. union {
  1247. struct {
  1248. u8 wr_byte0;
  1249. u8 wr_byte1;
  1250. u8 poll_mask;
  1251. u8 poll_cnt;
  1252. };
  1253. u32 rsvd_5;
  1254. };
  1255. u32 read_addr;
  1256. u32 read_data_size;
  1257. };
  1258. /* Read Cache L1 and L2 Header */
  1259. struct netxen_minidump_entry_cache {
  1260. struct netxen_common_entry_hdr h;
  1261. u32 tag_reg_addr;
  1262. union {
  1263. struct {
  1264. u16 tag_value_stride;
  1265. u16 init_tag_value;
  1266. };
  1267. u32 select_addr_cntrl;
  1268. };
  1269. u32 data_size;
  1270. u32 op_count;
  1271. u32 control_addr;
  1272. union {
  1273. struct {
  1274. u16 write_value;
  1275. u8 poll_mask;
  1276. u8 poll_wait;
  1277. };
  1278. u32 control_value;
  1279. };
  1280. u32 read_addr;
  1281. union {
  1282. struct {
  1283. u8 read_addr_stride;
  1284. u8 read_addr_cnt;
  1285. u16 rsvd_1;
  1286. };
  1287. u32 read_addr_cntrl;
  1288. };
  1289. };
  1290. /* Read OCM Header */
  1291. struct netxen_minidump_entry_rdocm {
  1292. struct netxen_common_entry_hdr h;
  1293. u32 rsvd_0;
  1294. union {
  1295. struct {
  1296. u32 rsvd_1;
  1297. };
  1298. u32 select_addr_cntrl;
  1299. };
  1300. u32 data_size;
  1301. u32 op_count;
  1302. u32 rsvd_2;
  1303. u32 rsvd_3;
  1304. u32 read_addr;
  1305. union {
  1306. struct {
  1307. u32 read_addr_stride;
  1308. };
  1309. u32 read_addr_cntrl;
  1310. };
  1311. };
  1312. /* Read MUX Header */
  1313. struct netxen_minidump_entry_mux {
  1314. struct netxen_common_entry_hdr h;
  1315. u32 select_addr;
  1316. union {
  1317. struct {
  1318. u32 rsvd_0;
  1319. };
  1320. u32 select_addr_cntrl;
  1321. };
  1322. u32 data_size;
  1323. u32 op_count;
  1324. u32 select_value;
  1325. u32 select_value_stride;
  1326. u32 read_addr;
  1327. u32 rsvd_1;
  1328. };
  1329. /* Read Queue Header */
  1330. struct netxen_minidump_entry_queue {
  1331. struct netxen_common_entry_hdr h;
  1332. u32 select_addr;
  1333. union {
  1334. struct {
  1335. u16 queue_id_stride;
  1336. u16 rsvd_0;
  1337. };
  1338. u32 select_addr_cntrl;
  1339. };
  1340. u32 data_size;
  1341. u32 op_count;
  1342. u32 rsvd_1;
  1343. u32 rsvd_2;
  1344. u32 read_addr;
  1345. union {
  1346. struct {
  1347. u8 read_addr_stride;
  1348. u8 read_addr_cnt;
  1349. u16 rsvd_3;
  1350. };
  1351. u32 read_addr_cntrl;
  1352. };
  1353. };
  1354. struct netxen_dummy_dma {
  1355. void *addr;
  1356. dma_addr_t phys_addr;
  1357. };
  1358. struct netxen_adapter {
  1359. struct netxen_hardware_context ahw;
  1360. struct net_device *netdev;
  1361. struct pci_dev *pdev;
  1362. struct list_head mac_list;
  1363. struct list_head vlan_ip_list;
  1364. spinlock_t tx_clean_lock;
  1365. u16 num_txd;
  1366. u16 num_rxd;
  1367. u16 num_jumbo_rxd;
  1368. u16 num_lro_rxd;
  1369. u8 max_rds_rings;
  1370. u8 max_sds_rings;
  1371. u8 driver_mismatch;
  1372. u8 msix_supported;
  1373. u8 __pad;
  1374. u8 pci_using_dac;
  1375. u8 portnum;
  1376. u8 physical_port;
  1377. u8 mc_enabled;
  1378. u8 max_mc_count;
  1379. u8 rss_supported;
  1380. u8 link_changed;
  1381. u8 fw_wait_cnt;
  1382. u8 fw_fail_cnt;
  1383. u8 tx_timeo_cnt;
  1384. u8 need_fw_reset;
  1385. u8 has_link_events;
  1386. u8 fw_type;
  1387. u16 tx_context_id;
  1388. u16 mtu;
  1389. u16 is_up;
  1390. u16 link_speed;
  1391. u16 link_duplex;
  1392. u16 link_autoneg;
  1393. u16 module_type;
  1394. u32 capabilities;
  1395. u32 flags;
  1396. u32 irq;
  1397. u32 temp;
  1398. u32 int_vec_bit;
  1399. u32 heartbit;
  1400. u8 mac_addr[ETH_ALEN];
  1401. struct netxen_adapter_stats stats;
  1402. struct netxen_recv_context recv_ctx;
  1403. struct nx_host_tx_ring *tx_ring;
  1404. int (*macaddr_set) (struct netxen_adapter *, u8 *);
  1405. int (*set_mtu) (struct netxen_adapter *, int);
  1406. int (*set_promisc) (struct netxen_adapter *, u32);
  1407. void (*set_multi) (struct net_device *);
  1408. int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
  1409. int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
  1410. int (*init_port) (struct netxen_adapter *, int);
  1411. int (*stop_port) (struct netxen_adapter *);
  1412. u32 (*crb_read)(struct netxen_adapter *, ulong);
  1413. int (*crb_write)(struct netxen_adapter *, ulong, u32);
  1414. int (*pci_mem_read)(struct netxen_adapter *, u64, u64 *);
  1415. int (*pci_mem_write)(struct netxen_adapter *, u64, u64);
  1416. int (*pci_set_window)(struct netxen_adapter *, u64, u32 *);
  1417. u32 (*io_read)(struct netxen_adapter *, void __iomem *);
  1418. void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
  1419. void __iomem *tgt_mask_reg;
  1420. void __iomem *pci_int_reg;
  1421. void __iomem *tgt_status_reg;
  1422. void __iomem *crb_int_state_reg;
  1423. void __iomem *isr_int_vec;
  1424. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1425. struct netxen_dummy_dma dummy_dma;
  1426. struct delayed_work fw_work;
  1427. struct work_struct tx_timeout_task;
  1428. nx_nic_intr_coalesce_t coal;
  1429. unsigned long state;
  1430. __le32 file_prd_off; /*File fw product offset*/
  1431. u32 fw_version;
  1432. const struct firmware *fw;
  1433. struct netxen_minidump mdump; /* mdump ptr */
  1434. int fw_mdump_rdy; /* for mdump ready */
  1435. };
  1436. int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
  1437. int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
  1438. #define NXRD32(adapter, off) \
  1439. (adapter->crb_read(adapter, off))
  1440. #define NXWR32(adapter, off, val) \
  1441. (adapter->crb_write(adapter, off, val))
  1442. #define NXRDIO(adapter, addr) \
  1443. (adapter->io_read(adapter, addr))
  1444. #define NXWRIO(adapter, addr, val) \
  1445. (adapter->io_write(adapter, addr, val))
  1446. int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
  1447. void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
  1448. #define netxen_rom_lock(a) \
  1449. netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
  1450. #define netxen_rom_unlock(a) \
  1451. netxen_pcie_sem_unlock((a), 2)
  1452. #define netxen_phy_lock(a) \
  1453. netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
  1454. #define netxen_phy_unlock(a) \
  1455. netxen_pcie_sem_unlock((a), 3)
  1456. #define netxen_api_lock(a) \
  1457. netxen_pcie_sem_lock((a), 5, 0)
  1458. #define netxen_api_unlock(a) \
  1459. netxen_pcie_sem_unlock((a), 5)
  1460. #define netxen_sw_lock(a) \
  1461. netxen_pcie_sem_lock((a), 6, 0)
  1462. #define netxen_sw_unlock(a) \
  1463. netxen_pcie_sem_unlock((a), 6)
  1464. #define crb_win_lock(a) \
  1465. netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
  1466. #define crb_win_unlock(a) \
  1467. netxen_pcie_sem_unlock((a), 7)
  1468. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1469. int netxen_nic_wol_supported(struct netxen_adapter *adapter);
  1470. /* Functions from netxen_nic_init.c */
  1471. int netxen_init_dummy_dma(struct netxen_adapter *adapter);
  1472. void netxen_free_dummy_dma(struct netxen_adapter *adapter);
  1473. int netxen_check_flash_fw_compatibility(struct netxen_adapter *adapter);
  1474. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1475. int netxen_load_firmware(struct netxen_adapter *adapter);
  1476. int netxen_need_fw_reset(struct netxen_adapter *adapter);
  1477. void netxen_request_firmware(struct netxen_adapter *adapter);
  1478. void netxen_release_firmware(struct netxen_adapter *adapter);
  1479. int netxen_pinit_from_rom(struct netxen_adapter *adapter);
  1480. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1481. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1482. u8 *bytes, size_t size);
  1483. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1484. u8 *bytes, size_t size);
  1485. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1486. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1487. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1488. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1489. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1490. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1491. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1492. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1493. void netxen_setup_hwops(struct netxen_adapter *adapter);
  1494. void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
  1495. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1496. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1497. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1498. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1499. int netxen_init_firmware(struct netxen_adapter *adapter);
  1500. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1501. void netxen_watchdog_task(struct work_struct *work);
  1502. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
  1503. struct nx_host_rds_ring *rds_ring);
  1504. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1505. int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
  1506. void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
  1507. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1508. int netxen_config_rss(struct netxen_adapter *adapter, int enable);
  1509. int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd);
  1510. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
  1511. void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
  1512. void netxen_pci_camqm_read_2M(struct netxen_adapter *, u64, u64 *);
  1513. void netxen_pci_camqm_write_2M(struct netxen_adapter *, u64, u64);
  1514. int nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
  1515. u32 speed, u32 duplex, u32 autoneg);
  1516. int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
  1517. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1518. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
  1519. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
  1520. int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
  1521. int netxen_setup_minidump(struct netxen_adapter *adapter);
  1522. void netxen_dump_fw(struct netxen_adapter *adapter);
  1523. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1524. struct nx_host_tx_ring *tx_ring);
  1525. /* Functions from netxen_nic_main.c */
  1526. int netxen_nic_reset_context(struct netxen_adapter *);
  1527. int nx_dev_request_reset(struct netxen_adapter *adapter);
  1528. /*
  1529. * NetXen Board information
  1530. */
  1531. #define NETXEN_MAX_SHORT_NAME 32
  1532. struct netxen_brdinfo {
  1533. int brdtype; /* type of board */
  1534. long ports; /* max no of physical ports */
  1535. char short_name[NETXEN_MAX_SHORT_NAME];
  1536. };
  1537. static const struct netxen_brdinfo netxen_boards[] = {
  1538. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1539. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1540. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1541. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1542. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1543. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1544. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1545. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1546. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1547. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1548. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1549. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1550. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1551. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1552. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
  1553. {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
  1554. {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
  1555. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1556. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1557. };
  1558. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1559. static inline void get_brd_name_by_type(u32 type, char *name)
  1560. {
  1561. int i, found = 0;
  1562. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1563. if (netxen_boards[i].brdtype == type) {
  1564. strcpy(name, netxen_boards[i].short_name);
  1565. found = 1;
  1566. break;
  1567. }
  1568. }
  1569. if (!found)
  1570. name = "Unknown";
  1571. }
  1572. static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
  1573. {
  1574. smp_mb();
  1575. return find_diff_among(tx_ring->producer,
  1576. tx_ring->sw_consumer, tx_ring->num_desc);
  1577. }
  1578. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac);
  1579. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac);
  1580. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1581. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1582. int *valp);
  1583. extern const struct ethtool_ops netxen_nic_ethtool_ops;
  1584. #endif /* __NETXEN_NIC_H_ */