forcedeth.c 187 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/u64_stats_sync.h>
  66. #include <linux/io.h>
  67. #include <asm/irq.h>
  68. #define TX_WORK_PER_LOOP 64
  69. #define RX_WORK_PER_LOOP 64
  70. /*
  71. * Hardware access:
  72. */
  73. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  74. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  75. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  76. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  77. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  78. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  79. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  80. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  81. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  82. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  83. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  84. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  85. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  86. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  87. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  88. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  89. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  90. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  91. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  94. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  95. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  96. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  97. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  98. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  99. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  100. enum {
  101. NvRegIrqStatus = 0x000,
  102. #define NVREG_IRQSTAT_MIIEVENT 0x040
  103. #define NVREG_IRQSTAT_MASK 0x83ff
  104. NvRegIrqMask = 0x004,
  105. #define NVREG_IRQ_RX_ERROR 0x0001
  106. #define NVREG_IRQ_RX 0x0002
  107. #define NVREG_IRQ_RX_NOBUF 0x0004
  108. #define NVREG_IRQ_TX_ERR 0x0008
  109. #define NVREG_IRQ_TX_OK 0x0010
  110. #define NVREG_IRQ_TIMER 0x0020
  111. #define NVREG_IRQ_LINK 0x0040
  112. #define NVREG_IRQ_RX_FORCED 0x0080
  113. #define NVREG_IRQ_TX_FORCED 0x0100
  114. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  115. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  116. #define NVREG_IRQMASK_CPU 0x0060
  117. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  118. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  119. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  120. NvRegUnknownSetupReg6 = 0x008,
  121. #define NVREG_UNKSETUP6_VAL 3
  122. /*
  123. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  124. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  125. */
  126. NvRegPollingInterval = 0x00c,
  127. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  128. #define NVREG_POLL_DEFAULT_CPU 13
  129. NvRegMSIMap0 = 0x020,
  130. NvRegMSIMap1 = 0x024,
  131. NvRegMSIIrqMask = 0x030,
  132. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  133. NvRegMisc1 = 0x080,
  134. #define NVREG_MISC1_PAUSE_TX 0x01
  135. #define NVREG_MISC1_HD 0x02
  136. #define NVREG_MISC1_FORCE 0x3b0f3c
  137. NvRegMacReset = 0x34,
  138. #define NVREG_MAC_RESET_ASSERT 0x0F3
  139. NvRegTransmitterControl = 0x084,
  140. #define NVREG_XMITCTL_START 0x01
  141. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  142. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  143. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  144. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  145. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  146. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  147. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  148. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  149. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  150. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  151. #define NVREG_XMITCTL_DATA_START 0x00100000
  152. #define NVREG_XMITCTL_DATA_READY 0x00010000
  153. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  154. NvRegTransmitterStatus = 0x088,
  155. #define NVREG_XMITSTAT_BUSY 0x01
  156. NvRegPacketFilterFlags = 0x8c,
  157. #define NVREG_PFF_PAUSE_RX 0x08
  158. #define NVREG_PFF_ALWAYS 0x7F0000
  159. #define NVREG_PFF_PROMISC 0x80
  160. #define NVREG_PFF_MYADDR 0x20
  161. #define NVREG_PFF_LOOPBACK 0x10
  162. NvRegOffloadConfig = 0x90,
  163. #define NVREG_OFFLOAD_HOMEPHY 0x601
  164. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  165. NvRegReceiverControl = 0x094,
  166. #define NVREG_RCVCTL_START 0x01
  167. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  168. NvRegReceiverStatus = 0x98,
  169. #define NVREG_RCVSTAT_BUSY 0x01
  170. NvRegSlotTime = 0x9c,
  171. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  172. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  173. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  174. #define NVREG_SLOTTIME_HALF 0x0000ff00
  175. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  176. #define NVREG_SLOTTIME_MASK 0x000000ff
  177. NvRegTxDeferral = 0xA0,
  178. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  179. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  180. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  183. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  184. NvRegRxDeferral = 0xA4,
  185. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  186. NvRegMacAddrA = 0xA8,
  187. NvRegMacAddrB = 0xAC,
  188. NvRegMulticastAddrA = 0xB0,
  189. #define NVREG_MCASTADDRA_FORCE 0x01
  190. NvRegMulticastAddrB = 0xB4,
  191. NvRegMulticastMaskA = 0xB8,
  192. #define NVREG_MCASTMASKA_NONE 0xffffffff
  193. NvRegMulticastMaskB = 0xBC,
  194. #define NVREG_MCASTMASKB_NONE 0xffff
  195. NvRegPhyInterface = 0xC0,
  196. #define PHY_RGMII 0x10000000
  197. NvRegBackOffControl = 0xC4,
  198. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  199. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  200. #define NVREG_BKOFFCTRL_SELECT 24
  201. #define NVREG_BKOFFCTRL_GEAR 12
  202. NvRegTxRingPhysAddr = 0x100,
  203. NvRegRxRingPhysAddr = 0x104,
  204. NvRegRingSizes = 0x108,
  205. #define NVREG_RINGSZ_TXSHIFT 0
  206. #define NVREG_RINGSZ_RXSHIFT 16
  207. NvRegTransmitPoll = 0x10c,
  208. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  209. NvRegLinkSpeed = 0x110,
  210. #define NVREG_LINKSPEED_FORCE 0x10000
  211. #define NVREG_LINKSPEED_10 1000
  212. #define NVREG_LINKSPEED_100 100
  213. #define NVREG_LINKSPEED_1000 50
  214. #define NVREG_LINKSPEED_MASK (0xFFF)
  215. NvRegUnknownSetupReg5 = 0x130,
  216. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  217. NvRegTxWatermark = 0x13c,
  218. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  219. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  220. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  221. NvRegTxRxControl = 0x144,
  222. #define NVREG_TXRXCTL_KICK 0x0001
  223. #define NVREG_TXRXCTL_BIT1 0x0002
  224. #define NVREG_TXRXCTL_BIT2 0x0004
  225. #define NVREG_TXRXCTL_IDLE 0x0008
  226. #define NVREG_TXRXCTL_RESET 0x0010
  227. #define NVREG_TXRXCTL_RXCHECK 0x0400
  228. #define NVREG_TXRXCTL_DESC_1 0
  229. #define NVREG_TXRXCTL_DESC_2 0x002100
  230. #define NVREG_TXRXCTL_DESC_3 0xc02200
  231. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  232. #define NVREG_TXRXCTL_VLANINS 0x00080
  233. NvRegTxRingPhysAddrHigh = 0x148,
  234. NvRegRxRingPhysAddrHigh = 0x14C,
  235. NvRegTxPauseFrame = 0x170,
  236. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  240. NvRegTxPauseFrameLimit = 0x174,
  241. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  242. NvRegMIIStatus = 0x180,
  243. #define NVREG_MIISTAT_ERROR 0x0001
  244. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  245. #define NVREG_MIISTAT_MASK_RW 0x0007
  246. #define NVREG_MIISTAT_MASK_ALL 0x000f
  247. NvRegMIIMask = 0x184,
  248. #define NVREG_MII_LINKCHANGE 0x0008
  249. NvRegAdapterControl = 0x188,
  250. #define NVREG_ADAPTCTL_START 0x02
  251. #define NVREG_ADAPTCTL_LINKUP 0x04
  252. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  253. #define NVREG_ADAPTCTL_RUNNING 0x100000
  254. #define NVREG_ADAPTCTL_PHYSHIFT 24
  255. NvRegMIISpeed = 0x18c,
  256. #define NVREG_MIISPEED_BIT8 (1<<8)
  257. #define NVREG_MIIDELAY 5
  258. NvRegMIIControl = 0x190,
  259. #define NVREG_MIICTL_INUSE 0x08000
  260. #define NVREG_MIICTL_WRITE 0x00400
  261. #define NVREG_MIICTL_ADDRSHIFT 5
  262. NvRegMIIData = 0x194,
  263. NvRegTxUnicast = 0x1a0,
  264. NvRegTxMulticast = 0x1a4,
  265. NvRegTxBroadcast = 0x1a8,
  266. NvRegWakeUpFlags = 0x200,
  267. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  268. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  269. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  270. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  271. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  272. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  273. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  277. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  278. NvRegMgmtUnitGetVersion = 0x204,
  279. #define NVREG_MGMTUNITGETVERSION 0x01
  280. NvRegMgmtUnitVersion = 0x208,
  281. #define NVREG_MGMTUNITVERSION 0x08
  282. NvRegPowerCap = 0x268,
  283. #define NVREG_POWERCAP_D3SUPP (1<<30)
  284. #define NVREG_POWERCAP_D2SUPP (1<<26)
  285. #define NVREG_POWERCAP_D1SUPP (1<<25)
  286. NvRegPowerState = 0x26c,
  287. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  288. #define NVREG_POWERSTATE_VALID 0x0100
  289. #define NVREG_POWERSTATE_MASK 0x0003
  290. #define NVREG_POWERSTATE_D0 0x0000
  291. #define NVREG_POWERSTATE_D1 0x0001
  292. #define NVREG_POWERSTATE_D2 0x0002
  293. #define NVREG_POWERSTATE_D3 0x0003
  294. NvRegMgmtUnitControl = 0x278,
  295. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  296. NvRegTxCnt = 0x280,
  297. NvRegTxZeroReXmt = 0x284,
  298. NvRegTxOneReXmt = 0x288,
  299. NvRegTxManyReXmt = 0x28c,
  300. NvRegTxLateCol = 0x290,
  301. NvRegTxUnderflow = 0x294,
  302. NvRegTxLossCarrier = 0x298,
  303. NvRegTxExcessDef = 0x29c,
  304. NvRegTxRetryErr = 0x2a0,
  305. NvRegRxFrameErr = 0x2a4,
  306. NvRegRxExtraByte = 0x2a8,
  307. NvRegRxLateCol = 0x2ac,
  308. NvRegRxRunt = 0x2b0,
  309. NvRegRxFrameTooLong = 0x2b4,
  310. NvRegRxOverflow = 0x2b8,
  311. NvRegRxFCSErr = 0x2bc,
  312. NvRegRxFrameAlignErr = 0x2c0,
  313. NvRegRxLenErr = 0x2c4,
  314. NvRegRxUnicast = 0x2c8,
  315. NvRegRxMulticast = 0x2cc,
  316. NvRegRxBroadcast = 0x2d0,
  317. NvRegTxDef = 0x2d4,
  318. NvRegTxFrame = 0x2d8,
  319. NvRegRxCnt = 0x2dc,
  320. NvRegTxPause = 0x2e0,
  321. NvRegRxPause = 0x2e4,
  322. NvRegRxDropFrame = 0x2e8,
  323. NvRegVlanControl = 0x300,
  324. #define NVREG_VLANCONTROL_ENABLE 0x2000
  325. NvRegMSIXMap0 = 0x3e0,
  326. NvRegMSIXMap1 = 0x3e4,
  327. NvRegMSIXIrqStatus = 0x3f0,
  328. NvRegPowerState2 = 0x600,
  329. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  330. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  331. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  332. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  333. };
  334. /* Big endian: should work, but is untested */
  335. struct ring_desc {
  336. __le32 buf;
  337. __le32 flaglen;
  338. };
  339. struct ring_desc_ex {
  340. __le32 bufhigh;
  341. __le32 buflow;
  342. __le32 txvlan;
  343. __le32 flaglen;
  344. };
  345. union ring_type {
  346. struct ring_desc *orig;
  347. struct ring_desc_ex *ex;
  348. };
  349. #define FLAG_MASK_V1 0xffff0000
  350. #define FLAG_MASK_V2 0xffffc000
  351. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  352. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  353. #define NV_TX_LASTPACKET (1<<16)
  354. #define NV_TX_RETRYERROR (1<<19)
  355. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  356. #define NV_TX_FORCED_INTERRUPT (1<<24)
  357. #define NV_TX_DEFERRED (1<<26)
  358. #define NV_TX_CARRIERLOST (1<<27)
  359. #define NV_TX_LATECOLLISION (1<<28)
  360. #define NV_TX_UNDERFLOW (1<<29)
  361. #define NV_TX_ERROR (1<<30)
  362. #define NV_TX_VALID (1<<31)
  363. #define NV_TX2_LASTPACKET (1<<29)
  364. #define NV_TX2_RETRYERROR (1<<18)
  365. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  366. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  367. #define NV_TX2_DEFERRED (1<<25)
  368. #define NV_TX2_CARRIERLOST (1<<26)
  369. #define NV_TX2_LATECOLLISION (1<<27)
  370. #define NV_TX2_UNDERFLOW (1<<28)
  371. /* error and valid are the same for both */
  372. #define NV_TX2_ERROR (1<<30)
  373. #define NV_TX2_VALID (1<<31)
  374. #define NV_TX2_TSO (1<<28)
  375. #define NV_TX2_TSO_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  378. #define NV_TX2_CHECKSUM_L3 (1<<27)
  379. #define NV_TX2_CHECKSUM_L4 (1<<26)
  380. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  381. #define NV_RX_DESCRIPTORVALID (1<<16)
  382. #define NV_RX_MISSEDFRAME (1<<17)
  383. #define NV_RX_SUBSTRACT1 (1<<18)
  384. #define NV_RX_ERROR1 (1<<23)
  385. #define NV_RX_ERROR2 (1<<24)
  386. #define NV_RX_ERROR3 (1<<25)
  387. #define NV_RX_ERROR4 (1<<26)
  388. #define NV_RX_CRCERR (1<<27)
  389. #define NV_RX_OVERFLOW (1<<28)
  390. #define NV_RX_FRAMINGERR (1<<29)
  391. #define NV_RX_ERROR (1<<30)
  392. #define NV_RX_AVAIL (1<<31)
  393. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  394. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  395. #define NV_RX2_CHECKSUM_IP (0x10000000)
  396. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  397. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  398. #define NV_RX2_DESCRIPTORVALID (1<<29)
  399. #define NV_RX2_SUBSTRACT1 (1<<25)
  400. #define NV_RX2_ERROR1 (1<<18)
  401. #define NV_RX2_ERROR2 (1<<19)
  402. #define NV_RX2_ERROR3 (1<<20)
  403. #define NV_RX2_ERROR4 (1<<21)
  404. #define NV_RX2_CRCERR (1<<22)
  405. #define NV_RX2_OVERFLOW (1<<23)
  406. #define NV_RX2_FRAMINGERR (1<<24)
  407. /* error and avail are the same for both */
  408. #define NV_RX2_ERROR (1<<30)
  409. #define NV_RX2_AVAIL (1<<31)
  410. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  411. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  412. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  413. /* Miscellaneous hardware related defines: */
  414. #define NV_PCI_REGSZ_VER1 0x270
  415. #define NV_PCI_REGSZ_VER2 0x2d4
  416. #define NV_PCI_REGSZ_VER3 0x604
  417. #define NV_PCI_REGSZ_MAX 0x604
  418. /* various timeout delays: all in usec */
  419. #define NV_TXRX_RESET_DELAY 4
  420. #define NV_TXSTOP_DELAY1 10
  421. #define NV_TXSTOP_DELAY1MAX 500000
  422. #define NV_TXSTOP_DELAY2 100
  423. #define NV_RXSTOP_DELAY1 10
  424. #define NV_RXSTOP_DELAY1MAX 500000
  425. #define NV_RXSTOP_DELAY2 100
  426. #define NV_SETUP5_DELAY 5
  427. #define NV_SETUP5_DELAYMAX 50000
  428. #define NV_POWERUP_DELAY 5
  429. #define NV_POWERUP_DELAYMAX 5000
  430. #define NV_MIIBUSY_DELAY 50
  431. #define NV_MIIPHY_DELAY 10
  432. #define NV_MIIPHY_DELAYMAX 10000
  433. #define NV_MAC_RESET_DELAY 64
  434. #define NV_WAKEUPPATTERNS 5
  435. #define NV_WAKEUPMASKENTRIES 4
  436. /* General driver defaults */
  437. #define NV_WATCHDOG_TIMEO (5*HZ)
  438. #define RX_RING_DEFAULT 512
  439. #define TX_RING_DEFAULT 256
  440. #define RX_RING_MIN 128
  441. #define TX_RING_MIN 64
  442. #define RING_MAX_DESC_VER_1 1024
  443. #define RING_MAX_DESC_VER_2_3 16384
  444. /* rx/tx mac addr + type + vlan + align + slack*/
  445. #define NV_RX_HEADERS (64)
  446. /* even more slack. */
  447. #define NV_RX_ALLOC_PAD (64)
  448. /* maximum mtu size */
  449. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  450. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  451. #define OOM_REFILL (1+HZ/20)
  452. #define POLL_WAIT (1+HZ/100)
  453. #define LINK_TIMEOUT (3*HZ)
  454. #define STATS_INTERVAL (10*HZ)
  455. /*
  456. * desc_ver values:
  457. * The nic supports three different descriptor types:
  458. * - DESC_VER_1: Original
  459. * - DESC_VER_2: support for jumbo frames.
  460. * - DESC_VER_3: 64-bit format.
  461. */
  462. #define DESC_VER_1 1
  463. #define DESC_VER_2 2
  464. #define DESC_VER_3 3
  465. /* PHY defines */
  466. #define PHY_OUI_MARVELL 0x5043
  467. #define PHY_OUI_CICADA 0x03f1
  468. #define PHY_OUI_VITESSE 0x01c1
  469. #define PHY_OUI_REALTEK 0x0732
  470. #define PHY_OUI_REALTEK2 0x0020
  471. #define PHYID1_OUI_MASK 0x03ff
  472. #define PHYID1_OUI_SHFT 6
  473. #define PHYID2_OUI_MASK 0xfc00
  474. #define PHYID2_OUI_SHFT 10
  475. #define PHYID2_MODEL_MASK 0x03f0
  476. #define PHY_MODEL_REALTEK_8211 0x0110
  477. #define PHY_REV_MASK 0x0001
  478. #define PHY_REV_REALTEK_8211B 0x0000
  479. #define PHY_REV_REALTEK_8211C 0x0001
  480. #define PHY_MODEL_REALTEK_8201 0x0200
  481. #define PHY_MODEL_MARVELL_E3016 0x0220
  482. #define PHY_MARVELL_E3016_INITMASK 0x0300
  483. #define PHY_CICADA_INIT1 0x0f000
  484. #define PHY_CICADA_INIT2 0x0e00
  485. #define PHY_CICADA_INIT3 0x01000
  486. #define PHY_CICADA_INIT4 0x0200
  487. #define PHY_CICADA_INIT5 0x0004
  488. #define PHY_CICADA_INIT6 0x02000
  489. #define PHY_VITESSE_INIT_REG1 0x1f
  490. #define PHY_VITESSE_INIT_REG2 0x10
  491. #define PHY_VITESSE_INIT_REG3 0x11
  492. #define PHY_VITESSE_INIT_REG4 0x12
  493. #define PHY_VITESSE_INIT_MSK1 0xc
  494. #define PHY_VITESSE_INIT_MSK2 0x0180
  495. #define PHY_VITESSE_INIT1 0x52b5
  496. #define PHY_VITESSE_INIT2 0xaf8a
  497. #define PHY_VITESSE_INIT3 0x8
  498. #define PHY_VITESSE_INIT4 0x8f8a
  499. #define PHY_VITESSE_INIT5 0xaf86
  500. #define PHY_VITESSE_INIT6 0x8f86
  501. #define PHY_VITESSE_INIT7 0xaf82
  502. #define PHY_VITESSE_INIT8 0x0100
  503. #define PHY_VITESSE_INIT9 0x8f82
  504. #define PHY_VITESSE_INIT10 0x0
  505. #define PHY_REALTEK_INIT_REG1 0x1f
  506. #define PHY_REALTEK_INIT_REG2 0x19
  507. #define PHY_REALTEK_INIT_REG3 0x13
  508. #define PHY_REALTEK_INIT_REG4 0x14
  509. #define PHY_REALTEK_INIT_REG5 0x18
  510. #define PHY_REALTEK_INIT_REG6 0x11
  511. #define PHY_REALTEK_INIT_REG7 0x01
  512. #define PHY_REALTEK_INIT1 0x0000
  513. #define PHY_REALTEK_INIT2 0x8e00
  514. #define PHY_REALTEK_INIT3 0x0001
  515. #define PHY_REALTEK_INIT4 0xad17
  516. #define PHY_REALTEK_INIT5 0xfb54
  517. #define PHY_REALTEK_INIT6 0xf5c7
  518. #define PHY_REALTEK_INIT7 0x1000
  519. #define PHY_REALTEK_INIT8 0x0003
  520. #define PHY_REALTEK_INIT9 0x0008
  521. #define PHY_REALTEK_INIT10 0x0005
  522. #define PHY_REALTEK_INIT11 0x0200
  523. #define PHY_REALTEK_INIT_MSK1 0x0003
  524. #define PHY_GIGABIT 0x0100
  525. #define PHY_TIMEOUT 0x1
  526. #define PHY_ERROR 0x2
  527. #define PHY_100 0x1
  528. #define PHY_1000 0x2
  529. #define PHY_HALF 0x100
  530. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  531. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  532. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  533. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  534. #define NV_PAUSEFRAME_RX_REQ 0x0010
  535. #define NV_PAUSEFRAME_TX_REQ 0x0020
  536. #define NV_PAUSEFRAME_AUTONEG 0x0040
  537. /* MSI/MSI-X defines */
  538. #define NV_MSI_X_MAX_VECTORS 8
  539. #define NV_MSI_X_VECTORS_MASK 0x000f
  540. #define NV_MSI_CAPABLE 0x0010
  541. #define NV_MSI_X_CAPABLE 0x0020
  542. #define NV_MSI_ENABLED 0x0040
  543. #define NV_MSI_X_ENABLED 0x0080
  544. #define NV_MSI_X_VECTOR_ALL 0x0
  545. #define NV_MSI_X_VECTOR_RX 0x0
  546. #define NV_MSI_X_VECTOR_TX 0x1
  547. #define NV_MSI_X_VECTOR_OTHER 0x2
  548. #define NV_MSI_PRIV_OFFSET 0x68
  549. #define NV_MSI_PRIV_VALUE 0xffffffff
  550. #define NV_RESTART_TX 0x1
  551. #define NV_RESTART_RX 0x2
  552. #define NV_TX_LIMIT_COUNT 16
  553. #define NV_DYNAMIC_THRESHOLD 4
  554. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  555. /* statistics */
  556. struct nv_ethtool_str {
  557. char name[ETH_GSTRING_LEN];
  558. };
  559. static const struct nv_ethtool_str nv_estats_str[] = {
  560. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  561. { "tx_zero_rexmt" },
  562. { "tx_one_rexmt" },
  563. { "tx_many_rexmt" },
  564. { "tx_late_collision" },
  565. { "tx_fifo_errors" },
  566. { "tx_carrier_errors" },
  567. { "tx_excess_deferral" },
  568. { "tx_retry_error" },
  569. { "rx_frame_error" },
  570. { "rx_extra_byte" },
  571. { "rx_late_collision" },
  572. { "rx_runt" },
  573. { "rx_frame_too_long" },
  574. { "rx_over_errors" },
  575. { "rx_crc_errors" },
  576. { "rx_frame_align_error" },
  577. { "rx_length_error" },
  578. { "rx_unicast" },
  579. { "rx_multicast" },
  580. { "rx_broadcast" },
  581. { "rx_packets" },
  582. { "rx_errors_total" },
  583. { "tx_errors_total" },
  584. /* version 2 stats */
  585. { "tx_deferral" },
  586. { "tx_packets" },
  587. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  588. { "tx_pause" },
  589. { "rx_pause" },
  590. { "rx_drop_frame" },
  591. /* version 3 stats */
  592. { "tx_unicast" },
  593. { "tx_multicast" },
  594. { "tx_broadcast" }
  595. };
  596. struct nv_ethtool_stats {
  597. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  598. u64 tx_zero_rexmt;
  599. u64 tx_one_rexmt;
  600. u64 tx_many_rexmt;
  601. u64 tx_late_collision;
  602. u64 tx_fifo_errors;
  603. u64 tx_carrier_errors;
  604. u64 tx_excess_deferral;
  605. u64 tx_retry_error;
  606. u64 rx_frame_error;
  607. u64 rx_extra_byte;
  608. u64 rx_late_collision;
  609. u64 rx_runt;
  610. u64 rx_frame_too_long;
  611. u64 rx_over_errors;
  612. u64 rx_crc_errors;
  613. u64 rx_frame_align_error;
  614. u64 rx_length_error;
  615. u64 rx_unicast;
  616. u64 rx_multicast;
  617. u64 rx_broadcast;
  618. u64 rx_packets; /* should be ifconfig->rx_packets */
  619. u64 rx_errors_total;
  620. u64 tx_errors_total;
  621. /* version 2 stats */
  622. u64 tx_deferral;
  623. u64 tx_packets; /* should be ifconfig->tx_packets */
  624. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  625. u64 tx_pause;
  626. u64 rx_pause;
  627. u64 rx_drop_frame;
  628. /* version 3 stats */
  629. u64 tx_unicast;
  630. u64 tx_multicast;
  631. u64 tx_broadcast;
  632. };
  633. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  634. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  635. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  636. /* diagnostics */
  637. #define NV_TEST_COUNT_BASE 3
  638. #define NV_TEST_COUNT_EXTENDED 4
  639. static const struct nv_ethtool_str nv_etests_str[] = {
  640. { "link (online/offline)" },
  641. { "register (offline) " },
  642. { "interrupt (offline) " },
  643. { "loopback (offline) " }
  644. };
  645. struct register_test {
  646. __u32 reg;
  647. __u32 mask;
  648. };
  649. static const struct register_test nv_registers_test[] = {
  650. { NvRegUnknownSetupReg6, 0x01 },
  651. { NvRegMisc1, 0x03c },
  652. { NvRegOffloadConfig, 0x03ff },
  653. { NvRegMulticastAddrA, 0xffffffff },
  654. { NvRegTxWatermark, 0x0ff },
  655. { NvRegWakeUpFlags, 0x07777 },
  656. { 0, 0 }
  657. };
  658. struct nv_skb_map {
  659. struct sk_buff *skb;
  660. dma_addr_t dma;
  661. unsigned int dma_len:31;
  662. unsigned int dma_single:1;
  663. struct ring_desc_ex *first_tx_desc;
  664. struct nv_skb_map *next_tx_ctx;
  665. };
  666. /*
  667. * SMP locking:
  668. * All hardware access under netdev_priv(dev)->lock, except the performance
  669. * critical parts:
  670. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  671. * by the arch code for interrupts.
  672. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  673. * needs netdev_priv(dev)->lock :-(
  674. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  675. *
  676. * Hardware stats updates are protected by hwstats_lock:
  677. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  678. * integer wraparound in the NIC stats registers, at low frequency
  679. * (0.1 Hz)
  680. * - updated by nv_get_ethtool_stats + nv_get_stats64
  681. *
  682. * Software stats are accessed only through 64b synchronization points
  683. * and are not subject to other synchronization techniques (single
  684. * update thread on the TX or RX paths).
  685. */
  686. /* in dev: base, irq */
  687. struct fe_priv {
  688. spinlock_t lock;
  689. struct net_device *dev;
  690. struct napi_struct napi;
  691. /* hardware stats are updated in syscall and timer */
  692. spinlock_t hwstats_lock;
  693. struct nv_ethtool_stats estats;
  694. int in_shutdown;
  695. u32 linkspeed;
  696. int duplex;
  697. int autoneg;
  698. int fixed_mode;
  699. int phyaddr;
  700. int wolenabled;
  701. unsigned int phy_oui;
  702. unsigned int phy_model;
  703. unsigned int phy_rev;
  704. u16 gigabit;
  705. int intr_test;
  706. int recover_error;
  707. int quiet_count;
  708. /* General data: RO fields */
  709. dma_addr_t ring_addr;
  710. struct pci_dev *pci_dev;
  711. u32 orig_mac[2];
  712. u32 events;
  713. u32 irqmask;
  714. u32 desc_ver;
  715. u32 txrxctl_bits;
  716. u32 vlanctl_bits;
  717. u32 driver_data;
  718. u32 device_id;
  719. u32 register_size;
  720. u32 mac_in_use;
  721. int mgmt_version;
  722. int mgmt_sema;
  723. void __iomem *base;
  724. /* rx specific fields.
  725. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  726. */
  727. union ring_type get_rx, put_rx, first_rx, last_rx;
  728. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  729. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  730. struct nv_skb_map *rx_skb;
  731. union ring_type rx_ring;
  732. unsigned int rx_buf_sz;
  733. unsigned int pkt_limit;
  734. struct timer_list oom_kick;
  735. struct timer_list nic_poll;
  736. struct timer_list stats_poll;
  737. u32 nic_poll_irq;
  738. int rx_ring_size;
  739. /* RX software stats */
  740. struct u64_stats_sync swstats_rx_syncp;
  741. u64 stat_rx_packets;
  742. u64 stat_rx_bytes; /* not always available in HW */
  743. u64 stat_rx_missed_errors;
  744. u64 stat_rx_dropped;
  745. /* media detection workaround.
  746. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  747. */
  748. int need_linktimer;
  749. unsigned long link_timeout;
  750. /*
  751. * tx specific fields.
  752. */
  753. union ring_type get_tx, put_tx, first_tx, last_tx;
  754. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  755. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  756. struct nv_skb_map *tx_skb;
  757. union ring_type tx_ring;
  758. u32 tx_flags;
  759. int tx_ring_size;
  760. int tx_limit;
  761. u32 tx_pkts_in_progress;
  762. struct nv_skb_map *tx_change_owner;
  763. struct nv_skb_map *tx_end_flip;
  764. int tx_stop;
  765. /* TX software stats */
  766. struct u64_stats_sync swstats_tx_syncp;
  767. u64 stat_tx_packets; /* not always available in HW */
  768. u64 stat_tx_bytes;
  769. u64 stat_tx_dropped;
  770. /* msi/msi-x fields */
  771. u32 msi_flags;
  772. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  773. /* flow control */
  774. u32 pause_flags;
  775. /* power saved state */
  776. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  777. /* for different msi-x irq type */
  778. char name_rx[IFNAMSIZ + 3]; /* -rx */
  779. char name_tx[IFNAMSIZ + 3]; /* -tx */
  780. char name_other[IFNAMSIZ + 6]; /* -other */
  781. };
  782. /*
  783. * Maximum number of loops until we assume that a bit in the irq mask
  784. * is stuck. Overridable with module param.
  785. */
  786. static int max_interrupt_work = 4;
  787. /*
  788. * Optimization can be either throuput mode or cpu mode
  789. *
  790. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  791. * CPU Mode: Interrupts are controlled by a timer.
  792. */
  793. enum {
  794. NV_OPTIMIZATION_MODE_THROUGHPUT,
  795. NV_OPTIMIZATION_MODE_CPU,
  796. NV_OPTIMIZATION_MODE_DYNAMIC
  797. };
  798. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  799. /*
  800. * Poll interval for timer irq
  801. *
  802. * This interval determines how frequent an interrupt is generated.
  803. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  804. * Min = 0, and Max = 65535
  805. */
  806. static int poll_interval = -1;
  807. /*
  808. * MSI interrupts
  809. */
  810. enum {
  811. NV_MSI_INT_DISABLED,
  812. NV_MSI_INT_ENABLED
  813. };
  814. static int msi = NV_MSI_INT_ENABLED;
  815. /*
  816. * MSIX interrupts
  817. */
  818. enum {
  819. NV_MSIX_INT_DISABLED,
  820. NV_MSIX_INT_ENABLED
  821. };
  822. static int msix = NV_MSIX_INT_ENABLED;
  823. /*
  824. * DMA 64bit
  825. */
  826. enum {
  827. NV_DMA_64BIT_DISABLED,
  828. NV_DMA_64BIT_ENABLED
  829. };
  830. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  831. /*
  832. * Debug output control for tx_timeout
  833. */
  834. static bool debug_tx_timeout = false;
  835. /*
  836. * Crossover Detection
  837. * Realtek 8201 phy + some OEM boards do not work properly.
  838. */
  839. enum {
  840. NV_CROSSOVER_DETECTION_DISABLED,
  841. NV_CROSSOVER_DETECTION_ENABLED
  842. };
  843. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  844. /*
  845. * Power down phy when interface is down (persists through reboot;
  846. * older Linux and other OSes may not power it up again)
  847. */
  848. static int phy_power_down;
  849. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  850. {
  851. return netdev_priv(dev);
  852. }
  853. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  854. {
  855. return ((struct fe_priv *)netdev_priv(dev))->base;
  856. }
  857. static inline void pci_push(u8 __iomem *base)
  858. {
  859. /* force out pending posted writes */
  860. readl(base);
  861. }
  862. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  863. {
  864. return le32_to_cpu(prd->flaglen)
  865. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  866. }
  867. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  868. {
  869. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  870. }
  871. static bool nv_optimized(struct fe_priv *np)
  872. {
  873. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  874. return false;
  875. return true;
  876. }
  877. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  878. int delay, int delaymax)
  879. {
  880. u8 __iomem *base = get_hwbase(dev);
  881. pci_push(base);
  882. do {
  883. udelay(delay);
  884. delaymax -= delay;
  885. if (delaymax < 0)
  886. return 1;
  887. } while ((readl(base + offset) & mask) != target);
  888. return 0;
  889. }
  890. #define NV_SETUP_RX_RING 0x01
  891. #define NV_SETUP_TX_RING 0x02
  892. static inline u32 dma_low(dma_addr_t addr)
  893. {
  894. return addr;
  895. }
  896. static inline u32 dma_high(dma_addr_t addr)
  897. {
  898. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  899. }
  900. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  901. {
  902. struct fe_priv *np = get_nvpriv(dev);
  903. u8 __iomem *base = get_hwbase(dev);
  904. if (!nv_optimized(np)) {
  905. if (rxtx_flags & NV_SETUP_RX_RING)
  906. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  907. if (rxtx_flags & NV_SETUP_TX_RING)
  908. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  909. } else {
  910. if (rxtx_flags & NV_SETUP_RX_RING) {
  911. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  912. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  913. }
  914. if (rxtx_flags & NV_SETUP_TX_RING) {
  915. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  916. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  917. }
  918. }
  919. }
  920. static void free_rings(struct net_device *dev)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. if (!nv_optimized(np)) {
  924. if (np->rx_ring.orig)
  925. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  926. np->rx_ring.orig, np->ring_addr);
  927. } else {
  928. if (np->rx_ring.ex)
  929. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  930. np->rx_ring.ex, np->ring_addr);
  931. }
  932. kfree(np->rx_skb);
  933. kfree(np->tx_skb);
  934. }
  935. static int using_multi_irqs(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  939. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  940. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  941. return 0;
  942. else
  943. return 1;
  944. }
  945. static void nv_txrx_gate(struct net_device *dev, bool gate)
  946. {
  947. struct fe_priv *np = get_nvpriv(dev);
  948. u8 __iomem *base = get_hwbase(dev);
  949. u32 powerstate;
  950. if (!np->mac_in_use &&
  951. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  952. powerstate = readl(base + NvRegPowerState2);
  953. if (gate)
  954. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  955. else
  956. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  957. writel(powerstate, base + NvRegPowerState2);
  958. }
  959. }
  960. static void nv_enable_irq(struct net_device *dev)
  961. {
  962. struct fe_priv *np = get_nvpriv(dev);
  963. if (!using_multi_irqs(dev)) {
  964. if (np->msi_flags & NV_MSI_X_ENABLED)
  965. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  966. else
  967. enable_irq(np->pci_dev->irq);
  968. } else {
  969. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  970. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  971. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  972. }
  973. }
  974. static void nv_disable_irq(struct net_device *dev)
  975. {
  976. struct fe_priv *np = get_nvpriv(dev);
  977. if (!using_multi_irqs(dev)) {
  978. if (np->msi_flags & NV_MSI_X_ENABLED)
  979. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  980. else
  981. disable_irq(np->pci_dev->irq);
  982. } else {
  983. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  984. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  985. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  986. }
  987. }
  988. /* In MSIX mode, a write to irqmask behaves as XOR */
  989. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  990. {
  991. u8 __iomem *base = get_hwbase(dev);
  992. writel(mask, base + NvRegIrqMask);
  993. }
  994. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  995. {
  996. struct fe_priv *np = get_nvpriv(dev);
  997. u8 __iomem *base = get_hwbase(dev);
  998. if (np->msi_flags & NV_MSI_X_ENABLED) {
  999. writel(mask, base + NvRegIrqMask);
  1000. } else {
  1001. if (np->msi_flags & NV_MSI_ENABLED)
  1002. writel(0, base + NvRegMSIIrqMask);
  1003. writel(0, base + NvRegIrqMask);
  1004. }
  1005. }
  1006. static void nv_napi_enable(struct net_device *dev)
  1007. {
  1008. struct fe_priv *np = get_nvpriv(dev);
  1009. napi_enable(&np->napi);
  1010. }
  1011. static void nv_napi_disable(struct net_device *dev)
  1012. {
  1013. struct fe_priv *np = get_nvpriv(dev);
  1014. napi_disable(&np->napi);
  1015. }
  1016. #define MII_READ (-1)
  1017. /* mii_rw: read/write a register on the PHY.
  1018. *
  1019. * Caller must guarantee serialization
  1020. */
  1021. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1022. {
  1023. u8 __iomem *base = get_hwbase(dev);
  1024. u32 reg;
  1025. int retval;
  1026. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1027. reg = readl(base + NvRegMIIControl);
  1028. if (reg & NVREG_MIICTL_INUSE) {
  1029. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1030. udelay(NV_MIIBUSY_DELAY);
  1031. }
  1032. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1033. if (value != MII_READ) {
  1034. writel(value, base + NvRegMIIData);
  1035. reg |= NVREG_MIICTL_WRITE;
  1036. }
  1037. writel(reg, base + NvRegMIIControl);
  1038. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1039. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1040. retval = -1;
  1041. } else if (value != MII_READ) {
  1042. /* it was a write operation - fewer failures are detectable */
  1043. retval = 0;
  1044. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1045. retval = -1;
  1046. } else {
  1047. retval = readl(base + NvRegMIIData);
  1048. }
  1049. return retval;
  1050. }
  1051. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1052. {
  1053. struct fe_priv *np = netdev_priv(dev);
  1054. u32 miicontrol;
  1055. unsigned int tries = 0;
  1056. miicontrol = BMCR_RESET | bmcr_setup;
  1057. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1058. return -1;
  1059. /* wait for 500ms */
  1060. msleep(500);
  1061. /* must wait till reset is deasserted */
  1062. while (miicontrol & BMCR_RESET) {
  1063. usleep_range(10000, 20000);
  1064. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1065. /* FIXME: 100 tries seem excessive */
  1066. if (tries++ > 100)
  1067. return -1;
  1068. }
  1069. return 0;
  1070. }
  1071. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1072. {
  1073. static const struct {
  1074. int reg;
  1075. int init;
  1076. } ri[] = {
  1077. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1078. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1079. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1080. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1081. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1082. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1083. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1084. };
  1085. int i;
  1086. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1087. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1088. return PHY_ERROR;
  1089. }
  1090. return 0;
  1091. }
  1092. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1093. {
  1094. u32 reg;
  1095. u8 __iomem *base = get_hwbase(dev);
  1096. u32 powerstate = readl(base + NvRegPowerState2);
  1097. /* need to perform hw phy reset */
  1098. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1099. writel(powerstate, base + NvRegPowerState2);
  1100. msleep(25);
  1101. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1102. writel(powerstate, base + NvRegPowerState2);
  1103. msleep(25);
  1104. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1105. reg |= PHY_REALTEK_INIT9;
  1106. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1107. return PHY_ERROR;
  1108. if (mii_rw(dev, np->phyaddr,
  1109. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1110. return PHY_ERROR;
  1111. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1112. if (!(reg & PHY_REALTEK_INIT11)) {
  1113. reg |= PHY_REALTEK_INIT11;
  1114. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1115. return PHY_ERROR;
  1116. }
  1117. if (mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1119. return PHY_ERROR;
  1120. return 0;
  1121. }
  1122. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1123. {
  1124. u32 phy_reserved;
  1125. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1126. phy_reserved = mii_rw(dev, np->phyaddr,
  1127. PHY_REALTEK_INIT_REG6, MII_READ);
  1128. phy_reserved |= PHY_REALTEK_INIT7;
  1129. if (mii_rw(dev, np->phyaddr,
  1130. PHY_REALTEK_INIT_REG6, phy_reserved))
  1131. return PHY_ERROR;
  1132. }
  1133. return 0;
  1134. }
  1135. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1136. {
  1137. u32 phy_reserved;
  1138. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1139. if (mii_rw(dev, np->phyaddr,
  1140. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1141. return PHY_ERROR;
  1142. phy_reserved = mii_rw(dev, np->phyaddr,
  1143. PHY_REALTEK_INIT_REG2, MII_READ);
  1144. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1145. phy_reserved |= PHY_REALTEK_INIT3;
  1146. if (mii_rw(dev, np->phyaddr,
  1147. PHY_REALTEK_INIT_REG2, phy_reserved))
  1148. return PHY_ERROR;
  1149. if (mii_rw(dev, np->phyaddr,
  1150. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1151. return PHY_ERROR;
  1152. }
  1153. return 0;
  1154. }
  1155. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1156. u32 phyinterface)
  1157. {
  1158. u32 phy_reserved;
  1159. if (phyinterface & PHY_RGMII) {
  1160. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1161. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1162. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1163. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1164. return PHY_ERROR;
  1165. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1166. phy_reserved |= PHY_CICADA_INIT5;
  1167. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1168. return PHY_ERROR;
  1169. }
  1170. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1171. phy_reserved |= PHY_CICADA_INIT6;
  1172. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1173. return PHY_ERROR;
  1174. return 0;
  1175. }
  1176. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1177. {
  1178. u32 phy_reserved;
  1179. if (mii_rw(dev, np->phyaddr,
  1180. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1181. return PHY_ERROR;
  1182. if (mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1184. return PHY_ERROR;
  1185. phy_reserved = mii_rw(dev, np->phyaddr,
  1186. PHY_VITESSE_INIT_REG4, MII_READ);
  1187. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1188. return PHY_ERROR;
  1189. phy_reserved = mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG3, MII_READ);
  1191. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1192. phy_reserved |= PHY_VITESSE_INIT3;
  1193. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1194. return PHY_ERROR;
  1195. if (mii_rw(dev, np->phyaddr,
  1196. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1197. return PHY_ERROR;
  1198. if (mii_rw(dev, np->phyaddr,
  1199. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1200. return PHY_ERROR;
  1201. phy_reserved = mii_rw(dev, np->phyaddr,
  1202. PHY_VITESSE_INIT_REG4, MII_READ);
  1203. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1204. phy_reserved |= PHY_VITESSE_INIT3;
  1205. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1206. return PHY_ERROR;
  1207. phy_reserved = mii_rw(dev, np->phyaddr,
  1208. PHY_VITESSE_INIT_REG3, MII_READ);
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1210. return PHY_ERROR;
  1211. if (mii_rw(dev, np->phyaddr,
  1212. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1213. return PHY_ERROR;
  1214. if (mii_rw(dev, np->phyaddr,
  1215. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1216. return PHY_ERROR;
  1217. phy_reserved = mii_rw(dev, np->phyaddr,
  1218. PHY_VITESSE_INIT_REG4, MII_READ);
  1219. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1220. return PHY_ERROR;
  1221. phy_reserved = mii_rw(dev, np->phyaddr,
  1222. PHY_VITESSE_INIT_REG3, MII_READ);
  1223. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1224. phy_reserved |= PHY_VITESSE_INIT8;
  1225. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1226. return PHY_ERROR;
  1227. if (mii_rw(dev, np->phyaddr,
  1228. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1229. return PHY_ERROR;
  1230. if (mii_rw(dev, np->phyaddr,
  1231. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1232. return PHY_ERROR;
  1233. return 0;
  1234. }
  1235. static int phy_init(struct net_device *dev)
  1236. {
  1237. struct fe_priv *np = get_nvpriv(dev);
  1238. u8 __iomem *base = get_hwbase(dev);
  1239. u32 phyinterface;
  1240. u32 mii_status, mii_control, mii_control_1000, reg;
  1241. /* phy errata for E3016 phy */
  1242. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1243. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1244. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1245. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1246. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1247. pci_name(np->pci_dev));
  1248. return PHY_ERROR;
  1249. }
  1250. }
  1251. if (np->phy_oui == PHY_OUI_REALTEK) {
  1252. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1253. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1254. if (init_realtek_8211b(dev, np)) {
  1255. netdev_info(dev, "%s: phy init failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1260. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1261. if (init_realtek_8211c(dev, np)) {
  1262. netdev_info(dev, "%s: phy init failed\n",
  1263. pci_name(np->pci_dev));
  1264. return PHY_ERROR;
  1265. }
  1266. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1267. if (init_realtek_8201(dev, np)) {
  1268. netdev_info(dev, "%s: phy init failed\n",
  1269. pci_name(np->pci_dev));
  1270. return PHY_ERROR;
  1271. }
  1272. }
  1273. }
  1274. /* set advertise register */
  1275. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1276. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1277. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1278. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1279. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1280. netdev_info(dev, "%s: phy write to advertise failed\n",
  1281. pci_name(np->pci_dev));
  1282. return PHY_ERROR;
  1283. }
  1284. /* get phy interface type */
  1285. phyinterface = readl(base + NvRegPhyInterface);
  1286. /* see if gigabit phy */
  1287. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1288. if (mii_status & PHY_GIGABIT) {
  1289. np->gigabit = PHY_GIGABIT;
  1290. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1291. MII_CTRL1000, MII_READ);
  1292. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1293. if (phyinterface & PHY_RGMII)
  1294. mii_control_1000 |= ADVERTISE_1000FULL;
  1295. else
  1296. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1297. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1298. netdev_info(dev, "%s: phy init failed\n",
  1299. pci_name(np->pci_dev));
  1300. return PHY_ERROR;
  1301. }
  1302. } else
  1303. np->gigabit = 0;
  1304. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1305. mii_control |= BMCR_ANENABLE;
  1306. if (np->phy_oui == PHY_OUI_REALTEK &&
  1307. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1308. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1309. /* start autoneg since we already performed hw reset above */
  1310. mii_control |= BMCR_ANRESTART;
  1311. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1312. netdev_info(dev, "%s: phy init failed\n",
  1313. pci_name(np->pci_dev));
  1314. return PHY_ERROR;
  1315. }
  1316. } else {
  1317. /* reset the phy
  1318. * (certain phys need bmcr to be setup with reset)
  1319. */
  1320. if (phy_reset(dev, mii_control)) {
  1321. netdev_info(dev, "%s: phy reset failed\n",
  1322. pci_name(np->pci_dev));
  1323. return PHY_ERROR;
  1324. }
  1325. }
  1326. /* phy vendor specific configuration */
  1327. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1328. if (init_cicada(dev, np, phyinterface)) {
  1329. netdev_info(dev, "%s: phy init failed\n",
  1330. pci_name(np->pci_dev));
  1331. return PHY_ERROR;
  1332. }
  1333. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1334. if (init_vitesse(dev, np)) {
  1335. netdev_info(dev, "%s: phy init failed\n",
  1336. pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1340. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1341. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1342. /* reset could have cleared these out, set them back */
  1343. if (init_realtek_8211b(dev, np)) {
  1344. netdev_info(dev, "%s: phy init failed\n",
  1345. pci_name(np->pci_dev));
  1346. return PHY_ERROR;
  1347. }
  1348. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1349. if (init_realtek_8201(dev, np) ||
  1350. init_realtek_8201_cross(dev, np)) {
  1351. netdev_info(dev, "%s: phy init failed\n",
  1352. pci_name(np->pci_dev));
  1353. return PHY_ERROR;
  1354. }
  1355. }
  1356. }
  1357. /* some phys clear out pause advertisement on reset, set it back */
  1358. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1359. /* restart auto negotiation, power down phy */
  1360. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1361. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1362. if (phy_power_down)
  1363. mii_control |= BMCR_PDOWN;
  1364. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1365. return PHY_ERROR;
  1366. return 0;
  1367. }
  1368. static void nv_start_rx(struct net_device *dev)
  1369. {
  1370. struct fe_priv *np = netdev_priv(dev);
  1371. u8 __iomem *base = get_hwbase(dev);
  1372. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1373. /* Already running? Stop it. */
  1374. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1375. rx_ctrl &= ~NVREG_RCVCTL_START;
  1376. writel(rx_ctrl, base + NvRegReceiverControl);
  1377. pci_push(base);
  1378. }
  1379. writel(np->linkspeed, base + NvRegLinkSpeed);
  1380. pci_push(base);
  1381. rx_ctrl |= NVREG_RCVCTL_START;
  1382. if (np->mac_in_use)
  1383. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1384. writel(rx_ctrl, base + NvRegReceiverControl);
  1385. pci_push(base);
  1386. }
  1387. static void nv_stop_rx(struct net_device *dev)
  1388. {
  1389. struct fe_priv *np = netdev_priv(dev);
  1390. u8 __iomem *base = get_hwbase(dev);
  1391. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1392. if (!np->mac_in_use)
  1393. rx_ctrl &= ~NVREG_RCVCTL_START;
  1394. else
  1395. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1396. writel(rx_ctrl, base + NvRegReceiverControl);
  1397. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1398. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1399. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1400. __func__);
  1401. udelay(NV_RXSTOP_DELAY2);
  1402. if (!np->mac_in_use)
  1403. writel(0, base + NvRegLinkSpeed);
  1404. }
  1405. static void nv_start_tx(struct net_device *dev)
  1406. {
  1407. struct fe_priv *np = netdev_priv(dev);
  1408. u8 __iomem *base = get_hwbase(dev);
  1409. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1410. tx_ctrl |= NVREG_XMITCTL_START;
  1411. if (np->mac_in_use)
  1412. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1413. writel(tx_ctrl, base + NvRegTransmitterControl);
  1414. pci_push(base);
  1415. }
  1416. static void nv_stop_tx(struct net_device *dev)
  1417. {
  1418. struct fe_priv *np = netdev_priv(dev);
  1419. u8 __iomem *base = get_hwbase(dev);
  1420. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1421. if (!np->mac_in_use)
  1422. tx_ctrl &= ~NVREG_XMITCTL_START;
  1423. else
  1424. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1425. writel(tx_ctrl, base + NvRegTransmitterControl);
  1426. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1427. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1428. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1429. __func__);
  1430. udelay(NV_TXSTOP_DELAY2);
  1431. if (!np->mac_in_use)
  1432. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1433. base + NvRegTransmitPoll);
  1434. }
  1435. static void nv_start_rxtx(struct net_device *dev)
  1436. {
  1437. nv_start_rx(dev);
  1438. nv_start_tx(dev);
  1439. }
  1440. static void nv_stop_rxtx(struct net_device *dev)
  1441. {
  1442. nv_stop_rx(dev);
  1443. nv_stop_tx(dev);
  1444. }
  1445. static void nv_txrx_reset(struct net_device *dev)
  1446. {
  1447. struct fe_priv *np = netdev_priv(dev);
  1448. u8 __iomem *base = get_hwbase(dev);
  1449. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1450. pci_push(base);
  1451. udelay(NV_TXRX_RESET_DELAY);
  1452. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1453. pci_push(base);
  1454. }
  1455. static void nv_mac_reset(struct net_device *dev)
  1456. {
  1457. struct fe_priv *np = netdev_priv(dev);
  1458. u8 __iomem *base = get_hwbase(dev);
  1459. u32 temp1, temp2, temp3;
  1460. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1461. pci_push(base);
  1462. /* save registers since they will be cleared on reset */
  1463. temp1 = readl(base + NvRegMacAddrA);
  1464. temp2 = readl(base + NvRegMacAddrB);
  1465. temp3 = readl(base + NvRegTransmitPoll);
  1466. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1467. pci_push(base);
  1468. udelay(NV_MAC_RESET_DELAY);
  1469. writel(0, base + NvRegMacReset);
  1470. pci_push(base);
  1471. udelay(NV_MAC_RESET_DELAY);
  1472. /* restore saved registers */
  1473. writel(temp1, base + NvRegMacAddrA);
  1474. writel(temp2, base + NvRegMacAddrB);
  1475. writel(temp3, base + NvRegTransmitPoll);
  1476. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1477. pci_push(base);
  1478. }
  1479. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1480. static void nv_update_stats(struct net_device *dev)
  1481. {
  1482. struct fe_priv *np = netdev_priv(dev);
  1483. u8 __iomem *base = get_hwbase(dev);
  1484. /* If it happens that this is run in top-half context, then
  1485. * replace the spin_lock of hwstats_lock with
  1486. * spin_lock_irqsave() in calling functions. */
  1487. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1488. assert_spin_locked(&np->hwstats_lock);
  1489. /* query hardware */
  1490. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1491. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1492. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1493. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1494. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1495. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1496. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1497. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1498. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1499. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1500. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1501. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1502. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1503. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1504. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1505. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1506. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1507. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1508. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1509. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1510. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1511. np->estats.rx_packets =
  1512. np->estats.rx_unicast +
  1513. np->estats.rx_multicast +
  1514. np->estats.rx_broadcast;
  1515. np->estats.rx_errors_total =
  1516. np->estats.rx_crc_errors +
  1517. np->estats.rx_over_errors +
  1518. np->estats.rx_frame_error +
  1519. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1520. np->estats.rx_late_collision +
  1521. np->estats.rx_runt +
  1522. np->estats.rx_frame_too_long;
  1523. np->estats.tx_errors_total =
  1524. np->estats.tx_late_collision +
  1525. np->estats.tx_fifo_errors +
  1526. np->estats.tx_carrier_errors +
  1527. np->estats.tx_excess_deferral +
  1528. np->estats.tx_retry_error;
  1529. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1530. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1531. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1532. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1533. np->estats.tx_pause += readl(base + NvRegTxPause);
  1534. np->estats.rx_pause += readl(base + NvRegRxPause);
  1535. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1536. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1537. }
  1538. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1539. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1540. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1541. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1542. }
  1543. }
  1544. /*
  1545. * nv_get_stats64: dev->ndo_get_stats64 function
  1546. * Get latest stats value from the nic.
  1547. * Called with read_lock(&dev_base_lock) held for read -
  1548. * only synchronized against unregister_netdevice.
  1549. */
  1550. static struct rtnl_link_stats64*
  1551. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1552. __acquires(&netdev_priv(dev)->hwstats_lock)
  1553. __releases(&netdev_priv(dev)->hwstats_lock)
  1554. {
  1555. struct fe_priv *np = netdev_priv(dev);
  1556. unsigned int syncp_start;
  1557. /*
  1558. * Note: because HW stats are not always available and for
  1559. * consistency reasons, the following ifconfig stats are
  1560. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1561. * tx_packets. The related hardware stats reported by ethtool
  1562. * should be equivalent to these ifconfig stats, with 4
  1563. * additional bytes per packet (Ethernet FCS CRC), except for
  1564. * tx_packets when TSO kicks in.
  1565. */
  1566. /* software stats */
  1567. do {
  1568. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_rx_syncp);
  1569. storage->rx_packets = np->stat_rx_packets;
  1570. storage->rx_bytes = np->stat_rx_bytes;
  1571. storage->rx_dropped = np->stat_rx_dropped;
  1572. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1573. } while (u64_stats_fetch_retry_bh(&np->swstats_rx_syncp, syncp_start));
  1574. do {
  1575. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_tx_syncp);
  1576. storage->tx_packets = np->stat_tx_packets;
  1577. storage->tx_bytes = np->stat_tx_bytes;
  1578. storage->tx_dropped = np->stat_tx_dropped;
  1579. } while (u64_stats_fetch_retry_bh(&np->swstats_tx_syncp, syncp_start));
  1580. /* If the nic supports hw counters then retrieve latest values */
  1581. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1582. spin_lock_bh(&np->hwstats_lock);
  1583. nv_update_stats(dev);
  1584. /* generic stats */
  1585. storage->rx_errors = np->estats.rx_errors_total;
  1586. storage->tx_errors = np->estats.tx_errors_total;
  1587. /* meaningful only when NIC supports stats v3 */
  1588. storage->multicast = np->estats.rx_multicast;
  1589. /* detailed rx_errors */
  1590. storage->rx_length_errors = np->estats.rx_length_error;
  1591. storage->rx_over_errors = np->estats.rx_over_errors;
  1592. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1593. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1594. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1595. /* detailed tx_errors */
  1596. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1597. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1598. spin_unlock_bh(&np->hwstats_lock);
  1599. }
  1600. return storage;
  1601. }
  1602. /*
  1603. * nv_alloc_rx: fill rx ring entries.
  1604. * Return 1 if the allocations for the skbs failed and the
  1605. * rx engine is without Available descriptors
  1606. */
  1607. static int nv_alloc_rx(struct net_device *dev)
  1608. {
  1609. struct fe_priv *np = netdev_priv(dev);
  1610. struct ring_desc *less_rx;
  1611. less_rx = np->get_rx.orig;
  1612. if (less_rx-- == np->first_rx.orig)
  1613. less_rx = np->last_rx.orig;
  1614. while (np->put_rx.orig != less_rx) {
  1615. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1616. if (skb) {
  1617. np->put_rx_ctx->skb = skb;
  1618. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1619. skb->data,
  1620. skb_tailroom(skb),
  1621. PCI_DMA_FROMDEVICE);
  1622. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1623. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1624. wmb();
  1625. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1626. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1627. np->put_rx.orig = np->first_rx.orig;
  1628. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1629. np->put_rx_ctx = np->first_rx_ctx;
  1630. } else {
  1631. u64_stats_update_begin(&np->swstats_rx_syncp);
  1632. np->stat_rx_dropped++;
  1633. u64_stats_update_end(&np->swstats_rx_syncp);
  1634. return 1;
  1635. }
  1636. }
  1637. return 0;
  1638. }
  1639. static int nv_alloc_rx_optimized(struct net_device *dev)
  1640. {
  1641. struct fe_priv *np = netdev_priv(dev);
  1642. struct ring_desc_ex *less_rx;
  1643. less_rx = np->get_rx.ex;
  1644. if (less_rx-- == np->first_rx.ex)
  1645. less_rx = np->last_rx.ex;
  1646. while (np->put_rx.ex != less_rx) {
  1647. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1648. if (skb) {
  1649. np->put_rx_ctx->skb = skb;
  1650. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1651. skb->data,
  1652. skb_tailroom(skb),
  1653. PCI_DMA_FROMDEVICE);
  1654. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1655. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1656. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1657. wmb();
  1658. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1659. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1660. np->put_rx.ex = np->first_rx.ex;
  1661. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1662. np->put_rx_ctx = np->first_rx_ctx;
  1663. } else {
  1664. u64_stats_update_begin(&np->swstats_rx_syncp);
  1665. np->stat_rx_dropped++;
  1666. u64_stats_update_end(&np->swstats_rx_syncp);
  1667. return 1;
  1668. }
  1669. }
  1670. return 0;
  1671. }
  1672. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1673. static void nv_do_rx_refill(unsigned long data)
  1674. {
  1675. struct net_device *dev = (struct net_device *) data;
  1676. struct fe_priv *np = netdev_priv(dev);
  1677. /* Just reschedule NAPI rx processing */
  1678. napi_schedule(&np->napi);
  1679. }
  1680. static void nv_init_rx(struct net_device *dev)
  1681. {
  1682. struct fe_priv *np = netdev_priv(dev);
  1683. int i;
  1684. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1685. if (!nv_optimized(np))
  1686. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1687. else
  1688. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1689. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1690. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1691. for (i = 0; i < np->rx_ring_size; i++) {
  1692. if (!nv_optimized(np)) {
  1693. np->rx_ring.orig[i].flaglen = 0;
  1694. np->rx_ring.orig[i].buf = 0;
  1695. } else {
  1696. np->rx_ring.ex[i].flaglen = 0;
  1697. np->rx_ring.ex[i].txvlan = 0;
  1698. np->rx_ring.ex[i].bufhigh = 0;
  1699. np->rx_ring.ex[i].buflow = 0;
  1700. }
  1701. np->rx_skb[i].skb = NULL;
  1702. np->rx_skb[i].dma = 0;
  1703. }
  1704. }
  1705. static void nv_init_tx(struct net_device *dev)
  1706. {
  1707. struct fe_priv *np = netdev_priv(dev);
  1708. int i;
  1709. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1710. if (!nv_optimized(np))
  1711. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1712. else
  1713. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1714. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1715. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1716. netdev_reset_queue(np->dev);
  1717. np->tx_pkts_in_progress = 0;
  1718. np->tx_change_owner = NULL;
  1719. np->tx_end_flip = NULL;
  1720. np->tx_stop = 0;
  1721. for (i = 0; i < np->tx_ring_size; i++) {
  1722. if (!nv_optimized(np)) {
  1723. np->tx_ring.orig[i].flaglen = 0;
  1724. np->tx_ring.orig[i].buf = 0;
  1725. } else {
  1726. np->tx_ring.ex[i].flaglen = 0;
  1727. np->tx_ring.ex[i].txvlan = 0;
  1728. np->tx_ring.ex[i].bufhigh = 0;
  1729. np->tx_ring.ex[i].buflow = 0;
  1730. }
  1731. np->tx_skb[i].skb = NULL;
  1732. np->tx_skb[i].dma = 0;
  1733. np->tx_skb[i].dma_len = 0;
  1734. np->tx_skb[i].dma_single = 0;
  1735. np->tx_skb[i].first_tx_desc = NULL;
  1736. np->tx_skb[i].next_tx_ctx = NULL;
  1737. }
  1738. }
  1739. static int nv_init_ring(struct net_device *dev)
  1740. {
  1741. struct fe_priv *np = netdev_priv(dev);
  1742. nv_init_tx(dev);
  1743. nv_init_rx(dev);
  1744. if (!nv_optimized(np))
  1745. return nv_alloc_rx(dev);
  1746. else
  1747. return nv_alloc_rx_optimized(dev);
  1748. }
  1749. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1750. {
  1751. if (tx_skb->dma) {
  1752. if (tx_skb->dma_single)
  1753. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1754. tx_skb->dma_len,
  1755. PCI_DMA_TODEVICE);
  1756. else
  1757. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1758. tx_skb->dma_len,
  1759. PCI_DMA_TODEVICE);
  1760. tx_skb->dma = 0;
  1761. }
  1762. }
  1763. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1764. {
  1765. nv_unmap_txskb(np, tx_skb);
  1766. if (tx_skb->skb) {
  1767. dev_kfree_skb_any(tx_skb->skb);
  1768. tx_skb->skb = NULL;
  1769. return 1;
  1770. }
  1771. return 0;
  1772. }
  1773. static void nv_drain_tx(struct net_device *dev)
  1774. {
  1775. struct fe_priv *np = netdev_priv(dev);
  1776. unsigned int i;
  1777. for (i = 0; i < np->tx_ring_size; i++) {
  1778. if (!nv_optimized(np)) {
  1779. np->tx_ring.orig[i].flaglen = 0;
  1780. np->tx_ring.orig[i].buf = 0;
  1781. } else {
  1782. np->tx_ring.ex[i].flaglen = 0;
  1783. np->tx_ring.ex[i].txvlan = 0;
  1784. np->tx_ring.ex[i].bufhigh = 0;
  1785. np->tx_ring.ex[i].buflow = 0;
  1786. }
  1787. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1788. u64_stats_update_begin(&np->swstats_tx_syncp);
  1789. np->stat_tx_dropped++;
  1790. u64_stats_update_end(&np->swstats_tx_syncp);
  1791. }
  1792. np->tx_skb[i].dma = 0;
  1793. np->tx_skb[i].dma_len = 0;
  1794. np->tx_skb[i].dma_single = 0;
  1795. np->tx_skb[i].first_tx_desc = NULL;
  1796. np->tx_skb[i].next_tx_ctx = NULL;
  1797. }
  1798. np->tx_pkts_in_progress = 0;
  1799. np->tx_change_owner = NULL;
  1800. np->tx_end_flip = NULL;
  1801. }
  1802. static void nv_drain_rx(struct net_device *dev)
  1803. {
  1804. struct fe_priv *np = netdev_priv(dev);
  1805. int i;
  1806. for (i = 0; i < np->rx_ring_size; i++) {
  1807. if (!nv_optimized(np)) {
  1808. np->rx_ring.orig[i].flaglen = 0;
  1809. np->rx_ring.orig[i].buf = 0;
  1810. } else {
  1811. np->rx_ring.ex[i].flaglen = 0;
  1812. np->rx_ring.ex[i].txvlan = 0;
  1813. np->rx_ring.ex[i].bufhigh = 0;
  1814. np->rx_ring.ex[i].buflow = 0;
  1815. }
  1816. wmb();
  1817. if (np->rx_skb[i].skb) {
  1818. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1819. (skb_end_pointer(np->rx_skb[i].skb) -
  1820. np->rx_skb[i].skb->data),
  1821. PCI_DMA_FROMDEVICE);
  1822. dev_kfree_skb(np->rx_skb[i].skb);
  1823. np->rx_skb[i].skb = NULL;
  1824. }
  1825. }
  1826. }
  1827. static void nv_drain_rxtx(struct net_device *dev)
  1828. {
  1829. nv_drain_tx(dev);
  1830. nv_drain_rx(dev);
  1831. }
  1832. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1833. {
  1834. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1835. }
  1836. static void nv_legacybackoff_reseed(struct net_device *dev)
  1837. {
  1838. u8 __iomem *base = get_hwbase(dev);
  1839. u32 reg;
  1840. u32 low;
  1841. int tx_status = 0;
  1842. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1843. get_random_bytes(&low, sizeof(low));
  1844. reg |= low & NVREG_SLOTTIME_MASK;
  1845. /* Need to stop tx before change takes effect.
  1846. * Caller has already gained np->lock.
  1847. */
  1848. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1849. if (tx_status)
  1850. nv_stop_tx(dev);
  1851. nv_stop_rx(dev);
  1852. writel(reg, base + NvRegSlotTime);
  1853. if (tx_status)
  1854. nv_start_tx(dev);
  1855. nv_start_rx(dev);
  1856. }
  1857. /* Gear Backoff Seeds */
  1858. #define BACKOFF_SEEDSET_ROWS 8
  1859. #define BACKOFF_SEEDSET_LFSRS 15
  1860. /* Known Good seed sets */
  1861. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1862. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1863. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1864. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1865. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1866. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1867. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1868. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1869. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1870. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1871. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1872. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1873. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1874. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1875. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1876. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1877. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1878. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1879. static void nv_gear_backoff_reseed(struct net_device *dev)
  1880. {
  1881. u8 __iomem *base = get_hwbase(dev);
  1882. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1883. u32 temp, seedset, combinedSeed;
  1884. int i;
  1885. /* Setup seed for free running LFSR */
  1886. /* We are going to read the time stamp counter 3 times
  1887. and swizzle bits around to increase randomness */
  1888. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1889. miniseed1 &= 0x0fff;
  1890. if (miniseed1 == 0)
  1891. miniseed1 = 0xabc;
  1892. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1893. miniseed2 &= 0x0fff;
  1894. if (miniseed2 == 0)
  1895. miniseed2 = 0xabc;
  1896. miniseed2_reversed =
  1897. ((miniseed2 & 0xF00) >> 8) |
  1898. (miniseed2 & 0x0F0) |
  1899. ((miniseed2 & 0x00F) << 8);
  1900. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1901. miniseed3 &= 0x0fff;
  1902. if (miniseed3 == 0)
  1903. miniseed3 = 0xabc;
  1904. miniseed3_reversed =
  1905. ((miniseed3 & 0xF00) >> 8) |
  1906. (miniseed3 & 0x0F0) |
  1907. ((miniseed3 & 0x00F) << 8);
  1908. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1909. (miniseed2 ^ miniseed3_reversed);
  1910. /* Seeds can not be zero */
  1911. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1912. combinedSeed |= 0x08;
  1913. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1914. combinedSeed |= 0x8000;
  1915. /* No need to disable tx here */
  1916. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1917. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1918. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1919. writel(temp, base + NvRegBackOffControl);
  1920. /* Setup seeds for all gear LFSRs. */
  1921. get_random_bytes(&seedset, sizeof(seedset));
  1922. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1923. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1924. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1925. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1926. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1927. writel(temp, base + NvRegBackOffControl);
  1928. }
  1929. }
  1930. /*
  1931. * nv_start_xmit: dev->hard_start_xmit function
  1932. * Called with netif_tx_lock held.
  1933. */
  1934. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1935. {
  1936. struct fe_priv *np = netdev_priv(dev);
  1937. u32 tx_flags = 0;
  1938. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1939. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1940. unsigned int i;
  1941. u32 offset = 0;
  1942. u32 bcnt;
  1943. u32 size = skb_headlen(skb);
  1944. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1945. u32 empty_slots;
  1946. struct ring_desc *put_tx;
  1947. struct ring_desc *start_tx;
  1948. struct ring_desc *prev_tx;
  1949. struct nv_skb_map *prev_tx_ctx;
  1950. unsigned long flags;
  1951. /* add fragments to entries count */
  1952. for (i = 0; i < fragments; i++) {
  1953. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1954. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1955. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1956. }
  1957. spin_lock_irqsave(&np->lock, flags);
  1958. empty_slots = nv_get_empty_tx_slots(np);
  1959. if (unlikely(empty_slots <= entries)) {
  1960. netif_stop_queue(dev);
  1961. np->tx_stop = 1;
  1962. spin_unlock_irqrestore(&np->lock, flags);
  1963. return NETDEV_TX_BUSY;
  1964. }
  1965. spin_unlock_irqrestore(&np->lock, flags);
  1966. start_tx = put_tx = np->put_tx.orig;
  1967. /* setup the header buffer */
  1968. do {
  1969. prev_tx = put_tx;
  1970. prev_tx_ctx = np->put_tx_ctx;
  1971. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1972. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1973. PCI_DMA_TODEVICE);
  1974. np->put_tx_ctx->dma_len = bcnt;
  1975. np->put_tx_ctx->dma_single = 1;
  1976. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1977. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1978. tx_flags = np->tx_flags;
  1979. offset += bcnt;
  1980. size -= bcnt;
  1981. if (unlikely(put_tx++ == np->last_tx.orig))
  1982. put_tx = np->first_tx.orig;
  1983. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1984. np->put_tx_ctx = np->first_tx_ctx;
  1985. } while (size);
  1986. /* setup the fragments */
  1987. for (i = 0; i < fragments; i++) {
  1988. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1989. u32 frag_size = skb_frag_size(frag);
  1990. offset = 0;
  1991. do {
  1992. prev_tx = put_tx;
  1993. prev_tx_ctx = np->put_tx_ctx;
  1994. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  1995. np->put_tx_ctx->dma = skb_frag_dma_map(
  1996. &np->pci_dev->dev,
  1997. frag, offset,
  1998. bcnt,
  1999. DMA_TO_DEVICE);
  2000. np->put_tx_ctx->dma_len = bcnt;
  2001. np->put_tx_ctx->dma_single = 0;
  2002. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2003. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2004. offset += bcnt;
  2005. frag_size -= bcnt;
  2006. if (unlikely(put_tx++ == np->last_tx.orig))
  2007. put_tx = np->first_tx.orig;
  2008. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2009. np->put_tx_ctx = np->first_tx_ctx;
  2010. } while (frag_size);
  2011. }
  2012. /* set last fragment flag */
  2013. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2014. /* save skb in this slot's context area */
  2015. prev_tx_ctx->skb = skb;
  2016. if (skb_is_gso(skb))
  2017. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2018. else
  2019. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2020. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2021. spin_lock_irqsave(&np->lock, flags);
  2022. /* set tx flags */
  2023. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2024. netdev_sent_queue(np->dev, skb->len);
  2025. skb_tx_timestamp(skb);
  2026. np->put_tx.orig = put_tx;
  2027. spin_unlock_irqrestore(&np->lock, flags);
  2028. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2029. return NETDEV_TX_OK;
  2030. }
  2031. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2032. struct net_device *dev)
  2033. {
  2034. struct fe_priv *np = netdev_priv(dev);
  2035. u32 tx_flags = 0;
  2036. u32 tx_flags_extra;
  2037. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2038. unsigned int i;
  2039. u32 offset = 0;
  2040. u32 bcnt;
  2041. u32 size = skb_headlen(skb);
  2042. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2043. u32 empty_slots;
  2044. struct ring_desc_ex *put_tx;
  2045. struct ring_desc_ex *start_tx;
  2046. struct ring_desc_ex *prev_tx;
  2047. struct nv_skb_map *prev_tx_ctx;
  2048. struct nv_skb_map *start_tx_ctx;
  2049. unsigned long flags;
  2050. /* add fragments to entries count */
  2051. for (i = 0; i < fragments; i++) {
  2052. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2053. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2054. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2055. }
  2056. spin_lock_irqsave(&np->lock, flags);
  2057. empty_slots = nv_get_empty_tx_slots(np);
  2058. if (unlikely(empty_slots <= entries)) {
  2059. netif_stop_queue(dev);
  2060. np->tx_stop = 1;
  2061. spin_unlock_irqrestore(&np->lock, flags);
  2062. return NETDEV_TX_BUSY;
  2063. }
  2064. spin_unlock_irqrestore(&np->lock, flags);
  2065. start_tx = put_tx = np->put_tx.ex;
  2066. start_tx_ctx = np->put_tx_ctx;
  2067. /* setup the header buffer */
  2068. do {
  2069. prev_tx = put_tx;
  2070. prev_tx_ctx = np->put_tx_ctx;
  2071. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2072. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2073. PCI_DMA_TODEVICE);
  2074. np->put_tx_ctx->dma_len = bcnt;
  2075. np->put_tx_ctx->dma_single = 1;
  2076. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2077. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2078. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2079. tx_flags = NV_TX2_VALID;
  2080. offset += bcnt;
  2081. size -= bcnt;
  2082. if (unlikely(put_tx++ == np->last_tx.ex))
  2083. put_tx = np->first_tx.ex;
  2084. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2085. np->put_tx_ctx = np->first_tx_ctx;
  2086. } while (size);
  2087. /* setup the fragments */
  2088. for (i = 0; i < fragments; i++) {
  2089. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2090. u32 frag_size = skb_frag_size(frag);
  2091. offset = 0;
  2092. do {
  2093. prev_tx = put_tx;
  2094. prev_tx_ctx = np->put_tx_ctx;
  2095. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2096. np->put_tx_ctx->dma = skb_frag_dma_map(
  2097. &np->pci_dev->dev,
  2098. frag, offset,
  2099. bcnt,
  2100. DMA_TO_DEVICE);
  2101. np->put_tx_ctx->dma_len = bcnt;
  2102. np->put_tx_ctx->dma_single = 0;
  2103. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2104. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2105. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2106. offset += bcnt;
  2107. frag_size -= bcnt;
  2108. if (unlikely(put_tx++ == np->last_tx.ex))
  2109. put_tx = np->first_tx.ex;
  2110. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2111. np->put_tx_ctx = np->first_tx_ctx;
  2112. } while (frag_size);
  2113. }
  2114. /* set last fragment flag */
  2115. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2116. /* save skb in this slot's context area */
  2117. prev_tx_ctx->skb = skb;
  2118. if (skb_is_gso(skb))
  2119. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2120. else
  2121. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2122. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2123. /* vlan tag */
  2124. if (vlan_tx_tag_present(skb))
  2125. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2126. vlan_tx_tag_get(skb));
  2127. else
  2128. start_tx->txvlan = 0;
  2129. spin_lock_irqsave(&np->lock, flags);
  2130. if (np->tx_limit) {
  2131. /* Limit the number of outstanding tx. Setup all fragments, but
  2132. * do not set the VALID bit on the first descriptor. Save a pointer
  2133. * to that descriptor and also for next skb_map element.
  2134. */
  2135. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2136. if (!np->tx_change_owner)
  2137. np->tx_change_owner = start_tx_ctx;
  2138. /* remove VALID bit */
  2139. tx_flags &= ~NV_TX2_VALID;
  2140. start_tx_ctx->first_tx_desc = start_tx;
  2141. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2142. np->tx_end_flip = np->put_tx_ctx;
  2143. } else {
  2144. np->tx_pkts_in_progress++;
  2145. }
  2146. }
  2147. /* set tx flags */
  2148. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2149. netdev_sent_queue(np->dev, skb->len);
  2150. skb_tx_timestamp(skb);
  2151. np->put_tx.ex = put_tx;
  2152. spin_unlock_irqrestore(&np->lock, flags);
  2153. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2154. return NETDEV_TX_OK;
  2155. }
  2156. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2157. {
  2158. struct fe_priv *np = netdev_priv(dev);
  2159. np->tx_pkts_in_progress--;
  2160. if (np->tx_change_owner) {
  2161. np->tx_change_owner->first_tx_desc->flaglen |=
  2162. cpu_to_le32(NV_TX2_VALID);
  2163. np->tx_pkts_in_progress++;
  2164. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2165. if (np->tx_change_owner == np->tx_end_flip)
  2166. np->tx_change_owner = NULL;
  2167. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2168. }
  2169. }
  2170. /*
  2171. * nv_tx_done: check for completed packets, release the skbs.
  2172. *
  2173. * Caller must own np->lock.
  2174. */
  2175. static int nv_tx_done(struct net_device *dev, int limit)
  2176. {
  2177. struct fe_priv *np = netdev_priv(dev);
  2178. u32 flags;
  2179. int tx_work = 0;
  2180. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2181. unsigned int bytes_compl = 0;
  2182. while ((np->get_tx.orig != np->put_tx.orig) &&
  2183. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2184. (tx_work < limit)) {
  2185. nv_unmap_txskb(np, np->get_tx_ctx);
  2186. if (np->desc_ver == DESC_VER_1) {
  2187. if (flags & NV_TX_LASTPACKET) {
  2188. if (flags & NV_TX_ERROR) {
  2189. if ((flags & NV_TX_RETRYERROR)
  2190. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2191. nv_legacybackoff_reseed(dev);
  2192. } else {
  2193. u64_stats_update_begin(&np->swstats_tx_syncp);
  2194. np->stat_tx_packets++;
  2195. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2196. u64_stats_update_end(&np->swstats_tx_syncp);
  2197. }
  2198. bytes_compl += np->get_tx_ctx->skb->len;
  2199. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2200. np->get_tx_ctx->skb = NULL;
  2201. tx_work++;
  2202. }
  2203. } else {
  2204. if (flags & NV_TX2_LASTPACKET) {
  2205. if (flags & NV_TX2_ERROR) {
  2206. if ((flags & NV_TX2_RETRYERROR)
  2207. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2208. nv_legacybackoff_reseed(dev);
  2209. } else {
  2210. u64_stats_update_begin(&np->swstats_tx_syncp);
  2211. np->stat_tx_packets++;
  2212. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2213. u64_stats_update_end(&np->swstats_tx_syncp);
  2214. }
  2215. bytes_compl += np->get_tx_ctx->skb->len;
  2216. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2217. np->get_tx_ctx->skb = NULL;
  2218. tx_work++;
  2219. }
  2220. }
  2221. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2222. np->get_tx.orig = np->first_tx.orig;
  2223. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2224. np->get_tx_ctx = np->first_tx_ctx;
  2225. }
  2226. netdev_completed_queue(np->dev, tx_work, bytes_compl);
  2227. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2228. np->tx_stop = 0;
  2229. netif_wake_queue(dev);
  2230. }
  2231. return tx_work;
  2232. }
  2233. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2234. {
  2235. struct fe_priv *np = netdev_priv(dev);
  2236. u32 flags;
  2237. int tx_work = 0;
  2238. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2239. unsigned long bytes_cleaned = 0;
  2240. while ((np->get_tx.ex != np->put_tx.ex) &&
  2241. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2242. (tx_work < limit)) {
  2243. nv_unmap_txskb(np, np->get_tx_ctx);
  2244. if (flags & NV_TX2_LASTPACKET) {
  2245. if (flags & NV_TX2_ERROR) {
  2246. if ((flags & NV_TX2_RETRYERROR)
  2247. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2248. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2249. nv_gear_backoff_reseed(dev);
  2250. else
  2251. nv_legacybackoff_reseed(dev);
  2252. }
  2253. } else {
  2254. u64_stats_update_begin(&np->swstats_tx_syncp);
  2255. np->stat_tx_packets++;
  2256. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2257. u64_stats_update_end(&np->swstats_tx_syncp);
  2258. }
  2259. bytes_cleaned += np->get_tx_ctx->skb->len;
  2260. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2261. np->get_tx_ctx->skb = NULL;
  2262. tx_work++;
  2263. if (np->tx_limit)
  2264. nv_tx_flip_ownership(dev);
  2265. }
  2266. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2267. np->get_tx.ex = np->first_tx.ex;
  2268. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2269. np->get_tx_ctx = np->first_tx_ctx;
  2270. }
  2271. netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
  2272. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2273. np->tx_stop = 0;
  2274. netif_wake_queue(dev);
  2275. }
  2276. return tx_work;
  2277. }
  2278. /*
  2279. * nv_tx_timeout: dev->tx_timeout function
  2280. * Called with netif_tx_lock held.
  2281. */
  2282. static void nv_tx_timeout(struct net_device *dev)
  2283. {
  2284. struct fe_priv *np = netdev_priv(dev);
  2285. u8 __iomem *base = get_hwbase(dev);
  2286. u32 status;
  2287. union ring_type put_tx;
  2288. int saved_tx_limit;
  2289. if (np->msi_flags & NV_MSI_X_ENABLED)
  2290. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2291. else
  2292. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2293. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2294. if (unlikely(debug_tx_timeout)) {
  2295. int i;
  2296. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2297. netdev_info(dev, "Dumping tx registers\n");
  2298. for (i = 0; i <= np->register_size; i += 32) {
  2299. netdev_info(dev,
  2300. "%3x: %08x %08x %08x %08x "
  2301. "%08x %08x %08x %08x\n",
  2302. i,
  2303. readl(base + i + 0), readl(base + i + 4),
  2304. readl(base + i + 8), readl(base + i + 12),
  2305. readl(base + i + 16), readl(base + i + 20),
  2306. readl(base + i + 24), readl(base + i + 28));
  2307. }
  2308. netdev_info(dev, "Dumping tx ring\n");
  2309. for (i = 0; i < np->tx_ring_size; i += 4) {
  2310. if (!nv_optimized(np)) {
  2311. netdev_info(dev,
  2312. "%03x: %08x %08x // %08x %08x "
  2313. "// %08x %08x // %08x %08x\n",
  2314. i,
  2315. le32_to_cpu(np->tx_ring.orig[i].buf),
  2316. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2317. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2318. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2319. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2320. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2321. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2322. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2323. } else {
  2324. netdev_info(dev,
  2325. "%03x: %08x %08x %08x "
  2326. "// %08x %08x %08x "
  2327. "// %08x %08x %08x "
  2328. "// %08x %08x %08x\n",
  2329. i,
  2330. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2331. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2332. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2333. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2334. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2335. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2336. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2337. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2338. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2339. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2340. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2341. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2342. }
  2343. }
  2344. }
  2345. spin_lock_irq(&np->lock);
  2346. /* 1) stop tx engine */
  2347. nv_stop_tx(dev);
  2348. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2349. saved_tx_limit = np->tx_limit;
  2350. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2351. np->tx_stop = 0; /* prevent waking tx queue */
  2352. if (!nv_optimized(np))
  2353. nv_tx_done(dev, np->tx_ring_size);
  2354. else
  2355. nv_tx_done_optimized(dev, np->tx_ring_size);
  2356. /* save current HW position */
  2357. if (np->tx_change_owner)
  2358. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2359. else
  2360. put_tx = np->put_tx;
  2361. /* 3) clear all tx state */
  2362. nv_drain_tx(dev);
  2363. nv_init_tx(dev);
  2364. /* 4) restore state to current HW position */
  2365. np->get_tx = np->put_tx = put_tx;
  2366. np->tx_limit = saved_tx_limit;
  2367. /* 5) restart tx engine */
  2368. nv_start_tx(dev);
  2369. netif_wake_queue(dev);
  2370. spin_unlock_irq(&np->lock);
  2371. }
  2372. /*
  2373. * Called when the nic notices a mismatch between the actual data len on the
  2374. * wire and the len indicated in the 802 header
  2375. */
  2376. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2377. {
  2378. int hdrlen; /* length of the 802 header */
  2379. int protolen; /* length as stored in the proto field */
  2380. /* 1) calculate len according to header */
  2381. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2382. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2383. hdrlen = VLAN_HLEN;
  2384. } else {
  2385. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2386. hdrlen = ETH_HLEN;
  2387. }
  2388. if (protolen > ETH_DATA_LEN)
  2389. return datalen; /* Value in proto field not a len, no checks possible */
  2390. protolen += hdrlen;
  2391. /* consistency checks: */
  2392. if (datalen > ETH_ZLEN) {
  2393. if (datalen >= protolen) {
  2394. /* more data on wire than in 802 header, trim of
  2395. * additional data.
  2396. */
  2397. return protolen;
  2398. } else {
  2399. /* less data on wire than mentioned in header.
  2400. * Discard the packet.
  2401. */
  2402. return -1;
  2403. }
  2404. } else {
  2405. /* short packet. Accept only if 802 values are also short */
  2406. if (protolen > ETH_ZLEN) {
  2407. return -1;
  2408. }
  2409. return datalen;
  2410. }
  2411. }
  2412. static int nv_rx_process(struct net_device *dev, int limit)
  2413. {
  2414. struct fe_priv *np = netdev_priv(dev);
  2415. u32 flags;
  2416. int rx_work = 0;
  2417. struct sk_buff *skb;
  2418. int len;
  2419. while ((np->get_rx.orig != np->put_rx.orig) &&
  2420. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2421. (rx_work < limit)) {
  2422. /*
  2423. * the packet is for us - immediately tear down the pci mapping.
  2424. * TODO: check if a prefetch of the first cacheline improves
  2425. * the performance.
  2426. */
  2427. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2428. np->get_rx_ctx->dma_len,
  2429. PCI_DMA_FROMDEVICE);
  2430. skb = np->get_rx_ctx->skb;
  2431. np->get_rx_ctx->skb = NULL;
  2432. /* look at what we actually got: */
  2433. if (np->desc_ver == DESC_VER_1) {
  2434. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2435. len = flags & LEN_MASK_V1;
  2436. if (unlikely(flags & NV_RX_ERROR)) {
  2437. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2438. len = nv_getlen(dev, skb->data, len);
  2439. if (len < 0) {
  2440. dev_kfree_skb(skb);
  2441. goto next_pkt;
  2442. }
  2443. }
  2444. /* framing errors are soft errors */
  2445. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2446. if (flags & NV_RX_SUBSTRACT1)
  2447. len--;
  2448. }
  2449. /* the rest are hard errors */
  2450. else {
  2451. if (flags & NV_RX_MISSEDFRAME) {
  2452. u64_stats_update_begin(&np->swstats_rx_syncp);
  2453. np->stat_rx_missed_errors++;
  2454. u64_stats_update_end(&np->swstats_rx_syncp);
  2455. }
  2456. dev_kfree_skb(skb);
  2457. goto next_pkt;
  2458. }
  2459. }
  2460. } else {
  2461. dev_kfree_skb(skb);
  2462. goto next_pkt;
  2463. }
  2464. } else {
  2465. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2466. len = flags & LEN_MASK_V2;
  2467. if (unlikely(flags & NV_RX2_ERROR)) {
  2468. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2469. len = nv_getlen(dev, skb->data, len);
  2470. if (len < 0) {
  2471. dev_kfree_skb(skb);
  2472. goto next_pkt;
  2473. }
  2474. }
  2475. /* framing errors are soft errors */
  2476. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2477. if (flags & NV_RX2_SUBSTRACT1)
  2478. len--;
  2479. }
  2480. /* the rest are hard errors */
  2481. else {
  2482. dev_kfree_skb(skb);
  2483. goto next_pkt;
  2484. }
  2485. }
  2486. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2487. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2488. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2489. } else {
  2490. dev_kfree_skb(skb);
  2491. goto next_pkt;
  2492. }
  2493. }
  2494. /* got a valid packet - forward it to the network core */
  2495. skb_put(skb, len);
  2496. skb->protocol = eth_type_trans(skb, dev);
  2497. napi_gro_receive(&np->napi, skb);
  2498. u64_stats_update_begin(&np->swstats_rx_syncp);
  2499. np->stat_rx_packets++;
  2500. np->stat_rx_bytes += len;
  2501. u64_stats_update_end(&np->swstats_rx_syncp);
  2502. next_pkt:
  2503. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2504. np->get_rx.orig = np->first_rx.orig;
  2505. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2506. np->get_rx_ctx = np->first_rx_ctx;
  2507. rx_work++;
  2508. }
  2509. return rx_work;
  2510. }
  2511. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2512. {
  2513. struct fe_priv *np = netdev_priv(dev);
  2514. u32 flags;
  2515. u32 vlanflags = 0;
  2516. int rx_work = 0;
  2517. struct sk_buff *skb;
  2518. int len;
  2519. while ((np->get_rx.ex != np->put_rx.ex) &&
  2520. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2521. (rx_work < limit)) {
  2522. /*
  2523. * the packet is for us - immediately tear down the pci mapping.
  2524. * TODO: check if a prefetch of the first cacheline improves
  2525. * the performance.
  2526. */
  2527. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2528. np->get_rx_ctx->dma_len,
  2529. PCI_DMA_FROMDEVICE);
  2530. skb = np->get_rx_ctx->skb;
  2531. np->get_rx_ctx->skb = NULL;
  2532. /* look at what we actually got: */
  2533. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2534. len = flags & LEN_MASK_V2;
  2535. if (unlikely(flags & NV_RX2_ERROR)) {
  2536. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2537. len = nv_getlen(dev, skb->data, len);
  2538. if (len < 0) {
  2539. dev_kfree_skb(skb);
  2540. goto next_pkt;
  2541. }
  2542. }
  2543. /* framing errors are soft errors */
  2544. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2545. if (flags & NV_RX2_SUBSTRACT1)
  2546. len--;
  2547. }
  2548. /* the rest are hard errors */
  2549. else {
  2550. dev_kfree_skb(skb);
  2551. goto next_pkt;
  2552. }
  2553. }
  2554. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2555. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2556. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2557. /* got a valid packet - forward it to the network core */
  2558. skb_put(skb, len);
  2559. skb->protocol = eth_type_trans(skb, dev);
  2560. prefetch(skb->data);
  2561. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2562. /*
  2563. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2564. * Even if vlan rx accel is disabled,
  2565. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2566. */
  2567. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2568. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2569. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2570. __vlan_hwaccel_put_tag(skb, vid);
  2571. }
  2572. napi_gro_receive(&np->napi, skb);
  2573. u64_stats_update_begin(&np->swstats_rx_syncp);
  2574. np->stat_rx_packets++;
  2575. np->stat_rx_bytes += len;
  2576. u64_stats_update_end(&np->swstats_rx_syncp);
  2577. } else {
  2578. dev_kfree_skb(skb);
  2579. }
  2580. next_pkt:
  2581. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2582. np->get_rx.ex = np->first_rx.ex;
  2583. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2584. np->get_rx_ctx = np->first_rx_ctx;
  2585. rx_work++;
  2586. }
  2587. return rx_work;
  2588. }
  2589. static void set_bufsize(struct net_device *dev)
  2590. {
  2591. struct fe_priv *np = netdev_priv(dev);
  2592. if (dev->mtu <= ETH_DATA_LEN)
  2593. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2594. else
  2595. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2596. }
  2597. /*
  2598. * nv_change_mtu: dev->change_mtu function
  2599. * Called with dev_base_lock held for read.
  2600. */
  2601. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2602. {
  2603. struct fe_priv *np = netdev_priv(dev);
  2604. int old_mtu;
  2605. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2606. return -EINVAL;
  2607. old_mtu = dev->mtu;
  2608. dev->mtu = new_mtu;
  2609. /* return early if the buffer sizes will not change */
  2610. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2611. return 0;
  2612. if (old_mtu == new_mtu)
  2613. return 0;
  2614. /* synchronized against open : rtnl_lock() held by caller */
  2615. if (netif_running(dev)) {
  2616. u8 __iomem *base = get_hwbase(dev);
  2617. /*
  2618. * It seems that the nic preloads valid ring entries into an
  2619. * internal buffer. The procedure for flushing everything is
  2620. * guessed, there is probably a simpler approach.
  2621. * Changing the MTU is a rare event, it shouldn't matter.
  2622. */
  2623. nv_disable_irq(dev);
  2624. nv_napi_disable(dev);
  2625. netif_tx_lock_bh(dev);
  2626. netif_addr_lock(dev);
  2627. spin_lock(&np->lock);
  2628. /* stop engines */
  2629. nv_stop_rxtx(dev);
  2630. nv_txrx_reset(dev);
  2631. /* drain rx queue */
  2632. nv_drain_rxtx(dev);
  2633. /* reinit driver view of the rx queue */
  2634. set_bufsize(dev);
  2635. if (nv_init_ring(dev)) {
  2636. if (!np->in_shutdown)
  2637. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2638. }
  2639. /* reinit nic view of the rx queue */
  2640. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2641. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2642. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2643. base + NvRegRingSizes);
  2644. pci_push(base);
  2645. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2646. pci_push(base);
  2647. /* restart rx engine */
  2648. nv_start_rxtx(dev);
  2649. spin_unlock(&np->lock);
  2650. netif_addr_unlock(dev);
  2651. netif_tx_unlock_bh(dev);
  2652. nv_napi_enable(dev);
  2653. nv_enable_irq(dev);
  2654. }
  2655. return 0;
  2656. }
  2657. static void nv_copy_mac_to_hw(struct net_device *dev)
  2658. {
  2659. u8 __iomem *base = get_hwbase(dev);
  2660. u32 mac[2];
  2661. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2662. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2663. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2664. writel(mac[0], base + NvRegMacAddrA);
  2665. writel(mac[1], base + NvRegMacAddrB);
  2666. }
  2667. /*
  2668. * nv_set_mac_address: dev->set_mac_address function
  2669. * Called with rtnl_lock() held.
  2670. */
  2671. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2672. {
  2673. struct fe_priv *np = netdev_priv(dev);
  2674. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2675. if (!is_valid_ether_addr(macaddr->sa_data))
  2676. return -EADDRNOTAVAIL;
  2677. /* synchronized against open : rtnl_lock() held by caller */
  2678. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2679. dev->addr_assign_type &= ~NET_ADDR_RANDOM;
  2680. if (netif_running(dev)) {
  2681. netif_tx_lock_bh(dev);
  2682. netif_addr_lock(dev);
  2683. spin_lock_irq(&np->lock);
  2684. /* stop rx engine */
  2685. nv_stop_rx(dev);
  2686. /* set mac address */
  2687. nv_copy_mac_to_hw(dev);
  2688. /* restart rx engine */
  2689. nv_start_rx(dev);
  2690. spin_unlock_irq(&np->lock);
  2691. netif_addr_unlock(dev);
  2692. netif_tx_unlock_bh(dev);
  2693. } else {
  2694. nv_copy_mac_to_hw(dev);
  2695. }
  2696. return 0;
  2697. }
  2698. /*
  2699. * nv_set_multicast: dev->set_multicast function
  2700. * Called with netif_tx_lock held.
  2701. */
  2702. static void nv_set_multicast(struct net_device *dev)
  2703. {
  2704. struct fe_priv *np = netdev_priv(dev);
  2705. u8 __iomem *base = get_hwbase(dev);
  2706. u32 addr[2];
  2707. u32 mask[2];
  2708. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2709. memset(addr, 0, sizeof(addr));
  2710. memset(mask, 0, sizeof(mask));
  2711. if (dev->flags & IFF_PROMISC) {
  2712. pff |= NVREG_PFF_PROMISC;
  2713. } else {
  2714. pff |= NVREG_PFF_MYADDR;
  2715. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2716. u32 alwaysOff[2];
  2717. u32 alwaysOn[2];
  2718. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2719. if (dev->flags & IFF_ALLMULTI) {
  2720. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2721. } else {
  2722. struct netdev_hw_addr *ha;
  2723. netdev_for_each_mc_addr(ha, dev) {
  2724. unsigned char *hw_addr = ha->addr;
  2725. u32 a, b;
  2726. a = le32_to_cpu(*(__le32 *) hw_addr);
  2727. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2728. alwaysOn[0] &= a;
  2729. alwaysOff[0] &= ~a;
  2730. alwaysOn[1] &= b;
  2731. alwaysOff[1] &= ~b;
  2732. }
  2733. }
  2734. addr[0] = alwaysOn[0];
  2735. addr[1] = alwaysOn[1];
  2736. mask[0] = alwaysOn[0] | alwaysOff[0];
  2737. mask[1] = alwaysOn[1] | alwaysOff[1];
  2738. } else {
  2739. mask[0] = NVREG_MCASTMASKA_NONE;
  2740. mask[1] = NVREG_MCASTMASKB_NONE;
  2741. }
  2742. }
  2743. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2744. pff |= NVREG_PFF_ALWAYS;
  2745. spin_lock_irq(&np->lock);
  2746. nv_stop_rx(dev);
  2747. writel(addr[0], base + NvRegMulticastAddrA);
  2748. writel(addr[1], base + NvRegMulticastAddrB);
  2749. writel(mask[0], base + NvRegMulticastMaskA);
  2750. writel(mask[1], base + NvRegMulticastMaskB);
  2751. writel(pff, base + NvRegPacketFilterFlags);
  2752. nv_start_rx(dev);
  2753. spin_unlock_irq(&np->lock);
  2754. }
  2755. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2756. {
  2757. struct fe_priv *np = netdev_priv(dev);
  2758. u8 __iomem *base = get_hwbase(dev);
  2759. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2760. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2761. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2762. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2763. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2764. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2765. } else {
  2766. writel(pff, base + NvRegPacketFilterFlags);
  2767. }
  2768. }
  2769. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2770. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2771. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2772. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2773. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2774. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2775. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2776. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2777. /* limit the number of tx pause frames to a default of 8 */
  2778. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2779. }
  2780. writel(pause_enable, base + NvRegTxPauseFrame);
  2781. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2782. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2783. } else {
  2784. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2785. writel(regmisc, base + NvRegMisc1);
  2786. }
  2787. }
  2788. }
  2789. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2790. {
  2791. struct fe_priv *np = netdev_priv(dev);
  2792. u8 __iomem *base = get_hwbase(dev);
  2793. u32 phyreg, txreg;
  2794. int mii_status;
  2795. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2796. np->duplex = duplex;
  2797. /* see if gigabit phy */
  2798. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2799. if (mii_status & PHY_GIGABIT) {
  2800. np->gigabit = PHY_GIGABIT;
  2801. phyreg = readl(base + NvRegSlotTime);
  2802. phyreg &= ~(0x3FF00);
  2803. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2804. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2805. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2806. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2807. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2808. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2809. writel(phyreg, base + NvRegSlotTime);
  2810. }
  2811. phyreg = readl(base + NvRegPhyInterface);
  2812. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2813. if (np->duplex == 0)
  2814. phyreg |= PHY_HALF;
  2815. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2816. phyreg |= PHY_100;
  2817. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2818. NVREG_LINKSPEED_1000)
  2819. phyreg |= PHY_1000;
  2820. writel(phyreg, base + NvRegPhyInterface);
  2821. if (phyreg & PHY_RGMII) {
  2822. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2823. NVREG_LINKSPEED_1000)
  2824. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2825. else
  2826. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2827. } else {
  2828. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2829. }
  2830. writel(txreg, base + NvRegTxDeferral);
  2831. if (np->desc_ver == DESC_VER_1) {
  2832. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2833. } else {
  2834. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2835. NVREG_LINKSPEED_1000)
  2836. txreg = NVREG_TX_WM_DESC2_3_1000;
  2837. else
  2838. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2839. }
  2840. writel(txreg, base + NvRegTxWatermark);
  2841. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2842. base + NvRegMisc1);
  2843. pci_push(base);
  2844. writel(np->linkspeed, base + NvRegLinkSpeed);
  2845. pci_push(base);
  2846. return;
  2847. }
  2848. /**
  2849. * nv_update_linkspeed: Setup the MAC according to the link partner
  2850. * @dev: Network device to be configured
  2851. *
  2852. * The function queries the PHY and checks if there is a link partner.
  2853. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2854. * set to 10 MBit HD.
  2855. *
  2856. * The function returns 0 if there is no link partner and 1 if there is
  2857. * a good link partner.
  2858. */
  2859. static int nv_update_linkspeed(struct net_device *dev)
  2860. {
  2861. struct fe_priv *np = netdev_priv(dev);
  2862. u8 __iomem *base = get_hwbase(dev);
  2863. int adv = 0;
  2864. int lpa = 0;
  2865. int adv_lpa, adv_pause, lpa_pause;
  2866. int newls = np->linkspeed;
  2867. int newdup = np->duplex;
  2868. int mii_status;
  2869. u32 bmcr;
  2870. int retval = 0;
  2871. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2872. u32 txrxFlags = 0;
  2873. u32 phy_exp;
  2874. /* If device loopback is enabled, set carrier on and enable max link
  2875. * speed.
  2876. */
  2877. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2878. if (bmcr & BMCR_LOOPBACK) {
  2879. if (netif_running(dev)) {
  2880. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2881. if (!netif_carrier_ok(dev))
  2882. netif_carrier_on(dev);
  2883. }
  2884. return 1;
  2885. }
  2886. /* BMSR_LSTATUS is latched, read it twice:
  2887. * we want the current value.
  2888. */
  2889. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2890. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2891. if (!(mii_status & BMSR_LSTATUS)) {
  2892. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2893. newdup = 0;
  2894. retval = 0;
  2895. goto set_speed;
  2896. }
  2897. if (np->autoneg == 0) {
  2898. if (np->fixed_mode & LPA_100FULL) {
  2899. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2900. newdup = 1;
  2901. } else if (np->fixed_mode & LPA_100HALF) {
  2902. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2903. newdup = 0;
  2904. } else if (np->fixed_mode & LPA_10FULL) {
  2905. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2906. newdup = 1;
  2907. } else {
  2908. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2909. newdup = 0;
  2910. }
  2911. retval = 1;
  2912. goto set_speed;
  2913. }
  2914. /* check auto negotiation is complete */
  2915. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2916. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2917. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2918. newdup = 0;
  2919. retval = 0;
  2920. goto set_speed;
  2921. }
  2922. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2923. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2924. retval = 1;
  2925. if (np->gigabit == PHY_GIGABIT) {
  2926. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2927. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2928. if ((control_1000 & ADVERTISE_1000FULL) &&
  2929. (status_1000 & LPA_1000FULL)) {
  2930. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2931. newdup = 1;
  2932. goto set_speed;
  2933. }
  2934. }
  2935. /* FIXME: handle parallel detection properly */
  2936. adv_lpa = lpa & adv;
  2937. if (adv_lpa & LPA_100FULL) {
  2938. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2939. newdup = 1;
  2940. } else if (adv_lpa & LPA_100HALF) {
  2941. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2942. newdup = 0;
  2943. } else if (adv_lpa & LPA_10FULL) {
  2944. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2945. newdup = 1;
  2946. } else if (adv_lpa & LPA_10HALF) {
  2947. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2948. newdup = 0;
  2949. } else {
  2950. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2951. newdup = 0;
  2952. }
  2953. set_speed:
  2954. if (np->duplex == newdup && np->linkspeed == newls)
  2955. return retval;
  2956. np->duplex = newdup;
  2957. np->linkspeed = newls;
  2958. /* The transmitter and receiver must be restarted for safe update */
  2959. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2960. txrxFlags |= NV_RESTART_TX;
  2961. nv_stop_tx(dev);
  2962. }
  2963. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2964. txrxFlags |= NV_RESTART_RX;
  2965. nv_stop_rx(dev);
  2966. }
  2967. if (np->gigabit == PHY_GIGABIT) {
  2968. phyreg = readl(base + NvRegSlotTime);
  2969. phyreg &= ~(0x3FF00);
  2970. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2971. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2972. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2973. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2974. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2975. writel(phyreg, base + NvRegSlotTime);
  2976. }
  2977. phyreg = readl(base + NvRegPhyInterface);
  2978. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2979. if (np->duplex == 0)
  2980. phyreg |= PHY_HALF;
  2981. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2982. phyreg |= PHY_100;
  2983. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2984. phyreg |= PHY_1000;
  2985. writel(phyreg, base + NvRegPhyInterface);
  2986. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2987. if (phyreg & PHY_RGMII) {
  2988. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2989. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2990. } else {
  2991. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2992. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2993. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2994. else
  2995. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2996. } else {
  2997. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2998. }
  2999. }
  3000. } else {
  3001. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3002. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3003. else
  3004. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3005. }
  3006. writel(txreg, base + NvRegTxDeferral);
  3007. if (np->desc_ver == DESC_VER_1) {
  3008. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3009. } else {
  3010. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3011. txreg = NVREG_TX_WM_DESC2_3_1000;
  3012. else
  3013. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3014. }
  3015. writel(txreg, base + NvRegTxWatermark);
  3016. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  3017. base + NvRegMisc1);
  3018. pci_push(base);
  3019. writel(np->linkspeed, base + NvRegLinkSpeed);
  3020. pci_push(base);
  3021. pause_flags = 0;
  3022. /* setup pause frame */
  3023. if (np->duplex != 0) {
  3024. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3025. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3026. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3027. switch (adv_pause) {
  3028. case ADVERTISE_PAUSE_CAP:
  3029. if (lpa_pause & LPA_PAUSE_CAP) {
  3030. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3031. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3032. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3033. }
  3034. break;
  3035. case ADVERTISE_PAUSE_ASYM:
  3036. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3037. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3038. break;
  3039. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3040. if (lpa_pause & LPA_PAUSE_CAP) {
  3041. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3042. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3043. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3044. }
  3045. if (lpa_pause == LPA_PAUSE_ASYM)
  3046. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3047. break;
  3048. }
  3049. } else {
  3050. pause_flags = np->pause_flags;
  3051. }
  3052. }
  3053. nv_update_pause(dev, pause_flags);
  3054. if (txrxFlags & NV_RESTART_TX)
  3055. nv_start_tx(dev);
  3056. if (txrxFlags & NV_RESTART_RX)
  3057. nv_start_rx(dev);
  3058. return retval;
  3059. }
  3060. static void nv_linkchange(struct net_device *dev)
  3061. {
  3062. if (nv_update_linkspeed(dev)) {
  3063. if (!netif_carrier_ok(dev)) {
  3064. netif_carrier_on(dev);
  3065. netdev_info(dev, "link up\n");
  3066. nv_txrx_gate(dev, false);
  3067. nv_start_rx(dev);
  3068. }
  3069. } else {
  3070. if (netif_carrier_ok(dev)) {
  3071. netif_carrier_off(dev);
  3072. netdev_info(dev, "link down\n");
  3073. nv_txrx_gate(dev, true);
  3074. nv_stop_rx(dev);
  3075. }
  3076. }
  3077. }
  3078. static void nv_link_irq(struct net_device *dev)
  3079. {
  3080. u8 __iomem *base = get_hwbase(dev);
  3081. u32 miistat;
  3082. miistat = readl(base + NvRegMIIStatus);
  3083. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3084. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3085. nv_linkchange(dev);
  3086. }
  3087. static void nv_msi_workaround(struct fe_priv *np)
  3088. {
  3089. /* Need to toggle the msi irq mask within the ethernet device,
  3090. * otherwise, future interrupts will not be detected.
  3091. */
  3092. if (np->msi_flags & NV_MSI_ENABLED) {
  3093. u8 __iomem *base = np->base;
  3094. writel(0, base + NvRegMSIIrqMask);
  3095. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3096. }
  3097. }
  3098. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3099. {
  3100. struct fe_priv *np = netdev_priv(dev);
  3101. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3102. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3103. /* transition to poll based interrupts */
  3104. np->quiet_count = 0;
  3105. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3106. np->irqmask = NVREG_IRQMASK_CPU;
  3107. return 1;
  3108. }
  3109. } else {
  3110. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3111. np->quiet_count++;
  3112. } else {
  3113. /* reached a period of low activity, switch
  3114. to per tx/rx packet interrupts */
  3115. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3116. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3117. return 1;
  3118. }
  3119. }
  3120. }
  3121. }
  3122. return 0;
  3123. }
  3124. static irqreturn_t nv_nic_irq(int foo, void *data)
  3125. {
  3126. struct net_device *dev = (struct net_device *) data;
  3127. struct fe_priv *np = netdev_priv(dev);
  3128. u8 __iomem *base = get_hwbase(dev);
  3129. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3130. np->events = readl(base + NvRegIrqStatus);
  3131. writel(np->events, base + NvRegIrqStatus);
  3132. } else {
  3133. np->events = readl(base + NvRegMSIXIrqStatus);
  3134. writel(np->events, base + NvRegMSIXIrqStatus);
  3135. }
  3136. if (!(np->events & np->irqmask))
  3137. return IRQ_NONE;
  3138. nv_msi_workaround(np);
  3139. if (napi_schedule_prep(&np->napi)) {
  3140. /*
  3141. * Disable further irq's (msix not enabled with napi)
  3142. */
  3143. writel(0, base + NvRegIrqMask);
  3144. __napi_schedule(&np->napi);
  3145. }
  3146. return IRQ_HANDLED;
  3147. }
  3148. /**
  3149. * All _optimized functions are used to help increase performance
  3150. * (reduce CPU and increase throughput). They use descripter version 3,
  3151. * compiler directives, and reduce memory accesses.
  3152. */
  3153. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3154. {
  3155. struct net_device *dev = (struct net_device *) data;
  3156. struct fe_priv *np = netdev_priv(dev);
  3157. u8 __iomem *base = get_hwbase(dev);
  3158. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3159. np->events = readl(base + NvRegIrqStatus);
  3160. writel(np->events, base + NvRegIrqStatus);
  3161. } else {
  3162. np->events = readl(base + NvRegMSIXIrqStatus);
  3163. writel(np->events, base + NvRegMSIXIrqStatus);
  3164. }
  3165. if (!(np->events & np->irqmask))
  3166. return IRQ_NONE;
  3167. nv_msi_workaround(np);
  3168. if (napi_schedule_prep(&np->napi)) {
  3169. /*
  3170. * Disable further irq's (msix not enabled with napi)
  3171. */
  3172. writel(0, base + NvRegIrqMask);
  3173. __napi_schedule(&np->napi);
  3174. }
  3175. return IRQ_HANDLED;
  3176. }
  3177. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3178. {
  3179. struct net_device *dev = (struct net_device *) data;
  3180. struct fe_priv *np = netdev_priv(dev);
  3181. u8 __iomem *base = get_hwbase(dev);
  3182. u32 events;
  3183. int i;
  3184. unsigned long flags;
  3185. for (i = 0;; i++) {
  3186. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3187. writel(events, base + NvRegMSIXIrqStatus);
  3188. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3189. if (!(events & np->irqmask))
  3190. break;
  3191. spin_lock_irqsave(&np->lock, flags);
  3192. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3193. spin_unlock_irqrestore(&np->lock, flags);
  3194. if (unlikely(i > max_interrupt_work)) {
  3195. spin_lock_irqsave(&np->lock, flags);
  3196. /* disable interrupts on the nic */
  3197. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3198. pci_push(base);
  3199. if (!np->in_shutdown) {
  3200. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3201. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3202. }
  3203. spin_unlock_irqrestore(&np->lock, flags);
  3204. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3205. __func__, i);
  3206. break;
  3207. }
  3208. }
  3209. return IRQ_RETVAL(i);
  3210. }
  3211. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3212. {
  3213. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3214. struct net_device *dev = np->dev;
  3215. u8 __iomem *base = get_hwbase(dev);
  3216. unsigned long flags;
  3217. int retcode;
  3218. int rx_count, tx_work = 0, rx_work = 0;
  3219. do {
  3220. if (!nv_optimized(np)) {
  3221. spin_lock_irqsave(&np->lock, flags);
  3222. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3223. spin_unlock_irqrestore(&np->lock, flags);
  3224. rx_count = nv_rx_process(dev, budget - rx_work);
  3225. retcode = nv_alloc_rx(dev);
  3226. } else {
  3227. spin_lock_irqsave(&np->lock, flags);
  3228. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3229. spin_unlock_irqrestore(&np->lock, flags);
  3230. rx_count = nv_rx_process_optimized(dev,
  3231. budget - rx_work);
  3232. retcode = nv_alloc_rx_optimized(dev);
  3233. }
  3234. } while (retcode == 0 &&
  3235. rx_count > 0 && (rx_work += rx_count) < budget);
  3236. if (retcode) {
  3237. spin_lock_irqsave(&np->lock, flags);
  3238. if (!np->in_shutdown)
  3239. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3240. spin_unlock_irqrestore(&np->lock, flags);
  3241. }
  3242. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3243. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3244. spin_lock_irqsave(&np->lock, flags);
  3245. nv_link_irq(dev);
  3246. spin_unlock_irqrestore(&np->lock, flags);
  3247. }
  3248. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3249. spin_lock_irqsave(&np->lock, flags);
  3250. nv_linkchange(dev);
  3251. spin_unlock_irqrestore(&np->lock, flags);
  3252. np->link_timeout = jiffies + LINK_TIMEOUT;
  3253. }
  3254. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3255. spin_lock_irqsave(&np->lock, flags);
  3256. if (!np->in_shutdown) {
  3257. np->nic_poll_irq = np->irqmask;
  3258. np->recover_error = 1;
  3259. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3260. }
  3261. spin_unlock_irqrestore(&np->lock, flags);
  3262. napi_complete(napi);
  3263. return rx_work;
  3264. }
  3265. if (rx_work < budget) {
  3266. /* re-enable interrupts
  3267. (msix not enabled in napi) */
  3268. napi_complete(napi);
  3269. writel(np->irqmask, base + NvRegIrqMask);
  3270. }
  3271. return rx_work;
  3272. }
  3273. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3274. {
  3275. struct net_device *dev = (struct net_device *) data;
  3276. struct fe_priv *np = netdev_priv(dev);
  3277. u8 __iomem *base = get_hwbase(dev);
  3278. u32 events;
  3279. int i;
  3280. unsigned long flags;
  3281. for (i = 0;; i++) {
  3282. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3283. writel(events, base + NvRegMSIXIrqStatus);
  3284. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3285. if (!(events & np->irqmask))
  3286. break;
  3287. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3288. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3289. spin_lock_irqsave(&np->lock, flags);
  3290. if (!np->in_shutdown)
  3291. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3292. spin_unlock_irqrestore(&np->lock, flags);
  3293. }
  3294. }
  3295. if (unlikely(i > max_interrupt_work)) {
  3296. spin_lock_irqsave(&np->lock, flags);
  3297. /* disable interrupts on the nic */
  3298. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3299. pci_push(base);
  3300. if (!np->in_shutdown) {
  3301. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3302. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3303. }
  3304. spin_unlock_irqrestore(&np->lock, flags);
  3305. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3306. __func__, i);
  3307. break;
  3308. }
  3309. }
  3310. return IRQ_RETVAL(i);
  3311. }
  3312. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3313. {
  3314. struct net_device *dev = (struct net_device *) data;
  3315. struct fe_priv *np = netdev_priv(dev);
  3316. u8 __iomem *base = get_hwbase(dev);
  3317. u32 events;
  3318. int i;
  3319. unsigned long flags;
  3320. for (i = 0;; i++) {
  3321. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3322. writel(events, base + NvRegMSIXIrqStatus);
  3323. netdev_dbg(dev, "irq events: %08x\n", events);
  3324. if (!(events & np->irqmask))
  3325. break;
  3326. /* check tx in case we reached max loop limit in tx isr */
  3327. spin_lock_irqsave(&np->lock, flags);
  3328. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3329. spin_unlock_irqrestore(&np->lock, flags);
  3330. if (events & NVREG_IRQ_LINK) {
  3331. spin_lock_irqsave(&np->lock, flags);
  3332. nv_link_irq(dev);
  3333. spin_unlock_irqrestore(&np->lock, flags);
  3334. }
  3335. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3336. spin_lock_irqsave(&np->lock, flags);
  3337. nv_linkchange(dev);
  3338. spin_unlock_irqrestore(&np->lock, flags);
  3339. np->link_timeout = jiffies + LINK_TIMEOUT;
  3340. }
  3341. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3342. spin_lock_irq(&np->lock);
  3343. /* disable interrupts on the nic */
  3344. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3345. pci_push(base);
  3346. if (!np->in_shutdown) {
  3347. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3348. np->recover_error = 1;
  3349. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3350. }
  3351. spin_unlock_irq(&np->lock);
  3352. break;
  3353. }
  3354. if (unlikely(i > max_interrupt_work)) {
  3355. spin_lock_irqsave(&np->lock, flags);
  3356. /* disable interrupts on the nic */
  3357. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3358. pci_push(base);
  3359. if (!np->in_shutdown) {
  3360. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3361. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3362. }
  3363. spin_unlock_irqrestore(&np->lock, flags);
  3364. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3365. __func__, i);
  3366. break;
  3367. }
  3368. }
  3369. return IRQ_RETVAL(i);
  3370. }
  3371. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3372. {
  3373. struct net_device *dev = (struct net_device *) data;
  3374. struct fe_priv *np = netdev_priv(dev);
  3375. u8 __iomem *base = get_hwbase(dev);
  3376. u32 events;
  3377. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3378. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3379. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3380. } else {
  3381. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3382. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3383. }
  3384. pci_push(base);
  3385. if (!(events & NVREG_IRQ_TIMER))
  3386. return IRQ_RETVAL(0);
  3387. nv_msi_workaround(np);
  3388. spin_lock(&np->lock);
  3389. np->intr_test = 1;
  3390. spin_unlock(&np->lock);
  3391. return IRQ_RETVAL(1);
  3392. }
  3393. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3394. {
  3395. u8 __iomem *base = get_hwbase(dev);
  3396. int i;
  3397. u32 msixmap = 0;
  3398. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3399. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3400. * the remaining 8 interrupts.
  3401. */
  3402. for (i = 0; i < 8; i++) {
  3403. if ((irqmask >> i) & 0x1)
  3404. msixmap |= vector << (i << 2);
  3405. }
  3406. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3407. msixmap = 0;
  3408. for (i = 0; i < 8; i++) {
  3409. if ((irqmask >> (i + 8)) & 0x1)
  3410. msixmap |= vector << (i << 2);
  3411. }
  3412. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3413. }
  3414. static int nv_request_irq(struct net_device *dev, int intr_test)
  3415. {
  3416. struct fe_priv *np = get_nvpriv(dev);
  3417. u8 __iomem *base = get_hwbase(dev);
  3418. int ret = 1;
  3419. int i;
  3420. irqreturn_t (*handler)(int foo, void *data);
  3421. if (intr_test) {
  3422. handler = nv_nic_irq_test;
  3423. } else {
  3424. if (nv_optimized(np))
  3425. handler = nv_nic_irq_optimized;
  3426. else
  3427. handler = nv_nic_irq;
  3428. }
  3429. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3430. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3431. np->msi_x_entry[i].entry = i;
  3432. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3433. if (ret == 0) {
  3434. np->msi_flags |= NV_MSI_X_ENABLED;
  3435. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3436. /* Request irq for rx handling */
  3437. sprintf(np->name_rx, "%s-rx", dev->name);
  3438. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3439. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3440. netdev_info(dev,
  3441. "request_irq failed for rx %d\n",
  3442. ret);
  3443. pci_disable_msix(np->pci_dev);
  3444. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3445. goto out_err;
  3446. }
  3447. /* Request irq for tx handling */
  3448. sprintf(np->name_tx, "%s-tx", dev->name);
  3449. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3450. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3451. netdev_info(dev,
  3452. "request_irq failed for tx %d\n",
  3453. ret);
  3454. pci_disable_msix(np->pci_dev);
  3455. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3456. goto out_free_rx;
  3457. }
  3458. /* Request irq for link and timer handling */
  3459. sprintf(np->name_other, "%s-other", dev->name);
  3460. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3461. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3462. netdev_info(dev,
  3463. "request_irq failed for link %d\n",
  3464. ret);
  3465. pci_disable_msix(np->pci_dev);
  3466. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3467. goto out_free_tx;
  3468. }
  3469. /* map interrupts to their respective vector */
  3470. writel(0, base + NvRegMSIXMap0);
  3471. writel(0, base + NvRegMSIXMap1);
  3472. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3473. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3474. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3475. } else {
  3476. /* Request irq for all interrupts */
  3477. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3478. netdev_info(dev,
  3479. "request_irq failed %d\n",
  3480. ret);
  3481. pci_disable_msix(np->pci_dev);
  3482. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3483. goto out_err;
  3484. }
  3485. /* map interrupts to vector 0 */
  3486. writel(0, base + NvRegMSIXMap0);
  3487. writel(0, base + NvRegMSIXMap1);
  3488. }
  3489. netdev_info(dev, "MSI-X enabled\n");
  3490. }
  3491. }
  3492. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3493. ret = pci_enable_msi(np->pci_dev);
  3494. if (ret == 0) {
  3495. np->msi_flags |= NV_MSI_ENABLED;
  3496. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3497. netdev_info(dev, "request_irq failed %d\n",
  3498. ret);
  3499. pci_disable_msi(np->pci_dev);
  3500. np->msi_flags &= ~NV_MSI_ENABLED;
  3501. goto out_err;
  3502. }
  3503. /* map interrupts to vector 0 */
  3504. writel(0, base + NvRegMSIMap0);
  3505. writel(0, base + NvRegMSIMap1);
  3506. /* enable msi vector 0 */
  3507. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3508. netdev_info(dev, "MSI enabled\n");
  3509. }
  3510. }
  3511. if (ret != 0) {
  3512. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3513. goto out_err;
  3514. }
  3515. return 0;
  3516. out_free_tx:
  3517. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3518. out_free_rx:
  3519. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3520. out_err:
  3521. return 1;
  3522. }
  3523. static void nv_free_irq(struct net_device *dev)
  3524. {
  3525. struct fe_priv *np = get_nvpriv(dev);
  3526. int i;
  3527. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3528. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3529. free_irq(np->msi_x_entry[i].vector, dev);
  3530. pci_disable_msix(np->pci_dev);
  3531. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3532. } else {
  3533. free_irq(np->pci_dev->irq, dev);
  3534. if (np->msi_flags & NV_MSI_ENABLED) {
  3535. pci_disable_msi(np->pci_dev);
  3536. np->msi_flags &= ~NV_MSI_ENABLED;
  3537. }
  3538. }
  3539. }
  3540. static void nv_do_nic_poll(unsigned long data)
  3541. {
  3542. struct net_device *dev = (struct net_device *) data;
  3543. struct fe_priv *np = netdev_priv(dev);
  3544. u8 __iomem *base = get_hwbase(dev);
  3545. u32 mask = 0;
  3546. /*
  3547. * First disable irq(s) and then
  3548. * reenable interrupts on the nic, we have to do this before calling
  3549. * nv_nic_irq because that may decide to do otherwise
  3550. */
  3551. if (!using_multi_irqs(dev)) {
  3552. if (np->msi_flags & NV_MSI_X_ENABLED)
  3553. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3554. else
  3555. disable_irq_lockdep(np->pci_dev->irq);
  3556. mask = np->irqmask;
  3557. } else {
  3558. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3559. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3560. mask |= NVREG_IRQ_RX_ALL;
  3561. }
  3562. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3563. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3564. mask |= NVREG_IRQ_TX_ALL;
  3565. }
  3566. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3567. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3568. mask |= NVREG_IRQ_OTHER;
  3569. }
  3570. }
  3571. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3572. if (np->recover_error) {
  3573. np->recover_error = 0;
  3574. netdev_info(dev, "MAC in recoverable error state\n");
  3575. if (netif_running(dev)) {
  3576. netif_tx_lock_bh(dev);
  3577. netif_addr_lock(dev);
  3578. spin_lock(&np->lock);
  3579. /* stop engines */
  3580. nv_stop_rxtx(dev);
  3581. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3582. nv_mac_reset(dev);
  3583. nv_txrx_reset(dev);
  3584. /* drain rx queue */
  3585. nv_drain_rxtx(dev);
  3586. /* reinit driver view of the rx queue */
  3587. set_bufsize(dev);
  3588. if (nv_init_ring(dev)) {
  3589. if (!np->in_shutdown)
  3590. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3591. }
  3592. /* reinit nic view of the rx queue */
  3593. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3594. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3595. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3596. base + NvRegRingSizes);
  3597. pci_push(base);
  3598. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3599. pci_push(base);
  3600. /* clear interrupts */
  3601. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3602. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3603. else
  3604. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3605. /* restart rx engine */
  3606. nv_start_rxtx(dev);
  3607. spin_unlock(&np->lock);
  3608. netif_addr_unlock(dev);
  3609. netif_tx_unlock_bh(dev);
  3610. }
  3611. }
  3612. writel(mask, base + NvRegIrqMask);
  3613. pci_push(base);
  3614. if (!using_multi_irqs(dev)) {
  3615. np->nic_poll_irq = 0;
  3616. if (nv_optimized(np))
  3617. nv_nic_irq_optimized(0, dev);
  3618. else
  3619. nv_nic_irq(0, dev);
  3620. if (np->msi_flags & NV_MSI_X_ENABLED)
  3621. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3622. else
  3623. enable_irq_lockdep(np->pci_dev->irq);
  3624. } else {
  3625. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3626. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3627. nv_nic_irq_rx(0, dev);
  3628. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3629. }
  3630. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3631. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3632. nv_nic_irq_tx(0, dev);
  3633. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3634. }
  3635. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3636. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3637. nv_nic_irq_other(0, dev);
  3638. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3639. }
  3640. }
  3641. }
  3642. #ifdef CONFIG_NET_POLL_CONTROLLER
  3643. static void nv_poll_controller(struct net_device *dev)
  3644. {
  3645. nv_do_nic_poll((unsigned long) dev);
  3646. }
  3647. #endif
  3648. static void nv_do_stats_poll(unsigned long data)
  3649. __acquires(&netdev_priv(dev)->hwstats_lock)
  3650. __releases(&netdev_priv(dev)->hwstats_lock)
  3651. {
  3652. struct net_device *dev = (struct net_device *) data;
  3653. struct fe_priv *np = netdev_priv(dev);
  3654. /* If lock is currently taken, the stats are being refreshed
  3655. * and hence fresh enough */
  3656. if (spin_trylock(&np->hwstats_lock)) {
  3657. nv_update_stats(dev);
  3658. spin_unlock(&np->hwstats_lock);
  3659. }
  3660. if (!np->in_shutdown)
  3661. mod_timer(&np->stats_poll,
  3662. round_jiffies(jiffies + STATS_INTERVAL));
  3663. }
  3664. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3665. {
  3666. struct fe_priv *np = netdev_priv(dev);
  3667. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3668. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3669. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3670. }
  3671. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3672. {
  3673. struct fe_priv *np = netdev_priv(dev);
  3674. wolinfo->supported = WAKE_MAGIC;
  3675. spin_lock_irq(&np->lock);
  3676. if (np->wolenabled)
  3677. wolinfo->wolopts = WAKE_MAGIC;
  3678. spin_unlock_irq(&np->lock);
  3679. }
  3680. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3681. {
  3682. struct fe_priv *np = netdev_priv(dev);
  3683. u8 __iomem *base = get_hwbase(dev);
  3684. u32 flags = 0;
  3685. if (wolinfo->wolopts == 0) {
  3686. np->wolenabled = 0;
  3687. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3688. np->wolenabled = 1;
  3689. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3690. }
  3691. if (netif_running(dev)) {
  3692. spin_lock_irq(&np->lock);
  3693. writel(flags, base + NvRegWakeUpFlags);
  3694. spin_unlock_irq(&np->lock);
  3695. }
  3696. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3697. return 0;
  3698. }
  3699. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3700. {
  3701. struct fe_priv *np = netdev_priv(dev);
  3702. u32 speed;
  3703. int adv;
  3704. spin_lock_irq(&np->lock);
  3705. ecmd->port = PORT_MII;
  3706. if (!netif_running(dev)) {
  3707. /* We do not track link speed / duplex setting if the
  3708. * interface is disabled. Force a link check */
  3709. if (nv_update_linkspeed(dev)) {
  3710. if (!netif_carrier_ok(dev))
  3711. netif_carrier_on(dev);
  3712. } else {
  3713. if (netif_carrier_ok(dev))
  3714. netif_carrier_off(dev);
  3715. }
  3716. }
  3717. if (netif_carrier_ok(dev)) {
  3718. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3719. case NVREG_LINKSPEED_10:
  3720. speed = SPEED_10;
  3721. break;
  3722. case NVREG_LINKSPEED_100:
  3723. speed = SPEED_100;
  3724. break;
  3725. case NVREG_LINKSPEED_1000:
  3726. speed = SPEED_1000;
  3727. break;
  3728. default:
  3729. speed = -1;
  3730. break;
  3731. }
  3732. ecmd->duplex = DUPLEX_HALF;
  3733. if (np->duplex)
  3734. ecmd->duplex = DUPLEX_FULL;
  3735. } else {
  3736. speed = -1;
  3737. ecmd->duplex = -1;
  3738. }
  3739. ethtool_cmd_speed_set(ecmd, speed);
  3740. ecmd->autoneg = np->autoneg;
  3741. ecmd->advertising = ADVERTISED_MII;
  3742. if (np->autoneg) {
  3743. ecmd->advertising |= ADVERTISED_Autoneg;
  3744. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3745. if (adv & ADVERTISE_10HALF)
  3746. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3747. if (adv & ADVERTISE_10FULL)
  3748. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3749. if (adv & ADVERTISE_100HALF)
  3750. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3751. if (adv & ADVERTISE_100FULL)
  3752. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3753. if (np->gigabit == PHY_GIGABIT) {
  3754. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3755. if (adv & ADVERTISE_1000FULL)
  3756. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3757. }
  3758. }
  3759. ecmd->supported = (SUPPORTED_Autoneg |
  3760. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3761. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3762. SUPPORTED_MII);
  3763. if (np->gigabit == PHY_GIGABIT)
  3764. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3765. ecmd->phy_address = np->phyaddr;
  3766. ecmd->transceiver = XCVR_EXTERNAL;
  3767. /* ignore maxtxpkt, maxrxpkt for now */
  3768. spin_unlock_irq(&np->lock);
  3769. return 0;
  3770. }
  3771. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3772. {
  3773. struct fe_priv *np = netdev_priv(dev);
  3774. u32 speed = ethtool_cmd_speed(ecmd);
  3775. if (ecmd->port != PORT_MII)
  3776. return -EINVAL;
  3777. if (ecmd->transceiver != XCVR_EXTERNAL)
  3778. return -EINVAL;
  3779. if (ecmd->phy_address != np->phyaddr) {
  3780. /* TODO: support switching between multiple phys. Should be
  3781. * trivial, but not enabled due to lack of test hardware. */
  3782. return -EINVAL;
  3783. }
  3784. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3785. u32 mask;
  3786. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3787. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3788. if (np->gigabit == PHY_GIGABIT)
  3789. mask |= ADVERTISED_1000baseT_Full;
  3790. if ((ecmd->advertising & mask) == 0)
  3791. return -EINVAL;
  3792. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3793. /* Note: autonegotiation disable, speed 1000 intentionally
  3794. * forbidden - no one should need that. */
  3795. if (speed != SPEED_10 && speed != SPEED_100)
  3796. return -EINVAL;
  3797. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3798. return -EINVAL;
  3799. } else {
  3800. return -EINVAL;
  3801. }
  3802. netif_carrier_off(dev);
  3803. if (netif_running(dev)) {
  3804. unsigned long flags;
  3805. nv_disable_irq(dev);
  3806. netif_tx_lock_bh(dev);
  3807. netif_addr_lock(dev);
  3808. /* with plain spinlock lockdep complains */
  3809. spin_lock_irqsave(&np->lock, flags);
  3810. /* stop engines */
  3811. /* FIXME:
  3812. * this can take some time, and interrupts are disabled
  3813. * due to spin_lock_irqsave, but let's hope no daemon
  3814. * is going to change the settings very often...
  3815. * Worst case:
  3816. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3817. * + some minor delays, which is up to a second approximately
  3818. */
  3819. nv_stop_rxtx(dev);
  3820. spin_unlock_irqrestore(&np->lock, flags);
  3821. netif_addr_unlock(dev);
  3822. netif_tx_unlock_bh(dev);
  3823. }
  3824. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3825. int adv, bmcr;
  3826. np->autoneg = 1;
  3827. /* advertise only what has been requested */
  3828. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3829. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3830. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3831. adv |= ADVERTISE_10HALF;
  3832. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3833. adv |= ADVERTISE_10FULL;
  3834. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3835. adv |= ADVERTISE_100HALF;
  3836. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3837. adv |= ADVERTISE_100FULL;
  3838. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3839. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3840. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3841. adv |= ADVERTISE_PAUSE_ASYM;
  3842. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3843. if (np->gigabit == PHY_GIGABIT) {
  3844. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3845. adv &= ~ADVERTISE_1000FULL;
  3846. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3847. adv |= ADVERTISE_1000FULL;
  3848. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3849. }
  3850. if (netif_running(dev))
  3851. netdev_info(dev, "link down\n");
  3852. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3853. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3854. bmcr |= BMCR_ANENABLE;
  3855. /* reset the phy in order for settings to stick,
  3856. * and cause autoneg to start */
  3857. if (phy_reset(dev, bmcr)) {
  3858. netdev_info(dev, "phy reset failed\n");
  3859. return -EINVAL;
  3860. }
  3861. } else {
  3862. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3863. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3864. }
  3865. } else {
  3866. int adv, bmcr;
  3867. np->autoneg = 0;
  3868. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3869. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3870. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3871. adv |= ADVERTISE_10HALF;
  3872. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3873. adv |= ADVERTISE_10FULL;
  3874. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3875. adv |= ADVERTISE_100HALF;
  3876. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3877. adv |= ADVERTISE_100FULL;
  3878. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3879. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3880. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3881. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3882. }
  3883. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3884. adv |= ADVERTISE_PAUSE_ASYM;
  3885. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3886. }
  3887. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3888. np->fixed_mode = adv;
  3889. if (np->gigabit == PHY_GIGABIT) {
  3890. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3891. adv &= ~ADVERTISE_1000FULL;
  3892. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3893. }
  3894. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3895. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3896. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3897. bmcr |= BMCR_FULLDPLX;
  3898. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3899. bmcr |= BMCR_SPEED100;
  3900. if (np->phy_oui == PHY_OUI_MARVELL) {
  3901. /* reset the phy in order for forced mode settings to stick */
  3902. if (phy_reset(dev, bmcr)) {
  3903. netdev_info(dev, "phy reset failed\n");
  3904. return -EINVAL;
  3905. }
  3906. } else {
  3907. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3908. if (netif_running(dev)) {
  3909. /* Wait a bit and then reconfigure the nic. */
  3910. udelay(10);
  3911. nv_linkchange(dev);
  3912. }
  3913. }
  3914. }
  3915. if (netif_running(dev)) {
  3916. nv_start_rxtx(dev);
  3917. nv_enable_irq(dev);
  3918. }
  3919. return 0;
  3920. }
  3921. #define FORCEDETH_REGS_VER 1
  3922. static int nv_get_regs_len(struct net_device *dev)
  3923. {
  3924. struct fe_priv *np = netdev_priv(dev);
  3925. return np->register_size;
  3926. }
  3927. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3928. {
  3929. struct fe_priv *np = netdev_priv(dev);
  3930. u8 __iomem *base = get_hwbase(dev);
  3931. u32 *rbuf = buf;
  3932. int i;
  3933. regs->version = FORCEDETH_REGS_VER;
  3934. spin_lock_irq(&np->lock);
  3935. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  3936. rbuf[i] = readl(base + i*sizeof(u32));
  3937. spin_unlock_irq(&np->lock);
  3938. }
  3939. static int nv_nway_reset(struct net_device *dev)
  3940. {
  3941. struct fe_priv *np = netdev_priv(dev);
  3942. int ret;
  3943. if (np->autoneg) {
  3944. int bmcr;
  3945. netif_carrier_off(dev);
  3946. if (netif_running(dev)) {
  3947. nv_disable_irq(dev);
  3948. netif_tx_lock_bh(dev);
  3949. netif_addr_lock(dev);
  3950. spin_lock(&np->lock);
  3951. /* stop engines */
  3952. nv_stop_rxtx(dev);
  3953. spin_unlock(&np->lock);
  3954. netif_addr_unlock(dev);
  3955. netif_tx_unlock_bh(dev);
  3956. netdev_info(dev, "link down\n");
  3957. }
  3958. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3959. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3960. bmcr |= BMCR_ANENABLE;
  3961. /* reset the phy in order for settings to stick*/
  3962. if (phy_reset(dev, bmcr)) {
  3963. netdev_info(dev, "phy reset failed\n");
  3964. return -EINVAL;
  3965. }
  3966. } else {
  3967. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3968. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3969. }
  3970. if (netif_running(dev)) {
  3971. nv_start_rxtx(dev);
  3972. nv_enable_irq(dev);
  3973. }
  3974. ret = 0;
  3975. } else {
  3976. ret = -EINVAL;
  3977. }
  3978. return ret;
  3979. }
  3980. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3981. {
  3982. struct fe_priv *np = netdev_priv(dev);
  3983. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3984. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3985. ring->rx_pending = np->rx_ring_size;
  3986. ring->tx_pending = np->tx_ring_size;
  3987. }
  3988. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3989. {
  3990. struct fe_priv *np = netdev_priv(dev);
  3991. u8 __iomem *base = get_hwbase(dev);
  3992. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3993. dma_addr_t ring_addr;
  3994. if (ring->rx_pending < RX_RING_MIN ||
  3995. ring->tx_pending < TX_RING_MIN ||
  3996. ring->rx_mini_pending != 0 ||
  3997. ring->rx_jumbo_pending != 0 ||
  3998. (np->desc_ver == DESC_VER_1 &&
  3999. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4000. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4001. (np->desc_ver != DESC_VER_1 &&
  4002. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4003. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4004. return -EINVAL;
  4005. }
  4006. /* allocate new rings */
  4007. if (!nv_optimized(np)) {
  4008. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4009. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4010. &ring_addr);
  4011. } else {
  4012. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4013. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4014. &ring_addr);
  4015. }
  4016. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4017. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4018. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4019. /* fall back to old rings */
  4020. if (!nv_optimized(np)) {
  4021. if (rxtx_ring)
  4022. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4023. rxtx_ring, ring_addr);
  4024. } else {
  4025. if (rxtx_ring)
  4026. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4027. rxtx_ring, ring_addr);
  4028. }
  4029. kfree(rx_skbuff);
  4030. kfree(tx_skbuff);
  4031. goto exit;
  4032. }
  4033. if (netif_running(dev)) {
  4034. nv_disable_irq(dev);
  4035. nv_napi_disable(dev);
  4036. netif_tx_lock_bh(dev);
  4037. netif_addr_lock(dev);
  4038. spin_lock(&np->lock);
  4039. /* stop engines */
  4040. nv_stop_rxtx(dev);
  4041. nv_txrx_reset(dev);
  4042. /* drain queues */
  4043. nv_drain_rxtx(dev);
  4044. /* delete queues */
  4045. free_rings(dev);
  4046. }
  4047. /* set new values */
  4048. np->rx_ring_size = ring->rx_pending;
  4049. np->tx_ring_size = ring->tx_pending;
  4050. if (!nv_optimized(np)) {
  4051. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4052. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4053. } else {
  4054. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4055. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4056. }
  4057. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4058. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4059. np->ring_addr = ring_addr;
  4060. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4061. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4062. if (netif_running(dev)) {
  4063. /* reinit driver view of the queues */
  4064. set_bufsize(dev);
  4065. if (nv_init_ring(dev)) {
  4066. if (!np->in_shutdown)
  4067. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4068. }
  4069. /* reinit nic view of the queues */
  4070. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4071. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4072. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4073. base + NvRegRingSizes);
  4074. pci_push(base);
  4075. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4076. pci_push(base);
  4077. /* restart engines */
  4078. nv_start_rxtx(dev);
  4079. spin_unlock(&np->lock);
  4080. netif_addr_unlock(dev);
  4081. netif_tx_unlock_bh(dev);
  4082. nv_napi_enable(dev);
  4083. nv_enable_irq(dev);
  4084. }
  4085. return 0;
  4086. exit:
  4087. return -ENOMEM;
  4088. }
  4089. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4090. {
  4091. struct fe_priv *np = netdev_priv(dev);
  4092. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4093. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4094. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4095. }
  4096. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4097. {
  4098. struct fe_priv *np = netdev_priv(dev);
  4099. int adv, bmcr;
  4100. if ((!np->autoneg && np->duplex == 0) ||
  4101. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4102. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4103. return -EINVAL;
  4104. }
  4105. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4106. netdev_info(dev, "hardware does not support tx pause frames\n");
  4107. return -EINVAL;
  4108. }
  4109. netif_carrier_off(dev);
  4110. if (netif_running(dev)) {
  4111. nv_disable_irq(dev);
  4112. netif_tx_lock_bh(dev);
  4113. netif_addr_lock(dev);
  4114. spin_lock(&np->lock);
  4115. /* stop engines */
  4116. nv_stop_rxtx(dev);
  4117. spin_unlock(&np->lock);
  4118. netif_addr_unlock(dev);
  4119. netif_tx_unlock_bh(dev);
  4120. }
  4121. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4122. if (pause->rx_pause)
  4123. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4124. if (pause->tx_pause)
  4125. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4126. if (np->autoneg && pause->autoneg) {
  4127. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4128. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4129. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4130. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4131. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4132. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4133. adv |= ADVERTISE_PAUSE_ASYM;
  4134. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4135. if (netif_running(dev))
  4136. netdev_info(dev, "link down\n");
  4137. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4138. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4139. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4140. } else {
  4141. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4142. if (pause->rx_pause)
  4143. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4144. if (pause->tx_pause)
  4145. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4146. if (!netif_running(dev))
  4147. nv_update_linkspeed(dev);
  4148. else
  4149. nv_update_pause(dev, np->pause_flags);
  4150. }
  4151. if (netif_running(dev)) {
  4152. nv_start_rxtx(dev);
  4153. nv_enable_irq(dev);
  4154. }
  4155. return 0;
  4156. }
  4157. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4158. {
  4159. struct fe_priv *np = netdev_priv(dev);
  4160. unsigned long flags;
  4161. u32 miicontrol;
  4162. int err, retval = 0;
  4163. spin_lock_irqsave(&np->lock, flags);
  4164. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4165. if (features & NETIF_F_LOOPBACK) {
  4166. if (miicontrol & BMCR_LOOPBACK) {
  4167. spin_unlock_irqrestore(&np->lock, flags);
  4168. netdev_info(dev, "Loopback already enabled\n");
  4169. return 0;
  4170. }
  4171. nv_disable_irq(dev);
  4172. /* Turn on loopback mode */
  4173. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4174. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4175. if (err) {
  4176. retval = PHY_ERROR;
  4177. spin_unlock_irqrestore(&np->lock, flags);
  4178. phy_init(dev);
  4179. } else {
  4180. if (netif_running(dev)) {
  4181. /* Force 1000 Mbps full-duplex */
  4182. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4183. 1);
  4184. /* Force link up */
  4185. netif_carrier_on(dev);
  4186. }
  4187. spin_unlock_irqrestore(&np->lock, flags);
  4188. netdev_info(dev,
  4189. "Internal PHY loopback mode enabled.\n");
  4190. }
  4191. } else {
  4192. if (!(miicontrol & BMCR_LOOPBACK)) {
  4193. spin_unlock_irqrestore(&np->lock, flags);
  4194. netdev_info(dev, "Loopback already disabled\n");
  4195. return 0;
  4196. }
  4197. nv_disable_irq(dev);
  4198. /* Turn off loopback */
  4199. spin_unlock_irqrestore(&np->lock, flags);
  4200. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4201. phy_init(dev);
  4202. }
  4203. msleep(500);
  4204. spin_lock_irqsave(&np->lock, flags);
  4205. nv_enable_irq(dev);
  4206. spin_unlock_irqrestore(&np->lock, flags);
  4207. return retval;
  4208. }
  4209. static netdev_features_t nv_fix_features(struct net_device *dev,
  4210. netdev_features_t features)
  4211. {
  4212. /* vlan is dependent on rx checksum offload */
  4213. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  4214. features |= NETIF_F_RXCSUM;
  4215. return features;
  4216. }
  4217. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4218. {
  4219. struct fe_priv *np = get_nvpriv(dev);
  4220. spin_lock_irq(&np->lock);
  4221. if (features & NETIF_F_HW_VLAN_RX)
  4222. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4223. else
  4224. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4225. if (features & NETIF_F_HW_VLAN_TX)
  4226. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4227. else
  4228. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4229. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4230. spin_unlock_irq(&np->lock);
  4231. }
  4232. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4233. {
  4234. struct fe_priv *np = netdev_priv(dev);
  4235. u8 __iomem *base = get_hwbase(dev);
  4236. netdev_features_t changed = dev->features ^ features;
  4237. int retval;
  4238. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4239. retval = nv_set_loopback(dev, features);
  4240. if (retval != 0)
  4241. return retval;
  4242. }
  4243. if (changed & NETIF_F_RXCSUM) {
  4244. spin_lock_irq(&np->lock);
  4245. if (features & NETIF_F_RXCSUM)
  4246. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4247. else
  4248. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4249. if (netif_running(dev))
  4250. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4251. spin_unlock_irq(&np->lock);
  4252. }
  4253. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4254. nv_vlan_mode(dev, features);
  4255. return 0;
  4256. }
  4257. static int nv_get_sset_count(struct net_device *dev, int sset)
  4258. {
  4259. struct fe_priv *np = netdev_priv(dev);
  4260. switch (sset) {
  4261. case ETH_SS_TEST:
  4262. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4263. return NV_TEST_COUNT_EXTENDED;
  4264. else
  4265. return NV_TEST_COUNT_BASE;
  4266. case ETH_SS_STATS:
  4267. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4268. return NV_DEV_STATISTICS_V3_COUNT;
  4269. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4270. return NV_DEV_STATISTICS_V2_COUNT;
  4271. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4272. return NV_DEV_STATISTICS_V1_COUNT;
  4273. else
  4274. return 0;
  4275. default:
  4276. return -EOPNOTSUPP;
  4277. }
  4278. }
  4279. static void nv_get_ethtool_stats(struct net_device *dev,
  4280. struct ethtool_stats *estats, u64 *buffer)
  4281. __acquires(&netdev_priv(dev)->hwstats_lock)
  4282. __releases(&netdev_priv(dev)->hwstats_lock)
  4283. {
  4284. struct fe_priv *np = netdev_priv(dev);
  4285. spin_lock_bh(&np->hwstats_lock);
  4286. nv_update_stats(dev);
  4287. memcpy(buffer, &np->estats,
  4288. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4289. spin_unlock_bh(&np->hwstats_lock);
  4290. }
  4291. static int nv_link_test(struct net_device *dev)
  4292. {
  4293. struct fe_priv *np = netdev_priv(dev);
  4294. int mii_status;
  4295. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4296. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4297. /* check phy link status */
  4298. if (!(mii_status & BMSR_LSTATUS))
  4299. return 0;
  4300. else
  4301. return 1;
  4302. }
  4303. static int nv_register_test(struct net_device *dev)
  4304. {
  4305. u8 __iomem *base = get_hwbase(dev);
  4306. int i = 0;
  4307. u32 orig_read, new_read;
  4308. do {
  4309. orig_read = readl(base + nv_registers_test[i].reg);
  4310. /* xor with mask to toggle bits */
  4311. orig_read ^= nv_registers_test[i].mask;
  4312. writel(orig_read, base + nv_registers_test[i].reg);
  4313. new_read = readl(base + nv_registers_test[i].reg);
  4314. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4315. return 0;
  4316. /* restore original value */
  4317. orig_read ^= nv_registers_test[i].mask;
  4318. writel(orig_read, base + nv_registers_test[i].reg);
  4319. } while (nv_registers_test[++i].reg != 0);
  4320. return 1;
  4321. }
  4322. static int nv_interrupt_test(struct net_device *dev)
  4323. {
  4324. struct fe_priv *np = netdev_priv(dev);
  4325. u8 __iomem *base = get_hwbase(dev);
  4326. int ret = 1;
  4327. int testcnt;
  4328. u32 save_msi_flags, save_poll_interval = 0;
  4329. if (netif_running(dev)) {
  4330. /* free current irq */
  4331. nv_free_irq(dev);
  4332. save_poll_interval = readl(base+NvRegPollingInterval);
  4333. }
  4334. /* flag to test interrupt handler */
  4335. np->intr_test = 0;
  4336. /* setup test irq */
  4337. save_msi_flags = np->msi_flags;
  4338. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4339. np->msi_flags |= 0x001; /* setup 1 vector */
  4340. if (nv_request_irq(dev, 1))
  4341. return 0;
  4342. /* setup timer interrupt */
  4343. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4344. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4345. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4346. /* wait for at least one interrupt */
  4347. msleep(100);
  4348. spin_lock_irq(&np->lock);
  4349. /* flag should be set within ISR */
  4350. testcnt = np->intr_test;
  4351. if (!testcnt)
  4352. ret = 2;
  4353. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4354. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4355. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4356. else
  4357. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4358. spin_unlock_irq(&np->lock);
  4359. nv_free_irq(dev);
  4360. np->msi_flags = save_msi_flags;
  4361. if (netif_running(dev)) {
  4362. writel(save_poll_interval, base + NvRegPollingInterval);
  4363. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4364. /* restore original irq */
  4365. if (nv_request_irq(dev, 0))
  4366. return 0;
  4367. }
  4368. return ret;
  4369. }
  4370. static int nv_loopback_test(struct net_device *dev)
  4371. {
  4372. struct fe_priv *np = netdev_priv(dev);
  4373. u8 __iomem *base = get_hwbase(dev);
  4374. struct sk_buff *tx_skb, *rx_skb;
  4375. dma_addr_t test_dma_addr;
  4376. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4377. u32 flags;
  4378. int len, i, pkt_len;
  4379. u8 *pkt_data;
  4380. u32 filter_flags = 0;
  4381. u32 misc1_flags = 0;
  4382. int ret = 1;
  4383. if (netif_running(dev)) {
  4384. nv_disable_irq(dev);
  4385. filter_flags = readl(base + NvRegPacketFilterFlags);
  4386. misc1_flags = readl(base + NvRegMisc1);
  4387. } else {
  4388. nv_txrx_reset(dev);
  4389. }
  4390. /* reinit driver view of the rx queue */
  4391. set_bufsize(dev);
  4392. nv_init_ring(dev);
  4393. /* setup hardware for loopback */
  4394. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4395. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4396. /* reinit nic view of the rx queue */
  4397. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4398. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4399. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4400. base + NvRegRingSizes);
  4401. pci_push(base);
  4402. /* restart rx engine */
  4403. nv_start_rxtx(dev);
  4404. /* setup packet for tx */
  4405. pkt_len = ETH_DATA_LEN;
  4406. tx_skb = netdev_alloc_skb(dev, pkt_len);
  4407. if (!tx_skb) {
  4408. netdev_err(dev, "netdev_alloc_skb() failed during loopback test\n");
  4409. ret = 0;
  4410. goto out;
  4411. }
  4412. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4413. skb_tailroom(tx_skb),
  4414. PCI_DMA_FROMDEVICE);
  4415. pkt_data = skb_put(tx_skb, pkt_len);
  4416. for (i = 0; i < pkt_len; i++)
  4417. pkt_data[i] = (u8)(i & 0xff);
  4418. if (!nv_optimized(np)) {
  4419. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4420. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4421. } else {
  4422. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4423. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4424. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4425. }
  4426. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4427. pci_push(get_hwbase(dev));
  4428. msleep(500);
  4429. /* check for rx of the packet */
  4430. if (!nv_optimized(np)) {
  4431. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4432. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4433. } else {
  4434. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4435. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4436. }
  4437. if (flags & NV_RX_AVAIL) {
  4438. ret = 0;
  4439. } else if (np->desc_ver == DESC_VER_1) {
  4440. if (flags & NV_RX_ERROR)
  4441. ret = 0;
  4442. } else {
  4443. if (flags & NV_RX2_ERROR)
  4444. ret = 0;
  4445. }
  4446. if (ret) {
  4447. if (len != pkt_len) {
  4448. ret = 0;
  4449. } else {
  4450. rx_skb = np->rx_skb[0].skb;
  4451. for (i = 0; i < pkt_len; i++) {
  4452. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4453. ret = 0;
  4454. break;
  4455. }
  4456. }
  4457. }
  4458. }
  4459. pci_unmap_single(np->pci_dev, test_dma_addr,
  4460. (skb_end_pointer(tx_skb) - tx_skb->data),
  4461. PCI_DMA_TODEVICE);
  4462. dev_kfree_skb_any(tx_skb);
  4463. out:
  4464. /* stop engines */
  4465. nv_stop_rxtx(dev);
  4466. nv_txrx_reset(dev);
  4467. /* drain rx queue */
  4468. nv_drain_rxtx(dev);
  4469. if (netif_running(dev)) {
  4470. writel(misc1_flags, base + NvRegMisc1);
  4471. writel(filter_flags, base + NvRegPacketFilterFlags);
  4472. nv_enable_irq(dev);
  4473. }
  4474. return ret;
  4475. }
  4476. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4477. {
  4478. struct fe_priv *np = netdev_priv(dev);
  4479. u8 __iomem *base = get_hwbase(dev);
  4480. int result;
  4481. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4482. if (!nv_link_test(dev)) {
  4483. test->flags |= ETH_TEST_FL_FAILED;
  4484. buffer[0] = 1;
  4485. }
  4486. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4487. if (netif_running(dev)) {
  4488. netif_stop_queue(dev);
  4489. nv_napi_disable(dev);
  4490. netif_tx_lock_bh(dev);
  4491. netif_addr_lock(dev);
  4492. spin_lock_irq(&np->lock);
  4493. nv_disable_hw_interrupts(dev, np->irqmask);
  4494. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4495. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4496. else
  4497. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4498. /* stop engines */
  4499. nv_stop_rxtx(dev);
  4500. nv_txrx_reset(dev);
  4501. /* drain rx queue */
  4502. nv_drain_rxtx(dev);
  4503. spin_unlock_irq(&np->lock);
  4504. netif_addr_unlock(dev);
  4505. netif_tx_unlock_bh(dev);
  4506. }
  4507. if (!nv_register_test(dev)) {
  4508. test->flags |= ETH_TEST_FL_FAILED;
  4509. buffer[1] = 1;
  4510. }
  4511. result = nv_interrupt_test(dev);
  4512. if (result != 1) {
  4513. test->flags |= ETH_TEST_FL_FAILED;
  4514. buffer[2] = 1;
  4515. }
  4516. if (result == 0) {
  4517. /* bail out */
  4518. return;
  4519. }
  4520. if (!nv_loopback_test(dev)) {
  4521. test->flags |= ETH_TEST_FL_FAILED;
  4522. buffer[3] = 1;
  4523. }
  4524. if (netif_running(dev)) {
  4525. /* reinit driver view of the rx queue */
  4526. set_bufsize(dev);
  4527. if (nv_init_ring(dev)) {
  4528. if (!np->in_shutdown)
  4529. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4530. }
  4531. /* reinit nic view of the rx queue */
  4532. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4533. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4534. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4535. base + NvRegRingSizes);
  4536. pci_push(base);
  4537. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4538. pci_push(base);
  4539. /* restart rx engine */
  4540. nv_start_rxtx(dev);
  4541. netif_start_queue(dev);
  4542. nv_napi_enable(dev);
  4543. nv_enable_hw_interrupts(dev, np->irqmask);
  4544. }
  4545. }
  4546. }
  4547. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4548. {
  4549. switch (stringset) {
  4550. case ETH_SS_STATS:
  4551. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4552. break;
  4553. case ETH_SS_TEST:
  4554. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4555. break;
  4556. }
  4557. }
  4558. static const struct ethtool_ops ops = {
  4559. .get_drvinfo = nv_get_drvinfo,
  4560. .get_link = ethtool_op_get_link,
  4561. .get_wol = nv_get_wol,
  4562. .set_wol = nv_set_wol,
  4563. .get_settings = nv_get_settings,
  4564. .set_settings = nv_set_settings,
  4565. .get_regs_len = nv_get_regs_len,
  4566. .get_regs = nv_get_regs,
  4567. .nway_reset = nv_nway_reset,
  4568. .get_ringparam = nv_get_ringparam,
  4569. .set_ringparam = nv_set_ringparam,
  4570. .get_pauseparam = nv_get_pauseparam,
  4571. .set_pauseparam = nv_set_pauseparam,
  4572. .get_strings = nv_get_strings,
  4573. .get_ethtool_stats = nv_get_ethtool_stats,
  4574. .get_sset_count = nv_get_sset_count,
  4575. .self_test = nv_self_test,
  4576. };
  4577. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4578. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4579. {
  4580. struct fe_priv *np = netdev_priv(dev);
  4581. u8 __iomem *base = get_hwbase(dev);
  4582. int i;
  4583. u32 tx_ctrl, mgmt_sema;
  4584. for (i = 0; i < 10; i++) {
  4585. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4586. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4587. break;
  4588. msleep(500);
  4589. }
  4590. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4591. return 0;
  4592. for (i = 0; i < 2; i++) {
  4593. tx_ctrl = readl(base + NvRegTransmitterControl);
  4594. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4595. writel(tx_ctrl, base + NvRegTransmitterControl);
  4596. /* verify that semaphore was acquired */
  4597. tx_ctrl = readl(base + NvRegTransmitterControl);
  4598. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4599. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4600. np->mgmt_sema = 1;
  4601. return 1;
  4602. } else
  4603. udelay(50);
  4604. }
  4605. return 0;
  4606. }
  4607. static void nv_mgmt_release_sema(struct net_device *dev)
  4608. {
  4609. struct fe_priv *np = netdev_priv(dev);
  4610. u8 __iomem *base = get_hwbase(dev);
  4611. u32 tx_ctrl;
  4612. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4613. if (np->mgmt_sema) {
  4614. tx_ctrl = readl(base + NvRegTransmitterControl);
  4615. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4616. writel(tx_ctrl, base + NvRegTransmitterControl);
  4617. }
  4618. }
  4619. }
  4620. static int nv_mgmt_get_version(struct net_device *dev)
  4621. {
  4622. struct fe_priv *np = netdev_priv(dev);
  4623. u8 __iomem *base = get_hwbase(dev);
  4624. u32 data_ready = readl(base + NvRegTransmitterControl);
  4625. u32 data_ready2 = 0;
  4626. unsigned long start;
  4627. int ready = 0;
  4628. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4629. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4630. start = jiffies;
  4631. while (time_before(jiffies, start + 5*HZ)) {
  4632. data_ready2 = readl(base + NvRegTransmitterControl);
  4633. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4634. ready = 1;
  4635. break;
  4636. }
  4637. schedule_timeout_uninterruptible(1);
  4638. }
  4639. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4640. return 0;
  4641. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4642. return 1;
  4643. }
  4644. static int nv_open(struct net_device *dev)
  4645. {
  4646. struct fe_priv *np = netdev_priv(dev);
  4647. u8 __iomem *base = get_hwbase(dev);
  4648. int ret = 1;
  4649. int oom, i;
  4650. u32 low;
  4651. /* power up phy */
  4652. mii_rw(dev, np->phyaddr, MII_BMCR,
  4653. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4654. nv_txrx_gate(dev, false);
  4655. /* erase previous misconfiguration */
  4656. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4657. nv_mac_reset(dev);
  4658. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4659. writel(0, base + NvRegMulticastAddrB);
  4660. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4661. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4662. writel(0, base + NvRegPacketFilterFlags);
  4663. writel(0, base + NvRegTransmitterControl);
  4664. writel(0, base + NvRegReceiverControl);
  4665. writel(0, base + NvRegAdapterControl);
  4666. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4667. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4668. /* initialize descriptor rings */
  4669. set_bufsize(dev);
  4670. oom = nv_init_ring(dev);
  4671. writel(0, base + NvRegLinkSpeed);
  4672. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4673. nv_txrx_reset(dev);
  4674. writel(0, base + NvRegUnknownSetupReg6);
  4675. np->in_shutdown = 0;
  4676. /* give hw rings */
  4677. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4678. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4679. base + NvRegRingSizes);
  4680. writel(np->linkspeed, base + NvRegLinkSpeed);
  4681. if (np->desc_ver == DESC_VER_1)
  4682. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4683. else
  4684. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4685. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4686. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4687. pci_push(base);
  4688. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4689. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4690. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4691. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4692. netdev_info(dev,
  4693. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4694. writel(0, base + NvRegMIIMask);
  4695. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4696. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4697. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4698. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4699. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4700. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4701. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4702. get_random_bytes(&low, sizeof(low));
  4703. low &= NVREG_SLOTTIME_MASK;
  4704. if (np->desc_ver == DESC_VER_1) {
  4705. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4706. } else {
  4707. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4708. /* setup legacy backoff */
  4709. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4710. } else {
  4711. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4712. nv_gear_backoff_reseed(dev);
  4713. }
  4714. }
  4715. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4716. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4717. if (poll_interval == -1) {
  4718. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4719. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4720. else
  4721. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4722. } else
  4723. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4724. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4725. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4726. base + NvRegAdapterControl);
  4727. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4728. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4729. if (np->wolenabled)
  4730. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4731. i = readl(base + NvRegPowerState);
  4732. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4733. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4734. pci_push(base);
  4735. udelay(10);
  4736. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4737. nv_disable_hw_interrupts(dev, np->irqmask);
  4738. pci_push(base);
  4739. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4740. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4741. pci_push(base);
  4742. if (nv_request_irq(dev, 0))
  4743. goto out_drain;
  4744. /* ask for interrupts */
  4745. nv_enable_hw_interrupts(dev, np->irqmask);
  4746. spin_lock_irq(&np->lock);
  4747. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4748. writel(0, base + NvRegMulticastAddrB);
  4749. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4750. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4751. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4752. /* One manual link speed update: Interrupts are enabled, future link
  4753. * speed changes cause interrupts and are handled by nv_link_irq().
  4754. */
  4755. {
  4756. u32 miistat;
  4757. miistat = readl(base + NvRegMIIStatus);
  4758. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4759. }
  4760. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4761. * to init hw */
  4762. np->linkspeed = 0;
  4763. ret = nv_update_linkspeed(dev);
  4764. nv_start_rxtx(dev);
  4765. netif_start_queue(dev);
  4766. nv_napi_enable(dev);
  4767. if (ret) {
  4768. netif_carrier_on(dev);
  4769. } else {
  4770. netdev_info(dev, "no link during initialization\n");
  4771. netif_carrier_off(dev);
  4772. }
  4773. if (oom)
  4774. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4775. /* start statistics timer */
  4776. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4777. mod_timer(&np->stats_poll,
  4778. round_jiffies(jiffies + STATS_INTERVAL));
  4779. spin_unlock_irq(&np->lock);
  4780. /* If the loopback feature was set while the device was down, make sure
  4781. * that it's set correctly now.
  4782. */
  4783. if (dev->features & NETIF_F_LOOPBACK)
  4784. nv_set_loopback(dev, dev->features);
  4785. return 0;
  4786. out_drain:
  4787. nv_drain_rxtx(dev);
  4788. return ret;
  4789. }
  4790. static int nv_close(struct net_device *dev)
  4791. {
  4792. struct fe_priv *np = netdev_priv(dev);
  4793. u8 __iomem *base;
  4794. spin_lock_irq(&np->lock);
  4795. np->in_shutdown = 1;
  4796. spin_unlock_irq(&np->lock);
  4797. nv_napi_disable(dev);
  4798. synchronize_irq(np->pci_dev->irq);
  4799. del_timer_sync(&np->oom_kick);
  4800. del_timer_sync(&np->nic_poll);
  4801. del_timer_sync(&np->stats_poll);
  4802. netif_stop_queue(dev);
  4803. spin_lock_irq(&np->lock);
  4804. nv_stop_rxtx(dev);
  4805. nv_txrx_reset(dev);
  4806. /* disable interrupts on the nic or we will lock up */
  4807. base = get_hwbase(dev);
  4808. nv_disable_hw_interrupts(dev, np->irqmask);
  4809. pci_push(base);
  4810. spin_unlock_irq(&np->lock);
  4811. nv_free_irq(dev);
  4812. nv_drain_rxtx(dev);
  4813. if (np->wolenabled || !phy_power_down) {
  4814. nv_txrx_gate(dev, false);
  4815. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4816. nv_start_rx(dev);
  4817. } else {
  4818. /* power down phy */
  4819. mii_rw(dev, np->phyaddr, MII_BMCR,
  4820. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4821. nv_txrx_gate(dev, true);
  4822. }
  4823. /* FIXME: power down nic */
  4824. return 0;
  4825. }
  4826. static const struct net_device_ops nv_netdev_ops = {
  4827. .ndo_open = nv_open,
  4828. .ndo_stop = nv_close,
  4829. .ndo_get_stats64 = nv_get_stats64,
  4830. .ndo_start_xmit = nv_start_xmit,
  4831. .ndo_tx_timeout = nv_tx_timeout,
  4832. .ndo_change_mtu = nv_change_mtu,
  4833. .ndo_fix_features = nv_fix_features,
  4834. .ndo_set_features = nv_set_features,
  4835. .ndo_validate_addr = eth_validate_addr,
  4836. .ndo_set_mac_address = nv_set_mac_address,
  4837. .ndo_set_rx_mode = nv_set_multicast,
  4838. #ifdef CONFIG_NET_POLL_CONTROLLER
  4839. .ndo_poll_controller = nv_poll_controller,
  4840. #endif
  4841. };
  4842. static const struct net_device_ops nv_netdev_ops_optimized = {
  4843. .ndo_open = nv_open,
  4844. .ndo_stop = nv_close,
  4845. .ndo_get_stats64 = nv_get_stats64,
  4846. .ndo_start_xmit = nv_start_xmit_optimized,
  4847. .ndo_tx_timeout = nv_tx_timeout,
  4848. .ndo_change_mtu = nv_change_mtu,
  4849. .ndo_fix_features = nv_fix_features,
  4850. .ndo_set_features = nv_set_features,
  4851. .ndo_validate_addr = eth_validate_addr,
  4852. .ndo_set_mac_address = nv_set_mac_address,
  4853. .ndo_set_rx_mode = nv_set_multicast,
  4854. #ifdef CONFIG_NET_POLL_CONTROLLER
  4855. .ndo_poll_controller = nv_poll_controller,
  4856. #endif
  4857. };
  4858. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4859. {
  4860. struct net_device *dev;
  4861. struct fe_priv *np;
  4862. unsigned long addr;
  4863. u8 __iomem *base;
  4864. int err, i;
  4865. u32 powerstate, txreg;
  4866. u32 phystate_orig = 0, phystate;
  4867. int phyinitialized = 0;
  4868. static int printed_version;
  4869. if (!printed_version++)
  4870. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4871. FORCEDETH_VERSION);
  4872. dev = alloc_etherdev(sizeof(struct fe_priv));
  4873. err = -ENOMEM;
  4874. if (!dev)
  4875. goto out;
  4876. np = netdev_priv(dev);
  4877. np->dev = dev;
  4878. np->pci_dev = pci_dev;
  4879. spin_lock_init(&np->lock);
  4880. spin_lock_init(&np->hwstats_lock);
  4881. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4882. init_timer(&np->oom_kick);
  4883. np->oom_kick.data = (unsigned long) dev;
  4884. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4885. init_timer(&np->nic_poll);
  4886. np->nic_poll.data = (unsigned long) dev;
  4887. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4888. init_timer_deferrable(&np->stats_poll);
  4889. np->stats_poll.data = (unsigned long) dev;
  4890. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4891. err = pci_enable_device(pci_dev);
  4892. if (err)
  4893. goto out_free;
  4894. pci_set_master(pci_dev);
  4895. err = pci_request_regions(pci_dev, DRV_NAME);
  4896. if (err < 0)
  4897. goto out_disable;
  4898. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4899. np->register_size = NV_PCI_REGSZ_VER3;
  4900. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4901. np->register_size = NV_PCI_REGSZ_VER2;
  4902. else
  4903. np->register_size = NV_PCI_REGSZ_VER1;
  4904. err = -EINVAL;
  4905. addr = 0;
  4906. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4907. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4908. pci_resource_len(pci_dev, i) >= np->register_size) {
  4909. addr = pci_resource_start(pci_dev, i);
  4910. break;
  4911. }
  4912. }
  4913. if (i == DEVICE_COUNT_RESOURCE) {
  4914. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4915. goto out_relreg;
  4916. }
  4917. /* copy of driver data */
  4918. np->driver_data = id->driver_data;
  4919. /* copy of device id */
  4920. np->device_id = id->device;
  4921. /* handle different descriptor versions */
  4922. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4923. /* packet format 3: supports 40-bit addressing */
  4924. np->desc_ver = DESC_VER_3;
  4925. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4926. if (dma_64bit) {
  4927. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4928. dev_info(&pci_dev->dev,
  4929. "64-bit DMA failed, using 32-bit addressing\n");
  4930. else
  4931. dev->features |= NETIF_F_HIGHDMA;
  4932. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4933. dev_info(&pci_dev->dev,
  4934. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4935. }
  4936. }
  4937. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4938. /* packet format 2: supports jumbo frames */
  4939. np->desc_ver = DESC_VER_2;
  4940. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4941. } else {
  4942. /* original packet format */
  4943. np->desc_ver = DESC_VER_1;
  4944. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4945. }
  4946. np->pkt_limit = NV_PKTLIMIT_1;
  4947. if (id->driver_data & DEV_HAS_LARGEDESC)
  4948. np->pkt_limit = NV_PKTLIMIT_2;
  4949. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4950. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4951. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4952. NETIF_F_TSO | NETIF_F_RXCSUM;
  4953. }
  4954. np->vlanctl_bits = 0;
  4955. if (id->driver_data & DEV_HAS_VLAN) {
  4956. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4957. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4958. }
  4959. dev->features |= dev->hw_features;
  4960. /* Add loopback capability to the device. */
  4961. dev->hw_features |= NETIF_F_LOOPBACK;
  4962. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4963. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4964. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  4965. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  4966. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4967. }
  4968. err = -ENOMEM;
  4969. np->base = ioremap(addr, np->register_size);
  4970. if (!np->base)
  4971. goto out_relreg;
  4972. np->rx_ring_size = RX_RING_DEFAULT;
  4973. np->tx_ring_size = TX_RING_DEFAULT;
  4974. if (!nv_optimized(np)) {
  4975. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4976. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4977. &np->ring_addr);
  4978. if (!np->rx_ring.orig)
  4979. goto out_unmap;
  4980. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4981. } else {
  4982. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4983. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4984. &np->ring_addr);
  4985. if (!np->rx_ring.ex)
  4986. goto out_unmap;
  4987. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4988. }
  4989. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4990. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4991. if (!np->rx_skb || !np->tx_skb)
  4992. goto out_freering;
  4993. if (!nv_optimized(np))
  4994. dev->netdev_ops = &nv_netdev_ops;
  4995. else
  4996. dev->netdev_ops = &nv_netdev_ops_optimized;
  4997. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4998. SET_ETHTOOL_OPS(dev, &ops);
  4999. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5000. pci_set_drvdata(pci_dev, dev);
  5001. /* read the mac address */
  5002. base = get_hwbase(dev);
  5003. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5004. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5005. /* check the workaround bit for correct mac address order */
  5006. txreg = readl(base + NvRegTransmitPoll);
  5007. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5008. /* mac address is already in correct order */
  5009. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5010. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5011. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5012. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5013. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5014. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5015. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5016. /* mac address is already in correct order */
  5017. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5018. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5019. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5020. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5021. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5022. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5023. /*
  5024. * Set orig mac address back to the reversed version.
  5025. * This flag will be cleared during low power transition.
  5026. * Therefore, we should always put back the reversed address.
  5027. */
  5028. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5029. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5030. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5031. } else {
  5032. /* need to reverse mac address to correct order */
  5033. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5034. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5035. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5036. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5037. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5038. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5039. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5040. dev_dbg(&pci_dev->dev,
  5041. "%s: set workaround bit for reversed mac addr\n",
  5042. __func__);
  5043. }
  5044. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5045. if (!is_valid_ether_addr(dev->perm_addr)) {
  5046. /*
  5047. * Bad mac address. At least one bios sets the mac address
  5048. * to 01:23:45:67:89:ab
  5049. */
  5050. dev_err(&pci_dev->dev,
  5051. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5052. dev->dev_addr);
  5053. eth_hw_addr_random(dev);
  5054. dev_err(&pci_dev->dev,
  5055. "Using random MAC address: %pM\n", dev->dev_addr);
  5056. }
  5057. /* set mac address */
  5058. nv_copy_mac_to_hw(dev);
  5059. /* disable WOL */
  5060. writel(0, base + NvRegWakeUpFlags);
  5061. np->wolenabled = 0;
  5062. device_set_wakeup_enable(&pci_dev->dev, false);
  5063. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5064. /* take phy and nic out of low power mode */
  5065. powerstate = readl(base + NvRegPowerState2);
  5066. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5067. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5068. pci_dev->revision >= 0xA3)
  5069. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5070. writel(powerstate, base + NvRegPowerState2);
  5071. }
  5072. if (np->desc_ver == DESC_VER_1)
  5073. np->tx_flags = NV_TX_VALID;
  5074. else
  5075. np->tx_flags = NV_TX2_VALID;
  5076. np->msi_flags = 0;
  5077. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5078. np->msi_flags |= NV_MSI_CAPABLE;
  5079. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5080. /* msix has had reported issues when modifying irqmask
  5081. as in the case of napi, therefore, disable for now
  5082. */
  5083. #if 0
  5084. np->msi_flags |= NV_MSI_X_CAPABLE;
  5085. #endif
  5086. }
  5087. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5088. np->irqmask = NVREG_IRQMASK_CPU;
  5089. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5090. np->msi_flags |= 0x0001;
  5091. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5092. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5093. /* start off in throughput mode */
  5094. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5095. /* remove support for msix mode */
  5096. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5097. } else {
  5098. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5099. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5100. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5101. np->msi_flags |= 0x0003;
  5102. }
  5103. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5104. np->irqmask |= NVREG_IRQ_TIMER;
  5105. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5106. np->need_linktimer = 1;
  5107. np->link_timeout = jiffies + LINK_TIMEOUT;
  5108. } else {
  5109. np->need_linktimer = 0;
  5110. }
  5111. /* Limit the number of tx's outstanding for hw bug */
  5112. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5113. np->tx_limit = 1;
  5114. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5115. pci_dev->revision >= 0xA2)
  5116. np->tx_limit = 0;
  5117. }
  5118. /* clear phy state and temporarily halt phy interrupts */
  5119. writel(0, base + NvRegMIIMask);
  5120. phystate = readl(base + NvRegAdapterControl);
  5121. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5122. phystate_orig = 1;
  5123. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5124. writel(phystate, base + NvRegAdapterControl);
  5125. }
  5126. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5127. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5128. /* management unit running on the mac? */
  5129. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5130. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5131. nv_mgmt_acquire_sema(dev) &&
  5132. nv_mgmt_get_version(dev)) {
  5133. np->mac_in_use = 1;
  5134. if (np->mgmt_version > 0)
  5135. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5136. /* management unit setup the phy already? */
  5137. if (np->mac_in_use &&
  5138. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5139. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5140. /* phy is inited by mgmt unit */
  5141. phyinitialized = 1;
  5142. } else {
  5143. /* we need to init the phy */
  5144. }
  5145. }
  5146. }
  5147. /* find a suitable phy */
  5148. for (i = 1; i <= 32; i++) {
  5149. int id1, id2;
  5150. int phyaddr = i & 0x1F;
  5151. spin_lock_irq(&np->lock);
  5152. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5153. spin_unlock_irq(&np->lock);
  5154. if (id1 < 0 || id1 == 0xffff)
  5155. continue;
  5156. spin_lock_irq(&np->lock);
  5157. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5158. spin_unlock_irq(&np->lock);
  5159. if (id2 < 0 || id2 == 0xffff)
  5160. continue;
  5161. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5162. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5163. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5164. np->phyaddr = phyaddr;
  5165. np->phy_oui = id1 | id2;
  5166. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5167. if (np->phy_oui == PHY_OUI_REALTEK2)
  5168. np->phy_oui = PHY_OUI_REALTEK;
  5169. /* Setup phy revision for Realtek */
  5170. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5171. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5172. break;
  5173. }
  5174. if (i == 33) {
  5175. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5176. goto out_error;
  5177. }
  5178. if (!phyinitialized) {
  5179. /* reset it */
  5180. phy_init(dev);
  5181. } else {
  5182. /* see if it is a gigabit phy */
  5183. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5184. if (mii_status & PHY_GIGABIT)
  5185. np->gigabit = PHY_GIGABIT;
  5186. }
  5187. /* set default link speed settings */
  5188. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5189. np->duplex = 0;
  5190. np->autoneg = 1;
  5191. err = register_netdev(dev);
  5192. if (err) {
  5193. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5194. goto out_error;
  5195. }
  5196. if (id->driver_data & DEV_HAS_VLAN)
  5197. nv_vlan_mode(dev, dev->features);
  5198. netif_carrier_off(dev);
  5199. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5200. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5201. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5202. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5203. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5204. "csum " : "",
  5205. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5206. "vlan " : "",
  5207. dev->features & (NETIF_F_LOOPBACK) ?
  5208. "loopback " : "",
  5209. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5210. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5211. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5212. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5213. np->need_linktimer ? "lnktim " : "",
  5214. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5215. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5216. np->desc_ver);
  5217. return 0;
  5218. out_error:
  5219. if (phystate_orig)
  5220. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5221. pci_set_drvdata(pci_dev, NULL);
  5222. out_freering:
  5223. free_rings(dev);
  5224. out_unmap:
  5225. iounmap(get_hwbase(dev));
  5226. out_relreg:
  5227. pci_release_regions(pci_dev);
  5228. out_disable:
  5229. pci_disable_device(pci_dev);
  5230. out_free:
  5231. free_netdev(dev);
  5232. out:
  5233. return err;
  5234. }
  5235. static void nv_restore_phy(struct net_device *dev)
  5236. {
  5237. struct fe_priv *np = netdev_priv(dev);
  5238. u16 phy_reserved, mii_control;
  5239. if (np->phy_oui == PHY_OUI_REALTEK &&
  5240. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5241. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5242. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5243. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5244. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5245. phy_reserved |= PHY_REALTEK_INIT8;
  5246. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5247. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5248. /* restart auto negotiation */
  5249. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5250. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5251. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5252. }
  5253. }
  5254. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5255. {
  5256. struct net_device *dev = pci_get_drvdata(pci_dev);
  5257. struct fe_priv *np = netdev_priv(dev);
  5258. u8 __iomem *base = get_hwbase(dev);
  5259. /* special op: write back the misordered MAC address - otherwise
  5260. * the next nv_probe would see a wrong address.
  5261. */
  5262. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5263. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5264. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5265. base + NvRegTransmitPoll);
  5266. }
  5267. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5268. {
  5269. struct net_device *dev = pci_get_drvdata(pci_dev);
  5270. unregister_netdev(dev);
  5271. nv_restore_mac_addr(pci_dev);
  5272. /* restore any phy related changes */
  5273. nv_restore_phy(dev);
  5274. nv_mgmt_release_sema(dev);
  5275. /* free all structures */
  5276. free_rings(dev);
  5277. iounmap(get_hwbase(dev));
  5278. pci_release_regions(pci_dev);
  5279. pci_disable_device(pci_dev);
  5280. free_netdev(dev);
  5281. pci_set_drvdata(pci_dev, NULL);
  5282. }
  5283. #ifdef CONFIG_PM_SLEEP
  5284. static int nv_suspend(struct device *device)
  5285. {
  5286. struct pci_dev *pdev = to_pci_dev(device);
  5287. struct net_device *dev = pci_get_drvdata(pdev);
  5288. struct fe_priv *np = netdev_priv(dev);
  5289. u8 __iomem *base = get_hwbase(dev);
  5290. int i;
  5291. if (netif_running(dev)) {
  5292. /* Gross. */
  5293. nv_close(dev);
  5294. }
  5295. netif_device_detach(dev);
  5296. /* save non-pci configuration space */
  5297. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5298. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5299. return 0;
  5300. }
  5301. static int nv_resume(struct device *device)
  5302. {
  5303. struct pci_dev *pdev = to_pci_dev(device);
  5304. struct net_device *dev = pci_get_drvdata(pdev);
  5305. struct fe_priv *np = netdev_priv(dev);
  5306. u8 __iomem *base = get_hwbase(dev);
  5307. int i, rc = 0;
  5308. /* restore non-pci configuration space */
  5309. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5310. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5311. if (np->driver_data & DEV_NEED_MSI_FIX)
  5312. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5313. /* restore phy state, including autoneg */
  5314. phy_init(dev);
  5315. netif_device_attach(dev);
  5316. if (netif_running(dev)) {
  5317. rc = nv_open(dev);
  5318. nv_set_multicast(dev);
  5319. }
  5320. return rc;
  5321. }
  5322. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5323. #define NV_PM_OPS (&nv_pm_ops)
  5324. #else
  5325. #define NV_PM_OPS NULL
  5326. #endif /* CONFIG_PM_SLEEP */
  5327. #ifdef CONFIG_PM
  5328. static void nv_shutdown(struct pci_dev *pdev)
  5329. {
  5330. struct net_device *dev = pci_get_drvdata(pdev);
  5331. struct fe_priv *np = netdev_priv(dev);
  5332. if (netif_running(dev))
  5333. nv_close(dev);
  5334. /*
  5335. * Restore the MAC so a kernel started by kexec won't get confused.
  5336. * If we really go for poweroff, we must not restore the MAC,
  5337. * otherwise the MAC for WOL will be reversed at least on some boards.
  5338. */
  5339. if (system_state != SYSTEM_POWER_OFF)
  5340. nv_restore_mac_addr(pdev);
  5341. pci_disable_device(pdev);
  5342. /*
  5343. * Apparently it is not possible to reinitialise from D3 hot,
  5344. * only put the device into D3 if we really go for poweroff.
  5345. */
  5346. if (system_state == SYSTEM_POWER_OFF) {
  5347. pci_wake_from_d3(pdev, np->wolenabled);
  5348. pci_set_power_state(pdev, PCI_D3hot);
  5349. }
  5350. }
  5351. #else
  5352. #define nv_shutdown NULL
  5353. #endif /* CONFIG_PM */
  5354. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5355. { /* nForce Ethernet Controller */
  5356. PCI_DEVICE(0x10DE, 0x01C3),
  5357. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5358. },
  5359. { /* nForce2 Ethernet Controller */
  5360. PCI_DEVICE(0x10DE, 0x0066),
  5361. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5362. },
  5363. { /* nForce3 Ethernet Controller */
  5364. PCI_DEVICE(0x10DE, 0x00D6),
  5365. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5366. },
  5367. { /* nForce3 Ethernet Controller */
  5368. PCI_DEVICE(0x10DE, 0x0086),
  5369. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5370. },
  5371. { /* nForce3 Ethernet Controller */
  5372. PCI_DEVICE(0x10DE, 0x008C),
  5373. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5374. },
  5375. { /* nForce3 Ethernet Controller */
  5376. PCI_DEVICE(0x10DE, 0x00E6),
  5377. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5378. },
  5379. { /* nForce3 Ethernet Controller */
  5380. PCI_DEVICE(0x10DE, 0x00DF),
  5381. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5382. },
  5383. { /* CK804 Ethernet Controller */
  5384. PCI_DEVICE(0x10DE, 0x0056),
  5385. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5386. },
  5387. { /* CK804 Ethernet Controller */
  5388. PCI_DEVICE(0x10DE, 0x0057),
  5389. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5390. },
  5391. { /* MCP04 Ethernet Controller */
  5392. PCI_DEVICE(0x10DE, 0x0037),
  5393. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5394. },
  5395. { /* MCP04 Ethernet Controller */
  5396. PCI_DEVICE(0x10DE, 0x0038),
  5397. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5398. },
  5399. { /* MCP51 Ethernet Controller */
  5400. PCI_DEVICE(0x10DE, 0x0268),
  5401. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5402. },
  5403. { /* MCP51 Ethernet Controller */
  5404. PCI_DEVICE(0x10DE, 0x0269),
  5405. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5406. },
  5407. { /* MCP55 Ethernet Controller */
  5408. PCI_DEVICE(0x10DE, 0x0372),
  5409. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5410. },
  5411. { /* MCP55 Ethernet Controller */
  5412. PCI_DEVICE(0x10DE, 0x0373),
  5413. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5414. },
  5415. { /* MCP61 Ethernet Controller */
  5416. PCI_DEVICE(0x10DE, 0x03E5),
  5417. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5418. },
  5419. { /* MCP61 Ethernet Controller */
  5420. PCI_DEVICE(0x10DE, 0x03E6),
  5421. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5422. },
  5423. { /* MCP61 Ethernet Controller */
  5424. PCI_DEVICE(0x10DE, 0x03EE),
  5425. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5426. },
  5427. { /* MCP61 Ethernet Controller */
  5428. PCI_DEVICE(0x10DE, 0x03EF),
  5429. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5430. },
  5431. { /* MCP65 Ethernet Controller */
  5432. PCI_DEVICE(0x10DE, 0x0450),
  5433. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5434. },
  5435. { /* MCP65 Ethernet Controller */
  5436. PCI_DEVICE(0x10DE, 0x0451),
  5437. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5438. },
  5439. { /* MCP65 Ethernet Controller */
  5440. PCI_DEVICE(0x10DE, 0x0452),
  5441. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5442. },
  5443. { /* MCP65 Ethernet Controller */
  5444. PCI_DEVICE(0x10DE, 0x0453),
  5445. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5446. },
  5447. { /* MCP67 Ethernet Controller */
  5448. PCI_DEVICE(0x10DE, 0x054C),
  5449. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5450. },
  5451. { /* MCP67 Ethernet Controller */
  5452. PCI_DEVICE(0x10DE, 0x054D),
  5453. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5454. },
  5455. { /* MCP67 Ethernet Controller */
  5456. PCI_DEVICE(0x10DE, 0x054E),
  5457. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5458. },
  5459. { /* MCP67 Ethernet Controller */
  5460. PCI_DEVICE(0x10DE, 0x054F),
  5461. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5462. },
  5463. { /* MCP73 Ethernet Controller */
  5464. PCI_DEVICE(0x10DE, 0x07DC),
  5465. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5466. },
  5467. { /* MCP73 Ethernet Controller */
  5468. PCI_DEVICE(0x10DE, 0x07DD),
  5469. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5470. },
  5471. { /* MCP73 Ethernet Controller */
  5472. PCI_DEVICE(0x10DE, 0x07DE),
  5473. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5474. },
  5475. { /* MCP73 Ethernet Controller */
  5476. PCI_DEVICE(0x10DE, 0x07DF),
  5477. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5478. },
  5479. { /* MCP77 Ethernet Controller */
  5480. PCI_DEVICE(0x10DE, 0x0760),
  5481. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5482. },
  5483. { /* MCP77 Ethernet Controller */
  5484. PCI_DEVICE(0x10DE, 0x0761),
  5485. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5486. },
  5487. { /* MCP77 Ethernet Controller */
  5488. PCI_DEVICE(0x10DE, 0x0762),
  5489. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5490. },
  5491. { /* MCP77 Ethernet Controller */
  5492. PCI_DEVICE(0x10DE, 0x0763),
  5493. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5494. },
  5495. { /* MCP79 Ethernet Controller */
  5496. PCI_DEVICE(0x10DE, 0x0AB0),
  5497. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5498. },
  5499. { /* MCP79 Ethernet Controller */
  5500. PCI_DEVICE(0x10DE, 0x0AB1),
  5501. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5502. },
  5503. { /* MCP79 Ethernet Controller */
  5504. PCI_DEVICE(0x10DE, 0x0AB2),
  5505. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5506. },
  5507. { /* MCP79 Ethernet Controller */
  5508. PCI_DEVICE(0x10DE, 0x0AB3),
  5509. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5510. },
  5511. { /* MCP89 Ethernet Controller */
  5512. PCI_DEVICE(0x10DE, 0x0D7D),
  5513. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5514. },
  5515. {0,},
  5516. };
  5517. static struct pci_driver driver = {
  5518. .name = DRV_NAME,
  5519. .id_table = pci_tbl,
  5520. .probe = nv_probe,
  5521. .remove = __devexit_p(nv_remove),
  5522. .shutdown = nv_shutdown,
  5523. .driver.pm = NV_PM_OPS,
  5524. };
  5525. static int __init init_nic(void)
  5526. {
  5527. return pci_register_driver(&driver);
  5528. }
  5529. static void __exit exit_nic(void)
  5530. {
  5531. pci_unregister_driver(&driver);
  5532. }
  5533. module_param(max_interrupt_work, int, 0);
  5534. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5535. module_param(optimization_mode, int, 0);
  5536. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5537. module_param(poll_interval, int, 0);
  5538. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5539. module_param(msi, int, 0);
  5540. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5541. module_param(msix, int, 0);
  5542. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5543. module_param(dma_64bit, int, 0);
  5544. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5545. module_param(phy_cross, int, 0);
  5546. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5547. module_param(phy_power_down, int, 0);
  5548. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5549. module_param(debug_tx_timeout, bool, 0);
  5550. MODULE_PARM_DESC(debug_tx_timeout,
  5551. "Dump tx related registers and ring when tx_timeout happens");
  5552. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5553. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5554. MODULE_LICENSE("GPL");
  5555. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5556. module_init(init_nic);
  5557. module_exit(exit_nic);