tg3.c 420 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 123
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "March 21, 2012"
  82. #define RESET_KIND_SHUTDOWN 0
  83. #define RESET_KIND_INIT 1
  84. #define RESET_KIND_SUSPEND 2
  85. #define TG3_DEF_RX_MODE 0
  86. #define TG3_DEF_TX_MODE 0
  87. #define TG3_DEF_MSG_ENABLE \
  88. (NETIF_MSG_DRV | \
  89. NETIF_MSG_PROBE | \
  90. NETIF_MSG_LINK | \
  91. NETIF_MSG_TIMER | \
  92. NETIF_MSG_IFDOWN | \
  93. NETIF_MSG_IFUP | \
  94. NETIF_MSG_RX_ERR | \
  95. NETIF_MSG_TX_ERR)
  96. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  97. /* length of time before we decide the hardware is borked,
  98. * and dev->tx_timeout() should be called to fix the problem
  99. */
  100. #define TG3_TX_TIMEOUT (5 * HZ)
  101. /* hardware minimum and maximum for a single frame's data payload */
  102. #define TG3_MIN_MTU 60
  103. #define TG3_MAX_MTU(tp) \
  104. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  105. /* These numbers seem to be hard coded in the NIC firmware somehow.
  106. * You can't change the ring sizes, but you can change where you place
  107. * them in the NIC onboard memory.
  108. */
  109. #define TG3_RX_STD_RING_SIZE(tp) \
  110. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  111. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  112. #define TG3_DEF_RX_RING_PENDING 200
  113. #define TG3_RX_JMB_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. #if (NET_IP_ALIGN != 0)
  162. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  163. #else
  164. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  165. #endif
  166. /* This driver uses the new build_skb() API providing a frag as skb->head
  167. * This strategy permits better GRO aggregation, better TCP coalescing, and
  168. * better splice() implementation (avoids a copy from head to a page), at
  169. * minimal memory cost.
  170. * In this 2048 bytes block, we have enough room to store the MTU=1500 frame
  171. * and the struct skb_shared_info.
  172. */
  173. #define TG3_FRAGSIZE 2048
  174. /* minimum number of free TX descriptors required to wake up TX process */
  175. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  176. #define TG3_TX_BD_DMA_MAX_2K 2048
  177. #define TG3_TX_BD_DMA_MAX_4K 4096
  178. #define TG3_RAW_IP_ALIGN 2
  179. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  180. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  181. #define FIRMWARE_TG3 "tigon/tg3.bin"
  182. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  183. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  184. static char version[] __devinitdata =
  185. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  186. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  187. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  188. MODULE_LICENSE("GPL");
  189. MODULE_VERSION(DRV_MODULE_VERSION);
  190. MODULE_FIRMWARE(FIRMWARE_TG3);
  191. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  193. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  194. module_param(tg3_debug, int, 0);
  195. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  277. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  278. {}
  279. };
  280. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  281. static const struct {
  282. const char string[ETH_GSTRING_LEN];
  283. } ethtool_stats_keys[] = {
  284. { "rx_octets" },
  285. { "rx_fragments" },
  286. { "rx_ucast_packets" },
  287. { "rx_mcast_packets" },
  288. { "rx_bcast_packets" },
  289. { "rx_fcs_errors" },
  290. { "rx_align_errors" },
  291. { "rx_xon_pause_rcvd" },
  292. { "rx_xoff_pause_rcvd" },
  293. { "rx_mac_ctrl_rcvd" },
  294. { "rx_xoff_entered" },
  295. { "rx_frame_too_long_errors" },
  296. { "rx_jabbers" },
  297. { "rx_undersize_packets" },
  298. { "rx_in_length_errors" },
  299. { "rx_out_length_errors" },
  300. { "rx_64_or_less_octet_packets" },
  301. { "rx_65_to_127_octet_packets" },
  302. { "rx_128_to_255_octet_packets" },
  303. { "rx_256_to_511_octet_packets" },
  304. { "rx_512_to_1023_octet_packets" },
  305. { "rx_1024_to_1522_octet_packets" },
  306. { "rx_1523_to_2047_octet_packets" },
  307. { "rx_2048_to_4095_octet_packets" },
  308. { "rx_4096_to_8191_octet_packets" },
  309. { "rx_8192_to_9022_octet_packets" },
  310. { "tx_octets" },
  311. { "tx_collisions" },
  312. { "tx_xon_sent" },
  313. { "tx_xoff_sent" },
  314. { "tx_flow_control" },
  315. { "tx_mac_errors" },
  316. { "tx_single_collisions" },
  317. { "tx_mult_collisions" },
  318. { "tx_deferred" },
  319. { "tx_excessive_collisions" },
  320. { "tx_late_collisions" },
  321. { "tx_collide_2times" },
  322. { "tx_collide_3times" },
  323. { "tx_collide_4times" },
  324. { "tx_collide_5times" },
  325. { "tx_collide_6times" },
  326. { "tx_collide_7times" },
  327. { "tx_collide_8times" },
  328. { "tx_collide_9times" },
  329. { "tx_collide_10times" },
  330. { "tx_collide_11times" },
  331. { "tx_collide_12times" },
  332. { "tx_collide_13times" },
  333. { "tx_collide_14times" },
  334. { "tx_collide_15times" },
  335. { "tx_ucast_packets" },
  336. { "tx_mcast_packets" },
  337. { "tx_bcast_packets" },
  338. { "tx_carrier_sense_errors" },
  339. { "tx_discards" },
  340. { "tx_errors" },
  341. { "dma_writeq_full" },
  342. { "dma_write_prioq_full" },
  343. { "rxbds_empty" },
  344. { "rx_discards" },
  345. { "rx_errors" },
  346. { "rx_threshold_hit" },
  347. { "dma_readq_full" },
  348. { "dma_read_prioq_full" },
  349. { "tx_comp_queue_full" },
  350. { "ring_set_send_prod_index" },
  351. { "ring_status_update" },
  352. { "nic_irqs" },
  353. { "nic_avoided_irqs" },
  354. { "nic_tx_threshold_hit" },
  355. { "mbuf_lwm_thresh_hit" },
  356. };
  357. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  358. static const struct {
  359. const char string[ETH_GSTRING_LEN];
  360. } ethtool_test_keys[] = {
  361. { "nvram test (online) " },
  362. { "link test (online) " },
  363. { "register test (offline)" },
  364. { "memory test (offline)" },
  365. { "mac loopback test (offline)" },
  366. { "phy loopback test (offline)" },
  367. { "ext loopback test (offline)" },
  368. { "interrupt test (offline)" },
  369. };
  370. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  371. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->regs + off);
  374. }
  375. static u32 tg3_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->regs + off);
  378. }
  379. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. writel(val, tp->aperegs + off);
  382. }
  383. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  384. {
  385. return readl(tp->aperegs + off);
  386. }
  387. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. unsigned long flags;
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. }
  395. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. writel(val, tp->regs + off);
  398. readl(tp->regs + off);
  399. }
  400. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  401. {
  402. unsigned long flags;
  403. u32 val;
  404. spin_lock_irqsave(&tp->indirect_lock, flags);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  406. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  407. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  408. return val;
  409. }
  410. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  411. {
  412. unsigned long flags;
  413. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  415. TG3_64BIT_REG_LOW, val);
  416. return;
  417. }
  418. if (off == TG3_RX_STD_PROD_IDX_REG) {
  419. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  420. TG3_64BIT_REG_LOW, val);
  421. return;
  422. }
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  425. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. /* In indirect mode when disabling interrupts, we also need
  428. * to clear the interrupt bit in the GRC local ctrl register.
  429. */
  430. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  431. (val == 0x1)) {
  432. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  433. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  434. }
  435. }
  436. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. /* usec_wait specifies the wait time in usec when writing to certain registers
  447. * where it is unsafe to read back the register without some delay.
  448. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  449. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  450. */
  451. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  452. {
  453. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  454. /* Non-posted methods */
  455. tp->write32(tp, off, val);
  456. else {
  457. /* Posted method */
  458. tg3_write32(tp, off, val);
  459. if (usec_wait)
  460. udelay(usec_wait);
  461. tp->read32(tp, off);
  462. }
  463. /* Wait again after the read for the posted method to guarantee that
  464. * the wait time is met.
  465. */
  466. if (usec_wait)
  467. udelay(usec_wait);
  468. }
  469. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  470. {
  471. tp->write32_mbox(tp, off, val);
  472. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  473. tp->read32_mbox(tp, off);
  474. }
  475. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  476. {
  477. void __iomem *mbox = tp->regs + off;
  478. writel(val, mbox);
  479. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  480. writel(val, mbox);
  481. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  482. readl(mbox);
  483. }
  484. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  485. {
  486. return readl(tp->regs + off + GRCMBOX_BASE);
  487. }
  488. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  489. {
  490. writel(val, tp->regs + off + GRCMBOX_BASE);
  491. }
  492. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  493. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  494. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  495. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  496. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  497. #define tw32(reg, val) tp->write32(tp, reg, val)
  498. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  499. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  500. #define tr32(reg) tp->read32(tp, reg)
  501. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  502. {
  503. unsigned long flags;
  504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  505. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  506. return;
  507. spin_lock_irqsave(&tp->indirect_lock, flags);
  508. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  509. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  511. /* Always leave this as zero. */
  512. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  513. } else {
  514. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  515. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  516. /* Always leave this as zero. */
  517. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  518. }
  519. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  520. }
  521. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  522. {
  523. unsigned long flags;
  524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  525. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  526. *val = 0;
  527. return;
  528. }
  529. spin_lock_irqsave(&tp->indirect_lock, flags);
  530. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  531. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  532. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  533. /* Always leave this as zero. */
  534. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  535. } else {
  536. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  537. *val = tr32(TG3PCI_MEM_WIN_DATA);
  538. /* Always leave this as zero. */
  539. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  540. }
  541. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  542. }
  543. static void tg3_ape_lock_init(struct tg3 *tp)
  544. {
  545. int i;
  546. u32 regbase, bit;
  547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  548. regbase = TG3_APE_LOCK_GRANT;
  549. else
  550. regbase = TG3_APE_PER_LOCK_GRANT;
  551. /* Make sure the driver hasn't any stale locks. */
  552. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  553. switch (i) {
  554. case TG3_APE_LOCK_PHY0:
  555. case TG3_APE_LOCK_PHY1:
  556. case TG3_APE_LOCK_PHY2:
  557. case TG3_APE_LOCK_PHY3:
  558. bit = APE_LOCK_GRANT_DRIVER;
  559. break;
  560. default:
  561. if (!tp->pci_fn)
  562. bit = APE_LOCK_GRANT_DRIVER;
  563. else
  564. bit = 1 << tp->pci_fn;
  565. }
  566. tg3_ape_write32(tp, regbase + 4 * i, bit);
  567. }
  568. }
  569. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  570. {
  571. int i, off;
  572. int ret = 0;
  573. u32 status, req, gnt, bit;
  574. if (!tg3_flag(tp, ENABLE_APE))
  575. return 0;
  576. switch (locknum) {
  577. case TG3_APE_LOCK_GPIO:
  578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  579. return 0;
  580. case TG3_APE_LOCK_GRC:
  581. case TG3_APE_LOCK_MEM:
  582. if (!tp->pci_fn)
  583. bit = APE_LOCK_REQ_DRIVER;
  584. else
  585. bit = 1 << tp->pci_fn;
  586. break;
  587. default:
  588. return -EINVAL;
  589. }
  590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  591. req = TG3_APE_LOCK_REQ;
  592. gnt = TG3_APE_LOCK_GRANT;
  593. } else {
  594. req = TG3_APE_PER_LOCK_REQ;
  595. gnt = TG3_APE_PER_LOCK_GRANT;
  596. }
  597. off = 4 * locknum;
  598. tg3_ape_write32(tp, req + off, bit);
  599. /* Wait for up to 1 millisecond to acquire lock. */
  600. for (i = 0; i < 100; i++) {
  601. status = tg3_ape_read32(tp, gnt + off);
  602. if (status == bit)
  603. break;
  604. udelay(10);
  605. }
  606. if (status != bit) {
  607. /* Revoke the lock request. */
  608. tg3_ape_write32(tp, gnt + off, bit);
  609. ret = -EBUSY;
  610. }
  611. return ret;
  612. }
  613. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  614. {
  615. u32 gnt, bit;
  616. if (!tg3_flag(tp, ENABLE_APE))
  617. return;
  618. switch (locknum) {
  619. case TG3_APE_LOCK_GPIO:
  620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  621. return;
  622. case TG3_APE_LOCK_GRC:
  623. case TG3_APE_LOCK_MEM:
  624. if (!tp->pci_fn)
  625. bit = APE_LOCK_GRANT_DRIVER;
  626. else
  627. bit = 1 << tp->pci_fn;
  628. break;
  629. default:
  630. return;
  631. }
  632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  633. gnt = TG3_APE_LOCK_GRANT;
  634. else
  635. gnt = TG3_APE_PER_LOCK_GRANT;
  636. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  637. }
  638. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  639. {
  640. int i;
  641. u32 apedata;
  642. /* NCSI does not support APE events */
  643. if (tg3_flag(tp, APE_HAS_NCSI))
  644. return;
  645. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  646. if (apedata != APE_SEG_SIG_MAGIC)
  647. return;
  648. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  649. if (!(apedata & APE_FW_STATUS_READY))
  650. return;
  651. /* Wait for up to 1 millisecond for APE to service previous event. */
  652. for (i = 0; i < 10; i++) {
  653. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  654. return;
  655. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  656. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  657. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  658. event | APE_EVENT_STATUS_EVENT_PENDING);
  659. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  660. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  661. break;
  662. udelay(100);
  663. }
  664. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  665. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  666. }
  667. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  668. {
  669. u32 event;
  670. u32 apedata;
  671. if (!tg3_flag(tp, ENABLE_APE))
  672. return;
  673. switch (kind) {
  674. case RESET_KIND_INIT:
  675. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  676. APE_HOST_SEG_SIG_MAGIC);
  677. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  678. APE_HOST_SEG_LEN_MAGIC);
  679. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  680. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  681. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  682. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  683. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  684. APE_HOST_BEHAV_NO_PHYLOCK);
  685. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  686. TG3_APE_HOST_DRVR_STATE_START);
  687. event = APE_EVENT_STATUS_STATE_START;
  688. break;
  689. case RESET_KIND_SHUTDOWN:
  690. /* With the interface we are currently using,
  691. * APE does not track driver state. Wiping
  692. * out the HOST SEGMENT SIGNATURE forces
  693. * the APE to assume OS absent status.
  694. */
  695. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  696. if (device_may_wakeup(&tp->pdev->dev) &&
  697. tg3_flag(tp, WOL_ENABLE)) {
  698. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  699. TG3_APE_HOST_WOL_SPEED_AUTO);
  700. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  701. } else
  702. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  703. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  704. event = APE_EVENT_STATUS_STATE_UNLOAD;
  705. break;
  706. case RESET_KIND_SUSPEND:
  707. event = APE_EVENT_STATUS_STATE_SUSPEND;
  708. break;
  709. default:
  710. return;
  711. }
  712. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  713. tg3_ape_send_event(tp, event);
  714. }
  715. static void tg3_disable_ints(struct tg3 *tp)
  716. {
  717. int i;
  718. tw32(TG3PCI_MISC_HOST_CTRL,
  719. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  720. for (i = 0; i < tp->irq_max; i++)
  721. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  722. }
  723. static void tg3_enable_ints(struct tg3 *tp)
  724. {
  725. int i;
  726. tp->irq_sync = 0;
  727. wmb();
  728. tw32(TG3PCI_MISC_HOST_CTRL,
  729. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  730. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  731. for (i = 0; i < tp->irq_cnt; i++) {
  732. struct tg3_napi *tnapi = &tp->napi[i];
  733. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  734. if (tg3_flag(tp, 1SHOT_MSI))
  735. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  736. tp->coal_now |= tnapi->coal_now;
  737. }
  738. /* Force an initial interrupt */
  739. if (!tg3_flag(tp, TAGGED_STATUS) &&
  740. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  741. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  742. else
  743. tw32(HOSTCC_MODE, tp->coal_now);
  744. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  745. }
  746. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  747. {
  748. struct tg3 *tp = tnapi->tp;
  749. struct tg3_hw_status *sblk = tnapi->hw_status;
  750. unsigned int work_exists = 0;
  751. /* check for phy events */
  752. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  753. if (sblk->status & SD_STATUS_LINK_CHG)
  754. work_exists = 1;
  755. }
  756. /* check for RX/TX work to do */
  757. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  758. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  759. work_exists = 1;
  760. return work_exists;
  761. }
  762. /* tg3_int_reenable
  763. * similar to tg3_enable_ints, but it accurately determines whether there
  764. * is new work pending and can return without flushing the PIO write
  765. * which reenables interrupts
  766. */
  767. static void tg3_int_reenable(struct tg3_napi *tnapi)
  768. {
  769. struct tg3 *tp = tnapi->tp;
  770. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  771. mmiowb();
  772. /* When doing tagged status, this work check is unnecessary.
  773. * The last_tag we write above tells the chip which piece of
  774. * work we've completed.
  775. */
  776. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  777. tw32(HOSTCC_MODE, tp->coalesce_mode |
  778. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  779. }
  780. static void tg3_switch_clocks(struct tg3 *tp)
  781. {
  782. u32 clock_ctrl;
  783. u32 orig_clock_ctrl;
  784. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  785. return;
  786. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  787. orig_clock_ctrl = clock_ctrl;
  788. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  789. CLOCK_CTRL_CLKRUN_OENABLE |
  790. 0x1f);
  791. tp->pci_clock_ctrl = clock_ctrl;
  792. if (tg3_flag(tp, 5705_PLUS)) {
  793. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  794. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  795. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  796. }
  797. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  798. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  799. clock_ctrl |
  800. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  801. 40);
  802. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  803. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  804. 40);
  805. }
  806. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  807. }
  808. #define PHY_BUSY_LOOPS 5000
  809. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  810. {
  811. u32 frame_val;
  812. unsigned int loops;
  813. int ret;
  814. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  815. tw32_f(MAC_MI_MODE,
  816. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  817. udelay(80);
  818. }
  819. *val = 0x0;
  820. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  821. MI_COM_PHY_ADDR_MASK);
  822. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  823. MI_COM_REG_ADDR_MASK);
  824. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  825. tw32_f(MAC_MI_COM, frame_val);
  826. loops = PHY_BUSY_LOOPS;
  827. while (loops != 0) {
  828. udelay(10);
  829. frame_val = tr32(MAC_MI_COM);
  830. if ((frame_val & MI_COM_BUSY) == 0) {
  831. udelay(5);
  832. frame_val = tr32(MAC_MI_COM);
  833. break;
  834. }
  835. loops -= 1;
  836. }
  837. ret = -EBUSY;
  838. if (loops != 0) {
  839. *val = frame_val & MI_COM_DATA_MASK;
  840. ret = 0;
  841. }
  842. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  843. tw32_f(MAC_MI_MODE, tp->mi_mode);
  844. udelay(80);
  845. }
  846. return ret;
  847. }
  848. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  849. {
  850. u32 frame_val;
  851. unsigned int loops;
  852. int ret;
  853. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  854. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  855. return 0;
  856. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  857. tw32_f(MAC_MI_MODE,
  858. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  859. udelay(80);
  860. }
  861. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  862. MI_COM_PHY_ADDR_MASK);
  863. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  864. MI_COM_REG_ADDR_MASK);
  865. frame_val |= (val & MI_COM_DATA_MASK);
  866. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  867. tw32_f(MAC_MI_COM, frame_val);
  868. loops = PHY_BUSY_LOOPS;
  869. while (loops != 0) {
  870. udelay(10);
  871. frame_val = tr32(MAC_MI_COM);
  872. if ((frame_val & MI_COM_BUSY) == 0) {
  873. udelay(5);
  874. frame_val = tr32(MAC_MI_COM);
  875. break;
  876. }
  877. loops -= 1;
  878. }
  879. ret = -EBUSY;
  880. if (loops != 0)
  881. ret = 0;
  882. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  883. tw32_f(MAC_MI_MODE, tp->mi_mode);
  884. udelay(80);
  885. }
  886. return ret;
  887. }
  888. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  889. {
  890. int err;
  891. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  892. if (err)
  893. goto done;
  894. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  895. if (err)
  896. goto done;
  897. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  898. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  899. if (err)
  900. goto done;
  901. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  902. done:
  903. return err;
  904. }
  905. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  906. {
  907. int err;
  908. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  909. if (err)
  910. goto done;
  911. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  912. if (err)
  913. goto done;
  914. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  915. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  916. if (err)
  917. goto done;
  918. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  919. done:
  920. return err;
  921. }
  922. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  923. {
  924. int err;
  925. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  926. if (!err)
  927. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  928. return err;
  929. }
  930. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  931. {
  932. int err;
  933. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  934. if (!err)
  935. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  936. return err;
  937. }
  938. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  939. {
  940. int err;
  941. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  942. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  943. MII_TG3_AUXCTL_SHDWSEL_MISC);
  944. if (!err)
  945. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  946. return err;
  947. }
  948. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  949. {
  950. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  951. set |= MII_TG3_AUXCTL_MISC_WREN;
  952. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  953. }
  954. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  955. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  956. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  957. MII_TG3_AUXCTL_ACTL_TX_6DB)
  958. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  959. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  960. MII_TG3_AUXCTL_ACTL_TX_6DB);
  961. static int tg3_bmcr_reset(struct tg3 *tp)
  962. {
  963. u32 phy_control;
  964. int limit, err;
  965. /* OK, reset it, and poll the BMCR_RESET bit until it
  966. * clears or we time out.
  967. */
  968. phy_control = BMCR_RESET;
  969. err = tg3_writephy(tp, MII_BMCR, phy_control);
  970. if (err != 0)
  971. return -EBUSY;
  972. limit = 5000;
  973. while (limit--) {
  974. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  975. if (err != 0)
  976. return -EBUSY;
  977. if ((phy_control & BMCR_RESET) == 0) {
  978. udelay(40);
  979. break;
  980. }
  981. udelay(10);
  982. }
  983. if (limit < 0)
  984. return -EBUSY;
  985. return 0;
  986. }
  987. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  988. {
  989. struct tg3 *tp = bp->priv;
  990. u32 val;
  991. spin_lock_bh(&tp->lock);
  992. if (tg3_readphy(tp, reg, &val))
  993. val = -EIO;
  994. spin_unlock_bh(&tp->lock);
  995. return val;
  996. }
  997. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  998. {
  999. struct tg3 *tp = bp->priv;
  1000. u32 ret = 0;
  1001. spin_lock_bh(&tp->lock);
  1002. if (tg3_writephy(tp, reg, val))
  1003. ret = -EIO;
  1004. spin_unlock_bh(&tp->lock);
  1005. return ret;
  1006. }
  1007. static int tg3_mdio_reset(struct mii_bus *bp)
  1008. {
  1009. return 0;
  1010. }
  1011. static void tg3_mdio_config_5785(struct tg3 *tp)
  1012. {
  1013. u32 val;
  1014. struct phy_device *phydev;
  1015. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1016. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1017. case PHY_ID_BCM50610:
  1018. case PHY_ID_BCM50610M:
  1019. val = MAC_PHYCFG2_50610_LED_MODES;
  1020. break;
  1021. case PHY_ID_BCMAC131:
  1022. val = MAC_PHYCFG2_AC131_LED_MODES;
  1023. break;
  1024. case PHY_ID_RTL8211C:
  1025. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1026. break;
  1027. case PHY_ID_RTL8201E:
  1028. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1029. break;
  1030. default:
  1031. return;
  1032. }
  1033. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1034. tw32(MAC_PHYCFG2, val);
  1035. val = tr32(MAC_PHYCFG1);
  1036. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1037. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1038. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1039. tw32(MAC_PHYCFG1, val);
  1040. return;
  1041. }
  1042. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1043. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1044. MAC_PHYCFG2_FMODE_MASK_MASK |
  1045. MAC_PHYCFG2_GMODE_MASK_MASK |
  1046. MAC_PHYCFG2_ACT_MASK_MASK |
  1047. MAC_PHYCFG2_QUAL_MASK_MASK |
  1048. MAC_PHYCFG2_INBAND_ENABLE;
  1049. tw32(MAC_PHYCFG2, val);
  1050. val = tr32(MAC_PHYCFG1);
  1051. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1052. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1053. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1054. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1055. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1056. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1057. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1058. }
  1059. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1060. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1061. tw32(MAC_PHYCFG1, val);
  1062. val = tr32(MAC_EXT_RGMII_MODE);
  1063. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1064. MAC_RGMII_MODE_RX_QUALITY |
  1065. MAC_RGMII_MODE_RX_ACTIVITY |
  1066. MAC_RGMII_MODE_RX_ENG_DET |
  1067. MAC_RGMII_MODE_TX_ENABLE |
  1068. MAC_RGMII_MODE_TX_LOWPWR |
  1069. MAC_RGMII_MODE_TX_RESET);
  1070. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1071. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1072. val |= MAC_RGMII_MODE_RX_INT_B |
  1073. MAC_RGMII_MODE_RX_QUALITY |
  1074. MAC_RGMII_MODE_RX_ACTIVITY |
  1075. MAC_RGMII_MODE_RX_ENG_DET;
  1076. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1077. val |= MAC_RGMII_MODE_TX_ENABLE |
  1078. MAC_RGMII_MODE_TX_LOWPWR |
  1079. MAC_RGMII_MODE_TX_RESET;
  1080. }
  1081. tw32(MAC_EXT_RGMII_MODE, val);
  1082. }
  1083. static void tg3_mdio_start(struct tg3 *tp)
  1084. {
  1085. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1086. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1087. udelay(80);
  1088. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1090. tg3_mdio_config_5785(tp);
  1091. }
  1092. static int tg3_mdio_init(struct tg3 *tp)
  1093. {
  1094. int i;
  1095. u32 reg;
  1096. struct phy_device *phydev;
  1097. if (tg3_flag(tp, 5717_PLUS)) {
  1098. u32 is_serdes;
  1099. tp->phy_addr = tp->pci_fn + 1;
  1100. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1101. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1102. else
  1103. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1104. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1105. if (is_serdes)
  1106. tp->phy_addr += 7;
  1107. } else
  1108. tp->phy_addr = TG3_PHY_MII_ADDR;
  1109. tg3_mdio_start(tp);
  1110. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1111. return 0;
  1112. tp->mdio_bus = mdiobus_alloc();
  1113. if (tp->mdio_bus == NULL)
  1114. return -ENOMEM;
  1115. tp->mdio_bus->name = "tg3 mdio bus";
  1116. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1117. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1118. tp->mdio_bus->priv = tp;
  1119. tp->mdio_bus->parent = &tp->pdev->dev;
  1120. tp->mdio_bus->read = &tg3_mdio_read;
  1121. tp->mdio_bus->write = &tg3_mdio_write;
  1122. tp->mdio_bus->reset = &tg3_mdio_reset;
  1123. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1124. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1125. for (i = 0; i < PHY_MAX_ADDR; i++)
  1126. tp->mdio_bus->irq[i] = PHY_POLL;
  1127. /* The bus registration will look for all the PHYs on the mdio bus.
  1128. * Unfortunately, it does not ensure the PHY is powered up before
  1129. * accessing the PHY ID registers. A chip reset is the
  1130. * quickest way to bring the device back to an operational state..
  1131. */
  1132. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1133. tg3_bmcr_reset(tp);
  1134. i = mdiobus_register(tp->mdio_bus);
  1135. if (i) {
  1136. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1137. mdiobus_free(tp->mdio_bus);
  1138. return i;
  1139. }
  1140. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1141. if (!phydev || !phydev->drv) {
  1142. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1143. mdiobus_unregister(tp->mdio_bus);
  1144. mdiobus_free(tp->mdio_bus);
  1145. return -ENODEV;
  1146. }
  1147. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1148. case PHY_ID_BCM57780:
  1149. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1150. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1151. break;
  1152. case PHY_ID_BCM50610:
  1153. case PHY_ID_BCM50610M:
  1154. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1155. PHY_BRCM_RX_REFCLK_UNUSED |
  1156. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1157. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1158. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1159. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1160. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1161. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1162. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1163. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1164. /* fallthru */
  1165. case PHY_ID_RTL8211C:
  1166. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. case PHY_ID_BCMAC131:
  1170. phydev->interface = PHY_INTERFACE_MODE_MII;
  1171. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1172. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1173. break;
  1174. }
  1175. tg3_flag_set(tp, MDIOBUS_INITED);
  1176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1177. tg3_mdio_config_5785(tp);
  1178. return 0;
  1179. }
  1180. static void tg3_mdio_fini(struct tg3 *tp)
  1181. {
  1182. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1183. tg3_flag_clear(tp, MDIOBUS_INITED);
  1184. mdiobus_unregister(tp->mdio_bus);
  1185. mdiobus_free(tp->mdio_bus);
  1186. }
  1187. }
  1188. /* tp->lock is held. */
  1189. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1190. {
  1191. u32 val;
  1192. val = tr32(GRC_RX_CPU_EVENT);
  1193. val |= GRC_RX_CPU_DRIVER_EVENT;
  1194. tw32_f(GRC_RX_CPU_EVENT, val);
  1195. tp->last_event_jiffies = jiffies;
  1196. }
  1197. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1198. /* tp->lock is held. */
  1199. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1200. {
  1201. int i;
  1202. unsigned int delay_cnt;
  1203. long time_remain;
  1204. /* If enough time has passed, no wait is necessary. */
  1205. time_remain = (long)(tp->last_event_jiffies + 1 +
  1206. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1207. (long)jiffies;
  1208. if (time_remain < 0)
  1209. return;
  1210. /* Check if we can shorten the wait time. */
  1211. delay_cnt = jiffies_to_usecs(time_remain);
  1212. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1213. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1214. delay_cnt = (delay_cnt >> 3) + 1;
  1215. for (i = 0; i < delay_cnt; i++) {
  1216. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1217. break;
  1218. udelay(8);
  1219. }
  1220. }
  1221. /* tp->lock is held. */
  1222. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1223. {
  1224. u32 reg, val;
  1225. val = 0;
  1226. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1227. val = reg << 16;
  1228. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1229. val |= (reg & 0xffff);
  1230. *data++ = val;
  1231. val = 0;
  1232. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1233. val = reg << 16;
  1234. if (!tg3_readphy(tp, MII_LPA, &reg))
  1235. val |= (reg & 0xffff);
  1236. *data++ = val;
  1237. val = 0;
  1238. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1239. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1240. val = reg << 16;
  1241. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1242. val |= (reg & 0xffff);
  1243. }
  1244. *data++ = val;
  1245. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1246. val = reg << 16;
  1247. else
  1248. val = 0;
  1249. *data++ = val;
  1250. }
  1251. /* tp->lock is held. */
  1252. static void tg3_ump_link_report(struct tg3 *tp)
  1253. {
  1254. u32 data[4];
  1255. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1256. return;
  1257. tg3_phy_gather_ump_data(tp, data);
  1258. tg3_wait_for_event_ack(tp);
  1259. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1260. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1261. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1262. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1263. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1264. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1265. tg3_generate_fw_event(tp);
  1266. }
  1267. /* tp->lock is held. */
  1268. static void tg3_stop_fw(struct tg3 *tp)
  1269. {
  1270. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1271. /* Wait for RX cpu to ACK the previous event. */
  1272. tg3_wait_for_event_ack(tp);
  1273. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1274. tg3_generate_fw_event(tp);
  1275. /* Wait for RX cpu to ACK this event. */
  1276. tg3_wait_for_event_ack(tp);
  1277. }
  1278. }
  1279. /* tp->lock is held. */
  1280. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1281. {
  1282. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1283. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1284. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1285. switch (kind) {
  1286. case RESET_KIND_INIT:
  1287. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1288. DRV_STATE_START);
  1289. break;
  1290. case RESET_KIND_SHUTDOWN:
  1291. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1292. DRV_STATE_UNLOAD);
  1293. break;
  1294. case RESET_KIND_SUSPEND:
  1295. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1296. DRV_STATE_SUSPEND);
  1297. break;
  1298. default:
  1299. break;
  1300. }
  1301. }
  1302. if (kind == RESET_KIND_INIT ||
  1303. kind == RESET_KIND_SUSPEND)
  1304. tg3_ape_driver_state_change(tp, kind);
  1305. }
  1306. /* tp->lock is held. */
  1307. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1308. {
  1309. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1310. switch (kind) {
  1311. case RESET_KIND_INIT:
  1312. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1313. DRV_STATE_START_DONE);
  1314. break;
  1315. case RESET_KIND_SHUTDOWN:
  1316. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1317. DRV_STATE_UNLOAD_DONE);
  1318. break;
  1319. default:
  1320. break;
  1321. }
  1322. }
  1323. if (kind == RESET_KIND_SHUTDOWN)
  1324. tg3_ape_driver_state_change(tp, kind);
  1325. }
  1326. /* tp->lock is held. */
  1327. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1328. {
  1329. if (tg3_flag(tp, ENABLE_ASF)) {
  1330. switch (kind) {
  1331. case RESET_KIND_INIT:
  1332. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1333. DRV_STATE_START);
  1334. break;
  1335. case RESET_KIND_SHUTDOWN:
  1336. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1337. DRV_STATE_UNLOAD);
  1338. break;
  1339. case RESET_KIND_SUSPEND:
  1340. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1341. DRV_STATE_SUSPEND);
  1342. break;
  1343. default:
  1344. break;
  1345. }
  1346. }
  1347. }
  1348. static int tg3_poll_fw(struct tg3 *tp)
  1349. {
  1350. int i;
  1351. u32 val;
  1352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1353. /* Wait up to 20ms for init done. */
  1354. for (i = 0; i < 200; i++) {
  1355. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1356. return 0;
  1357. udelay(100);
  1358. }
  1359. return -ENODEV;
  1360. }
  1361. /* Wait for firmware initialization to complete. */
  1362. for (i = 0; i < 100000; i++) {
  1363. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1364. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1365. break;
  1366. udelay(10);
  1367. }
  1368. /* Chip might not be fitted with firmware. Some Sun onboard
  1369. * parts are configured like that. So don't signal the timeout
  1370. * of the above loop as an error, but do report the lack of
  1371. * running firmware once.
  1372. */
  1373. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1374. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1375. netdev_info(tp->dev, "No firmware running\n");
  1376. }
  1377. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1378. /* The 57765 A0 needs a little more
  1379. * time to do some important work.
  1380. */
  1381. mdelay(10);
  1382. }
  1383. return 0;
  1384. }
  1385. static void tg3_link_report(struct tg3 *tp)
  1386. {
  1387. if (!netif_carrier_ok(tp->dev)) {
  1388. netif_info(tp, link, tp->dev, "Link is down\n");
  1389. tg3_ump_link_report(tp);
  1390. } else if (netif_msg_link(tp)) {
  1391. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1392. (tp->link_config.active_speed == SPEED_1000 ?
  1393. 1000 :
  1394. (tp->link_config.active_speed == SPEED_100 ?
  1395. 100 : 10)),
  1396. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1397. "full" : "half"));
  1398. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1399. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1400. "on" : "off",
  1401. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1402. "on" : "off");
  1403. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1404. netdev_info(tp->dev, "EEE is %s\n",
  1405. tp->setlpicnt ? "enabled" : "disabled");
  1406. tg3_ump_link_report(tp);
  1407. }
  1408. }
  1409. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1410. {
  1411. u16 miireg;
  1412. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1413. miireg = ADVERTISE_1000XPAUSE;
  1414. else if (flow_ctrl & FLOW_CTRL_TX)
  1415. miireg = ADVERTISE_1000XPSE_ASYM;
  1416. else if (flow_ctrl & FLOW_CTRL_RX)
  1417. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1418. else
  1419. miireg = 0;
  1420. return miireg;
  1421. }
  1422. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1423. {
  1424. u8 cap = 0;
  1425. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1426. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1427. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1428. if (lcladv & ADVERTISE_1000XPAUSE)
  1429. cap = FLOW_CTRL_RX;
  1430. if (rmtadv & ADVERTISE_1000XPAUSE)
  1431. cap = FLOW_CTRL_TX;
  1432. }
  1433. return cap;
  1434. }
  1435. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1436. {
  1437. u8 autoneg;
  1438. u8 flowctrl = 0;
  1439. u32 old_rx_mode = tp->rx_mode;
  1440. u32 old_tx_mode = tp->tx_mode;
  1441. if (tg3_flag(tp, USE_PHYLIB))
  1442. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1443. else
  1444. autoneg = tp->link_config.autoneg;
  1445. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1446. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1447. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1448. else
  1449. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1450. } else
  1451. flowctrl = tp->link_config.flowctrl;
  1452. tp->link_config.active_flowctrl = flowctrl;
  1453. if (flowctrl & FLOW_CTRL_RX)
  1454. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1455. else
  1456. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1457. if (old_rx_mode != tp->rx_mode)
  1458. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1459. if (flowctrl & FLOW_CTRL_TX)
  1460. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1461. else
  1462. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1463. if (old_tx_mode != tp->tx_mode)
  1464. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1465. }
  1466. static void tg3_adjust_link(struct net_device *dev)
  1467. {
  1468. u8 oldflowctrl, linkmesg = 0;
  1469. u32 mac_mode, lcl_adv, rmt_adv;
  1470. struct tg3 *tp = netdev_priv(dev);
  1471. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1472. spin_lock_bh(&tp->lock);
  1473. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1474. MAC_MODE_HALF_DUPLEX);
  1475. oldflowctrl = tp->link_config.active_flowctrl;
  1476. if (phydev->link) {
  1477. lcl_adv = 0;
  1478. rmt_adv = 0;
  1479. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1480. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1481. else if (phydev->speed == SPEED_1000 ||
  1482. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1483. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1484. else
  1485. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1486. if (phydev->duplex == DUPLEX_HALF)
  1487. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1488. else {
  1489. lcl_adv = mii_advertise_flowctrl(
  1490. tp->link_config.flowctrl);
  1491. if (phydev->pause)
  1492. rmt_adv = LPA_PAUSE_CAP;
  1493. if (phydev->asym_pause)
  1494. rmt_adv |= LPA_PAUSE_ASYM;
  1495. }
  1496. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1497. } else
  1498. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1499. if (mac_mode != tp->mac_mode) {
  1500. tp->mac_mode = mac_mode;
  1501. tw32_f(MAC_MODE, tp->mac_mode);
  1502. udelay(40);
  1503. }
  1504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1505. if (phydev->speed == SPEED_10)
  1506. tw32(MAC_MI_STAT,
  1507. MAC_MI_STAT_10MBPS_MODE |
  1508. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1509. else
  1510. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1511. }
  1512. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1513. tw32(MAC_TX_LENGTHS,
  1514. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1515. (6 << TX_LENGTHS_IPG_SHIFT) |
  1516. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1517. else
  1518. tw32(MAC_TX_LENGTHS,
  1519. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1520. (6 << TX_LENGTHS_IPG_SHIFT) |
  1521. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1522. if (phydev->link != tp->old_link ||
  1523. phydev->speed != tp->link_config.active_speed ||
  1524. phydev->duplex != tp->link_config.active_duplex ||
  1525. oldflowctrl != tp->link_config.active_flowctrl)
  1526. linkmesg = 1;
  1527. tp->old_link = phydev->link;
  1528. tp->link_config.active_speed = phydev->speed;
  1529. tp->link_config.active_duplex = phydev->duplex;
  1530. spin_unlock_bh(&tp->lock);
  1531. if (linkmesg)
  1532. tg3_link_report(tp);
  1533. }
  1534. static int tg3_phy_init(struct tg3 *tp)
  1535. {
  1536. struct phy_device *phydev;
  1537. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1538. return 0;
  1539. /* Bring the PHY back to a known state. */
  1540. tg3_bmcr_reset(tp);
  1541. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1542. /* Attach the MAC to the PHY. */
  1543. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1544. phydev->dev_flags, phydev->interface);
  1545. if (IS_ERR(phydev)) {
  1546. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1547. return PTR_ERR(phydev);
  1548. }
  1549. /* Mask with MAC supported features. */
  1550. switch (phydev->interface) {
  1551. case PHY_INTERFACE_MODE_GMII:
  1552. case PHY_INTERFACE_MODE_RGMII:
  1553. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1554. phydev->supported &= (PHY_GBIT_FEATURES |
  1555. SUPPORTED_Pause |
  1556. SUPPORTED_Asym_Pause);
  1557. break;
  1558. }
  1559. /* fallthru */
  1560. case PHY_INTERFACE_MODE_MII:
  1561. phydev->supported &= (PHY_BASIC_FEATURES |
  1562. SUPPORTED_Pause |
  1563. SUPPORTED_Asym_Pause);
  1564. break;
  1565. default:
  1566. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1567. return -EINVAL;
  1568. }
  1569. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1570. phydev->advertising = phydev->supported;
  1571. return 0;
  1572. }
  1573. static void tg3_phy_start(struct tg3 *tp)
  1574. {
  1575. struct phy_device *phydev;
  1576. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1577. return;
  1578. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1579. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1580. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1581. phydev->speed = tp->link_config.speed;
  1582. phydev->duplex = tp->link_config.duplex;
  1583. phydev->autoneg = tp->link_config.autoneg;
  1584. phydev->advertising = tp->link_config.advertising;
  1585. }
  1586. phy_start(phydev);
  1587. phy_start_aneg(phydev);
  1588. }
  1589. static void tg3_phy_stop(struct tg3 *tp)
  1590. {
  1591. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1592. return;
  1593. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1594. }
  1595. static void tg3_phy_fini(struct tg3 *tp)
  1596. {
  1597. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1598. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1599. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1600. }
  1601. }
  1602. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1603. {
  1604. int err;
  1605. u32 val;
  1606. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1607. return 0;
  1608. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1609. /* Cannot do read-modify-write on 5401 */
  1610. err = tg3_phy_auxctl_write(tp,
  1611. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1612. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1613. 0x4c20);
  1614. goto done;
  1615. }
  1616. err = tg3_phy_auxctl_read(tp,
  1617. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1618. if (err)
  1619. return err;
  1620. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1621. err = tg3_phy_auxctl_write(tp,
  1622. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1623. done:
  1624. return err;
  1625. }
  1626. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1627. {
  1628. u32 phytest;
  1629. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1630. u32 phy;
  1631. tg3_writephy(tp, MII_TG3_FET_TEST,
  1632. phytest | MII_TG3_FET_SHADOW_EN);
  1633. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1634. if (enable)
  1635. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1636. else
  1637. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1638. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1639. }
  1640. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1641. }
  1642. }
  1643. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1644. {
  1645. u32 reg;
  1646. if (!tg3_flag(tp, 5705_PLUS) ||
  1647. (tg3_flag(tp, 5717_PLUS) &&
  1648. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1649. return;
  1650. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1651. tg3_phy_fet_toggle_apd(tp, enable);
  1652. return;
  1653. }
  1654. reg = MII_TG3_MISC_SHDW_WREN |
  1655. MII_TG3_MISC_SHDW_SCR5_SEL |
  1656. MII_TG3_MISC_SHDW_SCR5_LPED |
  1657. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1658. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1659. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1661. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1662. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1663. reg = MII_TG3_MISC_SHDW_WREN |
  1664. MII_TG3_MISC_SHDW_APD_SEL |
  1665. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1666. if (enable)
  1667. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1668. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1669. }
  1670. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1671. {
  1672. u32 phy;
  1673. if (!tg3_flag(tp, 5705_PLUS) ||
  1674. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1675. return;
  1676. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1677. u32 ephy;
  1678. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1679. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1680. tg3_writephy(tp, MII_TG3_FET_TEST,
  1681. ephy | MII_TG3_FET_SHADOW_EN);
  1682. if (!tg3_readphy(tp, reg, &phy)) {
  1683. if (enable)
  1684. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1685. else
  1686. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1687. tg3_writephy(tp, reg, phy);
  1688. }
  1689. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1690. }
  1691. } else {
  1692. int ret;
  1693. ret = tg3_phy_auxctl_read(tp,
  1694. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1695. if (!ret) {
  1696. if (enable)
  1697. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1698. else
  1699. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1700. tg3_phy_auxctl_write(tp,
  1701. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1702. }
  1703. }
  1704. }
  1705. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1706. {
  1707. int ret;
  1708. u32 val;
  1709. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1710. return;
  1711. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1712. if (!ret)
  1713. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1714. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1715. }
  1716. static void tg3_phy_apply_otp(struct tg3 *tp)
  1717. {
  1718. u32 otp, phy;
  1719. if (!tp->phy_otp)
  1720. return;
  1721. otp = tp->phy_otp;
  1722. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1723. return;
  1724. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1725. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1726. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1727. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1728. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1730. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1731. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1732. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1733. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1734. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1735. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1737. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1738. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1739. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1740. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1741. }
  1742. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1743. {
  1744. u32 val;
  1745. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1746. return;
  1747. tp->setlpicnt = 0;
  1748. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1749. current_link_up == 1 &&
  1750. tp->link_config.active_duplex == DUPLEX_FULL &&
  1751. (tp->link_config.active_speed == SPEED_100 ||
  1752. tp->link_config.active_speed == SPEED_1000)) {
  1753. u32 eeectl;
  1754. if (tp->link_config.active_speed == SPEED_1000)
  1755. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1756. else
  1757. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1758. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1759. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1760. TG3_CL45_D7_EEERES_STAT, &val);
  1761. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1762. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1763. tp->setlpicnt = 2;
  1764. }
  1765. if (!tp->setlpicnt) {
  1766. if (current_link_up == 1 &&
  1767. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1768. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1769. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1770. }
  1771. val = tr32(TG3_CPMU_EEE_MODE);
  1772. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1773. }
  1774. }
  1775. static void tg3_phy_eee_enable(struct tg3 *tp)
  1776. {
  1777. u32 val;
  1778. if (tp->link_config.active_speed == SPEED_1000 &&
  1779. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1781. tg3_flag(tp, 57765_CLASS)) &&
  1782. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1783. val = MII_TG3_DSP_TAP26_ALNOKO |
  1784. MII_TG3_DSP_TAP26_RMRXSTO;
  1785. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1786. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1787. }
  1788. val = tr32(TG3_CPMU_EEE_MODE);
  1789. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1790. }
  1791. static int tg3_wait_macro_done(struct tg3 *tp)
  1792. {
  1793. int limit = 100;
  1794. while (limit--) {
  1795. u32 tmp32;
  1796. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1797. if ((tmp32 & 0x1000) == 0)
  1798. break;
  1799. }
  1800. }
  1801. if (limit < 0)
  1802. return -EBUSY;
  1803. return 0;
  1804. }
  1805. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1806. {
  1807. static const u32 test_pat[4][6] = {
  1808. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1809. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1810. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1811. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1812. };
  1813. int chan;
  1814. for (chan = 0; chan < 4; chan++) {
  1815. int i;
  1816. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1817. (chan * 0x2000) | 0x0200);
  1818. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1819. for (i = 0; i < 6; i++)
  1820. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1821. test_pat[chan][i]);
  1822. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1823. if (tg3_wait_macro_done(tp)) {
  1824. *resetp = 1;
  1825. return -EBUSY;
  1826. }
  1827. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1828. (chan * 0x2000) | 0x0200);
  1829. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1830. if (tg3_wait_macro_done(tp)) {
  1831. *resetp = 1;
  1832. return -EBUSY;
  1833. }
  1834. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1835. if (tg3_wait_macro_done(tp)) {
  1836. *resetp = 1;
  1837. return -EBUSY;
  1838. }
  1839. for (i = 0; i < 6; i += 2) {
  1840. u32 low, high;
  1841. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1842. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1843. tg3_wait_macro_done(tp)) {
  1844. *resetp = 1;
  1845. return -EBUSY;
  1846. }
  1847. low &= 0x7fff;
  1848. high &= 0x000f;
  1849. if (low != test_pat[chan][i] ||
  1850. high != test_pat[chan][i+1]) {
  1851. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1852. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1853. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1854. return -EBUSY;
  1855. }
  1856. }
  1857. }
  1858. return 0;
  1859. }
  1860. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1861. {
  1862. int chan;
  1863. for (chan = 0; chan < 4; chan++) {
  1864. int i;
  1865. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1866. (chan * 0x2000) | 0x0200);
  1867. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1868. for (i = 0; i < 6; i++)
  1869. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1870. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1871. if (tg3_wait_macro_done(tp))
  1872. return -EBUSY;
  1873. }
  1874. return 0;
  1875. }
  1876. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1877. {
  1878. u32 reg32, phy9_orig;
  1879. int retries, do_phy_reset, err;
  1880. retries = 10;
  1881. do_phy_reset = 1;
  1882. do {
  1883. if (do_phy_reset) {
  1884. err = tg3_bmcr_reset(tp);
  1885. if (err)
  1886. return err;
  1887. do_phy_reset = 0;
  1888. }
  1889. /* Disable transmitter and interrupt. */
  1890. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1891. continue;
  1892. reg32 |= 0x3000;
  1893. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1894. /* Set full-duplex, 1000 mbps. */
  1895. tg3_writephy(tp, MII_BMCR,
  1896. BMCR_FULLDPLX | BMCR_SPEED1000);
  1897. /* Set to master mode. */
  1898. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1899. continue;
  1900. tg3_writephy(tp, MII_CTRL1000,
  1901. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1902. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1903. if (err)
  1904. return err;
  1905. /* Block the PHY control access. */
  1906. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1907. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1908. if (!err)
  1909. break;
  1910. } while (--retries);
  1911. err = tg3_phy_reset_chanpat(tp);
  1912. if (err)
  1913. return err;
  1914. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1915. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1916. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1917. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1918. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1919. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1920. reg32 &= ~0x3000;
  1921. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1922. } else if (!err)
  1923. err = -EBUSY;
  1924. return err;
  1925. }
  1926. /* This will reset the tigon3 PHY if there is no valid
  1927. * link unless the FORCE argument is non-zero.
  1928. */
  1929. static int tg3_phy_reset(struct tg3 *tp)
  1930. {
  1931. u32 val, cpmuctrl;
  1932. int err;
  1933. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1934. val = tr32(GRC_MISC_CFG);
  1935. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1936. udelay(40);
  1937. }
  1938. err = tg3_readphy(tp, MII_BMSR, &val);
  1939. err |= tg3_readphy(tp, MII_BMSR, &val);
  1940. if (err != 0)
  1941. return -EBUSY;
  1942. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1943. netif_carrier_off(tp->dev);
  1944. tg3_link_report(tp);
  1945. }
  1946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1949. err = tg3_phy_reset_5703_4_5(tp);
  1950. if (err)
  1951. return err;
  1952. goto out;
  1953. }
  1954. cpmuctrl = 0;
  1955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1956. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1957. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1958. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1959. tw32(TG3_CPMU_CTRL,
  1960. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1961. }
  1962. err = tg3_bmcr_reset(tp);
  1963. if (err)
  1964. return err;
  1965. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1966. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1967. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1968. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1969. }
  1970. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1971. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1972. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1973. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1974. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1975. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1976. udelay(40);
  1977. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1978. }
  1979. }
  1980. if (tg3_flag(tp, 5717_PLUS) &&
  1981. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1982. return 0;
  1983. tg3_phy_apply_otp(tp);
  1984. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1985. tg3_phy_toggle_apd(tp, true);
  1986. else
  1987. tg3_phy_toggle_apd(tp, false);
  1988. out:
  1989. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1990. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1991. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1992. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1993. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1994. }
  1995. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1996. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1997. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1998. }
  1999. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2000. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2001. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2002. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2003. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2004. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2005. }
  2006. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2007. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2008. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2009. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2010. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2011. tg3_writephy(tp, MII_TG3_TEST1,
  2012. MII_TG3_TEST1_TRIM_EN | 0x4);
  2013. } else
  2014. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2015. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2016. }
  2017. }
  2018. /* Set Extended packet length bit (bit 14) on all chips that */
  2019. /* support jumbo frames */
  2020. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2021. /* Cannot do read-modify-write on 5401 */
  2022. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2023. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2024. /* Set bit 14 with read-modify-write to preserve other bits */
  2025. err = tg3_phy_auxctl_read(tp,
  2026. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2027. if (!err)
  2028. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2029. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2030. }
  2031. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2032. * jumbo frames transmission.
  2033. */
  2034. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2035. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2036. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2037. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2038. }
  2039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2040. /* adjust output voltage */
  2041. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2042. }
  2043. tg3_phy_toggle_automdix(tp, 1);
  2044. tg3_phy_set_wirespeed(tp);
  2045. return 0;
  2046. }
  2047. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2048. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2049. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2050. TG3_GPIO_MSG_NEED_VAUX)
  2051. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2052. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2053. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2054. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2055. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2056. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2057. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2058. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2059. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2060. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2061. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2062. {
  2063. u32 status, shift;
  2064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2066. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2067. else
  2068. status = tr32(TG3_CPMU_DRV_STATUS);
  2069. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2070. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2071. status |= (newstat << shift);
  2072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2074. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2075. else
  2076. tw32(TG3_CPMU_DRV_STATUS, status);
  2077. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2078. }
  2079. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2080. {
  2081. if (!tg3_flag(tp, IS_NIC))
  2082. return 0;
  2083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2084. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2085. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2086. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2087. return -EIO;
  2088. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2089. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2090. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2091. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2092. } else {
  2093. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2094. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2095. }
  2096. return 0;
  2097. }
  2098. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2099. {
  2100. u32 grc_local_ctrl;
  2101. if (!tg3_flag(tp, IS_NIC) ||
  2102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2104. return;
  2105. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2106. tw32_wait_f(GRC_LOCAL_CTRL,
  2107. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2108. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2109. tw32_wait_f(GRC_LOCAL_CTRL,
  2110. grc_local_ctrl,
  2111. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2112. tw32_wait_f(GRC_LOCAL_CTRL,
  2113. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2114. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2115. }
  2116. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2117. {
  2118. if (!tg3_flag(tp, IS_NIC))
  2119. return;
  2120. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2121. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2122. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2123. (GRC_LCLCTRL_GPIO_OE0 |
  2124. GRC_LCLCTRL_GPIO_OE1 |
  2125. GRC_LCLCTRL_GPIO_OE2 |
  2126. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2127. GRC_LCLCTRL_GPIO_OUTPUT1),
  2128. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2129. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2130. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2131. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2132. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2133. GRC_LCLCTRL_GPIO_OE1 |
  2134. GRC_LCLCTRL_GPIO_OE2 |
  2135. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2136. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2137. tp->grc_local_ctrl;
  2138. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2139. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2140. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2141. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2142. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2143. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2144. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2145. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2146. } else {
  2147. u32 no_gpio2;
  2148. u32 grc_local_ctrl = 0;
  2149. /* Workaround to prevent overdrawing Amps. */
  2150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2151. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2152. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2153. grc_local_ctrl,
  2154. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2155. }
  2156. /* On 5753 and variants, GPIO2 cannot be used. */
  2157. no_gpio2 = tp->nic_sram_data_cfg &
  2158. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2159. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2160. GRC_LCLCTRL_GPIO_OE1 |
  2161. GRC_LCLCTRL_GPIO_OE2 |
  2162. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2163. GRC_LCLCTRL_GPIO_OUTPUT2;
  2164. if (no_gpio2) {
  2165. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2166. GRC_LCLCTRL_GPIO_OUTPUT2);
  2167. }
  2168. tw32_wait_f(GRC_LOCAL_CTRL,
  2169. tp->grc_local_ctrl | grc_local_ctrl,
  2170. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2171. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2172. tw32_wait_f(GRC_LOCAL_CTRL,
  2173. tp->grc_local_ctrl | grc_local_ctrl,
  2174. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2175. if (!no_gpio2) {
  2176. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2177. tw32_wait_f(GRC_LOCAL_CTRL,
  2178. tp->grc_local_ctrl | grc_local_ctrl,
  2179. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2180. }
  2181. }
  2182. }
  2183. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2184. {
  2185. u32 msg = 0;
  2186. /* Serialize power state transitions */
  2187. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2188. return;
  2189. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2190. msg = TG3_GPIO_MSG_NEED_VAUX;
  2191. msg = tg3_set_function_status(tp, msg);
  2192. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2193. goto done;
  2194. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2195. tg3_pwrsrc_switch_to_vaux(tp);
  2196. else
  2197. tg3_pwrsrc_die_with_vmain(tp);
  2198. done:
  2199. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2200. }
  2201. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2202. {
  2203. bool need_vaux = false;
  2204. /* The GPIOs do something completely different on 57765. */
  2205. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2206. return;
  2207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2210. tg3_frob_aux_power_5717(tp, include_wol ?
  2211. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2212. return;
  2213. }
  2214. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2215. struct net_device *dev_peer;
  2216. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2217. /* remove_one() may have been run on the peer. */
  2218. if (dev_peer) {
  2219. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2220. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2221. return;
  2222. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2223. tg3_flag(tp_peer, ENABLE_ASF))
  2224. need_vaux = true;
  2225. }
  2226. }
  2227. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2228. tg3_flag(tp, ENABLE_ASF))
  2229. need_vaux = true;
  2230. if (need_vaux)
  2231. tg3_pwrsrc_switch_to_vaux(tp);
  2232. else
  2233. tg3_pwrsrc_die_with_vmain(tp);
  2234. }
  2235. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2236. {
  2237. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2238. return 1;
  2239. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2240. if (speed != SPEED_10)
  2241. return 1;
  2242. } else if (speed == SPEED_10)
  2243. return 1;
  2244. return 0;
  2245. }
  2246. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2247. {
  2248. u32 val;
  2249. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2251. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2252. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2253. sg_dig_ctrl |=
  2254. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2255. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2256. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2257. }
  2258. return;
  2259. }
  2260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2261. tg3_bmcr_reset(tp);
  2262. val = tr32(GRC_MISC_CFG);
  2263. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2264. udelay(40);
  2265. return;
  2266. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2267. u32 phytest;
  2268. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2269. u32 phy;
  2270. tg3_writephy(tp, MII_ADVERTISE, 0);
  2271. tg3_writephy(tp, MII_BMCR,
  2272. BMCR_ANENABLE | BMCR_ANRESTART);
  2273. tg3_writephy(tp, MII_TG3_FET_TEST,
  2274. phytest | MII_TG3_FET_SHADOW_EN);
  2275. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2276. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2277. tg3_writephy(tp,
  2278. MII_TG3_FET_SHDW_AUXMODE4,
  2279. phy);
  2280. }
  2281. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2282. }
  2283. return;
  2284. } else if (do_low_power) {
  2285. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2286. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2287. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2288. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2289. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2290. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2291. }
  2292. /* The PHY should not be powered down on some chips because
  2293. * of bugs.
  2294. */
  2295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2297. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2298. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2299. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2300. !tp->pci_fn))
  2301. return;
  2302. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2303. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2304. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2305. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2306. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2307. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2308. }
  2309. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2310. }
  2311. /* tp->lock is held. */
  2312. static int tg3_nvram_lock(struct tg3 *tp)
  2313. {
  2314. if (tg3_flag(tp, NVRAM)) {
  2315. int i;
  2316. if (tp->nvram_lock_cnt == 0) {
  2317. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2318. for (i = 0; i < 8000; i++) {
  2319. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2320. break;
  2321. udelay(20);
  2322. }
  2323. if (i == 8000) {
  2324. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2325. return -ENODEV;
  2326. }
  2327. }
  2328. tp->nvram_lock_cnt++;
  2329. }
  2330. return 0;
  2331. }
  2332. /* tp->lock is held. */
  2333. static void tg3_nvram_unlock(struct tg3 *tp)
  2334. {
  2335. if (tg3_flag(tp, NVRAM)) {
  2336. if (tp->nvram_lock_cnt > 0)
  2337. tp->nvram_lock_cnt--;
  2338. if (tp->nvram_lock_cnt == 0)
  2339. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2340. }
  2341. }
  2342. /* tp->lock is held. */
  2343. static void tg3_enable_nvram_access(struct tg3 *tp)
  2344. {
  2345. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2346. u32 nvaccess = tr32(NVRAM_ACCESS);
  2347. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2348. }
  2349. }
  2350. /* tp->lock is held. */
  2351. static void tg3_disable_nvram_access(struct tg3 *tp)
  2352. {
  2353. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2354. u32 nvaccess = tr32(NVRAM_ACCESS);
  2355. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2356. }
  2357. }
  2358. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2359. u32 offset, u32 *val)
  2360. {
  2361. u32 tmp;
  2362. int i;
  2363. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2364. return -EINVAL;
  2365. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2366. EEPROM_ADDR_DEVID_MASK |
  2367. EEPROM_ADDR_READ);
  2368. tw32(GRC_EEPROM_ADDR,
  2369. tmp |
  2370. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2371. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2372. EEPROM_ADDR_ADDR_MASK) |
  2373. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2374. for (i = 0; i < 1000; i++) {
  2375. tmp = tr32(GRC_EEPROM_ADDR);
  2376. if (tmp & EEPROM_ADDR_COMPLETE)
  2377. break;
  2378. msleep(1);
  2379. }
  2380. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2381. return -EBUSY;
  2382. tmp = tr32(GRC_EEPROM_DATA);
  2383. /*
  2384. * The data will always be opposite the native endian
  2385. * format. Perform a blind byteswap to compensate.
  2386. */
  2387. *val = swab32(tmp);
  2388. return 0;
  2389. }
  2390. #define NVRAM_CMD_TIMEOUT 10000
  2391. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2392. {
  2393. int i;
  2394. tw32(NVRAM_CMD, nvram_cmd);
  2395. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2396. udelay(10);
  2397. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2398. udelay(10);
  2399. break;
  2400. }
  2401. }
  2402. if (i == NVRAM_CMD_TIMEOUT)
  2403. return -EBUSY;
  2404. return 0;
  2405. }
  2406. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2407. {
  2408. if (tg3_flag(tp, NVRAM) &&
  2409. tg3_flag(tp, NVRAM_BUFFERED) &&
  2410. tg3_flag(tp, FLASH) &&
  2411. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2412. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2413. addr = ((addr / tp->nvram_pagesize) <<
  2414. ATMEL_AT45DB0X1B_PAGE_POS) +
  2415. (addr % tp->nvram_pagesize);
  2416. return addr;
  2417. }
  2418. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2419. {
  2420. if (tg3_flag(tp, NVRAM) &&
  2421. tg3_flag(tp, NVRAM_BUFFERED) &&
  2422. tg3_flag(tp, FLASH) &&
  2423. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2424. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2425. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2426. tp->nvram_pagesize) +
  2427. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2428. return addr;
  2429. }
  2430. /* NOTE: Data read in from NVRAM is byteswapped according to
  2431. * the byteswapping settings for all other register accesses.
  2432. * tg3 devices are BE devices, so on a BE machine, the data
  2433. * returned will be exactly as it is seen in NVRAM. On a LE
  2434. * machine, the 32-bit value will be byteswapped.
  2435. */
  2436. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2437. {
  2438. int ret;
  2439. if (!tg3_flag(tp, NVRAM))
  2440. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2441. offset = tg3_nvram_phys_addr(tp, offset);
  2442. if (offset > NVRAM_ADDR_MSK)
  2443. return -EINVAL;
  2444. ret = tg3_nvram_lock(tp);
  2445. if (ret)
  2446. return ret;
  2447. tg3_enable_nvram_access(tp);
  2448. tw32(NVRAM_ADDR, offset);
  2449. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2450. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2451. if (ret == 0)
  2452. *val = tr32(NVRAM_RDDATA);
  2453. tg3_disable_nvram_access(tp);
  2454. tg3_nvram_unlock(tp);
  2455. return ret;
  2456. }
  2457. /* Ensures NVRAM data is in bytestream format. */
  2458. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2459. {
  2460. u32 v;
  2461. int res = tg3_nvram_read(tp, offset, &v);
  2462. if (!res)
  2463. *val = cpu_to_be32(v);
  2464. return res;
  2465. }
  2466. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2467. u32 offset, u32 len, u8 *buf)
  2468. {
  2469. int i, j, rc = 0;
  2470. u32 val;
  2471. for (i = 0; i < len; i += 4) {
  2472. u32 addr;
  2473. __be32 data;
  2474. addr = offset + i;
  2475. memcpy(&data, buf + i, 4);
  2476. /*
  2477. * The SEEPROM interface expects the data to always be opposite
  2478. * the native endian format. We accomplish this by reversing
  2479. * all the operations that would have been performed on the
  2480. * data from a call to tg3_nvram_read_be32().
  2481. */
  2482. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2483. val = tr32(GRC_EEPROM_ADDR);
  2484. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2485. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2486. EEPROM_ADDR_READ);
  2487. tw32(GRC_EEPROM_ADDR, val |
  2488. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2489. (addr & EEPROM_ADDR_ADDR_MASK) |
  2490. EEPROM_ADDR_START |
  2491. EEPROM_ADDR_WRITE);
  2492. for (j = 0; j < 1000; j++) {
  2493. val = tr32(GRC_EEPROM_ADDR);
  2494. if (val & EEPROM_ADDR_COMPLETE)
  2495. break;
  2496. msleep(1);
  2497. }
  2498. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2499. rc = -EBUSY;
  2500. break;
  2501. }
  2502. }
  2503. return rc;
  2504. }
  2505. /* offset and length are dword aligned */
  2506. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2507. u8 *buf)
  2508. {
  2509. int ret = 0;
  2510. u32 pagesize = tp->nvram_pagesize;
  2511. u32 pagemask = pagesize - 1;
  2512. u32 nvram_cmd;
  2513. u8 *tmp;
  2514. tmp = kmalloc(pagesize, GFP_KERNEL);
  2515. if (tmp == NULL)
  2516. return -ENOMEM;
  2517. while (len) {
  2518. int j;
  2519. u32 phy_addr, page_off, size;
  2520. phy_addr = offset & ~pagemask;
  2521. for (j = 0; j < pagesize; j += 4) {
  2522. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2523. (__be32 *) (tmp + j));
  2524. if (ret)
  2525. break;
  2526. }
  2527. if (ret)
  2528. break;
  2529. page_off = offset & pagemask;
  2530. size = pagesize;
  2531. if (len < size)
  2532. size = len;
  2533. len -= size;
  2534. memcpy(tmp + page_off, buf, size);
  2535. offset = offset + (pagesize - page_off);
  2536. tg3_enable_nvram_access(tp);
  2537. /*
  2538. * Before we can erase the flash page, we need
  2539. * to issue a special "write enable" command.
  2540. */
  2541. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2542. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2543. break;
  2544. /* Erase the target page */
  2545. tw32(NVRAM_ADDR, phy_addr);
  2546. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2547. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2548. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2549. break;
  2550. /* Issue another write enable to start the write. */
  2551. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2552. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2553. break;
  2554. for (j = 0; j < pagesize; j += 4) {
  2555. __be32 data;
  2556. data = *((__be32 *) (tmp + j));
  2557. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2558. tw32(NVRAM_ADDR, phy_addr + j);
  2559. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2560. NVRAM_CMD_WR;
  2561. if (j == 0)
  2562. nvram_cmd |= NVRAM_CMD_FIRST;
  2563. else if (j == (pagesize - 4))
  2564. nvram_cmd |= NVRAM_CMD_LAST;
  2565. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2566. if (ret)
  2567. break;
  2568. }
  2569. if (ret)
  2570. break;
  2571. }
  2572. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2573. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2574. kfree(tmp);
  2575. return ret;
  2576. }
  2577. /* offset and length are dword aligned */
  2578. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2579. u8 *buf)
  2580. {
  2581. int i, ret = 0;
  2582. for (i = 0; i < len; i += 4, offset += 4) {
  2583. u32 page_off, phy_addr, nvram_cmd;
  2584. __be32 data;
  2585. memcpy(&data, buf + i, 4);
  2586. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2587. page_off = offset % tp->nvram_pagesize;
  2588. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2589. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2590. if (page_off == 0 || i == 0)
  2591. nvram_cmd |= NVRAM_CMD_FIRST;
  2592. if (page_off == (tp->nvram_pagesize - 4))
  2593. nvram_cmd |= NVRAM_CMD_LAST;
  2594. if (i == (len - 4))
  2595. nvram_cmd |= NVRAM_CMD_LAST;
  2596. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2597. !tg3_flag(tp, FLASH) ||
  2598. !tg3_flag(tp, 57765_PLUS))
  2599. tw32(NVRAM_ADDR, phy_addr);
  2600. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2601. !tg3_flag(tp, 5755_PLUS) &&
  2602. (tp->nvram_jedecnum == JEDEC_ST) &&
  2603. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2604. u32 cmd;
  2605. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2606. ret = tg3_nvram_exec_cmd(tp, cmd);
  2607. if (ret)
  2608. break;
  2609. }
  2610. if (!tg3_flag(tp, FLASH)) {
  2611. /* We always do complete word writes to eeprom. */
  2612. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2613. }
  2614. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2615. if (ret)
  2616. break;
  2617. }
  2618. return ret;
  2619. }
  2620. /* offset and length are dword aligned */
  2621. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2622. {
  2623. int ret;
  2624. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2625. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2626. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2627. udelay(40);
  2628. }
  2629. if (!tg3_flag(tp, NVRAM)) {
  2630. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2631. } else {
  2632. u32 grc_mode;
  2633. ret = tg3_nvram_lock(tp);
  2634. if (ret)
  2635. return ret;
  2636. tg3_enable_nvram_access(tp);
  2637. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2638. tw32(NVRAM_WRITE1, 0x406);
  2639. grc_mode = tr32(GRC_MODE);
  2640. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2641. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2642. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2643. buf);
  2644. } else {
  2645. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2646. buf);
  2647. }
  2648. grc_mode = tr32(GRC_MODE);
  2649. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2650. tg3_disable_nvram_access(tp);
  2651. tg3_nvram_unlock(tp);
  2652. }
  2653. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2654. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2655. udelay(40);
  2656. }
  2657. return ret;
  2658. }
  2659. #define RX_CPU_SCRATCH_BASE 0x30000
  2660. #define RX_CPU_SCRATCH_SIZE 0x04000
  2661. #define TX_CPU_SCRATCH_BASE 0x34000
  2662. #define TX_CPU_SCRATCH_SIZE 0x04000
  2663. /* tp->lock is held. */
  2664. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2665. {
  2666. int i;
  2667. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2669. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2670. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2671. return 0;
  2672. }
  2673. if (offset == RX_CPU_BASE) {
  2674. for (i = 0; i < 10000; i++) {
  2675. tw32(offset + CPU_STATE, 0xffffffff);
  2676. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2677. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2678. break;
  2679. }
  2680. tw32(offset + CPU_STATE, 0xffffffff);
  2681. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2682. udelay(10);
  2683. } else {
  2684. for (i = 0; i < 10000; i++) {
  2685. tw32(offset + CPU_STATE, 0xffffffff);
  2686. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2687. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2688. break;
  2689. }
  2690. }
  2691. if (i >= 10000) {
  2692. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2693. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2694. return -ENODEV;
  2695. }
  2696. /* Clear firmware's nvram arbitration. */
  2697. if (tg3_flag(tp, NVRAM))
  2698. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2699. return 0;
  2700. }
  2701. struct fw_info {
  2702. unsigned int fw_base;
  2703. unsigned int fw_len;
  2704. const __be32 *fw_data;
  2705. };
  2706. /* tp->lock is held. */
  2707. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2708. u32 cpu_scratch_base, int cpu_scratch_size,
  2709. struct fw_info *info)
  2710. {
  2711. int err, lock_err, i;
  2712. void (*write_op)(struct tg3 *, u32, u32);
  2713. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2714. netdev_err(tp->dev,
  2715. "%s: Trying to load TX cpu firmware which is 5705\n",
  2716. __func__);
  2717. return -EINVAL;
  2718. }
  2719. if (tg3_flag(tp, 5705_PLUS))
  2720. write_op = tg3_write_mem;
  2721. else
  2722. write_op = tg3_write_indirect_reg32;
  2723. /* It is possible that bootcode is still loading at this point.
  2724. * Get the nvram lock first before halting the cpu.
  2725. */
  2726. lock_err = tg3_nvram_lock(tp);
  2727. err = tg3_halt_cpu(tp, cpu_base);
  2728. if (!lock_err)
  2729. tg3_nvram_unlock(tp);
  2730. if (err)
  2731. goto out;
  2732. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2733. write_op(tp, cpu_scratch_base + i, 0);
  2734. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2735. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2736. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2737. write_op(tp, (cpu_scratch_base +
  2738. (info->fw_base & 0xffff) +
  2739. (i * sizeof(u32))),
  2740. be32_to_cpu(info->fw_data[i]));
  2741. err = 0;
  2742. out:
  2743. return err;
  2744. }
  2745. /* tp->lock is held. */
  2746. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2747. {
  2748. struct fw_info info;
  2749. const __be32 *fw_data;
  2750. int err, i;
  2751. fw_data = (void *)tp->fw->data;
  2752. /* Firmware blob starts with version numbers, followed by
  2753. start address and length. We are setting complete length.
  2754. length = end_address_of_bss - start_address_of_text.
  2755. Remainder is the blob to be loaded contiguously
  2756. from start address. */
  2757. info.fw_base = be32_to_cpu(fw_data[1]);
  2758. info.fw_len = tp->fw->size - 12;
  2759. info.fw_data = &fw_data[3];
  2760. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2761. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2762. &info);
  2763. if (err)
  2764. return err;
  2765. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2766. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2767. &info);
  2768. if (err)
  2769. return err;
  2770. /* Now startup only the RX cpu. */
  2771. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2772. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2773. for (i = 0; i < 5; i++) {
  2774. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2775. break;
  2776. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2777. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2778. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2779. udelay(1000);
  2780. }
  2781. if (i >= 5) {
  2782. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2783. "should be %08x\n", __func__,
  2784. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2785. return -ENODEV;
  2786. }
  2787. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2788. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2789. return 0;
  2790. }
  2791. /* tp->lock is held. */
  2792. static int tg3_load_tso_firmware(struct tg3 *tp)
  2793. {
  2794. struct fw_info info;
  2795. const __be32 *fw_data;
  2796. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2797. int err, i;
  2798. if (tg3_flag(tp, HW_TSO_1) ||
  2799. tg3_flag(tp, HW_TSO_2) ||
  2800. tg3_flag(tp, HW_TSO_3))
  2801. return 0;
  2802. fw_data = (void *)tp->fw->data;
  2803. /* Firmware blob starts with version numbers, followed by
  2804. start address and length. We are setting complete length.
  2805. length = end_address_of_bss - start_address_of_text.
  2806. Remainder is the blob to be loaded contiguously
  2807. from start address. */
  2808. info.fw_base = be32_to_cpu(fw_data[1]);
  2809. cpu_scratch_size = tp->fw_len;
  2810. info.fw_len = tp->fw->size - 12;
  2811. info.fw_data = &fw_data[3];
  2812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2813. cpu_base = RX_CPU_BASE;
  2814. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2815. } else {
  2816. cpu_base = TX_CPU_BASE;
  2817. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2818. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2819. }
  2820. err = tg3_load_firmware_cpu(tp, cpu_base,
  2821. cpu_scratch_base, cpu_scratch_size,
  2822. &info);
  2823. if (err)
  2824. return err;
  2825. /* Now startup the cpu. */
  2826. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2827. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2828. for (i = 0; i < 5; i++) {
  2829. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2830. break;
  2831. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2832. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2833. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2834. udelay(1000);
  2835. }
  2836. if (i >= 5) {
  2837. netdev_err(tp->dev,
  2838. "%s fails to set CPU PC, is %08x should be %08x\n",
  2839. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2840. return -ENODEV;
  2841. }
  2842. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2843. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2844. return 0;
  2845. }
  2846. /* tp->lock is held. */
  2847. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2848. {
  2849. u32 addr_high, addr_low;
  2850. int i;
  2851. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2852. tp->dev->dev_addr[1]);
  2853. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2854. (tp->dev->dev_addr[3] << 16) |
  2855. (tp->dev->dev_addr[4] << 8) |
  2856. (tp->dev->dev_addr[5] << 0));
  2857. for (i = 0; i < 4; i++) {
  2858. if (i == 1 && skip_mac_1)
  2859. continue;
  2860. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2861. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2862. }
  2863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2865. for (i = 0; i < 12; i++) {
  2866. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2867. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2868. }
  2869. }
  2870. addr_high = (tp->dev->dev_addr[0] +
  2871. tp->dev->dev_addr[1] +
  2872. tp->dev->dev_addr[2] +
  2873. tp->dev->dev_addr[3] +
  2874. tp->dev->dev_addr[4] +
  2875. tp->dev->dev_addr[5]) &
  2876. TX_BACKOFF_SEED_MASK;
  2877. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2878. }
  2879. static void tg3_enable_register_access(struct tg3 *tp)
  2880. {
  2881. /*
  2882. * Make sure register accesses (indirect or otherwise) will function
  2883. * correctly.
  2884. */
  2885. pci_write_config_dword(tp->pdev,
  2886. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2887. }
  2888. static int tg3_power_up(struct tg3 *tp)
  2889. {
  2890. int err;
  2891. tg3_enable_register_access(tp);
  2892. err = pci_set_power_state(tp->pdev, PCI_D0);
  2893. if (!err) {
  2894. /* Switch out of Vaux if it is a NIC */
  2895. tg3_pwrsrc_switch_to_vmain(tp);
  2896. } else {
  2897. netdev_err(tp->dev, "Transition to D0 failed\n");
  2898. }
  2899. return err;
  2900. }
  2901. static int tg3_setup_phy(struct tg3 *, int);
  2902. static int tg3_power_down_prepare(struct tg3 *tp)
  2903. {
  2904. u32 misc_host_ctrl;
  2905. bool device_should_wake, do_low_power;
  2906. tg3_enable_register_access(tp);
  2907. /* Restore the CLKREQ setting. */
  2908. if (tg3_flag(tp, CLKREQ_BUG)) {
  2909. u16 lnkctl;
  2910. pci_read_config_word(tp->pdev,
  2911. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2912. &lnkctl);
  2913. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2914. pci_write_config_word(tp->pdev,
  2915. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2916. lnkctl);
  2917. }
  2918. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2919. tw32(TG3PCI_MISC_HOST_CTRL,
  2920. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2921. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2922. tg3_flag(tp, WOL_ENABLE);
  2923. if (tg3_flag(tp, USE_PHYLIB)) {
  2924. do_low_power = false;
  2925. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2926. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2927. struct phy_device *phydev;
  2928. u32 phyid, advertising;
  2929. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2930. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2931. tp->link_config.speed = phydev->speed;
  2932. tp->link_config.duplex = phydev->duplex;
  2933. tp->link_config.autoneg = phydev->autoneg;
  2934. tp->link_config.advertising = phydev->advertising;
  2935. advertising = ADVERTISED_TP |
  2936. ADVERTISED_Pause |
  2937. ADVERTISED_Autoneg |
  2938. ADVERTISED_10baseT_Half;
  2939. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2940. if (tg3_flag(tp, WOL_SPEED_100MB))
  2941. advertising |=
  2942. ADVERTISED_100baseT_Half |
  2943. ADVERTISED_100baseT_Full |
  2944. ADVERTISED_10baseT_Full;
  2945. else
  2946. advertising |= ADVERTISED_10baseT_Full;
  2947. }
  2948. phydev->advertising = advertising;
  2949. phy_start_aneg(phydev);
  2950. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2951. if (phyid != PHY_ID_BCMAC131) {
  2952. phyid &= PHY_BCM_OUI_MASK;
  2953. if (phyid == PHY_BCM_OUI_1 ||
  2954. phyid == PHY_BCM_OUI_2 ||
  2955. phyid == PHY_BCM_OUI_3)
  2956. do_low_power = true;
  2957. }
  2958. }
  2959. } else {
  2960. do_low_power = true;
  2961. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2962. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2963. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2964. tg3_setup_phy(tp, 0);
  2965. }
  2966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2967. u32 val;
  2968. val = tr32(GRC_VCPU_EXT_CTRL);
  2969. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2970. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2971. int i;
  2972. u32 val;
  2973. for (i = 0; i < 200; i++) {
  2974. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2975. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2976. break;
  2977. msleep(1);
  2978. }
  2979. }
  2980. if (tg3_flag(tp, WOL_CAP))
  2981. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2982. WOL_DRV_STATE_SHUTDOWN |
  2983. WOL_DRV_WOL |
  2984. WOL_SET_MAGIC_PKT);
  2985. if (device_should_wake) {
  2986. u32 mac_mode;
  2987. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2988. if (do_low_power &&
  2989. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2990. tg3_phy_auxctl_write(tp,
  2991. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2992. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2993. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2994. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2995. udelay(40);
  2996. }
  2997. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2998. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2999. else
  3000. mac_mode = MAC_MODE_PORT_MODE_MII;
  3001. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3002. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3003. ASIC_REV_5700) {
  3004. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3005. SPEED_100 : SPEED_10;
  3006. if (tg3_5700_link_polarity(tp, speed))
  3007. mac_mode |= MAC_MODE_LINK_POLARITY;
  3008. else
  3009. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3010. }
  3011. } else {
  3012. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3013. }
  3014. if (!tg3_flag(tp, 5750_PLUS))
  3015. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3016. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3017. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3018. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3019. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3020. if (tg3_flag(tp, ENABLE_APE))
  3021. mac_mode |= MAC_MODE_APE_TX_EN |
  3022. MAC_MODE_APE_RX_EN |
  3023. MAC_MODE_TDE_ENABLE;
  3024. tw32_f(MAC_MODE, mac_mode);
  3025. udelay(100);
  3026. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3027. udelay(10);
  3028. }
  3029. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3030. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3032. u32 base_val;
  3033. base_val = tp->pci_clock_ctrl;
  3034. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3035. CLOCK_CTRL_TXCLK_DISABLE);
  3036. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3037. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3038. } else if (tg3_flag(tp, 5780_CLASS) ||
  3039. tg3_flag(tp, CPMU_PRESENT) ||
  3040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3041. /* do nothing */
  3042. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3043. u32 newbits1, newbits2;
  3044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3045. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3046. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3047. CLOCK_CTRL_TXCLK_DISABLE |
  3048. CLOCK_CTRL_ALTCLK);
  3049. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3050. } else if (tg3_flag(tp, 5705_PLUS)) {
  3051. newbits1 = CLOCK_CTRL_625_CORE;
  3052. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3053. } else {
  3054. newbits1 = CLOCK_CTRL_ALTCLK;
  3055. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3056. }
  3057. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3058. 40);
  3059. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3060. 40);
  3061. if (!tg3_flag(tp, 5705_PLUS)) {
  3062. u32 newbits3;
  3063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3064. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3065. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3066. CLOCK_CTRL_TXCLK_DISABLE |
  3067. CLOCK_CTRL_44MHZ_CORE);
  3068. } else {
  3069. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3070. }
  3071. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3072. tp->pci_clock_ctrl | newbits3, 40);
  3073. }
  3074. }
  3075. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3076. tg3_power_down_phy(tp, do_low_power);
  3077. tg3_frob_aux_power(tp, true);
  3078. /* Workaround for unstable PLL clock */
  3079. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3080. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3081. u32 val = tr32(0x7d00);
  3082. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3083. tw32(0x7d00, val);
  3084. if (!tg3_flag(tp, ENABLE_ASF)) {
  3085. int err;
  3086. err = tg3_nvram_lock(tp);
  3087. tg3_halt_cpu(tp, RX_CPU_BASE);
  3088. if (!err)
  3089. tg3_nvram_unlock(tp);
  3090. }
  3091. }
  3092. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3093. return 0;
  3094. }
  3095. static void tg3_power_down(struct tg3 *tp)
  3096. {
  3097. tg3_power_down_prepare(tp);
  3098. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3099. pci_set_power_state(tp->pdev, PCI_D3hot);
  3100. }
  3101. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3102. {
  3103. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3104. case MII_TG3_AUX_STAT_10HALF:
  3105. *speed = SPEED_10;
  3106. *duplex = DUPLEX_HALF;
  3107. break;
  3108. case MII_TG3_AUX_STAT_10FULL:
  3109. *speed = SPEED_10;
  3110. *duplex = DUPLEX_FULL;
  3111. break;
  3112. case MII_TG3_AUX_STAT_100HALF:
  3113. *speed = SPEED_100;
  3114. *duplex = DUPLEX_HALF;
  3115. break;
  3116. case MII_TG3_AUX_STAT_100FULL:
  3117. *speed = SPEED_100;
  3118. *duplex = DUPLEX_FULL;
  3119. break;
  3120. case MII_TG3_AUX_STAT_1000HALF:
  3121. *speed = SPEED_1000;
  3122. *duplex = DUPLEX_HALF;
  3123. break;
  3124. case MII_TG3_AUX_STAT_1000FULL:
  3125. *speed = SPEED_1000;
  3126. *duplex = DUPLEX_FULL;
  3127. break;
  3128. default:
  3129. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3130. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3131. SPEED_10;
  3132. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3133. DUPLEX_HALF;
  3134. break;
  3135. }
  3136. *speed = SPEED_UNKNOWN;
  3137. *duplex = DUPLEX_UNKNOWN;
  3138. break;
  3139. }
  3140. }
  3141. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3142. {
  3143. int err = 0;
  3144. u32 val, new_adv;
  3145. new_adv = ADVERTISE_CSMA;
  3146. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3147. new_adv |= mii_advertise_flowctrl(flowctrl);
  3148. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3149. if (err)
  3150. goto done;
  3151. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3152. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3153. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3154. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3155. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3156. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3157. if (err)
  3158. goto done;
  3159. }
  3160. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3161. goto done;
  3162. tw32(TG3_CPMU_EEE_MODE,
  3163. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3164. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3165. if (!err) {
  3166. u32 err2;
  3167. val = 0;
  3168. /* Advertise 100-BaseTX EEE ability */
  3169. if (advertise & ADVERTISED_100baseT_Full)
  3170. val |= MDIO_AN_EEE_ADV_100TX;
  3171. /* Advertise 1000-BaseT EEE ability */
  3172. if (advertise & ADVERTISED_1000baseT_Full)
  3173. val |= MDIO_AN_EEE_ADV_1000T;
  3174. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3175. if (err)
  3176. val = 0;
  3177. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3178. case ASIC_REV_5717:
  3179. case ASIC_REV_57765:
  3180. case ASIC_REV_57766:
  3181. case ASIC_REV_5719:
  3182. /* If we advertised any eee advertisements above... */
  3183. if (val)
  3184. val = MII_TG3_DSP_TAP26_ALNOKO |
  3185. MII_TG3_DSP_TAP26_RMRXSTO |
  3186. MII_TG3_DSP_TAP26_OPCSINPT;
  3187. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3188. /* Fall through */
  3189. case ASIC_REV_5720:
  3190. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3191. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3192. MII_TG3_DSP_CH34TP2_HIBW01);
  3193. }
  3194. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3195. if (!err)
  3196. err = err2;
  3197. }
  3198. done:
  3199. return err;
  3200. }
  3201. static void tg3_phy_copper_begin(struct tg3 *tp)
  3202. {
  3203. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3204. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3205. u32 adv, fc;
  3206. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3207. adv = ADVERTISED_10baseT_Half |
  3208. ADVERTISED_10baseT_Full;
  3209. if (tg3_flag(tp, WOL_SPEED_100MB))
  3210. adv |= ADVERTISED_100baseT_Half |
  3211. ADVERTISED_100baseT_Full;
  3212. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3213. } else {
  3214. adv = tp->link_config.advertising;
  3215. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3216. adv &= ~(ADVERTISED_1000baseT_Half |
  3217. ADVERTISED_1000baseT_Full);
  3218. fc = tp->link_config.flowctrl;
  3219. }
  3220. tg3_phy_autoneg_cfg(tp, adv, fc);
  3221. tg3_writephy(tp, MII_BMCR,
  3222. BMCR_ANENABLE | BMCR_ANRESTART);
  3223. } else {
  3224. int i;
  3225. u32 bmcr, orig_bmcr;
  3226. tp->link_config.active_speed = tp->link_config.speed;
  3227. tp->link_config.active_duplex = tp->link_config.duplex;
  3228. bmcr = 0;
  3229. switch (tp->link_config.speed) {
  3230. default:
  3231. case SPEED_10:
  3232. break;
  3233. case SPEED_100:
  3234. bmcr |= BMCR_SPEED100;
  3235. break;
  3236. case SPEED_1000:
  3237. bmcr |= BMCR_SPEED1000;
  3238. break;
  3239. }
  3240. if (tp->link_config.duplex == DUPLEX_FULL)
  3241. bmcr |= BMCR_FULLDPLX;
  3242. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3243. (bmcr != orig_bmcr)) {
  3244. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3245. for (i = 0; i < 1500; i++) {
  3246. u32 tmp;
  3247. udelay(10);
  3248. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3249. tg3_readphy(tp, MII_BMSR, &tmp))
  3250. continue;
  3251. if (!(tmp & BMSR_LSTATUS)) {
  3252. udelay(40);
  3253. break;
  3254. }
  3255. }
  3256. tg3_writephy(tp, MII_BMCR, bmcr);
  3257. udelay(40);
  3258. }
  3259. }
  3260. }
  3261. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3262. {
  3263. int err;
  3264. /* Turn off tap power management. */
  3265. /* Set Extended packet length bit */
  3266. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3267. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3268. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3269. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3270. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3271. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3272. udelay(40);
  3273. return err;
  3274. }
  3275. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3276. {
  3277. u32 advmsk, tgtadv, advertising;
  3278. advertising = tp->link_config.advertising;
  3279. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3280. advmsk = ADVERTISE_ALL;
  3281. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3282. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3283. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3284. }
  3285. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3286. return false;
  3287. if ((*lcladv & advmsk) != tgtadv)
  3288. return false;
  3289. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3290. u32 tg3_ctrl;
  3291. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3292. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3293. return false;
  3294. if (tgtadv &&
  3295. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3296. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3297. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3298. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3299. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3300. } else {
  3301. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3302. }
  3303. if (tg3_ctrl != tgtadv)
  3304. return false;
  3305. }
  3306. return true;
  3307. }
  3308. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3309. {
  3310. u32 lpeth = 0;
  3311. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3312. u32 val;
  3313. if (tg3_readphy(tp, MII_STAT1000, &val))
  3314. return false;
  3315. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3316. }
  3317. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3318. return false;
  3319. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3320. tp->link_config.rmt_adv = lpeth;
  3321. return true;
  3322. }
  3323. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3324. {
  3325. int current_link_up;
  3326. u32 bmsr, val;
  3327. u32 lcl_adv, rmt_adv;
  3328. u16 current_speed;
  3329. u8 current_duplex;
  3330. int i, err;
  3331. tw32(MAC_EVENT, 0);
  3332. tw32_f(MAC_STATUS,
  3333. (MAC_STATUS_SYNC_CHANGED |
  3334. MAC_STATUS_CFG_CHANGED |
  3335. MAC_STATUS_MI_COMPLETION |
  3336. MAC_STATUS_LNKSTATE_CHANGED));
  3337. udelay(40);
  3338. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3339. tw32_f(MAC_MI_MODE,
  3340. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3341. udelay(80);
  3342. }
  3343. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3344. /* Some third-party PHYs need to be reset on link going
  3345. * down.
  3346. */
  3347. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3350. netif_carrier_ok(tp->dev)) {
  3351. tg3_readphy(tp, MII_BMSR, &bmsr);
  3352. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3353. !(bmsr & BMSR_LSTATUS))
  3354. force_reset = 1;
  3355. }
  3356. if (force_reset)
  3357. tg3_phy_reset(tp);
  3358. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3359. tg3_readphy(tp, MII_BMSR, &bmsr);
  3360. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3361. !tg3_flag(tp, INIT_COMPLETE))
  3362. bmsr = 0;
  3363. if (!(bmsr & BMSR_LSTATUS)) {
  3364. err = tg3_init_5401phy_dsp(tp);
  3365. if (err)
  3366. return err;
  3367. tg3_readphy(tp, MII_BMSR, &bmsr);
  3368. for (i = 0; i < 1000; i++) {
  3369. udelay(10);
  3370. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3371. (bmsr & BMSR_LSTATUS)) {
  3372. udelay(40);
  3373. break;
  3374. }
  3375. }
  3376. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3377. TG3_PHY_REV_BCM5401_B0 &&
  3378. !(bmsr & BMSR_LSTATUS) &&
  3379. tp->link_config.active_speed == SPEED_1000) {
  3380. err = tg3_phy_reset(tp);
  3381. if (!err)
  3382. err = tg3_init_5401phy_dsp(tp);
  3383. if (err)
  3384. return err;
  3385. }
  3386. }
  3387. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3388. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3389. /* 5701 {A0,B0} CRC bug workaround */
  3390. tg3_writephy(tp, 0x15, 0x0a75);
  3391. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3392. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3393. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3394. }
  3395. /* Clear pending interrupts... */
  3396. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3397. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3398. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3399. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3400. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3401. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3402. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3404. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3405. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3406. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3407. else
  3408. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3409. }
  3410. current_link_up = 0;
  3411. current_speed = SPEED_UNKNOWN;
  3412. current_duplex = DUPLEX_UNKNOWN;
  3413. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3414. tp->link_config.rmt_adv = 0;
  3415. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3416. err = tg3_phy_auxctl_read(tp,
  3417. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3418. &val);
  3419. if (!err && !(val & (1 << 10))) {
  3420. tg3_phy_auxctl_write(tp,
  3421. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3422. val | (1 << 10));
  3423. goto relink;
  3424. }
  3425. }
  3426. bmsr = 0;
  3427. for (i = 0; i < 100; i++) {
  3428. tg3_readphy(tp, MII_BMSR, &bmsr);
  3429. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3430. (bmsr & BMSR_LSTATUS))
  3431. break;
  3432. udelay(40);
  3433. }
  3434. if (bmsr & BMSR_LSTATUS) {
  3435. u32 aux_stat, bmcr;
  3436. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3437. for (i = 0; i < 2000; i++) {
  3438. udelay(10);
  3439. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3440. aux_stat)
  3441. break;
  3442. }
  3443. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3444. &current_speed,
  3445. &current_duplex);
  3446. bmcr = 0;
  3447. for (i = 0; i < 200; i++) {
  3448. tg3_readphy(tp, MII_BMCR, &bmcr);
  3449. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3450. continue;
  3451. if (bmcr && bmcr != 0x7fff)
  3452. break;
  3453. udelay(10);
  3454. }
  3455. lcl_adv = 0;
  3456. rmt_adv = 0;
  3457. tp->link_config.active_speed = current_speed;
  3458. tp->link_config.active_duplex = current_duplex;
  3459. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3460. if ((bmcr & BMCR_ANENABLE) &&
  3461. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3462. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3463. current_link_up = 1;
  3464. } else {
  3465. if (!(bmcr & BMCR_ANENABLE) &&
  3466. tp->link_config.speed == current_speed &&
  3467. tp->link_config.duplex == current_duplex &&
  3468. tp->link_config.flowctrl ==
  3469. tp->link_config.active_flowctrl) {
  3470. current_link_up = 1;
  3471. }
  3472. }
  3473. if (current_link_up == 1 &&
  3474. tp->link_config.active_duplex == DUPLEX_FULL) {
  3475. u32 reg, bit;
  3476. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3477. reg = MII_TG3_FET_GEN_STAT;
  3478. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3479. } else {
  3480. reg = MII_TG3_EXT_STAT;
  3481. bit = MII_TG3_EXT_STAT_MDIX;
  3482. }
  3483. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3484. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3485. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3486. }
  3487. }
  3488. relink:
  3489. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3490. tg3_phy_copper_begin(tp);
  3491. tg3_readphy(tp, MII_BMSR, &bmsr);
  3492. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3493. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3494. current_link_up = 1;
  3495. }
  3496. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3497. if (current_link_up == 1) {
  3498. if (tp->link_config.active_speed == SPEED_100 ||
  3499. tp->link_config.active_speed == SPEED_10)
  3500. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3501. else
  3502. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3503. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3504. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3505. else
  3506. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3507. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3508. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3509. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3511. if (current_link_up == 1 &&
  3512. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3513. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3514. else
  3515. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3516. }
  3517. /* ??? Without this setting Netgear GA302T PHY does not
  3518. * ??? send/receive packets...
  3519. */
  3520. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3521. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3522. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3523. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3524. udelay(80);
  3525. }
  3526. tw32_f(MAC_MODE, tp->mac_mode);
  3527. udelay(40);
  3528. tg3_phy_eee_adjust(tp, current_link_up);
  3529. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3530. /* Polled via timer. */
  3531. tw32_f(MAC_EVENT, 0);
  3532. } else {
  3533. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3534. }
  3535. udelay(40);
  3536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3537. current_link_up == 1 &&
  3538. tp->link_config.active_speed == SPEED_1000 &&
  3539. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3540. udelay(120);
  3541. tw32_f(MAC_STATUS,
  3542. (MAC_STATUS_SYNC_CHANGED |
  3543. MAC_STATUS_CFG_CHANGED));
  3544. udelay(40);
  3545. tg3_write_mem(tp,
  3546. NIC_SRAM_FIRMWARE_MBOX,
  3547. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3548. }
  3549. /* Prevent send BD corruption. */
  3550. if (tg3_flag(tp, CLKREQ_BUG)) {
  3551. u16 oldlnkctl, newlnkctl;
  3552. pci_read_config_word(tp->pdev,
  3553. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3554. &oldlnkctl);
  3555. if (tp->link_config.active_speed == SPEED_100 ||
  3556. tp->link_config.active_speed == SPEED_10)
  3557. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3558. else
  3559. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3560. if (newlnkctl != oldlnkctl)
  3561. pci_write_config_word(tp->pdev,
  3562. pci_pcie_cap(tp->pdev) +
  3563. PCI_EXP_LNKCTL, newlnkctl);
  3564. }
  3565. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3566. if (current_link_up)
  3567. netif_carrier_on(tp->dev);
  3568. else
  3569. netif_carrier_off(tp->dev);
  3570. tg3_link_report(tp);
  3571. }
  3572. return 0;
  3573. }
  3574. struct tg3_fiber_aneginfo {
  3575. int state;
  3576. #define ANEG_STATE_UNKNOWN 0
  3577. #define ANEG_STATE_AN_ENABLE 1
  3578. #define ANEG_STATE_RESTART_INIT 2
  3579. #define ANEG_STATE_RESTART 3
  3580. #define ANEG_STATE_DISABLE_LINK_OK 4
  3581. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3582. #define ANEG_STATE_ABILITY_DETECT 6
  3583. #define ANEG_STATE_ACK_DETECT_INIT 7
  3584. #define ANEG_STATE_ACK_DETECT 8
  3585. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3586. #define ANEG_STATE_COMPLETE_ACK 10
  3587. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3588. #define ANEG_STATE_IDLE_DETECT 12
  3589. #define ANEG_STATE_LINK_OK 13
  3590. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3591. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3592. u32 flags;
  3593. #define MR_AN_ENABLE 0x00000001
  3594. #define MR_RESTART_AN 0x00000002
  3595. #define MR_AN_COMPLETE 0x00000004
  3596. #define MR_PAGE_RX 0x00000008
  3597. #define MR_NP_LOADED 0x00000010
  3598. #define MR_TOGGLE_TX 0x00000020
  3599. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3600. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3601. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3602. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3603. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3604. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3605. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3606. #define MR_TOGGLE_RX 0x00002000
  3607. #define MR_NP_RX 0x00004000
  3608. #define MR_LINK_OK 0x80000000
  3609. unsigned long link_time, cur_time;
  3610. u32 ability_match_cfg;
  3611. int ability_match_count;
  3612. char ability_match, idle_match, ack_match;
  3613. u32 txconfig, rxconfig;
  3614. #define ANEG_CFG_NP 0x00000080
  3615. #define ANEG_CFG_ACK 0x00000040
  3616. #define ANEG_CFG_RF2 0x00000020
  3617. #define ANEG_CFG_RF1 0x00000010
  3618. #define ANEG_CFG_PS2 0x00000001
  3619. #define ANEG_CFG_PS1 0x00008000
  3620. #define ANEG_CFG_HD 0x00004000
  3621. #define ANEG_CFG_FD 0x00002000
  3622. #define ANEG_CFG_INVAL 0x00001f06
  3623. };
  3624. #define ANEG_OK 0
  3625. #define ANEG_DONE 1
  3626. #define ANEG_TIMER_ENAB 2
  3627. #define ANEG_FAILED -1
  3628. #define ANEG_STATE_SETTLE_TIME 10000
  3629. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3630. struct tg3_fiber_aneginfo *ap)
  3631. {
  3632. u16 flowctrl;
  3633. unsigned long delta;
  3634. u32 rx_cfg_reg;
  3635. int ret;
  3636. if (ap->state == ANEG_STATE_UNKNOWN) {
  3637. ap->rxconfig = 0;
  3638. ap->link_time = 0;
  3639. ap->cur_time = 0;
  3640. ap->ability_match_cfg = 0;
  3641. ap->ability_match_count = 0;
  3642. ap->ability_match = 0;
  3643. ap->idle_match = 0;
  3644. ap->ack_match = 0;
  3645. }
  3646. ap->cur_time++;
  3647. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3648. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3649. if (rx_cfg_reg != ap->ability_match_cfg) {
  3650. ap->ability_match_cfg = rx_cfg_reg;
  3651. ap->ability_match = 0;
  3652. ap->ability_match_count = 0;
  3653. } else {
  3654. if (++ap->ability_match_count > 1) {
  3655. ap->ability_match = 1;
  3656. ap->ability_match_cfg = rx_cfg_reg;
  3657. }
  3658. }
  3659. if (rx_cfg_reg & ANEG_CFG_ACK)
  3660. ap->ack_match = 1;
  3661. else
  3662. ap->ack_match = 0;
  3663. ap->idle_match = 0;
  3664. } else {
  3665. ap->idle_match = 1;
  3666. ap->ability_match_cfg = 0;
  3667. ap->ability_match_count = 0;
  3668. ap->ability_match = 0;
  3669. ap->ack_match = 0;
  3670. rx_cfg_reg = 0;
  3671. }
  3672. ap->rxconfig = rx_cfg_reg;
  3673. ret = ANEG_OK;
  3674. switch (ap->state) {
  3675. case ANEG_STATE_UNKNOWN:
  3676. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3677. ap->state = ANEG_STATE_AN_ENABLE;
  3678. /* fallthru */
  3679. case ANEG_STATE_AN_ENABLE:
  3680. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3681. if (ap->flags & MR_AN_ENABLE) {
  3682. ap->link_time = 0;
  3683. ap->cur_time = 0;
  3684. ap->ability_match_cfg = 0;
  3685. ap->ability_match_count = 0;
  3686. ap->ability_match = 0;
  3687. ap->idle_match = 0;
  3688. ap->ack_match = 0;
  3689. ap->state = ANEG_STATE_RESTART_INIT;
  3690. } else {
  3691. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3692. }
  3693. break;
  3694. case ANEG_STATE_RESTART_INIT:
  3695. ap->link_time = ap->cur_time;
  3696. ap->flags &= ~(MR_NP_LOADED);
  3697. ap->txconfig = 0;
  3698. tw32(MAC_TX_AUTO_NEG, 0);
  3699. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3700. tw32_f(MAC_MODE, tp->mac_mode);
  3701. udelay(40);
  3702. ret = ANEG_TIMER_ENAB;
  3703. ap->state = ANEG_STATE_RESTART;
  3704. /* fallthru */
  3705. case ANEG_STATE_RESTART:
  3706. delta = ap->cur_time - ap->link_time;
  3707. if (delta > ANEG_STATE_SETTLE_TIME)
  3708. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3709. else
  3710. ret = ANEG_TIMER_ENAB;
  3711. break;
  3712. case ANEG_STATE_DISABLE_LINK_OK:
  3713. ret = ANEG_DONE;
  3714. break;
  3715. case ANEG_STATE_ABILITY_DETECT_INIT:
  3716. ap->flags &= ~(MR_TOGGLE_TX);
  3717. ap->txconfig = ANEG_CFG_FD;
  3718. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3719. if (flowctrl & ADVERTISE_1000XPAUSE)
  3720. ap->txconfig |= ANEG_CFG_PS1;
  3721. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3722. ap->txconfig |= ANEG_CFG_PS2;
  3723. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3724. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3725. tw32_f(MAC_MODE, tp->mac_mode);
  3726. udelay(40);
  3727. ap->state = ANEG_STATE_ABILITY_DETECT;
  3728. break;
  3729. case ANEG_STATE_ABILITY_DETECT:
  3730. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3731. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3732. break;
  3733. case ANEG_STATE_ACK_DETECT_INIT:
  3734. ap->txconfig |= ANEG_CFG_ACK;
  3735. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3736. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3737. tw32_f(MAC_MODE, tp->mac_mode);
  3738. udelay(40);
  3739. ap->state = ANEG_STATE_ACK_DETECT;
  3740. /* fallthru */
  3741. case ANEG_STATE_ACK_DETECT:
  3742. if (ap->ack_match != 0) {
  3743. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3744. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3745. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3746. } else {
  3747. ap->state = ANEG_STATE_AN_ENABLE;
  3748. }
  3749. } else if (ap->ability_match != 0 &&
  3750. ap->rxconfig == 0) {
  3751. ap->state = ANEG_STATE_AN_ENABLE;
  3752. }
  3753. break;
  3754. case ANEG_STATE_COMPLETE_ACK_INIT:
  3755. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3756. ret = ANEG_FAILED;
  3757. break;
  3758. }
  3759. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3760. MR_LP_ADV_HALF_DUPLEX |
  3761. MR_LP_ADV_SYM_PAUSE |
  3762. MR_LP_ADV_ASYM_PAUSE |
  3763. MR_LP_ADV_REMOTE_FAULT1 |
  3764. MR_LP_ADV_REMOTE_FAULT2 |
  3765. MR_LP_ADV_NEXT_PAGE |
  3766. MR_TOGGLE_RX |
  3767. MR_NP_RX);
  3768. if (ap->rxconfig & ANEG_CFG_FD)
  3769. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3770. if (ap->rxconfig & ANEG_CFG_HD)
  3771. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3772. if (ap->rxconfig & ANEG_CFG_PS1)
  3773. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3774. if (ap->rxconfig & ANEG_CFG_PS2)
  3775. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3776. if (ap->rxconfig & ANEG_CFG_RF1)
  3777. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3778. if (ap->rxconfig & ANEG_CFG_RF2)
  3779. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3780. if (ap->rxconfig & ANEG_CFG_NP)
  3781. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3782. ap->link_time = ap->cur_time;
  3783. ap->flags ^= (MR_TOGGLE_TX);
  3784. if (ap->rxconfig & 0x0008)
  3785. ap->flags |= MR_TOGGLE_RX;
  3786. if (ap->rxconfig & ANEG_CFG_NP)
  3787. ap->flags |= MR_NP_RX;
  3788. ap->flags |= MR_PAGE_RX;
  3789. ap->state = ANEG_STATE_COMPLETE_ACK;
  3790. ret = ANEG_TIMER_ENAB;
  3791. break;
  3792. case ANEG_STATE_COMPLETE_ACK:
  3793. if (ap->ability_match != 0 &&
  3794. ap->rxconfig == 0) {
  3795. ap->state = ANEG_STATE_AN_ENABLE;
  3796. break;
  3797. }
  3798. delta = ap->cur_time - ap->link_time;
  3799. if (delta > ANEG_STATE_SETTLE_TIME) {
  3800. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3801. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3802. } else {
  3803. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3804. !(ap->flags & MR_NP_RX)) {
  3805. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3806. } else {
  3807. ret = ANEG_FAILED;
  3808. }
  3809. }
  3810. }
  3811. break;
  3812. case ANEG_STATE_IDLE_DETECT_INIT:
  3813. ap->link_time = ap->cur_time;
  3814. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3815. tw32_f(MAC_MODE, tp->mac_mode);
  3816. udelay(40);
  3817. ap->state = ANEG_STATE_IDLE_DETECT;
  3818. ret = ANEG_TIMER_ENAB;
  3819. break;
  3820. case ANEG_STATE_IDLE_DETECT:
  3821. if (ap->ability_match != 0 &&
  3822. ap->rxconfig == 0) {
  3823. ap->state = ANEG_STATE_AN_ENABLE;
  3824. break;
  3825. }
  3826. delta = ap->cur_time - ap->link_time;
  3827. if (delta > ANEG_STATE_SETTLE_TIME) {
  3828. /* XXX another gem from the Broadcom driver :( */
  3829. ap->state = ANEG_STATE_LINK_OK;
  3830. }
  3831. break;
  3832. case ANEG_STATE_LINK_OK:
  3833. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3834. ret = ANEG_DONE;
  3835. break;
  3836. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3837. /* ??? unimplemented */
  3838. break;
  3839. case ANEG_STATE_NEXT_PAGE_WAIT:
  3840. /* ??? unimplemented */
  3841. break;
  3842. default:
  3843. ret = ANEG_FAILED;
  3844. break;
  3845. }
  3846. return ret;
  3847. }
  3848. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3849. {
  3850. int res = 0;
  3851. struct tg3_fiber_aneginfo aninfo;
  3852. int status = ANEG_FAILED;
  3853. unsigned int tick;
  3854. u32 tmp;
  3855. tw32_f(MAC_TX_AUTO_NEG, 0);
  3856. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3857. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3858. udelay(40);
  3859. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3860. udelay(40);
  3861. memset(&aninfo, 0, sizeof(aninfo));
  3862. aninfo.flags |= MR_AN_ENABLE;
  3863. aninfo.state = ANEG_STATE_UNKNOWN;
  3864. aninfo.cur_time = 0;
  3865. tick = 0;
  3866. while (++tick < 195000) {
  3867. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3868. if (status == ANEG_DONE || status == ANEG_FAILED)
  3869. break;
  3870. udelay(1);
  3871. }
  3872. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3873. tw32_f(MAC_MODE, tp->mac_mode);
  3874. udelay(40);
  3875. *txflags = aninfo.txconfig;
  3876. *rxflags = aninfo.flags;
  3877. if (status == ANEG_DONE &&
  3878. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3879. MR_LP_ADV_FULL_DUPLEX)))
  3880. res = 1;
  3881. return res;
  3882. }
  3883. static void tg3_init_bcm8002(struct tg3 *tp)
  3884. {
  3885. u32 mac_status = tr32(MAC_STATUS);
  3886. int i;
  3887. /* Reset when initting first time or we have a link. */
  3888. if (tg3_flag(tp, INIT_COMPLETE) &&
  3889. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3890. return;
  3891. /* Set PLL lock range. */
  3892. tg3_writephy(tp, 0x16, 0x8007);
  3893. /* SW reset */
  3894. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3895. /* Wait for reset to complete. */
  3896. /* XXX schedule_timeout() ... */
  3897. for (i = 0; i < 500; i++)
  3898. udelay(10);
  3899. /* Config mode; select PMA/Ch 1 regs. */
  3900. tg3_writephy(tp, 0x10, 0x8411);
  3901. /* Enable auto-lock and comdet, select txclk for tx. */
  3902. tg3_writephy(tp, 0x11, 0x0a10);
  3903. tg3_writephy(tp, 0x18, 0x00a0);
  3904. tg3_writephy(tp, 0x16, 0x41ff);
  3905. /* Assert and deassert POR. */
  3906. tg3_writephy(tp, 0x13, 0x0400);
  3907. udelay(40);
  3908. tg3_writephy(tp, 0x13, 0x0000);
  3909. tg3_writephy(tp, 0x11, 0x0a50);
  3910. udelay(40);
  3911. tg3_writephy(tp, 0x11, 0x0a10);
  3912. /* Wait for signal to stabilize */
  3913. /* XXX schedule_timeout() ... */
  3914. for (i = 0; i < 15000; i++)
  3915. udelay(10);
  3916. /* Deselect the channel register so we can read the PHYID
  3917. * later.
  3918. */
  3919. tg3_writephy(tp, 0x10, 0x8011);
  3920. }
  3921. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3922. {
  3923. u16 flowctrl;
  3924. u32 sg_dig_ctrl, sg_dig_status;
  3925. u32 serdes_cfg, expected_sg_dig_ctrl;
  3926. int workaround, port_a;
  3927. int current_link_up;
  3928. serdes_cfg = 0;
  3929. expected_sg_dig_ctrl = 0;
  3930. workaround = 0;
  3931. port_a = 1;
  3932. current_link_up = 0;
  3933. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3934. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3935. workaround = 1;
  3936. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3937. port_a = 0;
  3938. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3939. /* preserve bits 20-23 for voltage regulator */
  3940. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3941. }
  3942. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3943. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3944. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3945. if (workaround) {
  3946. u32 val = serdes_cfg;
  3947. if (port_a)
  3948. val |= 0xc010000;
  3949. else
  3950. val |= 0x4010000;
  3951. tw32_f(MAC_SERDES_CFG, val);
  3952. }
  3953. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3954. }
  3955. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3956. tg3_setup_flow_control(tp, 0, 0);
  3957. current_link_up = 1;
  3958. }
  3959. goto out;
  3960. }
  3961. /* Want auto-negotiation. */
  3962. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3963. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3964. if (flowctrl & ADVERTISE_1000XPAUSE)
  3965. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3966. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3967. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3968. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3969. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3970. tp->serdes_counter &&
  3971. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3972. MAC_STATUS_RCVD_CFG)) ==
  3973. MAC_STATUS_PCS_SYNCED)) {
  3974. tp->serdes_counter--;
  3975. current_link_up = 1;
  3976. goto out;
  3977. }
  3978. restart_autoneg:
  3979. if (workaround)
  3980. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3981. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3982. udelay(5);
  3983. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3984. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3985. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3986. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3987. MAC_STATUS_SIGNAL_DET)) {
  3988. sg_dig_status = tr32(SG_DIG_STATUS);
  3989. mac_status = tr32(MAC_STATUS);
  3990. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3991. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3992. u32 local_adv = 0, remote_adv = 0;
  3993. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3994. local_adv |= ADVERTISE_1000XPAUSE;
  3995. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3996. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3997. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3998. remote_adv |= LPA_1000XPAUSE;
  3999. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4000. remote_adv |= LPA_1000XPAUSE_ASYM;
  4001. tp->link_config.rmt_adv =
  4002. mii_adv_to_ethtool_adv_x(remote_adv);
  4003. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4004. current_link_up = 1;
  4005. tp->serdes_counter = 0;
  4006. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4007. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4008. if (tp->serdes_counter)
  4009. tp->serdes_counter--;
  4010. else {
  4011. if (workaround) {
  4012. u32 val = serdes_cfg;
  4013. if (port_a)
  4014. val |= 0xc010000;
  4015. else
  4016. val |= 0x4010000;
  4017. tw32_f(MAC_SERDES_CFG, val);
  4018. }
  4019. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4020. udelay(40);
  4021. /* Link parallel detection - link is up */
  4022. /* only if we have PCS_SYNC and not */
  4023. /* receiving config code words */
  4024. mac_status = tr32(MAC_STATUS);
  4025. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4026. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4027. tg3_setup_flow_control(tp, 0, 0);
  4028. current_link_up = 1;
  4029. tp->phy_flags |=
  4030. TG3_PHYFLG_PARALLEL_DETECT;
  4031. tp->serdes_counter =
  4032. SERDES_PARALLEL_DET_TIMEOUT;
  4033. } else
  4034. goto restart_autoneg;
  4035. }
  4036. }
  4037. } else {
  4038. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4039. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4040. }
  4041. out:
  4042. return current_link_up;
  4043. }
  4044. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4045. {
  4046. int current_link_up = 0;
  4047. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4048. goto out;
  4049. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4050. u32 txflags, rxflags;
  4051. int i;
  4052. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4053. u32 local_adv = 0, remote_adv = 0;
  4054. if (txflags & ANEG_CFG_PS1)
  4055. local_adv |= ADVERTISE_1000XPAUSE;
  4056. if (txflags & ANEG_CFG_PS2)
  4057. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4058. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4059. remote_adv |= LPA_1000XPAUSE;
  4060. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4061. remote_adv |= LPA_1000XPAUSE_ASYM;
  4062. tp->link_config.rmt_adv =
  4063. mii_adv_to_ethtool_adv_x(remote_adv);
  4064. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4065. current_link_up = 1;
  4066. }
  4067. for (i = 0; i < 30; i++) {
  4068. udelay(20);
  4069. tw32_f(MAC_STATUS,
  4070. (MAC_STATUS_SYNC_CHANGED |
  4071. MAC_STATUS_CFG_CHANGED));
  4072. udelay(40);
  4073. if ((tr32(MAC_STATUS) &
  4074. (MAC_STATUS_SYNC_CHANGED |
  4075. MAC_STATUS_CFG_CHANGED)) == 0)
  4076. break;
  4077. }
  4078. mac_status = tr32(MAC_STATUS);
  4079. if (current_link_up == 0 &&
  4080. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4081. !(mac_status & MAC_STATUS_RCVD_CFG))
  4082. current_link_up = 1;
  4083. } else {
  4084. tg3_setup_flow_control(tp, 0, 0);
  4085. /* Forcing 1000FD link up. */
  4086. current_link_up = 1;
  4087. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4088. udelay(40);
  4089. tw32_f(MAC_MODE, tp->mac_mode);
  4090. udelay(40);
  4091. }
  4092. out:
  4093. return current_link_up;
  4094. }
  4095. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4096. {
  4097. u32 orig_pause_cfg;
  4098. u16 orig_active_speed;
  4099. u8 orig_active_duplex;
  4100. u32 mac_status;
  4101. int current_link_up;
  4102. int i;
  4103. orig_pause_cfg = tp->link_config.active_flowctrl;
  4104. orig_active_speed = tp->link_config.active_speed;
  4105. orig_active_duplex = tp->link_config.active_duplex;
  4106. if (!tg3_flag(tp, HW_AUTONEG) &&
  4107. netif_carrier_ok(tp->dev) &&
  4108. tg3_flag(tp, INIT_COMPLETE)) {
  4109. mac_status = tr32(MAC_STATUS);
  4110. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4111. MAC_STATUS_SIGNAL_DET |
  4112. MAC_STATUS_CFG_CHANGED |
  4113. MAC_STATUS_RCVD_CFG);
  4114. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4115. MAC_STATUS_SIGNAL_DET)) {
  4116. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4117. MAC_STATUS_CFG_CHANGED));
  4118. return 0;
  4119. }
  4120. }
  4121. tw32_f(MAC_TX_AUTO_NEG, 0);
  4122. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4123. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4124. tw32_f(MAC_MODE, tp->mac_mode);
  4125. udelay(40);
  4126. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4127. tg3_init_bcm8002(tp);
  4128. /* Enable link change event even when serdes polling. */
  4129. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4130. udelay(40);
  4131. current_link_up = 0;
  4132. tp->link_config.rmt_adv = 0;
  4133. mac_status = tr32(MAC_STATUS);
  4134. if (tg3_flag(tp, HW_AUTONEG))
  4135. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4136. else
  4137. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4138. tp->napi[0].hw_status->status =
  4139. (SD_STATUS_UPDATED |
  4140. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4141. for (i = 0; i < 100; i++) {
  4142. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4143. MAC_STATUS_CFG_CHANGED));
  4144. udelay(5);
  4145. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4146. MAC_STATUS_CFG_CHANGED |
  4147. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4148. break;
  4149. }
  4150. mac_status = tr32(MAC_STATUS);
  4151. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4152. current_link_up = 0;
  4153. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4154. tp->serdes_counter == 0) {
  4155. tw32_f(MAC_MODE, (tp->mac_mode |
  4156. MAC_MODE_SEND_CONFIGS));
  4157. udelay(1);
  4158. tw32_f(MAC_MODE, tp->mac_mode);
  4159. }
  4160. }
  4161. if (current_link_up == 1) {
  4162. tp->link_config.active_speed = SPEED_1000;
  4163. tp->link_config.active_duplex = DUPLEX_FULL;
  4164. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4165. LED_CTRL_LNKLED_OVERRIDE |
  4166. LED_CTRL_1000MBPS_ON));
  4167. } else {
  4168. tp->link_config.active_speed = SPEED_UNKNOWN;
  4169. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4170. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4171. LED_CTRL_LNKLED_OVERRIDE |
  4172. LED_CTRL_TRAFFIC_OVERRIDE));
  4173. }
  4174. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4175. if (current_link_up)
  4176. netif_carrier_on(tp->dev);
  4177. else
  4178. netif_carrier_off(tp->dev);
  4179. tg3_link_report(tp);
  4180. } else {
  4181. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4182. if (orig_pause_cfg != now_pause_cfg ||
  4183. orig_active_speed != tp->link_config.active_speed ||
  4184. orig_active_duplex != tp->link_config.active_duplex)
  4185. tg3_link_report(tp);
  4186. }
  4187. return 0;
  4188. }
  4189. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4190. {
  4191. int current_link_up, err = 0;
  4192. u32 bmsr, bmcr;
  4193. u16 current_speed;
  4194. u8 current_duplex;
  4195. u32 local_adv, remote_adv;
  4196. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4197. tw32_f(MAC_MODE, tp->mac_mode);
  4198. udelay(40);
  4199. tw32(MAC_EVENT, 0);
  4200. tw32_f(MAC_STATUS,
  4201. (MAC_STATUS_SYNC_CHANGED |
  4202. MAC_STATUS_CFG_CHANGED |
  4203. MAC_STATUS_MI_COMPLETION |
  4204. MAC_STATUS_LNKSTATE_CHANGED));
  4205. udelay(40);
  4206. if (force_reset)
  4207. tg3_phy_reset(tp);
  4208. current_link_up = 0;
  4209. current_speed = SPEED_UNKNOWN;
  4210. current_duplex = DUPLEX_UNKNOWN;
  4211. tp->link_config.rmt_adv = 0;
  4212. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4213. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4214. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4215. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4216. bmsr |= BMSR_LSTATUS;
  4217. else
  4218. bmsr &= ~BMSR_LSTATUS;
  4219. }
  4220. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4221. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4222. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4223. /* do nothing, just check for link up at the end */
  4224. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4225. u32 adv, newadv;
  4226. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4227. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4228. ADVERTISE_1000XPAUSE |
  4229. ADVERTISE_1000XPSE_ASYM |
  4230. ADVERTISE_SLCT);
  4231. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4232. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4233. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4234. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4235. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4236. tg3_writephy(tp, MII_BMCR, bmcr);
  4237. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4238. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4239. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4240. return err;
  4241. }
  4242. } else {
  4243. u32 new_bmcr;
  4244. bmcr &= ~BMCR_SPEED1000;
  4245. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4246. if (tp->link_config.duplex == DUPLEX_FULL)
  4247. new_bmcr |= BMCR_FULLDPLX;
  4248. if (new_bmcr != bmcr) {
  4249. /* BMCR_SPEED1000 is a reserved bit that needs
  4250. * to be set on write.
  4251. */
  4252. new_bmcr |= BMCR_SPEED1000;
  4253. /* Force a linkdown */
  4254. if (netif_carrier_ok(tp->dev)) {
  4255. u32 adv;
  4256. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4257. adv &= ~(ADVERTISE_1000XFULL |
  4258. ADVERTISE_1000XHALF |
  4259. ADVERTISE_SLCT);
  4260. tg3_writephy(tp, MII_ADVERTISE, adv);
  4261. tg3_writephy(tp, MII_BMCR, bmcr |
  4262. BMCR_ANRESTART |
  4263. BMCR_ANENABLE);
  4264. udelay(10);
  4265. netif_carrier_off(tp->dev);
  4266. }
  4267. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4268. bmcr = new_bmcr;
  4269. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4270. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4271. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4272. ASIC_REV_5714) {
  4273. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4274. bmsr |= BMSR_LSTATUS;
  4275. else
  4276. bmsr &= ~BMSR_LSTATUS;
  4277. }
  4278. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4279. }
  4280. }
  4281. if (bmsr & BMSR_LSTATUS) {
  4282. current_speed = SPEED_1000;
  4283. current_link_up = 1;
  4284. if (bmcr & BMCR_FULLDPLX)
  4285. current_duplex = DUPLEX_FULL;
  4286. else
  4287. current_duplex = DUPLEX_HALF;
  4288. local_adv = 0;
  4289. remote_adv = 0;
  4290. if (bmcr & BMCR_ANENABLE) {
  4291. u32 common;
  4292. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4293. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4294. common = local_adv & remote_adv;
  4295. if (common & (ADVERTISE_1000XHALF |
  4296. ADVERTISE_1000XFULL)) {
  4297. if (common & ADVERTISE_1000XFULL)
  4298. current_duplex = DUPLEX_FULL;
  4299. else
  4300. current_duplex = DUPLEX_HALF;
  4301. tp->link_config.rmt_adv =
  4302. mii_adv_to_ethtool_adv_x(remote_adv);
  4303. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4304. /* Link is up via parallel detect */
  4305. } else {
  4306. current_link_up = 0;
  4307. }
  4308. }
  4309. }
  4310. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4311. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4312. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4313. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4314. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4315. tw32_f(MAC_MODE, tp->mac_mode);
  4316. udelay(40);
  4317. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4318. tp->link_config.active_speed = current_speed;
  4319. tp->link_config.active_duplex = current_duplex;
  4320. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4321. if (current_link_up)
  4322. netif_carrier_on(tp->dev);
  4323. else {
  4324. netif_carrier_off(tp->dev);
  4325. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4326. }
  4327. tg3_link_report(tp);
  4328. }
  4329. return err;
  4330. }
  4331. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4332. {
  4333. if (tp->serdes_counter) {
  4334. /* Give autoneg time to complete. */
  4335. tp->serdes_counter--;
  4336. return;
  4337. }
  4338. if (!netif_carrier_ok(tp->dev) &&
  4339. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4340. u32 bmcr;
  4341. tg3_readphy(tp, MII_BMCR, &bmcr);
  4342. if (bmcr & BMCR_ANENABLE) {
  4343. u32 phy1, phy2;
  4344. /* Select shadow register 0x1f */
  4345. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4346. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4347. /* Select expansion interrupt status register */
  4348. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4349. MII_TG3_DSP_EXP1_INT_STAT);
  4350. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4351. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4352. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4353. /* We have signal detect and not receiving
  4354. * config code words, link is up by parallel
  4355. * detection.
  4356. */
  4357. bmcr &= ~BMCR_ANENABLE;
  4358. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4359. tg3_writephy(tp, MII_BMCR, bmcr);
  4360. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4361. }
  4362. }
  4363. } else if (netif_carrier_ok(tp->dev) &&
  4364. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4365. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4366. u32 phy2;
  4367. /* Select expansion interrupt status register */
  4368. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4369. MII_TG3_DSP_EXP1_INT_STAT);
  4370. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4371. if (phy2 & 0x20) {
  4372. u32 bmcr;
  4373. /* Config code words received, turn on autoneg. */
  4374. tg3_readphy(tp, MII_BMCR, &bmcr);
  4375. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4376. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4377. }
  4378. }
  4379. }
  4380. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4381. {
  4382. u32 val;
  4383. int err;
  4384. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4385. err = tg3_setup_fiber_phy(tp, force_reset);
  4386. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4387. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4388. else
  4389. err = tg3_setup_copper_phy(tp, force_reset);
  4390. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4391. u32 scale;
  4392. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4393. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4394. scale = 65;
  4395. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4396. scale = 6;
  4397. else
  4398. scale = 12;
  4399. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4400. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4401. tw32(GRC_MISC_CFG, val);
  4402. }
  4403. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4404. (6 << TX_LENGTHS_IPG_SHIFT);
  4405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4406. val |= tr32(MAC_TX_LENGTHS) &
  4407. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4408. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4409. if (tp->link_config.active_speed == SPEED_1000 &&
  4410. tp->link_config.active_duplex == DUPLEX_HALF)
  4411. tw32(MAC_TX_LENGTHS, val |
  4412. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4413. else
  4414. tw32(MAC_TX_LENGTHS, val |
  4415. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4416. if (!tg3_flag(tp, 5705_PLUS)) {
  4417. if (netif_carrier_ok(tp->dev)) {
  4418. tw32(HOSTCC_STAT_COAL_TICKS,
  4419. tp->coal.stats_block_coalesce_usecs);
  4420. } else {
  4421. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4422. }
  4423. }
  4424. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4425. val = tr32(PCIE_PWR_MGMT_THRESH);
  4426. if (!netif_carrier_ok(tp->dev))
  4427. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4428. tp->pwrmgmt_thresh;
  4429. else
  4430. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4431. tw32(PCIE_PWR_MGMT_THRESH, val);
  4432. }
  4433. return err;
  4434. }
  4435. static inline int tg3_irq_sync(struct tg3 *tp)
  4436. {
  4437. return tp->irq_sync;
  4438. }
  4439. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4440. {
  4441. int i;
  4442. dst = (u32 *)((u8 *)dst + off);
  4443. for (i = 0; i < len; i += sizeof(u32))
  4444. *dst++ = tr32(off + i);
  4445. }
  4446. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4447. {
  4448. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4449. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4450. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4451. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4452. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4453. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4454. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4455. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4456. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4457. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4458. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4459. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4460. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4461. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4462. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4463. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4464. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4465. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4466. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4467. if (tg3_flag(tp, SUPPORT_MSIX))
  4468. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4469. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4470. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4471. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4472. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4473. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4474. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4475. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4476. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4477. if (!tg3_flag(tp, 5705_PLUS)) {
  4478. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4479. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4480. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4481. }
  4482. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4483. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4484. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4485. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4486. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4487. if (tg3_flag(tp, NVRAM))
  4488. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4489. }
  4490. static void tg3_dump_state(struct tg3 *tp)
  4491. {
  4492. int i;
  4493. u32 *regs;
  4494. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4495. if (!regs) {
  4496. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4497. return;
  4498. }
  4499. if (tg3_flag(tp, PCI_EXPRESS)) {
  4500. /* Read up to but not including private PCI registers */
  4501. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4502. regs[i / sizeof(u32)] = tr32(i);
  4503. } else
  4504. tg3_dump_legacy_regs(tp, regs);
  4505. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4506. if (!regs[i + 0] && !regs[i + 1] &&
  4507. !regs[i + 2] && !regs[i + 3])
  4508. continue;
  4509. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4510. i * 4,
  4511. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4512. }
  4513. kfree(regs);
  4514. for (i = 0; i < tp->irq_cnt; i++) {
  4515. struct tg3_napi *tnapi = &tp->napi[i];
  4516. /* SW status block */
  4517. netdev_err(tp->dev,
  4518. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4519. i,
  4520. tnapi->hw_status->status,
  4521. tnapi->hw_status->status_tag,
  4522. tnapi->hw_status->rx_jumbo_consumer,
  4523. tnapi->hw_status->rx_consumer,
  4524. tnapi->hw_status->rx_mini_consumer,
  4525. tnapi->hw_status->idx[0].rx_producer,
  4526. tnapi->hw_status->idx[0].tx_consumer);
  4527. netdev_err(tp->dev,
  4528. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4529. i,
  4530. tnapi->last_tag, tnapi->last_irq_tag,
  4531. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4532. tnapi->rx_rcb_ptr,
  4533. tnapi->prodring.rx_std_prod_idx,
  4534. tnapi->prodring.rx_std_cons_idx,
  4535. tnapi->prodring.rx_jmb_prod_idx,
  4536. tnapi->prodring.rx_jmb_cons_idx);
  4537. }
  4538. }
  4539. /* This is called whenever we suspect that the system chipset is re-
  4540. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4541. * is bogus tx completions. We try to recover by setting the
  4542. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4543. * in the workqueue.
  4544. */
  4545. static void tg3_tx_recover(struct tg3 *tp)
  4546. {
  4547. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4548. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4549. netdev_warn(tp->dev,
  4550. "The system may be re-ordering memory-mapped I/O "
  4551. "cycles to the network device, attempting to recover. "
  4552. "Please report the problem to the driver maintainer "
  4553. "and include system chipset information.\n");
  4554. spin_lock(&tp->lock);
  4555. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4556. spin_unlock(&tp->lock);
  4557. }
  4558. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4559. {
  4560. /* Tell compiler to fetch tx indices from memory. */
  4561. barrier();
  4562. return tnapi->tx_pending -
  4563. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4564. }
  4565. /* Tigon3 never reports partial packet sends. So we do not
  4566. * need special logic to handle SKBs that have not had all
  4567. * of their frags sent yet, like SunGEM does.
  4568. */
  4569. static void tg3_tx(struct tg3_napi *tnapi)
  4570. {
  4571. struct tg3 *tp = tnapi->tp;
  4572. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4573. u32 sw_idx = tnapi->tx_cons;
  4574. struct netdev_queue *txq;
  4575. int index = tnapi - tp->napi;
  4576. unsigned int pkts_compl = 0, bytes_compl = 0;
  4577. if (tg3_flag(tp, ENABLE_TSS))
  4578. index--;
  4579. txq = netdev_get_tx_queue(tp->dev, index);
  4580. while (sw_idx != hw_idx) {
  4581. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4582. struct sk_buff *skb = ri->skb;
  4583. int i, tx_bug = 0;
  4584. if (unlikely(skb == NULL)) {
  4585. tg3_tx_recover(tp);
  4586. return;
  4587. }
  4588. pci_unmap_single(tp->pdev,
  4589. dma_unmap_addr(ri, mapping),
  4590. skb_headlen(skb),
  4591. PCI_DMA_TODEVICE);
  4592. ri->skb = NULL;
  4593. while (ri->fragmented) {
  4594. ri->fragmented = false;
  4595. sw_idx = NEXT_TX(sw_idx);
  4596. ri = &tnapi->tx_buffers[sw_idx];
  4597. }
  4598. sw_idx = NEXT_TX(sw_idx);
  4599. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4600. ri = &tnapi->tx_buffers[sw_idx];
  4601. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4602. tx_bug = 1;
  4603. pci_unmap_page(tp->pdev,
  4604. dma_unmap_addr(ri, mapping),
  4605. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4606. PCI_DMA_TODEVICE);
  4607. while (ri->fragmented) {
  4608. ri->fragmented = false;
  4609. sw_idx = NEXT_TX(sw_idx);
  4610. ri = &tnapi->tx_buffers[sw_idx];
  4611. }
  4612. sw_idx = NEXT_TX(sw_idx);
  4613. }
  4614. pkts_compl++;
  4615. bytes_compl += skb->len;
  4616. dev_kfree_skb(skb);
  4617. if (unlikely(tx_bug)) {
  4618. tg3_tx_recover(tp);
  4619. return;
  4620. }
  4621. }
  4622. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4623. tnapi->tx_cons = sw_idx;
  4624. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4625. * before checking for netif_queue_stopped(). Without the
  4626. * memory barrier, there is a small possibility that tg3_start_xmit()
  4627. * will miss it and cause the queue to be stopped forever.
  4628. */
  4629. smp_mb();
  4630. if (unlikely(netif_tx_queue_stopped(txq) &&
  4631. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4632. __netif_tx_lock(txq, smp_processor_id());
  4633. if (netif_tx_queue_stopped(txq) &&
  4634. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4635. netif_tx_wake_queue(txq);
  4636. __netif_tx_unlock(txq);
  4637. }
  4638. }
  4639. static void *tg3_frag_alloc(struct tg3_rx_prodring_set *tpr)
  4640. {
  4641. void *data;
  4642. if (tpr->rx_page_size < TG3_FRAGSIZE) {
  4643. struct page *page = alloc_page(GFP_ATOMIC);
  4644. if (!page)
  4645. return NULL;
  4646. atomic_add((PAGE_SIZE / TG3_FRAGSIZE) - 1, &page->_count);
  4647. tpr->rx_page_addr = page_address(page);
  4648. tpr->rx_page_size = PAGE_SIZE;
  4649. }
  4650. data = tpr->rx_page_addr;
  4651. tpr->rx_page_addr += TG3_FRAGSIZE;
  4652. tpr->rx_page_size -= TG3_FRAGSIZE;
  4653. return data;
  4654. }
  4655. static void tg3_frag_free(bool is_frag, void *data)
  4656. {
  4657. if (is_frag)
  4658. put_page(virt_to_head_page(data));
  4659. else
  4660. kfree(data);
  4661. }
  4662. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4663. {
  4664. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4665. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4666. if (!ri->data)
  4667. return;
  4668. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4669. map_sz, PCI_DMA_FROMDEVICE);
  4670. tg3_frag_free(skb_size <= TG3_FRAGSIZE, ri->data);
  4671. ri->data = NULL;
  4672. }
  4673. /* Returns size of skb allocated or < 0 on error.
  4674. *
  4675. * We only need to fill in the address because the other members
  4676. * of the RX descriptor are invariant, see tg3_init_rings.
  4677. *
  4678. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4679. * posting buffers we only dirty the first cache line of the RX
  4680. * descriptor (containing the address). Whereas for the RX status
  4681. * buffers the cpu only reads the last cacheline of the RX descriptor
  4682. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4683. */
  4684. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4685. u32 opaque_key, u32 dest_idx_unmasked,
  4686. unsigned int *frag_size)
  4687. {
  4688. struct tg3_rx_buffer_desc *desc;
  4689. struct ring_info *map;
  4690. u8 *data;
  4691. dma_addr_t mapping;
  4692. int skb_size, data_size, dest_idx;
  4693. switch (opaque_key) {
  4694. case RXD_OPAQUE_RING_STD:
  4695. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4696. desc = &tpr->rx_std[dest_idx];
  4697. map = &tpr->rx_std_buffers[dest_idx];
  4698. data_size = tp->rx_pkt_map_sz;
  4699. break;
  4700. case RXD_OPAQUE_RING_JUMBO:
  4701. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4702. desc = &tpr->rx_jmb[dest_idx].std;
  4703. map = &tpr->rx_jmb_buffers[dest_idx];
  4704. data_size = TG3_RX_JMB_MAP_SZ;
  4705. break;
  4706. default:
  4707. return -EINVAL;
  4708. }
  4709. /* Do not overwrite any of the map or rp information
  4710. * until we are sure we can commit to a new buffer.
  4711. *
  4712. * Callers depend upon this behavior and assume that
  4713. * we leave everything unchanged if we fail.
  4714. */
  4715. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4716. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4717. if (skb_size <= TG3_FRAGSIZE) {
  4718. data = tg3_frag_alloc(tpr);
  4719. *frag_size = TG3_FRAGSIZE;
  4720. } else {
  4721. data = kmalloc(skb_size, GFP_ATOMIC);
  4722. *frag_size = 0;
  4723. }
  4724. if (!data)
  4725. return -ENOMEM;
  4726. mapping = pci_map_single(tp->pdev,
  4727. data + TG3_RX_OFFSET(tp),
  4728. data_size,
  4729. PCI_DMA_FROMDEVICE);
  4730. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4731. tg3_frag_free(skb_size <= TG3_FRAGSIZE, data);
  4732. return -EIO;
  4733. }
  4734. map->data = data;
  4735. dma_unmap_addr_set(map, mapping, mapping);
  4736. desc->addr_hi = ((u64)mapping >> 32);
  4737. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4738. return data_size;
  4739. }
  4740. /* We only need to move over in the address because the other
  4741. * members of the RX descriptor are invariant. See notes above
  4742. * tg3_alloc_rx_data for full details.
  4743. */
  4744. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4745. struct tg3_rx_prodring_set *dpr,
  4746. u32 opaque_key, int src_idx,
  4747. u32 dest_idx_unmasked)
  4748. {
  4749. struct tg3 *tp = tnapi->tp;
  4750. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4751. struct ring_info *src_map, *dest_map;
  4752. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4753. int dest_idx;
  4754. switch (opaque_key) {
  4755. case RXD_OPAQUE_RING_STD:
  4756. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4757. dest_desc = &dpr->rx_std[dest_idx];
  4758. dest_map = &dpr->rx_std_buffers[dest_idx];
  4759. src_desc = &spr->rx_std[src_idx];
  4760. src_map = &spr->rx_std_buffers[src_idx];
  4761. break;
  4762. case RXD_OPAQUE_RING_JUMBO:
  4763. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4764. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4765. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4766. src_desc = &spr->rx_jmb[src_idx].std;
  4767. src_map = &spr->rx_jmb_buffers[src_idx];
  4768. break;
  4769. default:
  4770. return;
  4771. }
  4772. dest_map->data = src_map->data;
  4773. dma_unmap_addr_set(dest_map, mapping,
  4774. dma_unmap_addr(src_map, mapping));
  4775. dest_desc->addr_hi = src_desc->addr_hi;
  4776. dest_desc->addr_lo = src_desc->addr_lo;
  4777. /* Ensure that the update to the skb happens after the physical
  4778. * addresses have been transferred to the new BD location.
  4779. */
  4780. smp_wmb();
  4781. src_map->data = NULL;
  4782. }
  4783. /* The RX ring scheme is composed of multiple rings which post fresh
  4784. * buffers to the chip, and one special ring the chip uses to report
  4785. * status back to the host.
  4786. *
  4787. * The special ring reports the status of received packets to the
  4788. * host. The chip does not write into the original descriptor the
  4789. * RX buffer was obtained from. The chip simply takes the original
  4790. * descriptor as provided by the host, updates the status and length
  4791. * field, then writes this into the next status ring entry.
  4792. *
  4793. * Each ring the host uses to post buffers to the chip is described
  4794. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4795. * it is first placed into the on-chip ram. When the packet's length
  4796. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4797. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4798. * which is within the range of the new packet's length is chosen.
  4799. *
  4800. * The "separate ring for rx status" scheme may sound queer, but it makes
  4801. * sense from a cache coherency perspective. If only the host writes
  4802. * to the buffer post rings, and only the chip writes to the rx status
  4803. * rings, then cache lines never move beyond shared-modified state.
  4804. * If both the host and chip were to write into the same ring, cache line
  4805. * eviction could occur since both entities want it in an exclusive state.
  4806. */
  4807. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4808. {
  4809. struct tg3 *tp = tnapi->tp;
  4810. u32 work_mask, rx_std_posted = 0;
  4811. u32 std_prod_idx, jmb_prod_idx;
  4812. u32 sw_idx = tnapi->rx_rcb_ptr;
  4813. u16 hw_idx;
  4814. int received;
  4815. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4816. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4817. /*
  4818. * We need to order the read of hw_idx and the read of
  4819. * the opaque cookie.
  4820. */
  4821. rmb();
  4822. work_mask = 0;
  4823. received = 0;
  4824. std_prod_idx = tpr->rx_std_prod_idx;
  4825. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4826. while (sw_idx != hw_idx && budget > 0) {
  4827. struct ring_info *ri;
  4828. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4829. unsigned int len;
  4830. struct sk_buff *skb;
  4831. dma_addr_t dma_addr;
  4832. u32 opaque_key, desc_idx, *post_ptr;
  4833. u8 *data;
  4834. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4835. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4836. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4837. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4838. dma_addr = dma_unmap_addr(ri, mapping);
  4839. data = ri->data;
  4840. post_ptr = &std_prod_idx;
  4841. rx_std_posted++;
  4842. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4843. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4844. dma_addr = dma_unmap_addr(ri, mapping);
  4845. data = ri->data;
  4846. post_ptr = &jmb_prod_idx;
  4847. } else
  4848. goto next_pkt_nopost;
  4849. work_mask |= opaque_key;
  4850. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4851. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4852. drop_it:
  4853. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4854. desc_idx, *post_ptr);
  4855. drop_it_no_recycle:
  4856. /* Other statistics kept track of by card. */
  4857. tp->rx_dropped++;
  4858. goto next_pkt;
  4859. }
  4860. prefetch(data + TG3_RX_OFFSET(tp));
  4861. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4862. ETH_FCS_LEN;
  4863. if (len > TG3_RX_COPY_THRESH(tp)) {
  4864. int skb_size;
  4865. unsigned int frag_size;
  4866. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4867. *post_ptr, &frag_size);
  4868. if (skb_size < 0)
  4869. goto drop_it;
  4870. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4871. PCI_DMA_FROMDEVICE);
  4872. skb = build_skb(data, frag_size);
  4873. if (!skb) {
  4874. tg3_frag_free(frag_size != 0, data);
  4875. goto drop_it_no_recycle;
  4876. }
  4877. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4878. /* Ensure that the update to the data happens
  4879. * after the usage of the old DMA mapping.
  4880. */
  4881. smp_wmb();
  4882. ri->data = NULL;
  4883. } else {
  4884. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4885. desc_idx, *post_ptr);
  4886. skb = netdev_alloc_skb(tp->dev,
  4887. len + TG3_RAW_IP_ALIGN);
  4888. if (skb == NULL)
  4889. goto drop_it_no_recycle;
  4890. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4891. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4892. memcpy(skb->data,
  4893. data + TG3_RX_OFFSET(tp),
  4894. len);
  4895. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4896. }
  4897. skb_put(skb, len);
  4898. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4899. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4900. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4901. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4902. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4903. else
  4904. skb_checksum_none_assert(skb);
  4905. skb->protocol = eth_type_trans(skb, tp->dev);
  4906. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4907. skb->protocol != htons(ETH_P_8021Q)) {
  4908. dev_kfree_skb(skb);
  4909. goto drop_it_no_recycle;
  4910. }
  4911. if (desc->type_flags & RXD_FLAG_VLAN &&
  4912. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4913. __vlan_hwaccel_put_tag(skb,
  4914. desc->err_vlan & RXD_VLAN_MASK);
  4915. napi_gro_receive(&tnapi->napi, skb);
  4916. received++;
  4917. budget--;
  4918. next_pkt:
  4919. (*post_ptr)++;
  4920. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4921. tpr->rx_std_prod_idx = std_prod_idx &
  4922. tp->rx_std_ring_mask;
  4923. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4924. tpr->rx_std_prod_idx);
  4925. work_mask &= ~RXD_OPAQUE_RING_STD;
  4926. rx_std_posted = 0;
  4927. }
  4928. next_pkt_nopost:
  4929. sw_idx++;
  4930. sw_idx &= tp->rx_ret_ring_mask;
  4931. /* Refresh hw_idx to see if there is new work */
  4932. if (sw_idx == hw_idx) {
  4933. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4934. rmb();
  4935. }
  4936. }
  4937. /* ACK the status ring. */
  4938. tnapi->rx_rcb_ptr = sw_idx;
  4939. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4940. /* Refill RX ring(s). */
  4941. if (!tg3_flag(tp, ENABLE_RSS)) {
  4942. /* Sync BD data before updating mailbox */
  4943. wmb();
  4944. if (work_mask & RXD_OPAQUE_RING_STD) {
  4945. tpr->rx_std_prod_idx = std_prod_idx &
  4946. tp->rx_std_ring_mask;
  4947. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4948. tpr->rx_std_prod_idx);
  4949. }
  4950. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4951. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4952. tp->rx_jmb_ring_mask;
  4953. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4954. tpr->rx_jmb_prod_idx);
  4955. }
  4956. mmiowb();
  4957. } else if (work_mask) {
  4958. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4959. * updated before the producer indices can be updated.
  4960. */
  4961. smp_wmb();
  4962. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4963. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4964. if (tnapi != &tp->napi[1]) {
  4965. tp->rx_refill = true;
  4966. napi_schedule(&tp->napi[1].napi);
  4967. }
  4968. }
  4969. return received;
  4970. }
  4971. static void tg3_poll_link(struct tg3 *tp)
  4972. {
  4973. /* handle link change and other phy events */
  4974. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4975. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4976. if (sblk->status & SD_STATUS_LINK_CHG) {
  4977. sblk->status = SD_STATUS_UPDATED |
  4978. (sblk->status & ~SD_STATUS_LINK_CHG);
  4979. spin_lock(&tp->lock);
  4980. if (tg3_flag(tp, USE_PHYLIB)) {
  4981. tw32_f(MAC_STATUS,
  4982. (MAC_STATUS_SYNC_CHANGED |
  4983. MAC_STATUS_CFG_CHANGED |
  4984. MAC_STATUS_MI_COMPLETION |
  4985. MAC_STATUS_LNKSTATE_CHANGED));
  4986. udelay(40);
  4987. } else
  4988. tg3_setup_phy(tp, 0);
  4989. spin_unlock(&tp->lock);
  4990. }
  4991. }
  4992. }
  4993. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4994. struct tg3_rx_prodring_set *dpr,
  4995. struct tg3_rx_prodring_set *spr)
  4996. {
  4997. u32 si, di, cpycnt, src_prod_idx;
  4998. int i, err = 0;
  4999. while (1) {
  5000. src_prod_idx = spr->rx_std_prod_idx;
  5001. /* Make sure updates to the rx_std_buffers[] entries and the
  5002. * standard producer index are seen in the correct order.
  5003. */
  5004. smp_rmb();
  5005. if (spr->rx_std_cons_idx == src_prod_idx)
  5006. break;
  5007. if (spr->rx_std_cons_idx < src_prod_idx)
  5008. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5009. else
  5010. cpycnt = tp->rx_std_ring_mask + 1 -
  5011. spr->rx_std_cons_idx;
  5012. cpycnt = min(cpycnt,
  5013. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5014. si = spr->rx_std_cons_idx;
  5015. di = dpr->rx_std_prod_idx;
  5016. for (i = di; i < di + cpycnt; i++) {
  5017. if (dpr->rx_std_buffers[i].data) {
  5018. cpycnt = i - di;
  5019. err = -ENOSPC;
  5020. break;
  5021. }
  5022. }
  5023. if (!cpycnt)
  5024. break;
  5025. /* Ensure that updates to the rx_std_buffers ring and the
  5026. * shadowed hardware producer ring from tg3_recycle_skb() are
  5027. * ordered correctly WRT the skb check above.
  5028. */
  5029. smp_rmb();
  5030. memcpy(&dpr->rx_std_buffers[di],
  5031. &spr->rx_std_buffers[si],
  5032. cpycnt * sizeof(struct ring_info));
  5033. for (i = 0; i < cpycnt; i++, di++, si++) {
  5034. struct tg3_rx_buffer_desc *sbd, *dbd;
  5035. sbd = &spr->rx_std[si];
  5036. dbd = &dpr->rx_std[di];
  5037. dbd->addr_hi = sbd->addr_hi;
  5038. dbd->addr_lo = sbd->addr_lo;
  5039. }
  5040. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5041. tp->rx_std_ring_mask;
  5042. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5043. tp->rx_std_ring_mask;
  5044. }
  5045. while (1) {
  5046. src_prod_idx = spr->rx_jmb_prod_idx;
  5047. /* Make sure updates to the rx_jmb_buffers[] entries and
  5048. * the jumbo producer index are seen in the correct order.
  5049. */
  5050. smp_rmb();
  5051. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5052. break;
  5053. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5054. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5055. else
  5056. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5057. spr->rx_jmb_cons_idx;
  5058. cpycnt = min(cpycnt,
  5059. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5060. si = spr->rx_jmb_cons_idx;
  5061. di = dpr->rx_jmb_prod_idx;
  5062. for (i = di; i < di + cpycnt; i++) {
  5063. if (dpr->rx_jmb_buffers[i].data) {
  5064. cpycnt = i - di;
  5065. err = -ENOSPC;
  5066. break;
  5067. }
  5068. }
  5069. if (!cpycnt)
  5070. break;
  5071. /* Ensure that updates to the rx_jmb_buffers ring and the
  5072. * shadowed hardware producer ring from tg3_recycle_skb() are
  5073. * ordered correctly WRT the skb check above.
  5074. */
  5075. smp_rmb();
  5076. memcpy(&dpr->rx_jmb_buffers[di],
  5077. &spr->rx_jmb_buffers[si],
  5078. cpycnt * sizeof(struct ring_info));
  5079. for (i = 0; i < cpycnt; i++, di++, si++) {
  5080. struct tg3_rx_buffer_desc *sbd, *dbd;
  5081. sbd = &spr->rx_jmb[si].std;
  5082. dbd = &dpr->rx_jmb[di].std;
  5083. dbd->addr_hi = sbd->addr_hi;
  5084. dbd->addr_lo = sbd->addr_lo;
  5085. }
  5086. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5087. tp->rx_jmb_ring_mask;
  5088. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5089. tp->rx_jmb_ring_mask;
  5090. }
  5091. return err;
  5092. }
  5093. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5094. {
  5095. struct tg3 *tp = tnapi->tp;
  5096. /* run TX completion thread */
  5097. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5098. tg3_tx(tnapi);
  5099. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5100. return work_done;
  5101. }
  5102. /* run RX thread, within the bounds set by NAPI.
  5103. * All RX "locking" is done by ensuring outside
  5104. * code synchronizes with tg3->napi.poll()
  5105. */
  5106. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5107. work_done += tg3_rx(tnapi, budget - work_done);
  5108. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5109. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5110. int i, err = 0;
  5111. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5112. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5113. tp->rx_refill = false;
  5114. for (i = 1; i < tp->irq_cnt; i++)
  5115. err |= tg3_rx_prodring_xfer(tp, dpr,
  5116. &tp->napi[i].prodring);
  5117. wmb();
  5118. if (std_prod_idx != dpr->rx_std_prod_idx)
  5119. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5120. dpr->rx_std_prod_idx);
  5121. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5122. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5123. dpr->rx_jmb_prod_idx);
  5124. mmiowb();
  5125. if (err)
  5126. tw32_f(HOSTCC_MODE, tp->coal_now);
  5127. }
  5128. return work_done;
  5129. }
  5130. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5131. {
  5132. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5133. schedule_work(&tp->reset_task);
  5134. }
  5135. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5136. {
  5137. cancel_work_sync(&tp->reset_task);
  5138. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5139. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5140. }
  5141. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5142. {
  5143. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5144. struct tg3 *tp = tnapi->tp;
  5145. int work_done = 0;
  5146. struct tg3_hw_status *sblk = tnapi->hw_status;
  5147. while (1) {
  5148. work_done = tg3_poll_work(tnapi, work_done, budget);
  5149. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5150. goto tx_recovery;
  5151. if (unlikely(work_done >= budget))
  5152. break;
  5153. /* tp->last_tag is used in tg3_int_reenable() below
  5154. * to tell the hw how much work has been processed,
  5155. * so we must read it before checking for more work.
  5156. */
  5157. tnapi->last_tag = sblk->status_tag;
  5158. tnapi->last_irq_tag = tnapi->last_tag;
  5159. rmb();
  5160. /* check for RX/TX work to do */
  5161. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5162. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5163. /* This test here is not race free, but will reduce
  5164. * the number of interrupts by looping again.
  5165. */
  5166. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5167. continue;
  5168. napi_complete(napi);
  5169. /* Reenable interrupts. */
  5170. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5171. /* This test here is synchronized by napi_schedule()
  5172. * and napi_complete() to close the race condition.
  5173. */
  5174. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5175. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5176. HOSTCC_MODE_ENABLE |
  5177. tnapi->coal_now);
  5178. }
  5179. mmiowb();
  5180. break;
  5181. }
  5182. }
  5183. return work_done;
  5184. tx_recovery:
  5185. /* work_done is guaranteed to be less than budget. */
  5186. napi_complete(napi);
  5187. tg3_reset_task_schedule(tp);
  5188. return work_done;
  5189. }
  5190. static void tg3_process_error(struct tg3 *tp)
  5191. {
  5192. u32 val;
  5193. bool real_error = false;
  5194. if (tg3_flag(tp, ERROR_PROCESSED))
  5195. return;
  5196. /* Check Flow Attention register */
  5197. val = tr32(HOSTCC_FLOW_ATTN);
  5198. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5199. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5200. real_error = true;
  5201. }
  5202. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5203. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5204. real_error = true;
  5205. }
  5206. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5207. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5208. real_error = true;
  5209. }
  5210. if (!real_error)
  5211. return;
  5212. tg3_dump_state(tp);
  5213. tg3_flag_set(tp, ERROR_PROCESSED);
  5214. tg3_reset_task_schedule(tp);
  5215. }
  5216. static int tg3_poll(struct napi_struct *napi, int budget)
  5217. {
  5218. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5219. struct tg3 *tp = tnapi->tp;
  5220. int work_done = 0;
  5221. struct tg3_hw_status *sblk = tnapi->hw_status;
  5222. while (1) {
  5223. if (sblk->status & SD_STATUS_ERROR)
  5224. tg3_process_error(tp);
  5225. tg3_poll_link(tp);
  5226. work_done = tg3_poll_work(tnapi, work_done, budget);
  5227. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5228. goto tx_recovery;
  5229. if (unlikely(work_done >= budget))
  5230. break;
  5231. if (tg3_flag(tp, TAGGED_STATUS)) {
  5232. /* tp->last_tag is used in tg3_int_reenable() below
  5233. * to tell the hw how much work has been processed,
  5234. * so we must read it before checking for more work.
  5235. */
  5236. tnapi->last_tag = sblk->status_tag;
  5237. tnapi->last_irq_tag = tnapi->last_tag;
  5238. rmb();
  5239. } else
  5240. sblk->status &= ~SD_STATUS_UPDATED;
  5241. if (likely(!tg3_has_work(tnapi))) {
  5242. napi_complete(napi);
  5243. tg3_int_reenable(tnapi);
  5244. break;
  5245. }
  5246. }
  5247. return work_done;
  5248. tx_recovery:
  5249. /* work_done is guaranteed to be less than budget. */
  5250. napi_complete(napi);
  5251. tg3_reset_task_schedule(tp);
  5252. return work_done;
  5253. }
  5254. static void tg3_napi_disable(struct tg3 *tp)
  5255. {
  5256. int i;
  5257. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5258. napi_disable(&tp->napi[i].napi);
  5259. }
  5260. static void tg3_napi_enable(struct tg3 *tp)
  5261. {
  5262. int i;
  5263. for (i = 0; i < tp->irq_cnt; i++)
  5264. napi_enable(&tp->napi[i].napi);
  5265. }
  5266. static void tg3_napi_init(struct tg3 *tp)
  5267. {
  5268. int i;
  5269. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5270. for (i = 1; i < tp->irq_cnt; i++)
  5271. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5272. }
  5273. static void tg3_napi_fini(struct tg3 *tp)
  5274. {
  5275. int i;
  5276. for (i = 0; i < tp->irq_cnt; i++)
  5277. netif_napi_del(&tp->napi[i].napi);
  5278. }
  5279. static inline void tg3_netif_stop(struct tg3 *tp)
  5280. {
  5281. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5282. tg3_napi_disable(tp);
  5283. netif_tx_disable(tp->dev);
  5284. }
  5285. static inline void tg3_netif_start(struct tg3 *tp)
  5286. {
  5287. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5288. * appropriate so long as all callers are assured to
  5289. * have free tx slots (such as after tg3_init_hw)
  5290. */
  5291. netif_tx_wake_all_queues(tp->dev);
  5292. tg3_napi_enable(tp);
  5293. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5294. tg3_enable_ints(tp);
  5295. }
  5296. static void tg3_irq_quiesce(struct tg3 *tp)
  5297. {
  5298. int i;
  5299. BUG_ON(tp->irq_sync);
  5300. tp->irq_sync = 1;
  5301. smp_mb();
  5302. for (i = 0; i < tp->irq_cnt; i++)
  5303. synchronize_irq(tp->napi[i].irq_vec);
  5304. }
  5305. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5306. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5307. * with as well. Most of the time, this is not necessary except when
  5308. * shutting down the device.
  5309. */
  5310. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5311. {
  5312. spin_lock_bh(&tp->lock);
  5313. if (irq_sync)
  5314. tg3_irq_quiesce(tp);
  5315. }
  5316. static inline void tg3_full_unlock(struct tg3 *tp)
  5317. {
  5318. spin_unlock_bh(&tp->lock);
  5319. }
  5320. /* One-shot MSI handler - Chip automatically disables interrupt
  5321. * after sending MSI so driver doesn't have to do it.
  5322. */
  5323. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5324. {
  5325. struct tg3_napi *tnapi = dev_id;
  5326. struct tg3 *tp = tnapi->tp;
  5327. prefetch(tnapi->hw_status);
  5328. if (tnapi->rx_rcb)
  5329. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5330. if (likely(!tg3_irq_sync(tp)))
  5331. napi_schedule(&tnapi->napi);
  5332. return IRQ_HANDLED;
  5333. }
  5334. /* MSI ISR - No need to check for interrupt sharing and no need to
  5335. * flush status block and interrupt mailbox. PCI ordering rules
  5336. * guarantee that MSI will arrive after the status block.
  5337. */
  5338. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5339. {
  5340. struct tg3_napi *tnapi = dev_id;
  5341. struct tg3 *tp = tnapi->tp;
  5342. prefetch(tnapi->hw_status);
  5343. if (tnapi->rx_rcb)
  5344. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5345. /*
  5346. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5347. * chip-internal interrupt pending events.
  5348. * Writing non-zero to intr-mbox-0 additional tells the
  5349. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5350. * event coalescing.
  5351. */
  5352. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5353. if (likely(!tg3_irq_sync(tp)))
  5354. napi_schedule(&tnapi->napi);
  5355. return IRQ_RETVAL(1);
  5356. }
  5357. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5358. {
  5359. struct tg3_napi *tnapi = dev_id;
  5360. struct tg3 *tp = tnapi->tp;
  5361. struct tg3_hw_status *sblk = tnapi->hw_status;
  5362. unsigned int handled = 1;
  5363. /* In INTx mode, it is possible for the interrupt to arrive at
  5364. * the CPU before the status block posted prior to the interrupt.
  5365. * Reading the PCI State register will confirm whether the
  5366. * interrupt is ours and will flush the status block.
  5367. */
  5368. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5369. if (tg3_flag(tp, CHIP_RESETTING) ||
  5370. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5371. handled = 0;
  5372. goto out;
  5373. }
  5374. }
  5375. /*
  5376. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5377. * chip-internal interrupt pending events.
  5378. * Writing non-zero to intr-mbox-0 additional tells the
  5379. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5380. * event coalescing.
  5381. *
  5382. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5383. * spurious interrupts. The flush impacts performance but
  5384. * excessive spurious interrupts can be worse in some cases.
  5385. */
  5386. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5387. if (tg3_irq_sync(tp))
  5388. goto out;
  5389. sblk->status &= ~SD_STATUS_UPDATED;
  5390. if (likely(tg3_has_work(tnapi))) {
  5391. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5392. napi_schedule(&tnapi->napi);
  5393. } else {
  5394. /* No work, shared interrupt perhaps? re-enable
  5395. * interrupts, and flush that PCI write
  5396. */
  5397. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5398. 0x00000000);
  5399. }
  5400. out:
  5401. return IRQ_RETVAL(handled);
  5402. }
  5403. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5404. {
  5405. struct tg3_napi *tnapi = dev_id;
  5406. struct tg3 *tp = tnapi->tp;
  5407. struct tg3_hw_status *sblk = tnapi->hw_status;
  5408. unsigned int handled = 1;
  5409. /* In INTx mode, it is possible for the interrupt to arrive at
  5410. * the CPU before the status block posted prior to the interrupt.
  5411. * Reading the PCI State register will confirm whether the
  5412. * interrupt is ours and will flush the status block.
  5413. */
  5414. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5415. if (tg3_flag(tp, CHIP_RESETTING) ||
  5416. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5417. handled = 0;
  5418. goto out;
  5419. }
  5420. }
  5421. /*
  5422. * writing any value to intr-mbox-0 clears PCI INTA# and
  5423. * chip-internal interrupt pending events.
  5424. * writing non-zero to intr-mbox-0 additional tells the
  5425. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5426. * event coalescing.
  5427. *
  5428. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5429. * spurious interrupts. The flush impacts performance but
  5430. * excessive spurious interrupts can be worse in some cases.
  5431. */
  5432. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5433. /*
  5434. * In a shared interrupt configuration, sometimes other devices'
  5435. * interrupts will scream. We record the current status tag here
  5436. * so that the above check can report that the screaming interrupts
  5437. * are unhandled. Eventually they will be silenced.
  5438. */
  5439. tnapi->last_irq_tag = sblk->status_tag;
  5440. if (tg3_irq_sync(tp))
  5441. goto out;
  5442. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5443. napi_schedule(&tnapi->napi);
  5444. out:
  5445. return IRQ_RETVAL(handled);
  5446. }
  5447. /* ISR for interrupt test */
  5448. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5449. {
  5450. struct tg3_napi *tnapi = dev_id;
  5451. struct tg3 *tp = tnapi->tp;
  5452. struct tg3_hw_status *sblk = tnapi->hw_status;
  5453. if ((sblk->status & SD_STATUS_UPDATED) ||
  5454. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5455. tg3_disable_ints(tp);
  5456. return IRQ_RETVAL(1);
  5457. }
  5458. return IRQ_RETVAL(0);
  5459. }
  5460. #ifdef CONFIG_NET_POLL_CONTROLLER
  5461. static void tg3_poll_controller(struct net_device *dev)
  5462. {
  5463. int i;
  5464. struct tg3 *tp = netdev_priv(dev);
  5465. for (i = 0; i < tp->irq_cnt; i++)
  5466. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5467. }
  5468. #endif
  5469. static void tg3_tx_timeout(struct net_device *dev)
  5470. {
  5471. struct tg3 *tp = netdev_priv(dev);
  5472. if (netif_msg_tx_err(tp)) {
  5473. netdev_err(dev, "transmit timed out, resetting\n");
  5474. tg3_dump_state(tp);
  5475. }
  5476. tg3_reset_task_schedule(tp);
  5477. }
  5478. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5479. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5480. {
  5481. u32 base = (u32) mapping & 0xffffffff;
  5482. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5483. }
  5484. /* Test for DMA addresses > 40-bit */
  5485. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5486. int len)
  5487. {
  5488. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5489. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5490. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5491. return 0;
  5492. #else
  5493. return 0;
  5494. #endif
  5495. }
  5496. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5497. dma_addr_t mapping, u32 len, u32 flags,
  5498. u32 mss, u32 vlan)
  5499. {
  5500. txbd->addr_hi = ((u64) mapping >> 32);
  5501. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5502. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5503. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5504. }
  5505. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5506. dma_addr_t map, u32 len, u32 flags,
  5507. u32 mss, u32 vlan)
  5508. {
  5509. struct tg3 *tp = tnapi->tp;
  5510. bool hwbug = false;
  5511. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5512. hwbug = true;
  5513. if (tg3_4g_overflow_test(map, len))
  5514. hwbug = true;
  5515. if (tg3_40bit_overflow_test(tp, map, len))
  5516. hwbug = true;
  5517. if (tp->dma_limit) {
  5518. u32 prvidx = *entry;
  5519. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5520. while (len > tp->dma_limit && *budget) {
  5521. u32 frag_len = tp->dma_limit;
  5522. len -= tp->dma_limit;
  5523. /* Avoid the 8byte DMA problem */
  5524. if (len <= 8) {
  5525. len += tp->dma_limit / 2;
  5526. frag_len = tp->dma_limit / 2;
  5527. }
  5528. tnapi->tx_buffers[*entry].fragmented = true;
  5529. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5530. frag_len, tmp_flag, mss, vlan);
  5531. *budget -= 1;
  5532. prvidx = *entry;
  5533. *entry = NEXT_TX(*entry);
  5534. map += frag_len;
  5535. }
  5536. if (len) {
  5537. if (*budget) {
  5538. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5539. len, flags, mss, vlan);
  5540. *budget -= 1;
  5541. *entry = NEXT_TX(*entry);
  5542. } else {
  5543. hwbug = true;
  5544. tnapi->tx_buffers[prvidx].fragmented = false;
  5545. }
  5546. }
  5547. } else {
  5548. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5549. len, flags, mss, vlan);
  5550. *entry = NEXT_TX(*entry);
  5551. }
  5552. return hwbug;
  5553. }
  5554. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5555. {
  5556. int i;
  5557. struct sk_buff *skb;
  5558. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5559. skb = txb->skb;
  5560. txb->skb = NULL;
  5561. pci_unmap_single(tnapi->tp->pdev,
  5562. dma_unmap_addr(txb, mapping),
  5563. skb_headlen(skb),
  5564. PCI_DMA_TODEVICE);
  5565. while (txb->fragmented) {
  5566. txb->fragmented = false;
  5567. entry = NEXT_TX(entry);
  5568. txb = &tnapi->tx_buffers[entry];
  5569. }
  5570. for (i = 0; i <= last; i++) {
  5571. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5572. entry = NEXT_TX(entry);
  5573. txb = &tnapi->tx_buffers[entry];
  5574. pci_unmap_page(tnapi->tp->pdev,
  5575. dma_unmap_addr(txb, mapping),
  5576. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5577. while (txb->fragmented) {
  5578. txb->fragmented = false;
  5579. entry = NEXT_TX(entry);
  5580. txb = &tnapi->tx_buffers[entry];
  5581. }
  5582. }
  5583. }
  5584. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5585. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5586. struct sk_buff **pskb,
  5587. u32 *entry, u32 *budget,
  5588. u32 base_flags, u32 mss, u32 vlan)
  5589. {
  5590. struct tg3 *tp = tnapi->tp;
  5591. struct sk_buff *new_skb, *skb = *pskb;
  5592. dma_addr_t new_addr = 0;
  5593. int ret = 0;
  5594. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5595. new_skb = skb_copy(skb, GFP_ATOMIC);
  5596. else {
  5597. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5598. new_skb = skb_copy_expand(skb,
  5599. skb_headroom(skb) + more_headroom,
  5600. skb_tailroom(skb), GFP_ATOMIC);
  5601. }
  5602. if (!new_skb) {
  5603. ret = -1;
  5604. } else {
  5605. /* New SKB is guaranteed to be linear. */
  5606. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5607. PCI_DMA_TODEVICE);
  5608. /* Make sure the mapping succeeded */
  5609. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5610. dev_kfree_skb(new_skb);
  5611. ret = -1;
  5612. } else {
  5613. u32 save_entry = *entry;
  5614. base_flags |= TXD_FLAG_END;
  5615. tnapi->tx_buffers[*entry].skb = new_skb;
  5616. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5617. mapping, new_addr);
  5618. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5619. new_skb->len, base_flags,
  5620. mss, vlan)) {
  5621. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5622. dev_kfree_skb(new_skb);
  5623. ret = -1;
  5624. }
  5625. }
  5626. }
  5627. dev_kfree_skb(skb);
  5628. *pskb = new_skb;
  5629. return ret;
  5630. }
  5631. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5632. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5633. * TSO header is greater than 80 bytes.
  5634. */
  5635. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5636. {
  5637. struct sk_buff *segs, *nskb;
  5638. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5639. /* Estimate the number of fragments in the worst case */
  5640. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5641. netif_stop_queue(tp->dev);
  5642. /* netif_tx_stop_queue() must be done before checking
  5643. * checking tx index in tg3_tx_avail() below, because in
  5644. * tg3_tx(), we update tx index before checking for
  5645. * netif_tx_queue_stopped().
  5646. */
  5647. smp_mb();
  5648. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5649. return NETDEV_TX_BUSY;
  5650. netif_wake_queue(tp->dev);
  5651. }
  5652. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5653. if (IS_ERR(segs))
  5654. goto tg3_tso_bug_end;
  5655. do {
  5656. nskb = segs;
  5657. segs = segs->next;
  5658. nskb->next = NULL;
  5659. tg3_start_xmit(nskb, tp->dev);
  5660. } while (segs);
  5661. tg3_tso_bug_end:
  5662. dev_kfree_skb(skb);
  5663. return NETDEV_TX_OK;
  5664. }
  5665. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5666. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5667. */
  5668. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5669. {
  5670. struct tg3 *tp = netdev_priv(dev);
  5671. u32 len, entry, base_flags, mss, vlan = 0;
  5672. u32 budget;
  5673. int i = -1, would_hit_hwbug;
  5674. dma_addr_t mapping;
  5675. struct tg3_napi *tnapi;
  5676. struct netdev_queue *txq;
  5677. unsigned int last;
  5678. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5679. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5680. if (tg3_flag(tp, ENABLE_TSS))
  5681. tnapi++;
  5682. budget = tg3_tx_avail(tnapi);
  5683. /* We are running in BH disabled context with netif_tx_lock
  5684. * and TX reclaim runs via tp->napi.poll inside of a software
  5685. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5686. * no IRQ context deadlocks to worry about either. Rejoice!
  5687. */
  5688. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5689. if (!netif_tx_queue_stopped(txq)) {
  5690. netif_tx_stop_queue(txq);
  5691. /* This is a hard error, log it. */
  5692. netdev_err(dev,
  5693. "BUG! Tx Ring full when queue awake!\n");
  5694. }
  5695. return NETDEV_TX_BUSY;
  5696. }
  5697. entry = tnapi->tx_prod;
  5698. base_flags = 0;
  5699. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5700. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5701. mss = skb_shinfo(skb)->gso_size;
  5702. if (mss) {
  5703. struct iphdr *iph;
  5704. u32 tcp_opt_len, hdr_len;
  5705. if (skb_header_cloned(skb) &&
  5706. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5707. goto drop;
  5708. iph = ip_hdr(skb);
  5709. tcp_opt_len = tcp_optlen(skb);
  5710. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5711. if (!skb_is_gso_v6(skb)) {
  5712. iph->check = 0;
  5713. iph->tot_len = htons(mss + hdr_len);
  5714. }
  5715. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5716. tg3_flag(tp, TSO_BUG))
  5717. return tg3_tso_bug(tp, skb);
  5718. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5719. TXD_FLAG_CPU_POST_DMA);
  5720. if (tg3_flag(tp, HW_TSO_1) ||
  5721. tg3_flag(tp, HW_TSO_2) ||
  5722. tg3_flag(tp, HW_TSO_3)) {
  5723. tcp_hdr(skb)->check = 0;
  5724. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5725. } else
  5726. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5727. iph->daddr, 0,
  5728. IPPROTO_TCP,
  5729. 0);
  5730. if (tg3_flag(tp, HW_TSO_3)) {
  5731. mss |= (hdr_len & 0xc) << 12;
  5732. if (hdr_len & 0x10)
  5733. base_flags |= 0x00000010;
  5734. base_flags |= (hdr_len & 0x3e0) << 5;
  5735. } else if (tg3_flag(tp, HW_TSO_2))
  5736. mss |= hdr_len << 9;
  5737. else if (tg3_flag(tp, HW_TSO_1) ||
  5738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5739. if (tcp_opt_len || iph->ihl > 5) {
  5740. int tsflags;
  5741. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5742. mss |= (tsflags << 11);
  5743. }
  5744. } else {
  5745. if (tcp_opt_len || iph->ihl > 5) {
  5746. int tsflags;
  5747. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5748. base_flags |= tsflags << 12;
  5749. }
  5750. }
  5751. }
  5752. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5753. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5754. base_flags |= TXD_FLAG_JMB_PKT;
  5755. if (vlan_tx_tag_present(skb)) {
  5756. base_flags |= TXD_FLAG_VLAN;
  5757. vlan = vlan_tx_tag_get(skb);
  5758. }
  5759. len = skb_headlen(skb);
  5760. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5761. if (pci_dma_mapping_error(tp->pdev, mapping))
  5762. goto drop;
  5763. tnapi->tx_buffers[entry].skb = skb;
  5764. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5765. would_hit_hwbug = 0;
  5766. if (tg3_flag(tp, 5701_DMA_BUG))
  5767. would_hit_hwbug = 1;
  5768. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5769. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5770. mss, vlan)) {
  5771. would_hit_hwbug = 1;
  5772. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5773. u32 tmp_mss = mss;
  5774. if (!tg3_flag(tp, HW_TSO_1) &&
  5775. !tg3_flag(tp, HW_TSO_2) &&
  5776. !tg3_flag(tp, HW_TSO_3))
  5777. tmp_mss = 0;
  5778. /* Now loop through additional data
  5779. * fragments, and queue them.
  5780. */
  5781. last = skb_shinfo(skb)->nr_frags - 1;
  5782. for (i = 0; i <= last; i++) {
  5783. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5784. len = skb_frag_size(frag);
  5785. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5786. len, DMA_TO_DEVICE);
  5787. tnapi->tx_buffers[entry].skb = NULL;
  5788. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5789. mapping);
  5790. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5791. goto dma_error;
  5792. if (!budget ||
  5793. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5794. len, base_flags |
  5795. ((i == last) ? TXD_FLAG_END : 0),
  5796. tmp_mss, vlan)) {
  5797. would_hit_hwbug = 1;
  5798. break;
  5799. }
  5800. }
  5801. }
  5802. if (would_hit_hwbug) {
  5803. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5804. /* If the workaround fails due to memory/mapping
  5805. * failure, silently drop this packet.
  5806. */
  5807. entry = tnapi->tx_prod;
  5808. budget = tg3_tx_avail(tnapi);
  5809. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5810. base_flags, mss, vlan))
  5811. goto drop_nofree;
  5812. }
  5813. skb_tx_timestamp(skb);
  5814. netdev_tx_sent_queue(txq, skb->len);
  5815. /* Sync BD data before updating mailbox */
  5816. wmb();
  5817. /* Packets are ready, update Tx producer idx local and on card. */
  5818. tw32_tx_mbox(tnapi->prodmbox, entry);
  5819. tnapi->tx_prod = entry;
  5820. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5821. netif_tx_stop_queue(txq);
  5822. /* netif_tx_stop_queue() must be done before checking
  5823. * checking tx index in tg3_tx_avail() below, because in
  5824. * tg3_tx(), we update tx index before checking for
  5825. * netif_tx_queue_stopped().
  5826. */
  5827. smp_mb();
  5828. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5829. netif_tx_wake_queue(txq);
  5830. }
  5831. mmiowb();
  5832. return NETDEV_TX_OK;
  5833. dma_error:
  5834. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5835. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5836. drop:
  5837. dev_kfree_skb(skb);
  5838. drop_nofree:
  5839. tp->tx_dropped++;
  5840. return NETDEV_TX_OK;
  5841. }
  5842. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5843. {
  5844. if (enable) {
  5845. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5846. MAC_MODE_PORT_MODE_MASK);
  5847. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5848. if (!tg3_flag(tp, 5705_PLUS))
  5849. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5850. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5851. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5852. else
  5853. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5854. } else {
  5855. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5856. if (tg3_flag(tp, 5705_PLUS) ||
  5857. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5859. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5860. }
  5861. tw32(MAC_MODE, tp->mac_mode);
  5862. udelay(40);
  5863. }
  5864. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5865. {
  5866. u32 val, bmcr, mac_mode, ptest = 0;
  5867. tg3_phy_toggle_apd(tp, false);
  5868. tg3_phy_toggle_automdix(tp, 0);
  5869. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5870. return -EIO;
  5871. bmcr = BMCR_FULLDPLX;
  5872. switch (speed) {
  5873. case SPEED_10:
  5874. break;
  5875. case SPEED_100:
  5876. bmcr |= BMCR_SPEED100;
  5877. break;
  5878. case SPEED_1000:
  5879. default:
  5880. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5881. speed = SPEED_100;
  5882. bmcr |= BMCR_SPEED100;
  5883. } else {
  5884. speed = SPEED_1000;
  5885. bmcr |= BMCR_SPEED1000;
  5886. }
  5887. }
  5888. if (extlpbk) {
  5889. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5890. tg3_readphy(tp, MII_CTRL1000, &val);
  5891. val |= CTL1000_AS_MASTER |
  5892. CTL1000_ENABLE_MASTER;
  5893. tg3_writephy(tp, MII_CTRL1000, val);
  5894. } else {
  5895. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5896. MII_TG3_FET_PTEST_TRIM_2;
  5897. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5898. }
  5899. } else
  5900. bmcr |= BMCR_LOOPBACK;
  5901. tg3_writephy(tp, MII_BMCR, bmcr);
  5902. /* The write needs to be flushed for the FETs */
  5903. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5904. tg3_readphy(tp, MII_BMCR, &bmcr);
  5905. udelay(40);
  5906. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5908. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5909. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5910. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5911. /* The write needs to be flushed for the AC131 */
  5912. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5913. }
  5914. /* Reset to prevent losing 1st rx packet intermittently */
  5915. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5916. tg3_flag(tp, 5780_CLASS)) {
  5917. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5918. udelay(10);
  5919. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5920. }
  5921. mac_mode = tp->mac_mode &
  5922. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5923. if (speed == SPEED_1000)
  5924. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5925. else
  5926. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5928. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5929. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5930. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5931. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5932. mac_mode |= MAC_MODE_LINK_POLARITY;
  5933. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5934. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5935. }
  5936. tw32(MAC_MODE, mac_mode);
  5937. udelay(40);
  5938. return 0;
  5939. }
  5940. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5941. {
  5942. struct tg3 *tp = netdev_priv(dev);
  5943. if (features & NETIF_F_LOOPBACK) {
  5944. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5945. return;
  5946. spin_lock_bh(&tp->lock);
  5947. tg3_mac_loopback(tp, true);
  5948. netif_carrier_on(tp->dev);
  5949. spin_unlock_bh(&tp->lock);
  5950. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5951. } else {
  5952. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5953. return;
  5954. spin_lock_bh(&tp->lock);
  5955. tg3_mac_loopback(tp, false);
  5956. /* Force link status check */
  5957. tg3_setup_phy(tp, 1);
  5958. spin_unlock_bh(&tp->lock);
  5959. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5960. }
  5961. }
  5962. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5963. netdev_features_t features)
  5964. {
  5965. struct tg3 *tp = netdev_priv(dev);
  5966. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5967. features &= ~NETIF_F_ALL_TSO;
  5968. return features;
  5969. }
  5970. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5971. {
  5972. netdev_features_t changed = dev->features ^ features;
  5973. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5974. tg3_set_loopback(dev, features);
  5975. return 0;
  5976. }
  5977. static void tg3_rx_prodring_free(struct tg3 *tp,
  5978. struct tg3_rx_prodring_set *tpr)
  5979. {
  5980. int i;
  5981. if (tpr != &tp->napi[0].prodring) {
  5982. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5983. i = (i + 1) & tp->rx_std_ring_mask)
  5984. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5985. tp->rx_pkt_map_sz);
  5986. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5987. for (i = tpr->rx_jmb_cons_idx;
  5988. i != tpr->rx_jmb_prod_idx;
  5989. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5990. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5991. TG3_RX_JMB_MAP_SZ);
  5992. }
  5993. }
  5994. return;
  5995. }
  5996. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5997. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5998. tp->rx_pkt_map_sz);
  5999. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6000. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6001. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6002. TG3_RX_JMB_MAP_SZ);
  6003. }
  6004. }
  6005. /* Initialize rx rings for packet processing.
  6006. *
  6007. * The chip has been shut down and the driver detached from
  6008. * the networking, so no interrupts or new tx packets will
  6009. * end up in the driver. tp->{tx,}lock are held and thus
  6010. * we may not sleep.
  6011. */
  6012. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6013. struct tg3_rx_prodring_set *tpr)
  6014. {
  6015. u32 i, rx_pkt_dma_sz;
  6016. tpr->rx_std_cons_idx = 0;
  6017. tpr->rx_std_prod_idx = 0;
  6018. tpr->rx_jmb_cons_idx = 0;
  6019. tpr->rx_jmb_prod_idx = 0;
  6020. if (tpr != &tp->napi[0].prodring) {
  6021. memset(&tpr->rx_std_buffers[0], 0,
  6022. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6023. if (tpr->rx_jmb_buffers)
  6024. memset(&tpr->rx_jmb_buffers[0], 0,
  6025. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6026. goto done;
  6027. }
  6028. /* Zero out all descriptors. */
  6029. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6030. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6031. if (tg3_flag(tp, 5780_CLASS) &&
  6032. tp->dev->mtu > ETH_DATA_LEN)
  6033. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6034. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6035. /* Initialize invariants of the rings, we only set this
  6036. * stuff once. This works because the card does not
  6037. * write into the rx buffer posting rings.
  6038. */
  6039. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6040. struct tg3_rx_buffer_desc *rxd;
  6041. rxd = &tpr->rx_std[i];
  6042. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6043. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6044. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6045. (i << RXD_OPAQUE_INDEX_SHIFT));
  6046. }
  6047. /* Now allocate fresh SKBs for each rx ring. */
  6048. for (i = 0; i < tp->rx_pending; i++) {
  6049. unsigned int frag_size;
  6050. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6051. &frag_size) < 0) {
  6052. netdev_warn(tp->dev,
  6053. "Using a smaller RX standard ring. Only "
  6054. "%d out of %d buffers were allocated "
  6055. "successfully\n", i, tp->rx_pending);
  6056. if (i == 0)
  6057. goto initfail;
  6058. tp->rx_pending = i;
  6059. break;
  6060. }
  6061. }
  6062. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6063. goto done;
  6064. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6065. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6066. goto done;
  6067. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6068. struct tg3_rx_buffer_desc *rxd;
  6069. rxd = &tpr->rx_jmb[i].std;
  6070. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6071. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6072. RXD_FLAG_JUMBO;
  6073. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6074. (i << RXD_OPAQUE_INDEX_SHIFT));
  6075. }
  6076. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6077. unsigned int frag_size;
  6078. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6079. &frag_size) < 0) {
  6080. netdev_warn(tp->dev,
  6081. "Using a smaller RX jumbo ring. Only %d "
  6082. "out of %d buffers were allocated "
  6083. "successfully\n", i, tp->rx_jumbo_pending);
  6084. if (i == 0)
  6085. goto initfail;
  6086. tp->rx_jumbo_pending = i;
  6087. break;
  6088. }
  6089. }
  6090. done:
  6091. return 0;
  6092. initfail:
  6093. tg3_rx_prodring_free(tp, tpr);
  6094. return -ENOMEM;
  6095. }
  6096. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6097. struct tg3_rx_prodring_set *tpr)
  6098. {
  6099. kfree(tpr->rx_std_buffers);
  6100. tpr->rx_std_buffers = NULL;
  6101. kfree(tpr->rx_jmb_buffers);
  6102. tpr->rx_jmb_buffers = NULL;
  6103. if (tpr->rx_std) {
  6104. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6105. tpr->rx_std, tpr->rx_std_mapping);
  6106. tpr->rx_std = NULL;
  6107. }
  6108. if (tpr->rx_jmb) {
  6109. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6110. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6111. tpr->rx_jmb = NULL;
  6112. }
  6113. }
  6114. static int tg3_rx_prodring_init(struct tg3 *tp,
  6115. struct tg3_rx_prodring_set *tpr)
  6116. {
  6117. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6118. GFP_KERNEL);
  6119. if (!tpr->rx_std_buffers)
  6120. return -ENOMEM;
  6121. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6122. TG3_RX_STD_RING_BYTES(tp),
  6123. &tpr->rx_std_mapping,
  6124. GFP_KERNEL);
  6125. if (!tpr->rx_std)
  6126. goto err_out;
  6127. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6128. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6129. GFP_KERNEL);
  6130. if (!tpr->rx_jmb_buffers)
  6131. goto err_out;
  6132. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6133. TG3_RX_JMB_RING_BYTES(tp),
  6134. &tpr->rx_jmb_mapping,
  6135. GFP_KERNEL);
  6136. if (!tpr->rx_jmb)
  6137. goto err_out;
  6138. }
  6139. return 0;
  6140. err_out:
  6141. tg3_rx_prodring_fini(tp, tpr);
  6142. return -ENOMEM;
  6143. }
  6144. /* Free up pending packets in all rx/tx rings.
  6145. *
  6146. * The chip has been shut down and the driver detached from
  6147. * the networking, so no interrupts or new tx packets will
  6148. * end up in the driver. tp->{tx,}lock is not held and we are not
  6149. * in an interrupt context and thus may sleep.
  6150. */
  6151. static void tg3_free_rings(struct tg3 *tp)
  6152. {
  6153. int i, j;
  6154. for (j = 0; j < tp->irq_cnt; j++) {
  6155. struct tg3_napi *tnapi = &tp->napi[j];
  6156. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6157. if (!tnapi->tx_buffers)
  6158. continue;
  6159. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6160. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6161. if (!skb)
  6162. continue;
  6163. tg3_tx_skb_unmap(tnapi, i,
  6164. skb_shinfo(skb)->nr_frags - 1);
  6165. dev_kfree_skb_any(skb);
  6166. }
  6167. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6168. }
  6169. }
  6170. /* Initialize tx/rx rings for packet processing.
  6171. *
  6172. * The chip has been shut down and the driver detached from
  6173. * the networking, so no interrupts or new tx packets will
  6174. * end up in the driver. tp->{tx,}lock are held and thus
  6175. * we may not sleep.
  6176. */
  6177. static int tg3_init_rings(struct tg3 *tp)
  6178. {
  6179. int i;
  6180. /* Free up all the SKBs. */
  6181. tg3_free_rings(tp);
  6182. for (i = 0; i < tp->irq_cnt; i++) {
  6183. struct tg3_napi *tnapi = &tp->napi[i];
  6184. tnapi->last_tag = 0;
  6185. tnapi->last_irq_tag = 0;
  6186. tnapi->hw_status->status = 0;
  6187. tnapi->hw_status->status_tag = 0;
  6188. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6189. tnapi->tx_prod = 0;
  6190. tnapi->tx_cons = 0;
  6191. if (tnapi->tx_ring)
  6192. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6193. tnapi->rx_rcb_ptr = 0;
  6194. if (tnapi->rx_rcb)
  6195. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6196. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6197. tg3_free_rings(tp);
  6198. return -ENOMEM;
  6199. }
  6200. }
  6201. return 0;
  6202. }
  6203. /*
  6204. * Must not be invoked with interrupt sources disabled and
  6205. * the hardware shutdown down.
  6206. */
  6207. static void tg3_free_consistent(struct tg3 *tp)
  6208. {
  6209. int i;
  6210. for (i = 0; i < tp->irq_cnt; i++) {
  6211. struct tg3_napi *tnapi = &tp->napi[i];
  6212. if (tnapi->tx_ring) {
  6213. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6214. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6215. tnapi->tx_ring = NULL;
  6216. }
  6217. kfree(tnapi->tx_buffers);
  6218. tnapi->tx_buffers = NULL;
  6219. if (tnapi->rx_rcb) {
  6220. dma_free_coherent(&tp->pdev->dev,
  6221. TG3_RX_RCB_RING_BYTES(tp),
  6222. tnapi->rx_rcb,
  6223. tnapi->rx_rcb_mapping);
  6224. tnapi->rx_rcb = NULL;
  6225. }
  6226. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6227. if (tnapi->hw_status) {
  6228. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6229. tnapi->hw_status,
  6230. tnapi->status_mapping);
  6231. tnapi->hw_status = NULL;
  6232. }
  6233. }
  6234. if (tp->hw_stats) {
  6235. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6236. tp->hw_stats, tp->stats_mapping);
  6237. tp->hw_stats = NULL;
  6238. }
  6239. }
  6240. /*
  6241. * Must not be invoked with interrupt sources disabled and
  6242. * the hardware shutdown down. Can sleep.
  6243. */
  6244. static int tg3_alloc_consistent(struct tg3 *tp)
  6245. {
  6246. int i;
  6247. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6248. sizeof(struct tg3_hw_stats),
  6249. &tp->stats_mapping,
  6250. GFP_KERNEL);
  6251. if (!tp->hw_stats)
  6252. goto err_out;
  6253. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6254. for (i = 0; i < tp->irq_cnt; i++) {
  6255. struct tg3_napi *tnapi = &tp->napi[i];
  6256. struct tg3_hw_status *sblk;
  6257. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6258. TG3_HW_STATUS_SIZE,
  6259. &tnapi->status_mapping,
  6260. GFP_KERNEL);
  6261. if (!tnapi->hw_status)
  6262. goto err_out;
  6263. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6264. sblk = tnapi->hw_status;
  6265. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6266. goto err_out;
  6267. /* If multivector TSS is enabled, vector 0 does not handle
  6268. * tx interrupts. Don't allocate any resources for it.
  6269. */
  6270. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6271. (i && tg3_flag(tp, ENABLE_TSS))) {
  6272. tnapi->tx_buffers = kzalloc(
  6273. sizeof(struct tg3_tx_ring_info) *
  6274. TG3_TX_RING_SIZE, GFP_KERNEL);
  6275. if (!tnapi->tx_buffers)
  6276. goto err_out;
  6277. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6278. TG3_TX_RING_BYTES,
  6279. &tnapi->tx_desc_mapping,
  6280. GFP_KERNEL);
  6281. if (!tnapi->tx_ring)
  6282. goto err_out;
  6283. }
  6284. /*
  6285. * When RSS is enabled, the status block format changes
  6286. * slightly. The "rx_jumbo_consumer", "reserved",
  6287. * and "rx_mini_consumer" members get mapped to the
  6288. * other three rx return ring producer indexes.
  6289. */
  6290. switch (i) {
  6291. default:
  6292. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6293. break;
  6294. case 2:
  6295. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6296. break;
  6297. case 3:
  6298. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6299. break;
  6300. case 4:
  6301. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6302. break;
  6303. }
  6304. /*
  6305. * If multivector RSS is enabled, vector 0 does not handle
  6306. * rx or tx interrupts. Don't allocate any resources for it.
  6307. */
  6308. if (!i && tg3_flag(tp, ENABLE_RSS))
  6309. continue;
  6310. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6311. TG3_RX_RCB_RING_BYTES(tp),
  6312. &tnapi->rx_rcb_mapping,
  6313. GFP_KERNEL);
  6314. if (!tnapi->rx_rcb)
  6315. goto err_out;
  6316. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6317. }
  6318. return 0;
  6319. err_out:
  6320. tg3_free_consistent(tp);
  6321. return -ENOMEM;
  6322. }
  6323. #define MAX_WAIT_CNT 1000
  6324. /* To stop a block, clear the enable bit and poll till it
  6325. * clears. tp->lock is held.
  6326. */
  6327. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6328. {
  6329. unsigned int i;
  6330. u32 val;
  6331. if (tg3_flag(tp, 5705_PLUS)) {
  6332. switch (ofs) {
  6333. case RCVLSC_MODE:
  6334. case DMAC_MODE:
  6335. case MBFREE_MODE:
  6336. case BUFMGR_MODE:
  6337. case MEMARB_MODE:
  6338. /* We can't enable/disable these bits of the
  6339. * 5705/5750, just say success.
  6340. */
  6341. return 0;
  6342. default:
  6343. break;
  6344. }
  6345. }
  6346. val = tr32(ofs);
  6347. val &= ~enable_bit;
  6348. tw32_f(ofs, val);
  6349. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6350. udelay(100);
  6351. val = tr32(ofs);
  6352. if ((val & enable_bit) == 0)
  6353. break;
  6354. }
  6355. if (i == MAX_WAIT_CNT && !silent) {
  6356. dev_err(&tp->pdev->dev,
  6357. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6358. ofs, enable_bit);
  6359. return -ENODEV;
  6360. }
  6361. return 0;
  6362. }
  6363. /* tp->lock is held. */
  6364. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6365. {
  6366. int i, err;
  6367. tg3_disable_ints(tp);
  6368. tp->rx_mode &= ~RX_MODE_ENABLE;
  6369. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6370. udelay(10);
  6371. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6372. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6373. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6374. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6375. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6376. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6377. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6378. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6379. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6380. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6381. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6382. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6383. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6384. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6385. tw32_f(MAC_MODE, tp->mac_mode);
  6386. udelay(40);
  6387. tp->tx_mode &= ~TX_MODE_ENABLE;
  6388. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6389. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6390. udelay(100);
  6391. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6392. break;
  6393. }
  6394. if (i >= MAX_WAIT_CNT) {
  6395. dev_err(&tp->pdev->dev,
  6396. "%s timed out, TX_MODE_ENABLE will not clear "
  6397. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6398. err |= -ENODEV;
  6399. }
  6400. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6401. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6402. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6403. tw32(FTQ_RESET, 0xffffffff);
  6404. tw32(FTQ_RESET, 0x00000000);
  6405. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6406. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6407. for (i = 0; i < tp->irq_cnt; i++) {
  6408. struct tg3_napi *tnapi = &tp->napi[i];
  6409. if (tnapi->hw_status)
  6410. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6411. }
  6412. return err;
  6413. }
  6414. /* Save PCI command register before chip reset */
  6415. static void tg3_save_pci_state(struct tg3 *tp)
  6416. {
  6417. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6418. }
  6419. /* Restore PCI state after chip reset */
  6420. static void tg3_restore_pci_state(struct tg3 *tp)
  6421. {
  6422. u32 val;
  6423. /* Re-enable indirect register accesses. */
  6424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6425. tp->misc_host_ctrl);
  6426. /* Set MAX PCI retry to zero. */
  6427. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6428. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6429. tg3_flag(tp, PCIX_MODE))
  6430. val |= PCISTATE_RETRY_SAME_DMA;
  6431. /* Allow reads and writes to the APE register and memory space. */
  6432. if (tg3_flag(tp, ENABLE_APE))
  6433. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6434. PCISTATE_ALLOW_APE_SHMEM_WR |
  6435. PCISTATE_ALLOW_APE_PSPACE_WR;
  6436. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6437. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6438. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6439. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6440. tp->pci_cacheline_sz);
  6441. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6442. tp->pci_lat_timer);
  6443. }
  6444. /* Make sure PCI-X relaxed ordering bit is clear. */
  6445. if (tg3_flag(tp, PCIX_MODE)) {
  6446. u16 pcix_cmd;
  6447. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6448. &pcix_cmd);
  6449. pcix_cmd &= ~PCI_X_CMD_ERO;
  6450. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6451. pcix_cmd);
  6452. }
  6453. if (tg3_flag(tp, 5780_CLASS)) {
  6454. /* Chip reset on 5780 will reset MSI enable bit,
  6455. * so need to restore it.
  6456. */
  6457. if (tg3_flag(tp, USING_MSI)) {
  6458. u16 ctrl;
  6459. pci_read_config_word(tp->pdev,
  6460. tp->msi_cap + PCI_MSI_FLAGS,
  6461. &ctrl);
  6462. pci_write_config_word(tp->pdev,
  6463. tp->msi_cap + PCI_MSI_FLAGS,
  6464. ctrl | PCI_MSI_FLAGS_ENABLE);
  6465. val = tr32(MSGINT_MODE);
  6466. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6467. }
  6468. }
  6469. }
  6470. /* tp->lock is held. */
  6471. static int tg3_chip_reset(struct tg3 *tp)
  6472. {
  6473. u32 val;
  6474. void (*write_op)(struct tg3 *, u32, u32);
  6475. int i, err;
  6476. tg3_nvram_lock(tp);
  6477. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6478. /* No matching tg3_nvram_unlock() after this because
  6479. * chip reset below will undo the nvram lock.
  6480. */
  6481. tp->nvram_lock_cnt = 0;
  6482. /* GRC_MISC_CFG core clock reset will clear the memory
  6483. * enable bit in PCI register 4 and the MSI enable bit
  6484. * on some chips, so we save relevant registers here.
  6485. */
  6486. tg3_save_pci_state(tp);
  6487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6488. tg3_flag(tp, 5755_PLUS))
  6489. tw32(GRC_FASTBOOT_PC, 0);
  6490. /*
  6491. * We must avoid the readl() that normally takes place.
  6492. * It locks machines, causes machine checks, and other
  6493. * fun things. So, temporarily disable the 5701
  6494. * hardware workaround, while we do the reset.
  6495. */
  6496. write_op = tp->write32;
  6497. if (write_op == tg3_write_flush_reg32)
  6498. tp->write32 = tg3_write32;
  6499. /* Prevent the irq handler from reading or writing PCI registers
  6500. * during chip reset when the memory enable bit in the PCI command
  6501. * register may be cleared. The chip does not generate interrupt
  6502. * at this time, but the irq handler may still be called due to irq
  6503. * sharing or irqpoll.
  6504. */
  6505. tg3_flag_set(tp, CHIP_RESETTING);
  6506. for (i = 0; i < tp->irq_cnt; i++) {
  6507. struct tg3_napi *tnapi = &tp->napi[i];
  6508. if (tnapi->hw_status) {
  6509. tnapi->hw_status->status = 0;
  6510. tnapi->hw_status->status_tag = 0;
  6511. }
  6512. tnapi->last_tag = 0;
  6513. tnapi->last_irq_tag = 0;
  6514. }
  6515. smp_mb();
  6516. for (i = 0; i < tp->irq_cnt; i++)
  6517. synchronize_irq(tp->napi[i].irq_vec);
  6518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6519. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6520. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6521. }
  6522. /* do the reset */
  6523. val = GRC_MISC_CFG_CORECLK_RESET;
  6524. if (tg3_flag(tp, PCI_EXPRESS)) {
  6525. /* Force PCIe 1.0a mode */
  6526. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6527. !tg3_flag(tp, 57765_PLUS) &&
  6528. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6529. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6530. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6531. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6532. tw32(GRC_MISC_CFG, (1 << 29));
  6533. val |= (1 << 29);
  6534. }
  6535. }
  6536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6537. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6538. tw32(GRC_VCPU_EXT_CTRL,
  6539. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6540. }
  6541. /* Manage gphy power for all CPMU absent PCIe devices. */
  6542. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6543. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6544. tw32(GRC_MISC_CFG, val);
  6545. /* restore 5701 hardware bug workaround write method */
  6546. tp->write32 = write_op;
  6547. /* Unfortunately, we have to delay before the PCI read back.
  6548. * Some 575X chips even will not respond to a PCI cfg access
  6549. * when the reset command is given to the chip.
  6550. *
  6551. * How do these hardware designers expect things to work
  6552. * properly if the PCI write is posted for a long period
  6553. * of time? It is always necessary to have some method by
  6554. * which a register read back can occur to push the write
  6555. * out which does the reset.
  6556. *
  6557. * For most tg3 variants the trick below was working.
  6558. * Ho hum...
  6559. */
  6560. udelay(120);
  6561. /* Flush PCI posted writes. The normal MMIO registers
  6562. * are inaccessible at this time so this is the only
  6563. * way to make this reliably (actually, this is no longer
  6564. * the case, see above). I tried to use indirect
  6565. * register read/write but this upset some 5701 variants.
  6566. */
  6567. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6568. udelay(120);
  6569. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6570. u16 val16;
  6571. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6572. int i;
  6573. u32 cfg_val;
  6574. /* Wait for link training to complete. */
  6575. for (i = 0; i < 5000; i++)
  6576. udelay(100);
  6577. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6578. pci_write_config_dword(tp->pdev, 0xc4,
  6579. cfg_val | (1 << 15));
  6580. }
  6581. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6582. pci_read_config_word(tp->pdev,
  6583. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6584. &val16);
  6585. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6586. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6587. /*
  6588. * Older PCIe devices only support the 128 byte
  6589. * MPS setting. Enforce the restriction.
  6590. */
  6591. if (!tg3_flag(tp, CPMU_PRESENT))
  6592. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6593. pci_write_config_word(tp->pdev,
  6594. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6595. val16);
  6596. /* Clear error status */
  6597. pci_write_config_word(tp->pdev,
  6598. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6599. PCI_EXP_DEVSTA_CED |
  6600. PCI_EXP_DEVSTA_NFED |
  6601. PCI_EXP_DEVSTA_FED |
  6602. PCI_EXP_DEVSTA_URD);
  6603. }
  6604. tg3_restore_pci_state(tp);
  6605. tg3_flag_clear(tp, CHIP_RESETTING);
  6606. tg3_flag_clear(tp, ERROR_PROCESSED);
  6607. val = 0;
  6608. if (tg3_flag(tp, 5780_CLASS))
  6609. val = tr32(MEMARB_MODE);
  6610. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6611. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6612. tg3_stop_fw(tp);
  6613. tw32(0x5000, 0x400);
  6614. }
  6615. tw32(GRC_MODE, tp->grc_mode);
  6616. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6617. val = tr32(0xc4);
  6618. tw32(0xc4, val | (1 << 15));
  6619. }
  6620. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6622. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6623. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6624. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6625. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6626. }
  6627. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6628. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6629. val = tp->mac_mode;
  6630. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6631. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6632. val = tp->mac_mode;
  6633. } else
  6634. val = 0;
  6635. tw32_f(MAC_MODE, val);
  6636. udelay(40);
  6637. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6638. err = tg3_poll_fw(tp);
  6639. if (err)
  6640. return err;
  6641. tg3_mdio_start(tp);
  6642. if (tg3_flag(tp, PCI_EXPRESS) &&
  6643. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6644. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6645. !tg3_flag(tp, 57765_PLUS)) {
  6646. val = tr32(0x7c00);
  6647. tw32(0x7c00, val | (1 << 25));
  6648. }
  6649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6650. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6651. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6652. }
  6653. /* Reprobe ASF enable state. */
  6654. tg3_flag_clear(tp, ENABLE_ASF);
  6655. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6656. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6657. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6658. u32 nic_cfg;
  6659. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6660. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6661. tg3_flag_set(tp, ENABLE_ASF);
  6662. tp->last_event_jiffies = jiffies;
  6663. if (tg3_flag(tp, 5750_PLUS))
  6664. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6665. }
  6666. }
  6667. return 0;
  6668. }
  6669. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6670. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6671. /* tp->lock is held. */
  6672. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6673. {
  6674. int err;
  6675. tg3_stop_fw(tp);
  6676. tg3_write_sig_pre_reset(tp, kind);
  6677. tg3_abort_hw(tp, silent);
  6678. err = tg3_chip_reset(tp);
  6679. __tg3_set_mac_addr(tp, 0);
  6680. tg3_write_sig_legacy(tp, kind);
  6681. tg3_write_sig_post_reset(tp, kind);
  6682. if (tp->hw_stats) {
  6683. /* Save the stats across chip resets... */
  6684. tg3_get_nstats(tp, &tp->net_stats_prev);
  6685. tg3_get_estats(tp, &tp->estats_prev);
  6686. /* And make sure the next sample is new data */
  6687. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6688. }
  6689. if (err)
  6690. return err;
  6691. return 0;
  6692. }
  6693. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6694. {
  6695. struct tg3 *tp = netdev_priv(dev);
  6696. struct sockaddr *addr = p;
  6697. int err = 0, skip_mac_1 = 0;
  6698. if (!is_valid_ether_addr(addr->sa_data))
  6699. return -EADDRNOTAVAIL;
  6700. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6701. if (!netif_running(dev))
  6702. return 0;
  6703. if (tg3_flag(tp, ENABLE_ASF)) {
  6704. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6705. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6706. addr0_low = tr32(MAC_ADDR_0_LOW);
  6707. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6708. addr1_low = tr32(MAC_ADDR_1_LOW);
  6709. /* Skip MAC addr 1 if ASF is using it. */
  6710. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6711. !(addr1_high == 0 && addr1_low == 0))
  6712. skip_mac_1 = 1;
  6713. }
  6714. spin_lock_bh(&tp->lock);
  6715. __tg3_set_mac_addr(tp, skip_mac_1);
  6716. spin_unlock_bh(&tp->lock);
  6717. return err;
  6718. }
  6719. /* tp->lock is held. */
  6720. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6721. dma_addr_t mapping, u32 maxlen_flags,
  6722. u32 nic_addr)
  6723. {
  6724. tg3_write_mem(tp,
  6725. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6726. ((u64) mapping >> 32));
  6727. tg3_write_mem(tp,
  6728. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6729. ((u64) mapping & 0xffffffff));
  6730. tg3_write_mem(tp,
  6731. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6732. maxlen_flags);
  6733. if (!tg3_flag(tp, 5705_PLUS))
  6734. tg3_write_mem(tp,
  6735. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6736. nic_addr);
  6737. }
  6738. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6739. {
  6740. int i;
  6741. if (!tg3_flag(tp, ENABLE_TSS)) {
  6742. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6743. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6744. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6745. } else {
  6746. tw32(HOSTCC_TXCOL_TICKS, 0);
  6747. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6748. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6749. }
  6750. if (!tg3_flag(tp, ENABLE_RSS)) {
  6751. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6752. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6753. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6754. } else {
  6755. tw32(HOSTCC_RXCOL_TICKS, 0);
  6756. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6757. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6758. }
  6759. if (!tg3_flag(tp, 5705_PLUS)) {
  6760. u32 val = ec->stats_block_coalesce_usecs;
  6761. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6762. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6763. if (!netif_carrier_ok(tp->dev))
  6764. val = 0;
  6765. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6766. }
  6767. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6768. u32 reg;
  6769. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6770. tw32(reg, ec->rx_coalesce_usecs);
  6771. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6772. tw32(reg, ec->rx_max_coalesced_frames);
  6773. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6774. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6775. if (tg3_flag(tp, ENABLE_TSS)) {
  6776. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6777. tw32(reg, ec->tx_coalesce_usecs);
  6778. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6779. tw32(reg, ec->tx_max_coalesced_frames);
  6780. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6781. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6782. }
  6783. }
  6784. for (; i < tp->irq_max - 1; i++) {
  6785. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6786. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6787. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6788. if (tg3_flag(tp, ENABLE_TSS)) {
  6789. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6790. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6791. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6792. }
  6793. }
  6794. }
  6795. /* tp->lock is held. */
  6796. static void tg3_rings_reset(struct tg3 *tp)
  6797. {
  6798. int i;
  6799. u32 stblk, txrcb, rxrcb, limit;
  6800. struct tg3_napi *tnapi = &tp->napi[0];
  6801. /* Disable all transmit rings but the first. */
  6802. if (!tg3_flag(tp, 5705_PLUS))
  6803. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6804. else if (tg3_flag(tp, 5717_PLUS))
  6805. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6806. else if (tg3_flag(tp, 57765_CLASS))
  6807. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6808. else
  6809. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6810. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6811. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6812. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6813. BDINFO_FLAGS_DISABLED);
  6814. /* Disable all receive return rings but the first. */
  6815. if (tg3_flag(tp, 5717_PLUS))
  6816. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6817. else if (!tg3_flag(tp, 5705_PLUS))
  6818. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6819. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6820. tg3_flag(tp, 57765_CLASS))
  6821. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6822. else
  6823. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6824. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6825. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6826. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6827. BDINFO_FLAGS_DISABLED);
  6828. /* Disable interrupts */
  6829. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6830. tp->napi[0].chk_msi_cnt = 0;
  6831. tp->napi[0].last_rx_cons = 0;
  6832. tp->napi[0].last_tx_cons = 0;
  6833. /* Zero mailbox registers. */
  6834. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6835. for (i = 1; i < tp->irq_max; i++) {
  6836. tp->napi[i].tx_prod = 0;
  6837. tp->napi[i].tx_cons = 0;
  6838. if (tg3_flag(tp, ENABLE_TSS))
  6839. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6840. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6841. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6842. tp->napi[i].chk_msi_cnt = 0;
  6843. tp->napi[i].last_rx_cons = 0;
  6844. tp->napi[i].last_tx_cons = 0;
  6845. }
  6846. if (!tg3_flag(tp, ENABLE_TSS))
  6847. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6848. } else {
  6849. tp->napi[0].tx_prod = 0;
  6850. tp->napi[0].tx_cons = 0;
  6851. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6852. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6853. }
  6854. /* Make sure the NIC-based send BD rings are disabled. */
  6855. if (!tg3_flag(tp, 5705_PLUS)) {
  6856. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6857. for (i = 0; i < 16; i++)
  6858. tw32_tx_mbox(mbox + i * 8, 0);
  6859. }
  6860. txrcb = NIC_SRAM_SEND_RCB;
  6861. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6862. /* Clear status block in ram. */
  6863. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6864. /* Set status block DMA address */
  6865. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6866. ((u64) tnapi->status_mapping >> 32));
  6867. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6868. ((u64) tnapi->status_mapping & 0xffffffff));
  6869. if (tnapi->tx_ring) {
  6870. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6871. (TG3_TX_RING_SIZE <<
  6872. BDINFO_FLAGS_MAXLEN_SHIFT),
  6873. NIC_SRAM_TX_BUFFER_DESC);
  6874. txrcb += TG3_BDINFO_SIZE;
  6875. }
  6876. if (tnapi->rx_rcb) {
  6877. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6878. (tp->rx_ret_ring_mask + 1) <<
  6879. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6880. rxrcb += TG3_BDINFO_SIZE;
  6881. }
  6882. stblk = HOSTCC_STATBLCK_RING1;
  6883. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6884. u64 mapping = (u64)tnapi->status_mapping;
  6885. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6886. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6887. /* Clear status block in ram. */
  6888. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6889. if (tnapi->tx_ring) {
  6890. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6891. (TG3_TX_RING_SIZE <<
  6892. BDINFO_FLAGS_MAXLEN_SHIFT),
  6893. NIC_SRAM_TX_BUFFER_DESC);
  6894. txrcb += TG3_BDINFO_SIZE;
  6895. }
  6896. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6897. ((tp->rx_ret_ring_mask + 1) <<
  6898. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6899. stblk += 8;
  6900. rxrcb += TG3_BDINFO_SIZE;
  6901. }
  6902. }
  6903. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6904. {
  6905. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6906. if (!tg3_flag(tp, 5750_PLUS) ||
  6907. tg3_flag(tp, 5780_CLASS) ||
  6908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6910. tg3_flag(tp, 57765_PLUS))
  6911. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6912. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6914. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6915. else
  6916. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6917. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6918. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6919. val = min(nic_rep_thresh, host_rep_thresh);
  6920. tw32(RCVBDI_STD_THRESH, val);
  6921. if (tg3_flag(tp, 57765_PLUS))
  6922. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6923. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6924. return;
  6925. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6926. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6927. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6928. tw32(RCVBDI_JUMBO_THRESH, val);
  6929. if (tg3_flag(tp, 57765_PLUS))
  6930. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6931. }
  6932. static inline u32 calc_crc(unsigned char *buf, int len)
  6933. {
  6934. u32 reg;
  6935. u32 tmp;
  6936. int j, k;
  6937. reg = 0xffffffff;
  6938. for (j = 0; j < len; j++) {
  6939. reg ^= buf[j];
  6940. for (k = 0; k < 8; k++) {
  6941. tmp = reg & 0x01;
  6942. reg >>= 1;
  6943. if (tmp)
  6944. reg ^= 0xedb88320;
  6945. }
  6946. }
  6947. return ~reg;
  6948. }
  6949. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6950. {
  6951. /* accept or reject all multicast frames */
  6952. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6953. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6954. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6955. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6956. }
  6957. static void __tg3_set_rx_mode(struct net_device *dev)
  6958. {
  6959. struct tg3 *tp = netdev_priv(dev);
  6960. u32 rx_mode;
  6961. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6962. RX_MODE_KEEP_VLAN_TAG);
  6963. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6964. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6965. * flag clear.
  6966. */
  6967. if (!tg3_flag(tp, ENABLE_ASF))
  6968. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6969. #endif
  6970. if (dev->flags & IFF_PROMISC) {
  6971. /* Promiscuous mode. */
  6972. rx_mode |= RX_MODE_PROMISC;
  6973. } else if (dev->flags & IFF_ALLMULTI) {
  6974. /* Accept all multicast. */
  6975. tg3_set_multi(tp, 1);
  6976. } else if (netdev_mc_empty(dev)) {
  6977. /* Reject all multicast. */
  6978. tg3_set_multi(tp, 0);
  6979. } else {
  6980. /* Accept one or more multicast(s). */
  6981. struct netdev_hw_addr *ha;
  6982. u32 mc_filter[4] = { 0, };
  6983. u32 regidx;
  6984. u32 bit;
  6985. u32 crc;
  6986. netdev_for_each_mc_addr(ha, dev) {
  6987. crc = calc_crc(ha->addr, ETH_ALEN);
  6988. bit = ~crc & 0x7f;
  6989. regidx = (bit & 0x60) >> 5;
  6990. bit &= 0x1f;
  6991. mc_filter[regidx] |= (1 << bit);
  6992. }
  6993. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6994. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6995. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6996. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6997. }
  6998. if (rx_mode != tp->rx_mode) {
  6999. tp->rx_mode = rx_mode;
  7000. tw32_f(MAC_RX_MODE, rx_mode);
  7001. udelay(10);
  7002. }
  7003. }
  7004. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  7005. {
  7006. int i;
  7007. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7008. tp->rss_ind_tbl[i] =
  7009. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  7010. }
  7011. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7012. {
  7013. int i;
  7014. if (!tg3_flag(tp, SUPPORT_MSIX))
  7015. return;
  7016. if (tp->irq_cnt <= 2) {
  7017. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7018. return;
  7019. }
  7020. /* Validate table against current IRQ count */
  7021. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7022. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7023. break;
  7024. }
  7025. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7026. tg3_rss_init_dflt_indir_tbl(tp);
  7027. }
  7028. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7029. {
  7030. int i = 0;
  7031. u32 reg = MAC_RSS_INDIR_TBL_0;
  7032. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7033. u32 val = tp->rss_ind_tbl[i];
  7034. i++;
  7035. for (; i % 8; i++) {
  7036. val <<= 4;
  7037. val |= tp->rss_ind_tbl[i];
  7038. }
  7039. tw32(reg, val);
  7040. reg += 4;
  7041. }
  7042. }
  7043. /* tp->lock is held. */
  7044. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7045. {
  7046. u32 val, rdmac_mode;
  7047. int i, err, limit;
  7048. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7049. tg3_disable_ints(tp);
  7050. tg3_stop_fw(tp);
  7051. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7052. if (tg3_flag(tp, INIT_COMPLETE))
  7053. tg3_abort_hw(tp, 1);
  7054. /* Enable MAC control of LPI */
  7055. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7056. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7057. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7058. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7059. tw32_f(TG3_CPMU_EEE_CTRL,
  7060. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7061. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7062. TG3_CPMU_EEEMD_LPI_IN_TX |
  7063. TG3_CPMU_EEEMD_LPI_IN_RX |
  7064. TG3_CPMU_EEEMD_EEE_ENABLE;
  7065. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7066. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7067. if (tg3_flag(tp, ENABLE_APE))
  7068. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7069. tw32_f(TG3_CPMU_EEE_MODE, val);
  7070. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7071. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7072. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7073. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7074. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7075. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7076. }
  7077. if (reset_phy)
  7078. tg3_phy_reset(tp);
  7079. err = tg3_chip_reset(tp);
  7080. if (err)
  7081. return err;
  7082. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7083. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7084. val = tr32(TG3_CPMU_CTRL);
  7085. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7086. tw32(TG3_CPMU_CTRL, val);
  7087. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7088. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7089. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7090. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7091. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7092. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7093. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7094. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7095. val = tr32(TG3_CPMU_HST_ACC);
  7096. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7097. val |= CPMU_HST_ACC_MACCLK_6_25;
  7098. tw32(TG3_CPMU_HST_ACC, val);
  7099. }
  7100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7101. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7102. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7103. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7104. tw32(PCIE_PWR_MGMT_THRESH, val);
  7105. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7106. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7107. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7108. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7109. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7110. }
  7111. if (tg3_flag(tp, L1PLLPD_EN)) {
  7112. u32 grc_mode = tr32(GRC_MODE);
  7113. /* Access the lower 1K of PL PCIE block registers. */
  7114. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7115. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7116. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7117. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7118. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7119. tw32(GRC_MODE, grc_mode);
  7120. }
  7121. if (tg3_flag(tp, 57765_CLASS)) {
  7122. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7123. u32 grc_mode = tr32(GRC_MODE);
  7124. /* Access the lower 1K of PL PCIE block registers. */
  7125. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7126. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7127. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7128. TG3_PCIE_PL_LO_PHYCTL5);
  7129. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7130. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7131. tw32(GRC_MODE, grc_mode);
  7132. }
  7133. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7134. u32 grc_mode = tr32(GRC_MODE);
  7135. /* Access the lower 1K of DL PCIE block registers. */
  7136. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7137. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7138. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7139. TG3_PCIE_DL_LO_FTSMAX);
  7140. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7141. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7142. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7143. tw32(GRC_MODE, grc_mode);
  7144. }
  7145. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7146. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7147. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7148. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7149. }
  7150. /* This works around an issue with Athlon chipsets on
  7151. * B3 tigon3 silicon. This bit has no effect on any
  7152. * other revision. But do not set this on PCI Express
  7153. * chips and don't even touch the clocks if the CPMU is present.
  7154. */
  7155. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7156. if (!tg3_flag(tp, PCI_EXPRESS))
  7157. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7158. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7159. }
  7160. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7161. tg3_flag(tp, PCIX_MODE)) {
  7162. val = tr32(TG3PCI_PCISTATE);
  7163. val |= PCISTATE_RETRY_SAME_DMA;
  7164. tw32(TG3PCI_PCISTATE, val);
  7165. }
  7166. if (tg3_flag(tp, ENABLE_APE)) {
  7167. /* Allow reads and writes to the
  7168. * APE register and memory space.
  7169. */
  7170. val = tr32(TG3PCI_PCISTATE);
  7171. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7172. PCISTATE_ALLOW_APE_SHMEM_WR |
  7173. PCISTATE_ALLOW_APE_PSPACE_WR;
  7174. tw32(TG3PCI_PCISTATE, val);
  7175. }
  7176. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7177. /* Enable some hw fixes. */
  7178. val = tr32(TG3PCI_MSI_DATA);
  7179. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7180. tw32(TG3PCI_MSI_DATA, val);
  7181. }
  7182. /* Descriptor ring init may make accesses to the
  7183. * NIC SRAM area to setup the TX descriptors, so we
  7184. * can only do this after the hardware has been
  7185. * successfully reset.
  7186. */
  7187. err = tg3_init_rings(tp);
  7188. if (err)
  7189. return err;
  7190. if (tg3_flag(tp, 57765_PLUS)) {
  7191. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7192. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7193. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7194. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7195. if (!tg3_flag(tp, 57765_CLASS) &&
  7196. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7197. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7198. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7199. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7200. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7201. /* This value is determined during the probe time DMA
  7202. * engine test, tg3_test_dma.
  7203. */
  7204. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7205. }
  7206. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7207. GRC_MODE_4X_NIC_SEND_RINGS |
  7208. GRC_MODE_NO_TX_PHDR_CSUM |
  7209. GRC_MODE_NO_RX_PHDR_CSUM);
  7210. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7211. /* Pseudo-header checksum is done by hardware logic and not
  7212. * the offload processers, so make the chip do the pseudo-
  7213. * header checksums on receive. For transmit it is more
  7214. * convenient to do the pseudo-header checksum in software
  7215. * as Linux does that on transmit for us in all cases.
  7216. */
  7217. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7218. tw32(GRC_MODE,
  7219. tp->grc_mode |
  7220. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7221. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7222. val = tr32(GRC_MISC_CFG);
  7223. val &= ~0xff;
  7224. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7225. tw32(GRC_MISC_CFG, val);
  7226. /* Initialize MBUF/DESC pool. */
  7227. if (tg3_flag(tp, 5750_PLUS)) {
  7228. /* Do nothing. */
  7229. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7230. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7232. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7233. else
  7234. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7235. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7236. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7237. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7238. int fw_len;
  7239. fw_len = tp->fw_len;
  7240. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7241. tw32(BUFMGR_MB_POOL_ADDR,
  7242. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7243. tw32(BUFMGR_MB_POOL_SIZE,
  7244. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7245. }
  7246. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7247. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7248. tp->bufmgr_config.mbuf_read_dma_low_water);
  7249. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7250. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7251. tw32(BUFMGR_MB_HIGH_WATER,
  7252. tp->bufmgr_config.mbuf_high_water);
  7253. } else {
  7254. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7255. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7256. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7257. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7258. tw32(BUFMGR_MB_HIGH_WATER,
  7259. tp->bufmgr_config.mbuf_high_water_jumbo);
  7260. }
  7261. tw32(BUFMGR_DMA_LOW_WATER,
  7262. tp->bufmgr_config.dma_low_water);
  7263. tw32(BUFMGR_DMA_HIGH_WATER,
  7264. tp->bufmgr_config.dma_high_water);
  7265. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7267. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7269. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7270. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7271. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7272. tw32(BUFMGR_MODE, val);
  7273. for (i = 0; i < 2000; i++) {
  7274. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7275. break;
  7276. udelay(10);
  7277. }
  7278. if (i >= 2000) {
  7279. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7280. return -ENODEV;
  7281. }
  7282. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7283. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7284. tg3_setup_rxbd_thresholds(tp);
  7285. /* Initialize TG3_BDINFO's at:
  7286. * RCVDBDI_STD_BD: standard eth size rx ring
  7287. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7288. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7289. *
  7290. * like so:
  7291. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7292. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7293. * ring attribute flags
  7294. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7295. *
  7296. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7297. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7298. *
  7299. * The size of each ring is fixed in the firmware, but the location is
  7300. * configurable.
  7301. */
  7302. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7303. ((u64) tpr->rx_std_mapping >> 32));
  7304. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7305. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7306. if (!tg3_flag(tp, 5717_PLUS))
  7307. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7308. NIC_SRAM_RX_BUFFER_DESC);
  7309. /* Disable the mini ring */
  7310. if (!tg3_flag(tp, 5705_PLUS))
  7311. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7312. BDINFO_FLAGS_DISABLED);
  7313. /* Program the jumbo buffer descriptor ring control
  7314. * blocks on those devices that have them.
  7315. */
  7316. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7317. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7318. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7319. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7320. ((u64) tpr->rx_jmb_mapping >> 32));
  7321. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7322. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7323. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7324. BDINFO_FLAGS_MAXLEN_SHIFT;
  7325. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7326. val | BDINFO_FLAGS_USE_EXT_RECV);
  7327. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7328. tg3_flag(tp, 57765_CLASS))
  7329. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7330. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7331. } else {
  7332. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7333. BDINFO_FLAGS_DISABLED);
  7334. }
  7335. if (tg3_flag(tp, 57765_PLUS)) {
  7336. val = TG3_RX_STD_RING_SIZE(tp);
  7337. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7338. val |= (TG3_RX_STD_DMA_SZ << 2);
  7339. } else
  7340. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7341. } else
  7342. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7343. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7344. tpr->rx_std_prod_idx = tp->rx_pending;
  7345. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7346. tpr->rx_jmb_prod_idx =
  7347. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7348. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7349. tg3_rings_reset(tp);
  7350. /* Initialize MAC address and backoff seed. */
  7351. __tg3_set_mac_addr(tp, 0);
  7352. /* MTU + ethernet header + FCS + optional VLAN tag */
  7353. tw32(MAC_RX_MTU_SIZE,
  7354. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7355. /* The slot time is changed by tg3_setup_phy if we
  7356. * run at gigabit with half duplex.
  7357. */
  7358. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7359. (6 << TX_LENGTHS_IPG_SHIFT) |
  7360. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7362. val |= tr32(MAC_TX_LENGTHS) &
  7363. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7364. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7365. tw32(MAC_TX_LENGTHS, val);
  7366. /* Receive rules. */
  7367. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7368. tw32(RCVLPC_CONFIG, 0x0181);
  7369. /* Calculate RDMAC_MODE setting early, we need it to determine
  7370. * the RCVLPC_STATE_ENABLE mask.
  7371. */
  7372. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7373. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7374. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7375. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7376. RDMAC_MODE_LNGREAD_ENAB);
  7377. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7378. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7382. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7383. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7384. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7386. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7387. if (tg3_flag(tp, TSO_CAPABLE) &&
  7388. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7389. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7390. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7391. !tg3_flag(tp, IS_5788)) {
  7392. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7393. }
  7394. }
  7395. if (tg3_flag(tp, PCI_EXPRESS))
  7396. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7397. if (tg3_flag(tp, HW_TSO_1) ||
  7398. tg3_flag(tp, HW_TSO_2) ||
  7399. tg3_flag(tp, HW_TSO_3))
  7400. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7401. if (tg3_flag(tp, 57765_PLUS) ||
  7402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7404. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7406. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7409. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7410. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7411. tg3_flag(tp, 57765_PLUS)) {
  7412. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7415. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7416. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7417. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7418. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7419. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7420. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7421. }
  7422. tw32(TG3_RDMA_RSRVCTRL_REG,
  7423. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7424. }
  7425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7427. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7428. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7429. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7430. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7431. }
  7432. /* Receive/send statistics. */
  7433. if (tg3_flag(tp, 5750_PLUS)) {
  7434. val = tr32(RCVLPC_STATS_ENABLE);
  7435. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7436. tw32(RCVLPC_STATS_ENABLE, val);
  7437. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7438. tg3_flag(tp, TSO_CAPABLE)) {
  7439. val = tr32(RCVLPC_STATS_ENABLE);
  7440. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7441. tw32(RCVLPC_STATS_ENABLE, val);
  7442. } else {
  7443. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7444. }
  7445. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7446. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7447. tw32(SNDDATAI_STATSCTRL,
  7448. (SNDDATAI_SCTRL_ENABLE |
  7449. SNDDATAI_SCTRL_FASTUPD));
  7450. /* Setup host coalescing engine. */
  7451. tw32(HOSTCC_MODE, 0);
  7452. for (i = 0; i < 2000; i++) {
  7453. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7454. break;
  7455. udelay(10);
  7456. }
  7457. __tg3_set_coalesce(tp, &tp->coal);
  7458. if (!tg3_flag(tp, 5705_PLUS)) {
  7459. /* Status/statistics block address. See tg3_timer,
  7460. * the tg3_periodic_fetch_stats call there, and
  7461. * tg3_get_stats to see how this works for 5705/5750 chips.
  7462. */
  7463. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7464. ((u64) tp->stats_mapping >> 32));
  7465. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7466. ((u64) tp->stats_mapping & 0xffffffff));
  7467. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7468. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7469. /* Clear statistics and status block memory areas */
  7470. for (i = NIC_SRAM_STATS_BLK;
  7471. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7472. i += sizeof(u32)) {
  7473. tg3_write_mem(tp, i, 0);
  7474. udelay(40);
  7475. }
  7476. }
  7477. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7478. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7479. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7480. if (!tg3_flag(tp, 5705_PLUS))
  7481. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7482. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7483. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7484. /* reset to prevent losing 1st rx packet intermittently */
  7485. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7486. udelay(10);
  7487. }
  7488. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7489. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7490. MAC_MODE_FHDE_ENABLE;
  7491. if (tg3_flag(tp, ENABLE_APE))
  7492. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7493. if (!tg3_flag(tp, 5705_PLUS) &&
  7494. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7495. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7496. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7497. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7498. udelay(40);
  7499. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7500. * If TG3_FLAG_IS_NIC is zero, we should read the
  7501. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7502. * whether used as inputs or outputs, are set by boot code after
  7503. * reset.
  7504. */
  7505. if (!tg3_flag(tp, IS_NIC)) {
  7506. u32 gpio_mask;
  7507. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7508. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7509. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7511. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7512. GRC_LCLCTRL_GPIO_OUTPUT3;
  7513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7514. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7515. tp->grc_local_ctrl &= ~gpio_mask;
  7516. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7517. /* GPIO1 must be driven high for eeprom write protect */
  7518. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7519. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7520. GRC_LCLCTRL_GPIO_OUTPUT1);
  7521. }
  7522. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7523. udelay(100);
  7524. if (tg3_flag(tp, USING_MSIX)) {
  7525. val = tr32(MSGINT_MODE);
  7526. val |= MSGINT_MODE_ENABLE;
  7527. if (tp->irq_cnt > 1)
  7528. val |= MSGINT_MODE_MULTIVEC_EN;
  7529. if (!tg3_flag(tp, 1SHOT_MSI))
  7530. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7531. tw32(MSGINT_MODE, val);
  7532. }
  7533. if (!tg3_flag(tp, 5705_PLUS)) {
  7534. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7535. udelay(40);
  7536. }
  7537. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7538. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7539. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7540. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7541. WDMAC_MODE_LNGREAD_ENAB);
  7542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7543. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7544. if (tg3_flag(tp, TSO_CAPABLE) &&
  7545. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7546. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7547. /* nothing */
  7548. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7549. !tg3_flag(tp, IS_5788)) {
  7550. val |= WDMAC_MODE_RX_ACCEL;
  7551. }
  7552. }
  7553. /* Enable host coalescing bug fix */
  7554. if (tg3_flag(tp, 5755_PLUS))
  7555. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7557. val |= WDMAC_MODE_BURST_ALL_DATA;
  7558. tw32_f(WDMAC_MODE, val);
  7559. udelay(40);
  7560. if (tg3_flag(tp, PCIX_MODE)) {
  7561. u16 pcix_cmd;
  7562. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7563. &pcix_cmd);
  7564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7565. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7566. pcix_cmd |= PCI_X_CMD_READ_2K;
  7567. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7568. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7569. pcix_cmd |= PCI_X_CMD_READ_2K;
  7570. }
  7571. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7572. pcix_cmd);
  7573. }
  7574. tw32_f(RDMAC_MODE, rdmac_mode);
  7575. udelay(40);
  7576. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7577. if (!tg3_flag(tp, 5705_PLUS))
  7578. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7580. tw32(SNDDATAC_MODE,
  7581. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7582. else
  7583. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7584. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7585. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7586. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7587. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7588. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7589. tw32(RCVDBDI_MODE, val);
  7590. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7591. if (tg3_flag(tp, HW_TSO_1) ||
  7592. tg3_flag(tp, HW_TSO_2) ||
  7593. tg3_flag(tp, HW_TSO_3))
  7594. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7595. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7596. if (tg3_flag(tp, ENABLE_TSS))
  7597. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7598. tw32(SNDBDI_MODE, val);
  7599. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7600. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7601. err = tg3_load_5701_a0_firmware_fix(tp);
  7602. if (err)
  7603. return err;
  7604. }
  7605. if (tg3_flag(tp, TSO_CAPABLE)) {
  7606. err = tg3_load_tso_firmware(tp);
  7607. if (err)
  7608. return err;
  7609. }
  7610. tp->tx_mode = TX_MODE_ENABLE;
  7611. if (tg3_flag(tp, 5755_PLUS) ||
  7612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7613. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7615. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7616. tp->tx_mode &= ~val;
  7617. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7618. }
  7619. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7620. udelay(100);
  7621. if (tg3_flag(tp, ENABLE_RSS)) {
  7622. tg3_rss_write_indir_tbl(tp);
  7623. /* Setup the "secret" hash key. */
  7624. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7625. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7626. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7627. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7628. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7629. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7630. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7631. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7632. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7633. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7634. }
  7635. tp->rx_mode = RX_MODE_ENABLE;
  7636. if (tg3_flag(tp, 5755_PLUS))
  7637. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7638. if (tg3_flag(tp, ENABLE_RSS))
  7639. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7640. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7641. RX_MODE_RSS_IPV6_HASH_EN |
  7642. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7643. RX_MODE_RSS_IPV4_HASH_EN |
  7644. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7645. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7646. udelay(10);
  7647. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7648. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7649. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7650. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7651. udelay(10);
  7652. }
  7653. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7654. udelay(10);
  7655. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7656. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7657. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7658. /* Set drive transmission level to 1.2V */
  7659. /* only if the signal pre-emphasis bit is not set */
  7660. val = tr32(MAC_SERDES_CFG);
  7661. val &= 0xfffff000;
  7662. val |= 0x880;
  7663. tw32(MAC_SERDES_CFG, val);
  7664. }
  7665. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7666. tw32(MAC_SERDES_CFG, 0x616000);
  7667. }
  7668. /* Prevent chip from dropping frames when flow control
  7669. * is enabled.
  7670. */
  7671. if (tg3_flag(tp, 57765_CLASS))
  7672. val = 1;
  7673. else
  7674. val = 2;
  7675. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7677. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7678. /* Use hardware link auto-negotiation */
  7679. tg3_flag_set(tp, HW_AUTONEG);
  7680. }
  7681. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7683. u32 tmp;
  7684. tmp = tr32(SERDES_RX_CTRL);
  7685. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7686. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7687. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7688. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7689. }
  7690. if (!tg3_flag(tp, USE_PHYLIB)) {
  7691. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7692. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7693. err = tg3_setup_phy(tp, 0);
  7694. if (err)
  7695. return err;
  7696. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7697. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7698. u32 tmp;
  7699. /* Clear CRC stats. */
  7700. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7701. tg3_writephy(tp, MII_TG3_TEST1,
  7702. tmp | MII_TG3_TEST1_CRC_EN);
  7703. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7704. }
  7705. }
  7706. }
  7707. __tg3_set_rx_mode(tp->dev);
  7708. /* Initialize receive rules. */
  7709. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7710. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7711. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7712. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7713. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7714. limit = 8;
  7715. else
  7716. limit = 16;
  7717. if (tg3_flag(tp, ENABLE_ASF))
  7718. limit -= 4;
  7719. switch (limit) {
  7720. case 16:
  7721. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7722. case 15:
  7723. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7724. case 14:
  7725. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7726. case 13:
  7727. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7728. case 12:
  7729. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7730. case 11:
  7731. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7732. case 10:
  7733. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7734. case 9:
  7735. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7736. case 8:
  7737. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7738. case 7:
  7739. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7740. case 6:
  7741. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7742. case 5:
  7743. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7744. case 4:
  7745. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7746. case 3:
  7747. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7748. case 2:
  7749. case 1:
  7750. default:
  7751. break;
  7752. }
  7753. if (tg3_flag(tp, ENABLE_APE))
  7754. /* Write our heartbeat update interval to APE. */
  7755. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7756. APE_HOST_HEARTBEAT_INT_DISABLE);
  7757. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7758. return 0;
  7759. }
  7760. /* Called at device open time to get the chip ready for
  7761. * packet processing. Invoked with tp->lock held.
  7762. */
  7763. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7764. {
  7765. tg3_switch_clocks(tp);
  7766. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7767. return tg3_reset_hw(tp, reset_phy);
  7768. }
  7769. #define TG3_STAT_ADD32(PSTAT, REG) \
  7770. do { u32 __val = tr32(REG); \
  7771. (PSTAT)->low += __val; \
  7772. if ((PSTAT)->low < __val) \
  7773. (PSTAT)->high += 1; \
  7774. } while (0)
  7775. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7776. {
  7777. struct tg3_hw_stats *sp = tp->hw_stats;
  7778. if (!netif_carrier_ok(tp->dev))
  7779. return;
  7780. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7781. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7782. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7783. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7784. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7785. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7786. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7787. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7788. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7789. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7790. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7791. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7792. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7793. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7794. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7795. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7796. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7797. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7798. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7799. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7800. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7801. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7802. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7803. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7804. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7805. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7806. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7807. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7808. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7809. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7810. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7811. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7812. } else {
  7813. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7814. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7815. if (val) {
  7816. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7817. sp->rx_discards.low += val;
  7818. if (sp->rx_discards.low < val)
  7819. sp->rx_discards.high += 1;
  7820. }
  7821. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7822. }
  7823. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7824. }
  7825. static void tg3_chk_missed_msi(struct tg3 *tp)
  7826. {
  7827. u32 i;
  7828. for (i = 0; i < tp->irq_cnt; i++) {
  7829. struct tg3_napi *tnapi = &tp->napi[i];
  7830. if (tg3_has_work(tnapi)) {
  7831. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7832. tnapi->last_tx_cons == tnapi->tx_cons) {
  7833. if (tnapi->chk_msi_cnt < 1) {
  7834. tnapi->chk_msi_cnt++;
  7835. return;
  7836. }
  7837. tg3_msi(0, tnapi);
  7838. }
  7839. }
  7840. tnapi->chk_msi_cnt = 0;
  7841. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7842. tnapi->last_tx_cons = tnapi->tx_cons;
  7843. }
  7844. }
  7845. static void tg3_timer(unsigned long __opaque)
  7846. {
  7847. struct tg3 *tp = (struct tg3 *) __opaque;
  7848. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7849. goto restart_timer;
  7850. spin_lock(&tp->lock);
  7851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7852. tg3_flag(tp, 57765_CLASS))
  7853. tg3_chk_missed_msi(tp);
  7854. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7855. /* All of this garbage is because when using non-tagged
  7856. * IRQ status the mailbox/status_block protocol the chip
  7857. * uses with the cpu is race prone.
  7858. */
  7859. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7860. tw32(GRC_LOCAL_CTRL,
  7861. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7862. } else {
  7863. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7864. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7865. }
  7866. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7867. spin_unlock(&tp->lock);
  7868. tg3_reset_task_schedule(tp);
  7869. goto restart_timer;
  7870. }
  7871. }
  7872. /* This part only runs once per second. */
  7873. if (!--tp->timer_counter) {
  7874. if (tg3_flag(tp, 5705_PLUS))
  7875. tg3_periodic_fetch_stats(tp);
  7876. if (tp->setlpicnt && !--tp->setlpicnt)
  7877. tg3_phy_eee_enable(tp);
  7878. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7879. u32 mac_stat;
  7880. int phy_event;
  7881. mac_stat = tr32(MAC_STATUS);
  7882. phy_event = 0;
  7883. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7884. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7885. phy_event = 1;
  7886. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7887. phy_event = 1;
  7888. if (phy_event)
  7889. tg3_setup_phy(tp, 0);
  7890. } else if (tg3_flag(tp, POLL_SERDES)) {
  7891. u32 mac_stat = tr32(MAC_STATUS);
  7892. int need_setup = 0;
  7893. if (netif_carrier_ok(tp->dev) &&
  7894. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7895. need_setup = 1;
  7896. }
  7897. if (!netif_carrier_ok(tp->dev) &&
  7898. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7899. MAC_STATUS_SIGNAL_DET))) {
  7900. need_setup = 1;
  7901. }
  7902. if (need_setup) {
  7903. if (!tp->serdes_counter) {
  7904. tw32_f(MAC_MODE,
  7905. (tp->mac_mode &
  7906. ~MAC_MODE_PORT_MODE_MASK));
  7907. udelay(40);
  7908. tw32_f(MAC_MODE, tp->mac_mode);
  7909. udelay(40);
  7910. }
  7911. tg3_setup_phy(tp, 0);
  7912. }
  7913. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7914. tg3_flag(tp, 5780_CLASS)) {
  7915. tg3_serdes_parallel_detect(tp);
  7916. }
  7917. tp->timer_counter = tp->timer_multiplier;
  7918. }
  7919. /* Heartbeat is only sent once every 2 seconds.
  7920. *
  7921. * The heartbeat is to tell the ASF firmware that the host
  7922. * driver is still alive. In the event that the OS crashes,
  7923. * ASF needs to reset the hardware to free up the FIFO space
  7924. * that may be filled with rx packets destined for the host.
  7925. * If the FIFO is full, ASF will no longer function properly.
  7926. *
  7927. * Unintended resets have been reported on real time kernels
  7928. * where the timer doesn't run on time. Netpoll will also have
  7929. * same problem.
  7930. *
  7931. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7932. * to check the ring condition when the heartbeat is expiring
  7933. * before doing the reset. This will prevent most unintended
  7934. * resets.
  7935. */
  7936. if (!--tp->asf_counter) {
  7937. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7938. tg3_wait_for_event_ack(tp);
  7939. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7940. FWCMD_NICDRV_ALIVE3);
  7941. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7942. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7943. TG3_FW_UPDATE_TIMEOUT_SEC);
  7944. tg3_generate_fw_event(tp);
  7945. }
  7946. tp->asf_counter = tp->asf_multiplier;
  7947. }
  7948. spin_unlock(&tp->lock);
  7949. restart_timer:
  7950. tp->timer.expires = jiffies + tp->timer_offset;
  7951. add_timer(&tp->timer);
  7952. }
  7953. static void __devinit tg3_timer_init(struct tg3 *tp)
  7954. {
  7955. if (tg3_flag(tp, TAGGED_STATUS) &&
  7956. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7957. !tg3_flag(tp, 57765_CLASS))
  7958. tp->timer_offset = HZ;
  7959. else
  7960. tp->timer_offset = HZ / 10;
  7961. BUG_ON(tp->timer_offset > HZ);
  7962. tp->timer_multiplier = (HZ / tp->timer_offset);
  7963. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7964. TG3_FW_UPDATE_FREQ_SEC;
  7965. init_timer(&tp->timer);
  7966. tp->timer.data = (unsigned long) tp;
  7967. tp->timer.function = tg3_timer;
  7968. }
  7969. static void tg3_timer_start(struct tg3 *tp)
  7970. {
  7971. tp->asf_counter = tp->asf_multiplier;
  7972. tp->timer_counter = tp->timer_multiplier;
  7973. tp->timer.expires = jiffies + tp->timer_offset;
  7974. add_timer(&tp->timer);
  7975. }
  7976. static void tg3_timer_stop(struct tg3 *tp)
  7977. {
  7978. del_timer_sync(&tp->timer);
  7979. }
  7980. /* Restart hardware after configuration changes, self-test, etc.
  7981. * Invoked with tp->lock held.
  7982. */
  7983. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7984. __releases(tp->lock)
  7985. __acquires(tp->lock)
  7986. {
  7987. int err;
  7988. err = tg3_init_hw(tp, reset_phy);
  7989. if (err) {
  7990. netdev_err(tp->dev,
  7991. "Failed to re-initialize device, aborting\n");
  7992. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7993. tg3_full_unlock(tp);
  7994. tg3_timer_stop(tp);
  7995. tp->irq_sync = 0;
  7996. tg3_napi_enable(tp);
  7997. dev_close(tp->dev);
  7998. tg3_full_lock(tp, 0);
  7999. }
  8000. return err;
  8001. }
  8002. static void tg3_reset_task(struct work_struct *work)
  8003. {
  8004. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8005. int err;
  8006. tg3_full_lock(tp, 0);
  8007. if (!netif_running(tp->dev)) {
  8008. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8009. tg3_full_unlock(tp);
  8010. return;
  8011. }
  8012. tg3_full_unlock(tp);
  8013. tg3_phy_stop(tp);
  8014. tg3_netif_stop(tp);
  8015. tg3_full_lock(tp, 1);
  8016. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8017. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8018. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8019. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8020. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8021. }
  8022. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8023. err = tg3_init_hw(tp, 1);
  8024. if (err)
  8025. goto out;
  8026. tg3_netif_start(tp);
  8027. out:
  8028. tg3_full_unlock(tp);
  8029. if (!err)
  8030. tg3_phy_start(tp);
  8031. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8032. }
  8033. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8034. {
  8035. irq_handler_t fn;
  8036. unsigned long flags;
  8037. char *name;
  8038. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8039. if (tp->irq_cnt == 1)
  8040. name = tp->dev->name;
  8041. else {
  8042. name = &tnapi->irq_lbl[0];
  8043. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8044. name[IFNAMSIZ-1] = 0;
  8045. }
  8046. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8047. fn = tg3_msi;
  8048. if (tg3_flag(tp, 1SHOT_MSI))
  8049. fn = tg3_msi_1shot;
  8050. flags = 0;
  8051. } else {
  8052. fn = tg3_interrupt;
  8053. if (tg3_flag(tp, TAGGED_STATUS))
  8054. fn = tg3_interrupt_tagged;
  8055. flags = IRQF_SHARED;
  8056. }
  8057. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8058. }
  8059. static int tg3_test_interrupt(struct tg3 *tp)
  8060. {
  8061. struct tg3_napi *tnapi = &tp->napi[0];
  8062. struct net_device *dev = tp->dev;
  8063. int err, i, intr_ok = 0;
  8064. u32 val;
  8065. if (!netif_running(dev))
  8066. return -ENODEV;
  8067. tg3_disable_ints(tp);
  8068. free_irq(tnapi->irq_vec, tnapi);
  8069. /*
  8070. * Turn off MSI one shot mode. Otherwise this test has no
  8071. * observable way to know whether the interrupt was delivered.
  8072. */
  8073. if (tg3_flag(tp, 57765_PLUS)) {
  8074. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8075. tw32(MSGINT_MODE, val);
  8076. }
  8077. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8078. IRQF_SHARED, dev->name, tnapi);
  8079. if (err)
  8080. return err;
  8081. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8082. tg3_enable_ints(tp);
  8083. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8084. tnapi->coal_now);
  8085. for (i = 0; i < 5; i++) {
  8086. u32 int_mbox, misc_host_ctrl;
  8087. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8088. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8089. if ((int_mbox != 0) ||
  8090. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8091. intr_ok = 1;
  8092. break;
  8093. }
  8094. if (tg3_flag(tp, 57765_PLUS) &&
  8095. tnapi->hw_status->status_tag != tnapi->last_tag)
  8096. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8097. msleep(10);
  8098. }
  8099. tg3_disable_ints(tp);
  8100. free_irq(tnapi->irq_vec, tnapi);
  8101. err = tg3_request_irq(tp, 0);
  8102. if (err)
  8103. return err;
  8104. if (intr_ok) {
  8105. /* Reenable MSI one shot mode. */
  8106. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8107. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8108. tw32(MSGINT_MODE, val);
  8109. }
  8110. return 0;
  8111. }
  8112. return -EIO;
  8113. }
  8114. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8115. * successfully restored
  8116. */
  8117. static int tg3_test_msi(struct tg3 *tp)
  8118. {
  8119. int err;
  8120. u16 pci_cmd;
  8121. if (!tg3_flag(tp, USING_MSI))
  8122. return 0;
  8123. /* Turn off SERR reporting in case MSI terminates with Master
  8124. * Abort.
  8125. */
  8126. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8127. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8128. pci_cmd & ~PCI_COMMAND_SERR);
  8129. err = tg3_test_interrupt(tp);
  8130. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8131. if (!err)
  8132. return 0;
  8133. /* other failures */
  8134. if (err != -EIO)
  8135. return err;
  8136. /* MSI test failed, go back to INTx mode */
  8137. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8138. "to INTx mode. Please report this failure to the PCI "
  8139. "maintainer and include system chipset information\n");
  8140. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8141. pci_disable_msi(tp->pdev);
  8142. tg3_flag_clear(tp, USING_MSI);
  8143. tp->napi[0].irq_vec = tp->pdev->irq;
  8144. err = tg3_request_irq(tp, 0);
  8145. if (err)
  8146. return err;
  8147. /* Need to reset the chip because the MSI cycle may have terminated
  8148. * with Master Abort.
  8149. */
  8150. tg3_full_lock(tp, 1);
  8151. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8152. err = tg3_init_hw(tp, 1);
  8153. tg3_full_unlock(tp);
  8154. if (err)
  8155. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8156. return err;
  8157. }
  8158. static int tg3_request_firmware(struct tg3 *tp)
  8159. {
  8160. const __be32 *fw_data;
  8161. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8162. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8163. tp->fw_needed);
  8164. return -ENOENT;
  8165. }
  8166. fw_data = (void *)tp->fw->data;
  8167. /* Firmware blob starts with version numbers, followed by
  8168. * start address and _full_ length including BSS sections
  8169. * (which must be longer than the actual data, of course
  8170. */
  8171. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8172. if (tp->fw_len < (tp->fw->size - 12)) {
  8173. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8174. tp->fw_len, tp->fw_needed);
  8175. release_firmware(tp->fw);
  8176. tp->fw = NULL;
  8177. return -EINVAL;
  8178. }
  8179. /* We no longer need firmware; we have it. */
  8180. tp->fw_needed = NULL;
  8181. return 0;
  8182. }
  8183. static bool tg3_enable_msix(struct tg3 *tp)
  8184. {
  8185. int i, rc;
  8186. struct msix_entry msix_ent[tp->irq_max];
  8187. tp->irq_cnt = num_online_cpus();
  8188. if (tp->irq_cnt > 1) {
  8189. /* We want as many rx rings enabled as there are cpus.
  8190. * In multiqueue MSI-X mode, the first MSI-X vector
  8191. * only deals with link interrupts, etc, so we add
  8192. * one to the number of vectors we are requesting.
  8193. */
  8194. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8195. }
  8196. for (i = 0; i < tp->irq_max; i++) {
  8197. msix_ent[i].entry = i;
  8198. msix_ent[i].vector = 0;
  8199. }
  8200. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8201. if (rc < 0) {
  8202. return false;
  8203. } else if (rc != 0) {
  8204. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8205. return false;
  8206. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8207. tp->irq_cnt, rc);
  8208. tp->irq_cnt = rc;
  8209. }
  8210. for (i = 0; i < tp->irq_max; i++)
  8211. tp->napi[i].irq_vec = msix_ent[i].vector;
  8212. netif_set_real_num_tx_queues(tp->dev, 1);
  8213. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8214. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8215. pci_disable_msix(tp->pdev);
  8216. return false;
  8217. }
  8218. if (tp->irq_cnt > 1) {
  8219. tg3_flag_set(tp, ENABLE_RSS);
  8220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8222. tg3_flag_set(tp, ENABLE_TSS);
  8223. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8224. }
  8225. }
  8226. return true;
  8227. }
  8228. static void tg3_ints_init(struct tg3 *tp)
  8229. {
  8230. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8231. !tg3_flag(tp, TAGGED_STATUS)) {
  8232. /* All MSI supporting chips should support tagged
  8233. * status. Assert that this is the case.
  8234. */
  8235. netdev_warn(tp->dev,
  8236. "MSI without TAGGED_STATUS? Not using MSI\n");
  8237. goto defcfg;
  8238. }
  8239. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8240. tg3_flag_set(tp, USING_MSIX);
  8241. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8242. tg3_flag_set(tp, USING_MSI);
  8243. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8244. u32 msi_mode = tr32(MSGINT_MODE);
  8245. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8246. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8247. if (!tg3_flag(tp, 1SHOT_MSI))
  8248. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8249. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8250. }
  8251. defcfg:
  8252. if (!tg3_flag(tp, USING_MSIX)) {
  8253. tp->irq_cnt = 1;
  8254. tp->napi[0].irq_vec = tp->pdev->irq;
  8255. netif_set_real_num_tx_queues(tp->dev, 1);
  8256. netif_set_real_num_rx_queues(tp->dev, 1);
  8257. }
  8258. }
  8259. static void tg3_ints_fini(struct tg3 *tp)
  8260. {
  8261. if (tg3_flag(tp, USING_MSIX))
  8262. pci_disable_msix(tp->pdev);
  8263. else if (tg3_flag(tp, USING_MSI))
  8264. pci_disable_msi(tp->pdev);
  8265. tg3_flag_clear(tp, USING_MSI);
  8266. tg3_flag_clear(tp, USING_MSIX);
  8267. tg3_flag_clear(tp, ENABLE_RSS);
  8268. tg3_flag_clear(tp, ENABLE_TSS);
  8269. }
  8270. static int tg3_open(struct net_device *dev)
  8271. {
  8272. struct tg3 *tp = netdev_priv(dev);
  8273. int i, err;
  8274. if (tp->fw_needed) {
  8275. err = tg3_request_firmware(tp);
  8276. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8277. if (err)
  8278. return err;
  8279. } else if (err) {
  8280. netdev_warn(tp->dev, "TSO capability disabled\n");
  8281. tg3_flag_clear(tp, TSO_CAPABLE);
  8282. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8283. netdev_notice(tp->dev, "TSO capability restored\n");
  8284. tg3_flag_set(tp, TSO_CAPABLE);
  8285. }
  8286. }
  8287. netif_carrier_off(tp->dev);
  8288. err = tg3_power_up(tp);
  8289. if (err)
  8290. return err;
  8291. tg3_full_lock(tp, 0);
  8292. tg3_disable_ints(tp);
  8293. tg3_flag_clear(tp, INIT_COMPLETE);
  8294. tg3_full_unlock(tp);
  8295. /*
  8296. * Setup interrupts first so we know how
  8297. * many NAPI resources to allocate
  8298. */
  8299. tg3_ints_init(tp);
  8300. tg3_rss_check_indir_tbl(tp);
  8301. /* The placement of this call is tied
  8302. * to the setup and use of Host TX descriptors.
  8303. */
  8304. err = tg3_alloc_consistent(tp);
  8305. if (err)
  8306. goto err_out1;
  8307. tg3_napi_init(tp);
  8308. tg3_napi_enable(tp);
  8309. for (i = 0; i < tp->irq_cnt; i++) {
  8310. struct tg3_napi *tnapi = &tp->napi[i];
  8311. err = tg3_request_irq(tp, i);
  8312. if (err) {
  8313. for (i--; i >= 0; i--) {
  8314. tnapi = &tp->napi[i];
  8315. free_irq(tnapi->irq_vec, tnapi);
  8316. }
  8317. goto err_out2;
  8318. }
  8319. }
  8320. tg3_full_lock(tp, 0);
  8321. err = tg3_init_hw(tp, 1);
  8322. if (err) {
  8323. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8324. tg3_free_rings(tp);
  8325. }
  8326. tg3_full_unlock(tp);
  8327. if (err)
  8328. goto err_out3;
  8329. if (tg3_flag(tp, USING_MSI)) {
  8330. err = tg3_test_msi(tp);
  8331. if (err) {
  8332. tg3_full_lock(tp, 0);
  8333. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8334. tg3_free_rings(tp);
  8335. tg3_full_unlock(tp);
  8336. goto err_out2;
  8337. }
  8338. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8339. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8340. tw32(PCIE_TRANSACTION_CFG,
  8341. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8342. }
  8343. }
  8344. tg3_phy_start(tp);
  8345. tg3_full_lock(tp, 0);
  8346. tg3_timer_start(tp);
  8347. tg3_flag_set(tp, INIT_COMPLETE);
  8348. tg3_enable_ints(tp);
  8349. tg3_full_unlock(tp);
  8350. netif_tx_start_all_queues(dev);
  8351. /*
  8352. * Reset loopback feature if it was turned on while the device was down
  8353. * make sure that it's installed properly now.
  8354. */
  8355. if (dev->features & NETIF_F_LOOPBACK)
  8356. tg3_set_loopback(dev, dev->features);
  8357. return 0;
  8358. err_out3:
  8359. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8360. struct tg3_napi *tnapi = &tp->napi[i];
  8361. free_irq(tnapi->irq_vec, tnapi);
  8362. }
  8363. err_out2:
  8364. tg3_napi_disable(tp);
  8365. tg3_napi_fini(tp);
  8366. tg3_free_consistent(tp);
  8367. err_out1:
  8368. tg3_ints_fini(tp);
  8369. tg3_frob_aux_power(tp, false);
  8370. pci_set_power_state(tp->pdev, PCI_D3hot);
  8371. return err;
  8372. }
  8373. static int tg3_close(struct net_device *dev)
  8374. {
  8375. int i;
  8376. struct tg3 *tp = netdev_priv(dev);
  8377. tg3_napi_disable(tp);
  8378. tg3_reset_task_cancel(tp);
  8379. netif_tx_stop_all_queues(dev);
  8380. tg3_timer_stop(tp);
  8381. tg3_phy_stop(tp);
  8382. tg3_full_lock(tp, 1);
  8383. tg3_disable_ints(tp);
  8384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8385. tg3_free_rings(tp);
  8386. tg3_flag_clear(tp, INIT_COMPLETE);
  8387. tg3_full_unlock(tp);
  8388. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8389. struct tg3_napi *tnapi = &tp->napi[i];
  8390. free_irq(tnapi->irq_vec, tnapi);
  8391. }
  8392. tg3_ints_fini(tp);
  8393. /* Clear stats across close / open calls */
  8394. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8395. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8396. tg3_napi_fini(tp);
  8397. tg3_free_consistent(tp);
  8398. tg3_power_down(tp);
  8399. netif_carrier_off(tp->dev);
  8400. return 0;
  8401. }
  8402. static inline u64 get_stat64(tg3_stat64_t *val)
  8403. {
  8404. return ((u64)val->high << 32) | ((u64)val->low);
  8405. }
  8406. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8407. {
  8408. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8409. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8410. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8412. u32 val;
  8413. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8414. tg3_writephy(tp, MII_TG3_TEST1,
  8415. val | MII_TG3_TEST1_CRC_EN);
  8416. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8417. } else
  8418. val = 0;
  8419. tp->phy_crc_errors += val;
  8420. return tp->phy_crc_errors;
  8421. }
  8422. return get_stat64(&hw_stats->rx_fcs_errors);
  8423. }
  8424. #define ESTAT_ADD(member) \
  8425. estats->member = old_estats->member + \
  8426. get_stat64(&hw_stats->member)
  8427. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8428. {
  8429. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8430. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8431. ESTAT_ADD(rx_octets);
  8432. ESTAT_ADD(rx_fragments);
  8433. ESTAT_ADD(rx_ucast_packets);
  8434. ESTAT_ADD(rx_mcast_packets);
  8435. ESTAT_ADD(rx_bcast_packets);
  8436. ESTAT_ADD(rx_fcs_errors);
  8437. ESTAT_ADD(rx_align_errors);
  8438. ESTAT_ADD(rx_xon_pause_rcvd);
  8439. ESTAT_ADD(rx_xoff_pause_rcvd);
  8440. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8441. ESTAT_ADD(rx_xoff_entered);
  8442. ESTAT_ADD(rx_frame_too_long_errors);
  8443. ESTAT_ADD(rx_jabbers);
  8444. ESTAT_ADD(rx_undersize_packets);
  8445. ESTAT_ADD(rx_in_length_errors);
  8446. ESTAT_ADD(rx_out_length_errors);
  8447. ESTAT_ADD(rx_64_or_less_octet_packets);
  8448. ESTAT_ADD(rx_65_to_127_octet_packets);
  8449. ESTAT_ADD(rx_128_to_255_octet_packets);
  8450. ESTAT_ADD(rx_256_to_511_octet_packets);
  8451. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8452. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8453. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8454. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8455. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8456. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8457. ESTAT_ADD(tx_octets);
  8458. ESTAT_ADD(tx_collisions);
  8459. ESTAT_ADD(tx_xon_sent);
  8460. ESTAT_ADD(tx_xoff_sent);
  8461. ESTAT_ADD(tx_flow_control);
  8462. ESTAT_ADD(tx_mac_errors);
  8463. ESTAT_ADD(tx_single_collisions);
  8464. ESTAT_ADD(tx_mult_collisions);
  8465. ESTAT_ADD(tx_deferred);
  8466. ESTAT_ADD(tx_excessive_collisions);
  8467. ESTAT_ADD(tx_late_collisions);
  8468. ESTAT_ADD(tx_collide_2times);
  8469. ESTAT_ADD(tx_collide_3times);
  8470. ESTAT_ADD(tx_collide_4times);
  8471. ESTAT_ADD(tx_collide_5times);
  8472. ESTAT_ADD(tx_collide_6times);
  8473. ESTAT_ADD(tx_collide_7times);
  8474. ESTAT_ADD(tx_collide_8times);
  8475. ESTAT_ADD(tx_collide_9times);
  8476. ESTAT_ADD(tx_collide_10times);
  8477. ESTAT_ADD(tx_collide_11times);
  8478. ESTAT_ADD(tx_collide_12times);
  8479. ESTAT_ADD(tx_collide_13times);
  8480. ESTAT_ADD(tx_collide_14times);
  8481. ESTAT_ADD(tx_collide_15times);
  8482. ESTAT_ADD(tx_ucast_packets);
  8483. ESTAT_ADD(tx_mcast_packets);
  8484. ESTAT_ADD(tx_bcast_packets);
  8485. ESTAT_ADD(tx_carrier_sense_errors);
  8486. ESTAT_ADD(tx_discards);
  8487. ESTAT_ADD(tx_errors);
  8488. ESTAT_ADD(dma_writeq_full);
  8489. ESTAT_ADD(dma_write_prioq_full);
  8490. ESTAT_ADD(rxbds_empty);
  8491. ESTAT_ADD(rx_discards);
  8492. ESTAT_ADD(rx_errors);
  8493. ESTAT_ADD(rx_threshold_hit);
  8494. ESTAT_ADD(dma_readq_full);
  8495. ESTAT_ADD(dma_read_prioq_full);
  8496. ESTAT_ADD(tx_comp_queue_full);
  8497. ESTAT_ADD(ring_set_send_prod_index);
  8498. ESTAT_ADD(ring_status_update);
  8499. ESTAT_ADD(nic_irqs);
  8500. ESTAT_ADD(nic_avoided_irqs);
  8501. ESTAT_ADD(nic_tx_threshold_hit);
  8502. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8503. }
  8504. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8505. {
  8506. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8507. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8508. stats->rx_packets = old_stats->rx_packets +
  8509. get_stat64(&hw_stats->rx_ucast_packets) +
  8510. get_stat64(&hw_stats->rx_mcast_packets) +
  8511. get_stat64(&hw_stats->rx_bcast_packets);
  8512. stats->tx_packets = old_stats->tx_packets +
  8513. get_stat64(&hw_stats->tx_ucast_packets) +
  8514. get_stat64(&hw_stats->tx_mcast_packets) +
  8515. get_stat64(&hw_stats->tx_bcast_packets);
  8516. stats->rx_bytes = old_stats->rx_bytes +
  8517. get_stat64(&hw_stats->rx_octets);
  8518. stats->tx_bytes = old_stats->tx_bytes +
  8519. get_stat64(&hw_stats->tx_octets);
  8520. stats->rx_errors = old_stats->rx_errors +
  8521. get_stat64(&hw_stats->rx_errors);
  8522. stats->tx_errors = old_stats->tx_errors +
  8523. get_stat64(&hw_stats->tx_errors) +
  8524. get_stat64(&hw_stats->tx_mac_errors) +
  8525. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8526. get_stat64(&hw_stats->tx_discards);
  8527. stats->multicast = old_stats->multicast +
  8528. get_stat64(&hw_stats->rx_mcast_packets);
  8529. stats->collisions = old_stats->collisions +
  8530. get_stat64(&hw_stats->tx_collisions);
  8531. stats->rx_length_errors = old_stats->rx_length_errors +
  8532. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8533. get_stat64(&hw_stats->rx_undersize_packets);
  8534. stats->rx_over_errors = old_stats->rx_over_errors +
  8535. get_stat64(&hw_stats->rxbds_empty);
  8536. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8537. get_stat64(&hw_stats->rx_align_errors);
  8538. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8539. get_stat64(&hw_stats->tx_discards);
  8540. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8541. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8542. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8543. tg3_calc_crc_errors(tp);
  8544. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8545. get_stat64(&hw_stats->rx_discards);
  8546. stats->rx_dropped = tp->rx_dropped;
  8547. stats->tx_dropped = tp->tx_dropped;
  8548. }
  8549. static int tg3_get_regs_len(struct net_device *dev)
  8550. {
  8551. return TG3_REG_BLK_SIZE;
  8552. }
  8553. static void tg3_get_regs(struct net_device *dev,
  8554. struct ethtool_regs *regs, void *_p)
  8555. {
  8556. struct tg3 *tp = netdev_priv(dev);
  8557. regs->version = 0;
  8558. memset(_p, 0, TG3_REG_BLK_SIZE);
  8559. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8560. return;
  8561. tg3_full_lock(tp, 0);
  8562. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8563. tg3_full_unlock(tp);
  8564. }
  8565. static int tg3_get_eeprom_len(struct net_device *dev)
  8566. {
  8567. struct tg3 *tp = netdev_priv(dev);
  8568. return tp->nvram_size;
  8569. }
  8570. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8571. {
  8572. struct tg3 *tp = netdev_priv(dev);
  8573. int ret;
  8574. u8 *pd;
  8575. u32 i, offset, len, b_offset, b_count;
  8576. __be32 val;
  8577. if (tg3_flag(tp, NO_NVRAM))
  8578. return -EINVAL;
  8579. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8580. return -EAGAIN;
  8581. offset = eeprom->offset;
  8582. len = eeprom->len;
  8583. eeprom->len = 0;
  8584. eeprom->magic = TG3_EEPROM_MAGIC;
  8585. if (offset & 3) {
  8586. /* adjustments to start on required 4 byte boundary */
  8587. b_offset = offset & 3;
  8588. b_count = 4 - b_offset;
  8589. if (b_count > len) {
  8590. /* i.e. offset=1 len=2 */
  8591. b_count = len;
  8592. }
  8593. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8594. if (ret)
  8595. return ret;
  8596. memcpy(data, ((char *)&val) + b_offset, b_count);
  8597. len -= b_count;
  8598. offset += b_count;
  8599. eeprom->len += b_count;
  8600. }
  8601. /* read bytes up to the last 4 byte boundary */
  8602. pd = &data[eeprom->len];
  8603. for (i = 0; i < (len - (len & 3)); i += 4) {
  8604. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8605. if (ret) {
  8606. eeprom->len += i;
  8607. return ret;
  8608. }
  8609. memcpy(pd + i, &val, 4);
  8610. }
  8611. eeprom->len += i;
  8612. if (len & 3) {
  8613. /* read last bytes not ending on 4 byte boundary */
  8614. pd = &data[eeprom->len];
  8615. b_count = len & 3;
  8616. b_offset = offset + len - b_count;
  8617. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8618. if (ret)
  8619. return ret;
  8620. memcpy(pd, &val, b_count);
  8621. eeprom->len += b_count;
  8622. }
  8623. return 0;
  8624. }
  8625. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8626. {
  8627. struct tg3 *tp = netdev_priv(dev);
  8628. int ret;
  8629. u32 offset, len, b_offset, odd_len;
  8630. u8 *buf;
  8631. __be32 start, end;
  8632. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8633. return -EAGAIN;
  8634. if (tg3_flag(tp, NO_NVRAM) ||
  8635. eeprom->magic != TG3_EEPROM_MAGIC)
  8636. return -EINVAL;
  8637. offset = eeprom->offset;
  8638. len = eeprom->len;
  8639. if ((b_offset = (offset & 3))) {
  8640. /* adjustments to start on required 4 byte boundary */
  8641. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8642. if (ret)
  8643. return ret;
  8644. len += b_offset;
  8645. offset &= ~3;
  8646. if (len < 4)
  8647. len = 4;
  8648. }
  8649. odd_len = 0;
  8650. if (len & 3) {
  8651. /* adjustments to end on required 4 byte boundary */
  8652. odd_len = 1;
  8653. len = (len + 3) & ~3;
  8654. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8655. if (ret)
  8656. return ret;
  8657. }
  8658. buf = data;
  8659. if (b_offset || odd_len) {
  8660. buf = kmalloc(len, GFP_KERNEL);
  8661. if (!buf)
  8662. return -ENOMEM;
  8663. if (b_offset)
  8664. memcpy(buf, &start, 4);
  8665. if (odd_len)
  8666. memcpy(buf+len-4, &end, 4);
  8667. memcpy(buf + b_offset, data, eeprom->len);
  8668. }
  8669. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8670. if (buf != data)
  8671. kfree(buf);
  8672. return ret;
  8673. }
  8674. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8675. {
  8676. struct tg3 *tp = netdev_priv(dev);
  8677. if (tg3_flag(tp, USE_PHYLIB)) {
  8678. struct phy_device *phydev;
  8679. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8680. return -EAGAIN;
  8681. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8682. return phy_ethtool_gset(phydev, cmd);
  8683. }
  8684. cmd->supported = (SUPPORTED_Autoneg);
  8685. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8686. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8687. SUPPORTED_1000baseT_Full);
  8688. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8689. cmd->supported |= (SUPPORTED_100baseT_Half |
  8690. SUPPORTED_100baseT_Full |
  8691. SUPPORTED_10baseT_Half |
  8692. SUPPORTED_10baseT_Full |
  8693. SUPPORTED_TP);
  8694. cmd->port = PORT_TP;
  8695. } else {
  8696. cmd->supported |= SUPPORTED_FIBRE;
  8697. cmd->port = PORT_FIBRE;
  8698. }
  8699. cmd->advertising = tp->link_config.advertising;
  8700. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8701. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8702. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8703. cmd->advertising |= ADVERTISED_Pause;
  8704. } else {
  8705. cmd->advertising |= ADVERTISED_Pause |
  8706. ADVERTISED_Asym_Pause;
  8707. }
  8708. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8709. cmd->advertising |= ADVERTISED_Asym_Pause;
  8710. }
  8711. }
  8712. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8713. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8714. cmd->duplex = tp->link_config.active_duplex;
  8715. cmd->lp_advertising = tp->link_config.rmt_adv;
  8716. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8717. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8718. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8719. else
  8720. cmd->eth_tp_mdix = ETH_TP_MDI;
  8721. }
  8722. } else {
  8723. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8724. cmd->duplex = DUPLEX_UNKNOWN;
  8725. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8726. }
  8727. cmd->phy_address = tp->phy_addr;
  8728. cmd->transceiver = XCVR_INTERNAL;
  8729. cmd->autoneg = tp->link_config.autoneg;
  8730. cmd->maxtxpkt = 0;
  8731. cmd->maxrxpkt = 0;
  8732. return 0;
  8733. }
  8734. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8735. {
  8736. struct tg3 *tp = netdev_priv(dev);
  8737. u32 speed = ethtool_cmd_speed(cmd);
  8738. if (tg3_flag(tp, USE_PHYLIB)) {
  8739. struct phy_device *phydev;
  8740. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8741. return -EAGAIN;
  8742. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8743. return phy_ethtool_sset(phydev, cmd);
  8744. }
  8745. if (cmd->autoneg != AUTONEG_ENABLE &&
  8746. cmd->autoneg != AUTONEG_DISABLE)
  8747. return -EINVAL;
  8748. if (cmd->autoneg == AUTONEG_DISABLE &&
  8749. cmd->duplex != DUPLEX_FULL &&
  8750. cmd->duplex != DUPLEX_HALF)
  8751. return -EINVAL;
  8752. if (cmd->autoneg == AUTONEG_ENABLE) {
  8753. u32 mask = ADVERTISED_Autoneg |
  8754. ADVERTISED_Pause |
  8755. ADVERTISED_Asym_Pause;
  8756. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8757. mask |= ADVERTISED_1000baseT_Half |
  8758. ADVERTISED_1000baseT_Full;
  8759. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8760. mask |= ADVERTISED_100baseT_Half |
  8761. ADVERTISED_100baseT_Full |
  8762. ADVERTISED_10baseT_Half |
  8763. ADVERTISED_10baseT_Full |
  8764. ADVERTISED_TP;
  8765. else
  8766. mask |= ADVERTISED_FIBRE;
  8767. if (cmd->advertising & ~mask)
  8768. return -EINVAL;
  8769. mask &= (ADVERTISED_1000baseT_Half |
  8770. ADVERTISED_1000baseT_Full |
  8771. ADVERTISED_100baseT_Half |
  8772. ADVERTISED_100baseT_Full |
  8773. ADVERTISED_10baseT_Half |
  8774. ADVERTISED_10baseT_Full);
  8775. cmd->advertising &= mask;
  8776. } else {
  8777. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8778. if (speed != SPEED_1000)
  8779. return -EINVAL;
  8780. if (cmd->duplex != DUPLEX_FULL)
  8781. return -EINVAL;
  8782. } else {
  8783. if (speed != SPEED_100 &&
  8784. speed != SPEED_10)
  8785. return -EINVAL;
  8786. }
  8787. }
  8788. tg3_full_lock(tp, 0);
  8789. tp->link_config.autoneg = cmd->autoneg;
  8790. if (cmd->autoneg == AUTONEG_ENABLE) {
  8791. tp->link_config.advertising = (cmd->advertising |
  8792. ADVERTISED_Autoneg);
  8793. tp->link_config.speed = SPEED_UNKNOWN;
  8794. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8795. } else {
  8796. tp->link_config.advertising = 0;
  8797. tp->link_config.speed = speed;
  8798. tp->link_config.duplex = cmd->duplex;
  8799. }
  8800. if (netif_running(dev))
  8801. tg3_setup_phy(tp, 1);
  8802. tg3_full_unlock(tp);
  8803. return 0;
  8804. }
  8805. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8806. {
  8807. struct tg3 *tp = netdev_priv(dev);
  8808. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8809. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8810. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8811. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8812. }
  8813. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8814. {
  8815. struct tg3 *tp = netdev_priv(dev);
  8816. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8817. wol->supported = WAKE_MAGIC;
  8818. else
  8819. wol->supported = 0;
  8820. wol->wolopts = 0;
  8821. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8822. wol->wolopts = WAKE_MAGIC;
  8823. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8824. }
  8825. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8826. {
  8827. struct tg3 *tp = netdev_priv(dev);
  8828. struct device *dp = &tp->pdev->dev;
  8829. if (wol->wolopts & ~WAKE_MAGIC)
  8830. return -EINVAL;
  8831. if ((wol->wolopts & WAKE_MAGIC) &&
  8832. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8833. return -EINVAL;
  8834. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8835. spin_lock_bh(&tp->lock);
  8836. if (device_may_wakeup(dp))
  8837. tg3_flag_set(tp, WOL_ENABLE);
  8838. else
  8839. tg3_flag_clear(tp, WOL_ENABLE);
  8840. spin_unlock_bh(&tp->lock);
  8841. return 0;
  8842. }
  8843. static u32 tg3_get_msglevel(struct net_device *dev)
  8844. {
  8845. struct tg3 *tp = netdev_priv(dev);
  8846. return tp->msg_enable;
  8847. }
  8848. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8849. {
  8850. struct tg3 *tp = netdev_priv(dev);
  8851. tp->msg_enable = value;
  8852. }
  8853. static int tg3_nway_reset(struct net_device *dev)
  8854. {
  8855. struct tg3 *tp = netdev_priv(dev);
  8856. int r;
  8857. if (!netif_running(dev))
  8858. return -EAGAIN;
  8859. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8860. return -EINVAL;
  8861. if (tg3_flag(tp, USE_PHYLIB)) {
  8862. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8863. return -EAGAIN;
  8864. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8865. } else {
  8866. u32 bmcr;
  8867. spin_lock_bh(&tp->lock);
  8868. r = -EINVAL;
  8869. tg3_readphy(tp, MII_BMCR, &bmcr);
  8870. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8871. ((bmcr & BMCR_ANENABLE) ||
  8872. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8873. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8874. BMCR_ANENABLE);
  8875. r = 0;
  8876. }
  8877. spin_unlock_bh(&tp->lock);
  8878. }
  8879. return r;
  8880. }
  8881. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8882. {
  8883. struct tg3 *tp = netdev_priv(dev);
  8884. ering->rx_max_pending = tp->rx_std_ring_mask;
  8885. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8886. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8887. else
  8888. ering->rx_jumbo_max_pending = 0;
  8889. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8890. ering->rx_pending = tp->rx_pending;
  8891. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8892. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8893. else
  8894. ering->rx_jumbo_pending = 0;
  8895. ering->tx_pending = tp->napi[0].tx_pending;
  8896. }
  8897. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8898. {
  8899. struct tg3 *tp = netdev_priv(dev);
  8900. int i, irq_sync = 0, err = 0;
  8901. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8902. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8903. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8904. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8905. (tg3_flag(tp, TSO_BUG) &&
  8906. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8907. return -EINVAL;
  8908. if (netif_running(dev)) {
  8909. tg3_phy_stop(tp);
  8910. tg3_netif_stop(tp);
  8911. irq_sync = 1;
  8912. }
  8913. tg3_full_lock(tp, irq_sync);
  8914. tp->rx_pending = ering->rx_pending;
  8915. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8916. tp->rx_pending > 63)
  8917. tp->rx_pending = 63;
  8918. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8919. for (i = 0; i < tp->irq_max; i++)
  8920. tp->napi[i].tx_pending = ering->tx_pending;
  8921. if (netif_running(dev)) {
  8922. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8923. err = tg3_restart_hw(tp, 1);
  8924. if (!err)
  8925. tg3_netif_start(tp);
  8926. }
  8927. tg3_full_unlock(tp);
  8928. if (irq_sync && !err)
  8929. tg3_phy_start(tp);
  8930. return err;
  8931. }
  8932. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8933. {
  8934. struct tg3 *tp = netdev_priv(dev);
  8935. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8936. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8937. epause->rx_pause = 1;
  8938. else
  8939. epause->rx_pause = 0;
  8940. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8941. epause->tx_pause = 1;
  8942. else
  8943. epause->tx_pause = 0;
  8944. }
  8945. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8946. {
  8947. struct tg3 *tp = netdev_priv(dev);
  8948. int err = 0;
  8949. if (tg3_flag(tp, USE_PHYLIB)) {
  8950. u32 newadv;
  8951. struct phy_device *phydev;
  8952. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8953. if (!(phydev->supported & SUPPORTED_Pause) ||
  8954. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8955. (epause->rx_pause != epause->tx_pause)))
  8956. return -EINVAL;
  8957. tp->link_config.flowctrl = 0;
  8958. if (epause->rx_pause) {
  8959. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8960. if (epause->tx_pause) {
  8961. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8962. newadv = ADVERTISED_Pause;
  8963. } else
  8964. newadv = ADVERTISED_Pause |
  8965. ADVERTISED_Asym_Pause;
  8966. } else if (epause->tx_pause) {
  8967. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8968. newadv = ADVERTISED_Asym_Pause;
  8969. } else
  8970. newadv = 0;
  8971. if (epause->autoneg)
  8972. tg3_flag_set(tp, PAUSE_AUTONEG);
  8973. else
  8974. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8975. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8976. u32 oldadv = phydev->advertising &
  8977. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8978. if (oldadv != newadv) {
  8979. phydev->advertising &=
  8980. ~(ADVERTISED_Pause |
  8981. ADVERTISED_Asym_Pause);
  8982. phydev->advertising |= newadv;
  8983. if (phydev->autoneg) {
  8984. /*
  8985. * Always renegotiate the link to
  8986. * inform our link partner of our
  8987. * flow control settings, even if the
  8988. * flow control is forced. Let
  8989. * tg3_adjust_link() do the final
  8990. * flow control setup.
  8991. */
  8992. return phy_start_aneg(phydev);
  8993. }
  8994. }
  8995. if (!epause->autoneg)
  8996. tg3_setup_flow_control(tp, 0, 0);
  8997. } else {
  8998. tp->link_config.advertising &=
  8999. ~(ADVERTISED_Pause |
  9000. ADVERTISED_Asym_Pause);
  9001. tp->link_config.advertising |= newadv;
  9002. }
  9003. } else {
  9004. int irq_sync = 0;
  9005. if (netif_running(dev)) {
  9006. tg3_netif_stop(tp);
  9007. irq_sync = 1;
  9008. }
  9009. tg3_full_lock(tp, irq_sync);
  9010. if (epause->autoneg)
  9011. tg3_flag_set(tp, PAUSE_AUTONEG);
  9012. else
  9013. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9014. if (epause->rx_pause)
  9015. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9016. else
  9017. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9018. if (epause->tx_pause)
  9019. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9020. else
  9021. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9022. if (netif_running(dev)) {
  9023. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9024. err = tg3_restart_hw(tp, 1);
  9025. if (!err)
  9026. tg3_netif_start(tp);
  9027. }
  9028. tg3_full_unlock(tp);
  9029. }
  9030. return err;
  9031. }
  9032. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9033. {
  9034. switch (sset) {
  9035. case ETH_SS_TEST:
  9036. return TG3_NUM_TEST;
  9037. case ETH_SS_STATS:
  9038. return TG3_NUM_STATS;
  9039. default:
  9040. return -EOPNOTSUPP;
  9041. }
  9042. }
  9043. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9044. u32 *rules __always_unused)
  9045. {
  9046. struct tg3 *tp = netdev_priv(dev);
  9047. if (!tg3_flag(tp, SUPPORT_MSIX))
  9048. return -EOPNOTSUPP;
  9049. switch (info->cmd) {
  9050. case ETHTOOL_GRXRINGS:
  9051. if (netif_running(tp->dev))
  9052. info->data = tp->irq_cnt;
  9053. else {
  9054. info->data = num_online_cpus();
  9055. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9056. info->data = TG3_IRQ_MAX_VECS_RSS;
  9057. }
  9058. /* The first interrupt vector only
  9059. * handles link interrupts.
  9060. */
  9061. info->data -= 1;
  9062. return 0;
  9063. default:
  9064. return -EOPNOTSUPP;
  9065. }
  9066. }
  9067. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9068. {
  9069. u32 size = 0;
  9070. struct tg3 *tp = netdev_priv(dev);
  9071. if (tg3_flag(tp, SUPPORT_MSIX))
  9072. size = TG3_RSS_INDIR_TBL_SIZE;
  9073. return size;
  9074. }
  9075. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9076. {
  9077. struct tg3 *tp = netdev_priv(dev);
  9078. int i;
  9079. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9080. indir[i] = tp->rss_ind_tbl[i];
  9081. return 0;
  9082. }
  9083. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9084. {
  9085. struct tg3 *tp = netdev_priv(dev);
  9086. size_t i;
  9087. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9088. tp->rss_ind_tbl[i] = indir[i];
  9089. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9090. return 0;
  9091. /* It is legal to write the indirection
  9092. * table while the device is running.
  9093. */
  9094. tg3_full_lock(tp, 0);
  9095. tg3_rss_write_indir_tbl(tp);
  9096. tg3_full_unlock(tp);
  9097. return 0;
  9098. }
  9099. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9100. {
  9101. switch (stringset) {
  9102. case ETH_SS_STATS:
  9103. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9104. break;
  9105. case ETH_SS_TEST:
  9106. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9107. break;
  9108. default:
  9109. WARN_ON(1); /* we need a WARN() */
  9110. break;
  9111. }
  9112. }
  9113. static int tg3_set_phys_id(struct net_device *dev,
  9114. enum ethtool_phys_id_state state)
  9115. {
  9116. struct tg3 *tp = netdev_priv(dev);
  9117. if (!netif_running(tp->dev))
  9118. return -EAGAIN;
  9119. switch (state) {
  9120. case ETHTOOL_ID_ACTIVE:
  9121. return 1; /* cycle on/off once per second */
  9122. case ETHTOOL_ID_ON:
  9123. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9124. LED_CTRL_1000MBPS_ON |
  9125. LED_CTRL_100MBPS_ON |
  9126. LED_CTRL_10MBPS_ON |
  9127. LED_CTRL_TRAFFIC_OVERRIDE |
  9128. LED_CTRL_TRAFFIC_BLINK |
  9129. LED_CTRL_TRAFFIC_LED);
  9130. break;
  9131. case ETHTOOL_ID_OFF:
  9132. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9133. LED_CTRL_TRAFFIC_OVERRIDE);
  9134. break;
  9135. case ETHTOOL_ID_INACTIVE:
  9136. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9137. break;
  9138. }
  9139. return 0;
  9140. }
  9141. static void tg3_get_ethtool_stats(struct net_device *dev,
  9142. struct ethtool_stats *estats, u64 *tmp_stats)
  9143. {
  9144. struct tg3 *tp = netdev_priv(dev);
  9145. if (tp->hw_stats)
  9146. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9147. else
  9148. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9149. }
  9150. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9151. {
  9152. int i;
  9153. __be32 *buf;
  9154. u32 offset = 0, len = 0;
  9155. u32 magic, val;
  9156. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9157. return NULL;
  9158. if (magic == TG3_EEPROM_MAGIC) {
  9159. for (offset = TG3_NVM_DIR_START;
  9160. offset < TG3_NVM_DIR_END;
  9161. offset += TG3_NVM_DIRENT_SIZE) {
  9162. if (tg3_nvram_read(tp, offset, &val))
  9163. return NULL;
  9164. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9165. TG3_NVM_DIRTYPE_EXTVPD)
  9166. break;
  9167. }
  9168. if (offset != TG3_NVM_DIR_END) {
  9169. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9170. if (tg3_nvram_read(tp, offset + 4, &offset))
  9171. return NULL;
  9172. offset = tg3_nvram_logical_addr(tp, offset);
  9173. }
  9174. }
  9175. if (!offset || !len) {
  9176. offset = TG3_NVM_VPD_OFF;
  9177. len = TG3_NVM_VPD_LEN;
  9178. }
  9179. buf = kmalloc(len, GFP_KERNEL);
  9180. if (buf == NULL)
  9181. return NULL;
  9182. if (magic == TG3_EEPROM_MAGIC) {
  9183. for (i = 0; i < len; i += 4) {
  9184. /* The data is in little-endian format in NVRAM.
  9185. * Use the big-endian read routines to preserve
  9186. * the byte order as it exists in NVRAM.
  9187. */
  9188. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9189. goto error;
  9190. }
  9191. } else {
  9192. u8 *ptr;
  9193. ssize_t cnt;
  9194. unsigned int pos = 0;
  9195. ptr = (u8 *)&buf[0];
  9196. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9197. cnt = pci_read_vpd(tp->pdev, pos,
  9198. len - pos, ptr);
  9199. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9200. cnt = 0;
  9201. else if (cnt < 0)
  9202. goto error;
  9203. }
  9204. if (pos != len)
  9205. goto error;
  9206. }
  9207. *vpdlen = len;
  9208. return buf;
  9209. error:
  9210. kfree(buf);
  9211. return NULL;
  9212. }
  9213. #define NVRAM_TEST_SIZE 0x100
  9214. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9215. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9216. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9217. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9218. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9219. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9220. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9221. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9222. static int tg3_test_nvram(struct tg3 *tp)
  9223. {
  9224. u32 csum, magic, len;
  9225. __be32 *buf;
  9226. int i, j, k, err = 0, size;
  9227. if (tg3_flag(tp, NO_NVRAM))
  9228. return 0;
  9229. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9230. return -EIO;
  9231. if (magic == TG3_EEPROM_MAGIC)
  9232. size = NVRAM_TEST_SIZE;
  9233. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9234. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9235. TG3_EEPROM_SB_FORMAT_1) {
  9236. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9237. case TG3_EEPROM_SB_REVISION_0:
  9238. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9239. break;
  9240. case TG3_EEPROM_SB_REVISION_2:
  9241. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9242. break;
  9243. case TG3_EEPROM_SB_REVISION_3:
  9244. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9245. break;
  9246. case TG3_EEPROM_SB_REVISION_4:
  9247. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9248. break;
  9249. case TG3_EEPROM_SB_REVISION_5:
  9250. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9251. break;
  9252. case TG3_EEPROM_SB_REVISION_6:
  9253. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9254. break;
  9255. default:
  9256. return -EIO;
  9257. }
  9258. } else
  9259. return 0;
  9260. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9261. size = NVRAM_SELFBOOT_HW_SIZE;
  9262. else
  9263. return -EIO;
  9264. buf = kmalloc(size, GFP_KERNEL);
  9265. if (buf == NULL)
  9266. return -ENOMEM;
  9267. err = -EIO;
  9268. for (i = 0, j = 0; i < size; i += 4, j++) {
  9269. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9270. if (err)
  9271. break;
  9272. }
  9273. if (i < size)
  9274. goto out;
  9275. /* Selfboot format */
  9276. magic = be32_to_cpu(buf[0]);
  9277. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9278. TG3_EEPROM_MAGIC_FW) {
  9279. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9280. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9281. TG3_EEPROM_SB_REVISION_2) {
  9282. /* For rev 2, the csum doesn't include the MBA. */
  9283. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9284. csum8 += buf8[i];
  9285. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9286. csum8 += buf8[i];
  9287. } else {
  9288. for (i = 0; i < size; i++)
  9289. csum8 += buf8[i];
  9290. }
  9291. if (csum8 == 0) {
  9292. err = 0;
  9293. goto out;
  9294. }
  9295. err = -EIO;
  9296. goto out;
  9297. }
  9298. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9299. TG3_EEPROM_MAGIC_HW) {
  9300. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9301. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9302. u8 *buf8 = (u8 *) buf;
  9303. /* Separate the parity bits and the data bytes. */
  9304. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9305. if ((i == 0) || (i == 8)) {
  9306. int l;
  9307. u8 msk;
  9308. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9309. parity[k++] = buf8[i] & msk;
  9310. i++;
  9311. } else if (i == 16) {
  9312. int l;
  9313. u8 msk;
  9314. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9315. parity[k++] = buf8[i] & msk;
  9316. i++;
  9317. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9318. parity[k++] = buf8[i] & msk;
  9319. i++;
  9320. }
  9321. data[j++] = buf8[i];
  9322. }
  9323. err = -EIO;
  9324. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9325. u8 hw8 = hweight8(data[i]);
  9326. if ((hw8 & 0x1) && parity[i])
  9327. goto out;
  9328. else if (!(hw8 & 0x1) && !parity[i])
  9329. goto out;
  9330. }
  9331. err = 0;
  9332. goto out;
  9333. }
  9334. err = -EIO;
  9335. /* Bootstrap checksum at offset 0x10 */
  9336. csum = calc_crc((unsigned char *) buf, 0x10);
  9337. if (csum != le32_to_cpu(buf[0x10/4]))
  9338. goto out;
  9339. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9340. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9341. if (csum != le32_to_cpu(buf[0xfc/4]))
  9342. goto out;
  9343. kfree(buf);
  9344. buf = tg3_vpd_readblock(tp, &len);
  9345. if (!buf)
  9346. return -ENOMEM;
  9347. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9348. if (i > 0) {
  9349. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9350. if (j < 0)
  9351. goto out;
  9352. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9353. goto out;
  9354. i += PCI_VPD_LRDT_TAG_SIZE;
  9355. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9356. PCI_VPD_RO_KEYWORD_CHKSUM);
  9357. if (j > 0) {
  9358. u8 csum8 = 0;
  9359. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9360. for (i = 0; i <= j; i++)
  9361. csum8 += ((u8 *)buf)[i];
  9362. if (csum8)
  9363. goto out;
  9364. }
  9365. }
  9366. err = 0;
  9367. out:
  9368. kfree(buf);
  9369. return err;
  9370. }
  9371. #define TG3_SERDES_TIMEOUT_SEC 2
  9372. #define TG3_COPPER_TIMEOUT_SEC 6
  9373. static int tg3_test_link(struct tg3 *tp)
  9374. {
  9375. int i, max;
  9376. if (!netif_running(tp->dev))
  9377. return -ENODEV;
  9378. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9379. max = TG3_SERDES_TIMEOUT_SEC;
  9380. else
  9381. max = TG3_COPPER_TIMEOUT_SEC;
  9382. for (i = 0; i < max; i++) {
  9383. if (netif_carrier_ok(tp->dev))
  9384. return 0;
  9385. if (msleep_interruptible(1000))
  9386. break;
  9387. }
  9388. return -EIO;
  9389. }
  9390. /* Only test the commonly used registers */
  9391. static int tg3_test_registers(struct tg3 *tp)
  9392. {
  9393. int i, is_5705, is_5750;
  9394. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9395. static struct {
  9396. u16 offset;
  9397. u16 flags;
  9398. #define TG3_FL_5705 0x1
  9399. #define TG3_FL_NOT_5705 0x2
  9400. #define TG3_FL_NOT_5788 0x4
  9401. #define TG3_FL_NOT_5750 0x8
  9402. u32 read_mask;
  9403. u32 write_mask;
  9404. } reg_tbl[] = {
  9405. /* MAC Control Registers */
  9406. { MAC_MODE, TG3_FL_NOT_5705,
  9407. 0x00000000, 0x00ef6f8c },
  9408. { MAC_MODE, TG3_FL_5705,
  9409. 0x00000000, 0x01ef6b8c },
  9410. { MAC_STATUS, TG3_FL_NOT_5705,
  9411. 0x03800107, 0x00000000 },
  9412. { MAC_STATUS, TG3_FL_5705,
  9413. 0x03800100, 0x00000000 },
  9414. { MAC_ADDR_0_HIGH, 0x0000,
  9415. 0x00000000, 0x0000ffff },
  9416. { MAC_ADDR_0_LOW, 0x0000,
  9417. 0x00000000, 0xffffffff },
  9418. { MAC_RX_MTU_SIZE, 0x0000,
  9419. 0x00000000, 0x0000ffff },
  9420. { MAC_TX_MODE, 0x0000,
  9421. 0x00000000, 0x00000070 },
  9422. { MAC_TX_LENGTHS, 0x0000,
  9423. 0x00000000, 0x00003fff },
  9424. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9425. 0x00000000, 0x000007fc },
  9426. { MAC_RX_MODE, TG3_FL_5705,
  9427. 0x00000000, 0x000007dc },
  9428. { MAC_HASH_REG_0, 0x0000,
  9429. 0x00000000, 0xffffffff },
  9430. { MAC_HASH_REG_1, 0x0000,
  9431. 0x00000000, 0xffffffff },
  9432. { MAC_HASH_REG_2, 0x0000,
  9433. 0x00000000, 0xffffffff },
  9434. { MAC_HASH_REG_3, 0x0000,
  9435. 0x00000000, 0xffffffff },
  9436. /* Receive Data and Receive BD Initiator Control Registers. */
  9437. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9438. 0x00000000, 0xffffffff },
  9439. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9440. 0x00000000, 0xffffffff },
  9441. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9442. 0x00000000, 0x00000003 },
  9443. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9444. 0x00000000, 0xffffffff },
  9445. { RCVDBDI_STD_BD+0, 0x0000,
  9446. 0x00000000, 0xffffffff },
  9447. { RCVDBDI_STD_BD+4, 0x0000,
  9448. 0x00000000, 0xffffffff },
  9449. { RCVDBDI_STD_BD+8, 0x0000,
  9450. 0x00000000, 0xffff0002 },
  9451. { RCVDBDI_STD_BD+0xc, 0x0000,
  9452. 0x00000000, 0xffffffff },
  9453. /* Receive BD Initiator Control Registers. */
  9454. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9455. 0x00000000, 0xffffffff },
  9456. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9457. 0x00000000, 0x000003ff },
  9458. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9459. 0x00000000, 0xffffffff },
  9460. /* Host Coalescing Control Registers. */
  9461. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9462. 0x00000000, 0x00000004 },
  9463. { HOSTCC_MODE, TG3_FL_5705,
  9464. 0x00000000, 0x000000f6 },
  9465. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9466. 0x00000000, 0xffffffff },
  9467. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9468. 0x00000000, 0x000003ff },
  9469. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9470. 0x00000000, 0xffffffff },
  9471. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9472. 0x00000000, 0x000003ff },
  9473. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9474. 0x00000000, 0xffffffff },
  9475. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9476. 0x00000000, 0x000000ff },
  9477. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9478. 0x00000000, 0xffffffff },
  9479. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9480. 0x00000000, 0x000000ff },
  9481. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9482. 0x00000000, 0xffffffff },
  9483. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9484. 0x00000000, 0xffffffff },
  9485. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9486. 0x00000000, 0xffffffff },
  9487. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9488. 0x00000000, 0x000000ff },
  9489. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9490. 0x00000000, 0xffffffff },
  9491. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9492. 0x00000000, 0x000000ff },
  9493. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9494. 0x00000000, 0xffffffff },
  9495. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9496. 0x00000000, 0xffffffff },
  9497. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9498. 0x00000000, 0xffffffff },
  9499. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9500. 0x00000000, 0xffffffff },
  9501. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9502. 0x00000000, 0xffffffff },
  9503. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9504. 0xffffffff, 0x00000000 },
  9505. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9506. 0xffffffff, 0x00000000 },
  9507. /* Buffer Manager Control Registers. */
  9508. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9509. 0x00000000, 0x007fff80 },
  9510. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9511. 0x00000000, 0x007fffff },
  9512. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9513. 0x00000000, 0x0000003f },
  9514. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9515. 0x00000000, 0x000001ff },
  9516. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9517. 0x00000000, 0x000001ff },
  9518. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9519. 0xffffffff, 0x00000000 },
  9520. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9521. 0xffffffff, 0x00000000 },
  9522. /* Mailbox Registers */
  9523. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9524. 0x00000000, 0x000001ff },
  9525. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9526. 0x00000000, 0x000001ff },
  9527. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9528. 0x00000000, 0x000007ff },
  9529. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9530. 0x00000000, 0x000001ff },
  9531. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9532. };
  9533. is_5705 = is_5750 = 0;
  9534. if (tg3_flag(tp, 5705_PLUS)) {
  9535. is_5705 = 1;
  9536. if (tg3_flag(tp, 5750_PLUS))
  9537. is_5750 = 1;
  9538. }
  9539. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9540. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9541. continue;
  9542. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9543. continue;
  9544. if (tg3_flag(tp, IS_5788) &&
  9545. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9546. continue;
  9547. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9548. continue;
  9549. offset = (u32) reg_tbl[i].offset;
  9550. read_mask = reg_tbl[i].read_mask;
  9551. write_mask = reg_tbl[i].write_mask;
  9552. /* Save the original register content */
  9553. save_val = tr32(offset);
  9554. /* Determine the read-only value. */
  9555. read_val = save_val & read_mask;
  9556. /* Write zero to the register, then make sure the read-only bits
  9557. * are not changed and the read/write bits are all zeros.
  9558. */
  9559. tw32(offset, 0);
  9560. val = tr32(offset);
  9561. /* Test the read-only and read/write bits. */
  9562. if (((val & read_mask) != read_val) || (val & write_mask))
  9563. goto out;
  9564. /* Write ones to all the bits defined by RdMask and WrMask, then
  9565. * make sure the read-only bits are not changed and the
  9566. * read/write bits are all ones.
  9567. */
  9568. tw32(offset, read_mask | write_mask);
  9569. val = tr32(offset);
  9570. /* Test the read-only bits. */
  9571. if ((val & read_mask) != read_val)
  9572. goto out;
  9573. /* Test the read/write bits. */
  9574. if ((val & write_mask) != write_mask)
  9575. goto out;
  9576. tw32(offset, save_val);
  9577. }
  9578. return 0;
  9579. out:
  9580. if (netif_msg_hw(tp))
  9581. netdev_err(tp->dev,
  9582. "Register test failed at offset %x\n", offset);
  9583. tw32(offset, save_val);
  9584. return -EIO;
  9585. }
  9586. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9587. {
  9588. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9589. int i;
  9590. u32 j;
  9591. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9592. for (j = 0; j < len; j += 4) {
  9593. u32 val;
  9594. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9595. tg3_read_mem(tp, offset + j, &val);
  9596. if (val != test_pattern[i])
  9597. return -EIO;
  9598. }
  9599. }
  9600. return 0;
  9601. }
  9602. static int tg3_test_memory(struct tg3 *tp)
  9603. {
  9604. static struct mem_entry {
  9605. u32 offset;
  9606. u32 len;
  9607. } mem_tbl_570x[] = {
  9608. { 0x00000000, 0x00b50},
  9609. { 0x00002000, 0x1c000},
  9610. { 0xffffffff, 0x00000}
  9611. }, mem_tbl_5705[] = {
  9612. { 0x00000100, 0x0000c},
  9613. { 0x00000200, 0x00008},
  9614. { 0x00004000, 0x00800},
  9615. { 0x00006000, 0x01000},
  9616. { 0x00008000, 0x02000},
  9617. { 0x00010000, 0x0e000},
  9618. { 0xffffffff, 0x00000}
  9619. }, mem_tbl_5755[] = {
  9620. { 0x00000200, 0x00008},
  9621. { 0x00004000, 0x00800},
  9622. { 0x00006000, 0x00800},
  9623. { 0x00008000, 0x02000},
  9624. { 0x00010000, 0x0c000},
  9625. { 0xffffffff, 0x00000}
  9626. }, mem_tbl_5906[] = {
  9627. { 0x00000200, 0x00008},
  9628. { 0x00004000, 0x00400},
  9629. { 0x00006000, 0x00400},
  9630. { 0x00008000, 0x01000},
  9631. { 0x00010000, 0x01000},
  9632. { 0xffffffff, 0x00000}
  9633. }, mem_tbl_5717[] = {
  9634. { 0x00000200, 0x00008},
  9635. { 0x00010000, 0x0a000},
  9636. { 0x00020000, 0x13c00},
  9637. { 0xffffffff, 0x00000}
  9638. }, mem_tbl_57765[] = {
  9639. { 0x00000200, 0x00008},
  9640. { 0x00004000, 0x00800},
  9641. { 0x00006000, 0x09800},
  9642. { 0x00010000, 0x0a000},
  9643. { 0xffffffff, 0x00000}
  9644. };
  9645. struct mem_entry *mem_tbl;
  9646. int err = 0;
  9647. int i;
  9648. if (tg3_flag(tp, 5717_PLUS))
  9649. mem_tbl = mem_tbl_5717;
  9650. else if (tg3_flag(tp, 57765_CLASS))
  9651. mem_tbl = mem_tbl_57765;
  9652. else if (tg3_flag(tp, 5755_PLUS))
  9653. mem_tbl = mem_tbl_5755;
  9654. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9655. mem_tbl = mem_tbl_5906;
  9656. else if (tg3_flag(tp, 5705_PLUS))
  9657. mem_tbl = mem_tbl_5705;
  9658. else
  9659. mem_tbl = mem_tbl_570x;
  9660. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9661. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9662. if (err)
  9663. break;
  9664. }
  9665. return err;
  9666. }
  9667. #define TG3_TSO_MSS 500
  9668. #define TG3_TSO_IP_HDR_LEN 20
  9669. #define TG3_TSO_TCP_HDR_LEN 20
  9670. #define TG3_TSO_TCP_OPT_LEN 12
  9671. static const u8 tg3_tso_header[] = {
  9672. 0x08, 0x00,
  9673. 0x45, 0x00, 0x00, 0x00,
  9674. 0x00, 0x00, 0x40, 0x00,
  9675. 0x40, 0x06, 0x00, 0x00,
  9676. 0x0a, 0x00, 0x00, 0x01,
  9677. 0x0a, 0x00, 0x00, 0x02,
  9678. 0x0d, 0x00, 0xe0, 0x00,
  9679. 0x00, 0x00, 0x01, 0x00,
  9680. 0x00, 0x00, 0x02, 0x00,
  9681. 0x80, 0x10, 0x10, 0x00,
  9682. 0x14, 0x09, 0x00, 0x00,
  9683. 0x01, 0x01, 0x08, 0x0a,
  9684. 0x11, 0x11, 0x11, 0x11,
  9685. 0x11, 0x11, 0x11, 0x11,
  9686. };
  9687. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9688. {
  9689. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9690. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9691. u32 budget;
  9692. struct sk_buff *skb;
  9693. u8 *tx_data, *rx_data;
  9694. dma_addr_t map;
  9695. int num_pkts, tx_len, rx_len, i, err;
  9696. struct tg3_rx_buffer_desc *desc;
  9697. struct tg3_napi *tnapi, *rnapi;
  9698. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9699. tnapi = &tp->napi[0];
  9700. rnapi = &tp->napi[0];
  9701. if (tp->irq_cnt > 1) {
  9702. if (tg3_flag(tp, ENABLE_RSS))
  9703. rnapi = &tp->napi[1];
  9704. if (tg3_flag(tp, ENABLE_TSS))
  9705. tnapi = &tp->napi[1];
  9706. }
  9707. coal_now = tnapi->coal_now | rnapi->coal_now;
  9708. err = -EIO;
  9709. tx_len = pktsz;
  9710. skb = netdev_alloc_skb(tp->dev, tx_len);
  9711. if (!skb)
  9712. return -ENOMEM;
  9713. tx_data = skb_put(skb, tx_len);
  9714. memcpy(tx_data, tp->dev->dev_addr, 6);
  9715. memset(tx_data + 6, 0x0, 8);
  9716. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9717. if (tso_loopback) {
  9718. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9719. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9720. TG3_TSO_TCP_OPT_LEN;
  9721. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9722. sizeof(tg3_tso_header));
  9723. mss = TG3_TSO_MSS;
  9724. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9725. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9726. /* Set the total length field in the IP header */
  9727. iph->tot_len = htons((u16)(mss + hdr_len));
  9728. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9729. TXD_FLAG_CPU_POST_DMA);
  9730. if (tg3_flag(tp, HW_TSO_1) ||
  9731. tg3_flag(tp, HW_TSO_2) ||
  9732. tg3_flag(tp, HW_TSO_3)) {
  9733. struct tcphdr *th;
  9734. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9735. th = (struct tcphdr *)&tx_data[val];
  9736. th->check = 0;
  9737. } else
  9738. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9739. if (tg3_flag(tp, HW_TSO_3)) {
  9740. mss |= (hdr_len & 0xc) << 12;
  9741. if (hdr_len & 0x10)
  9742. base_flags |= 0x00000010;
  9743. base_flags |= (hdr_len & 0x3e0) << 5;
  9744. } else if (tg3_flag(tp, HW_TSO_2))
  9745. mss |= hdr_len << 9;
  9746. else if (tg3_flag(tp, HW_TSO_1) ||
  9747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9748. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9749. } else {
  9750. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9751. }
  9752. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9753. } else {
  9754. num_pkts = 1;
  9755. data_off = ETH_HLEN;
  9756. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9757. tx_len > VLAN_ETH_FRAME_LEN)
  9758. base_flags |= TXD_FLAG_JMB_PKT;
  9759. }
  9760. for (i = data_off; i < tx_len; i++)
  9761. tx_data[i] = (u8) (i & 0xff);
  9762. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9763. if (pci_dma_mapping_error(tp->pdev, map)) {
  9764. dev_kfree_skb(skb);
  9765. return -EIO;
  9766. }
  9767. val = tnapi->tx_prod;
  9768. tnapi->tx_buffers[val].skb = skb;
  9769. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9770. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9771. rnapi->coal_now);
  9772. udelay(10);
  9773. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9774. budget = tg3_tx_avail(tnapi);
  9775. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9776. base_flags | TXD_FLAG_END, mss, 0)) {
  9777. tnapi->tx_buffers[val].skb = NULL;
  9778. dev_kfree_skb(skb);
  9779. return -EIO;
  9780. }
  9781. tnapi->tx_prod++;
  9782. /* Sync BD data before updating mailbox */
  9783. wmb();
  9784. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9785. tr32_mailbox(tnapi->prodmbox);
  9786. udelay(10);
  9787. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9788. for (i = 0; i < 35; i++) {
  9789. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9790. coal_now);
  9791. udelay(10);
  9792. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9793. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9794. if ((tx_idx == tnapi->tx_prod) &&
  9795. (rx_idx == (rx_start_idx + num_pkts)))
  9796. break;
  9797. }
  9798. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9799. dev_kfree_skb(skb);
  9800. if (tx_idx != tnapi->tx_prod)
  9801. goto out;
  9802. if (rx_idx != rx_start_idx + num_pkts)
  9803. goto out;
  9804. val = data_off;
  9805. while (rx_idx != rx_start_idx) {
  9806. desc = &rnapi->rx_rcb[rx_start_idx++];
  9807. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9808. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9809. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9810. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9811. goto out;
  9812. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9813. - ETH_FCS_LEN;
  9814. if (!tso_loopback) {
  9815. if (rx_len != tx_len)
  9816. goto out;
  9817. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9818. if (opaque_key != RXD_OPAQUE_RING_STD)
  9819. goto out;
  9820. } else {
  9821. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9822. goto out;
  9823. }
  9824. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9825. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9826. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9827. goto out;
  9828. }
  9829. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9830. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9831. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9832. mapping);
  9833. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9834. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9835. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9836. mapping);
  9837. } else
  9838. goto out;
  9839. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9840. PCI_DMA_FROMDEVICE);
  9841. rx_data += TG3_RX_OFFSET(tp);
  9842. for (i = data_off; i < rx_len; i++, val++) {
  9843. if (*(rx_data + i) != (u8) (val & 0xff))
  9844. goto out;
  9845. }
  9846. }
  9847. err = 0;
  9848. /* tg3_free_rings will unmap and free the rx_data */
  9849. out:
  9850. return err;
  9851. }
  9852. #define TG3_STD_LOOPBACK_FAILED 1
  9853. #define TG3_JMB_LOOPBACK_FAILED 2
  9854. #define TG3_TSO_LOOPBACK_FAILED 4
  9855. #define TG3_LOOPBACK_FAILED \
  9856. (TG3_STD_LOOPBACK_FAILED | \
  9857. TG3_JMB_LOOPBACK_FAILED | \
  9858. TG3_TSO_LOOPBACK_FAILED)
  9859. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9860. {
  9861. int err = -EIO;
  9862. u32 eee_cap;
  9863. u32 jmb_pkt_sz = 9000;
  9864. if (tp->dma_limit)
  9865. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  9866. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9867. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9868. if (!netif_running(tp->dev)) {
  9869. data[0] = TG3_LOOPBACK_FAILED;
  9870. data[1] = TG3_LOOPBACK_FAILED;
  9871. if (do_extlpbk)
  9872. data[2] = TG3_LOOPBACK_FAILED;
  9873. goto done;
  9874. }
  9875. err = tg3_reset_hw(tp, 1);
  9876. if (err) {
  9877. data[0] = TG3_LOOPBACK_FAILED;
  9878. data[1] = TG3_LOOPBACK_FAILED;
  9879. if (do_extlpbk)
  9880. data[2] = TG3_LOOPBACK_FAILED;
  9881. goto done;
  9882. }
  9883. if (tg3_flag(tp, ENABLE_RSS)) {
  9884. int i;
  9885. /* Reroute all rx packets to the 1st queue */
  9886. for (i = MAC_RSS_INDIR_TBL_0;
  9887. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9888. tw32(i, 0x0);
  9889. }
  9890. /* HW errata - mac loopback fails in some cases on 5780.
  9891. * Normal traffic and PHY loopback are not affected by
  9892. * errata. Also, the MAC loopback test is deprecated for
  9893. * all newer ASIC revisions.
  9894. */
  9895. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9896. !tg3_flag(tp, CPMU_PRESENT)) {
  9897. tg3_mac_loopback(tp, true);
  9898. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9899. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9900. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9901. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9902. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9903. tg3_mac_loopback(tp, false);
  9904. }
  9905. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9906. !tg3_flag(tp, USE_PHYLIB)) {
  9907. int i;
  9908. tg3_phy_lpbk_set(tp, 0, false);
  9909. /* Wait for link */
  9910. for (i = 0; i < 100; i++) {
  9911. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9912. break;
  9913. mdelay(1);
  9914. }
  9915. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9916. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9917. if (tg3_flag(tp, TSO_CAPABLE) &&
  9918. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9919. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9920. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9921. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9922. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9923. if (do_extlpbk) {
  9924. tg3_phy_lpbk_set(tp, 0, true);
  9925. /* All link indications report up, but the hardware
  9926. * isn't really ready for about 20 msec. Double it
  9927. * to be sure.
  9928. */
  9929. mdelay(40);
  9930. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9931. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9932. if (tg3_flag(tp, TSO_CAPABLE) &&
  9933. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9934. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9935. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9936. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9937. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9938. }
  9939. /* Re-enable gphy autopowerdown. */
  9940. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9941. tg3_phy_toggle_apd(tp, true);
  9942. }
  9943. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9944. done:
  9945. tp->phy_flags |= eee_cap;
  9946. return err;
  9947. }
  9948. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9949. u64 *data)
  9950. {
  9951. struct tg3 *tp = netdev_priv(dev);
  9952. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9953. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9954. tg3_power_up(tp)) {
  9955. etest->flags |= ETH_TEST_FL_FAILED;
  9956. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9957. return;
  9958. }
  9959. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9960. if (tg3_test_nvram(tp) != 0) {
  9961. etest->flags |= ETH_TEST_FL_FAILED;
  9962. data[0] = 1;
  9963. }
  9964. if (!doextlpbk && tg3_test_link(tp)) {
  9965. etest->flags |= ETH_TEST_FL_FAILED;
  9966. data[1] = 1;
  9967. }
  9968. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9969. int err, err2 = 0, irq_sync = 0;
  9970. if (netif_running(dev)) {
  9971. tg3_phy_stop(tp);
  9972. tg3_netif_stop(tp);
  9973. irq_sync = 1;
  9974. }
  9975. tg3_full_lock(tp, irq_sync);
  9976. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9977. err = tg3_nvram_lock(tp);
  9978. tg3_halt_cpu(tp, RX_CPU_BASE);
  9979. if (!tg3_flag(tp, 5705_PLUS))
  9980. tg3_halt_cpu(tp, TX_CPU_BASE);
  9981. if (!err)
  9982. tg3_nvram_unlock(tp);
  9983. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9984. tg3_phy_reset(tp);
  9985. if (tg3_test_registers(tp) != 0) {
  9986. etest->flags |= ETH_TEST_FL_FAILED;
  9987. data[2] = 1;
  9988. }
  9989. if (tg3_test_memory(tp) != 0) {
  9990. etest->flags |= ETH_TEST_FL_FAILED;
  9991. data[3] = 1;
  9992. }
  9993. if (doextlpbk)
  9994. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9995. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9996. etest->flags |= ETH_TEST_FL_FAILED;
  9997. tg3_full_unlock(tp);
  9998. if (tg3_test_interrupt(tp) != 0) {
  9999. etest->flags |= ETH_TEST_FL_FAILED;
  10000. data[7] = 1;
  10001. }
  10002. tg3_full_lock(tp, 0);
  10003. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10004. if (netif_running(dev)) {
  10005. tg3_flag_set(tp, INIT_COMPLETE);
  10006. err2 = tg3_restart_hw(tp, 1);
  10007. if (!err2)
  10008. tg3_netif_start(tp);
  10009. }
  10010. tg3_full_unlock(tp);
  10011. if (irq_sync && !err2)
  10012. tg3_phy_start(tp);
  10013. }
  10014. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10015. tg3_power_down(tp);
  10016. }
  10017. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10018. {
  10019. struct mii_ioctl_data *data = if_mii(ifr);
  10020. struct tg3 *tp = netdev_priv(dev);
  10021. int err;
  10022. if (tg3_flag(tp, USE_PHYLIB)) {
  10023. struct phy_device *phydev;
  10024. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10025. return -EAGAIN;
  10026. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10027. return phy_mii_ioctl(phydev, ifr, cmd);
  10028. }
  10029. switch (cmd) {
  10030. case SIOCGMIIPHY:
  10031. data->phy_id = tp->phy_addr;
  10032. /* fallthru */
  10033. case SIOCGMIIREG: {
  10034. u32 mii_regval;
  10035. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10036. break; /* We have no PHY */
  10037. if (!netif_running(dev))
  10038. return -EAGAIN;
  10039. spin_lock_bh(&tp->lock);
  10040. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10041. spin_unlock_bh(&tp->lock);
  10042. data->val_out = mii_regval;
  10043. return err;
  10044. }
  10045. case SIOCSMIIREG:
  10046. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10047. break; /* We have no PHY */
  10048. if (!netif_running(dev))
  10049. return -EAGAIN;
  10050. spin_lock_bh(&tp->lock);
  10051. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10052. spin_unlock_bh(&tp->lock);
  10053. return err;
  10054. default:
  10055. /* do nothing */
  10056. break;
  10057. }
  10058. return -EOPNOTSUPP;
  10059. }
  10060. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10061. {
  10062. struct tg3 *tp = netdev_priv(dev);
  10063. memcpy(ec, &tp->coal, sizeof(*ec));
  10064. return 0;
  10065. }
  10066. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10067. {
  10068. struct tg3 *tp = netdev_priv(dev);
  10069. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10070. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10071. if (!tg3_flag(tp, 5705_PLUS)) {
  10072. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10073. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10074. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10075. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10076. }
  10077. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10078. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10079. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10080. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10081. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10082. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10083. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10084. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10085. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10086. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10087. return -EINVAL;
  10088. /* No rx interrupts will be generated if both are zero */
  10089. if ((ec->rx_coalesce_usecs == 0) &&
  10090. (ec->rx_max_coalesced_frames == 0))
  10091. return -EINVAL;
  10092. /* No tx interrupts will be generated if both are zero */
  10093. if ((ec->tx_coalesce_usecs == 0) &&
  10094. (ec->tx_max_coalesced_frames == 0))
  10095. return -EINVAL;
  10096. /* Only copy relevant parameters, ignore all others. */
  10097. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10098. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10099. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10100. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10101. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10102. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10103. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10104. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10105. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10106. if (netif_running(dev)) {
  10107. tg3_full_lock(tp, 0);
  10108. __tg3_set_coalesce(tp, &tp->coal);
  10109. tg3_full_unlock(tp);
  10110. }
  10111. return 0;
  10112. }
  10113. static const struct ethtool_ops tg3_ethtool_ops = {
  10114. .get_settings = tg3_get_settings,
  10115. .set_settings = tg3_set_settings,
  10116. .get_drvinfo = tg3_get_drvinfo,
  10117. .get_regs_len = tg3_get_regs_len,
  10118. .get_regs = tg3_get_regs,
  10119. .get_wol = tg3_get_wol,
  10120. .set_wol = tg3_set_wol,
  10121. .get_msglevel = tg3_get_msglevel,
  10122. .set_msglevel = tg3_set_msglevel,
  10123. .nway_reset = tg3_nway_reset,
  10124. .get_link = ethtool_op_get_link,
  10125. .get_eeprom_len = tg3_get_eeprom_len,
  10126. .get_eeprom = tg3_get_eeprom,
  10127. .set_eeprom = tg3_set_eeprom,
  10128. .get_ringparam = tg3_get_ringparam,
  10129. .set_ringparam = tg3_set_ringparam,
  10130. .get_pauseparam = tg3_get_pauseparam,
  10131. .set_pauseparam = tg3_set_pauseparam,
  10132. .self_test = tg3_self_test,
  10133. .get_strings = tg3_get_strings,
  10134. .set_phys_id = tg3_set_phys_id,
  10135. .get_ethtool_stats = tg3_get_ethtool_stats,
  10136. .get_coalesce = tg3_get_coalesce,
  10137. .set_coalesce = tg3_set_coalesce,
  10138. .get_sset_count = tg3_get_sset_count,
  10139. .get_rxnfc = tg3_get_rxnfc,
  10140. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10141. .get_rxfh_indir = tg3_get_rxfh_indir,
  10142. .set_rxfh_indir = tg3_set_rxfh_indir,
  10143. .get_ts_info = ethtool_op_get_ts_info,
  10144. };
  10145. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10146. struct rtnl_link_stats64 *stats)
  10147. {
  10148. struct tg3 *tp = netdev_priv(dev);
  10149. if (!tp->hw_stats)
  10150. return &tp->net_stats_prev;
  10151. spin_lock_bh(&tp->lock);
  10152. tg3_get_nstats(tp, stats);
  10153. spin_unlock_bh(&tp->lock);
  10154. return stats;
  10155. }
  10156. static void tg3_set_rx_mode(struct net_device *dev)
  10157. {
  10158. struct tg3 *tp = netdev_priv(dev);
  10159. if (!netif_running(dev))
  10160. return;
  10161. tg3_full_lock(tp, 0);
  10162. __tg3_set_rx_mode(dev);
  10163. tg3_full_unlock(tp);
  10164. }
  10165. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10166. int new_mtu)
  10167. {
  10168. dev->mtu = new_mtu;
  10169. if (new_mtu > ETH_DATA_LEN) {
  10170. if (tg3_flag(tp, 5780_CLASS)) {
  10171. netdev_update_features(dev);
  10172. tg3_flag_clear(tp, TSO_CAPABLE);
  10173. } else {
  10174. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10175. }
  10176. } else {
  10177. if (tg3_flag(tp, 5780_CLASS)) {
  10178. tg3_flag_set(tp, TSO_CAPABLE);
  10179. netdev_update_features(dev);
  10180. }
  10181. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10182. }
  10183. }
  10184. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10185. {
  10186. struct tg3 *tp = netdev_priv(dev);
  10187. int err, reset_phy = 0;
  10188. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10189. return -EINVAL;
  10190. if (!netif_running(dev)) {
  10191. /* We'll just catch it later when the
  10192. * device is up'd.
  10193. */
  10194. tg3_set_mtu(dev, tp, new_mtu);
  10195. return 0;
  10196. }
  10197. tg3_phy_stop(tp);
  10198. tg3_netif_stop(tp);
  10199. tg3_full_lock(tp, 1);
  10200. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10201. tg3_set_mtu(dev, tp, new_mtu);
  10202. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10203. * breaks all requests to 256 bytes.
  10204. */
  10205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10206. reset_phy = 1;
  10207. err = tg3_restart_hw(tp, reset_phy);
  10208. if (!err)
  10209. tg3_netif_start(tp);
  10210. tg3_full_unlock(tp);
  10211. if (!err)
  10212. tg3_phy_start(tp);
  10213. return err;
  10214. }
  10215. static const struct net_device_ops tg3_netdev_ops = {
  10216. .ndo_open = tg3_open,
  10217. .ndo_stop = tg3_close,
  10218. .ndo_start_xmit = tg3_start_xmit,
  10219. .ndo_get_stats64 = tg3_get_stats64,
  10220. .ndo_validate_addr = eth_validate_addr,
  10221. .ndo_set_rx_mode = tg3_set_rx_mode,
  10222. .ndo_set_mac_address = tg3_set_mac_addr,
  10223. .ndo_do_ioctl = tg3_ioctl,
  10224. .ndo_tx_timeout = tg3_tx_timeout,
  10225. .ndo_change_mtu = tg3_change_mtu,
  10226. .ndo_fix_features = tg3_fix_features,
  10227. .ndo_set_features = tg3_set_features,
  10228. #ifdef CONFIG_NET_POLL_CONTROLLER
  10229. .ndo_poll_controller = tg3_poll_controller,
  10230. #endif
  10231. };
  10232. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10233. {
  10234. u32 cursize, val, magic;
  10235. tp->nvram_size = EEPROM_CHIP_SIZE;
  10236. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10237. return;
  10238. if ((magic != TG3_EEPROM_MAGIC) &&
  10239. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10240. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10241. return;
  10242. /*
  10243. * Size the chip by reading offsets at increasing powers of two.
  10244. * When we encounter our validation signature, we know the addressing
  10245. * has wrapped around, and thus have our chip size.
  10246. */
  10247. cursize = 0x10;
  10248. while (cursize < tp->nvram_size) {
  10249. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10250. return;
  10251. if (val == magic)
  10252. break;
  10253. cursize <<= 1;
  10254. }
  10255. tp->nvram_size = cursize;
  10256. }
  10257. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10258. {
  10259. u32 val;
  10260. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10261. return;
  10262. /* Selfboot format */
  10263. if (val != TG3_EEPROM_MAGIC) {
  10264. tg3_get_eeprom_size(tp);
  10265. return;
  10266. }
  10267. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10268. if (val != 0) {
  10269. /* This is confusing. We want to operate on the
  10270. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10271. * call will read from NVRAM and byteswap the data
  10272. * according to the byteswapping settings for all
  10273. * other register accesses. This ensures the data we
  10274. * want will always reside in the lower 16-bits.
  10275. * However, the data in NVRAM is in LE format, which
  10276. * means the data from the NVRAM read will always be
  10277. * opposite the endianness of the CPU. The 16-bit
  10278. * byteswap then brings the data to CPU endianness.
  10279. */
  10280. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10281. return;
  10282. }
  10283. }
  10284. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10285. }
  10286. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10287. {
  10288. u32 nvcfg1;
  10289. nvcfg1 = tr32(NVRAM_CFG1);
  10290. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10291. tg3_flag_set(tp, FLASH);
  10292. } else {
  10293. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10294. tw32(NVRAM_CFG1, nvcfg1);
  10295. }
  10296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10297. tg3_flag(tp, 5780_CLASS)) {
  10298. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10299. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10300. tp->nvram_jedecnum = JEDEC_ATMEL;
  10301. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10302. tg3_flag_set(tp, NVRAM_BUFFERED);
  10303. break;
  10304. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10305. tp->nvram_jedecnum = JEDEC_ATMEL;
  10306. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10307. break;
  10308. case FLASH_VENDOR_ATMEL_EEPROM:
  10309. tp->nvram_jedecnum = JEDEC_ATMEL;
  10310. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10311. tg3_flag_set(tp, NVRAM_BUFFERED);
  10312. break;
  10313. case FLASH_VENDOR_ST:
  10314. tp->nvram_jedecnum = JEDEC_ST;
  10315. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10316. tg3_flag_set(tp, NVRAM_BUFFERED);
  10317. break;
  10318. case FLASH_VENDOR_SAIFUN:
  10319. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10320. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10321. break;
  10322. case FLASH_VENDOR_SST_SMALL:
  10323. case FLASH_VENDOR_SST_LARGE:
  10324. tp->nvram_jedecnum = JEDEC_SST;
  10325. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10326. break;
  10327. }
  10328. } else {
  10329. tp->nvram_jedecnum = JEDEC_ATMEL;
  10330. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10331. tg3_flag_set(tp, NVRAM_BUFFERED);
  10332. }
  10333. }
  10334. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10335. {
  10336. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10337. case FLASH_5752PAGE_SIZE_256:
  10338. tp->nvram_pagesize = 256;
  10339. break;
  10340. case FLASH_5752PAGE_SIZE_512:
  10341. tp->nvram_pagesize = 512;
  10342. break;
  10343. case FLASH_5752PAGE_SIZE_1K:
  10344. tp->nvram_pagesize = 1024;
  10345. break;
  10346. case FLASH_5752PAGE_SIZE_2K:
  10347. tp->nvram_pagesize = 2048;
  10348. break;
  10349. case FLASH_5752PAGE_SIZE_4K:
  10350. tp->nvram_pagesize = 4096;
  10351. break;
  10352. case FLASH_5752PAGE_SIZE_264:
  10353. tp->nvram_pagesize = 264;
  10354. break;
  10355. case FLASH_5752PAGE_SIZE_528:
  10356. tp->nvram_pagesize = 528;
  10357. break;
  10358. }
  10359. }
  10360. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10361. {
  10362. u32 nvcfg1;
  10363. nvcfg1 = tr32(NVRAM_CFG1);
  10364. /* NVRAM protection for TPM */
  10365. if (nvcfg1 & (1 << 27))
  10366. tg3_flag_set(tp, PROTECTED_NVRAM);
  10367. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10368. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10369. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10370. tp->nvram_jedecnum = JEDEC_ATMEL;
  10371. tg3_flag_set(tp, NVRAM_BUFFERED);
  10372. break;
  10373. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10374. tp->nvram_jedecnum = JEDEC_ATMEL;
  10375. tg3_flag_set(tp, NVRAM_BUFFERED);
  10376. tg3_flag_set(tp, FLASH);
  10377. break;
  10378. case FLASH_5752VENDOR_ST_M45PE10:
  10379. case FLASH_5752VENDOR_ST_M45PE20:
  10380. case FLASH_5752VENDOR_ST_M45PE40:
  10381. tp->nvram_jedecnum = JEDEC_ST;
  10382. tg3_flag_set(tp, NVRAM_BUFFERED);
  10383. tg3_flag_set(tp, FLASH);
  10384. break;
  10385. }
  10386. if (tg3_flag(tp, FLASH)) {
  10387. tg3_nvram_get_pagesize(tp, nvcfg1);
  10388. } else {
  10389. /* For eeprom, set pagesize to maximum eeprom size */
  10390. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10391. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10392. tw32(NVRAM_CFG1, nvcfg1);
  10393. }
  10394. }
  10395. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10396. {
  10397. u32 nvcfg1, protect = 0;
  10398. nvcfg1 = tr32(NVRAM_CFG1);
  10399. /* NVRAM protection for TPM */
  10400. if (nvcfg1 & (1 << 27)) {
  10401. tg3_flag_set(tp, PROTECTED_NVRAM);
  10402. protect = 1;
  10403. }
  10404. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10405. switch (nvcfg1) {
  10406. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10407. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10408. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10409. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10410. tp->nvram_jedecnum = JEDEC_ATMEL;
  10411. tg3_flag_set(tp, NVRAM_BUFFERED);
  10412. tg3_flag_set(tp, FLASH);
  10413. tp->nvram_pagesize = 264;
  10414. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10415. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10416. tp->nvram_size = (protect ? 0x3e200 :
  10417. TG3_NVRAM_SIZE_512KB);
  10418. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10419. tp->nvram_size = (protect ? 0x1f200 :
  10420. TG3_NVRAM_SIZE_256KB);
  10421. else
  10422. tp->nvram_size = (protect ? 0x1f200 :
  10423. TG3_NVRAM_SIZE_128KB);
  10424. break;
  10425. case FLASH_5752VENDOR_ST_M45PE10:
  10426. case FLASH_5752VENDOR_ST_M45PE20:
  10427. case FLASH_5752VENDOR_ST_M45PE40:
  10428. tp->nvram_jedecnum = JEDEC_ST;
  10429. tg3_flag_set(tp, NVRAM_BUFFERED);
  10430. tg3_flag_set(tp, FLASH);
  10431. tp->nvram_pagesize = 256;
  10432. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10433. tp->nvram_size = (protect ?
  10434. TG3_NVRAM_SIZE_64KB :
  10435. TG3_NVRAM_SIZE_128KB);
  10436. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10437. tp->nvram_size = (protect ?
  10438. TG3_NVRAM_SIZE_64KB :
  10439. TG3_NVRAM_SIZE_256KB);
  10440. else
  10441. tp->nvram_size = (protect ?
  10442. TG3_NVRAM_SIZE_128KB :
  10443. TG3_NVRAM_SIZE_512KB);
  10444. break;
  10445. }
  10446. }
  10447. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10448. {
  10449. u32 nvcfg1;
  10450. nvcfg1 = tr32(NVRAM_CFG1);
  10451. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10452. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10453. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10454. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10455. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10456. tp->nvram_jedecnum = JEDEC_ATMEL;
  10457. tg3_flag_set(tp, NVRAM_BUFFERED);
  10458. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10459. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10460. tw32(NVRAM_CFG1, nvcfg1);
  10461. break;
  10462. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10463. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10464. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10465. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10466. tp->nvram_jedecnum = JEDEC_ATMEL;
  10467. tg3_flag_set(tp, NVRAM_BUFFERED);
  10468. tg3_flag_set(tp, FLASH);
  10469. tp->nvram_pagesize = 264;
  10470. break;
  10471. case FLASH_5752VENDOR_ST_M45PE10:
  10472. case FLASH_5752VENDOR_ST_M45PE20:
  10473. case FLASH_5752VENDOR_ST_M45PE40:
  10474. tp->nvram_jedecnum = JEDEC_ST;
  10475. tg3_flag_set(tp, NVRAM_BUFFERED);
  10476. tg3_flag_set(tp, FLASH);
  10477. tp->nvram_pagesize = 256;
  10478. break;
  10479. }
  10480. }
  10481. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10482. {
  10483. u32 nvcfg1, protect = 0;
  10484. nvcfg1 = tr32(NVRAM_CFG1);
  10485. /* NVRAM protection for TPM */
  10486. if (nvcfg1 & (1 << 27)) {
  10487. tg3_flag_set(tp, PROTECTED_NVRAM);
  10488. protect = 1;
  10489. }
  10490. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10491. switch (nvcfg1) {
  10492. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10493. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10494. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10495. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10496. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10497. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10498. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10499. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10500. tp->nvram_jedecnum = JEDEC_ATMEL;
  10501. tg3_flag_set(tp, NVRAM_BUFFERED);
  10502. tg3_flag_set(tp, FLASH);
  10503. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10504. tp->nvram_pagesize = 256;
  10505. break;
  10506. case FLASH_5761VENDOR_ST_A_M45PE20:
  10507. case FLASH_5761VENDOR_ST_A_M45PE40:
  10508. case FLASH_5761VENDOR_ST_A_M45PE80:
  10509. case FLASH_5761VENDOR_ST_A_M45PE16:
  10510. case FLASH_5761VENDOR_ST_M_M45PE20:
  10511. case FLASH_5761VENDOR_ST_M_M45PE40:
  10512. case FLASH_5761VENDOR_ST_M_M45PE80:
  10513. case FLASH_5761VENDOR_ST_M_M45PE16:
  10514. tp->nvram_jedecnum = JEDEC_ST;
  10515. tg3_flag_set(tp, NVRAM_BUFFERED);
  10516. tg3_flag_set(tp, FLASH);
  10517. tp->nvram_pagesize = 256;
  10518. break;
  10519. }
  10520. if (protect) {
  10521. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10522. } else {
  10523. switch (nvcfg1) {
  10524. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10525. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10526. case FLASH_5761VENDOR_ST_A_M45PE16:
  10527. case FLASH_5761VENDOR_ST_M_M45PE16:
  10528. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10529. break;
  10530. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10531. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10532. case FLASH_5761VENDOR_ST_A_M45PE80:
  10533. case FLASH_5761VENDOR_ST_M_M45PE80:
  10534. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10535. break;
  10536. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10537. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10538. case FLASH_5761VENDOR_ST_A_M45PE40:
  10539. case FLASH_5761VENDOR_ST_M_M45PE40:
  10540. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10541. break;
  10542. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10543. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10544. case FLASH_5761VENDOR_ST_A_M45PE20:
  10545. case FLASH_5761VENDOR_ST_M_M45PE20:
  10546. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10547. break;
  10548. }
  10549. }
  10550. }
  10551. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10552. {
  10553. tp->nvram_jedecnum = JEDEC_ATMEL;
  10554. tg3_flag_set(tp, NVRAM_BUFFERED);
  10555. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10556. }
  10557. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10558. {
  10559. u32 nvcfg1;
  10560. nvcfg1 = tr32(NVRAM_CFG1);
  10561. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10562. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10563. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10564. tp->nvram_jedecnum = JEDEC_ATMEL;
  10565. tg3_flag_set(tp, NVRAM_BUFFERED);
  10566. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10567. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10568. tw32(NVRAM_CFG1, nvcfg1);
  10569. return;
  10570. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10571. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10572. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10573. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10574. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10575. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10576. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10577. tp->nvram_jedecnum = JEDEC_ATMEL;
  10578. tg3_flag_set(tp, NVRAM_BUFFERED);
  10579. tg3_flag_set(tp, FLASH);
  10580. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10581. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10582. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10583. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10584. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10585. break;
  10586. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10587. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10588. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10589. break;
  10590. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10591. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10592. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10593. break;
  10594. }
  10595. break;
  10596. case FLASH_5752VENDOR_ST_M45PE10:
  10597. case FLASH_5752VENDOR_ST_M45PE20:
  10598. case FLASH_5752VENDOR_ST_M45PE40:
  10599. tp->nvram_jedecnum = JEDEC_ST;
  10600. tg3_flag_set(tp, NVRAM_BUFFERED);
  10601. tg3_flag_set(tp, FLASH);
  10602. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10603. case FLASH_5752VENDOR_ST_M45PE10:
  10604. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10605. break;
  10606. case FLASH_5752VENDOR_ST_M45PE20:
  10607. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10608. break;
  10609. case FLASH_5752VENDOR_ST_M45PE40:
  10610. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10611. break;
  10612. }
  10613. break;
  10614. default:
  10615. tg3_flag_set(tp, NO_NVRAM);
  10616. return;
  10617. }
  10618. tg3_nvram_get_pagesize(tp, nvcfg1);
  10619. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10620. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10621. }
  10622. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10623. {
  10624. u32 nvcfg1;
  10625. nvcfg1 = tr32(NVRAM_CFG1);
  10626. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10627. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10628. case FLASH_5717VENDOR_MICRO_EEPROM:
  10629. tp->nvram_jedecnum = JEDEC_ATMEL;
  10630. tg3_flag_set(tp, NVRAM_BUFFERED);
  10631. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10632. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10633. tw32(NVRAM_CFG1, nvcfg1);
  10634. return;
  10635. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10636. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10637. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10638. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10639. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10640. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10641. case FLASH_5717VENDOR_ATMEL_45USPT:
  10642. tp->nvram_jedecnum = JEDEC_ATMEL;
  10643. tg3_flag_set(tp, NVRAM_BUFFERED);
  10644. tg3_flag_set(tp, FLASH);
  10645. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10646. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10647. /* Detect size with tg3_nvram_get_size() */
  10648. break;
  10649. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10650. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10651. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10652. break;
  10653. default:
  10654. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10655. break;
  10656. }
  10657. break;
  10658. case FLASH_5717VENDOR_ST_M_M25PE10:
  10659. case FLASH_5717VENDOR_ST_A_M25PE10:
  10660. case FLASH_5717VENDOR_ST_M_M45PE10:
  10661. case FLASH_5717VENDOR_ST_A_M45PE10:
  10662. case FLASH_5717VENDOR_ST_M_M25PE20:
  10663. case FLASH_5717VENDOR_ST_A_M25PE20:
  10664. case FLASH_5717VENDOR_ST_M_M45PE20:
  10665. case FLASH_5717VENDOR_ST_A_M45PE20:
  10666. case FLASH_5717VENDOR_ST_25USPT:
  10667. case FLASH_5717VENDOR_ST_45USPT:
  10668. tp->nvram_jedecnum = JEDEC_ST;
  10669. tg3_flag_set(tp, NVRAM_BUFFERED);
  10670. tg3_flag_set(tp, FLASH);
  10671. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10672. case FLASH_5717VENDOR_ST_M_M25PE20:
  10673. case FLASH_5717VENDOR_ST_M_M45PE20:
  10674. /* Detect size with tg3_nvram_get_size() */
  10675. break;
  10676. case FLASH_5717VENDOR_ST_A_M25PE20:
  10677. case FLASH_5717VENDOR_ST_A_M45PE20:
  10678. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10679. break;
  10680. default:
  10681. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10682. break;
  10683. }
  10684. break;
  10685. default:
  10686. tg3_flag_set(tp, NO_NVRAM);
  10687. return;
  10688. }
  10689. tg3_nvram_get_pagesize(tp, nvcfg1);
  10690. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10691. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10692. }
  10693. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10694. {
  10695. u32 nvcfg1, nvmpinstrp;
  10696. nvcfg1 = tr32(NVRAM_CFG1);
  10697. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10698. switch (nvmpinstrp) {
  10699. case FLASH_5720_EEPROM_HD:
  10700. case FLASH_5720_EEPROM_LD:
  10701. tp->nvram_jedecnum = JEDEC_ATMEL;
  10702. tg3_flag_set(tp, NVRAM_BUFFERED);
  10703. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10704. tw32(NVRAM_CFG1, nvcfg1);
  10705. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10706. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10707. else
  10708. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10709. return;
  10710. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10711. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10712. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10713. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10714. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10715. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10716. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10717. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10718. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10719. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10720. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10721. case FLASH_5720VENDOR_ATMEL_45USPT:
  10722. tp->nvram_jedecnum = JEDEC_ATMEL;
  10723. tg3_flag_set(tp, NVRAM_BUFFERED);
  10724. tg3_flag_set(tp, FLASH);
  10725. switch (nvmpinstrp) {
  10726. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10727. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10728. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10729. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10730. break;
  10731. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10732. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10733. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10734. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10735. break;
  10736. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10737. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10738. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10739. break;
  10740. default:
  10741. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10742. break;
  10743. }
  10744. break;
  10745. case FLASH_5720VENDOR_M_ST_M25PE10:
  10746. case FLASH_5720VENDOR_M_ST_M45PE10:
  10747. case FLASH_5720VENDOR_A_ST_M25PE10:
  10748. case FLASH_5720VENDOR_A_ST_M45PE10:
  10749. case FLASH_5720VENDOR_M_ST_M25PE20:
  10750. case FLASH_5720VENDOR_M_ST_M45PE20:
  10751. case FLASH_5720VENDOR_A_ST_M25PE20:
  10752. case FLASH_5720VENDOR_A_ST_M45PE20:
  10753. case FLASH_5720VENDOR_M_ST_M25PE40:
  10754. case FLASH_5720VENDOR_M_ST_M45PE40:
  10755. case FLASH_5720VENDOR_A_ST_M25PE40:
  10756. case FLASH_5720VENDOR_A_ST_M45PE40:
  10757. case FLASH_5720VENDOR_M_ST_M25PE80:
  10758. case FLASH_5720VENDOR_M_ST_M45PE80:
  10759. case FLASH_5720VENDOR_A_ST_M25PE80:
  10760. case FLASH_5720VENDOR_A_ST_M45PE80:
  10761. case FLASH_5720VENDOR_ST_25USPT:
  10762. case FLASH_5720VENDOR_ST_45USPT:
  10763. tp->nvram_jedecnum = JEDEC_ST;
  10764. tg3_flag_set(tp, NVRAM_BUFFERED);
  10765. tg3_flag_set(tp, FLASH);
  10766. switch (nvmpinstrp) {
  10767. case FLASH_5720VENDOR_M_ST_M25PE20:
  10768. case FLASH_5720VENDOR_M_ST_M45PE20:
  10769. case FLASH_5720VENDOR_A_ST_M25PE20:
  10770. case FLASH_5720VENDOR_A_ST_M45PE20:
  10771. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10772. break;
  10773. case FLASH_5720VENDOR_M_ST_M25PE40:
  10774. case FLASH_5720VENDOR_M_ST_M45PE40:
  10775. case FLASH_5720VENDOR_A_ST_M25PE40:
  10776. case FLASH_5720VENDOR_A_ST_M45PE40:
  10777. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10778. break;
  10779. case FLASH_5720VENDOR_M_ST_M25PE80:
  10780. case FLASH_5720VENDOR_M_ST_M45PE80:
  10781. case FLASH_5720VENDOR_A_ST_M25PE80:
  10782. case FLASH_5720VENDOR_A_ST_M45PE80:
  10783. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10784. break;
  10785. default:
  10786. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10787. break;
  10788. }
  10789. break;
  10790. default:
  10791. tg3_flag_set(tp, NO_NVRAM);
  10792. return;
  10793. }
  10794. tg3_nvram_get_pagesize(tp, nvcfg1);
  10795. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10796. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10797. }
  10798. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10799. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10800. {
  10801. tw32_f(GRC_EEPROM_ADDR,
  10802. (EEPROM_ADDR_FSM_RESET |
  10803. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10804. EEPROM_ADDR_CLKPERD_SHIFT)));
  10805. msleep(1);
  10806. /* Enable seeprom accesses. */
  10807. tw32_f(GRC_LOCAL_CTRL,
  10808. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10809. udelay(100);
  10810. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10812. tg3_flag_set(tp, NVRAM);
  10813. if (tg3_nvram_lock(tp)) {
  10814. netdev_warn(tp->dev,
  10815. "Cannot get nvram lock, %s failed\n",
  10816. __func__);
  10817. return;
  10818. }
  10819. tg3_enable_nvram_access(tp);
  10820. tp->nvram_size = 0;
  10821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10822. tg3_get_5752_nvram_info(tp);
  10823. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10824. tg3_get_5755_nvram_info(tp);
  10825. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10828. tg3_get_5787_nvram_info(tp);
  10829. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10830. tg3_get_5761_nvram_info(tp);
  10831. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10832. tg3_get_5906_nvram_info(tp);
  10833. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10834. tg3_flag(tp, 57765_CLASS))
  10835. tg3_get_57780_nvram_info(tp);
  10836. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10838. tg3_get_5717_nvram_info(tp);
  10839. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10840. tg3_get_5720_nvram_info(tp);
  10841. else
  10842. tg3_get_nvram_info(tp);
  10843. if (tp->nvram_size == 0)
  10844. tg3_get_nvram_size(tp);
  10845. tg3_disable_nvram_access(tp);
  10846. tg3_nvram_unlock(tp);
  10847. } else {
  10848. tg3_flag_clear(tp, NVRAM);
  10849. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10850. tg3_get_eeprom_size(tp);
  10851. }
  10852. }
  10853. struct subsys_tbl_ent {
  10854. u16 subsys_vendor, subsys_devid;
  10855. u32 phy_id;
  10856. };
  10857. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10858. /* Broadcom boards. */
  10859. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10860. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10861. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10862. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10863. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10864. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10865. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10866. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10867. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10868. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10869. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10870. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10871. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10872. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10873. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10874. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10875. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10876. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10877. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10878. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10879. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10880. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10881. /* 3com boards. */
  10882. { TG3PCI_SUBVENDOR_ID_3COM,
  10883. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10884. { TG3PCI_SUBVENDOR_ID_3COM,
  10885. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10886. { TG3PCI_SUBVENDOR_ID_3COM,
  10887. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10888. { TG3PCI_SUBVENDOR_ID_3COM,
  10889. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10890. { TG3PCI_SUBVENDOR_ID_3COM,
  10891. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10892. /* DELL boards. */
  10893. { TG3PCI_SUBVENDOR_ID_DELL,
  10894. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10895. { TG3PCI_SUBVENDOR_ID_DELL,
  10896. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10897. { TG3PCI_SUBVENDOR_ID_DELL,
  10898. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10899. { TG3PCI_SUBVENDOR_ID_DELL,
  10900. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10901. /* Compaq boards. */
  10902. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10903. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10904. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10905. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10906. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10907. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10908. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10909. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10910. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10911. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10912. /* IBM boards. */
  10913. { TG3PCI_SUBVENDOR_ID_IBM,
  10914. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10915. };
  10916. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10917. {
  10918. int i;
  10919. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10920. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10921. tp->pdev->subsystem_vendor) &&
  10922. (subsys_id_to_phy_id[i].subsys_devid ==
  10923. tp->pdev->subsystem_device))
  10924. return &subsys_id_to_phy_id[i];
  10925. }
  10926. return NULL;
  10927. }
  10928. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10929. {
  10930. u32 val;
  10931. tp->phy_id = TG3_PHY_ID_INVALID;
  10932. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10933. /* Assume an onboard device and WOL capable by default. */
  10934. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10935. tg3_flag_set(tp, WOL_CAP);
  10936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10937. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10938. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10939. tg3_flag_set(tp, IS_NIC);
  10940. }
  10941. val = tr32(VCPU_CFGSHDW);
  10942. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10943. tg3_flag_set(tp, ASPM_WORKAROUND);
  10944. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10945. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10946. tg3_flag_set(tp, WOL_ENABLE);
  10947. device_set_wakeup_enable(&tp->pdev->dev, true);
  10948. }
  10949. goto done;
  10950. }
  10951. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10952. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10953. u32 nic_cfg, led_cfg;
  10954. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10955. int eeprom_phy_serdes = 0;
  10956. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10957. tp->nic_sram_data_cfg = nic_cfg;
  10958. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10959. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10960. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10961. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10962. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10963. (ver > 0) && (ver < 0x100))
  10964. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10966. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10967. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10968. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10969. eeprom_phy_serdes = 1;
  10970. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10971. if (nic_phy_id != 0) {
  10972. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10973. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10974. eeprom_phy_id = (id1 >> 16) << 10;
  10975. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10976. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10977. } else
  10978. eeprom_phy_id = 0;
  10979. tp->phy_id = eeprom_phy_id;
  10980. if (eeprom_phy_serdes) {
  10981. if (!tg3_flag(tp, 5705_PLUS))
  10982. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10983. else
  10984. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10985. }
  10986. if (tg3_flag(tp, 5750_PLUS))
  10987. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10988. SHASTA_EXT_LED_MODE_MASK);
  10989. else
  10990. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10991. switch (led_cfg) {
  10992. default:
  10993. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10994. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10995. break;
  10996. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10997. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10998. break;
  10999. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11000. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11001. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11002. * read on some older 5700/5701 bootcode.
  11003. */
  11004. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11005. ASIC_REV_5700 ||
  11006. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11007. ASIC_REV_5701)
  11008. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11009. break;
  11010. case SHASTA_EXT_LED_SHARED:
  11011. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11012. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11013. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11014. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11015. LED_CTRL_MODE_PHY_2);
  11016. break;
  11017. case SHASTA_EXT_LED_MAC:
  11018. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11019. break;
  11020. case SHASTA_EXT_LED_COMBO:
  11021. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11022. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11023. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11024. LED_CTRL_MODE_PHY_2);
  11025. break;
  11026. }
  11027. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11029. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11030. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11031. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11032. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11033. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11034. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11035. if ((tp->pdev->subsystem_vendor ==
  11036. PCI_VENDOR_ID_ARIMA) &&
  11037. (tp->pdev->subsystem_device == 0x205a ||
  11038. tp->pdev->subsystem_device == 0x2063))
  11039. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11040. } else {
  11041. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11042. tg3_flag_set(tp, IS_NIC);
  11043. }
  11044. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11045. tg3_flag_set(tp, ENABLE_ASF);
  11046. if (tg3_flag(tp, 5750_PLUS))
  11047. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11048. }
  11049. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11050. tg3_flag(tp, 5750_PLUS))
  11051. tg3_flag_set(tp, ENABLE_APE);
  11052. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11053. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11054. tg3_flag_clear(tp, WOL_CAP);
  11055. if (tg3_flag(tp, WOL_CAP) &&
  11056. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11057. tg3_flag_set(tp, WOL_ENABLE);
  11058. device_set_wakeup_enable(&tp->pdev->dev, true);
  11059. }
  11060. if (cfg2 & (1 << 17))
  11061. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11062. /* serdes signal pre-emphasis in register 0x590 set by */
  11063. /* bootcode if bit 18 is set */
  11064. if (cfg2 & (1 << 18))
  11065. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11066. if ((tg3_flag(tp, 57765_PLUS) ||
  11067. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11068. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11069. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11070. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11071. if (tg3_flag(tp, PCI_EXPRESS) &&
  11072. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11073. !tg3_flag(tp, 57765_PLUS)) {
  11074. u32 cfg3;
  11075. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11076. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11077. tg3_flag_set(tp, ASPM_WORKAROUND);
  11078. }
  11079. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11080. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11081. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11082. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11083. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11084. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11085. }
  11086. done:
  11087. if (tg3_flag(tp, WOL_CAP))
  11088. device_set_wakeup_enable(&tp->pdev->dev,
  11089. tg3_flag(tp, WOL_ENABLE));
  11090. else
  11091. device_set_wakeup_capable(&tp->pdev->dev, false);
  11092. }
  11093. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11094. {
  11095. int i;
  11096. u32 val;
  11097. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11098. tw32(OTP_CTRL, cmd);
  11099. /* Wait for up to 1 ms for command to execute. */
  11100. for (i = 0; i < 100; i++) {
  11101. val = tr32(OTP_STATUS);
  11102. if (val & OTP_STATUS_CMD_DONE)
  11103. break;
  11104. udelay(10);
  11105. }
  11106. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11107. }
  11108. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11109. * configuration is a 32-bit value that straddles the alignment boundary.
  11110. * We do two 32-bit reads and then shift and merge the results.
  11111. */
  11112. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11113. {
  11114. u32 bhalf_otp, thalf_otp;
  11115. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11116. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11117. return 0;
  11118. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11119. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11120. return 0;
  11121. thalf_otp = tr32(OTP_READ_DATA);
  11122. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11123. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11124. return 0;
  11125. bhalf_otp = tr32(OTP_READ_DATA);
  11126. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11127. }
  11128. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11129. {
  11130. u32 adv = ADVERTISED_Autoneg;
  11131. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11132. adv |= ADVERTISED_1000baseT_Half |
  11133. ADVERTISED_1000baseT_Full;
  11134. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11135. adv |= ADVERTISED_100baseT_Half |
  11136. ADVERTISED_100baseT_Full |
  11137. ADVERTISED_10baseT_Half |
  11138. ADVERTISED_10baseT_Full |
  11139. ADVERTISED_TP;
  11140. else
  11141. adv |= ADVERTISED_FIBRE;
  11142. tp->link_config.advertising = adv;
  11143. tp->link_config.speed = SPEED_UNKNOWN;
  11144. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11145. tp->link_config.autoneg = AUTONEG_ENABLE;
  11146. tp->link_config.active_speed = SPEED_UNKNOWN;
  11147. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11148. tp->old_link = -1;
  11149. }
  11150. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11151. {
  11152. u32 hw_phy_id_1, hw_phy_id_2;
  11153. u32 hw_phy_id, hw_phy_id_masked;
  11154. int err;
  11155. /* flow control autonegotiation is default behavior */
  11156. tg3_flag_set(tp, PAUSE_AUTONEG);
  11157. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11158. if (tg3_flag(tp, USE_PHYLIB))
  11159. return tg3_phy_init(tp);
  11160. /* Reading the PHY ID register can conflict with ASF
  11161. * firmware access to the PHY hardware.
  11162. */
  11163. err = 0;
  11164. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11165. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11166. } else {
  11167. /* Now read the physical PHY_ID from the chip and verify
  11168. * that it is sane. If it doesn't look good, we fall back
  11169. * to either the hard-coded table based PHY_ID and failing
  11170. * that the value found in the eeprom area.
  11171. */
  11172. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11173. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11174. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11175. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11176. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11177. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11178. }
  11179. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11180. tp->phy_id = hw_phy_id;
  11181. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11182. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11183. else
  11184. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11185. } else {
  11186. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11187. /* Do nothing, phy ID already set up in
  11188. * tg3_get_eeprom_hw_cfg().
  11189. */
  11190. } else {
  11191. struct subsys_tbl_ent *p;
  11192. /* No eeprom signature? Try the hardcoded
  11193. * subsys device table.
  11194. */
  11195. p = tg3_lookup_by_subsys(tp);
  11196. if (!p)
  11197. return -ENODEV;
  11198. tp->phy_id = p->phy_id;
  11199. if (!tp->phy_id ||
  11200. tp->phy_id == TG3_PHY_ID_BCM8002)
  11201. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11202. }
  11203. }
  11204. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11205. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11207. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11208. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11209. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11210. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11211. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11212. tg3_phy_init_link_config(tp);
  11213. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11214. !tg3_flag(tp, ENABLE_APE) &&
  11215. !tg3_flag(tp, ENABLE_ASF)) {
  11216. u32 bmsr, dummy;
  11217. tg3_readphy(tp, MII_BMSR, &bmsr);
  11218. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11219. (bmsr & BMSR_LSTATUS))
  11220. goto skip_phy_reset;
  11221. err = tg3_phy_reset(tp);
  11222. if (err)
  11223. return err;
  11224. tg3_phy_set_wirespeed(tp);
  11225. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11226. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11227. tp->link_config.flowctrl);
  11228. tg3_writephy(tp, MII_BMCR,
  11229. BMCR_ANENABLE | BMCR_ANRESTART);
  11230. }
  11231. }
  11232. skip_phy_reset:
  11233. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11234. err = tg3_init_5401phy_dsp(tp);
  11235. if (err)
  11236. return err;
  11237. err = tg3_init_5401phy_dsp(tp);
  11238. }
  11239. return err;
  11240. }
  11241. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11242. {
  11243. u8 *vpd_data;
  11244. unsigned int block_end, rosize, len;
  11245. u32 vpdlen;
  11246. int j, i = 0;
  11247. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11248. if (!vpd_data)
  11249. goto out_no_vpd;
  11250. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11251. if (i < 0)
  11252. goto out_not_found;
  11253. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11254. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11255. i += PCI_VPD_LRDT_TAG_SIZE;
  11256. if (block_end > vpdlen)
  11257. goto out_not_found;
  11258. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11259. PCI_VPD_RO_KEYWORD_MFR_ID);
  11260. if (j > 0) {
  11261. len = pci_vpd_info_field_size(&vpd_data[j]);
  11262. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11263. if (j + len > block_end || len != 4 ||
  11264. memcmp(&vpd_data[j], "1028", 4))
  11265. goto partno;
  11266. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11267. PCI_VPD_RO_KEYWORD_VENDOR0);
  11268. if (j < 0)
  11269. goto partno;
  11270. len = pci_vpd_info_field_size(&vpd_data[j]);
  11271. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11272. if (j + len > block_end)
  11273. goto partno;
  11274. memcpy(tp->fw_ver, &vpd_data[j], len);
  11275. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11276. }
  11277. partno:
  11278. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11279. PCI_VPD_RO_KEYWORD_PARTNO);
  11280. if (i < 0)
  11281. goto out_not_found;
  11282. len = pci_vpd_info_field_size(&vpd_data[i]);
  11283. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11284. if (len > TG3_BPN_SIZE ||
  11285. (len + i) > vpdlen)
  11286. goto out_not_found;
  11287. memcpy(tp->board_part_number, &vpd_data[i], len);
  11288. out_not_found:
  11289. kfree(vpd_data);
  11290. if (tp->board_part_number[0])
  11291. return;
  11292. out_no_vpd:
  11293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11294. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11295. strcpy(tp->board_part_number, "BCM5717");
  11296. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11297. strcpy(tp->board_part_number, "BCM5718");
  11298. else
  11299. goto nomatch;
  11300. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11301. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11302. strcpy(tp->board_part_number, "BCM57780");
  11303. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11304. strcpy(tp->board_part_number, "BCM57760");
  11305. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11306. strcpy(tp->board_part_number, "BCM57790");
  11307. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11308. strcpy(tp->board_part_number, "BCM57788");
  11309. else
  11310. goto nomatch;
  11311. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11312. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11313. strcpy(tp->board_part_number, "BCM57761");
  11314. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11315. strcpy(tp->board_part_number, "BCM57765");
  11316. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11317. strcpy(tp->board_part_number, "BCM57781");
  11318. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11319. strcpy(tp->board_part_number, "BCM57785");
  11320. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11321. strcpy(tp->board_part_number, "BCM57791");
  11322. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11323. strcpy(tp->board_part_number, "BCM57795");
  11324. else
  11325. goto nomatch;
  11326. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11327. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11328. strcpy(tp->board_part_number, "BCM57762");
  11329. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11330. strcpy(tp->board_part_number, "BCM57766");
  11331. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11332. strcpy(tp->board_part_number, "BCM57782");
  11333. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11334. strcpy(tp->board_part_number, "BCM57786");
  11335. else
  11336. goto nomatch;
  11337. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11338. strcpy(tp->board_part_number, "BCM95906");
  11339. } else {
  11340. nomatch:
  11341. strcpy(tp->board_part_number, "none");
  11342. }
  11343. }
  11344. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11345. {
  11346. u32 val;
  11347. if (tg3_nvram_read(tp, offset, &val) ||
  11348. (val & 0xfc000000) != 0x0c000000 ||
  11349. tg3_nvram_read(tp, offset + 4, &val) ||
  11350. val != 0)
  11351. return 0;
  11352. return 1;
  11353. }
  11354. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11355. {
  11356. u32 val, offset, start, ver_offset;
  11357. int i, dst_off;
  11358. bool newver = false;
  11359. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11360. tg3_nvram_read(tp, 0x4, &start))
  11361. return;
  11362. offset = tg3_nvram_logical_addr(tp, offset);
  11363. if (tg3_nvram_read(tp, offset, &val))
  11364. return;
  11365. if ((val & 0xfc000000) == 0x0c000000) {
  11366. if (tg3_nvram_read(tp, offset + 4, &val))
  11367. return;
  11368. if (val == 0)
  11369. newver = true;
  11370. }
  11371. dst_off = strlen(tp->fw_ver);
  11372. if (newver) {
  11373. if (TG3_VER_SIZE - dst_off < 16 ||
  11374. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11375. return;
  11376. offset = offset + ver_offset - start;
  11377. for (i = 0; i < 16; i += 4) {
  11378. __be32 v;
  11379. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11380. return;
  11381. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11382. }
  11383. } else {
  11384. u32 major, minor;
  11385. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11386. return;
  11387. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11388. TG3_NVM_BCVER_MAJSFT;
  11389. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11390. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11391. "v%d.%02d", major, minor);
  11392. }
  11393. }
  11394. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11395. {
  11396. u32 val, major, minor;
  11397. /* Use native endian representation */
  11398. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11399. return;
  11400. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11401. TG3_NVM_HWSB_CFG1_MAJSFT;
  11402. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11403. TG3_NVM_HWSB_CFG1_MINSFT;
  11404. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11405. }
  11406. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11407. {
  11408. u32 offset, major, minor, build;
  11409. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11410. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11411. return;
  11412. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11413. case TG3_EEPROM_SB_REVISION_0:
  11414. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11415. break;
  11416. case TG3_EEPROM_SB_REVISION_2:
  11417. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11418. break;
  11419. case TG3_EEPROM_SB_REVISION_3:
  11420. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11421. break;
  11422. case TG3_EEPROM_SB_REVISION_4:
  11423. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11424. break;
  11425. case TG3_EEPROM_SB_REVISION_5:
  11426. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11427. break;
  11428. case TG3_EEPROM_SB_REVISION_6:
  11429. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11430. break;
  11431. default:
  11432. return;
  11433. }
  11434. if (tg3_nvram_read(tp, offset, &val))
  11435. return;
  11436. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11437. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11438. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11439. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11440. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11441. if (minor > 99 || build > 26)
  11442. return;
  11443. offset = strlen(tp->fw_ver);
  11444. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11445. " v%d.%02d", major, minor);
  11446. if (build > 0) {
  11447. offset = strlen(tp->fw_ver);
  11448. if (offset < TG3_VER_SIZE - 1)
  11449. tp->fw_ver[offset] = 'a' + build - 1;
  11450. }
  11451. }
  11452. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11453. {
  11454. u32 val, offset, start;
  11455. int i, vlen;
  11456. for (offset = TG3_NVM_DIR_START;
  11457. offset < TG3_NVM_DIR_END;
  11458. offset += TG3_NVM_DIRENT_SIZE) {
  11459. if (tg3_nvram_read(tp, offset, &val))
  11460. return;
  11461. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11462. break;
  11463. }
  11464. if (offset == TG3_NVM_DIR_END)
  11465. return;
  11466. if (!tg3_flag(tp, 5705_PLUS))
  11467. start = 0x08000000;
  11468. else if (tg3_nvram_read(tp, offset - 4, &start))
  11469. return;
  11470. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11471. !tg3_fw_img_is_valid(tp, offset) ||
  11472. tg3_nvram_read(tp, offset + 8, &val))
  11473. return;
  11474. offset += val - start;
  11475. vlen = strlen(tp->fw_ver);
  11476. tp->fw_ver[vlen++] = ',';
  11477. tp->fw_ver[vlen++] = ' ';
  11478. for (i = 0; i < 4; i++) {
  11479. __be32 v;
  11480. if (tg3_nvram_read_be32(tp, offset, &v))
  11481. return;
  11482. offset += sizeof(v);
  11483. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11484. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11485. break;
  11486. }
  11487. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11488. vlen += sizeof(v);
  11489. }
  11490. }
  11491. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11492. {
  11493. int vlen;
  11494. u32 apedata;
  11495. char *fwtype;
  11496. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11497. return;
  11498. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11499. if (apedata != APE_SEG_SIG_MAGIC)
  11500. return;
  11501. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11502. if (!(apedata & APE_FW_STATUS_READY))
  11503. return;
  11504. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11505. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11506. tg3_flag_set(tp, APE_HAS_NCSI);
  11507. fwtype = "NCSI";
  11508. } else {
  11509. fwtype = "DASH";
  11510. }
  11511. vlen = strlen(tp->fw_ver);
  11512. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11513. fwtype,
  11514. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11515. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11516. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11517. (apedata & APE_FW_VERSION_BLDMSK));
  11518. }
  11519. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11520. {
  11521. u32 val;
  11522. bool vpd_vers = false;
  11523. if (tp->fw_ver[0] != 0)
  11524. vpd_vers = true;
  11525. if (tg3_flag(tp, NO_NVRAM)) {
  11526. strcat(tp->fw_ver, "sb");
  11527. return;
  11528. }
  11529. if (tg3_nvram_read(tp, 0, &val))
  11530. return;
  11531. if (val == TG3_EEPROM_MAGIC)
  11532. tg3_read_bc_ver(tp);
  11533. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11534. tg3_read_sb_ver(tp, val);
  11535. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11536. tg3_read_hwsb_ver(tp);
  11537. else
  11538. return;
  11539. if (vpd_vers)
  11540. goto done;
  11541. if (tg3_flag(tp, ENABLE_APE)) {
  11542. if (tg3_flag(tp, ENABLE_ASF))
  11543. tg3_read_dash_ver(tp);
  11544. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11545. tg3_read_mgmtfw_ver(tp);
  11546. }
  11547. done:
  11548. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11549. }
  11550. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11551. {
  11552. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11553. return TG3_RX_RET_MAX_SIZE_5717;
  11554. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11555. return TG3_RX_RET_MAX_SIZE_5700;
  11556. else
  11557. return TG3_RX_RET_MAX_SIZE_5705;
  11558. }
  11559. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11560. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11561. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11562. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11563. { },
  11564. };
  11565. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11566. {
  11567. struct pci_dev *peer;
  11568. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11569. for (func = 0; func < 8; func++) {
  11570. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11571. if (peer && peer != tp->pdev)
  11572. break;
  11573. pci_dev_put(peer);
  11574. }
  11575. /* 5704 can be configured in single-port mode, set peer to
  11576. * tp->pdev in that case.
  11577. */
  11578. if (!peer) {
  11579. peer = tp->pdev;
  11580. return peer;
  11581. }
  11582. /*
  11583. * We don't need to keep the refcount elevated; there's no way
  11584. * to remove one half of this device without removing the other
  11585. */
  11586. pci_dev_put(peer);
  11587. return peer;
  11588. }
  11589. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11590. {
  11591. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11593. u32 reg;
  11594. /* All devices that use the alternate
  11595. * ASIC REV location have a CPMU.
  11596. */
  11597. tg3_flag_set(tp, CPMU_PRESENT);
  11598. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11599. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11600. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11601. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11602. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11603. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11604. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11605. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11606. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11607. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11608. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11609. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11610. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11611. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11612. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11613. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11614. else
  11615. reg = TG3PCI_PRODID_ASICREV;
  11616. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11617. }
  11618. /* Wrong chip ID in 5752 A0. This code can be removed later
  11619. * as A0 is not in production.
  11620. */
  11621. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11622. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11626. tg3_flag_set(tp, 5717_PLUS);
  11627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11629. tg3_flag_set(tp, 57765_CLASS);
  11630. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11631. tg3_flag_set(tp, 57765_PLUS);
  11632. /* Intentionally exclude ASIC_REV_5906 */
  11633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11639. tg3_flag(tp, 57765_PLUS))
  11640. tg3_flag_set(tp, 5755_PLUS);
  11641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11642. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11643. tg3_flag_set(tp, 5780_CLASS);
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11647. tg3_flag(tp, 5755_PLUS) ||
  11648. tg3_flag(tp, 5780_CLASS))
  11649. tg3_flag_set(tp, 5750_PLUS);
  11650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11651. tg3_flag(tp, 5750_PLUS))
  11652. tg3_flag_set(tp, 5705_PLUS);
  11653. }
  11654. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11655. {
  11656. u32 misc_ctrl_reg;
  11657. u32 pci_state_reg, grc_misc_cfg;
  11658. u32 val;
  11659. u16 pci_cmd;
  11660. int err;
  11661. /* Force memory write invalidate off. If we leave it on,
  11662. * then on 5700_BX chips we have to enable a workaround.
  11663. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11664. * to match the cacheline size. The Broadcom driver have this
  11665. * workaround but turns MWI off all the times so never uses
  11666. * it. This seems to suggest that the workaround is insufficient.
  11667. */
  11668. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11669. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11670. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11671. /* Important! -- Make sure register accesses are byteswapped
  11672. * correctly. Also, for those chips that require it, make
  11673. * sure that indirect register accesses are enabled before
  11674. * the first operation.
  11675. */
  11676. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11677. &misc_ctrl_reg);
  11678. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11679. MISC_HOST_CTRL_CHIPREV);
  11680. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11681. tp->misc_host_ctrl);
  11682. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11683. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11684. * we need to disable memory and use config. cycles
  11685. * only to access all registers. The 5702/03 chips
  11686. * can mistakenly decode the special cycles from the
  11687. * ICH chipsets as memory write cycles, causing corruption
  11688. * of register and memory space. Only certain ICH bridges
  11689. * will drive special cycles with non-zero data during the
  11690. * address phase which can fall within the 5703's address
  11691. * range. This is not an ICH bug as the PCI spec allows
  11692. * non-zero address during special cycles. However, only
  11693. * these ICH bridges are known to drive non-zero addresses
  11694. * during special cycles.
  11695. *
  11696. * Since special cycles do not cross PCI bridges, we only
  11697. * enable this workaround if the 5703 is on the secondary
  11698. * bus of these ICH bridges.
  11699. */
  11700. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11701. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11702. static struct tg3_dev_id {
  11703. u32 vendor;
  11704. u32 device;
  11705. u32 rev;
  11706. } ich_chipsets[] = {
  11707. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11708. PCI_ANY_ID },
  11709. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11710. PCI_ANY_ID },
  11711. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11712. 0xa },
  11713. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11714. PCI_ANY_ID },
  11715. { },
  11716. };
  11717. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11718. struct pci_dev *bridge = NULL;
  11719. while (pci_id->vendor != 0) {
  11720. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11721. bridge);
  11722. if (!bridge) {
  11723. pci_id++;
  11724. continue;
  11725. }
  11726. if (pci_id->rev != PCI_ANY_ID) {
  11727. if (bridge->revision > pci_id->rev)
  11728. continue;
  11729. }
  11730. if (bridge->subordinate &&
  11731. (bridge->subordinate->number ==
  11732. tp->pdev->bus->number)) {
  11733. tg3_flag_set(tp, ICH_WORKAROUND);
  11734. pci_dev_put(bridge);
  11735. break;
  11736. }
  11737. }
  11738. }
  11739. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11740. static struct tg3_dev_id {
  11741. u32 vendor;
  11742. u32 device;
  11743. } bridge_chipsets[] = {
  11744. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11745. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11746. { },
  11747. };
  11748. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11749. struct pci_dev *bridge = NULL;
  11750. while (pci_id->vendor != 0) {
  11751. bridge = pci_get_device(pci_id->vendor,
  11752. pci_id->device,
  11753. bridge);
  11754. if (!bridge) {
  11755. pci_id++;
  11756. continue;
  11757. }
  11758. if (bridge->subordinate &&
  11759. (bridge->subordinate->number <=
  11760. tp->pdev->bus->number) &&
  11761. (bridge->subordinate->subordinate >=
  11762. tp->pdev->bus->number)) {
  11763. tg3_flag_set(tp, 5701_DMA_BUG);
  11764. pci_dev_put(bridge);
  11765. break;
  11766. }
  11767. }
  11768. }
  11769. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11770. * DMA addresses > 40-bit. This bridge may have other additional
  11771. * 57xx devices behind it in some 4-port NIC designs for example.
  11772. * Any tg3 device found behind the bridge will also need the 40-bit
  11773. * DMA workaround.
  11774. */
  11775. if (tg3_flag(tp, 5780_CLASS)) {
  11776. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11777. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11778. } else {
  11779. struct pci_dev *bridge = NULL;
  11780. do {
  11781. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11782. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11783. bridge);
  11784. if (bridge && bridge->subordinate &&
  11785. (bridge->subordinate->number <=
  11786. tp->pdev->bus->number) &&
  11787. (bridge->subordinate->subordinate >=
  11788. tp->pdev->bus->number)) {
  11789. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11790. pci_dev_put(bridge);
  11791. break;
  11792. }
  11793. } while (bridge);
  11794. }
  11795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11797. tp->pdev_peer = tg3_find_peer(tp);
  11798. /* Determine TSO capabilities */
  11799. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11800. ; /* Do nothing. HW bug. */
  11801. else if (tg3_flag(tp, 57765_PLUS))
  11802. tg3_flag_set(tp, HW_TSO_3);
  11803. else if (tg3_flag(tp, 5755_PLUS) ||
  11804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11805. tg3_flag_set(tp, HW_TSO_2);
  11806. else if (tg3_flag(tp, 5750_PLUS)) {
  11807. tg3_flag_set(tp, HW_TSO_1);
  11808. tg3_flag_set(tp, TSO_BUG);
  11809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11810. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11811. tg3_flag_clear(tp, TSO_BUG);
  11812. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11813. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11814. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11815. tg3_flag_set(tp, TSO_BUG);
  11816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11817. tp->fw_needed = FIRMWARE_TG3TSO5;
  11818. else
  11819. tp->fw_needed = FIRMWARE_TG3TSO;
  11820. }
  11821. /* Selectively allow TSO based on operating conditions */
  11822. if (tg3_flag(tp, HW_TSO_1) ||
  11823. tg3_flag(tp, HW_TSO_2) ||
  11824. tg3_flag(tp, HW_TSO_3) ||
  11825. tp->fw_needed) {
  11826. /* For firmware TSO, assume ASF is disabled.
  11827. * We'll disable TSO later if we discover ASF
  11828. * is enabled in tg3_get_eeprom_hw_cfg().
  11829. */
  11830. tg3_flag_set(tp, TSO_CAPABLE);
  11831. } else {
  11832. tg3_flag_clear(tp, TSO_CAPABLE);
  11833. tg3_flag_clear(tp, TSO_BUG);
  11834. tp->fw_needed = NULL;
  11835. }
  11836. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11837. tp->fw_needed = FIRMWARE_TG3;
  11838. tp->irq_max = 1;
  11839. if (tg3_flag(tp, 5750_PLUS)) {
  11840. tg3_flag_set(tp, SUPPORT_MSI);
  11841. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11842. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11843. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11844. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11845. tp->pdev_peer == tp->pdev))
  11846. tg3_flag_clear(tp, SUPPORT_MSI);
  11847. if (tg3_flag(tp, 5755_PLUS) ||
  11848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11849. tg3_flag_set(tp, 1SHOT_MSI);
  11850. }
  11851. if (tg3_flag(tp, 57765_PLUS)) {
  11852. tg3_flag_set(tp, SUPPORT_MSIX);
  11853. tp->irq_max = TG3_IRQ_MAX_VECS;
  11854. tg3_rss_init_dflt_indir_tbl(tp);
  11855. }
  11856. }
  11857. if (tg3_flag(tp, 5755_PLUS))
  11858. tg3_flag_set(tp, SHORT_DMA_BUG);
  11859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11860. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11864. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11865. if (tg3_flag(tp, 57765_PLUS) &&
  11866. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11867. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11868. if (!tg3_flag(tp, 5705_PLUS) ||
  11869. tg3_flag(tp, 5780_CLASS) ||
  11870. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11871. tg3_flag_set(tp, JUMBO_CAPABLE);
  11872. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11873. &pci_state_reg);
  11874. if (pci_is_pcie(tp->pdev)) {
  11875. u16 lnkctl;
  11876. tg3_flag_set(tp, PCI_EXPRESS);
  11877. pci_read_config_word(tp->pdev,
  11878. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11879. &lnkctl);
  11880. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11881. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11882. ASIC_REV_5906) {
  11883. tg3_flag_clear(tp, HW_TSO_2);
  11884. tg3_flag_clear(tp, TSO_CAPABLE);
  11885. }
  11886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11887. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11888. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11889. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11890. tg3_flag_set(tp, CLKREQ_BUG);
  11891. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11892. tg3_flag_set(tp, L1PLLPD_EN);
  11893. }
  11894. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11895. /* BCM5785 devices are effectively PCIe devices, and should
  11896. * follow PCIe codepaths, but do not have a PCIe capabilities
  11897. * section.
  11898. */
  11899. tg3_flag_set(tp, PCI_EXPRESS);
  11900. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11901. tg3_flag(tp, 5780_CLASS)) {
  11902. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11903. if (!tp->pcix_cap) {
  11904. dev_err(&tp->pdev->dev,
  11905. "Cannot find PCI-X capability, aborting\n");
  11906. return -EIO;
  11907. }
  11908. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11909. tg3_flag_set(tp, PCIX_MODE);
  11910. }
  11911. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11912. * reordering to the mailbox registers done by the host
  11913. * controller can cause major troubles. We read back from
  11914. * every mailbox register write to force the writes to be
  11915. * posted to the chip in order.
  11916. */
  11917. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11918. !tg3_flag(tp, PCI_EXPRESS))
  11919. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11920. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11921. &tp->pci_cacheline_sz);
  11922. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11923. &tp->pci_lat_timer);
  11924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11925. tp->pci_lat_timer < 64) {
  11926. tp->pci_lat_timer = 64;
  11927. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11928. tp->pci_lat_timer);
  11929. }
  11930. /* Important! -- It is critical that the PCI-X hw workaround
  11931. * situation is decided before the first MMIO register access.
  11932. */
  11933. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11934. /* 5700 BX chips need to have their TX producer index
  11935. * mailboxes written twice to workaround a bug.
  11936. */
  11937. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11938. /* If we are in PCI-X mode, enable register write workaround.
  11939. *
  11940. * The workaround is to use indirect register accesses
  11941. * for all chip writes not to mailbox registers.
  11942. */
  11943. if (tg3_flag(tp, PCIX_MODE)) {
  11944. u32 pm_reg;
  11945. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11946. /* The chip can have it's power management PCI config
  11947. * space registers clobbered due to this bug.
  11948. * So explicitly force the chip into D0 here.
  11949. */
  11950. pci_read_config_dword(tp->pdev,
  11951. tp->pm_cap + PCI_PM_CTRL,
  11952. &pm_reg);
  11953. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11954. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11955. pci_write_config_dword(tp->pdev,
  11956. tp->pm_cap + PCI_PM_CTRL,
  11957. pm_reg);
  11958. /* Also, force SERR#/PERR# in PCI command. */
  11959. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11960. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11961. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11962. }
  11963. }
  11964. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11965. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11966. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11967. tg3_flag_set(tp, PCI_32BIT);
  11968. /* Chip-specific fixup from Broadcom driver */
  11969. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11970. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11971. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11972. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11973. }
  11974. /* Default fast path register access methods */
  11975. tp->read32 = tg3_read32;
  11976. tp->write32 = tg3_write32;
  11977. tp->read32_mbox = tg3_read32;
  11978. tp->write32_mbox = tg3_write32;
  11979. tp->write32_tx_mbox = tg3_write32;
  11980. tp->write32_rx_mbox = tg3_write32;
  11981. /* Various workaround register access methods */
  11982. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11983. tp->write32 = tg3_write_indirect_reg32;
  11984. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11985. (tg3_flag(tp, PCI_EXPRESS) &&
  11986. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11987. /*
  11988. * Back to back register writes can cause problems on these
  11989. * chips, the workaround is to read back all reg writes
  11990. * except those to mailbox regs.
  11991. *
  11992. * See tg3_write_indirect_reg32().
  11993. */
  11994. tp->write32 = tg3_write_flush_reg32;
  11995. }
  11996. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11997. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11998. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11999. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12000. }
  12001. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12002. tp->read32 = tg3_read_indirect_reg32;
  12003. tp->write32 = tg3_write_indirect_reg32;
  12004. tp->read32_mbox = tg3_read_indirect_mbox;
  12005. tp->write32_mbox = tg3_write_indirect_mbox;
  12006. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12007. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12008. iounmap(tp->regs);
  12009. tp->regs = NULL;
  12010. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12011. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12012. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12013. }
  12014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12015. tp->read32_mbox = tg3_read32_mbox_5906;
  12016. tp->write32_mbox = tg3_write32_mbox_5906;
  12017. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12018. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12019. }
  12020. if (tp->write32 == tg3_write_indirect_reg32 ||
  12021. (tg3_flag(tp, PCIX_MODE) &&
  12022. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12024. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12025. /* The memory arbiter has to be enabled in order for SRAM accesses
  12026. * to succeed. Normally on powerup the tg3 chip firmware will make
  12027. * sure it is enabled, but other entities such as system netboot
  12028. * code might disable it.
  12029. */
  12030. val = tr32(MEMARB_MODE);
  12031. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12032. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12034. tg3_flag(tp, 5780_CLASS)) {
  12035. if (tg3_flag(tp, PCIX_MODE)) {
  12036. pci_read_config_dword(tp->pdev,
  12037. tp->pcix_cap + PCI_X_STATUS,
  12038. &val);
  12039. tp->pci_fn = val & 0x7;
  12040. }
  12041. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12042. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12043. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12044. NIC_SRAM_CPMUSTAT_SIG) {
  12045. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12046. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12047. }
  12048. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12050. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12051. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12052. NIC_SRAM_CPMUSTAT_SIG) {
  12053. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12054. TG3_CPMU_STATUS_FSHFT_5719;
  12055. }
  12056. }
  12057. /* Get eeprom hw config before calling tg3_set_power_state().
  12058. * In particular, the TG3_FLAG_IS_NIC flag must be
  12059. * determined before calling tg3_set_power_state() so that
  12060. * we know whether or not to switch out of Vaux power.
  12061. * When the flag is set, it means that GPIO1 is used for eeprom
  12062. * write protect and also implies that it is a LOM where GPIOs
  12063. * are not used to switch power.
  12064. */
  12065. tg3_get_eeprom_hw_cfg(tp);
  12066. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12067. tg3_flag_clear(tp, TSO_CAPABLE);
  12068. tg3_flag_clear(tp, TSO_BUG);
  12069. tp->fw_needed = NULL;
  12070. }
  12071. if (tg3_flag(tp, ENABLE_APE)) {
  12072. /* Allow reads and writes to the
  12073. * APE register and memory space.
  12074. */
  12075. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12076. PCISTATE_ALLOW_APE_SHMEM_WR |
  12077. PCISTATE_ALLOW_APE_PSPACE_WR;
  12078. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12079. pci_state_reg);
  12080. tg3_ape_lock_init(tp);
  12081. }
  12082. /* Set up tp->grc_local_ctrl before calling
  12083. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12084. * will bring 5700's external PHY out of reset.
  12085. * It is also used as eeprom write protect on LOMs.
  12086. */
  12087. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12089. tg3_flag(tp, EEPROM_WRITE_PROT))
  12090. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12091. GRC_LCLCTRL_GPIO_OUTPUT1);
  12092. /* Unused GPIO3 must be driven as output on 5752 because there
  12093. * are no pull-up resistors on unused GPIO pins.
  12094. */
  12095. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12096. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12099. tg3_flag(tp, 57765_CLASS))
  12100. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12101. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12102. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12103. /* Turn off the debug UART. */
  12104. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12105. if (tg3_flag(tp, IS_NIC))
  12106. /* Keep VMain power. */
  12107. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12108. GRC_LCLCTRL_GPIO_OUTPUT0;
  12109. }
  12110. /* Switch out of Vaux if it is a NIC */
  12111. tg3_pwrsrc_switch_to_vmain(tp);
  12112. /* Derive initial jumbo mode from MTU assigned in
  12113. * ether_setup() via the alloc_etherdev() call
  12114. */
  12115. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12116. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12117. /* Determine WakeOnLan speed to use. */
  12118. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12119. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12120. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12121. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12122. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12123. } else {
  12124. tg3_flag_set(tp, WOL_SPEED_100MB);
  12125. }
  12126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12127. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12128. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12130. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12131. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12132. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12133. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12134. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12135. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12136. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12137. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12138. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12139. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12140. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12141. if (tg3_flag(tp, 5705_PLUS) &&
  12142. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12143. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12144. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12145. !tg3_flag(tp, 57765_PLUS)) {
  12146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12150. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12151. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12152. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12153. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12154. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12155. } else
  12156. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12157. }
  12158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12159. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12160. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12161. if (tp->phy_otp == 0)
  12162. tp->phy_otp = TG3_OTP_DEFAULT;
  12163. }
  12164. if (tg3_flag(tp, CPMU_PRESENT))
  12165. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12166. else
  12167. tp->mi_mode = MAC_MI_MODE_BASE;
  12168. tp->coalesce_mode = 0;
  12169. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12170. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12171. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12172. /* Set these bits to enable statistics workaround. */
  12173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12174. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12175. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12176. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12177. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12178. }
  12179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12180. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12181. tg3_flag_set(tp, USE_PHYLIB);
  12182. err = tg3_mdio_init(tp);
  12183. if (err)
  12184. return err;
  12185. /* Initialize data/descriptor byte/word swapping. */
  12186. val = tr32(GRC_MODE);
  12187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12188. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12189. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12190. GRC_MODE_B2HRX_ENABLE |
  12191. GRC_MODE_HTX2B_ENABLE |
  12192. GRC_MODE_HOST_STACKUP);
  12193. else
  12194. val &= GRC_MODE_HOST_STACKUP;
  12195. tw32(GRC_MODE, val | tp->grc_mode);
  12196. tg3_switch_clocks(tp);
  12197. /* Clear this out for sanity. */
  12198. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12199. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12200. &pci_state_reg);
  12201. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12202. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12203. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12204. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12205. chiprevid == CHIPREV_ID_5701_B0 ||
  12206. chiprevid == CHIPREV_ID_5701_B2 ||
  12207. chiprevid == CHIPREV_ID_5701_B5) {
  12208. void __iomem *sram_base;
  12209. /* Write some dummy words into the SRAM status block
  12210. * area, see if it reads back correctly. If the return
  12211. * value is bad, force enable the PCIX workaround.
  12212. */
  12213. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12214. writel(0x00000000, sram_base);
  12215. writel(0x00000000, sram_base + 4);
  12216. writel(0xffffffff, sram_base + 4);
  12217. if (readl(sram_base) != 0x00000000)
  12218. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12219. }
  12220. }
  12221. udelay(50);
  12222. tg3_nvram_init(tp);
  12223. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12224. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12226. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12227. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12228. tg3_flag_set(tp, IS_5788);
  12229. if (!tg3_flag(tp, IS_5788) &&
  12230. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12231. tg3_flag_set(tp, TAGGED_STATUS);
  12232. if (tg3_flag(tp, TAGGED_STATUS)) {
  12233. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12234. HOSTCC_MODE_CLRTICK_TXBD);
  12235. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12236. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12237. tp->misc_host_ctrl);
  12238. }
  12239. /* Preserve the APE MAC_MODE bits */
  12240. if (tg3_flag(tp, ENABLE_APE))
  12241. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12242. else
  12243. tp->mac_mode = 0;
  12244. /* these are limited to 10/100 only */
  12245. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12246. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12247. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12248. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12249. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12250. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12251. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12252. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12253. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12254. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12255. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12256. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12257. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12258. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12259. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12260. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12261. err = tg3_phy_probe(tp);
  12262. if (err) {
  12263. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12264. /* ... but do not return immediately ... */
  12265. tg3_mdio_fini(tp);
  12266. }
  12267. tg3_read_vpd(tp);
  12268. tg3_read_fw_ver(tp);
  12269. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12270. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12271. } else {
  12272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12273. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12274. else
  12275. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12276. }
  12277. /* 5700 {AX,BX} chips have a broken status block link
  12278. * change bit implementation, so we must use the
  12279. * status register in those cases.
  12280. */
  12281. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12282. tg3_flag_set(tp, USE_LINKCHG_REG);
  12283. else
  12284. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12285. /* The led_ctrl is set during tg3_phy_probe, here we might
  12286. * have to force the link status polling mechanism based
  12287. * upon subsystem IDs.
  12288. */
  12289. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12291. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12292. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12293. tg3_flag_set(tp, USE_LINKCHG_REG);
  12294. }
  12295. /* For all SERDES we poll the MAC status register. */
  12296. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12297. tg3_flag_set(tp, POLL_SERDES);
  12298. else
  12299. tg3_flag_clear(tp, POLL_SERDES);
  12300. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12301. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12303. tg3_flag(tp, PCIX_MODE)) {
  12304. tp->rx_offset = NET_SKB_PAD;
  12305. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12306. tp->rx_copy_thresh = ~(u16)0;
  12307. #endif
  12308. }
  12309. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12310. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12311. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12312. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12313. /* Increment the rx prod index on the rx std ring by at most
  12314. * 8 for these chips to workaround hw errata.
  12315. */
  12316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12319. tp->rx_std_max_post = 8;
  12320. if (tg3_flag(tp, ASPM_WORKAROUND))
  12321. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12322. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12323. return err;
  12324. }
  12325. #ifdef CONFIG_SPARC
  12326. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12327. {
  12328. struct net_device *dev = tp->dev;
  12329. struct pci_dev *pdev = tp->pdev;
  12330. struct device_node *dp = pci_device_to_OF_node(pdev);
  12331. const unsigned char *addr;
  12332. int len;
  12333. addr = of_get_property(dp, "local-mac-address", &len);
  12334. if (addr && len == 6) {
  12335. memcpy(dev->dev_addr, addr, 6);
  12336. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12337. return 0;
  12338. }
  12339. return -ENODEV;
  12340. }
  12341. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12342. {
  12343. struct net_device *dev = tp->dev;
  12344. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12345. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12346. return 0;
  12347. }
  12348. #endif
  12349. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12350. {
  12351. struct net_device *dev = tp->dev;
  12352. u32 hi, lo, mac_offset;
  12353. int addr_ok = 0;
  12354. #ifdef CONFIG_SPARC
  12355. if (!tg3_get_macaddr_sparc(tp))
  12356. return 0;
  12357. #endif
  12358. mac_offset = 0x7c;
  12359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12360. tg3_flag(tp, 5780_CLASS)) {
  12361. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12362. mac_offset = 0xcc;
  12363. if (tg3_nvram_lock(tp))
  12364. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12365. else
  12366. tg3_nvram_unlock(tp);
  12367. } else if (tg3_flag(tp, 5717_PLUS)) {
  12368. if (tp->pci_fn & 1)
  12369. mac_offset = 0xcc;
  12370. if (tp->pci_fn > 1)
  12371. mac_offset += 0x18c;
  12372. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12373. mac_offset = 0x10;
  12374. /* First try to get it from MAC address mailbox. */
  12375. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12376. if ((hi >> 16) == 0x484b) {
  12377. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12378. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12379. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12380. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12381. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12382. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12383. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12384. /* Some old bootcode may report a 0 MAC address in SRAM */
  12385. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12386. }
  12387. if (!addr_ok) {
  12388. /* Next, try NVRAM. */
  12389. if (!tg3_flag(tp, NO_NVRAM) &&
  12390. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12391. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12392. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12393. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12394. }
  12395. /* Finally just fetch it out of the MAC control regs. */
  12396. else {
  12397. hi = tr32(MAC_ADDR_0_HIGH);
  12398. lo = tr32(MAC_ADDR_0_LOW);
  12399. dev->dev_addr[5] = lo & 0xff;
  12400. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12401. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12402. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12403. dev->dev_addr[1] = hi & 0xff;
  12404. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12405. }
  12406. }
  12407. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12408. #ifdef CONFIG_SPARC
  12409. if (!tg3_get_default_macaddr_sparc(tp))
  12410. return 0;
  12411. #endif
  12412. return -EINVAL;
  12413. }
  12414. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12415. return 0;
  12416. }
  12417. #define BOUNDARY_SINGLE_CACHELINE 1
  12418. #define BOUNDARY_MULTI_CACHELINE 2
  12419. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12420. {
  12421. int cacheline_size;
  12422. u8 byte;
  12423. int goal;
  12424. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12425. if (byte == 0)
  12426. cacheline_size = 1024;
  12427. else
  12428. cacheline_size = (int) byte * 4;
  12429. /* On 5703 and later chips, the boundary bits have no
  12430. * effect.
  12431. */
  12432. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12433. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12434. !tg3_flag(tp, PCI_EXPRESS))
  12435. goto out;
  12436. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12437. goal = BOUNDARY_MULTI_CACHELINE;
  12438. #else
  12439. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12440. goal = BOUNDARY_SINGLE_CACHELINE;
  12441. #else
  12442. goal = 0;
  12443. #endif
  12444. #endif
  12445. if (tg3_flag(tp, 57765_PLUS)) {
  12446. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12447. goto out;
  12448. }
  12449. if (!goal)
  12450. goto out;
  12451. /* PCI controllers on most RISC systems tend to disconnect
  12452. * when a device tries to burst across a cache-line boundary.
  12453. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12454. *
  12455. * Unfortunately, for PCI-E there are only limited
  12456. * write-side controls for this, and thus for reads
  12457. * we will still get the disconnects. We'll also waste
  12458. * these PCI cycles for both read and write for chips
  12459. * other than 5700 and 5701 which do not implement the
  12460. * boundary bits.
  12461. */
  12462. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12463. switch (cacheline_size) {
  12464. case 16:
  12465. case 32:
  12466. case 64:
  12467. case 128:
  12468. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12469. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12470. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12471. } else {
  12472. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12473. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12474. }
  12475. break;
  12476. case 256:
  12477. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12478. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12479. break;
  12480. default:
  12481. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12482. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12483. break;
  12484. }
  12485. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12486. switch (cacheline_size) {
  12487. case 16:
  12488. case 32:
  12489. case 64:
  12490. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12491. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12492. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12493. break;
  12494. }
  12495. /* fallthrough */
  12496. case 128:
  12497. default:
  12498. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12499. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12500. break;
  12501. }
  12502. } else {
  12503. switch (cacheline_size) {
  12504. case 16:
  12505. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12506. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12507. DMA_RWCTRL_WRITE_BNDRY_16);
  12508. break;
  12509. }
  12510. /* fallthrough */
  12511. case 32:
  12512. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12513. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12514. DMA_RWCTRL_WRITE_BNDRY_32);
  12515. break;
  12516. }
  12517. /* fallthrough */
  12518. case 64:
  12519. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12520. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12521. DMA_RWCTRL_WRITE_BNDRY_64);
  12522. break;
  12523. }
  12524. /* fallthrough */
  12525. case 128:
  12526. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12527. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12528. DMA_RWCTRL_WRITE_BNDRY_128);
  12529. break;
  12530. }
  12531. /* fallthrough */
  12532. case 256:
  12533. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12534. DMA_RWCTRL_WRITE_BNDRY_256);
  12535. break;
  12536. case 512:
  12537. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12538. DMA_RWCTRL_WRITE_BNDRY_512);
  12539. break;
  12540. case 1024:
  12541. default:
  12542. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12543. DMA_RWCTRL_WRITE_BNDRY_1024);
  12544. break;
  12545. }
  12546. }
  12547. out:
  12548. return val;
  12549. }
  12550. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12551. {
  12552. struct tg3_internal_buffer_desc test_desc;
  12553. u32 sram_dma_descs;
  12554. int i, ret;
  12555. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12556. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12557. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12558. tw32(RDMAC_STATUS, 0);
  12559. tw32(WDMAC_STATUS, 0);
  12560. tw32(BUFMGR_MODE, 0);
  12561. tw32(FTQ_RESET, 0);
  12562. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12563. test_desc.addr_lo = buf_dma & 0xffffffff;
  12564. test_desc.nic_mbuf = 0x00002100;
  12565. test_desc.len = size;
  12566. /*
  12567. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12568. * the *second* time the tg3 driver was getting loaded after an
  12569. * initial scan.
  12570. *
  12571. * Broadcom tells me:
  12572. * ...the DMA engine is connected to the GRC block and a DMA
  12573. * reset may affect the GRC block in some unpredictable way...
  12574. * The behavior of resets to individual blocks has not been tested.
  12575. *
  12576. * Broadcom noted the GRC reset will also reset all sub-components.
  12577. */
  12578. if (to_device) {
  12579. test_desc.cqid_sqid = (13 << 8) | 2;
  12580. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12581. udelay(40);
  12582. } else {
  12583. test_desc.cqid_sqid = (16 << 8) | 7;
  12584. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12585. udelay(40);
  12586. }
  12587. test_desc.flags = 0x00000005;
  12588. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12589. u32 val;
  12590. val = *(((u32 *)&test_desc) + i);
  12591. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12592. sram_dma_descs + (i * sizeof(u32)));
  12593. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12594. }
  12595. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12596. if (to_device)
  12597. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12598. else
  12599. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12600. ret = -ENODEV;
  12601. for (i = 0; i < 40; i++) {
  12602. u32 val;
  12603. if (to_device)
  12604. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12605. else
  12606. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12607. if ((val & 0xffff) == sram_dma_descs) {
  12608. ret = 0;
  12609. break;
  12610. }
  12611. udelay(100);
  12612. }
  12613. return ret;
  12614. }
  12615. #define TEST_BUFFER_SIZE 0x2000
  12616. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12617. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12618. { },
  12619. };
  12620. static int __devinit tg3_test_dma(struct tg3 *tp)
  12621. {
  12622. dma_addr_t buf_dma;
  12623. u32 *buf, saved_dma_rwctrl;
  12624. int ret = 0;
  12625. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12626. &buf_dma, GFP_KERNEL);
  12627. if (!buf) {
  12628. ret = -ENOMEM;
  12629. goto out_nofree;
  12630. }
  12631. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12632. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12633. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12634. if (tg3_flag(tp, 57765_PLUS))
  12635. goto out;
  12636. if (tg3_flag(tp, PCI_EXPRESS)) {
  12637. /* DMA read watermark not used on PCIE */
  12638. tp->dma_rwctrl |= 0x00180000;
  12639. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12642. tp->dma_rwctrl |= 0x003f0000;
  12643. else
  12644. tp->dma_rwctrl |= 0x003f000f;
  12645. } else {
  12646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12648. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12649. u32 read_water = 0x7;
  12650. /* If the 5704 is behind the EPB bridge, we can
  12651. * do the less restrictive ONE_DMA workaround for
  12652. * better performance.
  12653. */
  12654. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12656. tp->dma_rwctrl |= 0x8000;
  12657. else if (ccval == 0x6 || ccval == 0x7)
  12658. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12660. read_water = 4;
  12661. /* Set bit 23 to enable PCIX hw bug fix */
  12662. tp->dma_rwctrl |=
  12663. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12664. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12665. (1 << 23);
  12666. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12667. /* 5780 always in PCIX mode */
  12668. tp->dma_rwctrl |= 0x00144000;
  12669. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12670. /* 5714 always in PCIX mode */
  12671. tp->dma_rwctrl |= 0x00148000;
  12672. } else {
  12673. tp->dma_rwctrl |= 0x001b000f;
  12674. }
  12675. }
  12676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12678. tp->dma_rwctrl &= 0xfffffff0;
  12679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12681. /* Remove this if it causes problems for some boards. */
  12682. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12683. /* On 5700/5701 chips, we need to set this bit.
  12684. * Otherwise the chip will issue cacheline transactions
  12685. * to streamable DMA memory with not all the byte
  12686. * enables turned on. This is an error on several
  12687. * RISC PCI controllers, in particular sparc64.
  12688. *
  12689. * On 5703/5704 chips, this bit has been reassigned
  12690. * a different meaning. In particular, it is used
  12691. * on those chips to enable a PCI-X workaround.
  12692. */
  12693. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12694. }
  12695. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12696. #if 0
  12697. /* Unneeded, already done by tg3_get_invariants. */
  12698. tg3_switch_clocks(tp);
  12699. #endif
  12700. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12701. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12702. goto out;
  12703. /* It is best to perform DMA test with maximum write burst size
  12704. * to expose the 5700/5701 write DMA bug.
  12705. */
  12706. saved_dma_rwctrl = tp->dma_rwctrl;
  12707. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12708. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12709. while (1) {
  12710. u32 *p = buf, i;
  12711. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12712. p[i] = i;
  12713. /* Send the buffer to the chip. */
  12714. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12715. if (ret) {
  12716. dev_err(&tp->pdev->dev,
  12717. "%s: Buffer write failed. err = %d\n",
  12718. __func__, ret);
  12719. break;
  12720. }
  12721. #if 0
  12722. /* validate data reached card RAM correctly. */
  12723. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12724. u32 val;
  12725. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12726. if (le32_to_cpu(val) != p[i]) {
  12727. dev_err(&tp->pdev->dev,
  12728. "%s: Buffer corrupted on device! "
  12729. "(%d != %d)\n", __func__, val, i);
  12730. /* ret = -ENODEV here? */
  12731. }
  12732. p[i] = 0;
  12733. }
  12734. #endif
  12735. /* Now read it back. */
  12736. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12737. if (ret) {
  12738. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12739. "err = %d\n", __func__, ret);
  12740. break;
  12741. }
  12742. /* Verify it. */
  12743. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12744. if (p[i] == i)
  12745. continue;
  12746. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12747. DMA_RWCTRL_WRITE_BNDRY_16) {
  12748. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12749. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12750. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12751. break;
  12752. } else {
  12753. dev_err(&tp->pdev->dev,
  12754. "%s: Buffer corrupted on read back! "
  12755. "(%d != %d)\n", __func__, p[i], i);
  12756. ret = -ENODEV;
  12757. goto out;
  12758. }
  12759. }
  12760. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12761. /* Success. */
  12762. ret = 0;
  12763. break;
  12764. }
  12765. }
  12766. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12767. DMA_RWCTRL_WRITE_BNDRY_16) {
  12768. /* DMA test passed without adjusting DMA boundary,
  12769. * now look for chipsets that are known to expose the
  12770. * DMA bug without failing the test.
  12771. */
  12772. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12773. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12774. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12775. } else {
  12776. /* Safe to use the calculated DMA boundary. */
  12777. tp->dma_rwctrl = saved_dma_rwctrl;
  12778. }
  12779. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12780. }
  12781. out:
  12782. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12783. out_nofree:
  12784. return ret;
  12785. }
  12786. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12787. {
  12788. if (tg3_flag(tp, 57765_PLUS)) {
  12789. tp->bufmgr_config.mbuf_read_dma_low_water =
  12790. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12791. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12792. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12793. tp->bufmgr_config.mbuf_high_water =
  12794. DEFAULT_MB_HIGH_WATER_57765;
  12795. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12796. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12797. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12798. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12799. tp->bufmgr_config.mbuf_high_water_jumbo =
  12800. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12801. } else if (tg3_flag(tp, 5705_PLUS)) {
  12802. tp->bufmgr_config.mbuf_read_dma_low_water =
  12803. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12804. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12805. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12806. tp->bufmgr_config.mbuf_high_water =
  12807. DEFAULT_MB_HIGH_WATER_5705;
  12808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12809. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12810. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12811. tp->bufmgr_config.mbuf_high_water =
  12812. DEFAULT_MB_HIGH_WATER_5906;
  12813. }
  12814. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12815. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12816. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12817. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12818. tp->bufmgr_config.mbuf_high_water_jumbo =
  12819. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12820. } else {
  12821. tp->bufmgr_config.mbuf_read_dma_low_water =
  12822. DEFAULT_MB_RDMA_LOW_WATER;
  12823. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12824. DEFAULT_MB_MACRX_LOW_WATER;
  12825. tp->bufmgr_config.mbuf_high_water =
  12826. DEFAULT_MB_HIGH_WATER;
  12827. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12828. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12829. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12830. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12831. tp->bufmgr_config.mbuf_high_water_jumbo =
  12832. DEFAULT_MB_HIGH_WATER_JUMBO;
  12833. }
  12834. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12835. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12836. }
  12837. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12838. {
  12839. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12840. case TG3_PHY_ID_BCM5400: return "5400";
  12841. case TG3_PHY_ID_BCM5401: return "5401";
  12842. case TG3_PHY_ID_BCM5411: return "5411";
  12843. case TG3_PHY_ID_BCM5701: return "5701";
  12844. case TG3_PHY_ID_BCM5703: return "5703";
  12845. case TG3_PHY_ID_BCM5704: return "5704";
  12846. case TG3_PHY_ID_BCM5705: return "5705";
  12847. case TG3_PHY_ID_BCM5750: return "5750";
  12848. case TG3_PHY_ID_BCM5752: return "5752";
  12849. case TG3_PHY_ID_BCM5714: return "5714";
  12850. case TG3_PHY_ID_BCM5780: return "5780";
  12851. case TG3_PHY_ID_BCM5755: return "5755";
  12852. case TG3_PHY_ID_BCM5787: return "5787";
  12853. case TG3_PHY_ID_BCM5784: return "5784";
  12854. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12855. case TG3_PHY_ID_BCM5906: return "5906";
  12856. case TG3_PHY_ID_BCM5761: return "5761";
  12857. case TG3_PHY_ID_BCM5718C: return "5718C";
  12858. case TG3_PHY_ID_BCM5718S: return "5718S";
  12859. case TG3_PHY_ID_BCM57765: return "57765";
  12860. case TG3_PHY_ID_BCM5719C: return "5719C";
  12861. case TG3_PHY_ID_BCM5720C: return "5720C";
  12862. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12863. case 0: return "serdes";
  12864. default: return "unknown";
  12865. }
  12866. }
  12867. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12868. {
  12869. if (tg3_flag(tp, PCI_EXPRESS)) {
  12870. strcpy(str, "PCI Express");
  12871. return str;
  12872. } else if (tg3_flag(tp, PCIX_MODE)) {
  12873. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12874. strcpy(str, "PCIX:");
  12875. if ((clock_ctrl == 7) ||
  12876. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12877. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12878. strcat(str, "133MHz");
  12879. else if (clock_ctrl == 0)
  12880. strcat(str, "33MHz");
  12881. else if (clock_ctrl == 2)
  12882. strcat(str, "50MHz");
  12883. else if (clock_ctrl == 4)
  12884. strcat(str, "66MHz");
  12885. else if (clock_ctrl == 6)
  12886. strcat(str, "100MHz");
  12887. } else {
  12888. strcpy(str, "PCI:");
  12889. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12890. strcat(str, "66MHz");
  12891. else
  12892. strcat(str, "33MHz");
  12893. }
  12894. if (tg3_flag(tp, PCI_32BIT))
  12895. strcat(str, ":32-bit");
  12896. else
  12897. strcat(str, ":64-bit");
  12898. return str;
  12899. }
  12900. static void __devinit tg3_init_coal(struct tg3 *tp)
  12901. {
  12902. struct ethtool_coalesce *ec = &tp->coal;
  12903. memset(ec, 0, sizeof(*ec));
  12904. ec->cmd = ETHTOOL_GCOALESCE;
  12905. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12906. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12907. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12908. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12909. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12910. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12911. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12912. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12913. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12914. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12915. HOSTCC_MODE_CLRTICK_TXBD)) {
  12916. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12917. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12918. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12919. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12920. }
  12921. if (tg3_flag(tp, 5705_PLUS)) {
  12922. ec->rx_coalesce_usecs_irq = 0;
  12923. ec->tx_coalesce_usecs_irq = 0;
  12924. ec->stats_block_coalesce_usecs = 0;
  12925. }
  12926. }
  12927. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12928. const struct pci_device_id *ent)
  12929. {
  12930. struct net_device *dev;
  12931. struct tg3 *tp;
  12932. int i, err, pm_cap;
  12933. u32 sndmbx, rcvmbx, intmbx;
  12934. char str[40];
  12935. u64 dma_mask, persist_dma_mask;
  12936. netdev_features_t features = 0;
  12937. printk_once(KERN_INFO "%s\n", version);
  12938. err = pci_enable_device(pdev);
  12939. if (err) {
  12940. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12941. return err;
  12942. }
  12943. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12944. if (err) {
  12945. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12946. goto err_out_disable_pdev;
  12947. }
  12948. pci_set_master(pdev);
  12949. /* Find power-management capability. */
  12950. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12951. if (pm_cap == 0) {
  12952. dev_err(&pdev->dev,
  12953. "Cannot find Power Management capability, aborting\n");
  12954. err = -EIO;
  12955. goto err_out_free_res;
  12956. }
  12957. err = pci_set_power_state(pdev, PCI_D0);
  12958. if (err) {
  12959. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12960. goto err_out_free_res;
  12961. }
  12962. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12963. if (!dev) {
  12964. err = -ENOMEM;
  12965. goto err_out_power_down;
  12966. }
  12967. SET_NETDEV_DEV(dev, &pdev->dev);
  12968. tp = netdev_priv(dev);
  12969. tp->pdev = pdev;
  12970. tp->dev = dev;
  12971. tp->pm_cap = pm_cap;
  12972. tp->rx_mode = TG3_DEF_RX_MODE;
  12973. tp->tx_mode = TG3_DEF_TX_MODE;
  12974. if (tg3_debug > 0)
  12975. tp->msg_enable = tg3_debug;
  12976. else
  12977. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12978. /* The word/byte swap controls here control register access byte
  12979. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12980. * setting below.
  12981. */
  12982. tp->misc_host_ctrl =
  12983. MISC_HOST_CTRL_MASK_PCI_INT |
  12984. MISC_HOST_CTRL_WORD_SWAP |
  12985. MISC_HOST_CTRL_INDIR_ACCESS |
  12986. MISC_HOST_CTRL_PCISTATE_RW;
  12987. /* The NONFRM (non-frame) byte/word swap controls take effect
  12988. * on descriptor entries, anything which isn't packet data.
  12989. *
  12990. * The StrongARM chips on the board (one for tx, one for rx)
  12991. * are running in big-endian mode.
  12992. */
  12993. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12994. GRC_MODE_WSWAP_NONFRM_DATA);
  12995. #ifdef __BIG_ENDIAN
  12996. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12997. #endif
  12998. spin_lock_init(&tp->lock);
  12999. spin_lock_init(&tp->indirect_lock);
  13000. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13001. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13002. if (!tp->regs) {
  13003. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13004. err = -ENOMEM;
  13005. goto err_out_free_dev;
  13006. }
  13007. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13008. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13009. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13010. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13011. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13012. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13013. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13014. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13015. tg3_flag_set(tp, ENABLE_APE);
  13016. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13017. if (!tp->aperegs) {
  13018. dev_err(&pdev->dev,
  13019. "Cannot map APE registers, aborting\n");
  13020. err = -ENOMEM;
  13021. goto err_out_iounmap;
  13022. }
  13023. }
  13024. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13025. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13026. dev->ethtool_ops = &tg3_ethtool_ops;
  13027. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13028. dev->netdev_ops = &tg3_netdev_ops;
  13029. dev->irq = pdev->irq;
  13030. err = tg3_get_invariants(tp);
  13031. if (err) {
  13032. dev_err(&pdev->dev,
  13033. "Problem fetching invariants of chip, aborting\n");
  13034. goto err_out_apeunmap;
  13035. }
  13036. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13037. * device behind the EPB cannot support DMA addresses > 40-bit.
  13038. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13039. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13040. * do DMA address check in tg3_start_xmit().
  13041. */
  13042. if (tg3_flag(tp, IS_5788))
  13043. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13044. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13045. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13046. #ifdef CONFIG_HIGHMEM
  13047. dma_mask = DMA_BIT_MASK(64);
  13048. #endif
  13049. } else
  13050. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13051. /* Configure DMA attributes. */
  13052. if (dma_mask > DMA_BIT_MASK(32)) {
  13053. err = pci_set_dma_mask(pdev, dma_mask);
  13054. if (!err) {
  13055. features |= NETIF_F_HIGHDMA;
  13056. err = pci_set_consistent_dma_mask(pdev,
  13057. persist_dma_mask);
  13058. if (err < 0) {
  13059. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13060. "DMA for consistent allocations\n");
  13061. goto err_out_apeunmap;
  13062. }
  13063. }
  13064. }
  13065. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13066. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13067. if (err) {
  13068. dev_err(&pdev->dev,
  13069. "No usable DMA configuration, aborting\n");
  13070. goto err_out_apeunmap;
  13071. }
  13072. }
  13073. tg3_init_bufmgr_config(tp);
  13074. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13075. /* 5700 B0 chips do not support checksumming correctly due
  13076. * to hardware bugs.
  13077. */
  13078. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13079. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13080. if (tg3_flag(tp, 5755_PLUS))
  13081. features |= NETIF_F_IPV6_CSUM;
  13082. }
  13083. /* TSO is on by default on chips that support hardware TSO.
  13084. * Firmware TSO on older chips gives lower performance, so it
  13085. * is off by default, but can be enabled using ethtool.
  13086. */
  13087. if ((tg3_flag(tp, HW_TSO_1) ||
  13088. tg3_flag(tp, HW_TSO_2) ||
  13089. tg3_flag(tp, HW_TSO_3)) &&
  13090. (features & NETIF_F_IP_CSUM))
  13091. features |= NETIF_F_TSO;
  13092. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13093. if (features & NETIF_F_IPV6_CSUM)
  13094. features |= NETIF_F_TSO6;
  13095. if (tg3_flag(tp, HW_TSO_3) ||
  13096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13097. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13098. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13101. features |= NETIF_F_TSO_ECN;
  13102. }
  13103. dev->features |= features;
  13104. dev->vlan_features |= features;
  13105. /*
  13106. * Add loopback capability only for a subset of devices that support
  13107. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13108. * loopback for the remaining devices.
  13109. */
  13110. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13111. !tg3_flag(tp, CPMU_PRESENT))
  13112. /* Add the loopback capability */
  13113. features |= NETIF_F_LOOPBACK;
  13114. dev->hw_features |= features;
  13115. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13116. !tg3_flag(tp, TSO_CAPABLE) &&
  13117. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13118. tg3_flag_set(tp, MAX_RXPEND_64);
  13119. tp->rx_pending = 63;
  13120. }
  13121. err = tg3_get_device_address(tp);
  13122. if (err) {
  13123. dev_err(&pdev->dev,
  13124. "Could not obtain valid ethernet address, aborting\n");
  13125. goto err_out_apeunmap;
  13126. }
  13127. /*
  13128. * Reset chip in case UNDI or EFI driver did not shutdown
  13129. * DMA self test will enable WDMAC and we'll see (spurious)
  13130. * pending DMA on the PCI bus at that point.
  13131. */
  13132. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13133. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13134. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13135. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13136. }
  13137. err = tg3_test_dma(tp);
  13138. if (err) {
  13139. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13140. goto err_out_apeunmap;
  13141. }
  13142. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13143. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13144. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13145. for (i = 0; i < tp->irq_max; i++) {
  13146. struct tg3_napi *tnapi = &tp->napi[i];
  13147. tnapi->tp = tp;
  13148. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13149. tnapi->int_mbox = intmbx;
  13150. if (i <= 4)
  13151. intmbx += 0x8;
  13152. else
  13153. intmbx += 0x4;
  13154. tnapi->consmbox = rcvmbx;
  13155. tnapi->prodmbox = sndmbx;
  13156. if (i)
  13157. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13158. else
  13159. tnapi->coal_now = HOSTCC_MODE_NOW;
  13160. if (!tg3_flag(tp, SUPPORT_MSIX))
  13161. break;
  13162. /*
  13163. * If we support MSIX, we'll be using RSS. If we're using
  13164. * RSS, the first vector only handles link interrupts and the
  13165. * remaining vectors handle rx and tx interrupts. Reuse the
  13166. * mailbox values for the next iteration. The values we setup
  13167. * above are still useful for the single vectored mode.
  13168. */
  13169. if (!i)
  13170. continue;
  13171. rcvmbx += 0x8;
  13172. if (sndmbx & 0x4)
  13173. sndmbx -= 0x4;
  13174. else
  13175. sndmbx += 0xc;
  13176. }
  13177. tg3_init_coal(tp);
  13178. pci_set_drvdata(pdev, dev);
  13179. if (tg3_flag(tp, 5717_PLUS)) {
  13180. /* Resume a low-power mode */
  13181. tg3_frob_aux_power(tp, false);
  13182. }
  13183. tg3_timer_init(tp);
  13184. err = register_netdev(dev);
  13185. if (err) {
  13186. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13187. goto err_out_apeunmap;
  13188. }
  13189. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13190. tp->board_part_number,
  13191. tp->pci_chip_rev_id,
  13192. tg3_bus_string(tp, str),
  13193. dev->dev_addr);
  13194. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13195. struct phy_device *phydev;
  13196. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13197. netdev_info(dev,
  13198. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13199. phydev->drv->name, dev_name(&phydev->dev));
  13200. } else {
  13201. char *ethtype;
  13202. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13203. ethtype = "10/100Base-TX";
  13204. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13205. ethtype = "1000Base-SX";
  13206. else
  13207. ethtype = "10/100/1000Base-T";
  13208. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13209. "(WireSpeed[%d], EEE[%d])\n",
  13210. tg3_phy_string(tp), ethtype,
  13211. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13212. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13213. }
  13214. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13215. (dev->features & NETIF_F_RXCSUM) != 0,
  13216. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13217. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13218. tg3_flag(tp, ENABLE_ASF) != 0,
  13219. tg3_flag(tp, TSO_CAPABLE) != 0);
  13220. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13221. tp->dma_rwctrl,
  13222. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13223. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13224. pci_save_state(pdev);
  13225. return 0;
  13226. err_out_apeunmap:
  13227. if (tp->aperegs) {
  13228. iounmap(tp->aperegs);
  13229. tp->aperegs = NULL;
  13230. }
  13231. err_out_iounmap:
  13232. if (tp->regs) {
  13233. iounmap(tp->regs);
  13234. tp->regs = NULL;
  13235. }
  13236. err_out_free_dev:
  13237. free_netdev(dev);
  13238. err_out_power_down:
  13239. pci_set_power_state(pdev, PCI_D3hot);
  13240. err_out_free_res:
  13241. pci_release_regions(pdev);
  13242. err_out_disable_pdev:
  13243. pci_disable_device(pdev);
  13244. pci_set_drvdata(pdev, NULL);
  13245. return err;
  13246. }
  13247. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13248. {
  13249. struct net_device *dev = pci_get_drvdata(pdev);
  13250. if (dev) {
  13251. struct tg3 *tp = netdev_priv(dev);
  13252. if (tp->fw)
  13253. release_firmware(tp->fw);
  13254. tg3_reset_task_cancel(tp);
  13255. if (tg3_flag(tp, USE_PHYLIB)) {
  13256. tg3_phy_fini(tp);
  13257. tg3_mdio_fini(tp);
  13258. }
  13259. unregister_netdev(dev);
  13260. if (tp->aperegs) {
  13261. iounmap(tp->aperegs);
  13262. tp->aperegs = NULL;
  13263. }
  13264. if (tp->regs) {
  13265. iounmap(tp->regs);
  13266. tp->regs = NULL;
  13267. }
  13268. free_netdev(dev);
  13269. pci_release_regions(pdev);
  13270. pci_disable_device(pdev);
  13271. pci_set_drvdata(pdev, NULL);
  13272. }
  13273. }
  13274. #ifdef CONFIG_PM_SLEEP
  13275. static int tg3_suspend(struct device *device)
  13276. {
  13277. struct pci_dev *pdev = to_pci_dev(device);
  13278. struct net_device *dev = pci_get_drvdata(pdev);
  13279. struct tg3 *tp = netdev_priv(dev);
  13280. int err;
  13281. if (!netif_running(dev))
  13282. return 0;
  13283. tg3_reset_task_cancel(tp);
  13284. tg3_phy_stop(tp);
  13285. tg3_netif_stop(tp);
  13286. tg3_timer_stop(tp);
  13287. tg3_full_lock(tp, 1);
  13288. tg3_disable_ints(tp);
  13289. tg3_full_unlock(tp);
  13290. netif_device_detach(dev);
  13291. tg3_full_lock(tp, 0);
  13292. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13293. tg3_flag_clear(tp, INIT_COMPLETE);
  13294. tg3_full_unlock(tp);
  13295. err = tg3_power_down_prepare(tp);
  13296. if (err) {
  13297. int err2;
  13298. tg3_full_lock(tp, 0);
  13299. tg3_flag_set(tp, INIT_COMPLETE);
  13300. err2 = tg3_restart_hw(tp, 1);
  13301. if (err2)
  13302. goto out;
  13303. tg3_timer_start(tp);
  13304. netif_device_attach(dev);
  13305. tg3_netif_start(tp);
  13306. out:
  13307. tg3_full_unlock(tp);
  13308. if (!err2)
  13309. tg3_phy_start(tp);
  13310. }
  13311. return err;
  13312. }
  13313. static int tg3_resume(struct device *device)
  13314. {
  13315. struct pci_dev *pdev = to_pci_dev(device);
  13316. struct net_device *dev = pci_get_drvdata(pdev);
  13317. struct tg3 *tp = netdev_priv(dev);
  13318. int err;
  13319. if (!netif_running(dev))
  13320. return 0;
  13321. netif_device_attach(dev);
  13322. tg3_full_lock(tp, 0);
  13323. tg3_flag_set(tp, INIT_COMPLETE);
  13324. err = tg3_restart_hw(tp, 1);
  13325. if (err)
  13326. goto out;
  13327. tg3_timer_start(tp);
  13328. tg3_netif_start(tp);
  13329. out:
  13330. tg3_full_unlock(tp);
  13331. if (!err)
  13332. tg3_phy_start(tp);
  13333. return err;
  13334. }
  13335. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13336. #define TG3_PM_OPS (&tg3_pm_ops)
  13337. #else
  13338. #define TG3_PM_OPS NULL
  13339. #endif /* CONFIG_PM_SLEEP */
  13340. /**
  13341. * tg3_io_error_detected - called when PCI error is detected
  13342. * @pdev: Pointer to PCI device
  13343. * @state: The current pci connection state
  13344. *
  13345. * This function is called after a PCI bus error affecting
  13346. * this device has been detected.
  13347. */
  13348. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13349. pci_channel_state_t state)
  13350. {
  13351. struct net_device *netdev = pci_get_drvdata(pdev);
  13352. struct tg3 *tp = netdev_priv(netdev);
  13353. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13354. netdev_info(netdev, "PCI I/O error detected\n");
  13355. rtnl_lock();
  13356. if (!netif_running(netdev))
  13357. goto done;
  13358. tg3_phy_stop(tp);
  13359. tg3_netif_stop(tp);
  13360. tg3_timer_stop(tp);
  13361. /* Want to make sure that the reset task doesn't run */
  13362. tg3_reset_task_cancel(tp);
  13363. netif_device_detach(netdev);
  13364. /* Clean up software state, even if MMIO is blocked */
  13365. tg3_full_lock(tp, 0);
  13366. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13367. tg3_full_unlock(tp);
  13368. done:
  13369. if (state == pci_channel_io_perm_failure)
  13370. err = PCI_ERS_RESULT_DISCONNECT;
  13371. else
  13372. pci_disable_device(pdev);
  13373. rtnl_unlock();
  13374. return err;
  13375. }
  13376. /**
  13377. * tg3_io_slot_reset - called after the pci bus has been reset.
  13378. * @pdev: Pointer to PCI device
  13379. *
  13380. * Restart the card from scratch, as if from a cold-boot.
  13381. * At this point, the card has exprienced a hard reset,
  13382. * followed by fixups by BIOS, and has its config space
  13383. * set up identically to what it was at cold boot.
  13384. */
  13385. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13386. {
  13387. struct net_device *netdev = pci_get_drvdata(pdev);
  13388. struct tg3 *tp = netdev_priv(netdev);
  13389. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13390. int err;
  13391. rtnl_lock();
  13392. if (pci_enable_device(pdev)) {
  13393. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13394. goto done;
  13395. }
  13396. pci_set_master(pdev);
  13397. pci_restore_state(pdev);
  13398. pci_save_state(pdev);
  13399. if (!netif_running(netdev)) {
  13400. rc = PCI_ERS_RESULT_RECOVERED;
  13401. goto done;
  13402. }
  13403. err = tg3_power_up(tp);
  13404. if (err)
  13405. goto done;
  13406. rc = PCI_ERS_RESULT_RECOVERED;
  13407. done:
  13408. rtnl_unlock();
  13409. return rc;
  13410. }
  13411. /**
  13412. * tg3_io_resume - called when traffic can start flowing again.
  13413. * @pdev: Pointer to PCI device
  13414. *
  13415. * This callback is called when the error recovery driver tells
  13416. * us that its OK to resume normal operation.
  13417. */
  13418. static void tg3_io_resume(struct pci_dev *pdev)
  13419. {
  13420. struct net_device *netdev = pci_get_drvdata(pdev);
  13421. struct tg3 *tp = netdev_priv(netdev);
  13422. int err;
  13423. rtnl_lock();
  13424. if (!netif_running(netdev))
  13425. goto done;
  13426. tg3_full_lock(tp, 0);
  13427. tg3_flag_set(tp, INIT_COMPLETE);
  13428. err = tg3_restart_hw(tp, 1);
  13429. tg3_full_unlock(tp);
  13430. if (err) {
  13431. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13432. goto done;
  13433. }
  13434. netif_device_attach(netdev);
  13435. tg3_timer_start(tp);
  13436. tg3_netif_start(tp);
  13437. tg3_phy_start(tp);
  13438. done:
  13439. rtnl_unlock();
  13440. }
  13441. static struct pci_error_handlers tg3_err_handler = {
  13442. .error_detected = tg3_io_error_detected,
  13443. .slot_reset = tg3_io_slot_reset,
  13444. .resume = tg3_io_resume
  13445. };
  13446. static struct pci_driver tg3_driver = {
  13447. .name = DRV_MODULE_NAME,
  13448. .id_table = tg3_pci_tbl,
  13449. .probe = tg3_init_one,
  13450. .remove = __devexit_p(tg3_remove_one),
  13451. .err_handler = &tg3_err_handler,
  13452. .driver.pm = TG3_PM_OPS,
  13453. };
  13454. static int __init tg3_init(void)
  13455. {
  13456. return pci_register_driver(&tg3_driver);
  13457. }
  13458. static void __exit tg3_cleanup(void)
  13459. {
  13460. pci_unregister_driver(&tg3_driver);
  13461. }
  13462. module_init(tg3_init);
  13463. module_exit(tg3_cleanup);