at91sam9x5.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/dma/at91.h>
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. / {
  17. model = "Atmel AT91SAM9x5 family SoC";
  18. compatible = "atmel,at91sam9x5";
  19. interrupt-parent = <&aic>;
  20. aliases {
  21. serial0 = &dbgu;
  22. serial1 = &usart0;
  23. serial2 = &usart1;
  24. serial3 = &usart2;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. tcb0 = &tcb0;
  30. tcb1 = &tcb1;
  31. i2c0 = &i2c0;
  32. i2c1 = &i2c1;
  33. i2c2 = &i2c2;
  34. ssc0 = &ssc0;
  35. };
  36. cpus {
  37. cpu@0 {
  38. compatible = "arm,arm926ejs";
  39. };
  40. };
  41. memory {
  42. reg = <0x20000000 0x10000000>;
  43. };
  44. ahb {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. ranges;
  49. apb {
  50. compatible = "simple-bus";
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. ranges;
  54. aic: interrupt-controller@fffff000 {
  55. #interrupt-cells = <3>;
  56. compatible = "atmel,at91rm9200-aic";
  57. interrupt-controller;
  58. reg = <0xfffff000 0x200>;
  59. atmel,external-irqs = <31>;
  60. };
  61. ramc0: ramc@ffffe800 {
  62. compatible = "atmel,at91sam9g45-ddramc";
  63. reg = <0xffffe800 0x200>;
  64. };
  65. pmc: pmc@fffffc00 {
  66. compatible = "atmel,at91rm9200-pmc";
  67. reg = <0xfffffc00 0x100>;
  68. };
  69. rstc@fffffe00 {
  70. compatible = "atmel,at91sam9g45-rstc";
  71. reg = <0xfffffe00 0x10>;
  72. };
  73. shdwc@fffffe10 {
  74. compatible = "atmel,at91sam9x5-shdwc";
  75. reg = <0xfffffe10 0x10>;
  76. };
  77. pit: timer@fffffe30 {
  78. compatible = "atmel,at91sam9260-pit";
  79. reg = <0xfffffe30 0xf>;
  80. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  81. };
  82. tcb0: timer@f8008000 {
  83. compatible = "atmel,at91sam9x5-tcb";
  84. reg = <0xf8008000 0x100>;
  85. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  86. };
  87. tcb1: timer@f800c000 {
  88. compatible = "atmel,at91sam9x5-tcb";
  89. reg = <0xf800c000 0x100>;
  90. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  91. };
  92. dma0: dma-controller@ffffec00 {
  93. compatible = "atmel,at91sam9g45-dma";
  94. reg = <0xffffec00 0x200>;
  95. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  96. #dma-cells = <2>;
  97. };
  98. dma1: dma-controller@ffffee00 {
  99. compatible = "atmel,at91sam9g45-dma";
  100. reg = <0xffffee00 0x200>;
  101. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  102. #dma-cells = <2>;
  103. };
  104. pinctrl@fffff400 {
  105. #address-cells = <1>;
  106. #size-cells = <1>;
  107. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  108. ranges = <0xfffff400 0xfffff400 0x800>;
  109. /* shared pinctrl settings */
  110. dbgu {
  111. pinctrl_dbgu: dbgu-0 {
  112. atmel,pins =
  113. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  114. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
  115. };
  116. };
  117. usart0 {
  118. pinctrl_usart0: usart0-0 {
  119. atmel,pins =
  120. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
  121. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
  122. };
  123. pinctrl_usart0_rts: usart0_rts-0 {
  124. atmel,pins =
  125. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  126. };
  127. pinctrl_usart0_cts: usart0_cts-0 {
  128. atmel,pins =
  129. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  130. };
  131. pinctrl_usart0_sck: usart0_sck-0 {
  132. atmel,pins =
  133. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  134. };
  135. };
  136. usart1 {
  137. pinctrl_usart1: usart1-0 {
  138. atmel,pins =
  139. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
  140. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  141. };
  142. pinctrl_usart1_rts: usart1_rts-0 {
  143. atmel,pins =
  144. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  145. };
  146. pinctrl_usart1_cts: usart1_cts-0 {
  147. atmel,pins =
  148. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  149. };
  150. pinctrl_usart1_sck: usart1_sck-0 {
  151. atmel,pins =
  152. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  153. };
  154. };
  155. usart2 {
  156. pinctrl_usart2: usart2-0 {
  157. atmel,pins =
  158. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  159. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
  160. };
  161. pinctrl_uart2_rts: uart2_rts-0 {
  162. atmel,pins =
  163. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  164. };
  165. pinctrl_uart2_cts: uart2_cts-0 {
  166. atmel,pins =
  167. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  168. };
  169. pinctrl_usart2_sck: usart2_sck-0 {
  170. atmel,pins =
  171. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  172. };
  173. };
  174. usart3 {
  175. pinctrl_usart3: usart3-0 {
  176. atmel,pins =
  177. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
  178. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
  179. };
  180. pinctrl_usart3_rts: usart3_rts-0 {
  181. atmel,pins =
  182. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  183. };
  184. pinctrl_usart3_cts: usart3_cts-0 {
  185. atmel,pins =
  186. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  187. };
  188. pinctrl_usart3_sck: usart3_sck-0 {
  189. atmel,pins =
  190. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
  191. };
  192. };
  193. uart0 {
  194. pinctrl_uart0: uart0-0 {
  195. atmel,pins =
  196. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  197. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  198. };
  199. };
  200. uart1 {
  201. pinctrl_uart1: uart1-0 {
  202. atmel,pins =
  203. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  204. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  205. };
  206. };
  207. nand {
  208. pinctrl_nand: nand-0 {
  209. atmel,pins =
  210. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
  211. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
  212. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
  213. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
  214. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
  215. AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
  216. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
  217. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
  218. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
  219. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
  220. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
  221. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
  222. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
  223. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
  224. };
  225. pinctrl_nand_16bits: nand_16bits-0 {
  226. atmel,pins =
  227. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
  228. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
  229. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
  230. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
  231. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
  232. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
  233. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
  234. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
  235. };
  236. };
  237. macb0 {
  238. pinctrl_macb0_rmii: macb0_rmii-0 {
  239. atmel,pins =
  240. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  241. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  242. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
  243. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  244. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  245. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
  246. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  247. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  248. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  249. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
  250. };
  251. pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
  252. atmel,pins =
  253. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
  254. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
  255. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  256. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  257. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
  258. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  259. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  260. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  261. };
  262. };
  263. mmc0 {
  264. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  265. atmel,pins =
  266. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  267. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  268. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  269. };
  270. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  271. atmel,pins =
  272. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  273. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  274. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  275. };
  276. };
  277. mmc1 {
  278. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  279. atmel,pins =
  280. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  281. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  282. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  283. };
  284. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  285. atmel,pins =
  286. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  287. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  288. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  289. };
  290. };
  291. ssc0 {
  292. pinctrl_ssc0_tx: ssc0_tx-0 {
  293. atmel,pins =
  294. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  295. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  296. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  297. };
  298. pinctrl_ssc0_rx: ssc0_rx-0 {
  299. atmel,pins =
  300. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  301. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  302. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  303. };
  304. };
  305. spi0 {
  306. pinctrl_spi0: spi0-0 {
  307. atmel,pins =
  308. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  309. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  310. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  311. };
  312. };
  313. spi1 {
  314. pinctrl_spi1: spi1-0 {
  315. atmel,pins =
  316. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  317. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  318. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  319. };
  320. };
  321. i2c0 {
  322. pinctrl_i2c0: i2c0-0 {
  323. atmel,pins =
  324. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  325. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  326. };
  327. };
  328. i2c1 {
  329. pinctrl_i2c1: i2c1-0 {
  330. atmel,pins =
  331. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  332. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  333. };
  334. };
  335. i2c2 {
  336. pinctrl_i2c2: i2c2-0 {
  337. atmel,pins =
  338. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  339. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  340. };
  341. };
  342. i2c_gpio0 {
  343. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  344. atmel,pins =
  345. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  346. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  347. };
  348. };
  349. i2c_gpio1 {
  350. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  351. atmel,pins =
  352. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  353. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  354. };
  355. };
  356. i2c_gpio2 {
  357. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  358. atmel,pins =
  359. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  360. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  361. };
  362. };
  363. tcb0 {
  364. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  365. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  366. };
  367. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  368. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  369. };
  370. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  371. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  372. };
  373. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  374. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  375. };
  376. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  377. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  378. };
  379. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  380. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  381. };
  382. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  383. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  384. };
  385. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  386. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  387. };
  388. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  389. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  390. };
  391. };
  392. tcb1 {
  393. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  394. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  395. };
  396. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  397. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  398. };
  399. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  400. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  401. };
  402. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  403. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  404. };
  405. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  406. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  407. };
  408. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  409. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  410. };
  411. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  412. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  413. };
  414. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  415. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  416. };
  417. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  418. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  419. };
  420. };
  421. pioA: gpio@fffff400 {
  422. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  423. reg = <0xfffff400 0x200>;
  424. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  425. #gpio-cells = <2>;
  426. gpio-controller;
  427. interrupt-controller;
  428. #interrupt-cells = <2>;
  429. };
  430. pioB: gpio@fffff600 {
  431. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  432. reg = <0xfffff600 0x200>;
  433. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  434. #gpio-cells = <2>;
  435. gpio-controller;
  436. #gpio-lines = <19>;
  437. interrupt-controller;
  438. #interrupt-cells = <2>;
  439. };
  440. pioC: gpio@fffff800 {
  441. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  442. reg = <0xfffff800 0x200>;
  443. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  444. #gpio-cells = <2>;
  445. gpio-controller;
  446. interrupt-controller;
  447. #interrupt-cells = <2>;
  448. };
  449. pioD: gpio@fffffa00 {
  450. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  451. reg = <0xfffffa00 0x200>;
  452. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  453. #gpio-cells = <2>;
  454. gpio-controller;
  455. #gpio-lines = <22>;
  456. interrupt-controller;
  457. #interrupt-cells = <2>;
  458. };
  459. };
  460. ssc0: ssc@f0010000 {
  461. compatible = "atmel,at91sam9g45-ssc";
  462. reg = <0xf0010000 0x4000>;
  463. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  464. pinctrl-names = "default";
  465. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  466. status = "disabled";
  467. };
  468. mmc0: mmc@f0008000 {
  469. compatible = "atmel,hsmci";
  470. reg = <0xf0008000 0x600>;
  471. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  472. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(0)>;
  473. dma-names = "rxtx";
  474. #address-cells = <1>;
  475. #size-cells = <0>;
  476. status = "disabled";
  477. };
  478. mmc1: mmc@f000c000 {
  479. compatible = "atmel,hsmci";
  480. reg = <0xf000c000 0x600>;
  481. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  482. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(0)>;
  483. dma-names = "rxtx";
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. status = "disabled";
  487. };
  488. dbgu: serial@fffff200 {
  489. compatible = "atmel,at91sam9260-usart";
  490. reg = <0xfffff200 0x200>;
  491. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  492. pinctrl-names = "default";
  493. pinctrl-0 = <&pinctrl_dbgu>;
  494. status = "disabled";
  495. };
  496. usart0: serial@f801c000 {
  497. compatible = "atmel,at91sam9260-usart";
  498. reg = <0xf801c000 0x200>;
  499. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  500. pinctrl-names = "default";
  501. pinctrl-0 = <&pinctrl_usart0>;
  502. status = "disabled";
  503. };
  504. usart1: serial@f8020000 {
  505. compatible = "atmel,at91sam9260-usart";
  506. reg = <0xf8020000 0x200>;
  507. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  508. pinctrl-names = "default";
  509. pinctrl-0 = <&pinctrl_usart1>;
  510. status = "disabled";
  511. };
  512. usart2: serial@f8024000 {
  513. compatible = "atmel,at91sam9260-usart";
  514. reg = <0xf8024000 0x200>;
  515. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  516. pinctrl-names = "default";
  517. pinctrl-0 = <&pinctrl_usart2>;
  518. status = "disabled";
  519. };
  520. macb0: ethernet@f802c000 {
  521. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  522. reg = <0xf802c000 0x100>;
  523. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  524. pinctrl-names = "default";
  525. pinctrl-0 = <&pinctrl_macb0_rmii>;
  526. status = "disabled";
  527. };
  528. macb1: ethernet@f8030000 {
  529. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  530. reg = <0xf8030000 0x100>;
  531. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
  532. status = "disabled";
  533. };
  534. i2c0: i2c@f8010000 {
  535. compatible = "atmel,at91sam9x5-i2c";
  536. reg = <0xf8010000 0x100>;
  537. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  538. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(7)>,
  539. <&dma0 1 AT91_DMA_CFG_PER_ID(8)>;
  540. dma-names = "tx", "rx";
  541. #address-cells = <1>;
  542. #size-cells = <0>;
  543. pinctrl-names = "default";
  544. pinctrl-0 = <&pinctrl_i2c0>;
  545. status = "disabled";
  546. };
  547. i2c1: i2c@f8014000 {
  548. compatible = "atmel,at91sam9x5-i2c";
  549. reg = <0xf8014000 0x100>;
  550. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  551. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(5)>,
  552. <&dma1 1 AT91_DMA_CFG_PER_ID(6)>;
  553. dma-names = "tx", "rx";
  554. #address-cells = <1>;
  555. #size-cells = <0>;
  556. pinctrl-names = "default";
  557. pinctrl-0 = <&pinctrl_i2c1>;
  558. status = "disabled";
  559. };
  560. i2c2: i2c@f8018000 {
  561. compatible = "atmel,at91sam9x5-i2c";
  562. reg = <0xf8018000 0x100>;
  563. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  564. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(9)>,
  565. <&dma0 1 AT91_DMA_CFG_PER_ID(10)>;
  566. dma-names = "tx", "rx";
  567. #address-cells = <1>;
  568. #size-cells = <0>;
  569. pinctrl-names = "default";
  570. pinctrl-0 = <&pinctrl_i2c2>;
  571. status = "disabled";
  572. };
  573. uart0: serial@f8040000 {
  574. compatible = "atmel,at91sam9260-usart";
  575. reg = <0xf8040000 0x200>;
  576. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  577. pinctrl-names = "default";
  578. pinctrl-0 = <&pinctrl_uart0>;
  579. status = "disabled";
  580. };
  581. uart1: serial@f8044000 {
  582. compatible = "atmel,at91sam9260-usart";
  583. reg = <0xf8044000 0x200>;
  584. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  585. pinctrl-names = "default";
  586. pinctrl-0 = <&pinctrl_uart1>;
  587. status = "disabled";
  588. };
  589. adc0: adc@f804c000 {
  590. compatible = "atmel,at91sam9260-adc";
  591. reg = <0xf804c000 0x100>;
  592. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  593. atmel,adc-use-external;
  594. atmel,adc-channels-used = <0xffff>;
  595. atmel,adc-vref = <3300>;
  596. atmel,adc-num-channels = <12>;
  597. atmel,adc-startup-time = <40>;
  598. atmel,adc-channel-base = <0x50>;
  599. atmel,adc-drdy-mask = <0x1000000>;
  600. atmel,adc-status-register = <0x30>;
  601. atmel,adc-trigger-register = <0xc0>;
  602. atmel,adc-res = <8 10>;
  603. atmel,adc-res-names = "lowres", "highres";
  604. atmel,adc-use-res = "highres";
  605. trigger@0 {
  606. trigger-name = "external-rising";
  607. trigger-value = <0x1>;
  608. trigger-external;
  609. };
  610. trigger@1 {
  611. trigger-name = "external-falling";
  612. trigger-value = <0x2>;
  613. trigger-external;
  614. };
  615. trigger@2 {
  616. trigger-name = "external-any";
  617. trigger-value = <0x3>;
  618. trigger-external;
  619. };
  620. trigger@3 {
  621. trigger-name = "continuous";
  622. trigger-value = <0x6>;
  623. };
  624. };
  625. spi0: spi@f0000000 {
  626. #address-cells = <1>;
  627. #size-cells = <0>;
  628. compatible = "atmel,at91rm9200-spi";
  629. reg = <0xf0000000 0x100>;
  630. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  631. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(1)>,
  632. <&dma0 1 AT91_DMA_CFG_PER_ID(2)>;
  633. dma-names = "tx", "rx";
  634. pinctrl-names = "default";
  635. pinctrl-0 = <&pinctrl_spi0>;
  636. status = "disabled";
  637. };
  638. spi1: spi@f0004000 {
  639. #address-cells = <1>;
  640. #size-cells = <0>;
  641. compatible = "atmel,at91rm9200-spi";
  642. reg = <0xf0004000 0x100>;
  643. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  644. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(1)>,
  645. <&dma1 1 AT91_DMA_CFG_PER_ID(2)>;
  646. dma-names = "tx", "rx";
  647. pinctrl-names = "default";
  648. pinctrl-0 = <&pinctrl_spi1>;
  649. status = "disabled";
  650. };
  651. watchdog@fffffe40 {
  652. compatible = "atmel,at91sam9260-wdt";
  653. reg = <0xfffffe40 0x10>;
  654. status = "disabled";
  655. };
  656. rtc@fffffeb0 {
  657. compatible = "atmel,at91sam9x5-rtc";
  658. reg = <0xfffffeb0 0x40>;
  659. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  660. status = "disabled";
  661. };
  662. };
  663. nand0: nand@40000000 {
  664. compatible = "atmel,at91rm9200-nand";
  665. #address-cells = <1>;
  666. #size-cells = <1>;
  667. reg = <0x40000000 0x10000000
  668. 0xffffe000 0x600 /* PMECC Registers */
  669. 0xffffe600 0x200 /* PMECC Error Location Registers */
  670. 0x00108000 0x18000 /* PMECC looup table in ROM code */
  671. >;
  672. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  673. atmel,nand-addr-offset = <21>;
  674. atmel,nand-cmd-offset = <22>;
  675. pinctrl-names = "default";
  676. pinctrl-0 = <&pinctrl_nand>;
  677. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  678. &pioD 4 GPIO_ACTIVE_HIGH
  679. 0
  680. >;
  681. status = "disabled";
  682. };
  683. usb0: ohci@00600000 {
  684. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  685. reg = <0x00600000 0x100000>;
  686. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  687. status = "disabled";
  688. };
  689. usb1: ehci@00700000 {
  690. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  691. reg = <0x00700000 0x100000>;
  692. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  693. status = "disabled";
  694. };
  695. };
  696. i2c@0 {
  697. compatible = "i2c-gpio";
  698. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  699. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  700. >;
  701. i2c-gpio,sda-open-drain;
  702. i2c-gpio,scl-open-drain;
  703. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  704. #address-cells = <1>;
  705. #size-cells = <0>;
  706. pinctrl-names = "default";
  707. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  708. status = "disabled";
  709. };
  710. i2c@1 {
  711. compatible = "i2c-gpio";
  712. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  713. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  714. >;
  715. i2c-gpio,sda-open-drain;
  716. i2c-gpio,scl-open-drain;
  717. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  718. #address-cells = <1>;
  719. #size-cells = <0>;
  720. pinctrl-names = "default";
  721. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  722. status = "disabled";
  723. };
  724. i2c@2 {
  725. compatible = "i2c-gpio";
  726. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  727. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  728. >;
  729. i2c-gpio,sda-open-drain;
  730. i2c-gpio,scl-open-drain;
  731. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  732. #address-cells = <1>;
  733. #size-cells = <0>;
  734. pinctrl-names = "default";
  735. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  736. status = "disabled";
  737. };
  738. };