sky2.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TODO
  27. * - coalescing setting?
  28. * - vlan support
  29. *
  30. * TOTEST
  31. * - variable ring size
  32. * - speed setting
  33. * - power management
  34. * - netpoll
  35. */
  36. #include <linux/config.h>
  37. #include <linux/crc32.h>
  38. #include <linux/kernel.h>
  39. #include <linux/version.h>
  40. #include <linux/module.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/ethtool.h>
  44. #include <linux/pci.h>
  45. #include <linux/ip.h>
  46. #include <linux/tcp.h>
  47. #include <linux/in.h>
  48. #include <linux/delay.h>
  49. #include <asm/irq.h>
  50. #include "sky2.h"
  51. #define DRV_NAME "sky2"
  52. #define DRV_VERSION "0.5"
  53. #define PFX DRV_NAME " "
  54. /*
  55. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  56. * that are organized into three (receive, transmit, status) different rings
  57. * similar to Tigon3. A transmit can require several elements;
  58. * a receive requires one (or two if using 64 bit dma).
  59. */
  60. #ifdef CONFIG_SKY2_EC_A1
  61. #define is_ec_a1(hw) \
  62. ((hw)->chip_id == CHIP_ID_YUKON_EC && \
  63. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  64. #else
  65. #define is_ec_a1(hw) 0
  66. #endif
  67. #define RX_LE_SIZE 256
  68. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  69. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
  70. #define RX_DEF_PENDING 128
  71. #define RX_COPY_THRESHOLD 256
  72. #define TX_RING_SIZE 512
  73. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  74. #define TX_MIN_PENDING 64
  75. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  76. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  77. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  78. #define ETH_JUMBO_MTU 9000
  79. #define TX_WATCHDOG (5 * HZ)
  80. #define NAPI_WEIGHT 64
  81. #define PHY_RETRIES 1000
  82. static const u32 default_msg =
  83. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  84. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  85. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  86. static int debug = -1; /* defaults above */
  87. module_param(debug, int, 0);
  88. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  89. static const struct pci_device_id sky2_id_table[] = {
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { 0 }
  108. };
  109. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  110. /* Avoid conditionals by using array */
  111. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  112. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  113. static const char *yukon_name[] = {
  114. [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
  115. [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
  116. [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
  117. [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
  118. [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
  119. };
  120. /* Access to external PHY */
  121. static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  122. {
  123. int i;
  124. gma_write16(hw, port, GM_SMI_DATA, val);
  125. gma_write16(hw, port, GM_SMI_CTRL,
  126. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  127. for (i = 0; i < PHY_RETRIES; i++) {
  128. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  129. return;
  130. udelay(1);
  131. }
  132. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  133. }
  134. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  138. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  141. goto ready;
  142. udelay(1);
  143. }
  144. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  145. ready:
  146. return gma_read16(hw, port, GM_SMI_DATA);
  147. }
  148. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  149. {
  150. u16 reg;
  151. /* disable all GMAC IRQ's */
  152. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  153. /* disable PHY IRQs */
  154. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  155. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  156. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  157. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  158. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  159. reg = gma_read16(hw, port, GM_RX_CTRL);
  160. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  161. gma_write16(hw, port, GM_RX_CTRL, reg);
  162. }
  163. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  164. {
  165. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  166. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  167. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  168. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  169. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  170. PHY_M_EC_MAC_S_MSK);
  171. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  172. if (hw->chip_id == CHIP_ID_YUKON_EC)
  173. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  174. else
  175. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  176. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  177. }
  178. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  179. if (hw->copper) {
  180. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  181. /* enable automatic crossover */
  182. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  183. } else {
  184. /* disable energy detect */
  185. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  186. /* enable automatic crossover */
  187. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  188. if (sky2->autoneg == AUTONEG_ENABLE &&
  189. hw->chip_id == CHIP_ID_YUKON_XL) {
  190. ctrl &= ~PHY_M_PC_DSC_MSK;
  191. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  192. }
  193. }
  194. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  195. } else {
  196. /* workaround for deviation #4.88 (CRC errors) */
  197. /* disable Automatic Crossover */
  198. ctrl &= ~PHY_M_PC_MDIX_MSK;
  199. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  200. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  201. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  202. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  203. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  204. ctrl &= ~PHY_M_MAC_MD_MSK;
  205. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  206. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  207. /* select page 1 to access Fiber registers */
  208. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  209. }
  210. }
  211. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  212. if (sky2->autoneg == AUTONEG_DISABLE)
  213. ctrl &= ~PHY_CT_ANE;
  214. else
  215. ctrl |= PHY_CT_ANE;
  216. ctrl |= PHY_CT_RESET;
  217. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  218. ctrl = 0;
  219. ct1000 = 0;
  220. adv = PHY_AN_CSMA;
  221. if (sky2->autoneg == AUTONEG_ENABLE) {
  222. if (hw->copper) {
  223. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  224. ct1000 |= PHY_M_1000C_AFD;
  225. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  226. ct1000 |= PHY_M_1000C_AHD;
  227. if (sky2->advertising & ADVERTISED_100baseT_Full)
  228. adv |= PHY_M_AN_100_FD;
  229. if (sky2->advertising & ADVERTISED_100baseT_Half)
  230. adv |= PHY_M_AN_100_HD;
  231. if (sky2->advertising & ADVERTISED_10baseT_Full)
  232. adv |= PHY_M_AN_10_FD;
  233. if (sky2->advertising & ADVERTISED_10baseT_Half)
  234. adv |= PHY_M_AN_10_HD;
  235. } else /* special defines for FIBER (88E1011S only) */
  236. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  237. /* Set Flow-control capabilities */
  238. if (sky2->tx_pause && sky2->rx_pause)
  239. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  240. else if (sky2->rx_pause && !sky2->tx_pause)
  241. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  242. else if (!sky2->rx_pause && sky2->tx_pause)
  243. adv |= PHY_AN_PAUSE_ASYM; /* local */
  244. /* Restart Auto-negotiation */
  245. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  246. } else {
  247. /* forced speed/duplex settings */
  248. ct1000 = PHY_M_1000C_MSE;
  249. if (sky2->duplex == DUPLEX_FULL)
  250. ctrl |= PHY_CT_DUP_MD;
  251. switch (sky2->speed) {
  252. case SPEED_1000:
  253. ctrl |= PHY_CT_SP1000;
  254. break;
  255. case SPEED_100:
  256. ctrl |= PHY_CT_SP100;
  257. break;
  258. }
  259. ctrl |= PHY_CT_RESET;
  260. }
  261. if (hw->chip_id != CHIP_ID_YUKON_FE)
  262. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  263. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  264. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  265. /* Setup Phy LED's */
  266. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  267. ledover = 0;
  268. switch (hw->chip_id) {
  269. case CHIP_ID_YUKON_FE:
  270. /* on 88E3082 these bits are at 11..9 (shifted left) */
  271. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  272. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  273. /* delete ACT LED control bits */
  274. ctrl &= ~PHY_M_FELP_LED1_MSK;
  275. /* change ACT LED control to blink mode */
  276. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  277. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  278. break;
  279. case CHIP_ID_YUKON_XL:
  280. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  281. /* select page 3 to access LED control register */
  282. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  283. /* set LED Function Control register */
  284. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  285. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  286. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  287. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  288. /* set Polarity Control register */
  289. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  290. (PHY_M_POLC_LS1_P_MIX(4) |
  291. PHY_M_POLC_IS0_P_MIX(4) |
  292. PHY_M_POLC_LOS_CTRL(2) |
  293. PHY_M_POLC_INIT_CTRL(2) |
  294. PHY_M_POLC_STA1_CTRL(2) |
  295. PHY_M_POLC_STA0_CTRL(2)));
  296. /* restore page register */
  297. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  298. break;
  299. default:
  300. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  301. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  302. /* turn off the Rx LED (LED_RX) */
  303. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  304. }
  305. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  306. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  307. /* turn on 100 Mbps LED (LED_LINK100) */
  308. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  309. }
  310. if (ledover)
  311. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  312. /* Enable phy interrupt on autonegotiation complete (or link up) */
  313. if (sky2->autoneg == AUTONEG_ENABLE)
  314. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  315. else
  316. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  317. }
  318. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  319. {
  320. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  321. u16 reg;
  322. int i;
  323. const u8 *addr = hw->dev[port]->dev_addr;
  324. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  325. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  326. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  327. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  328. /* WA DEV_472 -- looks like crossed wires on port 2 */
  329. /* clear GMAC 1 Control reset */
  330. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  331. do {
  332. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  333. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  334. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  335. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  336. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  337. }
  338. if (sky2->autoneg == AUTONEG_DISABLE) {
  339. reg = gma_read16(hw, port, GM_GP_CTRL);
  340. reg |= GM_GPCR_AU_ALL_DIS;
  341. gma_write16(hw, port, GM_GP_CTRL, reg);
  342. gma_read16(hw, port, GM_GP_CTRL);
  343. switch (sky2->speed) {
  344. case SPEED_1000:
  345. reg |= GM_GPCR_SPEED_1000;
  346. /* fallthru */
  347. case SPEED_100:
  348. reg |= GM_GPCR_SPEED_100;
  349. }
  350. if (sky2->duplex == DUPLEX_FULL)
  351. reg |= GM_GPCR_DUP_FULL;
  352. } else
  353. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  354. if (!sky2->tx_pause && !sky2->rx_pause) {
  355. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  356. reg |=
  357. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  358. } else if (sky2->tx_pause && !sky2->rx_pause) {
  359. /* disable Rx flow-control */
  360. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  361. }
  362. gma_write16(hw, port, GM_GP_CTRL, reg);
  363. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  364. spin_lock_bh(&hw->phy_lock);
  365. sky2_phy_init(hw, port);
  366. spin_unlock_bh(&hw->phy_lock);
  367. /* MIB clear */
  368. reg = gma_read16(hw, port, GM_PHY_ADDR);
  369. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  370. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  371. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  372. gma_write16(hw, port, GM_PHY_ADDR, reg);
  373. /* transmit control */
  374. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  375. /* receive control reg: unicast + multicast + no FCS */
  376. gma_write16(hw, port, GM_RX_CTRL,
  377. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  378. /* transmit flow control */
  379. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  380. /* transmit parameter */
  381. gma_write16(hw, port, GM_TX_PARAM,
  382. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  383. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  384. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  385. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  386. /* serial mode register */
  387. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  388. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  389. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  390. reg |= GM_SMOD_JUMBO_ENA;
  391. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  392. /* virtual address for data */
  393. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  394. /* physical address: used for pause frames */
  395. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  396. /* ignore counter overflows */
  397. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  398. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  399. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  400. /* Configure Rx MAC FIFO */
  401. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  402. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  403. GMF_OPER_ON | GMF_RX_F_FL_ON);
  404. /* Flush Rx MAC FIFO on any flowcontrol or error */
  405. reg = GMR_FS_ANY_ERR;
  406. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
  407. reg = 0; /* WA Dev #4115 */
  408. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
  409. /* Set threshold to 0xa (64 bytes)
  410. * ASF disabled so no need to do WA dev #4.30
  411. */
  412. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  413. /* Configure Tx MAC FIFO */
  414. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  415. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  416. }
  417. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  418. {
  419. u32 end;
  420. start /= 8;
  421. len /= 8;
  422. end = start + len - 1;
  423. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  424. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  425. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  426. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  427. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  428. if (q == Q_R1 || q == Q_R2) {
  429. u32 rxup, rxlo;
  430. rxlo = len/2;
  431. rxup = rxlo + len/4;
  432. /* Set thresholds on receive queue's */
  433. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  434. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  435. } else {
  436. /* Enable store & forward on Tx queue's because
  437. * Tx FIFO is only 1K on Yukon
  438. */
  439. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  440. }
  441. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  442. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  443. }
  444. /* Setup Bus Memory Interface */
  445. static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
  446. {
  447. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  448. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  449. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  450. sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
  451. }
  452. /* Setup prefetch unit registers. This is the interface between
  453. * hardware and driver list elements
  454. */
  455. static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  456. u64 addr, u32 last)
  457. {
  458. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  459. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  460. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  461. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  462. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  463. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  464. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  465. }
  466. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  467. {
  468. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  469. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  470. return le;
  471. }
  472. /*
  473. * This is a workaround code taken from syskonnect sk98lin driver
  474. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  475. */
  476. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  477. u16 idx, u16 *last, u16 size)
  478. {
  479. if (is_ec_a1(hw) && idx < *last) {
  480. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  481. if (hwget == 0) {
  482. /* Start prefetching again */
  483. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  484. goto setnew;
  485. }
  486. if (hwget == size - 1) {
  487. /* set watermark to one list element */
  488. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  489. /* set put index to first list element */
  490. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  491. } else /* have hardware go to end of list */
  492. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  493. size - 1);
  494. } else {
  495. setnew:
  496. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  497. }
  498. *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
  499. }
  500. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  501. {
  502. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  503. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  504. return le;
  505. }
  506. /* Build description to hardware about buffer */
  507. static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
  508. {
  509. struct sky2_rx_le *le;
  510. u32 hi = (re->mapaddr >> 16) >> 16;
  511. re->idx = sky2->rx_put;
  512. if (sky2->rx_addr64 != hi) {
  513. le = sky2_next_rx(sky2);
  514. le->addr = cpu_to_le32(hi);
  515. le->ctrl = 0;
  516. le->opcode = OP_ADDR64 | HW_OWNER;
  517. sky2->rx_addr64 = hi;
  518. }
  519. le = sky2_next_rx(sky2);
  520. le->addr = cpu_to_le32((u32) re->mapaddr);
  521. le->length = cpu_to_le16(re->maplen);
  522. le->ctrl = 0;
  523. le->opcode = OP_PACKET | HW_OWNER;
  524. }
  525. /* Tell receiver about new buffers. */
  526. static inline void rx_set_put(struct net_device *dev)
  527. {
  528. struct sky2_port *sky2 = netdev_priv(dev);
  529. if (sky2->rx_last_put != sky2->rx_put)
  530. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  531. &sky2->rx_last_put, RX_LE_SIZE);
  532. }
  533. /* Tell chip where to start receive checksum.
  534. * Actually has two checksums, but set both same to avoid possible byte
  535. * order problems.
  536. */
  537. static void rx_set_checksum(struct sky2_port *sky2)
  538. {
  539. struct sky2_rx_le *le;
  540. le = sky2_next_rx(sky2);
  541. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  542. le->ctrl = 0;
  543. le->opcode = OP_TCPSTART | HW_OWNER;
  544. sky2_write32(sky2->hw,
  545. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  546. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  547. }
  548. /*
  549. * The RX Stop command will not work for Yukon-2 if the BMU does not
  550. * reach the end of packet and since we can't make sure that we have
  551. * incoming data, we must reset the BMU while it is not doing a DMA
  552. * transfer. Since it is possible that the RX path is still active,
  553. * the RX RAM buffer will be stopped first, so any possible incoming
  554. * data will not trigger a DMA. After the RAM buffer is stopped, the
  555. * BMU is polled until any DMA in progress is ended and only then it
  556. * will be reset.
  557. */
  558. static void sky2_rx_stop(struct sky2_port *sky2)
  559. {
  560. struct sky2_hw *hw = sky2->hw;
  561. unsigned rxq = rxqaddr[sky2->port];
  562. int i;
  563. /* disable the RAM Buffer receive queue */
  564. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  565. for (i = 0; i < 0xffff; i++)
  566. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  567. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  568. goto stopped;
  569. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  570. sky2->netdev->name);
  571. stopped:
  572. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  573. /* reset the Rx prefetch unit */
  574. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  575. }
  576. /* Cleanout receive buffer area, assumes receiver hardware stopped */
  577. static void sky2_rx_clean(struct sky2_port *sky2)
  578. {
  579. unsigned i;
  580. memset(sky2->rx_le, 0, RX_LE_BYTES);
  581. for (i = 0; i < sky2->rx_pending; i++) {
  582. struct ring_info *re = sky2->rx_ring + i;
  583. if (re->skb) {
  584. pci_unmap_single(sky2->hw->pdev,
  585. re->mapaddr, re->maplen,
  586. PCI_DMA_FROMDEVICE);
  587. kfree_skb(re->skb);
  588. re->skb = NULL;
  589. }
  590. }
  591. }
  592. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  593. static inline unsigned rx_size(const struct sky2_port *sky2)
  594. {
  595. return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
  596. }
  597. /*
  598. * Allocate and setup receiver buffer pool.
  599. * In case of 64 bit dma, there are 2X as many list elements
  600. * available as ring entries
  601. * and need to reserve one list element so we don't wrap around.
  602. *
  603. * It appears the hardware has a bug in the FIFO logic that
  604. * cause it to hang if the FIFO gets overrun and the receive buffer
  605. * is not aligned. This means we can't use skb_reserve to align
  606. * the IP header.
  607. */
  608. static int sky2_rx_start(struct sky2_port *sky2)
  609. {
  610. struct sky2_hw *hw = sky2->hw;
  611. unsigned size = rx_size(sky2);
  612. unsigned rxq = rxqaddr[sky2->port];
  613. int i;
  614. sky2->rx_put = sky2->rx_next = 0;
  615. sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
  616. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  617. rx_set_checksum(sky2);
  618. for (i = 0; i < sky2->rx_pending; i++) {
  619. struct ring_info *re = sky2->rx_ring + i;
  620. re->skb = dev_alloc_skb(size);
  621. if (!re->skb)
  622. goto nomem;
  623. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  624. size, PCI_DMA_FROMDEVICE);
  625. re->maplen = size;
  626. sky2_rx_add(sky2, re);
  627. }
  628. /* Tell chip about available buffers */
  629. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  630. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  631. return 0;
  632. nomem:
  633. sky2_rx_clean(sky2);
  634. return -ENOMEM;
  635. }
  636. /* Bring up network interface. */
  637. static int sky2_up(struct net_device *dev)
  638. {
  639. struct sky2_port *sky2 = netdev_priv(dev);
  640. struct sky2_hw *hw = sky2->hw;
  641. unsigned port = sky2->port;
  642. u32 ramsize, rxspace;
  643. int err = -ENOMEM;
  644. if (netif_msg_ifup(sky2))
  645. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  646. /* must be power of 2 */
  647. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  648. TX_RING_SIZE *
  649. sizeof(struct sky2_tx_le),
  650. &sky2->tx_le_map);
  651. if (!sky2->tx_le)
  652. goto err_out;
  653. sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
  654. GFP_KERNEL);
  655. if (!sky2->tx_ring)
  656. goto err_out;
  657. sky2->tx_prod = sky2->tx_cons = 0;
  658. memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
  659. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  660. &sky2->rx_le_map);
  661. if (!sky2->rx_le)
  662. goto err_out;
  663. memset(sky2->rx_le, 0, RX_LE_BYTES);
  664. sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
  665. GFP_KERNEL);
  666. if (!sky2->rx_ring)
  667. goto err_out;
  668. sky2_mac_init(hw, port);
  669. /* Configure RAM buffers */
  670. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  671. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  672. ramsize = 4096;
  673. else {
  674. u8 e0 = sky2_read8(hw, B2_E_0);
  675. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  676. }
  677. /* 2/3 for Rx */
  678. rxspace = (2 * ramsize) / 3;
  679. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  680. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  681. /* Make sure SyncQ is disabled */
  682. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  683. RB_RST_SET);
  684. sky2_qset(hw, txqaddr[port], 0x600);
  685. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  686. TX_RING_SIZE - 1);
  687. err = sky2_rx_start(sky2);
  688. if (err)
  689. goto err_out;
  690. /* Enable interrupts from phy/mac for port */
  691. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  692. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  693. return 0;
  694. err_out:
  695. if (sky2->rx_le)
  696. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  697. sky2->rx_le, sky2->rx_le_map);
  698. if (sky2->tx_le)
  699. pci_free_consistent(hw->pdev,
  700. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  701. sky2->tx_le, sky2->tx_le_map);
  702. if (sky2->tx_ring)
  703. kfree(sky2->tx_ring);
  704. if (sky2->rx_ring)
  705. kfree(sky2->rx_ring);
  706. return err;
  707. }
  708. /* Modular subtraction in ring */
  709. static inline int tx_dist(unsigned tail, unsigned head)
  710. {
  711. return (head >= tail ? head : head + TX_RING_SIZE) - tail;
  712. }
  713. /* Number of list elements available for next tx */
  714. static inline int tx_avail(const struct sky2_port *sky2)
  715. {
  716. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  717. }
  718. /* Estimate of number of transmit list elements required */
  719. static inline unsigned tx_le_req(const struct sk_buff *skb)
  720. {
  721. unsigned count;
  722. count = sizeof(dma_addr_t) / sizeof(u32);
  723. count += skb_shinfo(skb)->nr_frags * count;
  724. if (skb_shinfo(skb)->tso_size)
  725. ++count;
  726. if (skb->ip_summed)
  727. ++count;
  728. return count;
  729. }
  730. /*
  731. * Put one packet in ring for transmit.
  732. * A single packet can generate multiple list elements, and
  733. * the number of ring elements will probably be less than the number
  734. * of list elements used.
  735. */
  736. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  737. {
  738. struct sky2_port *sky2 = netdev_priv(dev);
  739. struct sky2_hw *hw = sky2->hw;
  740. struct sky2_tx_le *le;
  741. struct ring_info *re;
  742. unsigned long flags;
  743. unsigned i, len;
  744. dma_addr_t mapping;
  745. u32 addr64;
  746. u16 mss;
  747. u8 ctrl;
  748. local_irq_save(flags);
  749. if (!spin_trylock(&sky2->tx_lock)) {
  750. local_irq_restore(flags);
  751. return NETDEV_TX_LOCKED;
  752. }
  753. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  754. netif_stop_queue(dev);
  755. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  756. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  757. dev->name);
  758. return NETDEV_TX_BUSY;
  759. }
  760. if (unlikely(netif_msg_tx_queued(sky2)))
  761. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  762. dev->name, sky2->tx_prod, skb->len);
  763. len = skb_headlen(skb);
  764. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  765. addr64 = (mapping >> 16) >> 16;
  766. re = sky2->tx_ring + sky2->tx_prod;
  767. /* Send high bits if changed */
  768. if (addr64 != sky2->tx_addr64) {
  769. le = get_tx_le(sky2);
  770. le->tx.addr = cpu_to_le32(addr64);
  771. le->ctrl = 0;
  772. le->opcode = OP_ADDR64 | HW_OWNER;
  773. sky2->tx_addr64 = addr64;
  774. }
  775. /* Check for TCP Segmentation Offload */
  776. mss = skb_shinfo(skb)->tso_size;
  777. if (mss != 0) {
  778. /* just drop the packet if non-linear expansion fails */
  779. if (skb_header_cloned(skb) &&
  780. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  781. dev_kfree_skb_any(skb);
  782. goto out_unlock;
  783. }
  784. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  785. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  786. mss += ETH_HLEN;
  787. }
  788. if (mss != sky2->tx_last_mss) {
  789. le = get_tx_le(sky2);
  790. le->tx.tso.size = cpu_to_le16(mss);
  791. le->tx.tso.rsvd = 0;
  792. le->opcode = OP_LRGLEN | HW_OWNER;
  793. le->ctrl = 0;
  794. sky2->tx_last_mss = mss;
  795. }
  796. /* Handle TCP checksum offload */
  797. ctrl = 0;
  798. if (skb->ip_summed == CHECKSUM_HW) {
  799. u16 hdr = skb->h.raw - skb->data;
  800. u16 offset = hdr + skb->csum;
  801. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  802. if (skb->nh.iph->protocol == IPPROTO_UDP)
  803. ctrl |= UDPTCP;
  804. le = get_tx_le(sky2);
  805. le->tx.csum.start = cpu_to_le16(hdr);
  806. le->tx.csum.offset = cpu_to_le16(offset);
  807. le->length = 0; /* initial checksum value */
  808. le->ctrl = 1; /* one packet */
  809. le->opcode = OP_TCPLISW | HW_OWNER;
  810. }
  811. le = get_tx_le(sky2);
  812. le->tx.addr = cpu_to_le32((u32) mapping);
  813. le->length = cpu_to_le16(len);
  814. le->ctrl = ctrl;
  815. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  816. /* Record the transmit mapping info */
  817. re->skb = skb;
  818. re->mapaddr = mapping;
  819. re->maplen = len;
  820. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  821. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  822. struct ring_info *fre;
  823. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  824. frag->size, PCI_DMA_TODEVICE);
  825. addr64 = (mapping >> 16) >> 16;
  826. if (addr64 != sky2->tx_addr64) {
  827. le = get_tx_le(sky2);
  828. le->tx.addr = cpu_to_le32(addr64);
  829. le->ctrl = 0;
  830. le->opcode = OP_ADDR64 | HW_OWNER;
  831. sky2->tx_addr64 = addr64;
  832. }
  833. le = get_tx_le(sky2);
  834. le->tx.addr = cpu_to_le32((u32) mapping);
  835. le->length = cpu_to_le16(frag->size);
  836. le->ctrl = ctrl;
  837. le->opcode = OP_BUFFER | HW_OWNER;
  838. fre = sky2->tx_ring
  839. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  840. fre->skb = NULL;
  841. fre->mapaddr = mapping;
  842. fre->maplen = frag->size;
  843. }
  844. re->idx = sky2->tx_prod;
  845. le->ctrl |= EOP;
  846. sky2_put_idx(sky2->hw, txqaddr[sky2->port], sky2->tx_prod,
  847. &sky2->tx_last_put, TX_RING_SIZE);
  848. if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
  849. netif_stop_queue(dev);
  850. out_unlock:
  851. mmiowb();
  852. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  853. dev->trans_start = jiffies;
  854. return NETDEV_TX_OK;
  855. }
  856. /*
  857. * Free ring elements from starting at tx_cons until "done"
  858. *
  859. * NB: the hardware will tell us about partial completion of multi-part
  860. * buffers; these are defered until completion.
  861. */
  862. static void sky2_tx_complete(struct net_device *dev, u16 done)
  863. {
  864. struct sky2_port *sky2 = netdev_priv(dev);
  865. unsigned i;
  866. if (netif_msg_tx_done(sky2))
  867. printk(KERN_DEBUG "%s: tx done, upto %u\n", dev->name, done);
  868. spin_lock(&sky2->tx_lock);
  869. while (sky2->tx_cons != done) {
  870. struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
  871. struct sk_buff *skb;
  872. /* Check for partial status */
  873. if (tx_dist(sky2->tx_cons, done)
  874. < tx_dist(sky2->tx_cons, re->idx))
  875. goto out;
  876. skb = re->skb;
  877. pci_unmap_single(sky2->hw->pdev,
  878. re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
  879. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  880. struct ring_info *fre;
  881. fre =
  882. sky2->tx_ring + (sky2->tx_cons + i +
  883. 1) % TX_RING_SIZE;
  884. pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
  885. fre->maplen, PCI_DMA_TODEVICE);
  886. }
  887. dev_kfree_skb_any(skb);
  888. sky2->tx_cons = re->idx;
  889. }
  890. out:
  891. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  892. netif_wake_queue(dev);
  893. spin_unlock(&sky2->tx_lock);
  894. }
  895. /* Cleanup all untransmitted buffers, assume transmitter not running */
  896. static inline void sky2_tx_clean(struct sky2_port *sky2)
  897. {
  898. sky2_tx_complete(sky2->netdev, sky2->tx_prod);
  899. }
  900. /* Network shutdown */
  901. static int sky2_down(struct net_device *dev)
  902. {
  903. struct sky2_port *sky2 = netdev_priv(dev);
  904. struct sky2_hw *hw = sky2->hw;
  905. unsigned port = sky2->port;
  906. u16 ctrl;
  907. if (netif_msg_ifdown(sky2))
  908. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  909. netif_stop_queue(dev);
  910. sky2_phy_reset(hw, port);
  911. /* Stop transmitter */
  912. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  913. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  914. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  915. RB_RST_SET | RB_DIS_OP_MD);
  916. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  917. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  918. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  919. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  920. /* Workaround shared GMAC reset */
  921. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  922. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  923. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  924. /* Disable Force Sync bit and Enable Alloc bit */
  925. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  926. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  927. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  928. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  929. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  930. /* Reset the PCI FIFO of the async Tx queue */
  931. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  932. BMU_RST_SET | BMU_FIFO_RST);
  933. /* Reset the Tx prefetch units */
  934. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  935. PREF_UNIT_RST_SET);
  936. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  937. sky2_rx_stop(sky2);
  938. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  939. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  940. /* turn off led's */
  941. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  942. sky2_tx_clean(sky2);
  943. sky2_rx_clean(sky2);
  944. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  945. sky2->rx_le, sky2->rx_le_map);
  946. kfree(sky2->rx_ring);
  947. pci_free_consistent(hw->pdev,
  948. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  949. sky2->tx_le, sky2->tx_le_map);
  950. kfree(sky2->tx_ring);
  951. return 0;
  952. }
  953. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  954. {
  955. if (!hw->copper)
  956. return SPEED_1000;
  957. if (hw->chip_id == CHIP_ID_YUKON_FE)
  958. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  959. switch (aux & PHY_M_PS_SPEED_MSK) {
  960. case PHY_M_PS_SPEED_1000:
  961. return SPEED_1000;
  962. case PHY_M_PS_SPEED_100:
  963. return SPEED_100;
  964. default:
  965. return SPEED_10;
  966. }
  967. }
  968. static void sky2_link_up(struct sky2_port *sky2)
  969. {
  970. struct sky2_hw *hw = sky2->hw;
  971. unsigned port = sky2->port;
  972. u16 reg;
  973. /* disable Rx GMAC FIFO flush mode */
  974. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
  975. /* Enable Transmit FIFO Underrun */
  976. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  977. reg = gma_read16(hw, port, GM_GP_CTRL);
  978. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  979. reg |= GM_GPCR_DUP_FULL;
  980. /* enable Rx/Tx */
  981. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  982. gma_write16(hw, port, GM_GP_CTRL, reg);
  983. gma_read16(hw, port, GM_GP_CTRL);
  984. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  985. netif_carrier_on(sky2->netdev);
  986. netif_wake_queue(sky2->netdev);
  987. /* Turn on link LED */
  988. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  989. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  990. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  991. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  992. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  993. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  994. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  995. SPEED_10 ? 7 : 0) |
  996. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  997. SPEED_100 ? 7 : 0) |
  998. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  999. SPEED_1000 ? 7 : 0));
  1000. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1001. }
  1002. if (netif_msg_link(sky2))
  1003. printk(KERN_INFO PFX
  1004. "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
  1005. sky2->netdev->name, sky2->speed,
  1006. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1007. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1008. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1009. }
  1010. static void sky2_link_down(struct sky2_port *sky2)
  1011. {
  1012. struct sky2_hw *hw = sky2->hw;
  1013. unsigned port = sky2->port;
  1014. u16 reg;
  1015. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1016. reg = gma_read16(hw, port, GM_GP_CTRL);
  1017. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1018. gma_write16(hw, port, GM_GP_CTRL, reg);
  1019. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1020. if (sky2->rx_pause && !sky2->tx_pause) {
  1021. /* restore Asymmetric Pause bit */
  1022. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1023. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1024. | PHY_M_AN_ASP);
  1025. }
  1026. sky2_phy_reset(hw, port);
  1027. netif_carrier_off(sky2->netdev);
  1028. netif_stop_queue(sky2->netdev);
  1029. /* Turn on link LED */
  1030. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1031. if (netif_msg_link(sky2))
  1032. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1033. sky2_phy_init(hw, port);
  1034. }
  1035. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1036. {
  1037. struct sky2_hw *hw = sky2->hw;
  1038. unsigned port = sky2->port;
  1039. u16 lpa;
  1040. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1041. if (lpa & PHY_M_AN_RF) {
  1042. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1043. return -1;
  1044. }
  1045. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1046. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1047. printk(KERN_ERR PFX "%s: master/slave fault",
  1048. sky2->netdev->name);
  1049. return -1;
  1050. }
  1051. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1052. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1053. sky2->netdev->name);
  1054. return -1;
  1055. }
  1056. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1057. sky2->speed = sky2_phy_speed(hw, aux);
  1058. /* Pause bits are offset (9..8) */
  1059. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1060. aux >>= 6;
  1061. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1062. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1063. if ((sky2->tx_pause || sky2->rx_pause)
  1064. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1065. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1066. else
  1067. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1068. return 0;
  1069. }
  1070. /*
  1071. * Interrrupt from PHY are handled in tasklet (soft irq)
  1072. * because accessing phy registers requires spin wait which might
  1073. * cause excess interrupt latency.
  1074. */
  1075. static void sky2_phy_task(unsigned long data)
  1076. {
  1077. struct sky2_port *sky2 = (struct sky2_port *)data;
  1078. struct sky2_hw *hw = sky2->hw;
  1079. u16 istatus, phystat;
  1080. spin_lock(&hw->phy_lock);
  1081. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1082. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1083. if (netif_msg_intr(sky2))
  1084. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1085. sky2->netdev->name, istatus, phystat);
  1086. if (istatus & PHY_M_IS_AN_COMPL) {
  1087. if (sky2_autoneg_done(sky2, phystat) == 0)
  1088. sky2_link_up(sky2);
  1089. goto out;
  1090. }
  1091. if (istatus & PHY_M_IS_LSP_CHANGE)
  1092. sky2->speed = sky2_phy_speed(hw, phystat);
  1093. if (istatus & PHY_M_IS_DUP_CHANGE)
  1094. sky2->duplex =
  1095. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1096. if (istatus & PHY_M_IS_LST_CHANGE) {
  1097. if (phystat & PHY_M_PS_LINK_UP)
  1098. sky2_link_up(sky2);
  1099. else
  1100. sky2_link_down(sky2);
  1101. }
  1102. out:
  1103. spin_unlock(&hw->phy_lock);
  1104. local_irq_disable();
  1105. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1106. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1107. local_irq_enable();
  1108. }
  1109. static void sky2_tx_timeout(struct net_device *dev)
  1110. {
  1111. struct sky2_port *sky2 = netdev_priv(dev);
  1112. if (netif_msg_timer(sky2))
  1113. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1114. sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
  1115. sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
  1116. sky2_tx_clean(sky2);
  1117. }
  1118. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1119. {
  1120. struct sky2_port *sky2 = netdev_priv(dev);
  1121. struct sky2_hw *hw = sky2->hw;
  1122. int err;
  1123. u16 ctl, mode;
  1124. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1125. return -EINVAL;
  1126. if (!netif_running(dev)) {
  1127. dev->mtu = new_mtu;
  1128. return 0;
  1129. }
  1130. local_irq_disable();
  1131. sky2_write32(hw, B0_IMSK, 0);
  1132. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1133. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1134. sky2_rx_stop(sky2);
  1135. sky2_rx_clean(sky2);
  1136. dev->mtu = new_mtu;
  1137. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1138. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1139. if (dev->mtu > ETH_DATA_LEN)
  1140. mode |= GM_SMOD_JUMBO_ENA;
  1141. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1142. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1143. err = sky2_rx_start(sky2);
  1144. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1145. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1146. sky2_read32(hw, B0_IMSK);
  1147. local_irq_enable();
  1148. return err;
  1149. }
  1150. /*
  1151. * Receive one packet.
  1152. * For small packets or errors, just reuse existing skb.
  1153. * For larger pakects, get new buffer.
  1154. */
  1155. static struct sk_buff *sky2_receive(struct sky2_hw *hw, unsigned port,
  1156. u16 length, u32 status)
  1157. {
  1158. struct net_device *dev = hw->dev[port];
  1159. struct sky2_port *sky2 = netdev_priv(dev);
  1160. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1161. struct sk_buff *skb = NULL;
  1162. const unsigned int bufsize = rx_size(sky2);
  1163. if (unlikely(netif_msg_rx_status(sky2)))
  1164. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1165. dev->name, sky2->rx_next, status, length);
  1166. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1167. if (!(status & GMR_FS_RX_OK)
  1168. || (status & GMR_FS_ANY_ERR)
  1169. || (length << 16) != (status & GMR_FS_LEN)
  1170. || length > bufsize)
  1171. goto error;
  1172. if (length < RX_COPY_THRESHOLD) {
  1173. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1174. if (!skb)
  1175. goto resubmit;
  1176. skb_reserve(skb, 2);
  1177. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1178. length, PCI_DMA_FROMDEVICE);
  1179. memcpy(skb->data, re->skb->data, length);
  1180. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1181. length, PCI_DMA_FROMDEVICE);
  1182. } else {
  1183. struct sk_buff *nskb;
  1184. nskb = dev_alloc_skb(bufsize);
  1185. if (!nskb)
  1186. goto resubmit;
  1187. skb = re->skb;
  1188. re->skb = nskb;
  1189. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1190. re->maplen, PCI_DMA_FROMDEVICE);
  1191. prefetch(skb->data);
  1192. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1193. bufsize, PCI_DMA_FROMDEVICE);
  1194. re->maplen = bufsize;
  1195. }
  1196. skb->dev = dev;
  1197. skb_put(skb, length);
  1198. skb->protocol = eth_type_trans(skb, dev);
  1199. dev->last_rx = jiffies;
  1200. resubmit:
  1201. sky2_rx_add(sky2, re);
  1202. return skb;
  1203. error:
  1204. if (status & GMR_FS_GOOD_FC)
  1205. goto resubmit;
  1206. if (netif_msg_rx_err(sky2))
  1207. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1208. sky2->netdev->name, status, length);
  1209. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1210. sky2->net_stats.rx_length_errors++;
  1211. if (status & GMR_FS_FRAGMENT)
  1212. sky2->net_stats.rx_frame_errors++;
  1213. if (status & GMR_FS_CRC_ERR)
  1214. sky2->net_stats.rx_crc_errors++;
  1215. if (status & GMR_FS_RX_FF_OV)
  1216. sky2->net_stats.rx_fifo_errors++;
  1217. goto resubmit;
  1218. }
  1219. /* Transmit ring index in reported status block is encoded as:
  1220. *
  1221. * | TXS2 | TXA2 | TXS1 | TXA1
  1222. */
  1223. static inline u16 tx_index(u8 port, u32 status, u16 len)
  1224. {
  1225. if (port == 0)
  1226. return status & 0xfff;
  1227. else
  1228. return ((status >> 24) & 0xff) | (len & 0xf) << 8;
  1229. }
  1230. /*
  1231. * Both ports share the same status interrupt, therefore there is only
  1232. * one poll routine.
  1233. */
  1234. static int sky2_poll(struct net_device *dev, int *budget)
  1235. {
  1236. struct sky2_port *sky2 = netdev_priv(dev);
  1237. struct sky2_hw *hw = sky2->hw;
  1238. unsigned int to_do = min(dev->quota, *budget);
  1239. unsigned int work_done = 0;
  1240. u16 hwidx;
  1241. unsigned char summed[2] = { CHECKSUM_NONE, CHECKSUM_NONE };
  1242. unsigned int csum[2];
  1243. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1244. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1245. rmb();
  1246. while (hw->st_idx != hwidx && work_done < to_do) {
  1247. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1248. struct sk_buff *skb;
  1249. u8 port;
  1250. u32 status;
  1251. u16 length;
  1252. status = le32_to_cpu(le->status);
  1253. length = le16_to_cpu(le->length);
  1254. port = le->link;
  1255. BUG_ON(port >= hw->ports || hw->dev[port] == NULL);
  1256. switch (le->opcode & ~HW_OWNER) {
  1257. case OP_RXSTAT:
  1258. skb = sky2_receive(hw, port, length, status);
  1259. if (likely(skb)) {
  1260. /* Add hw checksum if available */
  1261. skb->ip_summed = summed[port];
  1262. skb->csum = csum[port];
  1263. netif_receive_skb(skb);
  1264. ++work_done;
  1265. }
  1266. /* Clear for next packet */
  1267. csum[port] = 0;
  1268. summed[port] = CHECKSUM_NONE;
  1269. break;
  1270. case OP_RXCHKS:
  1271. /* Save computed checksum for next rx */
  1272. csum[port] = le16_to_cpu(status & 0xffff);
  1273. summed[port] = CHECKSUM_HW;
  1274. break;
  1275. case OP_TXINDEXLE:
  1276. sky2_tx_complete(hw->dev[port],
  1277. tx_index(port, status, length));
  1278. break;
  1279. case OP_RXTIMESTAMP:
  1280. break;
  1281. default:
  1282. if (net_ratelimit())
  1283. printk(KERN_WARNING PFX
  1284. "unknown status opcode 0x%x\n",
  1285. le->opcode);
  1286. break;
  1287. }
  1288. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1289. if (hw->st_idx == hwidx) {
  1290. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1291. rmb();
  1292. }
  1293. }
  1294. mmiowb();
  1295. if (hw->dev[0])
  1296. rx_set_put(hw->dev[0]);
  1297. if (hw->dev[1])
  1298. rx_set_put(hw->dev[1]);
  1299. *budget -= work_done;
  1300. dev->quota -= work_done;
  1301. if (work_done < to_do) {
  1302. /*
  1303. * Another chip workaround, need to restart TX timer if status
  1304. * LE was handled. WA_DEV_43_418
  1305. */
  1306. if (is_ec_a1(hw)) {
  1307. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1308. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1309. }
  1310. hw->intr_mask |= Y2_IS_STAT_BMU;
  1311. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1312. sky2_read32(hw, B0_IMSK);
  1313. netif_rx_complete(dev);
  1314. }
  1315. return work_done >= to_do;
  1316. }
  1317. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1318. {
  1319. struct net_device *dev = hw->dev[port];
  1320. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1321. dev->name, status);
  1322. if (status & Y2_IS_PAR_RD1) {
  1323. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1324. dev->name);
  1325. /* Clear IRQ */
  1326. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1327. }
  1328. if (status & Y2_IS_PAR_WR1) {
  1329. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1330. dev->name);
  1331. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1332. }
  1333. if (status & Y2_IS_PAR_MAC1) {
  1334. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1335. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1336. }
  1337. if (status & Y2_IS_PAR_RX1) {
  1338. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1339. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1340. }
  1341. if (status & Y2_IS_TCP_TXA1) {
  1342. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1343. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1344. }
  1345. }
  1346. static void sky2_hw_intr(struct sky2_hw *hw)
  1347. {
  1348. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1349. if (status & Y2_IS_TIST_OV)
  1350. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1351. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1352. u16 pci_err;
  1353. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1354. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1355. pci_name(hw->pdev), pci_err);
  1356. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1357. pci_write_config_word(hw->pdev, PCI_STATUS,
  1358. pci_err | PCI_STATUS_ERROR_BITS);
  1359. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1360. }
  1361. if (status & Y2_IS_PCI_EXP) {
  1362. /* PCI-Express uncorrectable Error occured */
  1363. u32 pex_err;
  1364. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1365. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1366. pci_name(hw->pdev), pex_err);
  1367. /* clear the interrupt */
  1368. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1369. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1370. 0xffffffffUL);
  1371. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1372. if (pex_err & PEX_FATAL_ERRORS) {
  1373. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1374. hwmsk &= ~Y2_IS_PCI_EXP;
  1375. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1376. }
  1377. }
  1378. if (status & Y2_HWE_L1_MASK)
  1379. sky2_hw_error(hw, 0, status);
  1380. status >>= 8;
  1381. if (status & Y2_HWE_L1_MASK)
  1382. sky2_hw_error(hw, 1, status);
  1383. }
  1384. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1385. {
  1386. struct net_device *dev = hw->dev[port];
  1387. struct sky2_port *sky2 = netdev_priv(dev);
  1388. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1389. if (netif_msg_intr(sky2))
  1390. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1391. dev->name, status);
  1392. if (status & GM_IS_RX_FF_OR) {
  1393. ++sky2->net_stats.rx_fifo_errors;
  1394. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1395. }
  1396. if (status & GM_IS_TX_FF_UR) {
  1397. ++sky2->net_stats.tx_fifo_errors;
  1398. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1399. }
  1400. }
  1401. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1402. {
  1403. struct net_device *dev = hw->dev[port];
  1404. struct sky2_port *sky2 = netdev_priv(dev);
  1405. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1406. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1407. tasklet_schedule(&sky2->phy_task);
  1408. }
  1409. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1410. {
  1411. struct sky2_hw *hw = dev_id;
  1412. u32 status;
  1413. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1414. if (status == 0 || status == ~0)
  1415. return IRQ_NONE;
  1416. if (status & Y2_IS_HW_ERR)
  1417. sky2_hw_intr(hw);
  1418. /* Do NAPI for Rx and Tx status */
  1419. if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
  1420. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1421. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1422. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1423. __netif_rx_schedule(hw->dev[0]);
  1424. }
  1425. if (status & Y2_IS_IRQ_PHY1)
  1426. sky2_phy_intr(hw, 0);
  1427. if (status & Y2_IS_IRQ_PHY2)
  1428. sky2_phy_intr(hw, 1);
  1429. if (status & Y2_IS_IRQ_MAC1)
  1430. sky2_mac_intr(hw, 0);
  1431. if (status & Y2_IS_IRQ_MAC2)
  1432. sky2_mac_intr(hw, 1);
  1433. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1434. sky2_read32(hw, B0_IMSK);
  1435. return IRQ_HANDLED;
  1436. }
  1437. #ifdef CONFIG_NET_POLL_CONTROLLER
  1438. static void sky2_netpoll(struct net_device *dev)
  1439. {
  1440. struct sky2_port *sky2 = netdev_priv(dev);
  1441. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1442. }
  1443. #endif
  1444. /* Chip internal frequency for clock calculations */
  1445. static inline u32 sky2_khz(const struct sky2_hw *hw)
  1446. {
  1447. switch (hw->chip_id) {
  1448. case CHIP_ID_YUKON_EC:
  1449. return 125000; /* 125 Mhz */
  1450. case CHIP_ID_YUKON_FE:
  1451. return 100000; /* 100 Mhz */
  1452. default: /* YUKON_XL */
  1453. return 156000; /* 156 Mhz */
  1454. }
  1455. }
  1456. static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
  1457. {
  1458. return sky2_khz(hw) * ms;
  1459. }
  1460. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1461. {
  1462. return (sky2_khz(hw) * us) / 1000;
  1463. }
  1464. static int sky2_reset(struct sky2_hw *hw)
  1465. {
  1466. u32 ctst, power;
  1467. u16 status;
  1468. u8 t8, pmd_type;
  1469. int i;
  1470. ctst = sky2_read32(hw, B0_CTST);
  1471. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1472. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1473. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1474. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1475. pci_name(hw->pdev), hw->chip_id);
  1476. return -EOPNOTSUPP;
  1477. }
  1478. /* ring for status responses */
  1479. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1480. &hw->st_dma);
  1481. if (!hw->st_le)
  1482. return -ENOMEM;
  1483. /* disable ASF */
  1484. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1485. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1486. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1487. }
  1488. /* do a SW reset */
  1489. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1490. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1491. /* clear PCI errors, if any */
  1492. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1493. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1494. pci_write_config_word(hw->pdev, PCI_STATUS,
  1495. status | PCI_STATUS_ERROR_BITS);
  1496. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1497. /* clear any PEX errors */
  1498. if (is_pciex(hw)) {
  1499. u16 lstat;
  1500. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1501. 0xffffffffUL);
  1502. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1503. }
  1504. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1505. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1506. hw->ports = 1;
  1507. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1508. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1509. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1510. ++hw->ports;
  1511. }
  1512. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1513. /* switch power to VCC (WA for VAUX problem) */
  1514. sky2_write8(hw, B0_POWER_CTRL,
  1515. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  1516. /* disable Core Clock Division, */
  1517. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  1518. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  1519. /* enable bits are inverted */
  1520. sky2_write8(hw, B2_Y2_CLK_GATE,
  1521. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  1522. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  1523. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  1524. else
  1525. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  1526. /* Turn off phy power saving */
  1527. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &power);
  1528. power &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  1529. /* looks like this xl is back asswards .. */
  1530. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  1531. power |= PCI_Y2_PHY1_COMA;
  1532. if (hw->ports > 1)
  1533. power |= PCI_Y2_PHY2_COMA;
  1534. }
  1535. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, power);
  1536. for (i = 0; i < hw->ports; i++) {
  1537. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1538. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1539. }
  1540. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1541. /* Clear I2C IRQ noise */
  1542. sky2_write32(hw, B2_I2C_IRQ, 1);
  1543. /* turn off hardware timer (unused) */
  1544. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1545. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1546. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1547. /* Turn on descriptor polling (every 75us) */
  1548. sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
  1549. sky2_write8(hw, B28_DPT_CTRL, DPT_START);
  1550. /* Turn off receive timestamp */
  1551. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1552. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1553. /* enable the Tx Arbiters */
  1554. for (i = 0; i < hw->ports; i++)
  1555. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1556. /* Initialize ram interface */
  1557. for (i = 0; i < hw->ports; i++) {
  1558. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1559. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1560. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1561. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1562. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1563. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1564. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1565. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1566. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1567. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1568. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1569. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1570. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1571. }
  1572. if (is_pciex(hw)) {
  1573. u16 pctrl;
  1574. /* change Max. Read Request Size to 2048 bytes */
  1575. pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
  1576. pctrl &= ~PEX_DC_MAX_RRS_MSK;
  1577. pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
  1578. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1579. pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
  1580. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1581. }
  1582. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1583. spin_lock_bh(&hw->phy_lock);
  1584. for (i = 0; i < hw->ports; i++)
  1585. sky2_phy_reset(hw, i);
  1586. spin_unlock_bh(&hw->phy_lock);
  1587. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1588. hw->st_idx = 0;
  1589. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1590. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1591. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1592. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1593. /* Set the list last index */
  1594. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1595. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
  1596. /* These status setup values are copied from SysKonnect's driver */
  1597. if (is_ec_a1(hw)) {
  1598. /* WA for dev. #4.3 */
  1599. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1600. /* set Status-FIFO watermark */
  1601. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1602. /* set Status-FIFO ISR watermark */
  1603. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1604. } else {
  1605. sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
  1606. /* set Status-FIFO watermark */
  1607. sky2_write8(hw, STAT_FIFO_WM, 0x10);
  1608. /* set Status-FIFO ISR watermark */
  1609. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1610. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
  1611. else /* WA 4109 */
  1612. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
  1613. sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
  1614. }
  1615. /* enable status unit */
  1616. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1617. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1618. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1619. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1620. return 0;
  1621. }
  1622. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1623. {
  1624. u32 modes;
  1625. if (hw->copper) {
  1626. modes = SUPPORTED_10baseT_Half
  1627. | SUPPORTED_10baseT_Full
  1628. | SUPPORTED_100baseT_Half
  1629. | SUPPORTED_100baseT_Full
  1630. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1631. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1632. modes |= SUPPORTED_1000baseT_Half
  1633. | SUPPORTED_1000baseT_Full;
  1634. } else
  1635. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1636. | SUPPORTED_Autoneg;
  1637. return modes;
  1638. }
  1639. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1640. {
  1641. struct sky2_port *sky2 = netdev_priv(dev);
  1642. struct sky2_hw *hw = sky2->hw;
  1643. ecmd->transceiver = XCVR_INTERNAL;
  1644. ecmd->supported = sky2_supported_modes(hw);
  1645. ecmd->phy_address = PHY_ADDR_MARV;
  1646. if (hw->copper) {
  1647. ecmd->supported = SUPPORTED_10baseT_Half
  1648. | SUPPORTED_10baseT_Full
  1649. | SUPPORTED_100baseT_Half
  1650. | SUPPORTED_100baseT_Full
  1651. | SUPPORTED_1000baseT_Half
  1652. | SUPPORTED_1000baseT_Full
  1653. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1654. ecmd->port = PORT_TP;
  1655. } else
  1656. ecmd->port = PORT_FIBRE;
  1657. ecmd->advertising = sky2->advertising;
  1658. ecmd->autoneg = sky2->autoneg;
  1659. ecmd->speed = sky2->speed;
  1660. ecmd->duplex = sky2->duplex;
  1661. return 0;
  1662. }
  1663. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1664. {
  1665. struct sky2_port *sky2 = netdev_priv(dev);
  1666. const struct sky2_hw *hw = sky2->hw;
  1667. u32 supported = sky2_supported_modes(hw);
  1668. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1669. ecmd->advertising = supported;
  1670. sky2->duplex = -1;
  1671. sky2->speed = -1;
  1672. } else {
  1673. u32 setting;
  1674. switch (ecmd->speed) {
  1675. case SPEED_1000:
  1676. if (ecmd->duplex == DUPLEX_FULL)
  1677. setting = SUPPORTED_1000baseT_Full;
  1678. else if (ecmd->duplex == DUPLEX_HALF)
  1679. setting = SUPPORTED_1000baseT_Half;
  1680. else
  1681. return -EINVAL;
  1682. break;
  1683. case SPEED_100:
  1684. if (ecmd->duplex == DUPLEX_FULL)
  1685. setting = SUPPORTED_100baseT_Full;
  1686. else if (ecmd->duplex == DUPLEX_HALF)
  1687. setting = SUPPORTED_100baseT_Half;
  1688. else
  1689. return -EINVAL;
  1690. break;
  1691. case SPEED_10:
  1692. if (ecmd->duplex == DUPLEX_FULL)
  1693. setting = SUPPORTED_10baseT_Full;
  1694. else if (ecmd->duplex == DUPLEX_HALF)
  1695. setting = SUPPORTED_10baseT_Half;
  1696. else
  1697. return -EINVAL;
  1698. break;
  1699. default:
  1700. return -EINVAL;
  1701. }
  1702. if ((setting & supported) == 0)
  1703. return -EINVAL;
  1704. sky2->speed = ecmd->speed;
  1705. sky2->duplex = ecmd->duplex;
  1706. }
  1707. sky2->autoneg = ecmd->autoneg;
  1708. sky2->advertising = ecmd->advertising;
  1709. if (netif_running(dev)) {
  1710. sky2_down(dev);
  1711. sky2_up(dev);
  1712. }
  1713. return 0;
  1714. }
  1715. static void sky2_get_drvinfo(struct net_device *dev,
  1716. struct ethtool_drvinfo *info)
  1717. {
  1718. struct sky2_port *sky2 = netdev_priv(dev);
  1719. strcpy(info->driver, DRV_NAME);
  1720. strcpy(info->version, DRV_VERSION);
  1721. strcpy(info->fw_version, "N/A");
  1722. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1723. }
  1724. static const struct sky2_stat {
  1725. char name[ETH_GSTRING_LEN];
  1726. u16 offset;
  1727. } sky2_stats[] = {
  1728. { "tx_bytes", GM_TXO_OK_HI },
  1729. { "rx_bytes", GM_RXO_OK_HI },
  1730. { "tx_broadcast", GM_TXF_BC_OK },
  1731. { "rx_broadcast", GM_RXF_BC_OK },
  1732. { "tx_multicast", GM_TXF_MC_OK },
  1733. { "rx_multicast", GM_RXF_MC_OK },
  1734. { "tx_unicast", GM_TXF_UC_OK },
  1735. { "rx_unicast", GM_RXF_UC_OK },
  1736. { "tx_mac_pause", GM_TXF_MPAUSE },
  1737. { "rx_mac_pause", GM_RXF_MPAUSE },
  1738. { "collisions", GM_TXF_SNG_COL },
  1739. { "late_collision",GM_TXF_LAT_COL },
  1740. { "aborted", GM_TXF_ABO_COL },
  1741. { "multi_collisions", GM_TXF_MUL_COL },
  1742. { "fifo_underrun", GM_TXE_FIFO_UR },
  1743. { "fifo_overflow", GM_RXE_FIFO_OV },
  1744. { "rx_toolong", GM_RXF_LNG_ERR },
  1745. { "rx_jabber", GM_RXF_JAB_PKT },
  1746. { "rx_runt", GM_RXE_FRAG },
  1747. { "rx_too_long", GM_RXF_LNG_ERR },
  1748. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1749. };
  1750. static u32 sky2_get_rx_csum(struct net_device *dev)
  1751. {
  1752. struct sky2_port *sky2 = netdev_priv(dev);
  1753. return sky2->rx_csum;
  1754. }
  1755. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1756. {
  1757. struct sky2_port *sky2 = netdev_priv(dev);
  1758. sky2->rx_csum = data;
  1759. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1760. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1761. return 0;
  1762. }
  1763. static u32 sky2_get_msglevel(struct net_device *netdev)
  1764. {
  1765. struct sky2_port *sky2 = netdev_priv(netdev);
  1766. return sky2->msg_enable;
  1767. }
  1768. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1769. {
  1770. struct sky2_hw *hw = sky2->hw;
  1771. unsigned port = sky2->port;
  1772. int i;
  1773. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1774. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1775. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1776. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1777. for (i = 2; i < count; i++)
  1778. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1779. }
  1780. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1781. {
  1782. struct sky2_port *sky2 = netdev_priv(netdev);
  1783. sky2->msg_enable = value;
  1784. }
  1785. static int sky2_get_stats_count(struct net_device *dev)
  1786. {
  1787. return ARRAY_SIZE(sky2_stats);
  1788. }
  1789. static void sky2_get_ethtool_stats(struct net_device *dev,
  1790. struct ethtool_stats *stats, u64 * data)
  1791. {
  1792. struct sky2_port *sky2 = netdev_priv(dev);
  1793. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1794. }
  1795. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1796. {
  1797. int i;
  1798. switch (stringset) {
  1799. case ETH_SS_STATS:
  1800. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1801. memcpy(data + i * ETH_GSTRING_LEN,
  1802. sky2_stats[i].name, ETH_GSTRING_LEN);
  1803. break;
  1804. }
  1805. }
  1806. /* Use hardware MIB variables for critical path statistics and
  1807. * transmit feedback not reported at interrupt.
  1808. * Other errors are accounted for in interrupt handler.
  1809. */
  1810. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1811. {
  1812. struct sky2_port *sky2 = netdev_priv(dev);
  1813. u64 data[13];
  1814. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1815. sky2->net_stats.tx_bytes = data[0];
  1816. sky2->net_stats.rx_bytes = data[1];
  1817. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1818. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1819. sky2->net_stats.multicast = data[5] + data[7];
  1820. sky2->net_stats.collisions = data[10];
  1821. sky2->net_stats.tx_aborted_errors = data[12];
  1822. return &sky2->net_stats;
  1823. }
  1824. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1825. {
  1826. struct sky2_port *sky2 = netdev_priv(dev);
  1827. struct sockaddr *addr = p;
  1828. int err = 0;
  1829. if (!is_valid_ether_addr(addr->sa_data))
  1830. return -EADDRNOTAVAIL;
  1831. sky2_down(dev);
  1832. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1833. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  1834. dev->dev_addr, ETH_ALEN);
  1835. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  1836. dev->dev_addr, ETH_ALEN);
  1837. if (dev->flags & IFF_UP)
  1838. err = sky2_up(dev);
  1839. return err;
  1840. }
  1841. static void sky2_set_multicast(struct net_device *dev)
  1842. {
  1843. struct sky2_port *sky2 = netdev_priv(dev);
  1844. struct sky2_hw *hw = sky2->hw;
  1845. unsigned port = sky2->port;
  1846. struct dev_mc_list *list = dev->mc_list;
  1847. u16 reg;
  1848. u8 filter[8];
  1849. memset(filter, 0, sizeof(filter));
  1850. reg = gma_read16(hw, port, GM_RX_CTRL);
  1851. reg |= GM_RXCR_UCF_ENA;
  1852. if (dev->flags & IFF_PROMISC) /* promiscious */
  1853. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1854. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  1855. memset(filter, 0xff, sizeof(filter));
  1856. else if (dev->mc_count == 0) /* no multicast */
  1857. reg &= ~GM_RXCR_MCF_ENA;
  1858. else {
  1859. int i;
  1860. reg |= GM_RXCR_MCF_ENA;
  1861. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1862. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1863. filter[bit / 8] |= 1 << (bit % 8);
  1864. }
  1865. }
  1866. gma_write16(hw, port, GM_MC_ADDR_H1,
  1867. (u16) filter[0] | ((u16) filter[1] << 8));
  1868. gma_write16(hw, port, GM_MC_ADDR_H2,
  1869. (u16) filter[2] | ((u16) filter[3] << 8));
  1870. gma_write16(hw, port, GM_MC_ADDR_H3,
  1871. (u16) filter[4] | ((u16) filter[5] << 8));
  1872. gma_write16(hw, port, GM_MC_ADDR_H4,
  1873. (u16) filter[6] | ((u16) filter[7] << 8));
  1874. gma_write16(hw, port, GM_RX_CTRL, reg);
  1875. }
  1876. /* Can have one global because blinking is controlled by
  1877. * ethtool and that is always under RTNL mutex
  1878. */
  1879. static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  1880. {
  1881. u16 pg;
  1882. spin_lock_bh(&hw->phy_lock);
  1883. switch (hw->chip_id) {
  1884. case CHIP_ID_YUKON_XL:
  1885. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1886. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1887. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  1888. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  1889. PHY_M_LEDC_INIT_CTRL(7) |
  1890. PHY_M_LEDC_STA1_CTRL(7) |
  1891. PHY_M_LEDC_STA0_CTRL(7))
  1892. : 0);
  1893. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1894. break;
  1895. default:
  1896. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  1897. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  1898. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  1899. PHY_M_LED_MO_10(MO_LED_ON) |
  1900. PHY_M_LED_MO_100(MO_LED_ON) |
  1901. PHY_M_LED_MO_1000(MO_LED_ON) |
  1902. PHY_M_LED_MO_RX(MO_LED_ON)
  1903. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  1904. PHY_M_LED_MO_10(MO_LED_OFF) |
  1905. PHY_M_LED_MO_100(MO_LED_OFF) |
  1906. PHY_M_LED_MO_1000(MO_LED_OFF) |
  1907. PHY_M_LED_MO_RX(MO_LED_OFF));
  1908. }
  1909. spin_unlock_bh(&hw->phy_lock);
  1910. }
  1911. /* blink LED's for finding board */
  1912. static int sky2_phys_id(struct net_device *dev, u32 data)
  1913. {
  1914. struct sky2_port *sky2 = netdev_priv(dev);
  1915. struct sky2_hw *hw = sky2->hw;
  1916. unsigned port = sky2->port;
  1917. u16 ledctrl, ledover = 0;
  1918. long ms;
  1919. int onoff = 1;
  1920. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  1921. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  1922. else
  1923. ms = data * 1000;
  1924. /* save initial values */
  1925. spin_lock_bh(&hw->phy_lock);
  1926. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1927. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1928. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1929. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1930. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1931. } else {
  1932. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  1933. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  1934. }
  1935. spin_unlock_bh(&hw->phy_lock);
  1936. while (ms > 0) {
  1937. sky2_led(hw, port, onoff);
  1938. onoff = !onoff;
  1939. if (msleep_interruptible(250))
  1940. break; /* interrupted */
  1941. ms -= 250;
  1942. }
  1943. /* resume regularly scheduled programming */
  1944. spin_lock_bh(&hw->phy_lock);
  1945. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1946. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1947. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1948. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  1949. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1950. } else {
  1951. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  1952. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  1953. }
  1954. spin_unlock_bh(&hw->phy_lock);
  1955. return 0;
  1956. }
  1957. static void sky2_get_pauseparam(struct net_device *dev,
  1958. struct ethtool_pauseparam *ecmd)
  1959. {
  1960. struct sky2_port *sky2 = netdev_priv(dev);
  1961. ecmd->tx_pause = sky2->tx_pause;
  1962. ecmd->rx_pause = sky2->rx_pause;
  1963. ecmd->autoneg = sky2->autoneg;
  1964. }
  1965. static int sky2_set_pauseparam(struct net_device *dev,
  1966. struct ethtool_pauseparam *ecmd)
  1967. {
  1968. struct sky2_port *sky2 = netdev_priv(dev);
  1969. int err = 0;
  1970. sky2->autoneg = ecmd->autoneg;
  1971. sky2->tx_pause = ecmd->tx_pause != 0;
  1972. sky2->rx_pause = ecmd->rx_pause != 0;
  1973. if (netif_running(dev)) {
  1974. sky2_down(dev);
  1975. err = sky2_up(dev);
  1976. }
  1977. return err;
  1978. }
  1979. #ifdef CONFIG_PM
  1980. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1981. {
  1982. struct sky2_port *sky2 = netdev_priv(dev);
  1983. wol->supported = WAKE_MAGIC;
  1984. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  1985. }
  1986. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1987. {
  1988. struct sky2_port *sky2 = netdev_priv(dev);
  1989. struct sky2_hw *hw = sky2->hw;
  1990. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  1991. return -EOPNOTSUPP;
  1992. sky2->wol = wol->wolopts == WAKE_MAGIC;
  1993. if (sky2->wol) {
  1994. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  1995. sky2_write16(hw, WOL_CTRL_STAT,
  1996. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  1997. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  1998. } else
  1999. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2000. return 0;
  2001. }
  2002. #endif
  2003. static void sky2_get_ringparam(struct net_device *dev,
  2004. struct ethtool_ringparam *ering)
  2005. {
  2006. struct sky2_port *sky2 = netdev_priv(dev);
  2007. ering->rx_max_pending = RX_MAX_PENDING;
  2008. ering->rx_mini_max_pending = 0;
  2009. ering->rx_jumbo_max_pending = 0;
  2010. ering->tx_max_pending = TX_RING_SIZE - 1;
  2011. ering->rx_pending = sky2->rx_pending;
  2012. ering->rx_mini_pending = 0;
  2013. ering->rx_jumbo_pending = 0;
  2014. ering->tx_pending = sky2->tx_pending;
  2015. }
  2016. static int sky2_set_ringparam(struct net_device *dev,
  2017. struct ethtool_ringparam *ering)
  2018. {
  2019. struct sky2_port *sky2 = netdev_priv(dev);
  2020. int err = 0;
  2021. if (ering->rx_pending > RX_MAX_PENDING ||
  2022. ering->rx_pending < 8 ||
  2023. ering->tx_pending < MAX_SKB_TX_LE ||
  2024. ering->tx_pending > TX_RING_SIZE - 1)
  2025. return -EINVAL;
  2026. if (netif_running(dev))
  2027. sky2_down(dev);
  2028. sky2->rx_pending = ering->rx_pending;
  2029. sky2->tx_pending = ering->tx_pending;
  2030. if (netif_running(dev))
  2031. err = sky2_up(dev);
  2032. return err;
  2033. }
  2034. static int sky2_get_regs_len(struct net_device *dev)
  2035. {
  2036. return 0x4000;
  2037. }
  2038. /*
  2039. * Returns copy of control register region
  2040. * Note: access to the RAM address register set will cause timeouts.
  2041. */
  2042. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2043. void *p)
  2044. {
  2045. const struct sky2_port *sky2 = netdev_priv(dev);
  2046. const void __iomem *io = sky2->hw->regs;
  2047. BUG_ON(regs->len < B3_RI_WTO_R1);
  2048. regs->version = 1;
  2049. memset(p, 0, regs->len);
  2050. memcpy_fromio(p, io, B3_RAM_ADDR);
  2051. memcpy_fromio(p + B3_RI_WTO_R1,
  2052. io + B3_RI_WTO_R1,
  2053. regs->len - B3_RI_WTO_R1);
  2054. }
  2055. static struct ethtool_ops sky2_ethtool_ops = {
  2056. .get_settings = sky2_get_settings,
  2057. .set_settings = sky2_set_settings,
  2058. .get_drvinfo = sky2_get_drvinfo,
  2059. .get_msglevel = sky2_get_msglevel,
  2060. .set_msglevel = sky2_set_msglevel,
  2061. .get_regs_len = sky2_get_regs_len,
  2062. .get_regs = sky2_get_regs,
  2063. .get_link = ethtool_op_get_link,
  2064. .get_sg = ethtool_op_get_sg,
  2065. .set_sg = ethtool_op_set_sg,
  2066. .get_tx_csum = ethtool_op_get_tx_csum,
  2067. .set_tx_csum = ethtool_op_set_tx_csum,
  2068. .get_tso = ethtool_op_get_tso,
  2069. .set_tso = ethtool_op_set_tso,
  2070. .get_rx_csum = sky2_get_rx_csum,
  2071. .set_rx_csum = sky2_set_rx_csum,
  2072. .get_strings = sky2_get_strings,
  2073. .get_ringparam = sky2_get_ringparam,
  2074. .set_ringparam = sky2_set_ringparam,
  2075. .get_pauseparam = sky2_get_pauseparam,
  2076. .set_pauseparam = sky2_set_pauseparam,
  2077. #ifdef CONFIG_PM
  2078. .get_wol = sky2_get_wol,
  2079. .set_wol = sky2_set_wol,
  2080. #endif
  2081. .phys_id = sky2_phys_id,
  2082. .get_stats_count = sky2_get_stats_count,
  2083. .get_ethtool_stats = sky2_get_ethtool_stats,
  2084. };
  2085. /* Initialize network device */
  2086. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2087. unsigned port, int highmem)
  2088. {
  2089. struct sky2_port *sky2;
  2090. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2091. if (!dev) {
  2092. printk(KERN_ERR "sky2 etherdev alloc failed");
  2093. return NULL;
  2094. }
  2095. SET_MODULE_OWNER(dev);
  2096. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2097. dev->open = sky2_up;
  2098. dev->stop = sky2_down;
  2099. dev->hard_start_xmit = sky2_xmit_frame;
  2100. dev->get_stats = sky2_get_stats;
  2101. dev->set_multicast_list = sky2_set_multicast;
  2102. dev->set_mac_address = sky2_set_mac_address;
  2103. dev->change_mtu = sky2_change_mtu;
  2104. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2105. dev->tx_timeout = sky2_tx_timeout;
  2106. dev->watchdog_timeo = TX_WATCHDOG;
  2107. if (port == 0)
  2108. dev->poll = sky2_poll;
  2109. dev->weight = NAPI_WEIGHT;
  2110. #ifdef CONFIG_NET_POLL_CONTROLLER
  2111. dev->poll_controller = sky2_netpoll;
  2112. #endif
  2113. sky2 = netdev_priv(dev);
  2114. sky2->netdev = dev;
  2115. sky2->hw = hw;
  2116. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2117. spin_lock_init(&sky2->tx_lock);
  2118. /* Auto speed and flow control */
  2119. sky2->autoneg = AUTONEG_ENABLE;
  2120. sky2->tx_pause = 0;
  2121. sky2->rx_pause = 1;
  2122. sky2->duplex = -1;
  2123. sky2->speed = -1;
  2124. sky2->advertising = sky2_supported_modes(hw);
  2125. sky2->rx_csum = 1;
  2126. tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
  2127. sky2->tx_pending = TX_DEF_PENDING;
  2128. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2129. hw->dev[port] = dev;
  2130. sky2->port = port;
  2131. dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
  2132. if (highmem)
  2133. dev->features |= NETIF_F_HIGHDMA;
  2134. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2135. /* read the mac address */
  2136. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2137. /* device is off until link detection */
  2138. netif_carrier_off(dev);
  2139. netif_stop_queue(dev);
  2140. return dev;
  2141. }
  2142. static inline void sky2_show_addr(struct net_device *dev)
  2143. {
  2144. const struct sky2_port *sky2 = netdev_priv(dev);
  2145. if (netif_msg_probe(sky2))
  2146. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2147. dev->name,
  2148. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2149. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2150. }
  2151. static int __devinit sky2_probe(struct pci_dev *pdev,
  2152. const struct pci_device_id *ent)
  2153. {
  2154. struct net_device *dev, *dev1 = NULL;
  2155. struct sky2_hw *hw;
  2156. int err, using_dac = 0;
  2157. err = pci_enable_device(pdev);
  2158. if (err) {
  2159. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2160. pci_name(pdev));
  2161. goto err_out;
  2162. }
  2163. err = pci_request_regions(pdev, DRV_NAME);
  2164. if (err) {
  2165. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2166. pci_name(pdev));
  2167. goto err_out;
  2168. }
  2169. pci_set_master(pdev);
  2170. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2171. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2172. if (!err)
  2173. using_dac = 1;
  2174. }
  2175. if (!using_dac) {
  2176. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2177. if (err) {
  2178. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2179. pci_name(pdev));
  2180. goto err_out_free_regions;
  2181. }
  2182. }
  2183. #ifdef __BIG_ENDIAN
  2184. /* byte swap decriptors in hardware */
  2185. {
  2186. u32 reg;
  2187. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2188. reg |= PCI_REV_DESC;
  2189. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2190. }
  2191. #endif
  2192. err = -ENOMEM;
  2193. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2194. if (!hw) {
  2195. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2196. pci_name(pdev));
  2197. goto err_out_free_regions;
  2198. }
  2199. memset(hw, 0, sizeof(*hw));
  2200. hw->pdev = pdev;
  2201. spin_lock_init(&hw->phy_lock);
  2202. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2203. if (!hw->regs) {
  2204. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2205. pci_name(pdev));
  2206. goto err_out_free_hw;
  2207. }
  2208. err = sky2_reset(hw);
  2209. if (err)
  2210. goto err_out_iounmap;
  2211. printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2212. pci_resource_start(pdev, 0), pdev->irq,
  2213. yukon_name[hw->chip_id - CHIP_ID_YUKON],
  2214. hw->chip_id, hw->chip_rev);
  2215. dev = sky2_init_netdev(hw, 0, using_dac);
  2216. if (!dev)
  2217. goto err_out_free_pci;
  2218. err = register_netdev(dev);
  2219. if (err) {
  2220. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2221. pci_name(pdev));
  2222. goto err_out_free_netdev;
  2223. }
  2224. sky2_show_addr(dev);
  2225. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2226. if (register_netdev(dev1) == 0)
  2227. sky2_show_addr(dev1);
  2228. else {
  2229. /* Failure to register second port need not be fatal */
  2230. printk(KERN_WARNING PFX
  2231. "register of second port failed\n");
  2232. hw->dev[1] = NULL;
  2233. free_netdev(dev1);
  2234. }
  2235. }
  2236. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2237. if (err) {
  2238. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2239. pci_name(pdev), pdev->irq);
  2240. goto err_out_unregister;
  2241. }
  2242. hw->intr_mask = Y2_IS_BASE;
  2243. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2244. pci_set_drvdata(pdev, hw);
  2245. return 0;
  2246. err_out_unregister:
  2247. if (dev1) {
  2248. unregister_netdev(dev1);
  2249. free_netdev(dev1);
  2250. }
  2251. unregister_netdev(dev);
  2252. err_out_free_netdev:
  2253. free_netdev(dev);
  2254. err_out_free_pci:
  2255. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2256. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2257. err_out_iounmap:
  2258. iounmap(hw->regs);
  2259. err_out_free_hw:
  2260. kfree(hw);
  2261. err_out_free_regions:
  2262. pci_release_regions(pdev);
  2263. pci_disable_device(pdev);
  2264. err_out:
  2265. return err;
  2266. }
  2267. static void __devexit sky2_remove(struct pci_dev *pdev)
  2268. {
  2269. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2270. struct net_device *dev0, *dev1;
  2271. if (!hw)
  2272. return;
  2273. dev0 = hw->dev[0];
  2274. dev1 = hw->dev[1];
  2275. if (dev1)
  2276. unregister_netdev(dev1);
  2277. unregister_netdev(dev0);
  2278. sky2_write32(hw, B0_IMSK, 0);
  2279. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2280. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2281. free_irq(pdev->irq, hw);
  2282. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2283. pci_release_regions(pdev);
  2284. pci_disable_device(pdev);
  2285. if (dev1)
  2286. free_netdev(dev1);
  2287. free_netdev(dev0);
  2288. iounmap(hw->regs);
  2289. kfree(hw);
  2290. pci_set_drvdata(pdev, NULL);
  2291. }
  2292. #ifdef CONFIG_PM
  2293. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2294. {
  2295. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2296. int i, wol = 0;
  2297. for (i = 0; i < 2; i++) {
  2298. struct net_device *dev = hw->dev[i];
  2299. if (dev) {
  2300. struct sky2_port *sky2 = netdev_priv(dev);
  2301. if (netif_running(dev)) {
  2302. netif_carrier_off(dev);
  2303. sky2_down(dev);
  2304. }
  2305. netif_device_detach(dev);
  2306. wol |= sky2->wol;
  2307. }
  2308. }
  2309. pci_save_state(pdev);
  2310. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2311. pci_disable_device(pdev);
  2312. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2313. return 0;
  2314. }
  2315. static int sky2_resume(struct pci_dev *pdev)
  2316. {
  2317. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2318. int i;
  2319. pci_set_power_state(pdev, PCI_D0);
  2320. pci_restore_state(pdev);
  2321. pci_enable_wake(pdev, PCI_D0, 0);
  2322. sky2_reset(hw);
  2323. for (i = 0; i < 2; i++) {
  2324. struct net_device *dev = hw->dev[i];
  2325. if (dev) {
  2326. netif_device_attach(dev);
  2327. if (netif_running(dev))
  2328. sky2_up(dev);
  2329. }
  2330. }
  2331. return 0;
  2332. }
  2333. #endif
  2334. static struct pci_driver sky2_driver = {
  2335. .name = DRV_NAME,
  2336. .id_table = sky2_id_table,
  2337. .probe = sky2_probe,
  2338. .remove = __devexit_p(sky2_remove),
  2339. #ifdef CONFIG_PM
  2340. .suspend = sky2_suspend,
  2341. .resume = sky2_resume,
  2342. #endif
  2343. };
  2344. static int __init sky2_init_module(void)
  2345. {
  2346. return pci_module_init(&sky2_driver);
  2347. }
  2348. static void __exit sky2_cleanup_module(void)
  2349. {
  2350. pci_unregister_driver(&sky2_driver);
  2351. }
  2352. module_init(sky2_init_module);
  2353. module_exit(sky2_cleanup_module);
  2354. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2355. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2356. MODULE_LICENSE("GPL");