pch_gbe_main.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #include <linux/net_tstamp.h>
  24. #include <linux/ptp_classify.h>
  25. #include <linux/gpio.h>
  26. #define DRV_VERSION "1.01"
  27. const char pch_driver_version[] = DRV_VERSION;
  28. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  29. #define PCH_GBE_MAR_ENTRIES 16
  30. #define PCH_GBE_SHORT_PKT 64
  31. #define DSC_INIT16 0xC000
  32. #define PCH_GBE_DMA_ALIGN 0
  33. #define PCH_GBE_DMA_PADDING 2
  34. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  35. #define PCH_GBE_COPYBREAK_DEFAULT 256
  36. #define PCH_GBE_PCI_BAR 1
  37. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  38. /* Macros for ML7223 */
  39. #define PCI_VENDOR_ID_ROHM 0x10db
  40. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  41. /* Macros for ML7831 */
  42. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  43. #define PCH_GBE_TX_WEIGHT 64
  44. #define PCH_GBE_RX_WEIGHT 64
  45. #define PCH_GBE_RX_BUFFER_WRITE 16
  46. /* Initialize the wake-on-LAN settings */
  47. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  48. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  49. PCH_GBE_CHIP_TYPE_INTERNAL | \
  50. PCH_GBE_RGMII_MODE_RGMII \
  51. )
  52. /* Ethertype field values */
  53. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  54. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  55. #define PCH_GBE_FRAME_SIZE_2048 2048
  56. #define PCH_GBE_FRAME_SIZE_4096 4096
  57. #define PCH_GBE_FRAME_SIZE_8192 8192
  58. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  59. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  60. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  61. #define PCH_GBE_DESC_UNUSED(R) \
  62. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  63. (R)->next_to_clean - (R)->next_to_use - 1)
  64. /* Pause packet value */
  65. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  66. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  67. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  68. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  69. /* This defines the bits that are set in the Interrupt Mask
  70. * Set/Read Register. Each bit is documented below:
  71. * o RXT0 = Receiver Timer Interrupt (ring 0)
  72. * o TXDW = Transmit Descriptor Written Back
  73. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  74. * o RXSEQ = Receive Sequence Error
  75. * o LSC = Link Status Change
  76. */
  77. #define PCH_GBE_INT_ENABLE_MASK ( \
  78. PCH_GBE_INT_RX_DMA_CMPLT | \
  79. PCH_GBE_INT_RX_DSC_EMP | \
  80. PCH_GBE_INT_RX_FIFO_ERR | \
  81. PCH_GBE_INT_WOL_DET | \
  82. PCH_GBE_INT_TX_CMPLT \
  83. )
  84. #define PCH_GBE_INT_DISABLE_ALL 0
  85. /* Macros for ieee1588 */
  86. /* 0x40 Time Synchronization Channel Control Register Bits */
  87. #define MASTER_MODE (1<<0)
  88. #define SLAVE_MODE (0)
  89. #define V2_MODE (1<<31)
  90. #define CAP_MODE0 (0)
  91. #define CAP_MODE2 (1<<17)
  92. /* 0x44 Time Synchronization Channel Event Register Bits */
  93. #define TX_SNAPSHOT_LOCKED (1<<0)
  94. #define RX_SNAPSHOT_LOCKED (1<<1)
  95. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  96. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  97. #define MINNOW_PHY_RESET_GPIO 13
  98. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  99. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  100. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  101. int data);
  102. static void pch_gbe_set_multi(struct net_device *netdev);
  103. static struct sock_filter ptp_filter[] = {
  104. PTP_FILTER
  105. };
  106. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  107. {
  108. u8 *data = skb->data;
  109. unsigned int offset;
  110. u16 *hi, *id;
  111. u32 lo;
  112. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  113. return 0;
  114. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  115. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  116. return 0;
  117. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  118. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  119. memcpy(&lo, &hi[1], sizeof(lo));
  120. return (uid_hi == *hi &&
  121. uid_lo == lo &&
  122. seqid == *id);
  123. }
  124. static void
  125. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  126. {
  127. struct skb_shared_hwtstamps *shhwtstamps;
  128. struct pci_dev *pdev;
  129. u64 ns;
  130. u32 hi, lo, val;
  131. u16 uid, seq;
  132. if (!adapter->hwts_rx_en)
  133. return;
  134. /* Get ieee1588's dev information */
  135. pdev = adapter->ptp_pdev;
  136. val = pch_ch_event_read(pdev);
  137. if (!(val & RX_SNAPSHOT_LOCKED))
  138. return;
  139. lo = pch_src_uuid_lo_read(pdev);
  140. hi = pch_src_uuid_hi_read(pdev);
  141. uid = hi & 0xffff;
  142. seq = (hi >> 16) & 0xffff;
  143. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  144. goto out;
  145. ns = pch_rx_snap_read(pdev);
  146. shhwtstamps = skb_hwtstamps(skb);
  147. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  148. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  149. out:
  150. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  151. }
  152. static void
  153. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  154. {
  155. struct skb_shared_hwtstamps shhwtstamps;
  156. struct pci_dev *pdev;
  157. struct skb_shared_info *shtx;
  158. u64 ns;
  159. u32 cnt, val;
  160. shtx = skb_shinfo(skb);
  161. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  162. return;
  163. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  164. /* Get ieee1588's dev information */
  165. pdev = adapter->ptp_pdev;
  166. /*
  167. * This really stinks, but we have to poll for the Tx time stamp.
  168. */
  169. for (cnt = 0; cnt < 100; cnt++) {
  170. val = pch_ch_event_read(pdev);
  171. if (val & TX_SNAPSHOT_LOCKED)
  172. break;
  173. udelay(1);
  174. }
  175. if (!(val & TX_SNAPSHOT_LOCKED)) {
  176. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  177. return;
  178. }
  179. ns = pch_tx_snap_read(pdev);
  180. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  181. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  182. skb_tstamp_tx(skb, &shhwtstamps);
  183. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  184. }
  185. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  186. {
  187. struct hwtstamp_config cfg;
  188. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  189. struct pci_dev *pdev;
  190. u8 station[20];
  191. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  192. return -EFAULT;
  193. if (cfg.flags) /* reserved for future extensions */
  194. return -EINVAL;
  195. /* Get ieee1588's dev information */
  196. pdev = adapter->ptp_pdev;
  197. if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
  198. return -ERANGE;
  199. switch (cfg.rx_filter) {
  200. case HWTSTAMP_FILTER_NONE:
  201. adapter->hwts_rx_en = 0;
  202. break;
  203. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  204. adapter->hwts_rx_en = 0;
  205. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  206. break;
  207. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  208. adapter->hwts_rx_en = 1;
  209. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  210. break;
  211. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  212. adapter->hwts_rx_en = 1;
  213. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  214. strcpy(station, PTP_L4_MULTICAST_SA);
  215. pch_set_station_address(station, pdev);
  216. break;
  217. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  218. adapter->hwts_rx_en = 1;
  219. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  220. strcpy(station, PTP_L2_MULTICAST_SA);
  221. pch_set_station_address(station, pdev);
  222. break;
  223. default:
  224. return -ERANGE;
  225. }
  226. adapter->hwts_tx_en = cfg.tx_type == HWTSTAMP_TX_ON;
  227. /* Clear out any old time stamps. */
  228. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  229. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  230. }
  231. static inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  232. {
  233. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  234. }
  235. /**
  236. * pch_gbe_mac_read_mac_addr - Read MAC address
  237. * @hw: Pointer to the HW structure
  238. * Returns:
  239. * 0: Successful.
  240. */
  241. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  242. {
  243. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  244. u32 adr1a, adr1b;
  245. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  246. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  247. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  248. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  249. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  250. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  251. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  252. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  253. netdev_dbg(adapter->netdev, "hw->mac.addr : %pM\n", hw->mac.addr);
  254. return 0;
  255. }
  256. /**
  257. * pch_gbe_wait_clr_bit - Wait to clear a bit
  258. * @reg: Pointer of register
  259. * @busy: Busy bit
  260. */
  261. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  262. {
  263. u32 tmp;
  264. /* wait busy */
  265. tmp = 1000;
  266. while ((ioread32(reg) & bit) && --tmp)
  267. cpu_relax();
  268. if (!tmp)
  269. pr_err("Error: busy bit is not cleared\n");
  270. }
  271. /**
  272. * pch_gbe_mac_mar_set - Set MAC address register
  273. * @hw: Pointer to the HW structure
  274. * @addr: Pointer to the MAC address
  275. * @index: MAC address array register
  276. */
  277. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  278. {
  279. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  280. u32 mar_low, mar_high, adrmask;
  281. netdev_dbg(adapter->netdev, "index : 0x%x\n", index);
  282. /*
  283. * HW expects these in little endian so we reverse the byte order
  284. * from network order (big endian) to little endian
  285. */
  286. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  287. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  288. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  289. /* Stop the MAC Address of index. */
  290. adrmask = ioread32(&hw->reg->ADDR_MASK);
  291. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  292. /* wait busy */
  293. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  294. /* Set the MAC address to the MAC address 1A/1B register */
  295. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  296. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  297. /* Start the MAC address of index */
  298. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  299. /* wait busy */
  300. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  301. }
  302. /**
  303. * pch_gbe_mac_reset_hw - Reset hardware
  304. * @hw: Pointer to the HW structure
  305. */
  306. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  307. {
  308. /* Read the MAC address. and store to the private data */
  309. pch_gbe_mac_read_mac_addr(hw);
  310. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  311. #ifdef PCH_GBE_MAC_IFOP_RGMII
  312. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  313. #endif
  314. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  315. /* Setup the receive addresses */
  316. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  317. return;
  318. }
  319. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  320. {
  321. u32 rctl;
  322. /* Disables Receive MAC */
  323. rctl = ioread32(&hw->reg->MAC_RX_EN);
  324. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  325. }
  326. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  327. {
  328. u32 rctl;
  329. /* Enables Receive MAC */
  330. rctl = ioread32(&hw->reg->MAC_RX_EN);
  331. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  332. }
  333. /**
  334. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  335. * @hw: Pointer to the HW structure
  336. * @mar_count: Receive address registers
  337. */
  338. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  339. {
  340. u32 i;
  341. /* Setup the receive address */
  342. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  343. /* Zero out the other receive addresses */
  344. for (i = 1; i < mar_count; i++) {
  345. iowrite32(0, &hw->reg->mac_adr[i].high);
  346. iowrite32(0, &hw->reg->mac_adr[i].low);
  347. }
  348. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  349. /* wait busy */
  350. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  351. }
  352. /**
  353. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  354. * @hw: Pointer to the HW structure
  355. * @mc_addr_list: Array of multicast addresses to program
  356. * @mc_addr_count: Number of multicast addresses to program
  357. * @mar_used_count: The first MAC Address register free to program
  358. * @mar_total_num: Total number of supported MAC Address Registers
  359. */
  360. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  361. u8 *mc_addr_list, u32 mc_addr_count,
  362. u32 mar_used_count, u32 mar_total_num)
  363. {
  364. u32 i, adrmask;
  365. /* Load the first set of multicast addresses into the exact
  366. * filters (RAR). If there are not enough to fill the RAR
  367. * array, clear the filters.
  368. */
  369. for (i = mar_used_count; i < mar_total_num; i++) {
  370. if (mc_addr_count) {
  371. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  372. mc_addr_count--;
  373. mc_addr_list += ETH_ALEN;
  374. } else {
  375. /* Clear MAC address mask */
  376. adrmask = ioread32(&hw->reg->ADDR_MASK);
  377. iowrite32((adrmask | (0x0001 << i)),
  378. &hw->reg->ADDR_MASK);
  379. /* wait busy */
  380. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  381. /* Clear MAC address */
  382. iowrite32(0, &hw->reg->mac_adr[i].high);
  383. iowrite32(0, &hw->reg->mac_adr[i].low);
  384. }
  385. }
  386. }
  387. /**
  388. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  389. * @hw: Pointer to the HW structure
  390. * Returns:
  391. * 0: Successful.
  392. * Negative value: Failed.
  393. */
  394. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  395. {
  396. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  397. struct pch_gbe_mac_info *mac = &hw->mac;
  398. u32 rx_fctrl;
  399. netdev_dbg(adapter->netdev, "mac->fc = %u\n", mac->fc);
  400. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  401. switch (mac->fc) {
  402. case PCH_GBE_FC_NONE:
  403. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  404. mac->tx_fc_enable = false;
  405. break;
  406. case PCH_GBE_FC_RX_PAUSE:
  407. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  408. mac->tx_fc_enable = false;
  409. break;
  410. case PCH_GBE_FC_TX_PAUSE:
  411. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  412. mac->tx_fc_enable = true;
  413. break;
  414. case PCH_GBE_FC_FULL:
  415. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  416. mac->tx_fc_enable = true;
  417. break;
  418. default:
  419. netdev_err(adapter->netdev,
  420. "Flow control param set incorrectly\n");
  421. return -EINVAL;
  422. }
  423. if (mac->link_duplex == DUPLEX_HALF)
  424. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  425. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  426. netdev_dbg(adapter->netdev,
  427. "RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  428. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  429. return 0;
  430. }
  431. /**
  432. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  433. * @hw: Pointer to the HW structure
  434. * @wu_evt: Wake up event
  435. */
  436. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  437. {
  438. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  439. u32 addr_mask;
  440. netdev_dbg(adapter->netdev, "wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  441. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  442. if (wu_evt) {
  443. /* Set Wake-On-Lan address mask */
  444. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  445. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  446. /* wait busy */
  447. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  448. iowrite32(0, &hw->reg->WOL_ST);
  449. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  450. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  451. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  452. } else {
  453. iowrite32(0, &hw->reg->WOL_CTRL);
  454. iowrite32(0, &hw->reg->WOL_ST);
  455. }
  456. return;
  457. }
  458. /**
  459. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  460. * @hw: Pointer to the HW structure
  461. * @addr: Address of PHY
  462. * @dir: Operetion. (Write or Read)
  463. * @reg: Access register of PHY
  464. * @data: Write data.
  465. *
  466. * Returns: Read date.
  467. */
  468. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  469. u16 data)
  470. {
  471. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  472. u32 data_out = 0;
  473. unsigned int i;
  474. unsigned long flags;
  475. spin_lock_irqsave(&hw->miim_lock, flags);
  476. for (i = 100; i; --i) {
  477. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  478. break;
  479. udelay(20);
  480. }
  481. if (i == 0) {
  482. netdev_err(adapter->netdev, "pch-gbe.miim won't go Ready\n");
  483. spin_unlock_irqrestore(&hw->miim_lock, flags);
  484. return 0; /* No way to indicate timeout error */
  485. }
  486. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  487. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  488. dir | data), &hw->reg->MIIM);
  489. for (i = 0; i < 100; i++) {
  490. udelay(20);
  491. data_out = ioread32(&hw->reg->MIIM);
  492. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  493. break;
  494. }
  495. spin_unlock_irqrestore(&hw->miim_lock, flags);
  496. netdev_dbg(adapter->netdev, "PHY %s: reg=%d, data=0x%04X\n",
  497. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  498. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  499. return (u16) data_out;
  500. }
  501. /**
  502. * pch_gbe_mac_set_pause_packet - Set pause packet
  503. * @hw: Pointer to the HW structure
  504. */
  505. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  506. {
  507. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  508. unsigned long tmp2, tmp3;
  509. /* Set Pause packet */
  510. tmp2 = hw->mac.addr[1];
  511. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  512. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  513. tmp3 = hw->mac.addr[5];
  514. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  515. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  516. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  517. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  518. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  519. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  520. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  521. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  522. /* Transmit Pause Packet */
  523. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  524. netdev_dbg(adapter->netdev,
  525. "PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  526. ioread32(&hw->reg->PAUSE_PKT1),
  527. ioread32(&hw->reg->PAUSE_PKT2),
  528. ioread32(&hw->reg->PAUSE_PKT3),
  529. ioread32(&hw->reg->PAUSE_PKT4),
  530. ioread32(&hw->reg->PAUSE_PKT5));
  531. return;
  532. }
  533. /**
  534. * pch_gbe_alloc_queues - Allocate memory for all rings
  535. * @adapter: Board private structure to initialize
  536. * Returns:
  537. * 0: Successfully
  538. * Negative value: Failed
  539. */
  540. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  541. {
  542. adapter->tx_ring = devm_kzalloc(&adapter->pdev->dev,
  543. sizeof(*adapter->tx_ring), GFP_KERNEL);
  544. if (!adapter->tx_ring)
  545. return -ENOMEM;
  546. adapter->rx_ring = devm_kzalloc(&adapter->pdev->dev,
  547. sizeof(*adapter->rx_ring), GFP_KERNEL);
  548. if (!adapter->rx_ring)
  549. return -ENOMEM;
  550. return 0;
  551. }
  552. /**
  553. * pch_gbe_init_stats - Initialize status
  554. * @adapter: Board private structure to initialize
  555. */
  556. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  557. {
  558. memset(&adapter->stats, 0, sizeof(adapter->stats));
  559. return;
  560. }
  561. /**
  562. * pch_gbe_init_phy - Initialize PHY
  563. * @adapter: Board private structure to initialize
  564. * Returns:
  565. * 0: Successfully
  566. * Negative value: Failed
  567. */
  568. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  569. {
  570. struct net_device *netdev = adapter->netdev;
  571. u32 addr;
  572. u16 bmcr, stat;
  573. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  574. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  575. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  576. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  577. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  578. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  579. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  580. break;
  581. }
  582. adapter->hw.phy.addr = adapter->mii.phy_id;
  583. netdev_dbg(netdev, "phy_addr = %d\n", adapter->mii.phy_id);
  584. if (addr == PCH_GBE_PHY_REGS_LEN)
  585. return -EAGAIN;
  586. /* Selected the phy and isolate the rest */
  587. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  588. if (addr != adapter->mii.phy_id) {
  589. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  590. BMCR_ISOLATE);
  591. } else {
  592. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  593. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  594. bmcr & ~BMCR_ISOLATE);
  595. }
  596. }
  597. /* MII setup */
  598. adapter->mii.phy_id_mask = 0x1F;
  599. adapter->mii.reg_num_mask = 0x1F;
  600. adapter->mii.dev = adapter->netdev;
  601. adapter->mii.mdio_read = pch_gbe_mdio_read;
  602. adapter->mii.mdio_write = pch_gbe_mdio_write;
  603. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  604. return 0;
  605. }
  606. /**
  607. * pch_gbe_mdio_read - The read function for mii
  608. * @netdev: Network interface device structure
  609. * @addr: Phy ID
  610. * @reg: Access location
  611. * Returns:
  612. * 0: Successfully
  613. * Negative value: Failed
  614. */
  615. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  616. {
  617. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  618. struct pch_gbe_hw *hw = &adapter->hw;
  619. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  620. (u16) 0);
  621. }
  622. /**
  623. * pch_gbe_mdio_write - The write function for mii
  624. * @netdev: Network interface device structure
  625. * @addr: Phy ID (not used)
  626. * @reg: Access location
  627. * @data: Write data
  628. */
  629. static void pch_gbe_mdio_write(struct net_device *netdev,
  630. int addr, int reg, int data)
  631. {
  632. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  633. struct pch_gbe_hw *hw = &adapter->hw;
  634. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  635. }
  636. /**
  637. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  638. * @work: Pointer of board private structure
  639. */
  640. static void pch_gbe_reset_task(struct work_struct *work)
  641. {
  642. struct pch_gbe_adapter *adapter;
  643. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  644. rtnl_lock();
  645. pch_gbe_reinit_locked(adapter);
  646. rtnl_unlock();
  647. }
  648. /**
  649. * pch_gbe_reinit_locked- Re-initialization
  650. * @adapter: Board private structure
  651. */
  652. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  653. {
  654. pch_gbe_down(adapter);
  655. pch_gbe_up(adapter);
  656. }
  657. /**
  658. * pch_gbe_reset - Reset GbE
  659. * @adapter: Board private structure
  660. */
  661. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  662. {
  663. struct net_device *netdev = adapter->netdev;
  664. pch_gbe_mac_reset_hw(&adapter->hw);
  665. /* reprogram multicast address register after reset */
  666. pch_gbe_set_multi(netdev);
  667. /* Setup the receive address. */
  668. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  669. if (pch_gbe_hal_init_hw(&adapter->hw))
  670. netdev_err(netdev, "Hardware Error\n");
  671. }
  672. /**
  673. * pch_gbe_free_irq - Free an interrupt
  674. * @adapter: Board private structure
  675. */
  676. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  677. {
  678. struct net_device *netdev = adapter->netdev;
  679. free_irq(adapter->pdev->irq, netdev);
  680. if (adapter->have_msi) {
  681. pci_disable_msi(adapter->pdev);
  682. netdev_dbg(netdev, "call pci_disable_msi\n");
  683. }
  684. }
  685. /**
  686. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  687. * @adapter: Board private structure
  688. */
  689. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  690. {
  691. struct pch_gbe_hw *hw = &adapter->hw;
  692. atomic_inc(&adapter->irq_sem);
  693. iowrite32(0, &hw->reg->INT_EN);
  694. ioread32(&hw->reg->INT_ST);
  695. synchronize_irq(adapter->pdev->irq);
  696. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  697. ioread32(&hw->reg->INT_EN));
  698. }
  699. /**
  700. * pch_gbe_irq_enable - Enable default interrupt generation settings
  701. * @adapter: Board private structure
  702. */
  703. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  704. {
  705. struct pch_gbe_hw *hw = &adapter->hw;
  706. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  707. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  708. ioread32(&hw->reg->INT_ST);
  709. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  710. ioread32(&hw->reg->INT_EN));
  711. }
  712. /**
  713. * pch_gbe_setup_tctl - configure the Transmit control registers
  714. * @adapter: Board private structure
  715. */
  716. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  717. {
  718. struct pch_gbe_hw *hw = &adapter->hw;
  719. u32 tx_mode, tcpip;
  720. tx_mode = PCH_GBE_TM_LONG_PKT |
  721. PCH_GBE_TM_ST_AND_FD |
  722. PCH_GBE_TM_SHORT_PKT |
  723. PCH_GBE_TM_TH_TX_STRT_8 |
  724. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  725. iowrite32(tx_mode, &hw->reg->TX_MODE);
  726. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  727. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  728. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  729. return;
  730. }
  731. /**
  732. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  733. * @adapter: Board private structure
  734. */
  735. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  736. {
  737. struct pch_gbe_hw *hw = &adapter->hw;
  738. u32 tdba, tdlen, dctrl;
  739. netdev_dbg(adapter->netdev, "dma addr = 0x%08llx size = 0x%08x\n",
  740. (unsigned long long)adapter->tx_ring->dma,
  741. adapter->tx_ring->size);
  742. /* Setup the HW Tx Head and Tail descriptor pointers */
  743. tdba = adapter->tx_ring->dma;
  744. tdlen = adapter->tx_ring->size - 0x10;
  745. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  746. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  747. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  748. /* Enables Transmission DMA */
  749. dctrl = ioread32(&hw->reg->DMA_CTRL);
  750. dctrl |= PCH_GBE_TX_DMA_EN;
  751. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  752. }
  753. /**
  754. * pch_gbe_setup_rctl - Configure the receive control registers
  755. * @adapter: Board private structure
  756. */
  757. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  758. {
  759. struct pch_gbe_hw *hw = &adapter->hw;
  760. u32 rx_mode, tcpip;
  761. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  762. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  763. iowrite32(rx_mode, &hw->reg->RX_MODE);
  764. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  765. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  766. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  767. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  768. return;
  769. }
  770. /**
  771. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  772. * @adapter: Board private structure
  773. */
  774. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  775. {
  776. struct pch_gbe_hw *hw = &adapter->hw;
  777. u32 rdba, rdlen, rxdma;
  778. netdev_dbg(adapter->netdev, "dma adr = 0x%08llx size = 0x%08x\n",
  779. (unsigned long long)adapter->rx_ring->dma,
  780. adapter->rx_ring->size);
  781. pch_gbe_mac_force_mac_fc(hw);
  782. pch_gbe_disable_mac_rx(hw);
  783. /* Disables Receive DMA */
  784. rxdma = ioread32(&hw->reg->DMA_CTRL);
  785. rxdma &= ~PCH_GBE_RX_DMA_EN;
  786. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  787. netdev_dbg(adapter->netdev,
  788. "MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  789. ioread32(&hw->reg->MAC_RX_EN),
  790. ioread32(&hw->reg->DMA_CTRL));
  791. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  792. * the Base and Length of the Rx Descriptor Ring */
  793. rdba = adapter->rx_ring->dma;
  794. rdlen = adapter->rx_ring->size - 0x10;
  795. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  796. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  797. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  798. }
  799. /**
  800. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  801. * @adapter: Board private structure
  802. * @buffer_info: Buffer information structure
  803. */
  804. static void pch_gbe_unmap_and_free_tx_resource(
  805. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  806. {
  807. if (buffer_info->mapped) {
  808. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  809. buffer_info->length, DMA_TO_DEVICE);
  810. buffer_info->mapped = false;
  811. }
  812. if (buffer_info->skb) {
  813. dev_kfree_skb_any(buffer_info->skb);
  814. buffer_info->skb = NULL;
  815. }
  816. }
  817. /**
  818. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  819. * @adapter: Board private structure
  820. * @buffer_info: Buffer information structure
  821. */
  822. static void pch_gbe_unmap_and_free_rx_resource(
  823. struct pch_gbe_adapter *adapter,
  824. struct pch_gbe_buffer *buffer_info)
  825. {
  826. if (buffer_info->mapped) {
  827. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  828. buffer_info->length, DMA_FROM_DEVICE);
  829. buffer_info->mapped = false;
  830. }
  831. if (buffer_info->skb) {
  832. dev_kfree_skb_any(buffer_info->skb);
  833. buffer_info->skb = NULL;
  834. }
  835. }
  836. /**
  837. * pch_gbe_clean_tx_ring - Free Tx Buffers
  838. * @adapter: Board private structure
  839. * @tx_ring: Ring to be cleaned
  840. */
  841. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  842. struct pch_gbe_tx_ring *tx_ring)
  843. {
  844. struct pch_gbe_hw *hw = &adapter->hw;
  845. struct pch_gbe_buffer *buffer_info;
  846. unsigned long size;
  847. unsigned int i;
  848. /* Free all the Tx ring sk_buffs */
  849. for (i = 0; i < tx_ring->count; i++) {
  850. buffer_info = &tx_ring->buffer_info[i];
  851. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  852. }
  853. netdev_dbg(adapter->netdev,
  854. "call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  855. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  856. memset(tx_ring->buffer_info, 0, size);
  857. /* Zero out the descriptor ring */
  858. memset(tx_ring->desc, 0, tx_ring->size);
  859. tx_ring->next_to_use = 0;
  860. tx_ring->next_to_clean = 0;
  861. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  862. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  863. }
  864. /**
  865. * pch_gbe_clean_rx_ring - Free Rx Buffers
  866. * @adapter: Board private structure
  867. * @rx_ring: Ring to free buffers from
  868. */
  869. static void
  870. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  871. struct pch_gbe_rx_ring *rx_ring)
  872. {
  873. struct pch_gbe_hw *hw = &adapter->hw;
  874. struct pch_gbe_buffer *buffer_info;
  875. unsigned long size;
  876. unsigned int i;
  877. /* Free all the Rx ring sk_buffs */
  878. for (i = 0; i < rx_ring->count; i++) {
  879. buffer_info = &rx_ring->buffer_info[i];
  880. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  881. }
  882. netdev_dbg(adapter->netdev,
  883. "call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  884. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  885. memset(rx_ring->buffer_info, 0, size);
  886. /* Zero out the descriptor ring */
  887. memset(rx_ring->desc, 0, rx_ring->size);
  888. rx_ring->next_to_clean = 0;
  889. rx_ring->next_to_use = 0;
  890. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  891. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  892. }
  893. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  894. u16 duplex)
  895. {
  896. struct pch_gbe_hw *hw = &adapter->hw;
  897. unsigned long rgmii = 0;
  898. /* Set the RGMII control. */
  899. #ifdef PCH_GBE_MAC_IFOP_RGMII
  900. switch (speed) {
  901. case SPEED_10:
  902. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  903. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  904. break;
  905. case SPEED_100:
  906. rgmii = (PCH_GBE_RGMII_RATE_25M |
  907. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  908. break;
  909. case SPEED_1000:
  910. rgmii = (PCH_GBE_RGMII_RATE_125M |
  911. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  912. break;
  913. }
  914. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  915. #else /* GMII */
  916. rgmii = 0;
  917. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  918. #endif
  919. }
  920. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  921. u16 duplex)
  922. {
  923. struct net_device *netdev = adapter->netdev;
  924. struct pch_gbe_hw *hw = &adapter->hw;
  925. unsigned long mode = 0;
  926. /* Set the communication mode */
  927. switch (speed) {
  928. case SPEED_10:
  929. mode = PCH_GBE_MODE_MII_ETHER;
  930. netdev->tx_queue_len = 10;
  931. break;
  932. case SPEED_100:
  933. mode = PCH_GBE_MODE_MII_ETHER;
  934. netdev->tx_queue_len = 100;
  935. break;
  936. case SPEED_1000:
  937. mode = PCH_GBE_MODE_GMII_ETHER;
  938. break;
  939. }
  940. if (duplex == DUPLEX_FULL)
  941. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  942. else
  943. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  944. iowrite32(mode, &hw->reg->MODE);
  945. }
  946. /**
  947. * pch_gbe_watchdog - Watchdog process
  948. * @data: Board private structure
  949. */
  950. static void pch_gbe_watchdog(unsigned long data)
  951. {
  952. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  953. struct net_device *netdev = adapter->netdev;
  954. struct pch_gbe_hw *hw = &adapter->hw;
  955. netdev_dbg(netdev, "right now = %ld\n", jiffies);
  956. pch_gbe_update_stats(adapter);
  957. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  958. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  959. netdev->tx_queue_len = adapter->tx_queue_len;
  960. /* mii library handles link maintenance tasks */
  961. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  962. netdev_err(netdev, "ethtool get setting Error\n");
  963. mod_timer(&adapter->watchdog_timer,
  964. round_jiffies(jiffies +
  965. PCH_GBE_WATCHDOG_PERIOD));
  966. return;
  967. }
  968. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  969. hw->mac.link_duplex = cmd.duplex;
  970. /* Set the RGMII control. */
  971. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  972. hw->mac.link_duplex);
  973. /* Set the communication mode */
  974. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  975. hw->mac.link_duplex);
  976. netdev_dbg(netdev,
  977. "Link is Up %d Mbps %s-Duplex\n",
  978. hw->mac.link_speed,
  979. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  980. netif_carrier_on(netdev);
  981. netif_wake_queue(netdev);
  982. } else if ((!mii_link_ok(&adapter->mii)) &&
  983. (netif_carrier_ok(netdev))) {
  984. netdev_dbg(netdev, "NIC Link is Down\n");
  985. hw->mac.link_speed = SPEED_10;
  986. hw->mac.link_duplex = DUPLEX_HALF;
  987. netif_carrier_off(netdev);
  988. netif_stop_queue(netdev);
  989. }
  990. mod_timer(&adapter->watchdog_timer,
  991. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  992. }
  993. /**
  994. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  995. * @adapter: Board private structure
  996. * @tx_ring: Tx descriptor ring structure
  997. * @skb: Sockt buffer structure
  998. */
  999. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1000. struct pch_gbe_tx_ring *tx_ring,
  1001. struct sk_buff *skb)
  1002. {
  1003. struct pch_gbe_hw *hw = &adapter->hw;
  1004. struct pch_gbe_tx_desc *tx_desc;
  1005. struct pch_gbe_buffer *buffer_info;
  1006. struct sk_buff *tmp_skb;
  1007. unsigned int frame_ctrl;
  1008. unsigned int ring_num;
  1009. /*-- Set frame control --*/
  1010. frame_ctrl = 0;
  1011. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1012. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1013. if (skb->ip_summed == CHECKSUM_NONE)
  1014. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1015. /* Performs checksum processing */
  1016. /*
  1017. * It is because the hardware accelerator does not support a checksum,
  1018. * when the received data size is less than 64 bytes.
  1019. */
  1020. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1021. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1022. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1023. if (skb->protocol == htons(ETH_P_IP)) {
  1024. struct iphdr *iph = ip_hdr(skb);
  1025. unsigned int offset;
  1026. offset = skb_transport_offset(skb);
  1027. if (iph->protocol == IPPROTO_TCP) {
  1028. skb->csum = 0;
  1029. tcp_hdr(skb)->check = 0;
  1030. skb->csum = skb_checksum(skb, offset,
  1031. skb->len - offset, 0);
  1032. tcp_hdr(skb)->check =
  1033. csum_tcpudp_magic(iph->saddr,
  1034. iph->daddr,
  1035. skb->len - offset,
  1036. IPPROTO_TCP,
  1037. skb->csum);
  1038. } else if (iph->protocol == IPPROTO_UDP) {
  1039. skb->csum = 0;
  1040. udp_hdr(skb)->check = 0;
  1041. skb->csum =
  1042. skb_checksum(skb, offset,
  1043. skb->len - offset, 0);
  1044. udp_hdr(skb)->check =
  1045. csum_tcpudp_magic(iph->saddr,
  1046. iph->daddr,
  1047. skb->len - offset,
  1048. IPPROTO_UDP,
  1049. skb->csum);
  1050. }
  1051. }
  1052. }
  1053. ring_num = tx_ring->next_to_use;
  1054. if (unlikely((ring_num + 1) == tx_ring->count))
  1055. tx_ring->next_to_use = 0;
  1056. else
  1057. tx_ring->next_to_use = ring_num + 1;
  1058. buffer_info = &tx_ring->buffer_info[ring_num];
  1059. tmp_skb = buffer_info->skb;
  1060. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1061. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1062. tmp_skb->data[ETH_HLEN] = 0x00;
  1063. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1064. tmp_skb->len = skb->len;
  1065. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1066. (skb->len - ETH_HLEN));
  1067. /*-- Set Buffer information --*/
  1068. buffer_info->length = tmp_skb->len;
  1069. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1070. buffer_info->length,
  1071. DMA_TO_DEVICE);
  1072. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1073. netdev_err(adapter->netdev, "TX DMA map failed\n");
  1074. buffer_info->dma = 0;
  1075. buffer_info->time_stamp = 0;
  1076. tx_ring->next_to_use = ring_num;
  1077. return;
  1078. }
  1079. buffer_info->mapped = true;
  1080. buffer_info->time_stamp = jiffies;
  1081. /*-- Set Tx descriptor --*/
  1082. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1083. tx_desc->buffer_addr = (buffer_info->dma);
  1084. tx_desc->length = (tmp_skb->len);
  1085. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1086. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1087. tx_desc->gbec_status = (DSC_INIT16);
  1088. if (unlikely(++ring_num == tx_ring->count))
  1089. ring_num = 0;
  1090. /* Update software pointer of TX descriptor */
  1091. iowrite32(tx_ring->dma +
  1092. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1093. &hw->reg->TX_DSC_SW_P);
  1094. pch_tx_timestamp(adapter, skb);
  1095. dev_kfree_skb_any(skb);
  1096. }
  1097. /**
  1098. * pch_gbe_update_stats - Update the board statistics counters
  1099. * @adapter: Board private structure
  1100. */
  1101. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1102. {
  1103. struct net_device *netdev = adapter->netdev;
  1104. struct pci_dev *pdev = adapter->pdev;
  1105. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1106. unsigned long flags;
  1107. /*
  1108. * Prevent stats update while adapter is being reset, or if the pci
  1109. * connection is down.
  1110. */
  1111. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1112. return;
  1113. spin_lock_irqsave(&adapter->stats_lock, flags);
  1114. /* Update device status "adapter->stats" */
  1115. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1116. stats->tx_errors = stats->tx_length_errors +
  1117. stats->tx_aborted_errors +
  1118. stats->tx_carrier_errors + stats->tx_timeout_count;
  1119. /* Update network device status "adapter->net_stats" */
  1120. netdev->stats.rx_packets = stats->rx_packets;
  1121. netdev->stats.rx_bytes = stats->rx_bytes;
  1122. netdev->stats.rx_dropped = stats->rx_dropped;
  1123. netdev->stats.tx_packets = stats->tx_packets;
  1124. netdev->stats.tx_bytes = stats->tx_bytes;
  1125. netdev->stats.tx_dropped = stats->tx_dropped;
  1126. /* Fill out the OS statistics structure */
  1127. netdev->stats.multicast = stats->multicast;
  1128. netdev->stats.collisions = stats->collisions;
  1129. /* Rx Errors */
  1130. netdev->stats.rx_errors = stats->rx_errors;
  1131. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1132. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1133. /* Tx Errors */
  1134. netdev->stats.tx_errors = stats->tx_errors;
  1135. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1136. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1137. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1138. }
  1139. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1140. {
  1141. u32 rxdma;
  1142. /* Disable Receive DMA */
  1143. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1144. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1145. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1146. }
  1147. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1148. {
  1149. u32 rxdma;
  1150. /* Enables Receive DMA */
  1151. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1152. rxdma |= PCH_GBE_RX_DMA_EN;
  1153. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1154. }
  1155. /**
  1156. * pch_gbe_intr - Interrupt Handler
  1157. * @irq: Interrupt number
  1158. * @data: Pointer to a network interface device structure
  1159. * Returns:
  1160. * - IRQ_HANDLED: Our interrupt
  1161. * - IRQ_NONE: Not our interrupt
  1162. */
  1163. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1164. {
  1165. struct net_device *netdev = data;
  1166. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1167. struct pch_gbe_hw *hw = &adapter->hw;
  1168. u32 int_st;
  1169. u32 int_en;
  1170. /* Check request status */
  1171. int_st = ioread32(&hw->reg->INT_ST);
  1172. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1173. /* When request status is no interruption factor */
  1174. if (unlikely(!int_st))
  1175. return IRQ_NONE; /* Not our interrupt. End processing. */
  1176. netdev_dbg(netdev, "%s occur int_st = 0x%08x\n", __func__, int_st);
  1177. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1178. adapter->stats.intr_rx_frame_err_count++;
  1179. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1180. if (!adapter->rx_stop_flag) {
  1181. adapter->stats.intr_rx_fifo_err_count++;
  1182. netdev_dbg(netdev, "Rx fifo over run\n");
  1183. adapter->rx_stop_flag = true;
  1184. int_en = ioread32(&hw->reg->INT_EN);
  1185. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1186. &hw->reg->INT_EN);
  1187. pch_gbe_disable_dma_rx(&adapter->hw);
  1188. int_st |= ioread32(&hw->reg->INT_ST);
  1189. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1190. }
  1191. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1192. adapter->stats.intr_rx_dma_err_count++;
  1193. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1194. adapter->stats.intr_tx_fifo_err_count++;
  1195. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1196. adapter->stats.intr_tx_dma_err_count++;
  1197. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1198. adapter->stats.intr_tcpip_err_count++;
  1199. /* When Rx descriptor is empty */
  1200. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1201. adapter->stats.intr_rx_dsc_empty_count++;
  1202. netdev_dbg(netdev, "Rx descriptor is empty\n");
  1203. int_en = ioread32(&hw->reg->INT_EN);
  1204. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1205. if (hw->mac.tx_fc_enable) {
  1206. /* Set Pause packet */
  1207. pch_gbe_mac_set_pause_packet(hw);
  1208. }
  1209. }
  1210. /* When request status is Receive interruption */
  1211. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1212. (adapter->rx_stop_flag)) {
  1213. if (likely(napi_schedule_prep(&adapter->napi))) {
  1214. /* Enable only Rx Descriptor empty */
  1215. atomic_inc(&adapter->irq_sem);
  1216. int_en = ioread32(&hw->reg->INT_EN);
  1217. int_en &=
  1218. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1219. iowrite32(int_en, &hw->reg->INT_EN);
  1220. /* Start polling for NAPI */
  1221. __napi_schedule(&adapter->napi);
  1222. }
  1223. }
  1224. netdev_dbg(netdev, "return = 0x%08x INT_EN reg = 0x%08x\n",
  1225. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1226. return IRQ_HANDLED;
  1227. }
  1228. /**
  1229. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1230. * @adapter: Board private structure
  1231. * @rx_ring: Rx descriptor ring
  1232. * @cleaned_count: Cleaned count
  1233. */
  1234. static void
  1235. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1236. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1237. {
  1238. struct net_device *netdev = adapter->netdev;
  1239. struct pci_dev *pdev = adapter->pdev;
  1240. struct pch_gbe_hw *hw = &adapter->hw;
  1241. struct pch_gbe_rx_desc *rx_desc;
  1242. struct pch_gbe_buffer *buffer_info;
  1243. struct sk_buff *skb;
  1244. unsigned int i;
  1245. unsigned int bufsz;
  1246. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1247. i = rx_ring->next_to_use;
  1248. while ((cleaned_count--)) {
  1249. buffer_info = &rx_ring->buffer_info[i];
  1250. skb = netdev_alloc_skb(netdev, bufsz);
  1251. if (unlikely(!skb)) {
  1252. /* Better luck next round */
  1253. adapter->stats.rx_alloc_buff_failed++;
  1254. break;
  1255. }
  1256. /* align */
  1257. skb_reserve(skb, NET_IP_ALIGN);
  1258. buffer_info->skb = skb;
  1259. buffer_info->dma = dma_map_single(&pdev->dev,
  1260. buffer_info->rx_buffer,
  1261. buffer_info->length,
  1262. DMA_FROM_DEVICE);
  1263. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1264. dev_kfree_skb(skb);
  1265. buffer_info->skb = NULL;
  1266. buffer_info->dma = 0;
  1267. adapter->stats.rx_alloc_buff_failed++;
  1268. break; /* while !buffer_info->skb */
  1269. }
  1270. buffer_info->mapped = true;
  1271. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1272. rx_desc->buffer_addr = (buffer_info->dma);
  1273. rx_desc->gbec_status = DSC_INIT16;
  1274. netdev_dbg(netdev,
  1275. "i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1276. i, (unsigned long long)buffer_info->dma,
  1277. buffer_info->length);
  1278. if (unlikely(++i == rx_ring->count))
  1279. i = 0;
  1280. }
  1281. if (likely(rx_ring->next_to_use != i)) {
  1282. rx_ring->next_to_use = i;
  1283. if (unlikely(i-- == 0))
  1284. i = (rx_ring->count - 1);
  1285. iowrite32(rx_ring->dma +
  1286. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1287. &hw->reg->RX_DSC_SW_P);
  1288. }
  1289. return;
  1290. }
  1291. static int
  1292. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1293. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1294. {
  1295. struct pci_dev *pdev = adapter->pdev;
  1296. struct pch_gbe_buffer *buffer_info;
  1297. unsigned int i;
  1298. unsigned int bufsz;
  1299. unsigned int size;
  1300. bufsz = adapter->rx_buffer_len;
  1301. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1302. rx_ring->rx_buff_pool =
  1303. dma_zalloc_coherent(&pdev->dev, size,
  1304. &rx_ring->rx_buff_pool_logic, GFP_KERNEL);
  1305. if (!rx_ring->rx_buff_pool)
  1306. return -ENOMEM;
  1307. rx_ring->rx_buff_pool_size = size;
  1308. for (i = 0; i < rx_ring->count; i++) {
  1309. buffer_info = &rx_ring->buffer_info[i];
  1310. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1311. buffer_info->length = bufsz;
  1312. }
  1313. return 0;
  1314. }
  1315. /**
  1316. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1317. * @adapter: Board private structure
  1318. * @tx_ring: Tx descriptor ring
  1319. */
  1320. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1321. struct pch_gbe_tx_ring *tx_ring)
  1322. {
  1323. struct pch_gbe_buffer *buffer_info;
  1324. struct sk_buff *skb;
  1325. unsigned int i;
  1326. unsigned int bufsz;
  1327. struct pch_gbe_tx_desc *tx_desc;
  1328. bufsz =
  1329. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1330. for (i = 0; i < tx_ring->count; i++) {
  1331. buffer_info = &tx_ring->buffer_info[i];
  1332. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1333. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1334. buffer_info->skb = skb;
  1335. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1336. tx_desc->gbec_status = (DSC_INIT16);
  1337. }
  1338. return;
  1339. }
  1340. /**
  1341. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1342. * @adapter: Board private structure
  1343. * @tx_ring: Tx descriptor ring
  1344. * Returns:
  1345. * true: Cleaned the descriptor
  1346. * false: Not cleaned the descriptor
  1347. */
  1348. static bool
  1349. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1350. struct pch_gbe_tx_ring *tx_ring)
  1351. {
  1352. struct pch_gbe_tx_desc *tx_desc;
  1353. struct pch_gbe_buffer *buffer_info;
  1354. struct sk_buff *skb;
  1355. unsigned int i;
  1356. unsigned int cleaned_count = 0;
  1357. bool cleaned = false;
  1358. int unused, thresh;
  1359. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1360. tx_ring->next_to_clean);
  1361. i = tx_ring->next_to_clean;
  1362. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1363. netdev_dbg(adapter->netdev, "gbec_status:0x%04x dma_status:0x%04x\n",
  1364. tx_desc->gbec_status, tx_desc->dma_status);
  1365. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1366. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1367. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1368. { /* current marked clean, tx queue filling up, do extra clean */
  1369. int j, k;
  1370. if (unused < 8) { /* tx queue nearly full */
  1371. netdev_dbg(adapter->netdev,
  1372. "clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1373. tx_ring->next_to_clean, tx_ring->next_to_use,
  1374. unused);
  1375. }
  1376. /* current marked clean, scan for more that need cleaning. */
  1377. k = i;
  1378. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1379. {
  1380. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1381. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1382. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1383. }
  1384. if (j < PCH_GBE_TX_WEIGHT) {
  1385. netdev_dbg(adapter->netdev,
  1386. "clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1387. unused, j, i, k, tx_ring->next_to_use,
  1388. tx_desc->gbec_status);
  1389. i = k; /*found one to clean, usu gbec_status==2000.*/
  1390. }
  1391. }
  1392. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1393. netdev_dbg(adapter->netdev, "gbec_status:0x%04x\n",
  1394. tx_desc->gbec_status);
  1395. buffer_info = &tx_ring->buffer_info[i];
  1396. skb = buffer_info->skb;
  1397. cleaned = true;
  1398. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1399. adapter->stats.tx_aborted_errors++;
  1400. netdev_err(adapter->netdev, "Transfer Abort Error\n");
  1401. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1402. ) {
  1403. adapter->stats.tx_carrier_errors++;
  1404. netdev_err(adapter->netdev,
  1405. "Transfer Carrier Sense Error\n");
  1406. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1407. ) {
  1408. adapter->stats.tx_aborted_errors++;
  1409. netdev_err(adapter->netdev,
  1410. "Transfer Collision Abort Error\n");
  1411. } else if ((tx_desc->gbec_status &
  1412. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1413. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1414. adapter->stats.collisions++;
  1415. adapter->stats.tx_packets++;
  1416. adapter->stats.tx_bytes += skb->len;
  1417. netdev_dbg(adapter->netdev, "Transfer Collision\n");
  1418. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1419. ) {
  1420. adapter->stats.tx_packets++;
  1421. adapter->stats.tx_bytes += skb->len;
  1422. }
  1423. if (buffer_info->mapped) {
  1424. netdev_dbg(adapter->netdev,
  1425. "unmap buffer_info->dma : %d\n", i);
  1426. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1427. buffer_info->length, DMA_TO_DEVICE);
  1428. buffer_info->mapped = false;
  1429. }
  1430. if (buffer_info->skb) {
  1431. netdev_dbg(adapter->netdev,
  1432. "trim buffer_info->skb : %d\n", i);
  1433. skb_trim(buffer_info->skb, 0);
  1434. }
  1435. tx_desc->gbec_status = DSC_INIT16;
  1436. if (unlikely(++i == tx_ring->count))
  1437. i = 0;
  1438. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1439. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1440. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1441. cleaned = false;
  1442. break;
  1443. }
  1444. }
  1445. netdev_dbg(adapter->netdev,
  1446. "called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1447. cleaned_count);
  1448. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1449. /* Recover from running out of Tx resources in xmit_frame */
  1450. spin_lock(&tx_ring->tx_lock);
  1451. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1452. {
  1453. netif_wake_queue(adapter->netdev);
  1454. adapter->stats.tx_restart_count++;
  1455. netdev_dbg(adapter->netdev, "Tx wake queue\n");
  1456. }
  1457. tx_ring->next_to_clean = i;
  1458. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1459. tx_ring->next_to_clean);
  1460. spin_unlock(&tx_ring->tx_lock);
  1461. }
  1462. return cleaned;
  1463. }
  1464. /**
  1465. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1466. * @adapter: Board private structure
  1467. * @rx_ring: Rx descriptor ring
  1468. * @work_done: Completed count
  1469. * @work_to_do: Request count
  1470. * Returns:
  1471. * true: Cleaned the descriptor
  1472. * false: Not cleaned the descriptor
  1473. */
  1474. static bool
  1475. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1476. struct pch_gbe_rx_ring *rx_ring,
  1477. int *work_done, int work_to_do)
  1478. {
  1479. struct net_device *netdev = adapter->netdev;
  1480. struct pci_dev *pdev = adapter->pdev;
  1481. struct pch_gbe_buffer *buffer_info;
  1482. struct pch_gbe_rx_desc *rx_desc;
  1483. u32 length;
  1484. unsigned int i;
  1485. unsigned int cleaned_count = 0;
  1486. bool cleaned = false;
  1487. struct sk_buff *skb;
  1488. u8 dma_status;
  1489. u16 gbec_status;
  1490. u32 tcp_ip_status;
  1491. i = rx_ring->next_to_clean;
  1492. while (*work_done < work_to_do) {
  1493. /* Check Rx descriptor status */
  1494. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1495. if (rx_desc->gbec_status == DSC_INIT16)
  1496. break;
  1497. cleaned = true;
  1498. cleaned_count++;
  1499. dma_status = rx_desc->dma_status;
  1500. gbec_status = rx_desc->gbec_status;
  1501. tcp_ip_status = rx_desc->tcp_ip_status;
  1502. rx_desc->gbec_status = DSC_INIT16;
  1503. buffer_info = &rx_ring->buffer_info[i];
  1504. skb = buffer_info->skb;
  1505. buffer_info->skb = NULL;
  1506. /* unmap dma */
  1507. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1508. buffer_info->length, DMA_FROM_DEVICE);
  1509. buffer_info->mapped = false;
  1510. netdev_dbg(netdev,
  1511. "RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x TCP:0x%08x] BufInf = 0x%p\n",
  1512. i, dma_status, gbec_status, tcp_ip_status,
  1513. buffer_info);
  1514. /* Error check */
  1515. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1516. adapter->stats.rx_frame_errors++;
  1517. netdev_err(netdev, "Receive Not Octal Error\n");
  1518. } else if (unlikely(gbec_status &
  1519. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1520. adapter->stats.rx_frame_errors++;
  1521. netdev_err(netdev, "Receive Nibble Error\n");
  1522. } else if (unlikely(gbec_status &
  1523. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1524. adapter->stats.rx_crc_errors++;
  1525. netdev_err(netdev, "Receive CRC Error\n");
  1526. } else {
  1527. /* get receive length */
  1528. /* length convert[-3], length includes FCS length */
  1529. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1530. if (rx_desc->rx_words_eob & 0x02)
  1531. length = length - 4;
  1532. /*
  1533. * buffer_info->rx_buffer: [Header:14][payload]
  1534. * skb->data: [Reserve:2][Header:14][payload]
  1535. */
  1536. memcpy(skb->data, buffer_info->rx_buffer, length);
  1537. /* update status of driver */
  1538. adapter->stats.rx_bytes += length;
  1539. adapter->stats.rx_packets++;
  1540. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1541. adapter->stats.multicast++;
  1542. /* Write meta date of skb */
  1543. skb_put(skb, length);
  1544. pch_rx_timestamp(adapter, skb);
  1545. skb->protocol = eth_type_trans(skb, netdev);
  1546. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1547. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1548. else
  1549. skb->ip_summed = CHECKSUM_NONE;
  1550. napi_gro_receive(&adapter->napi, skb);
  1551. (*work_done)++;
  1552. netdev_dbg(netdev,
  1553. "Receive skb->ip_summed: %d length: %d\n",
  1554. skb->ip_summed, length);
  1555. }
  1556. /* return some buffers to hardware, one at a time is too slow */
  1557. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1558. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1559. cleaned_count);
  1560. cleaned_count = 0;
  1561. }
  1562. if (++i == rx_ring->count)
  1563. i = 0;
  1564. }
  1565. rx_ring->next_to_clean = i;
  1566. if (cleaned_count)
  1567. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1568. return cleaned;
  1569. }
  1570. /**
  1571. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1572. * @adapter: Board private structure
  1573. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1574. * Returns:
  1575. * 0: Successfully
  1576. * Negative value: Failed
  1577. */
  1578. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1579. struct pch_gbe_tx_ring *tx_ring)
  1580. {
  1581. struct pci_dev *pdev = adapter->pdev;
  1582. struct pch_gbe_tx_desc *tx_desc;
  1583. int size;
  1584. int desNo;
  1585. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1586. tx_ring->buffer_info = vzalloc(size);
  1587. if (!tx_ring->buffer_info)
  1588. return -ENOMEM;
  1589. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1590. tx_ring->desc = dma_zalloc_coherent(&pdev->dev, tx_ring->size,
  1591. &tx_ring->dma, GFP_KERNEL);
  1592. if (!tx_ring->desc) {
  1593. vfree(tx_ring->buffer_info);
  1594. return -ENOMEM;
  1595. }
  1596. tx_ring->next_to_use = 0;
  1597. tx_ring->next_to_clean = 0;
  1598. spin_lock_init(&tx_ring->tx_lock);
  1599. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1600. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1601. tx_desc->gbec_status = DSC_INIT16;
  1602. }
  1603. netdev_dbg(adapter->netdev,
  1604. "tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1605. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1606. tx_ring->next_to_clean, tx_ring->next_to_use);
  1607. return 0;
  1608. }
  1609. /**
  1610. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1611. * @adapter: Board private structure
  1612. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1613. * Returns:
  1614. * 0: Successfully
  1615. * Negative value: Failed
  1616. */
  1617. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1618. struct pch_gbe_rx_ring *rx_ring)
  1619. {
  1620. struct pci_dev *pdev = adapter->pdev;
  1621. struct pch_gbe_rx_desc *rx_desc;
  1622. int size;
  1623. int desNo;
  1624. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1625. rx_ring->buffer_info = vzalloc(size);
  1626. if (!rx_ring->buffer_info)
  1627. return -ENOMEM;
  1628. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1629. rx_ring->desc = dma_zalloc_coherent(&pdev->dev, rx_ring->size,
  1630. &rx_ring->dma, GFP_KERNEL);
  1631. if (!rx_ring->desc) {
  1632. vfree(rx_ring->buffer_info);
  1633. return -ENOMEM;
  1634. }
  1635. rx_ring->next_to_clean = 0;
  1636. rx_ring->next_to_use = 0;
  1637. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1638. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1639. rx_desc->gbec_status = DSC_INIT16;
  1640. }
  1641. netdev_dbg(adapter->netdev,
  1642. "rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1643. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1644. rx_ring->next_to_clean, rx_ring->next_to_use);
  1645. return 0;
  1646. }
  1647. /**
  1648. * pch_gbe_free_tx_resources - Free Tx Resources
  1649. * @adapter: Board private structure
  1650. * @tx_ring: Tx descriptor ring for a specific queue
  1651. */
  1652. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1653. struct pch_gbe_tx_ring *tx_ring)
  1654. {
  1655. struct pci_dev *pdev = adapter->pdev;
  1656. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1657. vfree(tx_ring->buffer_info);
  1658. tx_ring->buffer_info = NULL;
  1659. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1660. tx_ring->desc = NULL;
  1661. }
  1662. /**
  1663. * pch_gbe_free_rx_resources - Free Rx Resources
  1664. * @adapter: Board private structure
  1665. * @rx_ring: Ring to clean the resources from
  1666. */
  1667. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1668. struct pch_gbe_rx_ring *rx_ring)
  1669. {
  1670. struct pci_dev *pdev = adapter->pdev;
  1671. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1672. vfree(rx_ring->buffer_info);
  1673. rx_ring->buffer_info = NULL;
  1674. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1675. rx_ring->desc = NULL;
  1676. }
  1677. /**
  1678. * pch_gbe_request_irq - Allocate an interrupt line
  1679. * @adapter: Board private structure
  1680. * Returns:
  1681. * 0: Successfully
  1682. * Negative value: Failed
  1683. */
  1684. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1685. {
  1686. struct net_device *netdev = adapter->netdev;
  1687. int err;
  1688. int flags;
  1689. flags = IRQF_SHARED;
  1690. adapter->have_msi = false;
  1691. err = pci_enable_msi(adapter->pdev);
  1692. netdev_dbg(netdev, "call pci_enable_msi\n");
  1693. if (err) {
  1694. netdev_dbg(netdev, "call pci_enable_msi - Error: %d\n", err);
  1695. } else {
  1696. flags = 0;
  1697. adapter->have_msi = true;
  1698. }
  1699. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1700. flags, netdev->name, netdev);
  1701. if (err)
  1702. netdev_err(netdev, "Unable to allocate interrupt Error: %d\n",
  1703. err);
  1704. netdev_dbg(netdev,
  1705. "adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1706. adapter->have_msi, flags, err);
  1707. return err;
  1708. }
  1709. /**
  1710. * pch_gbe_up - Up GbE network device
  1711. * @adapter: Board private structure
  1712. * Returns:
  1713. * 0: Successfully
  1714. * Negative value: Failed
  1715. */
  1716. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1717. {
  1718. struct net_device *netdev = adapter->netdev;
  1719. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1720. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1721. int err = -EINVAL;
  1722. /* Ensure we have a valid MAC */
  1723. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1724. netdev_err(netdev, "Error: Invalid MAC address\n");
  1725. goto out;
  1726. }
  1727. /* hardware has been reset, we need to reload some things */
  1728. pch_gbe_set_multi(netdev);
  1729. pch_gbe_setup_tctl(adapter);
  1730. pch_gbe_configure_tx(adapter);
  1731. pch_gbe_setup_rctl(adapter);
  1732. pch_gbe_configure_rx(adapter);
  1733. err = pch_gbe_request_irq(adapter);
  1734. if (err) {
  1735. netdev_err(netdev,
  1736. "Error: can't bring device up - irq request failed\n");
  1737. goto out;
  1738. }
  1739. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1740. if (err) {
  1741. netdev_err(netdev,
  1742. "Error: can't bring device up - alloc rx buffers pool failed\n");
  1743. goto freeirq;
  1744. }
  1745. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1746. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1747. adapter->tx_queue_len = netdev->tx_queue_len;
  1748. pch_gbe_enable_dma_rx(&adapter->hw);
  1749. pch_gbe_enable_mac_rx(&adapter->hw);
  1750. mod_timer(&adapter->watchdog_timer, jiffies);
  1751. napi_enable(&adapter->napi);
  1752. pch_gbe_irq_enable(adapter);
  1753. netif_start_queue(adapter->netdev);
  1754. return 0;
  1755. freeirq:
  1756. pch_gbe_free_irq(adapter);
  1757. out:
  1758. return err;
  1759. }
  1760. /**
  1761. * pch_gbe_down - Down GbE network device
  1762. * @adapter: Board private structure
  1763. */
  1764. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1765. {
  1766. struct net_device *netdev = adapter->netdev;
  1767. struct pci_dev *pdev = adapter->pdev;
  1768. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1769. /* signal that we're down so the interrupt handler does not
  1770. * reschedule our watchdog timer */
  1771. napi_disable(&adapter->napi);
  1772. atomic_set(&adapter->irq_sem, 0);
  1773. pch_gbe_irq_disable(adapter);
  1774. pch_gbe_free_irq(adapter);
  1775. del_timer_sync(&adapter->watchdog_timer);
  1776. netdev->tx_queue_len = adapter->tx_queue_len;
  1777. netif_carrier_off(netdev);
  1778. netif_stop_queue(netdev);
  1779. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1780. pch_gbe_reset(adapter);
  1781. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1782. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1783. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1784. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1785. rx_ring->rx_buff_pool_logic = 0;
  1786. rx_ring->rx_buff_pool_size = 0;
  1787. rx_ring->rx_buff_pool = NULL;
  1788. }
  1789. /**
  1790. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1791. * @adapter: Board private structure to initialize
  1792. * Returns:
  1793. * 0: Successfully
  1794. * Negative value: Failed
  1795. */
  1796. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1797. {
  1798. struct pch_gbe_hw *hw = &adapter->hw;
  1799. struct net_device *netdev = adapter->netdev;
  1800. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1801. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1802. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1803. /* Initialize the hardware-specific values */
  1804. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1805. netdev_err(netdev, "Hardware Initialization Failure\n");
  1806. return -EIO;
  1807. }
  1808. if (pch_gbe_alloc_queues(adapter)) {
  1809. netdev_err(netdev, "Unable to allocate memory for queues\n");
  1810. return -ENOMEM;
  1811. }
  1812. spin_lock_init(&adapter->hw.miim_lock);
  1813. spin_lock_init(&adapter->stats_lock);
  1814. spin_lock_init(&adapter->ethtool_lock);
  1815. atomic_set(&adapter->irq_sem, 0);
  1816. pch_gbe_irq_disable(adapter);
  1817. pch_gbe_init_stats(adapter);
  1818. netdev_dbg(netdev,
  1819. "rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1820. (u32) adapter->rx_buffer_len,
  1821. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1822. return 0;
  1823. }
  1824. /**
  1825. * pch_gbe_open - Called when a network interface is made active
  1826. * @netdev: Network interface device structure
  1827. * Returns:
  1828. * 0: Successfully
  1829. * Negative value: Failed
  1830. */
  1831. static int pch_gbe_open(struct net_device *netdev)
  1832. {
  1833. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1834. struct pch_gbe_hw *hw = &adapter->hw;
  1835. int err;
  1836. /* allocate transmit descriptors */
  1837. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1838. if (err)
  1839. goto err_setup_tx;
  1840. /* allocate receive descriptors */
  1841. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1842. if (err)
  1843. goto err_setup_rx;
  1844. pch_gbe_hal_power_up_phy(hw);
  1845. err = pch_gbe_up(adapter);
  1846. if (err)
  1847. goto err_up;
  1848. netdev_dbg(netdev, "Success End\n");
  1849. return 0;
  1850. err_up:
  1851. if (!adapter->wake_up_evt)
  1852. pch_gbe_hal_power_down_phy(hw);
  1853. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1854. err_setup_rx:
  1855. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1856. err_setup_tx:
  1857. pch_gbe_reset(adapter);
  1858. netdev_err(netdev, "Error End\n");
  1859. return err;
  1860. }
  1861. /**
  1862. * pch_gbe_stop - Disables a network interface
  1863. * @netdev: Network interface device structure
  1864. * Returns:
  1865. * 0: Successfully
  1866. */
  1867. static int pch_gbe_stop(struct net_device *netdev)
  1868. {
  1869. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1870. struct pch_gbe_hw *hw = &adapter->hw;
  1871. pch_gbe_down(adapter);
  1872. if (!adapter->wake_up_evt)
  1873. pch_gbe_hal_power_down_phy(hw);
  1874. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1875. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1876. return 0;
  1877. }
  1878. /**
  1879. * pch_gbe_xmit_frame - Packet transmitting start
  1880. * @skb: Socket buffer structure
  1881. * @netdev: Network interface device structure
  1882. * Returns:
  1883. * - NETDEV_TX_OK: Normal end
  1884. * - NETDEV_TX_BUSY: Error end
  1885. */
  1886. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1887. {
  1888. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1889. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1890. unsigned long flags;
  1891. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1892. /* Collision - tell upper layer to requeue */
  1893. return NETDEV_TX_LOCKED;
  1894. }
  1895. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1896. netif_stop_queue(netdev);
  1897. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1898. netdev_dbg(netdev,
  1899. "Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1900. tx_ring->next_to_use, tx_ring->next_to_clean);
  1901. return NETDEV_TX_BUSY;
  1902. }
  1903. /* CRC,ITAG no support */
  1904. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1905. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1906. return NETDEV_TX_OK;
  1907. }
  1908. /**
  1909. * pch_gbe_get_stats - Get System Network Statistics
  1910. * @netdev: Network interface device structure
  1911. * Returns: The current stats
  1912. */
  1913. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1914. {
  1915. /* only return the current stats */
  1916. return &netdev->stats;
  1917. }
  1918. /**
  1919. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1920. * @netdev: Network interface device structure
  1921. */
  1922. static void pch_gbe_set_multi(struct net_device *netdev)
  1923. {
  1924. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1925. struct pch_gbe_hw *hw = &adapter->hw;
  1926. struct netdev_hw_addr *ha;
  1927. u8 *mta_list;
  1928. u32 rctl;
  1929. int i;
  1930. int mc_count;
  1931. netdev_dbg(netdev, "netdev->flags : 0x%08x\n", netdev->flags);
  1932. /* Check for Promiscuous and All Multicast modes */
  1933. rctl = ioread32(&hw->reg->RX_MODE);
  1934. mc_count = netdev_mc_count(netdev);
  1935. if ((netdev->flags & IFF_PROMISC)) {
  1936. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1937. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1938. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1939. /* all the multicasting receive permissions */
  1940. rctl |= PCH_GBE_ADD_FIL_EN;
  1941. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1942. } else {
  1943. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1944. /* all the multicasting receive permissions */
  1945. rctl |= PCH_GBE_ADD_FIL_EN;
  1946. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1947. } else {
  1948. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1949. }
  1950. }
  1951. iowrite32(rctl, &hw->reg->RX_MODE);
  1952. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1953. return;
  1954. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1955. if (!mta_list)
  1956. return;
  1957. /* The shared function expects a packed array of only addresses. */
  1958. i = 0;
  1959. netdev_for_each_mc_addr(ha, netdev) {
  1960. if (i == mc_count)
  1961. break;
  1962. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1963. }
  1964. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1965. PCH_GBE_MAR_ENTRIES);
  1966. kfree(mta_list);
  1967. netdev_dbg(netdev,
  1968. "RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1969. ioread32(&hw->reg->RX_MODE), mc_count);
  1970. }
  1971. /**
  1972. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1973. * @netdev: Network interface device structure
  1974. * @addr: Pointer to an address structure
  1975. * Returns:
  1976. * 0: Successfully
  1977. * -EADDRNOTAVAIL: Failed
  1978. */
  1979. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1980. {
  1981. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1982. struct sockaddr *skaddr = addr;
  1983. int ret_val;
  1984. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1985. ret_val = -EADDRNOTAVAIL;
  1986. } else {
  1987. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1988. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1989. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1990. ret_val = 0;
  1991. }
  1992. netdev_dbg(netdev, "ret_val : 0x%08x\n", ret_val);
  1993. netdev_dbg(netdev, "dev_addr : %pM\n", netdev->dev_addr);
  1994. netdev_dbg(netdev, "mac_addr : %pM\n", adapter->hw.mac.addr);
  1995. netdev_dbg(netdev, "MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1996. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1997. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1998. return ret_val;
  1999. }
  2000. /**
  2001. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2002. * @netdev: Network interface device structure
  2003. * @new_mtu: New value for maximum frame size
  2004. * Returns:
  2005. * 0: Successfully
  2006. * -EINVAL: Failed
  2007. */
  2008. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2009. {
  2010. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2011. int max_frame;
  2012. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2013. int err;
  2014. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2015. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2016. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2017. netdev_err(netdev, "Invalid MTU setting\n");
  2018. return -EINVAL;
  2019. }
  2020. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2021. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2022. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2023. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2024. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2025. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2026. else
  2027. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2028. if (netif_running(netdev)) {
  2029. pch_gbe_down(adapter);
  2030. err = pch_gbe_up(adapter);
  2031. if (err) {
  2032. adapter->rx_buffer_len = old_rx_buffer_len;
  2033. pch_gbe_up(adapter);
  2034. return err;
  2035. } else {
  2036. netdev->mtu = new_mtu;
  2037. adapter->hw.mac.max_frame_size = max_frame;
  2038. }
  2039. } else {
  2040. pch_gbe_reset(adapter);
  2041. netdev->mtu = new_mtu;
  2042. adapter->hw.mac.max_frame_size = max_frame;
  2043. }
  2044. netdev_dbg(netdev,
  2045. "max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2046. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2047. adapter->hw.mac.max_frame_size);
  2048. return 0;
  2049. }
  2050. /**
  2051. * pch_gbe_set_features - Reset device after features changed
  2052. * @netdev: Network interface device structure
  2053. * @features: New features
  2054. * Returns:
  2055. * 0: HW state updated successfully
  2056. */
  2057. static int pch_gbe_set_features(struct net_device *netdev,
  2058. netdev_features_t features)
  2059. {
  2060. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2061. netdev_features_t changed = features ^ netdev->features;
  2062. if (!(changed & NETIF_F_RXCSUM))
  2063. return 0;
  2064. if (netif_running(netdev))
  2065. pch_gbe_reinit_locked(adapter);
  2066. else
  2067. pch_gbe_reset(adapter);
  2068. return 0;
  2069. }
  2070. /**
  2071. * pch_gbe_ioctl - Controls register through a MII interface
  2072. * @netdev: Network interface device structure
  2073. * @ifr: Pointer to ifr structure
  2074. * @cmd: Control command
  2075. * Returns:
  2076. * 0: Successfully
  2077. * Negative value: Failed
  2078. */
  2079. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2080. {
  2081. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2082. netdev_dbg(netdev, "cmd : 0x%04x\n", cmd);
  2083. if (cmd == SIOCSHWTSTAMP)
  2084. return hwtstamp_ioctl(netdev, ifr, cmd);
  2085. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2086. }
  2087. /**
  2088. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2089. * @netdev: Network interface device structure
  2090. */
  2091. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2092. {
  2093. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2094. /* Do the reset outside of interrupt context */
  2095. adapter->stats.tx_timeout_count++;
  2096. schedule_work(&adapter->reset_task);
  2097. }
  2098. /**
  2099. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2100. * @napi: Pointer of polling device struct
  2101. * @budget: The maximum number of a packet
  2102. * Returns:
  2103. * false: Exit the polling mode
  2104. * true: Continue the polling mode
  2105. */
  2106. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2107. {
  2108. struct pch_gbe_adapter *adapter =
  2109. container_of(napi, struct pch_gbe_adapter, napi);
  2110. int work_done = 0;
  2111. bool poll_end_flag = false;
  2112. bool cleaned = false;
  2113. netdev_dbg(adapter->netdev, "budget : %d\n", budget);
  2114. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2115. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2116. if (cleaned)
  2117. work_done = budget;
  2118. /* If no Tx and not enough Rx work done,
  2119. * exit the polling mode
  2120. */
  2121. if (work_done < budget)
  2122. poll_end_flag = true;
  2123. if (poll_end_flag) {
  2124. napi_complete(napi);
  2125. pch_gbe_irq_enable(adapter);
  2126. }
  2127. if (adapter->rx_stop_flag) {
  2128. adapter->rx_stop_flag = false;
  2129. pch_gbe_enable_dma_rx(&adapter->hw);
  2130. }
  2131. netdev_dbg(adapter->netdev,
  2132. "poll_end_flag : %d work_done : %d budget : %d\n",
  2133. poll_end_flag, work_done, budget);
  2134. return work_done;
  2135. }
  2136. #ifdef CONFIG_NET_POLL_CONTROLLER
  2137. /**
  2138. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2139. * @netdev: Network interface device structure
  2140. */
  2141. static void pch_gbe_netpoll(struct net_device *netdev)
  2142. {
  2143. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2144. disable_irq(adapter->pdev->irq);
  2145. pch_gbe_intr(adapter->pdev->irq, netdev);
  2146. enable_irq(adapter->pdev->irq);
  2147. }
  2148. #endif
  2149. static const struct net_device_ops pch_gbe_netdev_ops = {
  2150. .ndo_open = pch_gbe_open,
  2151. .ndo_stop = pch_gbe_stop,
  2152. .ndo_start_xmit = pch_gbe_xmit_frame,
  2153. .ndo_get_stats = pch_gbe_get_stats,
  2154. .ndo_set_mac_address = pch_gbe_set_mac,
  2155. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2156. .ndo_change_mtu = pch_gbe_change_mtu,
  2157. .ndo_set_features = pch_gbe_set_features,
  2158. .ndo_do_ioctl = pch_gbe_ioctl,
  2159. .ndo_set_rx_mode = pch_gbe_set_multi,
  2160. #ifdef CONFIG_NET_POLL_CONTROLLER
  2161. .ndo_poll_controller = pch_gbe_netpoll,
  2162. #endif
  2163. };
  2164. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2165. pci_channel_state_t state)
  2166. {
  2167. struct net_device *netdev = pci_get_drvdata(pdev);
  2168. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2169. netif_device_detach(netdev);
  2170. if (netif_running(netdev))
  2171. pch_gbe_down(adapter);
  2172. pci_disable_device(pdev);
  2173. /* Request a slot slot reset. */
  2174. return PCI_ERS_RESULT_NEED_RESET;
  2175. }
  2176. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2177. {
  2178. struct net_device *netdev = pci_get_drvdata(pdev);
  2179. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2180. struct pch_gbe_hw *hw = &adapter->hw;
  2181. if (pci_enable_device(pdev)) {
  2182. netdev_err(netdev, "Cannot re-enable PCI device after reset\n");
  2183. return PCI_ERS_RESULT_DISCONNECT;
  2184. }
  2185. pci_set_master(pdev);
  2186. pci_enable_wake(pdev, PCI_D0, 0);
  2187. pch_gbe_hal_power_up_phy(hw);
  2188. pch_gbe_reset(adapter);
  2189. /* Clear wake up status */
  2190. pch_gbe_mac_set_wol_event(hw, 0);
  2191. return PCI_ERS_RESULT_RECOVERED;
  2192. }
  2193. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2194. {
  2195. struct net_device *netdev = pci_get_drvdata(pdev);
  2196. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2197. if (netif_running(netdev)) {
  2198. if (pch_gbe_up(adapter)) {
  2199. netdev_dbg(netdev,
  2200. "can't bring device back up after reset\n");
  2201. return;
  2202. }
  2203. }
  2204. netif_device_attach(netdev);
  2205. }
  2206. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2207. {
  2208. struct net_device *netdev = pci_get_drvdata(pdev);
  2209. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2210. struct pch_gbe_hw *hw = &adapter->hw;
  2211. u32 wufc = adapter->wake_up_evt;
  2212. int retval = 0;
  2213. netif_device_detach(netdev);
  2214. if (netif_running(netdev))
  2215. pch_gbe_down(adapter);
  2216. if (wufc) {
  2217. pch_gbe_set_multi(netdev);
  2218. pch_gbe_setup_rctl(adapter);
  2219. pch_gbe_configure_rx(adapter);
  2220. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2221. hw->mac.link_duplex);
  2222. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2223. hw->mac.link_duplex);
  2224. pch_gbe_mac_set_wol_event(hw, wufc);
  2225. pci_disable_device(pdev);
  2226. } else {
  2227. pch_gbe_hal_power_down_phy(hw);
  2228. pch_gbe_mac_set_wol_event(hw, wufc);
  2229. pci_disable_device(pdev);
  2230. }
  2231. return retval;
  2232. }
  2233. #ifdef CONFIG_PM
  2234. static int pch_gbe_suspend(struct device *device)
  2235. {
  2236. struct pci_dev *pdev = to_pci_dev(device);
  2237. return __pch_gbe_suspend(pdev);
  2238. }
  2239. static int pch_gbe_resume(struct device *device)
  2240. {
  2241. struct pci_dev *pdev = to_pci_dev(device);
  2242. struct net_device *netdev = pci_get_drvdata(pdev);
  2243. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2244. struct pch_gbe_hw *hw = &adapter->hw;
  2245. u32 err;
  2246. err = pci_enable_device(pdev);
  2247. if (err) {
  2248. netdev_err(netdev, "Cannot enable PCI device from suspend\n");
  2249. return err;
  2250. }
  2251. pci_set_master(pdev);
  2252. pch_gbe_hal_power_up_phy(hw);
  2253. pch_gbe_reset(adapter);
  2254. /* Clear wake on lan control and status */
  2255. pch_gbe_mac_set_wol_event(hw, 0);
  2256. if (netif_running(netdev))
  2257. pch_gbe_up(adapter);
  2258. netif_device_attach(netdev);
  2259. return 0;
  2260. }
  2261. #endif /* CONFIG_PM */
  2262. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2263. {
  2264. __pch_gbe_suspend(pdev);
  2265. if (system_state == SYSTEM_POWER_OFF) {
  2266. pci_wake_from_d3(pdev, true);
  2267. pci_set_power_state(pdev, PCI_D3hot);
  2268. }
  2269. }
  2270. static void pch_gbe_remove(struct pci_dev *pdev)
  2271. {
  2272. struct net_device *netdev = pci_get_drvdata(pdev);
  2273. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2274. cancel_work_sync(&adapter->reset_task);
  2275. unregister_netdev(netdev);
  2276. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2277. free_netdev(netdev);
  2278. }
  2279. static int pch_gbe_probe(struct pci_dev *pdev,
  2280. const struct pci_device_id *pci_id)
  2281. {
  2282. struct net_device *netdev;
  2283. struct pch_gbe_adapter *adapter;
  2284. int ret;
  2285. ret = pcim_enable_device(pdev);
  2286. if (ret)
  2287. return ret;
  2288. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2289. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2290. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2291. if (ret) {
  2292. ret = pci_set_consistent_dma_mask(pdev,
  2293. DMA_BIT_MASK(32));
  2294. if (ret) {
  2295. dev_err(&pdev->dev, "ERR: No usable DMA "
  2296. "configuration, aborting\n");
  2297. return ret;
  2298. }
  2299. }
  2300. }
  2301. ret = pcim_iomap_regions(pdev, 1 << PCH_GBE_PCI_BAR, pci_name(pdev));
  2302. if (ret) {
  2303. dev_err(&pdev->dev,
  2304. "ERR: Can't reserve PCI I/O and memory resources\n");
  2305. return ret;
  2306. }
  2307. pci_set_master(pdev);
  2308. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2309. if (!netdev)
  2310. return -ENOMEM;
  2311. SET_NETDEV_DEV(netdev, &pdev->dev);
  2312. pci_set_drvdata(pdev, netdev);
  2313. adapter = netdev_priv(netdev);
  2314. adapter->netdev = netdev;
  2315. adapter->pdev = pdev;
  2316. adapter->hw.back = adapter;
  2317. adapter->hw.reg = pcim_iomap_table(pdev)[PCH_GBE_PCI_BAR];
  2318. adapter->pdata = (struct pch_gbe_privdata *)pci_id->driver_data;
  2319. if (adapter->pdata && adapter->pdata->platform_init)
  2320. adapter->pdata->platform_init(pdev);
  2321. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2322. PCI_DEVFN(12, 4));
  2323. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2324. dev_err(&pdev->dev, "Bad ptp filter\n");
  2325. ret = -EINVAL;
  2326. goto err_free_netdev;
  2327. }
  2328. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2329. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2330. netif_napi_add(netdev, &adapter->napi,
  2331. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2332. netdev->hw_features = NETIF_F_RXCSUM |
  2333. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2334. netdev->features = netdev->hw_features;
  2335. pch_gbe_set_ethtool_ops(netdev);
  2336. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2337. pch_gbe_mac_reset_hw(&adapter->hw);
  2338. /* setup the private structure */
  2339. ret = pch_gbe_sw_init(adapter);
  2340. if (ret)
  2341. goto err_free_netdev;
  2342. /* Initialize PHY */
  2343. ret = pch_gbe_init_phy(adapter);
  2344. if (ret) {
  2345. dev_err(&pdev->dev, "PHY initialize error\n");
  2346. goto err_free_adapter;
  2347. }
  2348. pch_gbe_hal_get_bus_info(&adapter->hw);
  2349. /* Read the MAC address. and store to the private data */
  2350. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2351. if (ret) {
  2352. dev_err(&pdev->dev, "MAC address Read Error\n");
  2353. goto err_free_adapter;
  2354. }
  2355. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2356. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2357. /*
  2358. * If the MAC is invalid (or just missing), display a warning
  2359. * but do not abort setting up the device. pch_gbe_up will
  2360. * prevent the interface from being brought up until a valid MAC
  2361. * is set.
  2362. */
  2363. dev_err(&pdev->dev, "Invalid MAC address, "
  2364. "interface disabled.\n");
  2365. }
  2366. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2367. (unsigned long)adapter);
  2368. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2369. pch_gbe_check_options(adapter);
  2370. /* initialize the wol settings based on the eeprom settings */
  2371. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2372. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2373. /* reset the hardware with the new settings */
  2374. pch_gbe_reset(adapter);
  2375. ret = register_netdev(netdev);
  2376. if (ret)
  2377. goto err_free_adapter;
  2378. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2379. netif_carrier_off(netdev);
  2380. netif_stop_queue(netdev);
  2381. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2382. /* Disable hibernation on certain platforms */
  2383. if (adapter->pdata && adapter->pdata->phy_disable_hibernate)
  2384. pch_gbe_phy_disable_hibernate(&adapter->hw);
  2385. device_set_wakeup_enable(&pdev->dev, 1);
  2386. return 0;
  2387. err_free_adapter:
  2388. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2389. err_free_netdev:
  2390. free_netdev(netdev);
  2391. return ret;
  2392. }
  2393. /* The AR803X PHY on the MinnowBoard requires a physical pin to be toggled to
  2394. * ensure it is awake for probe and init. Request the line and reset the PHY.
  2395. */
  2396. static int pch_gbe_minnow_platform_init(struct pci_dev *pdev)
  2397. {
  2398. unsigned long flags = GPIOF_DIR_OUT | GPIOF_INIT_HIGH | GPIOF_EXPORT;
  2399. unsigned gpio = MINNOW_PHY_RESET_GPIO;
  2400. int ret;
  2401. ret = devm_gpio_request_one(&pdev->dev, gpio, flags,
  2402. "minnow_phy_reset");
  2403. if (ret) {
  2404. dev_err(&pdev->dev,
  2405. "ERR: Can't request PHY reset GPIO line '%d'\n", gpio);
  2406. return ret;
  2407. }
  2408. gpio_set_value(gpio, 0);
  2409. usleep_range(1250, 1500);
  2410. gpio_set_value(gpio, 1);
  2411. usleep_range(1250, 1500);
  2412. return ret;
  2413. }
  2414. static struct pch_gbe_privdata pch_gbe_minnow_privdata = {
  2415. .phy_tx_clk_delay = true,
  2416. .phy_disable_hibernate = true,
  2417. .platform_init = pch_gbe_minnow_platform_init,
  2418. };
  2419. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2420. {.vendor = PCI_VENDOR_ID_INTEL,
  2421. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2422. .subvendor = PCI_VENDOR_ID_CIRCUITCO,
  2423. .subdevice = PCI_SUBSYSTEM_ID_CIRCUITCO_MINNOWBOARD,
  2424. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2425. .class_mask = (0xFFFF00),
  2426. .driver_data = (kernel_ulong_t)&pch_gbe_minnow_privdata
  2427. },
  2428. {.vendor = PCI_VENDOR_ID_INTEL,
  2429. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2430. .subvendor = PCI_ANY_ID,
  2431. .subdevice = PCI_ANY_ID,
  2432. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2433. .class_mask = (0xFFFF00)
  2434. },
  2435. {.vendor = PCI_VENDOR_ID_ROHM,
  2436. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2437. .subvendor = PCI_ANY_ID,
  2438. .subdevice = PCI_ANY_ID,
  2439. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2440. .class_mask = (0xFFFF00)
  2441. },
  2442. {.vendor = PCI_VENDOR_ID_ROHM,
  2443. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2444. .subvendor = PCI_ANY_ID,
  2445. .subdevice = PCI_ANY_ID,
  2446. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2447. .class_mask = (0xFFFF00)
  2448. },
  2449. /* required last entry */
  2450. {0}
  2451. };
  2452. #ifdef CONFIG_PM
  2453. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2454. .suspend = pch_gbe_suspend,
  2455. .resume = pch_gbe_resume,
  2456. .freeze = pch_gbe_suspend,
  2457. .thaw = pch_gbe_resume,
  2458. .poweroff = pch_gbe_suspend,
  2459. .restore = pch_gbe_resume,
  2460. };
  2461. #endif
  2462. static const struct pci_error_handlers pch_gbe_err_handler = {
  2463. .error_detected = pch_gbe_io_error_detected,
  2464. .slot_reset = pch_gbe_io_slot_reset,
  2465. .resume = pch_gbe_io_resume
  2466. };
  2467. static struct pci_driver pch_gbe_driver = {
  2468. .name = KBUILD_MODNAME,
  2469. .id_table = pch_gbe_pcidev_id,
  2470. .probe = pch_gbe_probe,
  2471. .remove = pch_gbe_remove,
  2472. #ifdef CONFIG_PM
  2473. .driver.pm = &pch_gbe_pm_ops,
  2474. #endif
  2475. .shutdown = pch_gbe_shutdown,
  2476. .err_handler = &pch_gbe_err_handler
  2477. };
  2478. static int __init pch_gbe_init_module(void)
  2479. {
  2480. int ret;
  2481. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2482. ret = pci_register_driver(&pch_gbe_driver);
  2483. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2484. if (copybreak == 0) {
  2485. pr_info("copybreak disabled\n");
  2486. } else {
  2487. pr_info("copybreak enabled for packets <= %u bytes\n",
  2488. copybreak);
  2489. }
  2490. }
  2491. return ret;
  2492. }
  2493. static void __exit pch_gbe_exit_module(void)
  2494. {
  2495. pci_unregister_driver(&pch_gbe_driver);
  2496. }
  2497. module_init(pch_gbe_init_module);
  2498. module_exit(pch_gbe_exit_module);
  2499. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2500. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2501. MODULE_LICENSE("GPL");
  2502. MODULE_VERSION(DRV_VERSION);
  2503. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2504. module_param(copybreak, uint, 0644);
  2505. MODULE_PARM_DESC(copybreak,
  2506. "Maximum size of packet that is copied to a new buffer on receive");
  2507. /* pch_gbe_main.c */