rt2800lib.c 246 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  184. [EEPROM_CHIP_ID] = 0x0000,
  185. [EEPROM_VERSION] = 0x0001,
  186. [EEPROM_MAC_ADDR_0] = 0x0002,
  187. [EEPROM_MAC_ADDR_1] = 0x0003,
  188. [EEPROM_MAC_ADDR_2] = 0x0004,
  189. [EEPROM_NIC_CONF0] = 0x001a,
  190. [EEPROM_NIC_CONF1] = 0x001b,
  191. [EEPROM_FREQ] = 0x001d,
  192. [EEPROM_LED_AG_CONF] = 0x001e,
  193. [EEPROM_LED_ACT_CONF] = 0x001f,
  194. [EEPROM_LED_POLARITY] = 0x0020,
  195. [EEPROM_NIC_CONF2] = 0x0021,
  196. [EEPROM_LNA] = 0x0022,
  197. [EEPROM_RSSI_BG] = 0x0023,
  198. [EEPROM_RSSI_BG2] = 0x0024,
  199. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  200. [EEPROM_RSSI_A] = 0x0025,
  201. [EEPROM_RSSI_A2] = 0x0026,
  202. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  203. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  204. [EEPROM_TXPOWER_DELTA] = 0x0028,
  205. [EEPROM_TXPOWER_BG1] = 0x0029,
  206. [EEPROM_TXPOWER_BG2] = 0x0030,
  207. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  208. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  209. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  210. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  211. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  212. [EEPROM_TXPOWER_A1] = 0x003c,
  213. [EEPROM_TXPOWER_A2] = 0x0053,
  214. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  215. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  216. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  217. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  218. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  219. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  220. [EEPROM_BBP_START] = 0x0078,
  221. };
  222. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  223. [EEPROM_CHIP_ID] = 0x0000,
  224. [EEPROM_VERSION] = 0x0001,
  225. [EEPROM_MAC_ADDR_0] = 0x0002,
  226. [EEPROM_MAC_ADDR_1] = 0x0003,
  227. [EEPROM_MAC_ADDR_2] = 0x0004,
  228. [EEPROM_NIC_CONF0] = 0x001a,
  229. [EEPROM_NIC_CONF1] = 0x001b,
  230. [EEPROM_NIC_CONF2] = 0x001c,
  231. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  232. [EEPROM_FREQ] = 0x0022,
  233. [EEPROM_LED_AG_CONF] = 0x0023,
  234. [EEPROM_LED_ACT_CONF] = 0x0024,
  235. [EEPROM_LED_POLARITY] = 0x0025,
  236. [EEPROM_LNA] = 0x0026,
  237. [EEPROM_EXT_LNA2] = 0x0027,
  238. [EEPROM_RSSI_BG] = 0x0028,
  239. [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
  240. [EEPROM_RSSI_BG2] = 0x0029,
  241. [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
  242. [EEPROM_RSSI_A] = 0x002a,
  243. [EEPROM_RSSI_A2] = 0x002b,
  244. [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
  245. [EEPROM_TXPOWER_BG1] = 0x0030,
  246. [EEPROM_TXPOWER_BG2] = 0x0037,
  247. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  248. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  249. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  250. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  251. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  252. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  253. [EEPROM_TXPOWER_A1] = 0x004b,
  254. [EEPROM_TXPOWER_A2] = 0x0065,
  255. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  256. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  257. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  258. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  259. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  260. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  261. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  262. };
  263. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  264. const enum rt2800_eeprom_word word)
  265. {
  266. const unsigned int *map;
  267. unsigned int index;
  268. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  269. "%s: invalid EEPROM word %d\n",
  270. wiphy_name(rt2x00dev->hw->wiphy), word))
  271. return 0;
  272. if (rt2x00_rt(rt2x00dev, RT3593))
  273. map = rt2800_eeprom_map_ext;
  274. else
  275. map = rt2800_eeprom_map;
  276. index = map[word];
  277. /* Index 0 is valid only for EEPROM_CHIP_ID.
  278. * Otherwise it means that the offset of the
  279. * given word is not initialized in the map,
  280. * or that the field is not usable on the
  281. * actual chipset.
  282. */
  283. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  284. "%s: invalid access of EEPROM word %d\n",
  285. wiphy_name(rt2x00dev->hw->wiphy), word);
  286. return index;
  287. }
  288. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  289. const enum rt2800_eeprom_word word)
  290. {
  291. unsigned int index;
  292. index = rt2800_eeprom_word_index(rt2x00dev, word);
  293. return rt2x00_eeprom_addr(rt2x00dev, index);
  294. }
  295. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  296. const enum rt2800_eeprom_word word, u16 *data)
  297. {
  298. unsigned int index;
  299. index = rt2800_eeprom_word_index(rt2x00dev, word);
  300. rt2x00_eeprom_read(rt2x00dev, index, data);
  301. }
  302. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  303. const enum rt2800_eeprom_word word, u16 data)
  304. {
  305. unsigned int index;
  306. index = rt2800_eeprom_word_index(rt2x00dev, word);
  307. rt2x00_eeprom_write(rt2x00dev, index, data);
  308. }
  309. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  310. const enum rt2800_eeprom_word array,
  311. unsigned int offset,
  312. u16 *data)
  313. {
  314. unsigned int index;
  315. index = rt2800_eeprom_word_index(rt2x00dev, array);
  316. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  317. }
  318. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  319. {
  320. u32 reg;
  321. int i, count;
  322. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  323. if (rt2x00_get_field32(reg, WLAN_EN))
  324. return 0;
  325. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  326. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  327. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  328. rt2x00_set_field32(&reg, WLAN_EN, 1);
  329. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  330. udelay(REGISTER_BUSY_DELAY);
  331. count = 0;
  332. do {
  333. /*
  334. * Check PLL_LD & XTAL_RDY.
  335. */
  336. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  337. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  338. if (rt2x00_get_field32(reg, PLL_LD) &&
  339. rt2x00_get_field32(reg, XTAL_RDY))
  340. break;
  341. udelay(REGISTER_BUSY_DELAY);
  342. }
  343. if (i >= REGISTER_BUSY_COUNT) {
  344. if (count >= 10)
  345. return -EIO;
  346. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  347. udelay(REGISTER_BUSY_DELAY);
  348. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  349. udelay(REGISTER_BUSY_DELAY);
  350. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  351. udelay(REGISTER_BUSY_DELAY);
  352. count++;
  353. } else {
  354. count = 0;
  355. }
  356. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  357. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  358. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  359. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  360. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  361. udelay(10);
  362. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  363. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  364. udelay(10);
  365. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  366. } while (count != 0);
  367. return 0;
  368. }
  369. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  370. const u8 command, const u8 token,
  371. const u8 arg0, const u8 arg1)
  372. {
  373. u32 reg;
  374. /*
  375. * SOC devices don't support MCU requests.
  376. */
  377. if (rt2x00_is_soc(rt2x00dev))
  378. return;
  379. mutex_lock(&rt2x00dev->csr_mutex);
  380. /*
  381. * Wait until the MCU becomes available, afterwards we
  382. * can safely write the new data into the register.
  383. */
  384. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  385. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  386. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  387. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  388. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  389. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  390. reg = 0;
  391. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  392. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  393. }
  394. mutex_unlock(&rt2x00dev->csr_mutex);
  395. }
  396. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  397. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  398. {
  399. unsigned int i = 0;
  400. u32 reg;
  401. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  402. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  403. if (reg && reg != ~0)
  404. return 0;
  405. msleep(1);
  406. }
  407. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  408. return -EBUSY;
  409. }
  410. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  411. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  412. {
  413. unsigned int i;
  414. u32 reg;
  415. /*
  416. * Some devices are really slow to respond here. Wait a whole second
  417. * before timing out.
  418. */
  419. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  420. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  421. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  422. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  423. return 0;
  424. msleep(10);
  425. }
  426. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  427. return -EACCES;
  428. }
  429. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  430. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  431. {
  432. u32 reg;
  433. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  434. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  435. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  436. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  437. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  438. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  439. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  440. }
  441. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  442. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  443. unsigned short *txwi_size,
  444. unsigned short *rxwi_size)
  445. {
  446. switch (rt2x00dev->chip.rt) {
  447. case RT3593:
  448. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  449. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  450. break;
  451. case RT5592:
  452. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  453. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  454. break;
  455. default:
  456. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  457. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  458. break;
  459. }
  460. }
  461. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  462. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  463. {
  464. u16 fw_crc;
  465. u16 crc;
  466. /*
  467. * The last 2 bytes in the firmware array are the crc checksum itself,
  468. * this means that we should never pass those 2 bytes to the crc
  469. * algorithm.
  470. */
  471. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  472. /*
  473. * Use the crc ccitt algorithm.
  474. * This will return the same value as the legacy driver which
  475. * used bit ordering reversion on the both the firmware bytes
  476. * before input input as well as on the final output.
  477. * Obviously using crc ccitt directly is much more efficient.
  478. */
  479. crc = crc_ccitt(~0, data, len - 2);
  480. /*
  481. * There is a small difference between the crc-itu-t + bitrev and
  482. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  483. * will be swapped, use swab16 to convert the crc to the correct
  484. * value.
  485. */
  486. crc = swab16(crc);
  487. return fw_crc == crc;
  488. }
  489. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  490. const u8 *data, const size_t len)
  491. {
  492. size_t offset = 0;
  493. size_t fw_len;
  494. bool multiple;
  495. /*
  496. * PCI(e) & SOC devices require firmware with a length
  497. * of 8kb. USB devices require firmware files with a length
  498. * of 4kb. Certain USB chipsets however require different firmware,
  499. * which Ralink only provides attached to the original firmware
  500. * file. Thus for USB devices, firmware files have a length
  501. * which is a multiple of 4kb. The firmware for rt3290 chip also
  502. * have a length which is a multiple of 4kb.
  503. */
  504. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  505. fw_len = 4096;
  506. else
  507. fw_len = 8192;
  508. multiple = true;
  509. /*
  510. * Validate the firmware length
  511. */
  512. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  513. return FW_BAD_LENGTH;
  514. /*
  515. * Check if the chipset requires one of the upper parts
  516. * of the firmware.
  517. */
  518. if (rt2x00_is_usb(rt2x00dev) &&
  519. !rt2x00_rt(rt2x00dev, RT2860) &&
  520. !rt2x00_rt(rt2x00dev, RT2872) &&
  521. !rt2x00_rt(rt2x00dev, RT3070) &&
  522. ((len / fw_len) == 1))
  523. return FW_BAD_VERSION;
  524. /*
  525. * 8kb firmware files must be checked as if it were
  526. * 2 separate firmware files.
  527. */
  528. while (offset < len) {
  529. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  530. return FW_BAD_CRC;
  531. offset += fw_len;
  532. }
  533. return FW_OK;
  534. }
  535. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  536. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  537. const u8 *data, const size_t len)
  538. {
  539. unsigned int i;
  540. u32 reg;
  541. int retval;
  542. if (rt2x00_rt(rt2x00dev, RT3290)) {
  543. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  544. if (retval)
  545. return -EBUSY;
  546. }
  547. /*
  548. * If driver doesn't wake up firmware here,
  549. * rt2800_load_firmware will hang forever when interface is up again.
  550. */
  551. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  552. /*
  553. * Wait for stable hardware.
  554. */
  555. if (rt2800_wait_csr_ready(rt2x00dev))
  556. return -EBUSY;
  557. if (rt2x00_is_pci(rt2x00dev)) {
  558. if (rt2x00_rt(rt2x00dev, RT3290) ||
  559. rt2x00_rt(rt2x00dev, RT3572) ||
  560. rt2x00_rt(rt2x00dev, RT5390) ||
  561. rt2x00_rt(rt2x00dev, RT5392)) {
  562. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  563. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  564. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  565. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  566. }
  567. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  568. }
  569. rt2800_disable_wpdma(rt2x00dev);
  570. /*
  571. * Write firmware to the device.
  572. */
  573. rt2800_drv_write_firmware(rt2x00dev, data, len);
  574. /*
  575. * Wait for device to stabilize.
  576. */
  577. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  578. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  579. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  580. break;
  581. msleep(1);
  582. }
  583. if (i == REGISTER_BUSY_COUNT) {
  584. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  585. return -EBUSY;
  586. }
  587. /*
  588. * Disable DMA, will be reenabled later when enabling
  589. * the radio.
  590. */
  591. rt2800_disable_wpdma(rt2x00dev);
  592. /*
  593. * Initialize firmware.
  594. */
  595. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  596. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  597. if (rt2x00_is_usb(rt2x00dev)) {
  598. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  599. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  600. }
  601. msleep(1);
  602. return 0;
  603. }
  604. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  605. void rt2800_write_tx_data(struct queue_entry *entry,
  606. struct txentry_desc *txdesc)
  607. {
  608. __le32 *txwi = rt2800_drv_get_txwi(entry);
  609. u32 word;
  610. int i;
  611. /*
  612. * Initialize TX Info descriptor
  613. */
  614. rt2x00_desc_read(txwi, 0, &word);
  615. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  616. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  617. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  618. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  619. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  620. rt2x00_set_field32(&word, TXWI_W0_TS,
  621. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  622. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  623. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  624. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  625. txdesc->u.ht.mpdu_density);
  626. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  627. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  628. rt2x00_set_field32(&word, TXWI_W0_BW,
  629. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  630. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  631. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  632. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  633. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  634. rt2x00_desc_write(txwi, 0, word);
  635. rt2x00_desc_read(txwi, 1, &word);
  636. rt2x00_set_field32(&word, TXWI_W1_ACK,
  637. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  638. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  639. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  640. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  641. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  642. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  643. txdesc->key_idx : txdesc->u.ht.wcid);
  644. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  645. txdesc->length);
  646. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  647. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  648. rt2x00_desc_write(txwi, 1, word);
  649. /*
  650. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  651. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  652. * When TXD_W3_WIV is set to 1 it will use the IV data
  653. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  654. * crypto entry in the registers should be used to encrypt the frame.
  655. *
  656. * Nulify all remaining words as well, we don't know how to program them.
  657. */
  658. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  659. _rt2x00_desc_write(txwi, i, 0);
  660. }
  661. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  662. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  663. {
  664. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  665. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  666. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  667. u16 eeprom;
  668. u8 offset0;
  669. u8 offset1;
  670. u8 offset2;
  671. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  672. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  673. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  674. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  675. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  676. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  677. } else {
  678. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  679. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  680. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  681. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  682. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  683. }
  684. /*
  685. * Convert the value from the descriptor into the RSSI value
  686. * If the value in the descriptor is 0, it is considered invalid
  687. * and the default (extremely low) rssi value is assumed
  688. */
  689. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  690. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  691. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  692. /*
  693. * mac80211 only accepts a single RSSI value. Calculating the
  694. * average doesn't deliver a fair answer either since -60:-60 would
  695. * be considered equally good as -50:-70 while the second is the one
  696. * which gives less energy...
  697. */
  698. rssi0 = max(rssi0, rssi1);
  699. return (int)max(rssi0, rssi2);
  700. }
  701. void rt2800_process_rxwi(struct queue_entry *entry,
  702. struct rxdone_entry_desc *rxdesc)
  703. {
  704. __le32 *rxwi = (__le32 *) entry->skb->data;
  705. u32 word;
  706. rt2x00_desc_read(rxwi, 0, &word);
  707. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  708. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  709. rt2x00_desc_read(rxwi, 1, &word);
  710. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  711. rxdesc->flags |= RX_FLAG_SHORT_GI;
  712. if (rt2x00_get_field32(word, RXWI_W1_BW))
  713. rxdesc->flags |= RX_FLAG_40MHZ;
  714. /*
  715. * Detect RX rate, always use MCS as signal type.
  716. */
  717. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  718. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  719. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  720. /*
  721. * Mask of 0x8 bit to remove the short preamble flag.
  722. */
  723. if (rxdesc->rate_mode == RATE_MODE_CCK)
  724. rxdesc->signal &= ~0x8;
  725. rt2x00_desc_read(rxwi, 2, &word);
  726. /*
  727. * Convert descriptor AGC value to RSSI value.
  728. */
  729. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  730. /*
  731. * Remove RXWI descriptor from start of the buffer.
  732. */
  733. skb_pull(entry->skb, entry->queue->winfo_size);
  734. }
  735. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  736. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  737. {
  738. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  739. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  740. struct txdone_entry_desc txdesc;
  741. u32 word;
  742. u16 mcs, real_mcs;
  743. int aggr, ampdu;
  744. /*
  745. * Obtain the status about this packet.
  746. */
  747. txdesc.flags = 0;
  748. rt2x00_desc_read(txwi, 0, &word);
  749. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  750. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  751. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  752. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  753. /*
  754. * If a frame was meant to be sent as a single non-aggregated MPDU
  755. * but ended up in an aggregate the used tx rate doesn't correlate
  756. * with the one specified in the TXWI as the whole aggregate is sent
  757. * with the same rate.
  758. *
  759. * For example: two frames are sent to rt2x00, the first one sets
  760. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  761. * and requests MCS15. If the hw aggregates both frames into one
  762. * AMDPU the tx status for both frames will contain MCS7 although
  763. * the frame was sent successfully.
  764. *
  765. * Hence, replace the requested rate with the real tx rate to not
  766. * confuse the rate control algortihm by providing clearly wrong
  767. * data.
  768. */
  769. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  770. skbdesc->tx_rate_idx = real_mcs;
  771. mcs = real_mcs;
  772. }
  773. if (aggr == 1 || ampdu == 1)
  774. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  775. /*
  776. * Ralink has a retry mechanism using a global fallback
  777. * table. We setup this fallback table to try the immediate
  778. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  779. * always contains the MCS used for the last transmission, be
  780. * it successful or not.
  781. */
  782. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  783. /*
  784. * Transmission succeeded. The number of retries is
  785. * mcs - real_mcs
  786. */
  787. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  788. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  789. } else {
  790. /*
  791. * Transmission failed. The number of retries is
  792. * always 7 in this case (for a total number of 8
  793. * frames sent).
  794. */
  795. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  796. txdesc.retry = rt2x00dev->long_retry;
  797. }
  798. /*
  799. * the frame was retried at least once
  800. * -> hw used fallback rates
  801. */
  802. if (txdesc.retry)
  803. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  804. rt2x00lib_txdone(entry, &txdesc);
  805. }
  806. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  807. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  808. {
  809. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  810. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  811. unsigned int beacon_base;
  812. unsigned int padding_len;
  813. u32 orig_reg, reg;
  814. const int txwi_desc_size = entry->queue->winfo_size;
  815. /*
  816. * Disable beaconing while we are reloading the beacon data,
  817. * otherwise we might be sending out invalid data.
  818. */
  819. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  820. orig_reg = reg;
  821. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  822. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  823. /*
  824. * Add space for the TXWI in front of the skb.
  825. */
  826. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  827. /*
  828. * Register descriptor details in skb frame descriptor.
  829. */
  830. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  831. skbdesc->desc = entry->skb->data;
  832. skbdesc->desc_len = txwi_desc_size;
  833. /*
  834. * Add the TXWI for the beacon to the skb.
  835. */
  836. rt2800_write_tx_data(entry, txdesc);
  837. /*
  838. * Dump beacon to userspace through debugfs.
  839. */
  840. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  841. /*
  842. * Write entire beacon with TXWI and padding to register.
  843. */
  844. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  845. if (padding_len && skb_pad(entry->skb, padding_len)) {
  846. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  847. /* skb freed by skb_pad() on failure */
  848. entry->skb = NULL;
  849. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  850. return;
  851. }
  852. beacon_base = HW_BEACON_BASE(entry->entry_idx);
  853. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  854. entry->skb->len + padding_len);
  855. /*
  856. * Enable beaconing again.
  857. */
  858. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  859. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  860. /*
  861. * Clean up beacon skb.
  862. */
  863. dev_kfree_skb_any(entry->skb);
  864. entry->skb = NULL;
  865. }
  866. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  867. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  868. unsigned int index)
  869. {
  870. int i;
  871. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  872. unsigned int beacon_base;
  873. beacon_base = HW_BEACON_BASE(index);
  874. /*
  875. * For the Beacon base registers we only need to clear
  876. * the whole TXWI which (when set to 0) will invalidate
  877. * the entire beacon.
  878. */
  879. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  880. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  881. }
  882. void rt2800_clear_beacon(struct queue_entry *entry)
  883. {
  884. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  885. u32 reg;
  886. /*
  887. * Disable beaconing while we are reloading the beacon data,
  888. * otherwise we might be sending out invalid data.
  889. */
  890. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  891. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  892. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  893. /*
  894. * Clear beacon.
  895. */
  896. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  897. /*
  898. * Enabled beaconing again.
  899. */
  900. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  901. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  902. }
  903. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  904. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  905. const struct rt2x00debug rt2800_rt2x00debug = {
  906. .owner = THIS_MODULE,
  907. .csr = {
  908. .read = rt2800_register_read,
  909. .write = rt2800_register_write,
  910. .flags = RT2X00DEBUGFS_OFFSET,
  911. .word_base = CSR_REG_BASE,
  912. .word_size = sizeof(u32),
  913. .word_count = CSR_REG_SIZE / sizeof(u32),
  914. },
  915. .eeprom = {
  916. /* NOTE: The local EEPROM access functions can't
  917. * be used here, use the generic versions instead.
  918. */
  919. .read = rt2x00_eeprom_read,
  920. .write = rt2x00_eeprom_write,
  921. .word_base = EEPROM_BASE,
  922. .word_size = sizeof(u16),
  923. .word_count = EEPROM_SIZE / sizeof(u16),
  924. },
  925. .bbp = {
  926. .read = rt2800_bbp_read,
  927. .write = rt2800_bbp_write,
  928. .word_base = BBP_BASE,
  929. .word_size = sizeof(u8),
  930. .word_count = BBP_SIZE / sizeof(u8),
  931. },
  932. .rf = {
  933. .read = rt2x00_rf_read,
  934. .write = rt2800_rf_write,
  935. .word_base = RF_BASE,
  936. .word_size = sizeof(u32),
  937. .word_count = RF_SIZE / sizeof(u32),
  938. },
  939. .rfcsr = {
  940. .read = rt2800_rfcsr_read,
  941. .write = rt2800_rfcsr_write,
  942. .word_base = RFCSR_BASE,
  943. .word_size = sizeof(u8),
  944. .word_count = RFCSR_SIZE / sizeof(u8),
  945. },
  946. };
  947. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  948. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  949. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  950. {
  951. u32 reg;
  952. if (rt2x00_rt(rt2x00dev, RT3290)) {
  953. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  954. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  955. } else {
  956. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  957. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  958. }
  959. }
  960. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  961. #ifdef CONFIG_RT2X00_LIB_LEDS
  962. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  963. enum led_brightness brightness)
  964. {
  965. struct rt2x00_led *led =
  966. container_of(led_cdev, struct rt2x00_led, led_dev);
  967. unsigned int enabled = brightness != LED_OFF;
  968. unsigned int bg_mode =
  969. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  970. unsigned int polarity =
  971. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  972. EEPROM_FREQ_LED_POLARITY);
  973. unsigned int ledmode =
  974. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  975. EEPROM_FREQ_LED_MODE);
  976. u32 reg;
  977. /* Check for SoC (SOC devices don't support MCU requests) */
  978. if (rt2x00_is_soc(led->rt2x00dev)) {
  979. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  980. /* Set LED Polarity */
  981. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  982. /* Set LED Mode */
  983. if (led->type == LED_TYPE_RADIO) {
  984. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  985. enabled ? 3 : 0);
  986. } else if (led->type == LED_TYPE_ASSOC) {
  987. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  988. enabled ? 3 : 0);
  989. } else if (led->type == LED_TYPE_QUALITY) {
  990. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  991. enabled ? 3 : 0);
  992. }
  993. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  994. } else {
  995. if (led->type == LED_TYPE_RADIO) {
  996. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  997. enabled ? 0x20 : 0);
  998. } else if (led->type == LED_TYPE_ASSOC) {
  999. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1000. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1001. } else if (led->type == LED_TYPE_QUALITY) {
  1002. /*
  1003. * The brightness is divided into 6 levels (0 - 5),
  1004. * The specs tell us the following levels:
  1005. * 0, 1 ,3, 7, 15, 31
  1006. * to determine the level in a simple way we can simply
  1007. * work with bitshifting:
  1008. * (1 << level) - 1
  1009. */
  1010. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1011. (1 << brightness / (LED_FULL / 6)) - 1,
  1012. polarity);
  1013. }
  1014. }
  1015. }
  1016. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1017. struct rt2x00_led *led, enum led_type type)
  1018. {
  1019. led->rt2x00dev = rt2x00dev;
  1020. led->type = type;
  1021. led->led_dev.brightness_set = rt2800_brightness_set;
  1022. led->flags = LED_INITIALIZED;
  1023. }
  1024. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1025. /*
  1026. * Configuration handlers.
  1027. */
  1028. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1029. const u8 *address,
  1030. int wcid)
  1031. {
  1032. struct mac_wcid_entry wcid_entry;
  1033. u32 offset;
  1034. offset = MAC_WCID_ENTRY(wcid);
  1035. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1036. if (address)
  1037. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1038. rt2800_register_multiwrite(rt2x00dev, offset,
  1039. &wcid_entry, sizeof(wcid_entry));
  1040. }
  1041. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1042. {
  1043. u32 offset;
  1044. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1045. rt2800_register_write(rt2x00dev, offset, 0);
  1046. }
  1047. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1048. int wcid, u32 bssidx)
  1049. {
  1050. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1051. u32 reg;
  1052. /*
  1053. * The BSS Idx numbers is split in a main value of 3 bits,
  1054. * and a extended field for adding one additional bit to the value.
  1055. */
  1056. rt2800_register_read(rt2x00dev, offset, &reg);
  1057. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1058. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1059. (bssidx & 0x8) >> 3);
  1060. rt2800_register_write(rt2x00dev, offset, reg);
  1061. }
  1062. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1063. struct rt2x00lib_crypto *crypto,
  1064. struct ieee80211_key_conf *key)
  1065. {
  1066. struct mac_iveiv_entry iveiv_entry;
  1067. u32 offset;
  1068. u32 reg;
  1069. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1070. if (crypto->cmd == SET_KEY) {
  1071. rt2800_register_read(rt2x00dev, offset, &reg);
  1072. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1073. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1074. /*
  1075. * Both the cipher as the BSS Idx numbers are split in a main
  1076. * value of 3 bits, and a extended field for adding one additional
  1077. * bit to the value.
  1078. */
  1079. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1080. (crypto->cipher & 0x7));
  1081. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1082. (crypto->cipher & 0x8) >> 3);
  1083. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1084. rt2800_register_write(rt2x00dev, offset, reg);
  1085. } else {
  1086. /* Delete the cipher without touching the bssidx */
  1087. rt2800_register_read(rt2x00dev, offset, &reg);
  1088. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1089. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1090. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1091. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1092. rt2800_register_write(rt2x00dev, offset, reg);
  1093. }
  1094. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1095. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1096. if ((crypto->cipher == CIPHER_TKIP) ||
  1097. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1098. (crypto->cipher == CIPHER_AES))
  1099. iveiv_entry.iv[3] |= 0x20;
  1100. iveiv_entry.iv[3] |= key->keyidx << 6;
  1101. rt2800_register_multiwrite(rt2x00dev, offset,
  1102. &iveiv_entry, sizeof(iveiv_entry));
  1103. }
  1104. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1105. struct rt2x00lib_crypto *crypto,
  1106. struct ieee80211_key_conf *key)
  1107. {
  1108. struct hw_key_entry key_entry;
  1109. struct rt2x00_field32 field;
  1110. u32 offset;
  1111. u32 reg;
  1112. if (crypto->cmd == SET_KEY) {
  1113. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1114. memcpy(key_entry.key, crypto->key,
  1115. sizeof(key_entry.key));
  1116. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1117. sizeof(key_entry.tx_mic));
  1118. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1119. sizeof(key_entry.rx_mic));
  1120. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1121. rt2800_register_multiwrite(rt2x00dev, offset,
  1122. &key_entry, sizeof(key_entry));
  1123. }
  1124. /*
  1125. * The cipher types are stored over multiple registers
  1126. * starting with SHARED_KEY_MODE_BASE each word will have
  1127. * 32 bits and contains the cipher types for 2 bssidx each.
  1128. * Using the correct defines correctly will cause overhead,
  1129. * so just calculate the correct offset.
  1130. */
  1131. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1132. field.bit_mask = 0x7 << field.bit_offset;
  1133. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1134. rt2800_register_read(rt2x00dev, offset, &reg);
  1135. rt2x00_set_field32(&reg, field,
  1136. (crypto->cmd == SET_KEY) * crypto->cipher);
  1137. rt2800_register_write(rt2x00dev, offset, reg);
  1138. /*
  1139. * Update WCID information
  1140. */
  1141. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1142. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1143. crypto->bssidx);
  1144. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1145. return 0;
  1146. }
  1147. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1148. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  1149. {
  1150. struct mac_wcid_entry wcid_entry;
  1151. int idx;
  1152. u32 offset;
  1153. /*
  1154. * Search for the first free WCID entry and return the corresponding
  1155. * index.
  1156. *
  1157. * Make sure the WCID starts _after_ the last possible shared key
  1158. * entry (>32).
  1159. *
  1160. * Since parts of the pairwise key table might be shared with
  1161. * the beacon frame buffers 6 & 7 we should only write into the
  1162. * first 222 entries.
  1163. */
  1164. for (idx = 33; idx <= 222; idx++) {
  1165. offset = MAC_WCID_ENTRY(idx);
  1166. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1167. sizeof(wcid_entry));
  1168. if (is_broadcast_ether_addr(wcid_entry.mac))
  1169. return idx;
  1170. }
  1171. /*
  1172. * Use -1 to indicate that we don't have any more space in the WCID
  1173. * table.
  1174. */
  1175. return -1;
  1176. }
  1177. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1178. struct rt2x00lib_crypto *crypto,
  1179. struct ieee80211_key_conf *key)
  1180. {
  1181. struct hw_key_entry key_entry;
  1182. u32 offset;
  1183. if (crypto->cmd == SET_KEY) {
  1184. /*
  1185. * Allow key configuration only for STAs that are
  1186. * known by the hw.
  1187. */
  1188. if (crypto->wcid < 0)
  1189. return -ENOSPC;
  1190. key->hw_key_idx = crypto->wcid;
  1191. memcpy(key_entry.key, crypto->key,
  1192. sizeof(key_entry.key));
  1193. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1194. sizeof(key_entry.tx_mic));
  1195. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1196. sizeof(key_entry.rx_mic));
  1197. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1198. rt2800_register_multiwrite(rt2x00dev, offset,
  1199. &key_entry, sizeof(key_entry));
  1200. }
  1201. /*
  1202. * Update WCID information
  1203. */
  1204. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1205. return 0;
  1206. }
  1207. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1208. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1209. struct ieee80211_sta *sta)
  1210. {
  1211. int wcid;
  1212. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1213. /*
  1214. * Find next free WCID.
  1215. */
  1216. wcid = rt2800_find_wcid(rt2x00dev);
  1217. /*
  1218. * Store selected wcid even if it is invalid so that we can
  1219. * later decide if the STA is uploaded into the hw.
  1220. */
  1221. sta_priv->wcid = wcid;
  1222. /*
  1223. * No space left in the device, however, we can still communicate
  1224. * with the STA -> No error.
  1225. */
  1226. if (wcid < 0)
  1227. return 0;
  1228. /*
  1229. * Clean up WCID attributes and write STA address to the device.
  1230. */
  1231. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1232. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1233. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1234. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1235. return 0;
  1236. }
  1237. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1238. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1239. {
  1240. /*
  1241. * Remove WCID entry, no need to clean the attributes as they will
  1242. * get renewed when the WCID is reused.
  1243. */
  1244. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1245. return 0;
  1246. }
  1247. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1248. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1249. const unsigned int filter_flags)
  1250. {
  1251. u32 reg;
  1252. /*
  1253. * Start configuration steps.
  1254. * Note that the version error will always be dropped
  1255. * and broadcast frames will always be accepted since
  1256. * there is no filter for it at this time.
  1257. */
  1258. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1259. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1260. !(filter_flags & FIF_FCSFAIL));
  1261. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1262. !(filter_flags & FIF_PLCPFAIL));
  1263. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1264. !(filter_flags & FIF_PROMISC_IN_BSS));
  1265. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1266. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1267. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1268. !(filter_flags & FIF_ALLMULTI));
  1269. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1270. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1271. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1272. !(filter_flags & FIF_CONTROL));
  1273. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1274. !(filter_flags & FIF_CONTROL));
  1275. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1276. !(filter_flags & FIF_CONTROL));
  1277. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1278. !(filter_flags & FIF_CONTROL));
  1279. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1280. !(filter_flags & FIF_CONTROL));
  1281. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1282. !(filter_flags & FIF_PSPOLL));
  1283. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1284. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1285. !(filter_flags & FIF_CONTROL));
  1286. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1287. !(filter_flags & FIF_CONTROL));
  1288. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1289. }
  1290. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1291. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1292. struct rt2x00intf_conf *conf, const unsigned int flags)
  1293. {
  1294. u32 reg;
  1295. bool update_bssid = false;
  1296. if (flags & CONFIG_UPDATE_TYPE) {
  1297. /*
  1298. * Enable synchronisation.
  1299. */
  1300. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1301. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1302. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1303. if (conf->sync == TSF_SYNC_AP_NONE) {
  1304. /*
  1305. * Tune beacon queue transmit parameters for AP mode
  1306. */
  1307. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1308. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1309. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1310. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1311. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1312. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1313. } else {
  1314. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1315. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1316. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1317. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1318. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1319. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1320. }
  1321. }
  1322. if (flags & CONFIG_UPDATE_MAC) {
  1323. if (flags & CONFIG_UPDATE_TYPE &&
  1324. conf->sync == TSF_SYNC_AP_NONE) {
  1325. /*
  1326. * The BSSID register has to be set to our own mac
  1327. * address in AP mode.
  1328. */
  1329. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1330. update_bssid = true;
  1331. }
  1332. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1333. reg = le32_to_cpu(conf->mac[1]);
  1334. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1335. conf->mac[1] = cpu_to_le32(reg);
  1336. }
  1337. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1338. conf->mac, sizeof(conf->mac));
  1339. }
  1340. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1341. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1342. reg = le32_to_cpu(conf->bssid[1]);
  1343. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1344. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1345. conf->bssid[1] = cpu_to_le32(reg);
  1346. }
  1347. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1348. conf->bssid, sizeof(conf->bssid));
  1349. }
  1350. }
  1351. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1352. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1353. struct rt2x00lib_erp *erp)
  1354. {
  1355. bool any_sta_nongf = !!(erp->ht_opmode &
  1356. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1357. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1358. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1359. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1360. u32 reg;
  1361. /* default protection rate for HT20: OFDM 24M */
  1362. mm20_rate = gf20_rate = 0x4004;
  1363. /* default protection rate for HT40: duplicate OFDM 24M */
  1364. mm40_rate = gf40_rate = 0x4084;
  1365. switch (protection) {
  1366. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1367. /*
  1368. * All STAs in this BSS are HT20/40 but there might be
  1369. * STAs not supporting greenfield mode.
  1370. * => Disable protection for HT transmissions.
  1371. */
  1372. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1373. break;
  1374. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1375. /*
  1376. * All STAs in this BSS are HT20 or HT20/40 but there
  1377. * might be STAs not supporting greenfield mode.
  1378. * => Protect all HT40 transmissions.
  1379. */
  1380. mm20_mode = gf20_mode = 0;
  1381. mm40_mode = gf40_mode = 2;
  1382. break;
  1383. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1384. /*
  1385. * Nonmember protection:
  1386. * According to 802.11n we _should_ protect all
  1387. * HT transmissions (but we don't have to).
  1388. *
  1389. * But if cts_protection is enabled we _shall_ protect
  1390. * all HT transmissions using a CCK rate.
  1391. *
  1392. * And if any station is non GF we _shall_ protect
  1393. * GF transmissions.
  1394. *
  1395. * We decide to protect everything
  1396. * -> fall through to mixed mode.
  1397. */
  1398. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1399. /*
  1400. * Legacy STAs are present
  1401. * => Protect all HT transmissions.
  1402. */
  1403. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1404. /*
  1405. * If erp protection is needed we have to protect HT
  1406. * transmissions with CCK 11M long preamble.
  1407. */
  1408. if (erp->cts_protection) {
  1409. /* don't duplicate RTS/CTS in CCK mode */
  1410. mm20_rate = mm40_rate = 0x0003;
  1411. gf20_rate = gf40_rate = 0x0003;
  1412. }
  1413. break;
  1414. }
  1415. /* check for STAs not supporting greenfield mode */
  1416. if (any_sta_nongf)
  1417. gf20_mode = gf40_mode = 2;
  1418. /* Update HT protection config */
  1419. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1420. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1421. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1422. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1423. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1424. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1425. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1426. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1427. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1428. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1429. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1430. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1431. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1432. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1433. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1434. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1435. }
  1436. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1437. u32 changed)
  1438. {
  1439. u32 reg;
  1440. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1441. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1442. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1443. !!erp->short_preamble);
  1444. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1445. !!erp->short_preamble);
  1446. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1447. }
  1448. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1449. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1450. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1451. erp->cts_protection ? 2 : 0);
  1452. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1453. }
  1454. if (changed & BSS_CHANGED_BASIC_RATES) {
  1455. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1456. erp->basic_rates);
  1457. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1458. }
  1459. if (changed & BSS_CHANGED_ERP_SLOT) {
  1460. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1461. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1462. erp->slot_time);
  1463. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1464. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1465. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1466. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1467. }
  1468. if (changed & BSS_CHANGED_BEACON_INT) {
  1469. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1470. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1471. erp->beacon_int * 16);
  1472. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1473. }
  1474. if (changed & BSS_CHANGED_HT)
  1475. rt2800_config_ht_opmode(rt2x00dev, erp);
  1476. }
  1477. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1478. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1479. {
  1480. u32 reg;
  1481. u16 eeprom;
  1482. u8 led_ctrl, led_g_mode, led_r_mode;
  1483. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1484. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1485. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1486. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1487. } else {
  1488. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1489. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1490. }
  1491. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1492. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1493. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1494. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1495. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1496. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1497. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1498. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1499. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1500. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1501. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1502. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1503. } else {
  1504. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1505. (led_g_mode << 2) | led_r_mode, 1);
  1506. }
  1507. }
  1508. }
  1509. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1510. enum antenna ant)
  1511. {
  1512. u32 reg;
  1513. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1514. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1515. if (rt2x00_is_pci(rt2x00dev)) {
  1516. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1517. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1518. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1519. } else if (rt2x00_is_usb(rt2x00dev))
  1520. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1521. eesk_pin, 0);
  1522. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1523. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1524. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1525. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1526. }
  1527. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1528. {
  1529. u8 r1;
  1530. u8 r3;
  1531. u16 eeprom;
  1532. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1533. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1534. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1535. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1536. rt2800_config_3572bt_ant(rt2x00dev);
  1537. /*
  1538. * Configure the TX antenna.
  1539. */
  1540. switch (ant->tx_chain_num) {
  1541. case 1:
  1542. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1543. break;
  1544. case 2:
  1545. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1546. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1547. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1548. else
  1549. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1550. break;
  1551. case 3:
  1552. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1553. break;
  1554. }
  1555. /*
  1556. * Configure the RX antenna.
  1557. */
  1558. switch (ant->rx_chain_num) {
  1559. case 1:
  1560. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1561. rt2x00_rt(rt2x00dev, RT3090) ||
  1562. rt2x00_rt(rt2x00dev, RT3352) ||
  1563. rt2x00_rt(rt2x00dev, RT3390)) {
  1564. rt2800_eeprom_read(rt2x00dev,
  1565. EEPROM_NIC_CONF1, &eeprom);
  1566. if (rt2x00_get_field16(eeprom,
  1567. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1568. rt2800_set_ant_diversity(rt2x00dev,
  1569. rt2x00dev->default_ant.rx);
  1570. }
  1571. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1572. break;
  1573. case 2:
  1574. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1575. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1576. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1577. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1578. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1579. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1580. } else {
  1581. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1582. }
  1583. break;
  1584. case 3:
  1585. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1586. break;
  1587. }
  1588. rt2800_bbp_write(rt2x00dev, 3, r3);
  1589. rt2800_bbp_write(rt2x00dev, 1, r1);
  1590. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1591. if (ant->rx_chain_num == 1)
  1592. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1593. else
  1594. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1595. }
  1596. }
  1597. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1598. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1599. struct rt2x00lib_conf *libconf)
  1600. {
  1601. u16 eeprom;
  1602. short lna_gain;
  1603. if (libconf->rf.channel <= 14) {
  1604. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1605. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1606. } else if (libconf->rf.channel <= 64) {
  1607. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1608. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1609. } else if (libconf->rf.channel <= 128) {
  1610. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1611. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1612. lna_gain = rt2x00_get_field16(eeprom,
  1613. EEPROM_EXT_LNA2_A1);
  1614. } else {
  1615. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1616. lna_gain = rt2x00_get_field16(eeprom,
  1617. EEPROM_RSSI_BG2_LNA_A1);
  1618. }
  1619. } else {
  1620. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1621. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1622. lna_gain = rt2x00_get_field16(eeprom,
  1623. EEPROM_EXT_LNA2_A2);
  1624. } else {
  1625. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1626. lna_gain = rt2x00_get_field16(eeprom,
  1627. EEPROM_RSSI_A2_LNA_A2);
  1628. }
  1629. }
  1630. rt2x00dev->lna_gain = lna_gain;
  1631. }
  1632. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1633. struct ieee80211_conf *conf,
  1634. struct rf_channel *rf,
  1635. struct channel_info *info)
  1636. {
  1637. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1638. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1639. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1640. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1641. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1642. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1643. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1644. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1645. if (rf->channel > 14) {
  1646. /*
  1647. * When TX power is below 0, we should increase it by 7 to
  1648. * make it a positive value (Minimum value is -7).
  1649. * However this means that values between 0 and 7 have
  1650. * double meaning, and we should set a 7DBm boost flag.
  1651. */
  1652. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1653. (info->default_power1 >= 0));
  1654. if (info->default_power1 < 0)
  1655. info->default_power1 += 7;
  1656. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1657. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1658. (info->default_power2 >= 0));
  1659. if (info->default_power2 < 0)
  1660. info->default_power2 += 7;
  1661. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1662. } else {
  1663. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1664. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1665. }
  1666. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1667. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1668. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1669. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1670. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1671. udelay(200);
  1672. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1673. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1674. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1675. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1676. udelay(200);
  1677. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1678. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1679. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1680. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1681. }
  1682. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1683. struct ieee80211_conf *conf,
  1684. struct rf_channel *rf,
  1685. struct channel_info *info)
  1686. {
  1687. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1688. u8 rfcsr, calib_tx, calib_rx;
  1689. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1690. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1691. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1692. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1693. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1694. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1695. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1696. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1697. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1698. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1699. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1700. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1701. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1702. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1703. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1704. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1705. rt2x00dev->default_ant.rx_chain_num <= 1);
  1706. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1707. rt2x00dev->default_ant.rx_chain_num <= 2);
  1708. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1709. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1710. rt2x00dev->default_ant.tx_chain_num <= 1);
  1711. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1712. rt2x00dev->default_ant.tx_chain_num <= 2);
  1713. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1714. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1715. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1716. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1717. msleep(1);
  1718. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1719. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1720. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1721. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1722. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1723. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1724. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1725. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1726. } else {
  1727. if (conf_is_ht40(conf)) {
  1728. calib_tx = drv_data->calibration_bw40;
  1729. calib_rx = drv_data->calibration_bw40;
  1730. } else {
  1731. calib_tx = drv_data->calibration_bw20;
  1732. calib_rx = drv_data->calibration_bw20;
  1733. }
  1734. }
  1735. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1736. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1737. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1738. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1739. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1740. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1741. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1742. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1743. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1744. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1745. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1746. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1747. msleep(1);
  1748. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1749. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1750. }
  1751. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1752. struct ieee80211_conf *conf,
  1753. struct rf_channel *rf,
  1754. struct channel_info *info)
  1755. {
  1756. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1757. u8 rfcsr;
  1758. u32 reg;
  1759. if (rf->channel <= 14) {
  1760. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1761. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1762. } else {
  1763. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1764. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1765. }
  1766. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1767. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1768. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1769. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1770. if (rf->channel <= 14)
  1771. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1772. else
  1773. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1774. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1775. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1776. if (rf->channel <= 14)
  1777. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1778. else
  1779. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1780. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1781. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1782. if (rf->channel <= 14) {
  1783. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1784. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1785. info->default_power1);
  1786. } else {
  1787. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1788. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1789. (info->default_power1 & 0x3) |
  1790. ((info->default_power1 & 0xC) << 1));
  1791. }
  1792. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1793. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1794. if (rf->channel <= 14) {
  1795. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1796. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1797. info->default_power2);
  1798. } else {
  1799. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1800. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1801. (info->default_power2 & 0x3) |
  1802. ((info->default_power2 & 0xC) << 1));
  1803. }
  1804. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1805. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1806. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1807. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1808. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1809. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1810. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1811. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1812. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1813. if (rf->channel <= 14) {
  1814. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1815. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1816. }
  1817. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1818. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1819. } else {
  1820. switch (rt2x00dev->default_ant.tx_chain_num) {
  1821. case 1:
  1822. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1823. case 2:
  1824. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1825. break;
  1826. }
  1827. switch (rt2x00dev->default_ant.rx_chain_num) {
  1828. case 1:
  1829. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1830. case 2:
  1831. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1832. break;
  1833. }
  1834. }
  1835. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1836. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1837. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1838. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1839. if (conf_is_ht40(conf)) {
  1840. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1841. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1842. } else {
  1843. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1844. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1845. }
  1846. if (rf->channel <= 14) {
  1847. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1848. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1849. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1850. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1851. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1852. rfcsr = 0x4c;
  1853. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1854. drv_data->txmixer_gain_24g);
  1855. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1856. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1857. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1858. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1859. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1860. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1861. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1862. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1863. } else {
  1864. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1865. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1866. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1867. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1868. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1869. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1870. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1871. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1872. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1873. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1874. rfcsr = 0x7a;
  1875. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1876. drv_data->txmixer_gain_5g);
  1877. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1878. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1879. if (rf->channel <= 64) {
  1880. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1881. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1882. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1883. } else if (rf->channel <= 128) {
  1884. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1885. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1886. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1887. } else {
  1888. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1889. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1890. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1891. }
  1892. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1893. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1894. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1895. }
  1896. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1897. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1898. if (rf->channel <= 14)
  1899. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1900. else
  1901. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1902. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1903. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1904. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1905. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1906. }
  1907. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  1908. struct ieee80211_conf *conf,
  1909. struct rf_channel *rf,
  1910. struct channel_info *info)
  1911. {
  1912. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1913. u8 txrx_agc_fc;
  1914. u8 txrx_h20m;
  1915. u8 rfcsr;
  1916. u8 bbp;
  1917. const bool txbf_enabled = false; /* TODO */
  1918. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  1919. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  1920. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  1921. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  1922. rt2800_bbp_write(rt2x00dev, 109, bbp);
  1923. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  1924. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  1925. rt2800_bbp_write(rt2x00dev, 110, bbp);
  1926. if (rf->channel <= 14) {
  1927. /* Restore BBP 25 & 26 for 2.4 GHz */
  1928. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1929. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1930. } else {
  1931. /* Hard code BBP 25 & 26 for 5GHz */
  1932. /* Enable IQ Phase correction */
  1933. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1934. /* Setup IQ Phase correction value */
  1935. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1936. }
  1937. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1938. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  1939. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1940. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  1941. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1942. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1943. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  1944. if (rf->channel <= 14)
  1945. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  1946. else
  1947. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  1948. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1949. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  1950. if (rf->channel <= 14) {
  1951. rfcsr = 0;
  1952. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1953. info->default_power1 & 0x1f);
  1954. } else {
  1955. if (rt2x00_is_usb(rt2x00dev))
  1956. rfcsr = 0x40;
  1957. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1958. ((info->default_power1 & 0x18) << 1) |
  1959. (info->default_power1 & 7));
  1960. }
  1961. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  1962. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  1963. if (rf->channel <= 14) {
  1964. rfcsr = 0;
  1965. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1966. info->default_power2 & 0x1f);
  1967. } else {
  1968. if (rt2x00_is_usb(rt2x00dev))
  1969. rfcsr = 0x40;
  1970. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1971. ((info->default_power2 & 0x18) << 1) |
  1972. (info->default_power2 & 7));
  1973. }
  1974. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  1975. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  1976. if (rf->channel <= 14) {
  1977. rfcsr = 0;
  1978. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  1979. info->default_power3 & 0x1f);
  1980. } else {
  1981. if (rt2x00_is_usb(rt2x00dev))
  1982. rfcsr = 0x40;
  1983. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  1984. ((info->default_power3 & 0x18) << 1) |
  1985. (info->default_power3 & 7));
  1986. }
  1987. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  1988. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1989. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1990. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1991. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1992. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1993. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1994. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1995. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1996. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1997. switch (rt2x00dev->default_ant.tx_chain_num) {
  1998. case 3:
  1999. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2000. /* fallthrough */
  2001. case 2:
  2002. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2003. /* fallthrough */
  2004. case 1:
  2005. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2006. break;
  2007. }
  2008. switch (rt2x00dev->default_ant.rx_chain_num) {
  2009. case 3:
  2010. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2011. /* fallthrough */
  2012. case 2:
  2013. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2014. /* fallthrough */
  2015. case 1:
  2016. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2017. break;
  2018. }
  2019. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2020. /* TODO: frequency calibration? */
  2021. if (conf_is_ht40(conf)) {
  2022. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2023. RFCSR24_TX_AGC_FC);
  2024. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2025. RFCSR24_TX_H20M);
  2026. } else {
  2027. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2028. RFCSR24_TX_AGC_FC);
  2029. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2030. RFCSR24_TX_H20M);
  2031. }
  2032. /* NOTE: the reference driver does not writes the new value
  2033. * back to RFCSR 32
  2034. */
  2035. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2036. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2037. if (rf->channel <= 14)
  2038. rfcsr = 0xa0;
  2039. else
  2040. rfcsr = 0x80;
  2041. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2042. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2043. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2044. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2045. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2046. /* Band selection */
  2047. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2048. if (rf->channel <= 14)
  2049. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2050. else
  2051. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2052. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2053. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2054. if (rf->channel <= 14)
  2055. rfcsr = 0x3c;
  2056. else
  2057. rfcsr = 0x20;
  2058. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2059. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2060. if (rf->channel <= 14)
  2061. rfcsr = 0x1a;
  2062. else
  2063. rfcsr = 0x12;
  2064. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2065. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2066. if (rf->channel >= 1 && rf->channel <= 14)
  2067. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2068. else if (rf->channel >= 36 && rf->channel <= 64)
  2069. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2070. else if (rf->channel >= 100 && rf->channel <= 128)
  2071. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2072. else
  2073. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2074. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2075. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2076. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2077. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2078. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2079. if (rf->channel <= 14) {
  2080. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2081. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2082. } else {
  2083. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2084. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2085. }
  2086. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2087. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2088. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2089. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2090. if (rf->channel <= 14) {
  2091. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2092. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2093. } else {
  2094. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2095. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2096. }
  2097. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2098. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2099. if (rf->channel <= 14)
  2100. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2101. else
  2102. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2103. if (txbf_enabled)
  2104. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2105. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2106. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2107. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2108. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2109. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2110. if (rf->channel <= 14)
  2111. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2112. else
  2113. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2114. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2115. if (rf->channel <= 14) {
  2116. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2117. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2118. } else {
  2119. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2120. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2121. }
  2122. /* Initiate VCO calibration */
  2123. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2124. if (rf->channel <= 14) {
  2125. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2126. } else {
  2127. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2128. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2129. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2130. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2131. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2132. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2133. }
  2134. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2135. if (rf->channel >= 1 && rf->channel <= 14) {
  2136. rfcsr = 0x23;
  2137. if (txbf_enabled)
  2138. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2139. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2140. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2141. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2142. rfcsr = 0x36;
  2143. if (txbf_enabled)
  2144. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2145. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2146. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2147. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2148. rfcsr = 0x32;
  2149. if (txbf_enabled)
  2150. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2151. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2152. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2153. } else {
  2154. rfcsr = 0x30;
  2155. if (txbf_enabled)
  2156. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2157. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2158. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2159. }
  2160. }
  2161. #define POWER_BOUND 0x27
  2162. #define POWER_BOUND_5G 0x2b
  2163. #define FREQ_OFFSET_BOUND 0x5f
  2164. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  2165. {
  2166. u8 freq_offset;
  2167. u8 rfcsr, prev_rfcsr;
  2168. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  2169. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  2170. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2171. prev_rfcsr = rfcsr;
  2172. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  2173. if (rfcsr == prev_rfcsr)
  2174. return;
  2175. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2176. }
  2177. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2178. struct ieee80211_conf *conf,
  2179. struct rf_channel *rf,
  2180. struct channel_info *info)
  2181. {
  2182. u8 rfcsr;
  2183. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2184. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2185. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2186. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2187. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2188. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2189. if (info->default_power1 > POWER_BOUND)
  2190. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2191. else
  2192. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2193. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2194. rt2800_adjust_freq_offset(rt2x00dev);
  2195. if (rf->channel <= 14) {
  2196. if (rf->channel == 6)
  2197. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2198. else
  2199. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2200. if (rf->channel >= 1 && rf->channel <= 6)
  2201. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2202. else if (rf->channel >= 7 && rf->channel <= 11)
  2203. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2204. else if (rf->channel >= 12 && rf->channel <= 14)
  2205. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2206. }
  2207. }
  2208. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2209. struct ieee80211_conf *conf,
  2210. struct rf_channel *rf,
  2211. struct channel_info *info)
  2212. {
  2213. u8 rfcsr;
  2214. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2215. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2216. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2217. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2218. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2219. if (info->default_power1 > POWER_BOUND)
  2220. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2221. else
  2222. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2223. if (info->default_power2 > POWER_BOUND)
  2224. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2225. else
  2226. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2227. rt2800_adjust_freq_offset(rt2x00dev);
  2228. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2229. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2230. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2231. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2232. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2233. else
  2234. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2235. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2236. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2237. else
  2238. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2239. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2240. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2241. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2242. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2243. }
  2244. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2245. struct ieee80211_conf *conf,
  2246. struct rf_channel *rf,
  2247. struct channel_info *info)
  2248. {
  2249. u8 rfcsr;
  2250. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2251. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2252. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2253. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2254. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2255. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2256. if (info->default_power1 > POWER_BOUND)
  2257. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2258. else
  2259. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2260. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2261. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2262. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2263. if (info->default_power1 > POWER_BOUND)
  2264. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2265. else
  2266. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2267. info->default_power2);
  2268. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2269. }
  2270. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2271. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2272. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2273. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2274. }
  2275. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2276. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2277. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2278. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2279. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2280. rt2800_adjust_freq_offset(rt2x00dev);
  2281. if (rf->channel <= 14) {
  2282. int idx = rf->channel-1;
  2283. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  2284. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2285. /* r55/r59 value array of channel 1~14 */
  2286. static const char r55_bt_rev[] = {0x83, 0x83,
  2287. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2288. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2289. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2290. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2291. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2292. rt2800_rfcsr_write(rt2x00dev, 55,
  2293. r55_bt_rev[idx]);
  2294. rt2800_rfcsr_write(rt2x00dev, 59,
  2295. r59_bt_rev[idx]);
  2296. } else {
  2297. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2298. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2299. 0x88, 0x88, 0x86, 0x85, 0x84};
  2300. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2301. }
  2302. } else {
  2303. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2304. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2305. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2306. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2307. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2308. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2309. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2310. rt2800_rfcsr_write(rt2x00dev, 55,
  2311. r55_nonbt_rev[idx]);
  2312. rt2800_rfcsr_write(rt2x00dev, 59,
  2313. r59_nonbt_rev[idx]);
  2314. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2315. rt2x00_rt(rt2x00dev, RT5392)) {
  2316. static const char r59_non_bt[] = {0x8f, 0x8f,
  2317. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2318. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2319. rt2800_rfcsr_write(rt2x00dev, 59,
  2320. r59_non_bt[idx]);
  2321. }
  2322. }
  2323. }
  2324. }
  2325. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2326. struct ieee80211_conf *conf,
  2327. struct rf_channel *rf,
  2328. struct channel_info *info)
  2329. {
  2330. u8 rfcsr, ep_reg;
  2331. u32 reg;
  2332. int power_bound;
  2333. /* TODO */
  2334. const bool is_11b = false;
  2335. const bool is_type_ep = false;
  2336. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2337. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2338. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2339. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2340. /* Order of values on rf_channel entry: N, K, mod, R */
  2341. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2342. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2343. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2344. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2345. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2346. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2347. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2348. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2349. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2350. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2351. if (rf->channel <= 14) {
  2352. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2353. /* FIXME: RF11 owerwrite ? */
  2354. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2355. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2356. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2357. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2358. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2359. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2360. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2361. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2362. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2363. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2364. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2365. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2366. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2367. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2368. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2369. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2370. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2371. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2372. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2373. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2374. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2375. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2376. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2377. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2378. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2379. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2380. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2381. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2382. /* TODO RF27 <- tssi */
  2383. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2384. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2385. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2386. if (is_11b) {
  2387. /* CCK */
  2388. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2389. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2390. if (is_type_ep)
  2391. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2392. else
  2393. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2394. } else {
  2395. /* OFDM */
  2396. if (is_type_ep)
  2397. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2398. else
  2399. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2400. }
  2401. power_bound = POWER_BOUND;
  2402. ep_reg = 0x2;
  2403. } else {
  2404. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2405. /* FIMXE: RF11 overwrite */
  2406. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2407. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2408. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2409. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2410. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2411. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2412. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2413. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2414. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2415. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2416. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2417. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2418. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2419. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2420. /* TODO RF27 <- tssi */
  2421. if (rf->channel >= 36 && rf->channel <= 64) {
  2422. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2423. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2424. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2425. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2426. if (rf->channel <= 50)
  2427. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2428. else if (rf->channel >= 52)
  2429. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2430. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2431. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2432. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2433. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2434. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2435. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2436. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2437. if (rf->channel <= 50) {
  2438. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2439. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2440. } else if (rf->channel >= 52) {
  2441. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2442. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2443. }
  2444. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2445. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2446. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2447. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2448. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2449. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2450. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2451. if (rf->channel <= 153) {
  2452. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2453. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2454. } else if (rf->channel >= 155) {
  2455. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2456. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2457. }
  2458. if (rf->channel <= 138) {
  2459. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2460. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2461. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2462. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2463. } else if (rf->channel >= 140) {
  2464. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2465. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2466. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2467. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2468. }
  2469. if (rf->channel <= 124)
  2470. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2471. else if (rf->channel >= 126)
  2472. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2473. if (rf->channel <= 138)
  2474. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2475. else if (rf->channel >= 140)
  2476. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2477. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2478. if (rf->channel <= 138)
  2479. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2480. else if (rf->channel >= 140)
  2481. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2482. if (rf->channel <= 128)
  2483. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2484. else if (rf->channel >= 130)
  2485. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2486. if (rf->channel <= 116)
  2487. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2488. else if (rf->channel >= 118)
  2489. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2490. if (rf->channel <= 138)
  2491. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2492. else if (rf->channel >= 140)
  2493. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2494. if (rf->channel <= 116)
  2495. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2496. else if (rf->channel >= 118)
  2497. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2498. }
  2499. power_bound = POWER_BOUND_5G;
  2500. ep_reg = 0x3;
  2501. }
  2502. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2503. if (info->default_power1 > power_bound)
  2504. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2505. else
  2506. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2507. if (is_type_ep)
  2508. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2509. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2510. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2511. if (info->default_power2 > power_bound)
  2512. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2513. else
  2514. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2515. if (is_type_ep)
  2516. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2517. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2518. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2519. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2520. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2521. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2522. rt2x00dev->default_ant.tx_chain_num >= 1);
  2523. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2524. rt2x00dev->default_ant.tx_chain_num == 2);
  2525. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2526. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2527. rt2x00dev->default_ant.rx_chain_num >= 1);
  2528. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2529. rt2x00dev->default_ant.rx_chain_num == 2);
  2530. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2531. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2532. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2533. if (conf_is_ht40(conf))
  2534. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2535. else
  2536. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2537. if (!is_11b) {
  2538. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2539. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2540. }
  2541. /* TODO proper frequency adjustment */
  2542. rt2800_adjust_freq_offset(rt2x00dev);
  2543. /* TODO merge with others */
  2544. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2545. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2546. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2547. /* BBP settings */
  2548. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2549. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2550. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2551. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2552. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2553. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2554. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2555. /* GLRT band configuration */
  2556. rt2800_bbp_write(rt2x00dev, 195, 128);
  2557. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2558. rt2800_bbp_write(rt2x00dev, 195, 129);
  2559. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2560. rt2800_bbp_write(rt2x00dev, 195, 130);
  2561. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2562. rt2800_bbp_write(rt2x00dev, 195, 131);
  2563. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2564. rt2800_bbp_write(rt2x00dev, 195, 133);
  2565. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2566. rt2800_bbp_write(rt2x00dev, 195, 124);
  2567. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2568. }
  2569. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2570. const unsigned int word,
  2571. const u8 value)
  2572. {
  2573. u8 chain, reg;
  2574. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2575. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2576. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2577. rt2800_bbp_write(rt2x00dev, 27, reg);
  2578. rt2800_bbp_write(rt2x00dev, word, value);
  2579. }
  2580. }
  2581. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2582. {
  2583. u8 cal;
  2584. /* TX0 IQ Gain */
  2585. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2586. if (channel <= 14)
  2587. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2588. else if (channel >= 36 && channel <= 64)
  2589. cal = rt2x00_eeprom_byte(rt2x00dev,
  2590. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2591. else if (channel >= 100 && channel <= 138)
  2592. cal = rt2x00_eeprom_byte(rt2x00dev,
  2593. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2594. else if (channel >= 140 && channel <= 165)
  2595. cal = rt2x00_eeprom_byte(rt2x00dev,
  2596. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2597. else
  2598. cal = 0;
  2599. rt2800_bbp_write(rt2x00dev, 159, cal);
  2600. /* TX0 IQ Phase */
  2601. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2602. if (channel <= 14)
  2603. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2604. else if (channel >= 36 && channel <= 64)
  2605. cal = rt2x00_eeprom_byte(rt2x00dev,
  2606. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2607. else if (channel >= 100 && channel <= 138)
  2608. cal = rt2x00_eeprom_byte(rt2x00dev,
  2609. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2610. else if (channel >= 140 && channel <= 165)
  2611. cal = rt2x00_eeprom_byte(rt2x00dev,
  2612. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2613. else
  2614. cal = 0;
  2615. rt2800_bbp_write(rt2x00dev, 159, cal);
  2616. /* TX1 IQ Gain */
  2617. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2618. if (channel <= 14)
  2619. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2620. else if (channel >= 36 && channel <= 64)
  2621. cal = rt2x00_eeprom_byte(rt2x00dev,
  2622. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2623. else if (channel >= 100 && channel <= 138)
  2624. cal = rt2x00_eeprom_byte(rt2x00dev,
  2625. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2626. else if (channel >= 140 && channel <= 165)
  2627. cal = rt2x00_eeprom_byte(rt2x00dev,
  2628. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2629. else
  2630. cal = 0;
  2631. rt2800_bbp_write(rt2x00dev, 159, cal);
  2632. /* TX1 IQ Phase */
  2633. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2634. if (channel <= 14)
  2635. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2636. else if (channel >= 36 && channel <= 64)
  2637. cal = rt2x00_eeprom_byte(rt2x00dev,
  2638. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2639. else if (channel >= 100 && channel <= 138)
  2640. cal = rt2x00_eeprom_byte(rt2x00dev,
  2641. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2642. else if (channel >= 140 && channel <= 165)
  2643. cal = rt2x00_eeprom_byte(rt2x00dev,
  2644. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2645. else
  2646. cal = 0;
  2647. rt2800_bbp_write(rt2x00dev, 159, cal);
  2648. /* FIXME: possible RX0, RX1 callibration ? */
  2649. /* RF IQ compensation control */
  2650. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2651. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2652. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2653. /* RF IQ imbalance compensation control */
  2654. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2655. cal = rt2x00_eeprom_byte(rt2x00dev,
  2656. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2657. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2658. }
  2659. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2660. unsigned int channel,
  2661. char txpower)
  2662. {
  2663. if (rt2x00_rt(rt2x00dev, RT3593))
  2664. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2665. if (channel <= 14)
  2666. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2667. if (rt2x00_rt(rt2x00dev, RT3593))
  2668. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2669. MAX_A_TXPOWER_3593);
  2670. else
  2671. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2672. }
  2673. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2674. struct ieee80211_conf *conf,
  2675. struct rf_channel *rf,
  2676. struct channel_info *info)
  2677. {
  2678. u32 reg;
  2679. unsigned int tx_pin;
  2680. u8 bbp, rfcsr;
  2681. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2682. info->default_power1);
  2683. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2684. info->default_power2);
  2685. if (rt2x00dev->default_ant.tx_chain_num > 2)
  2686. info->default_power3 =
  2687. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2688. info->default_power3);
  2689. switch (rt2x00dev->chip.rf) {
  2690. case RF2020:
  2691. case RF3020:
  2692. case RF3021:
  2693. case RF3022:
  2694. case RF3320:
  2695. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2696. break;
  2697. case RF3052:
  2698. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2699. break;
  2700. case RF3053:
  2701. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  2702. break;
  2703. case RF3290:
  2704. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2705. break;
  2706. case RF3322:
  2707. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2708. break;
  2709. case RF5360:
  2710. case RF5370:
  2711. case RF5372:
  2712. case RF5390:
  2713. case RF5392:
  2714. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2715. break;
  2716. case RF5592:
  2717. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2718. break;
  2719. default:
  2720. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2721. }
  2722. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2723. rt2x00_rf(rt2x00dev, RF3322) ||
  2724. rt2x00_rf(rt2x00dev, RF5360) ||
  2725. rt2x00_rf(rt2x00dev, RF5370) ||
  2726. rt2x00_rf(rt2x00dev, RF5372) ||
  2727. rt2x00_rf(rt2x00dev, RF5390) ||
  2728. rt2x00_rf(rt2x00dev, RF5392)) {
  2729. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2730. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2731. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2732. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2733. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2734. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2735. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2736. }
  2737. /*
  2738. * Change BBP settings
  2739. */
  2740. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2741. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2742. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2743. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2744. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2745. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  2746. if (rf->channel > 14) {
  2747. /* Disable CCK Packet detection on 5GHz */
  2748. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  2749. } else {
  2750. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2751. }
  2752. if (conf_is_ht40(conf))
  2753. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  2754. else
  2755. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  2756. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2757. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2758. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2759. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  2760. } else {
  2761. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2762. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2763. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2764. rt2800_bbp_write(rt2x00dev, 86, 0);
  2765. }
  2766. if (rf->channel <= 14) {
  2767. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2768. !rt2x00_rt(rt2x00dev, RT5392)) {
  2769. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2770. &rt2x00dev->cap_flags)) {
  2771. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2772. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2773. } else {
  2774. if (rt2x00_rt(rt2x00dev, RT3593))
  2775. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2776. else
  2777. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2778. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2779. }
  2780. if (rt2x00_rt(rt2x00dev, RT3593))
  2781. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  2782. }
  2783. } else {
  2784. if (rt2x00_rt(rt2x00dev, RT3572))
  2785. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2786. else if (rt2x00_rt(rt2x00dev, RT3593))
  2787. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  2788. else
  2789. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2790. if (rt2x00_rt(rt2x00dev, RT3593))
  2791. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  2792. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2793. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2794. else
  2795. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2796. }
  2797. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2798. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2799. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2800. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2801. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2802. if (rt2x00_rt(rt2x00dev, RT3572))
  2803. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2804. tx_pin = 0;
  2805. switch (rt2x00dev->default_ant.tx_chain_num) {
  2806. case 3:
  2807. /* Turn on tertiary PAs */
  2808. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2809. rf->channel > 14);
  2810. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2811. rf->channel <= 14);
  2812. /* fall-through */
  2813. case 2:
  2814. /* Turn on secondary PAs */
  2815. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2816. rf->channel > 14);
  2817. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2818. rf->channel <= 14);
  2819. /* fall-through */
  2820. case 1:
  2821. /* Turn on primary PAs */
  2822. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2823. rf->channel > 14);
  2824. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2825. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2826. else
  2827. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2828. rf->channel <= 14);
  2829. break;
  2830. }
  2831. switch (rt2x00dev->default_ant.rx_chain_num) {
  2832. case 3:
  2833. /* Turn on tertiary LNAs */
  2834. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2835. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2836. /* fall-through */
  2837. case 2:
  2838. /* Turn on secondary LNAs */
  2839. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2840. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2841. /* fall-through */
  2842. case 1:
  2843. /* Turn on primary LNAs */
  2844. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2845. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2846. break;
  2847. }
  2848. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2849. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2850. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2851. if (rt2x00_rt(rt2x00dev, RT3572))
  2852. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2853. if (rt2x00_rt(rt2x00dev, RT3593)) {
  2854. if (rt2x00_is_usb(rt2x00dev)) {
  2855. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2856. /* Band selection. GPIO #8 controls all paths */
  2857. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  2858. if (rf->channel <= 14)
  2859. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  2860. else
  2861. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  2862. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2863. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2864. /* LNA PE control.
  2865. * GPIO #4 controls PE0 and PE1,
  2866. * GPIO #7 controls PE2
  2867. */
  2868. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2869. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2870. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2871. }
  2872. /* AGC init */
  2873. if (rf->channel <= 14)
  2874. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  2875. else
  2876. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2877. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2878. usleep_range(1000, 1500);
  2879. }
  2880. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2881. rt2800_bbp_write(rt2x00dev, 195, 141);
  2882. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2883. /* AGC init */
  2884. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2885. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2886. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2887. }
  2888. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2889. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2890. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2891. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2892. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2893. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2894. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2895. if (conf_is_ht40(conf)) {
  2896. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2897. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2898. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2899. } else {
  2900. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2901. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2902. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2903. }
  2904. }
  2905. msleep(1);
  2906. /*
  2907. * Clear channel statistic counters
  2908. */
  2909. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2910. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2911. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2912. /*
  2913. * Clear update flag
  2914. */
  2915. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2916. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2917. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2918. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2919. }
  2920. }
  2921. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2922. {
  2923. u8 tssi_bounds[9];
  2924. u8 current_tssi;
  2925. u16 eeprom;
  2926. u8 step;
  2927. int i;
  2928. /*
  2929. * Read TSSI boundaries for temperature compensation from
  2930. * the EEPROM.
  2931. *
  2932. * Array idx 0 1 2 3 4 5 6 7 8
  2933. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2934. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2935. */
  2936. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2937. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2938. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2939. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2940. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2941. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2942. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2943. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2944. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2945. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2946. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2947. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2948. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2949. EEPROM_TSSI_BOUND_BG3_REF);
  2950. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2951. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2952. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2953. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2954. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2955. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2956. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2957. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2958. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2959. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2960. step = rt2x00_get_field16(eeprom,
  2961. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2962. } else {
  2963. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2964. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2965. EEPROM_TSSI_BOUND_A1_MINUS4);
  2966. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2967. EEPROM_TSSI_BOUND_A1_MINUS3);
  2968. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2969. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2970. EEPROM_TSSI_BOUND_A2_MINUS2);
  2971. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2972. EEPROM_TSSI_BOUND_A2_MINUS1);
  2973. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2974. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2975. EEPROM_TSSI_BOUND_A3_REF);
  2976. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2977. EEPROM_TSSI_BOUND_A3_PLUS1);
  2978. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2979. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2980. EEPROM_TSSI_BOUND_A4_PLUS2);
  2981. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2982. EEPROM_TSSI_BOUND_A4_PLUS3);
  2983. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2984. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2985. EEPROM_TSSI_BOUND_A5_PLUS4);
  2986. step = rt2x00_get_field16(eeprom,
  2987. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2988. }
  2989. /*
  2990. * Check if temperature compensation is supported.
  2991. */
  2992. if (tssi_bounds[4] == 0xff || step == 0xff)
  2993. return 0;
  2994. /*
  2995. * Read current TSSI (BBP 49).
  2996. */
  2997. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2998. /*
  2999. * Compare TSSI value (BBP49) with the compensation boundaries
  3000. * from the EEPROM and increase or decrease tx power.
  3001. */
  3002. for (i = 0; i <= 3; i++) {
  3003. if (current_tssi > tssi_bounds[i])
  3004. break;
  3005. }
  3006. if (i == 4) {
  3007. for (i = 8; i >= 5; i--) {
  3008. if (current_tssi < tssi_bounds[i])
  3009. break;
  3010. }
  3011. }
  3012. return (i - 4) * step;
  3013. }
  3014. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3015. enum ieee80211_band band)
  3016. {
  3017. u16 eeprom;
  3018. u8 comp_en;
  3019. u8 comp_type;
  3020. int comp_value = 0;
  3021. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3022. /*
  3023. * HT40 compensation not required.
  3024. */
  3025. if (eeprom == 0xffff ||
  3026. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3027. return 0;
  3028. if (band == IEEE80211_BAND_2GHZ) {
  3029. comp_en = rt2x00_get_field16(eeprom,
  3030. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3031. if (comp_en) {
  3032. comp_type = rt2x00_get_field16(eeprom,
  3033. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3034. comp_value = rt2x00_get_field16(eeprom,
  3035. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3036. if (!comp_type)
  3037. comp_value = -comp_value;
  3038. }
  3039. } else {
  3040. comp_en = rt2x00_get_field16(eeprom,
  3041. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3042. if (comp_en) {
  3043. comp_type = rt2x00_get_field16(eeprom,
  3044. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3045. comp_value = rt2x00_get_field16(eeprom,
  3046. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3047. if (!comp_type)
  3048. comp_value = -comp_value;
  3049. }
  3050. }
  3051. return comp_value;
  3052. }
  3053. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3054. int power_level, int max_power)
  3055. {
  3056. int delta;
  3057. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  3058. return 0;
  3059. /*
  3060. * XXX: We don't know the maximum transmit power of our hardware since
  3061. * the EEPROM doesn't expose it. We only know that we are calibrated
  3062. * to 100% tx power.
  3063. *
  3064. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3065. * the current channel is our maximum and if we are requested to lower
  3066. * the value we just reduce our tx power accordingly.
  3067. */
  3068. delta = power_level - max_power;
  3069. return min(delta, 0);
  3070. }
  3071. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3072. enum ieee80211_band band, int power_level,
  3073. u8 txpower, int delta)
  3074. {
  3075. u16 eeprom;
  3076. u8 criterion;
  3077. u8 eirp_txpower;
  3078. u8 eirp_txpower_criterion;
  3079. u8 reg_limit;
  3080. if (rt2x00_rt(rt2x00dev, RT3593))
  3081. return min_t(u8, txpower, 0xc);
  3082. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  3083. /*
  3084. * Check if eirp txpower exceed txpower_limit.
  3085. * We use OFDM 6M as criterion and its eirp txpower
  3086. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3087. * .11b data rate need add additional 4dbm
  3088. * when calculating eirp txpower.
  3089. */
  3090. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3091. 1, &eeprom);
  3092. criterion = rt2x00_get_field16(eeprom,
  3093. EEPROM_TXPOWER_BYRATE_RATE0);
  3094. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3095. &eeprom);
  3096. if (band == IEEE80211_BAND_2GHZ)
  3097. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3098. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3099. else
  3100. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3101. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3102. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3103. (is_rate_b ? 4 : 0) + delta;
  3104. reg_limit = (eirp_txpower > power_level) ?
  3105. (eirp_txpower - power_level) : 0;
  3106. } else
  3107. reg_limit = 0;
  3108. txpower = max(0, txpower + delta - reg_limit);
  3109. return min_t(u8, txpower, 0xc);
  3110. }
  3111. enum {
  3112. TX_PWR_CFG_0_IDX,
  3113. TX_PWR_CFG_1_IDX,
  3114. TX_PWR_CFG_2_IDX,
  3115. TX_PWR_CFG_3_IDX,
  3116. TX_PWR_CFG_4_IDX,
  3117. TX_PWR_CFG_5_IDX,
  3118. TX_PWR_CFG_6_IDX,
  3119. TX_PWR_CFG_7_IDX,
  3120. TX_PWR_CFG_8_IDX,
  3121. TX_PWR_CFG_9_IDX,
  3122. TX_PWR_CFG_0_EXT_IDX,
  3123. TX_PWR_CFG_1_EXT_IDX,
  3124. TX_PWR_CFG_2_EXT_IDX,
  3125. TX_PWR_CFG_3_EXT_IDX,
  3126. TX_PWR_CFG_4_EXT_IDX,
  3127. TX_PWR_CFG_IDX_COUNT,
  3128. };
  3129. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3130. struct ieee80211_channel *chan,
  3131. int power_level)
  3132. {
  3133. u8 txpower;
  3134. u16 eeprom;
  3135. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3136. unsigned int offset;
  3137. enum ieee80211_band band = chan->band;
  3138. int delta;
  3139. int i;
  3140. memset(regs, '\0', sizeof(regs));
  3141. /* TODO: adapt TX power reduction from the rt28xx code */
  3142. /* calculate temperature compensation delta */
  3143. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3144. if (band == IEEE80211_BAND_5GHZ)
  3145. offset = 16;
  3146. else
  3147. offset = 0;
  3148. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3149. offset += 8;
  3150. /* read the next four txpower values */
  3151. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3152. offset, &eeprom);
  3153. /* CCK 1MBS,2MBS */
  3154. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3155. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3156. txpower, delta);
  3157. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3158. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3159. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3160. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3161. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3162. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3163. /* CCK 5.5MBS,11MBS */
  3164. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3165. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3166. txpower, delta);
  3167. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3168. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3169. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3170. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3171. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3172. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3173. /* OFDM 6MBS,9MBS */
  3174. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3175. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3176. txpower, delta);
  3177. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3178. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3179. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3180. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3181. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3182. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3183. /* OFDM 12MBS,18MBS */
  3184. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3185. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3186. txpower, delta);
  3187. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3188. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3189. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3190. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3191. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3192. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3193. /* read the next four txpower values */
  3194. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3195. offset + 1, &eeprom);
  3196. /* OFDM 24MBS,36MBS */
  3197. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3198. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3199. txpower, delta);
  3200. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3201. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3202. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3203. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3204. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3205. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3206. /* OFDM 48MBS */
  3207. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3208. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3209. txpower, delta);
  3210. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3211. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3212. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3213. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3214. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3215. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3216. /* OFDM 54MBS */
  3217. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3218. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3219. txpower, delta);
  3220. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3221. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3222. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3223. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3224. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3225. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3226. /* read the next four txpower values */
  3227. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3228. offset + 2, &eeprom);
  3229. /* MCS 0,1 */
  3230. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3231. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3232. txpower, delta);
  3233. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3234. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3235. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3236. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3237. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3238. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3239. /* MCS 2,3 */
  3240. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3241. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3242. txpower, delta);
  3243. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3244. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3245. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3246. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3247. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3248. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3249. /* MCS 4,5 */
  3250. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3251. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3252. txpower, delta);
  3253. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3254. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3255. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3256. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3257. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3258. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3259. /* MCS 6 */
  3260. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3261. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3262. txpower, delta);
  3263. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3264. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3265. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3266. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3267. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3268. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3269. /* read the next four txpower values */
  3270. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3271. offset + 3, &eeprom);
  3272. /* MCS 7 */
  3273. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3274. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3275. txpower, delta);
  3276. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3277. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3278. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3279. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3280. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3281. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3282. /* MCS 8,9 */
  3283. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3284. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3285. txpower, delta);
  3286. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3287. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3288. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3289. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3290. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3291. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3292. /* MCS 10,11 */
  3293. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3294. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3295. txpower, delta);
  3296. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3297. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3298. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3299. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3300. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3301. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3302. /* MCS 12,13 */
  3303. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3304. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3305. txpower, delta);
  3306. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3307. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3308. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3309. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3310. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3311. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3312. /* read the next four txpower values */
  3313. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3314. offset + 4, &eeprom);
  3315. /* MCS 14 */
  3316. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3317. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3318. txpower, delta);
  3319. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3320. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3321. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3322. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3323. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3324. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3325. /* MCS 15 */
  3326. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3327. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3328. txpower, delta);
  3329. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3330. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3331. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3332. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3333. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3334. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3335. /* MCS 16,17 */
  3336. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3337. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3338. txpower, delta);
  3339. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3340. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3341. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3342. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3343. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3344. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3345. /* MCS 18,19 */
  3346. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3347. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3348. txpower, delta);
  3349. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3350. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3351. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3352. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3353. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3354. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3355. /* read the next four txpower values */
  3356. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3357. offset + 5, &eeprom);
  3358. /* MCS 20,21 */
  3359. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3360. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3361. txpower, delta);
  3362. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3363. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3364. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3365. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3366. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3367. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3368. /* MCS 22 */
  3369. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3370. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3371. txpower, delta);
  3372. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3373. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3374. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3375. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3376. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3377. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3378. /* MCS 23 */
  3379. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3380. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3381. txpower, delta);
  3382. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3383. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3384. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3385. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3386. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3387. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3388. /* read the next four txpower values */
  3389. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3390. offset + 6, &eeprom);
  3391. /* STBC, MCS 0,1 */
  3392. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3393. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3394. txpower, delta);
  3395. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3396. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3397. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3398. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3399. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3400. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3401. /* STBC, MCS 2,3 */
  3402. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3403. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3404. txpower, delta);
  3405. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3406. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3407. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3408. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3409. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3410. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3411. /* STBC, MCS 4,5 */
  3412. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3413. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3414. txpower, delta);
  3415. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3416. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3417. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3418. txpower);
  3419. /* STBC, MCS 6 */
  3420. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3421. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3422. txpower, delta);
  3423. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3424. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3425. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3426. txpower);
  3427. /* read the next four txpower values */
  3428. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3429. offset + 7, &eeprom);
  3430. /* STBC, MCS 7 */
  3431. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3432. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3433. txpower, delta);
  3434. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3435. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3436. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3437. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3438. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3439. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3440. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3441. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3442. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3443. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3444. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3445. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3446. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3447. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3448. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3449. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3450. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3451. regs[TX_PWR_CFG_0_EXT_IDX]);
  3452. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3453. regs[TX_PWR_CFG_1_EXT_IDX]);
  3454. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3455. regs[TX_PWR_CFG_2_EXT_IDX]);
  3456. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3457. regs[TX_PWR_CFG_3_EXT_IDX]);
  3458. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3459. regs[TX_PWR_CFG_4_EXT_IDX]);
  3460. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3461. rt2x00_dbg(rt2x00dev,
  3462. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3463. (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
  3464. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3465. '4' : '2',
  3466. (i > TX_PWR_CFG_9_IDX) ?
  3467. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3468. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3469. (unsigned long) regs[i]);
  3470. }
  3471. /*
  3472. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3473. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3474. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3475. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3476. * Reference per rate transmit power values are located in the EEPROM at
  3477. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3478. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3479. */
  3480. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3481. struct ieee80211_channel *chan,
  3482. int power_level)
  3483. {
  3484. u8 txpower, r1;
  3485. u16 eeprom;
  3486. u32 reg, offset;
  3487. int i, is_rate_b, delta, power_ctrl;
  3488. enum ieee80211_band band = chan->band;
  3489. /*
  3490. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3491. * value read from EEPROM (different for 2GHz and for 5GHz).
  3492. */
  3493. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3494. /*
  3495. * Calculate temperature compensation. Depends on measurement of current
  3496. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3497. * to temperature or maybe other factors) is smaller or bigger than
  3498. * expected. We adjust it, based on TSSI reference and boundaries values
  3499. * provided in EEPROM.
  3500. */
  3501. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3502. /*
  3503. * Decrease power according to user settings, on devices with unknown
  3504. * maximum tx power. For other devices we take user power_level into
  3505. * consideration on rt2800_compensate_txpower().
  3506. */
  3507. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3508. chan->max_power);
  3509. /*
  3510. * BBP_R1 controls TX power for all rates, it allow to set the following
  3511. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3512. *
  3513. * TODO: we do not use +6 dBm option to do not increase power beyond
  3514. * regulatory limit, however this could be utilized for devices with
  3515. * CAPABILITY_POWER_LIMIT.
  3516. *
  3517. * TODO: add different temperature compensation code for RT3290 & RT5390
  3518. * to allow to use BBP_R1 for those chips.
  3519. */
  3520. if (!rt2x00_rt(rt2x00dev, RT3290) &&
  3521. !rt2x00_rt(rt2x00dev, RT5390)) {
  3522. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3523. if (delta <= -12) {
  3524. power_ctrl = 2;
  3525. delta += 12;
  3526. } else if (delta <= -6) {
  3527. power_ctrl = 1;
  3528. delta += 6;
  3529. } else {
  3530. power_ctrl = 0;
  3531. }
  3532. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3533. rt2800_bbp_write(rt2x00dev, 1, r1);
  3534. }
  3535. offset = TX_PWR_CFG_0;
  3536. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3537. /* just to be safe */
  3538. if (offset > TX_PWR_CFG_4)
  3539. break;
  3540. rt2800_register_read(rt2x00dev, offset, &reg);
  3541. /* read the next four txpower values */
  3542. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3543. i, &eeprom);
  3544. is_rate_b = i ? 0 : 1;
  3545. /*
  3546. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3547. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3548. * TX_PWR_CFG_4: unknown
  3549. */
  3550. txpower = rt2x00_get_field16(eeprom,
  3551. EEPROM_TXPOWER_BYRATE_RATE0);
  3552. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3553. power_level, txpower, delta);
  3554. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3555. /*
  3556. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3557. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3558. * TX_PWR_CFG_4: unknown
  3559. */
  3560. txpower = rt2x00_get_field16(eeprom,
  3561. EEPROM_TXPOWER_BYRATE_RATE1);
  3562. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3563. power_level, txpower, delta);
  3564. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3565. /*
  3566. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3567. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3568. * TX_PWR_CFG_4: unknown
  3569. */
  3570. txpower = rt2x00_get_field16(eeprom,
  3571. EEPROM_TXPOWER_BYRATE_RATE2);
  3572. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3573. power_level, txpower, delta);
  3574. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3575. /*
  3576. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3577. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3578. * TX_PWR_CFG_4: unknown
  3579. */
  3580. txpower = rt2x00_get_field16(eeprom,
  3581. EEPROM_TXPOWER_BYRATE_RATE3);
  3582. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3583. power_level, txpower, delta);
  3584. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3585. /* read the next four txpower values */
  3586. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3587. i + 1, &eeprom);
  3588. is_rate_b = 0;
  3589. /*
  3590. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3591. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3592. * TX_PWR_CFG_4: unknown
  3593. */
  3594. txpower = rt2x00_get_field16(eeprom,
  3595. EEPROM_TXPOWER_BYRATE_RATE0);
  3596. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3597. power_level, txpower, delta);
  3598. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3599. /*
  3600. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3601. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3602. * TX_PWR_CFG_4: unknown
  3603. */
  3604. txpower = rt2x00_get_field16(eeprom,
  3605. EEPROM_TXPOWER_BYRATE_RATE1);
  3606. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3607. power_level, txpower, delta);
  3608. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3609. /*
  3610. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3611. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3612. * TX_PWR_CFG_4: unknown
  3613. */
  3614. txpower = rt2x00_get_field16(eeprom,
  3615. EEPROM_TXPOWER_BYRATE_RATE2);
  3616. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3617. power_level, txpower, delta);
  3618. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3619. /*
  3620. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3621. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3622. * TX_PWR_CFG_4: unknown
  3623. */
  3624. txpower = rt2x00_get_field16(eeprom,
  3625. EEPROM_TXPOWER_BYRATE_RATE3);
  3626. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3627. power_level, txpower, delta);
  3628. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3629. rt2800_register_write(rt2x00dev, offset, reg);
  3630. /* next TX_PWR_CFG register */
  3631. offset += 4;
  3632. }
  3633. }
  3634. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3635. struct ieee80211_channel *chan,
  3636. int power_level)
  3637. {
  3638. if (rt2x00_rt(rt2x00dev, RT3593))
  3639. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3640. else
  3641. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3642. }
  3643. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3644. {
  3645. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3646. rt2x00dev->tx_power);
  3647. }
  3648. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3649. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3650. {
  3651. u32 tx_pin;
  3652. u8 rfcsr;
  3653. /*
  3654. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3655. * designed to be controlled in oscillation frequency by a voltage
  3656. * input. Maybe the temperature will affect the frequency of
  3657. * oscillation to be shifted. The VCO calibration will be called
  3658. * periodically to adjust the frequency to be precision.
  3659. */
  3660. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3661. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3662. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3663. switch (rt2x00dev->chip.rf) {
  3664. case RF2020:
  3665. case RF3020:
  3666. case RF3021:
  3667. case RF3022:
  3668. case RF3320:
  3669. case RF3052:
  3670. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3671. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3672. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3673. break;
  3674. case RF3053:
  3675. case RF3290:
  3676. case RF5360:
  3677. case RF5370:
  3678. case RF5372:
  3679. case RF5390:
  3680. case RF5392:
  3681. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3682. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3683. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3684. break;
  3685. default:
  3686. return;
  3687. }
  3688. mdelay(1);
  3689. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3690. if (rt2x00dev->rf_channel <= 14) {
  3691. switch (rt2x00dev->default_ant.tx_chain_num) {
  3692. case 3:
  3693. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3694. /* fall through */
  3695. case 2:
  3696. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3697. /* fall through */
  3698. case 1:
  3699. default:
  3700. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3701. break;
  3702. }
  3703. } else {
  3704. switch (rt2x00dev->default_ant.tx_chain_num) {
  3705. case 3:
  3706. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3707. /* fall through */
  3708. case 2:
  3709. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3710. /* fall through */
  3711. case 1:
  3712. default:
  3713. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3714. break;
  3715. }
  3716. }
  3717. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3718. }
  3719. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3720. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3721. struct rt2x00lib_conf *libconf)
  3722. {
  3723. u32 reg;
  3724. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3725. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3726. libconf->conf->short_frame_max_tx_count);
  3727. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3728. libconf->conf->long_frame_max_tx_count);
  3729. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3730. }
  3731. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3732. struct rt2x00lib_conf *libconf)
  3733. {
  3734. enum dev_state state =
  3735. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3736. STATE_SLEEP : STATE_AWAKE;
  3737. u32 reg;
  3738. if (state == STATE_SLEEP) {
  3739. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3740. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3741. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3742. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3743. libconf->conf->listen_interval - 1);
  3744. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3745. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3746. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3747. } else {
  3748. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3749. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3750. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3751. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3752. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3753. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3754. }
  3755. }
  3756. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3757. struct rt2x00lib_conf *libconf,
  3758. const unsigned int flags)
  3759. {
  3760. /* Always recalculate LNA gain before changing configuration */
  3761. rt2800_config_lna_gain(rt2x00dev, libconf);
  3762. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3763. rt2800_config_channel(rt2x00dev, libconf->conf,
  3764. &libconf->rf, &libconf->channel);
  3765. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3766. libconf->conf->power_level);
  3767. }
  3768. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3769. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3770. libconf->conf->power_level);
  3771. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3772. rt2800_config_retry_limit(rt2x00dev, libconf);
  3773. if (flags & IEEE80211_CONF_CHANGE_PS)
  3774. rt2800_config_ps(rt2x00dev, libconf);
  3775. }
  3776. EXPORT_SYMBOL_GPL(rt2800_config);
  3777. /*
  3778. * Link tuning
  3779. */
  3780. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3781. {
  3782. u32 reg;
  3783. /*
  3784. * Update FCS error count from register.
  3785. */
  3786. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3787. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3788. }
  3789. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3790. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3791. {
  3792. u8 vgc;
  3793. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  3794. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3795. rt2x00_rt(rt2x00dev, RT3071) ||
  3796. rt2x00_rt(rt2x00dev, RT3090) ||
  3797. rt2x00_rt(rt2x00dev, RT3290) ||
  3798. rt2x00_rt(rt2x00dev, RT3390) ||
  3799. rt2x00_rt(rt2x00dev, RT3572) ||
  3800. rt2x00_rt(rt2x00dev, RT5390) ||
  3801. rt2x00_rt(rt2x00dev, RT5392) ||
  3802. rt2x00_rt(rt2x00dev, RT5592))
  3803. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3804. else
  3805. vgc = 0x2e + rt2x00dev->lna_gain;
  3806. } else { /* 5GHZ band */
  3807. if (rt2x00_rt(rt2x00dev, RT3572))
  3808. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  3809. else if (rt2x00_rt(rt2x00dev, RT5592))
  3810. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3811. else {
  3812. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3813. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3814. else
  3815. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3816. }
  3817. }
  3818. return vgc;
  3819. }
  3820. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3821. struct link_qual *qual, u8 vgc_level)
  3822. {
  3823. if (qual->vgc_level != vgc_level) {
  3824. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3825. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3826. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3827. } else
  3828. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3829. qual->vgc_level = vgc_level;
  3830. qual->vgc_level_reg = vgc_level;
  3831. }
  3832. }
  3833. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3834. {
  3835. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3836. }
  3837. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3838. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3839. const u32 count)
  3840. {
  3841. u8 vgc;
  3842. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3843. return;
  3844. /*
  3845. * When RSSI is better then -80 increase VGC level with 0x10, except
  3846. * for rt5592 chip.
  3847. */
  3848. vgc = rt2800_get_default_vgc(rt2x00dev);
  3849. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  3850. vgc += 0x20;
  3851. else if (qual->rssi > -80)
  3852. vgc += 0x10;
  3853. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3854. }
  3855. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3856. /*
  3857. * Initialization functions.
  3858. */
  3859. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3860. {
  3861. u32 reg;
  3862. u16 eeprom;
  3863. unsigned int i;
  3864. int ret;
  3865. rt2800_disable_wpdma(rt2x00dev);
  3866. ret = rt2800_drv_init_registers(rt2x00dev);
  3867. if (ret)
  3868. return ret;
  3869. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  3870. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  3871. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  3872. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  3873. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  3874. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  3875. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  3876. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  3877. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  3878. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  3879. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  3880. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  3881. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3882. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3883. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3884. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3885. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3886. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3887. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3888. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3889. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3890. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3891. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3892. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3893. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3894. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3895. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3896. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3897. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3898. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3899. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3900. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3901. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3902. }
  3903. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3904. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3905. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3906. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3907. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3908. }
  3909. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3910. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3911. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3912. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3913. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3914. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3915. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3916. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3917. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3918. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3919. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3920. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3921. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3922. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3923. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3924. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3925. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3926. }
  3927. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3928. rt2x00_rt(rt2x00dev, RT3090) ||
  3929. rt2x00_rt(rt2x00dev, RT3290) ||
  3930. rt2x00_rt(rt2x00dev, RT3390)) {
  3931. if (rt2x00_rt(rt2x00dev, RT3290))
  3932. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3933. 0x00000404);
  3934. else
  3935. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3936. 0x00000400);
  3937. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3938. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3939. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3940. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3941. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3942. &eeprom);
  3943. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3944. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3945. 0x0000002c);
  3946. else
  3947. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3948. 0x0000000f);
  3949. } else {
  3950. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3951. }
  3952. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3953. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3954. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3955. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3956. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3957. } else {
  3958. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3959. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3960. }
  3961. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3962. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3963. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3964. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3965. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3966. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3967. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3968. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3969. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3970. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3971. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3972. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3973. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3974. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3975. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  3976. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3977. &eeprom);
  3978. if (rt2x00_get_field16(eeprom,
  3979. EEPROM_NIC_CONF1_DAC_TEST))
  3980. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3981. 0x0000001f);
  3982. else
  3983. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3984. 0x0000000f);
  3985. } else {
  3986. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3987. 0x00000000);
  3988. }
  3989. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3990. rt2x00_rt(rt2x00dev, RT5392) ||
  3991. rt2x00_rt(rt2x00dev, RT5592)) {
  3992. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3993. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3994. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3995. } else {
  3996. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3997. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3998. }
  3999. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  4000. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4001. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4002. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4003. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4004. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4005. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4006. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4007. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4008. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4009. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4010. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4011. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4012. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4013. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4014. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4015. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4016. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4017. rt2x00_rt(rt2x00dev, RT2883) ||
  4018. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  4019. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  4020. else
  4021. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  4022. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  4023. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  4024. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4025. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4026. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4027. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4028. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4029. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4030. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4031. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4032. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4033. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4034. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4035. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4036. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  4037. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  4038. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4039. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4040. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4041. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4042. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4043. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4044. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4045. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4046. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  4047. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4048. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  4049. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4050. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4051. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4052. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4053. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4054. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4055. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4056. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4057. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4058. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4059. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4060. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4061. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4062. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4063. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4064. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4065. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4066. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4067. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4068. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4069. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4070. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4071. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4072. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4073. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4074. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4075. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4076. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4077. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4078. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  4079. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4080. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4081. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4082. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4083. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4084. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4085. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4086. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4087. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4088. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4089. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4090. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  4091. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4092. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4093. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4094. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4095. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4096. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4097. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4098. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4099. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4100. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4101. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4102. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  4103. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4104. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4105. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4106. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4107. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4108. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4109. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4110. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4111. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4112. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4113. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4114. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  4115. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4116. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4117. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4118. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4119. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4120. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4121. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4122. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4123. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4124. if (rt2x00_is_usb(rt2x00dev)) {
  4125. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4126. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4127. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4128. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4129. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4130. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4131. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4132. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4133. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4134. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4135. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4136. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4137. }
  4138. /*
  4139. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4140. * although it is reserved.
  4141. */
  4142. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4143. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4144. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4145. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4146. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4147. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4148. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4149. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4150. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4151. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4152. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4153. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4154. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4155. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4156. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4157. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  4158. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4159. IEEE80211_MAX_RTS_THRESHOLD);
  4160. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  4161. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4162. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4163. /*
  4164. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4165. * time should be set to 16. However, the original Ralink driver uses
  4166. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4167. * connection problems with 11g + CTS protection. Hence, use the same
  4168. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4169. */
  4170. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4171. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4172. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4173. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4174. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4175. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4176. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4177. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4178. /*
  4179. * ASIC will keep garbage value after boot, clear encryption keys.
  4180. */
  4181. for (i = 0; i < 4; i++)
  4182. rt2800_register_write(rt2x00dev,
  4183. SHARED_KEY_MODE_ENTRY(i), 0);
  4184. for (i = 0; i < 256; i++) {
  4185. rt2800_config_wcid(rt2x00dev, NULL, i);
  4186. rt2800_delete_wcid_attr(rt2x00dev, i);
  4187. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4188. }
  4189. /*
  4190. * Clear all beacons
  4191. */
  4192. for (i = 0; i < 8; i++)
  4193. rt2800_clear_beacon_register(rt2x00dev, i);
  4194. if (rt2x00_is_usb(rt2x00dev)) {
  4195. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4196. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4197. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4198. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4199. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4200. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4201. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4202. }
  4203. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4204. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4205. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4206. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4207. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4208. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4209. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4210. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4211. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4212. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4213. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4214. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4215. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4216. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4217. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4218. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4219. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4220. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4221. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4222. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4223. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4224. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4225. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4226. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4227. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4228. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4229. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4230. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4231. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4232. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4233. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4234. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4235. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4236. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4237. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4238. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4239. /*
  4240. * Do not force the BA window size, we use the TXWI to set it
  4241. */
  4242. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4243. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4244. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4245. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4246. /*
  4247. * We must clear the error counters.
  4248. * These registers are cleared on read,
  4249. * so we may pass a useless variable to store the value.
  4250. */
  4251. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4252. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4253. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4254. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4255. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4256. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4257. /*
  4258. * Setup leadtime for pre tbtt interrupt to 6ms
  4259. */
  4260. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4261. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4262. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4263. /*
  4264. * Set up channel statistics timer
  4265. */
  4266. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4267. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4268. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4269. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4270. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4271. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4272. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4273. return 0;
  4274. }
  4275. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4276. {
  4277. unsigned int i;
  4278. u32 reg;
  4279. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4280. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4281. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4282. return 0;
  4283. udelay(REGISTER_BUSY_DELAY);
  4284. }
  4285. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4286. return -EACCES;
  4287. }
  4288. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4289. {
  4290. unsigned int i;
  4291. u8 value;
  4292. /*
  4293. * BBP was enabled after firmware was loaded,
  4294. * but we need to reactivate it now.
  4295. */
  4296. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4297. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4298. msleep(1);
  4299. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4300. rt2800_bbp_read(rt2x00dev, 0, &value);
  4301. if ((value != 0xff) && (value != 0x00))
  4302. return 0;
  4303. udelay(REGISTER_BUSY_DELAY);
  4304. }
  4305. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4306. return -EACCES;
  4307. }
  4308. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4309. {
  4310. u8 value;
  4311. rt2800_bbp_read(rt2x00dev, 4, &value);
  4312. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4313. rt2800_bbp_write(rt2x00dev, 4, value);
  4314. }
  4315. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4316. {
  4317. rt2800_bbp_write(rt2x00dev, 142, 1);
  4318. rt2800_bbp_write(rt2x00dev, 143, 57);
  4319. }
  4320. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4321. {
  4322. const u8 glrt_table[] = {
  4323. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4324. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4325. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4326. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4327. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4328. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4329. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4330. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4331. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4332. };
  4333. int i;
  4334. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4335. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4336. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4337. }
  4338. };
  4339. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4340. {
  4341. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4342. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4343. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4344. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4345. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4346. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4347. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4348. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4349. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4350. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4351. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4352. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4353. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4354. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4355. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4356. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4357. }
  4358. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4359. {
  4360. u16 eeprom;
  4361. u8 value;
  4362. rt2800_bbp_read(rt2x00dev, 138, &value);
  4363. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4364. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4365. value |= 0x20;
  4366. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4367. value &= ~0x02;
  4368. rt2800_bbp_write(rt2x00dev, 138, value);
  4369. }
  4370. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4371. {
  4372. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4373. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4374. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4375. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4376. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4377. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4378. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4379. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4380. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4381. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4382. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4383. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4384. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4385. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4386. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4387. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4388. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4389. }
  4390. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4391. {
  4392. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4393. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4394. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4395. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4396. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4397. } else {
  4398. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4399. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4400. }
  4401. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4402. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4403. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4404. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4405. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4406. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4407. else
  4408. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4409. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4410. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4411. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4412. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4413. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4414. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4415. }
  4416. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4417. {
  4418. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4419. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4420. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4421. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4422. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4423. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4424. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4425. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4426. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4427. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4428. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4429. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4430. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4431. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4432. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4433. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4434. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4435. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4436. else
  4437. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4438. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4439. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4440. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4441. rt2x00_rt(rt2x00dev, RT3090))
  4442. rt2800_disable_unused_dac_adc(rt2x00dev);
  4443. }
  4444. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4445. {
  4446. u8 value;
  4447. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4448. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4449. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4450. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4451. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4452. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4453. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4454. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4455. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4456. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4457. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4458. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4459. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4460. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4461. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4462. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4463. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4464. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4465. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4466. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4467. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4468. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4469. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4470. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4471. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4472. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4473. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4474. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4475. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4476. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4477. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4478. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4479. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4480. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4481. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4482. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4483. rt2800_bbp_read(rt2x00dev, 47, &value);
  4484. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4485. rt2800_bbp_write(rt2x00dev, 47, value);
  4486. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4487. rt2800_bbp_read(rt2x00dev, 3, &value);
  4488. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4489. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4490. rt2800_bbp_write(rt2x00dev, 3, value);
  4491. }
  4492. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4493. {
  4494. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4495. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4496. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4497. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4498. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4499. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4500. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4501. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4502. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4503. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4504. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4505. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4506. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4507. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4508. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4509. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4510. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4511. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4512. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4513. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4514. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4515. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4516. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4517. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4518. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4519. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4520. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4521. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4522. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4523. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4524. /* Set ITxBF timeout to 0x9c40=1000msec */
  4525. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4526. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4527. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4528. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4529. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4530. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4531. /* Reprogram the inband interface to put right values in RXWI */
  4532. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4533. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4534. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4535. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4536. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4537. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4538. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4539. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4540. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4541. }
  4542. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4543. {
  4544. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4545. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4546. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4547. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4548. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4549. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4550. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4551. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4552. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4553. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4554. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4555. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4556. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4557. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4558. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4559. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4560. else
  4561. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4562. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4563. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4564. rt2800_disable_unused_dac_adc(rt2x00dev);
  4565. }
  4566. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4567. {
  4568. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4569. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4570. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4571. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4572. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4573. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4574. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4575. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4576. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4577. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4578. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4579. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4580. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4581. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4582. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4583. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4584. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4585. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4586. rt2800_disable_unused_dac_adc(rt2x00dev);
  4587. }
  4588. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4589. {
  4590. rt2800_init_bbp_early(rt2x00dev);
  4591. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4592. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4593. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4594. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4595. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4596. /* Enable DC filter */
  4597. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4598. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4599. }
  4600. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4601. {
  4602. int ant, div_mode;
  4603. u16 eeprom;
  4604. u8 value;
  4605. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4606. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4607. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4608. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4609. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4610. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4611. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4612. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4613. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4614. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4615. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4616. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4617. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4618. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4619. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4620. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4621. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4622. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4623. if (rt2x00_rt(rt2x00dev, RT5392))
  4624. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4625. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4626. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4627. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4628. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4629. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4630. }
  4631. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4632. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4633. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4634. if (rt2x00_rt(rt2x00dev, RT5390))
  4635. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4636. else if (rt2x00_rt(rt2x00dev, RT5392))
  4637. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4638. else
  4639. WARN_ON(1);
  4640. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4641. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4642. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4643. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4644. }
  4645. rt2800_disable_unused_dac_adc(rt2x00dev);
  4646. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4647. div_mode = rt2x00_get_field16(eeprom,
  4648. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4649. ant = (div_mode == 3) ? 1 : 0;
  4650. /* check if this is a Bluetooth combo card */
  4651. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  4652. u32 reg;
  4653. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4654. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4655. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4656. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4657. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4658. if (ant == 0)
  4659. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4660. else if (ant == 1)
  4661. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4662. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4663. }
  4664. /* This chip has hardware antenna diversity*/
  4665. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4666. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4667. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4668. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4669. }
  4670. rt2800_bbp_read(rt2x00dev, 152, &value);
  4671. if (ant == 0)
  4672. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4673. else
  4674. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4675. rt2800_bbp_write(rt2x00dev, 152, value);
  4676. rt2800_init_freq_calibration(rt2x00dev);
  4677. }
  4678. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4679. {
  4680. int ant, div_mode;
  4681. u16 eeprom;
  4682. u8 value;
  4683. rt2800_init_bbp_early(rt2x00dev);
  4684. rt2800_bbp_read(rt2x00dev, 105, &value);
  4685. rt2x00_set_field8(&value, BBP105_MLD,
  4686. rt2x00dev->default_ant.rx_chain_num == 2);
  4687. rt2800_bbp_write(rt2x00dev, 105, value);
  4688. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4689. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4690. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4691. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4692. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4693. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4694. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4695. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4696. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4697. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4698. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4699. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4700. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4701. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4702. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4703. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4704. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4705. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4706. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4707. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4708. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4709. /* FIXME BBP105 owerwrite */
  4710. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4711. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4712. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4713. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4714. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4715. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4716. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4717. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4718. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4719. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4720. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4721. ant = (div_mode == 3) ? 1 : 0;
  4722. rt2800_bbp_read(rt2x00dev, 152, &value);
  4723. if (ant == 0) {
  4724. /* Main antenna */
  4725. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4726. } else {
  4727. /* Auxiliary antenna */
  4728. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4729. }
  4730. rt2800_bbp_write(rt2x00dev, 152, value);
  4731. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4732. rt2800_bbp_read(rt2x00dev, 254, &value);
  4733. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4734. rt2800_bbp_write(rt2x00dev, 254, value);
  4735. }
  4736. rt2800_init_freq_calibration(rt2x00dev);
  4737. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4738. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4739. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4740. }
  4741. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4742. {
  4743. unsigned int i;
  4744. u16 eeprom;
  4745. u8 reg_id;
  4746. u8 value;
  4747. if (rt2800_is_305x_soc(rt2x00dev))
  4748. rt2800_init_bbp_305x_soc(rt2x00dev);
  4749. switch (rt2x00dev->chip.rt) {
  4750. case RT2860:
  4751. case RT2872:
  4752. case RT2883:
  4753. rt2800_init_bbp_28xx(rt2x00dev);
  4754. break;
  4755. case RT3070:
  4756. case RT3071:
  4757. case RT3090:
  4758. rt2800_init_bbp_30xx(rt2x00dev);
  4759. break;
  4760. case RT3290:
  4761. rt2800_init_bbp_3290(rt2x00dev);
  4762. break;
  4763. case RT3352:
  4764. rt2800_init_bbp_3352(rt2x00dev);
  4765. break;
  4766. case RT3390:
  4767. rt2800_init_bbp_3390(rt2x00dev);
  4768. break;
  4769. case RT3572:
  4770. rt2800_init_bbp_3572(rt2x00dev);
  4771. break;
  4772. case RT3593:
  4773. rt2800_init_bbp_3593(rt2x00dev);
  4774. return;
  4775. case RT5390:
  4776. case RT5392:
  4777. rt2800_init_bbp_53xx(rt2x00dev);
  4778. break;
  4779. case RT5592:
  4780. rt2800_init_bbp_5592(rt2x00dev);
  4781. return;
  4782. }
  4783. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4784. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4785. &eeprom);
  4786. if (eeprom != 0xffff && eeprom != 0x0000) {
  4787. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4788. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4789. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4790. }
  4791. }
  4792. }
  4793. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4794. {
  4795. u32 reg;
  4796. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4797. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4798. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4799. }
  4800. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4801. u8 filter_target)
  4802. {
  4803. unsigned int i;
  4804. u8 bbp;
  4805. u8 rfcsr;
  4806. u8 passband;
  4807. u8 stopband;
  4808. u8 overtuned = 0;
  4809. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4810. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4811. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4812. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4813. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4814. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4815. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4816. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4817. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4818. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4819. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4820. /*
  4821. * Set power & frequency of passband test tone
  4822. */
  4823. rt2800_bbp_write(rt2x00dev, 24, 0);
  4824. for (i = 0; i < 100; i++) {
  4825. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4826. msleep(1);
  4827. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4828. if (passband)
  4829. break;
  4830. }
  4831. /*
  4832. * Set power & frequency of stopband test tone
  4833. */
  4834. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4835. for (i = 0; i < 100; i++) {
  4836. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4837. msleep(1);
  4838. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4839. if ((passband - stopband) <= filter_target) {
  4840. rfcsr24++;
  4841. overtuned += ((passband - stopband) == filter_target);
  4842. } else
  4843. break;
  4844. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4845. }
  4846. rfcsr24 -= !!overtuned;
  4847. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4848. return rfcsr24;
  4849. }
  4850. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4851. const unsigned int rf_reg)
  4852. {
  4853. u8 rfcsr;
  4854. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4855. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4856. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4857. msleep(1);
  4858. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4859. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4860. }
  4861. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4862. {
  4863. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4864. u8 filter_tgt_bw20;
  4865. u8 filter_tgt_bw40;
  4866. u8 rfcsr, bbp;
  4867. /*
  4868. * TODO: sync filter_tgt values with vendor driver
  4869. */
  4870. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4871. filter_tgt_bw20 = 0x16;
  4872. filter_tgt_bw40 = 0x19;
  4873. } else {
  4874. filter_tgt_bw20 = 0x13;
  4875. filter_tgt_bw40 = 0x15;
  4876. }
  4877. drv_data->calibration_bw20 =
  4878. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4879. drv_data->calibration_bw40 =
  4880. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4881. /*
  4882. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4883. */
  4884. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4885. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4886. /*
  4887. * Set back to initial state
  4888. */
  4889. rt2800_bbp_write(rt2x00dev, 24, 0);
  4890. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4891. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4892. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4893. /*
  4894. * Set BBP back to BW20
  4895. */
  4896. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4897. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4898. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4899. }
  4900. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4901. {
  4902. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4903. u8 min_gain, rfcsr, bbp;
  4904. u16 eeprom;
  4905. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4906. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4907. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4908. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4909. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4910. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4911. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  4912. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4913. }
  4914. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4915. if (drv_data->txmixer_gain_24g >= min_gain) {
  4916. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4917. drv_data->txmixer_gain_24g);
  4918. }
  4919. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4920. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4921. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4922. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4923. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4924. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4925. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4926. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4927. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4928. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4929. }
  4930. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4931. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4932. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4933. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4934. else
  4935. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  4936. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  4937. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  4938. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  4939. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  4940. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4941. rt2x00_rt(rt2x00dev, RT3090) ||
  4942. rt2x00_rt(rt2x00dev, RT3390)) {
  4943. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4944. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4945. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4946. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4947. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4948. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4949. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4950. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  4951. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  4952. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  4953. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  4954. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  4955. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  4956. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  4957. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  4958. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  4959. }
  4960. }
  4961. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  4962. {
  4963. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4964. u8 rfcsr;
  4965. u8 tx_gain;
  4966. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  4967. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  4968. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  4969. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  4970. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  4971. RFCSR17_TXMIXER_GAIN);
  4972. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  4973. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  4974. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  4975. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  4976. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  4977. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  4978. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  4979. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  4980. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4981. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4982. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  4983. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4984. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  4985. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  4986. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  4987. /* TODO: enable stream mode */
  4988. }
  4989. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  4990. {
  4991. u8 reg;
  4992. u16 eeprom;
  4993. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4994. rt2800_bbp_read(rt2x00dev, 138, &reg);
  4995. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4996. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4997. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  4998. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4999. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5000. rt2800_bbp_write(rt2x00dev, 138, reg);
  5001. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5002. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5003. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5004. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5005. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5006. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5007. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5008. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5009. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5010. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5011. }
  5012. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5013. {
  5014. rt2800_rf_init_calibration(rt2x00dev, 30);
  5015. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5016. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5017. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5018. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5019. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5020. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5021. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5022. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5023. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5024. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5025. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5026. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5027. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5028. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5029. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5030. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5031. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5032. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5033. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5034. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5035. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5036. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5037. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5038. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5039. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5040. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5041. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5042. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5043. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5044. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5045. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5046. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5047. }
  5048. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5049. {
  5050. u8 rfcsr;
  5051. u16 eeprom;
  5052. u32 reg;
  5053. /* XXX vendor driver do this only for 3070 */
  5054. rt2800_rf_init_calibration(rt2x00dev, 30);
  5055. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5056. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5057. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5058. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5059. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5060. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5061. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5062. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5063. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5064. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5065. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5066. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5067. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5068. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5069. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5070. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5071. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5072. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5073. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5074. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5075. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5076. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5077. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5078. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5079. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5080. rt2x00_rt(rt2x00dev, RT3090)) {
  5081. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5082. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5083. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5084. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5085. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5086. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5087. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5088. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5089. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5090. &eeprom);
  5091. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5092. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5093. else
  5094. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5095. }
  5096. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5097. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5098. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5099. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5100. }
  5101. rt2800_rx_filter_calibration(rt2x00dev);
  5102. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5103. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5104. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5105. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5106. rt2800_led_open_drain_enable(rt2x00dev);
  5107. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5108. }
  5109. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5110. {
  5111. u8 rfcsr;
  5112. rt2800_rf_init_calibration(rt2x00dev, 2);
  5113. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5114. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5115. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5116. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5117. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5118. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5119. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5120. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5121. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5122. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5123. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5124. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  5125. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5126. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  5127. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5128. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5129. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5130. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5131. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5132. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5133. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5134. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  5135. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5136. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5137. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5138. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5139. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5140. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5141. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5142. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  5143. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5144. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5145. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5146. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5147. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5148. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  5149. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5150. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5151. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5152. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5153. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  5154. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5155. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5156. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  5157. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5158. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  5159. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  5160. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  5161. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  5162. rt2800_led_open_drain_enable(rt2x00dev);
  5163. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5164. }
  5165. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  5166. {
  5167. rt2800_rf_init_calibration(rt2x00dev, 30);
  5168. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  5169. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  5170. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  5171. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  5172. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5173. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5174. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  5175. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5176. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5177. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5178. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  5179. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  5180. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  5181. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  5182. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  5183. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5184. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  5185. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  5186. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5187. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5188. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5189. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5190. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5191. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5192. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5193. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5194. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5195. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  5196. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  5197. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5198. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5199. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5200. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5201. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  5202. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  5203. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  5204. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  5205. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  5206. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  5207. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  5208. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  5209. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  5210. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  5211. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  5212. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  5213. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  5214. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  5215. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  5216. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  5217. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  5218. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  5219. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  5220. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  5221. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  5222. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  5223. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  5224. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  5225. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  5226. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  5227. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  5228. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  5229. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5230. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5231. rt2800_rx_filter_calibration(rt2x00dev);
  5232. rt2800_led_open_drain_enable(rt2x00dev);
  5233. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5234. }
  5235. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  5236. {
  5237. u32 reg;
  5238. rt2800_rf_init_calibration(rt2x00dev, 30);
  5239. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  5240. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  5241. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5242. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  5243. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5244. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  5245. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  5246. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  5247. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  5248. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  5249. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  5250. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5251. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  5252. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  5253. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5254. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5255. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  5256. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  5257. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  5258. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  5259. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  5260. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  5261. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5262. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  5263. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5264. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  5265. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5266. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5267. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  5268. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  5269. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  5270. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  5271. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5272. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5273. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5274. rt2800_rx_filter_calibration(rt2x00dev);
  5275. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  5276. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5277. rt2800_led_open_drain_enable(rt2x00dev);
  5278. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5279. }
  5280. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  5281. {
  5282. u8 rfcsr;
  5283. u32 reg;
  5284. rt2800_rf_init_calibration(rt2x00dev, 30);
  5285. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  5286. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  5287. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5288. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  5289. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  5290. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  5291. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  5292. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  5293. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  5294. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  5295. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  5296. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  5297. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  5298. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  5299. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5300. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  5301. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  5302. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  5303. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  5304. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  5305. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  5306. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5307. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  5308. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5309. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  5310. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5311. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5312. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5313. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  5314. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  5315. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  5316. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5317. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5318. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5319. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5320. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5321. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5322. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5323. msleep(1);
  5324. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5325. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5326. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5327. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5328. rt2800_rx_filter_calibration(rt2x00dev);
  5329. rt2800_led_open_drain_enable(rt2x00dev);
  5330. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5331. }
  5332. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  5333. {
  5334. u8 bbp;
  5335. bool txbf_enabled = false; /* FIXME */
  5336. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5337. if (rt2x00dev->default_ant.rx_chain_num == 1)
  5338. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  5339. else
  5340. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  5341. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5342. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5343. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5344. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5345. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5346. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5347. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5348. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5349. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5350. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5351. if (txbf_enabled)
  5352. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5353. else
  5354. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5355. /* SNR mapping */
  5356. rt2800_bbp_write(rt2x00dev, 142, 6);
  5357. rt2800_bbp_write(rt2x00dev, 143, 160);
  5358. rt2800_bbp_write(rt2x00dev, 142, 7);
  5359. rt2800_bbp_write(rt2x00dev, 143, 161);
  5360. rt2800_bbp_write(rt2x00dev, 142, 8);
  5361. rt2800_bbp_write(rt2x00dev, 143, 162);
  5362. /* ADC/DAC control */
  5363. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5364. /* RX AGC energy lower bound in log2 */
  5365. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5366. /* FIXME: BBP 105 owerwrite? */
  5367. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5368. }
  5369. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5370. {
  5371. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5372. u32 reg;
  5373. u8 rfcsr;
  5374. /* Disable GPIO #4 and #7 function for LAN PE control */
  5375. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5376. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5377. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5378. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5379. /* Initialize default register values */
  5380. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5381. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5382. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5383. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5384. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5385. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5386. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5387. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5388. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5389. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5390. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5391. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5392. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5393. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5394. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5395. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5396. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5397. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5398. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5399. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5400. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5401. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5402. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5403. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5404. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5405. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5406. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5407. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5408. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5409. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5410. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5411. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5412. /* Initiate calibration */
  5413. /* TODO: use rt2800_rf_init_calibration ? */
  5414. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5415. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5416. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5417. rt2800_adjust_freq_offset(rt2x00dev);
  5418. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5419. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5420. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5421. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5422. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5423. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5424. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5425. usleep_range(1000, 1500);
  5426. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5427. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5428. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5429. /* Set initial values for RX filter calibration */
  5430. drv_data->calibration_bw20 = 0x1f;
  5431. drv_data->calibration_bw40 = 0x2f;
  5432. /* Save BBP 25 & 26 values for later use in channel switching */
  5433. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5434. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5435. rt2800_led_open_drain_enable(rt2x00dev);
  5436. rt2800_normal_mode_setup_3593(rt2x00dev);
  5437. rt3593_post_bbp_init(rt2x00dev);
  5438. /* TODO: enable stream mode support */
  5439. }
  5440. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5441. {
  5442. rt2800_rf_init_calibration(rt2x00dev, 2);
  5443. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5444. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5445. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5446. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5447. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5448. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5449. else
  5450. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5451. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5452. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5453. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5454. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  5455. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5456. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5457. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5458. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5459. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5460. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5461. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5462. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5463. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5464. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5465. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5466. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5467. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5468. else
  5469. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5470. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5471. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5472. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5473. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5474. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5475. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5476. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5477. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5478. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5479. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5480. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5481. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5482. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5483. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5484. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5485. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5486. else
  5487. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  5488. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5489. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5490. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5491. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5492. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5493. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5494. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5495. else
  5496. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5497. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5498. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5499. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5500. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5501. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5502. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5503. else
  5504. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5505. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5506. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5507. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5508. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5509. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5510. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  5511. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5512. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5513. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5514. else
  5515. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5516. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5517. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5518. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5519. rt2800_led_open_drain_enable(rt2x00dev);
  5520. }
  5521. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5522. {
  5523. rt2800_rf_init_calibration(rt2x00dev, 2);
  5524. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5525. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5526. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5527. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5528. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5529. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5530. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5531. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5532. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5533. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5534. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5535. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5536. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5537. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5538. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5539. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5540. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5541. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5542. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5543. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5544. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5545. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5546. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5547. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5548. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5549. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5550. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5551. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5552. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5553. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5554. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5555. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5556. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5557. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5558. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5559. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5560. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5561. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5562. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5563. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5564. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5565. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5566. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5567. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5568. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5569. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5570. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5571. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5572. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5573. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5574. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5575. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5576. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5577. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5578. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5579. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5580. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5581. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5582. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5583. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5584. rt2800_led_open_drain_enable(rt2x00dev);
  5585. }
  5586. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5587. {
  5588. rt2800_rf_init_calibration(rt2x00dev, 30);
  5589. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5590. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5591. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5592. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5593. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5594. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5595. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5596. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5597. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5598. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5599. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5600. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5601. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5602. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5603. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5604. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5605. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5606. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5607. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5608. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5609. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5610. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5611. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5612. msleep(1);
  5613. rt2800_adjust_freq_offset(rt2x00dev);
  5614. /* Enable DC filter */
  5615. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5616. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5617. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5618. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5619. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5620. rt2800_led_open_drain_enable(rt2x00dev);
  5621. }
  5622. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5623. {
  5624. if (rt2800_is_305x_soc(rt2x00dev)) {
  5625. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5626. return;
  5627. }
  5628. switch (rt2x00dev->chip.rt) {
  5629. case RT3070:
  5630. case RT3071:
  5631. case RT3090:
  5632. rt2800_init_rfcsr_30xx(rt2x00dev);
  5633. break;
  5634. case RT3290:
  5635. rt2800_init_rfcsr_3290(rt2x00dev);
  5636. break;
  5637. case RT3352:
  5638. rt2800_init_rfcsr_3352(rt2x00dev);
  5639. break;
  5640. case RT3390:
  5641. rt2800_init_rfcsr_3390(rt2x00dev);
  5642. break;
  5643. case RT3572:
  5644. rt2800_init_rfcsr_3572(rt2x00dev);
  5645. break;
  5646. case RT3593:
  5647. rt2800_init_rfcsr_3593(rt2x00dev);
  5648. break;
  5649. case RT5390:
  5650. rt2800_init_rfcsr_5390(rt2x00dev);
  5651. break;
  5652. case RT5392:
  5653. rt2800_init_rfcsr_5392(rt2x00dev);
  5654. break;
  5655. case RT5592:
  5656. rt2800_init_rfcsr_5592(rt2x00dev);
  5657. break;
  5658. }
  5659. }
  5660. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5661. {
  5662. u32 reg;
  5663. u16 word;
  5664. /*
  5665. * Initialize all registers.
  5666. */
  5667. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5668. rt2800_init_registers(rt2x00dev)))
  5669. return -EIO;
  5670. /*
  5671. * Send signal to firmware during boot time.
  5672. */
  5673. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5674. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5675. if (rt2x00_is_usb(rt2x00dev)) {
  5676. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5677. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5678. }
  5679. msleep(1);
  5680. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  5681. rt2800_wait_bbp_ready(rt2x00dev)))
  5682. return -EIO;
  5683. rt2800_init_bbp(rt2x00dev);
  5684. rt2800_init_rfcsr(rt2x00dev);
  5685. if (rt2x00_is_usb(rt2x00dev) &&
  5686. (rt2x00_rt(rt2x00dev, RT3070) ||
  5687. rt2x00_rt(rt2x00dev, RT3071) ||
  5688. rt2x00_rt(rt2x00dev, RT3572))) {
  5689. udelay(200);
  5690. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5691. udelay(10);
  5692. }
  5693. /*
  5694. * Enable RX.
  5695. */
  5696. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5697. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5698. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5699. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5700. udelay(50);
  5701. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5702. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5703. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5704. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5705. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5706. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5707. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5708. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5709. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5710. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5711. /*
  5712. * Initialize LED control
  5713. */
  5714. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5715. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5716. word & 0xff, (word >> 8) & 0xff);
  5717. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5718. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5719. word & 0xff, (word >> 8) & 0xff);
  5720. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5721. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5722. word & 0xff, (word >> 8) & 0xff);
  5723. return 0;
  5724. }
  5725. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5726. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5727. {
  5728. u32 reg;
  5729. rt2800_disable_wpdma(rt2x00dev);
  5730. /* Wait for DMA, ignore error */
  5731. rt2800_wait_wpdma_ready(rt2x00dev);
  5732. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5733. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5734. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5735. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5736. }
  5737. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5738. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5739. {
  5740. u32 reg;
  5741. u16 efuse_ctrl_reg;
  5742. if (rt2x00_rt(rt2x00dev, RT3290))
  5743. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5744. else
  5745. efuse_ctrl_reg = EFUSE_CTRL;
  5746. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5747. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5748. }
  5749. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5750. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5751. {
  5752. u32 reg;
  5753. u16 efuse_ctrl_reg;
  5754. u16 efuse_data0_reg;
  5755. u16 efuse_data1_reg;
  5756. u16 efuse_data2_reg;
  5757. u16 efuse_data3_reg;
  5758. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5759. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5760. efuse_data0_reg = EFUSE_DATA0_3290;
  5761. efuse_data1_reg = EFUSE_DATA1_3290;
  5762. efuse_data2_reg = EFUSE_DATA2_3290;
  5763. efuse_data3_reg = EFUSE_DATA3_3290;
  5764. } else {
  5765. efuse_ctrl_reg = EFUSE_CTRL;
  5766. efuse_data0_reg = EFUSE_DATA0;
  5767. efuse_data1_reg = EFUSE_DATA1;
  5768. efuse_data2_reg = EFUSE_DATA2;
  5769. efuse_data3_reg = EFUSE_DATA3;
  5770. }
  5771. mutex_lock(&rt2x00dev->csr_mutex);
  5772. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5773. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5774. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5775. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5776. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5777. /* Wait until the EEPROM has been loaded */
  5778. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5779. /* Apparently the data is read from end to start */
  5780. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5781. /* The returned value is in CPU order, but eeprom is le */
  5782. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5783. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5784. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5785. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5786. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5787. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5788. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5789. mutex_unlock(&rt2x00dev->csr_mutex);
  5790. }
  5791. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5792. {
  5793. unsigned int i;
  5794. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5795. rt2800_efuse_read(rt2x00dev, i);
  5796. return 0;
  5797. }
  5798. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5799. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  5800. {
  5801. u16 word;
  5802. if (rt2x00_rt(rt2x00dev, RT3593))
  5803. return 0;
  5804. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5805. if ((word & 0x00ff) != 0x00ff)
  5806. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5807. return 0;
  5808. }
  5809. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  5810. {
  5811. u16 word;
  5812. if (rt2x00_rt(rt2x00dev, RT3593))
  5813. return 0;
  5814. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5815. if ((word & 0x00ff) != 0x00ff)
  5816. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5817. return 0;
  5818. }
  5819. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5820. {
  5821. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5822. u16 word;
  5823. u8 *mac;
  5824. u8 default_lna_gain;
  5825. int retval;
  5826. /*
  5827. * Read the EEPROM.
  5828. */
  5829. retval = rt2800_read_eeprom(rt2x00dev);
  5830. if (retval)
  5831. return retval;
  5832. /*
  5833. * Start validation of the data that has been read.
  5834. */
  5835. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5836. if (!is_valid_ether_addr(mac)) {
  5837. eth_random_addr(mac);
  5838. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5839. }
  5840. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5841. if (word == 0xffff) {
  5842. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5843. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5844. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5845. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5846. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5847. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5848. rt2x00_rt(rt2x00dev, RT2872)) {
  5849. /*
  5850. * There is a max of 2 RX streams for RT28x0 series
  5851. */
  5852. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5853. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5854. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5855. }
  5856. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5857. if (word == 0xffff) {
  5858. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5859. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5860. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5861. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5862. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5863. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5864. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5865. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5866. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5867. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5868. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5869. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5870. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5871. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5872. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5873. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5874. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5875. }
  5876. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5877. if ((word & 0x00ff) == 0x00ff) {
  5878. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5879. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5880. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5881. }
  5882. if ((word & 0xff00) == 0xff00) {
  5883. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5884. LED_MODE_TXRX_ACTIVITY);
  5885. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5886. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5887. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5888. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5889. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5890. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5891. }
  5892. /*
  5893. * During the LNA validation we are going to use
  5894. * lna0 as correct value. Note that EEPROM_LNA
  5895. * is never validated.
  5896. */
  5897. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5898. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5899. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5900. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5901. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5902. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5903. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5904. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5905. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  5906. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5907. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5908. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5909. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5910. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5911. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5912. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5913. default_lna_gain);
  5914. }
  5915. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  5916. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  5917. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  5918. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  5919. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  5920. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  5921. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  5922. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  5923. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  5924. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  5925. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  5926. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5927. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  5928. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  5929. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  5930. default_lna_gain);
  5931. }
  5932. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  5933. if (rt2x00_rt(rt2x00dev, RT3593)) {
  5934. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  5935. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  5936. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  5937. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  5938. default_lna_gain);
  5939. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  5940. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  5941. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  5942. default_lna_gain);
  5943. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  5944. }
  5945. return 0;
  5946. }
  5947. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  5948. {
  5949. u16 value;
  5950. u16 eeprom;
  5951. u16 rf;
  5952. /*
  5953. * Read EEPROM word for configuration.
  5954. */
  5955. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5956. /*
  5957. * Identify RF chipset by EEPROM value
  5958. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  5959. * RT53xx: defined in "EEPROM_CHIP_ID" field
  5960. */
  5961. if (rt2x00_rt(rt2x00dev, RT3290) ||
  5962. rt2x00_rt(rt2x00dev, RT5390) ||
  5963. rt2x00_rt(rt2x00dev, RT5392))
  5964. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  5965. else
  5966. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  5967. switch (rf) {
  5968. case RF2820:
  5969. case RF2850:
  5970. case RF2720:
  5971. case RF2750:
  5972. case RF3020:
  5973. case RF2020:
  5974. case RF3021:
  5975. case RF3022:
  5976. case RF3052:
  5977. case RF3053:
  5978. case RF3290:
  5979. case RF3320:
  5980. case RF3322:
  5981. case RF5360:
  5982. case RF5370:
  5983. case RF5372:
  5984. case RF5390:
  5985. case RF5392:
  5986. case RF5592:
  5987. break;
  5988. default:
  5989. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  5990. rf);
  5991. return -ENODEV;
  5992. }
  5993. rt2x00_set_rf(rt2x00dev, rf);
  5994. /*
  5995. * Identify default antenna configuration.
  5996. */
  5997. rt2x00dev->default_ant.tx_chain_num =
  5998. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  5999. rt2x00dev->default_ant.rx_chain_num =
  6000. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  6001. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  6002. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6003. rt2x00_rt(rt2x00dev, RT3090) ||
  6004. rt2x00_rt(rt2x00dev, RT3352) ||
  6005. rt2x00_rt(rt2x00dev, RT3390)) {
  6006. value = rt2x00_get_field16(eeprom,
  6007. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  6008. switch (value) {
  6009. case 0:
  6010. case 1:
  6011. case 2:
  6012. rt2x00dev->default_ant.tx = ANTENNA_A;
  6013. rt2x00dev->default_ant.rx = ANTENNA_A;
  6014. break;
  6015. case 3:
  6016. rt2x00dev->default_ant.tx = ANTENNA_A;
  6017. rt2x00dev->default_ant.rx = ANTENNA_B;
  6018. break;
  6019. }
  6020. } else {
  6021. rt2x00dev->default_ant.tx = ANTENNA_A;
  6022. rt2x00dev->default_ant.rx = ANTENNA_A;
  6023. }
  6024. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  6025. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  6026. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  6027. }
  6028. /*
  6029. * Determine external LNA informations.
  6030. */
  6031. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  6032. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  6033. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  6034. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  6035. /*
  6036. * Detect if this device has an hardware controlled radio.
  6037. */
  6038. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  6039. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  6040. /*
  6041. * Detect if this device has Bluetooth co-existence.
  6042. */
  6043. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  6044. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  6045. /*
  6046. * Read frequency offset and RF programming sequence.
  6047. */
  6048. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  6049. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  6050. /*
  6051. * Store led settings, for correct led behaviour.
  6052. */
  6053. #ifdef CONFIG_RT2X00_LIB_LEDS
  6054. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  6055. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  6056. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  6057. rt2x00dev->led_mcu_reg = eeprom;
  6058. #endif /* CONFIG_RT2X00_LIB_LEDS */
  6059. /*
  6060. * Check if support EIRP tx power limit feature.
  6061. */
  6062. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  6063. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  6064. EIRP_MAX_TX_POWER_LIMIT)
  6065. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  6066. return 0;
  6067. }
  6068. /*
  6069. * RF value list for rt28xx
  6070. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  6071. */
  6072. static const struct rf_channel rf_vals[] = {
  6073. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  6074. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  6075. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  6076. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  6077. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  6078. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  6079. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  6080. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  6081. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  6082. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  6083. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  6084. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  6085. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  6086. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  6087. /* 802.11 UNI / HyperLan 2 */
  6088. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  6089. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  6090. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  6091. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  6092. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  6093. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  6094. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  6095. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  6096. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  6097. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  6098. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  6099. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  6100. /* 802.11 HyperLan 2 */
  6101. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  6102. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  6103. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  6104. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  6105. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  6106. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  6107. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  6108. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  6109. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  6110. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  6111. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  6112. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  6113. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  6114. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  6115. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  6116. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  6117. /* 802.11 UNII */
  6118. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  6119. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  6120. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  6121. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  6122. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  6123. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  6124. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  6125. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  6126. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  6127. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  6128. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  6129. /* 802.11 Japan */
  6130. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  6131. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  6132. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  6133. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  6134. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  6135. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  6136. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  6137. };
  6138. /*
  6139. * RF value list for rt3xxx
  6140. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  6141. */
  6142. static const struct rf_channel rf_vals_3x[] = {
  6143. {1, 241, 2, 2 },
  6144. {2, 241, 2, 7 },
  6145. {3, 242, 2, 2 },
  6146. {4, 242, 2, 7 },
  6147. {5, 243, 2, 2 },
  6148. {6, 243, 2, 7 },
  6149. {7, 244, 2, 2 },
  6150. {8, 244, 2, 7 },
  6151. {9, 245, 2, 2 },
  6152. {10, 245, 2, 7 },
  6153. {11, 246, 2, 2 },
  6154. {12, 246, 2, 7 },
  6155. {13, 247, 2, 2 },
  6156. {14, 248, 2, 4 },
  6157. /* 802.11 UNI / HyperLan 2 */
  6158. {36, 0x56, 0, 4},
  6159. {38, 0x56, 0, 6},
  6160. {40, 0x56, 0, 8},
  6161. {44, 0x57, 0, 0},
  6162. {46, 0x57, 0, 2},
  6163. {48, 0x57, 0, 4},
  6164. {52, 0x57, 0, 8},
  6165. {54, 0x57, 0, 10},
  6166. {56, 0x58, 0, 0},
  6167. {60, 0x58, 0, 4},
  6168. {62, 0x58, 0, 6},
  6169. {64, 0x58, 0, 8},
  6170. /* 802.11 HyperLan 2 */
  6171. {100, 0x5b, 0, 8},
  6172. {102, 0x5b, 0, 10},
  6173. {104, 0x5c, 0, 0},
  6174. {108, 0x5c, 0, 4},
  6175. {110, 0x5c, 0, 6},
  6176. {112, 0x5c, 0, 8},
  6177. {116, 0x5d, 0, 0},
  6178. {118, 0x5d, 0, 2},
  6179. {120, 0x5d, 0, 4},
  6180. {124, 0x5d, 0, 8},
  6181. {126, 0x5d, 0, 10},
  6182. {128, 0x5e, 0, 0},
  6183. {132, 0x5e, 0, 4},
  6184. {134, 0x5e, 0, 6},
  6185. {136, 0x5e, 0, 8},
  6186. {140, 0x5f, 0, 0},
  6187. /* 802.11 UNII */
  6188. {149, 0x5f, 0, 9},
  6189. {151, 0x5f, 0, 11},
  6190. {153, 0x60, 0, 1},
  6191. {157, 0x60, 0, 5},
  6192. {159, 0x60, 0, 7},
  6193. {161, 0x60, 0, 9},
  6194. {165, 0x61, 0, 1},
  6195. {167, 0x61, 0, 3},
  6196. {169, 0x61, 0, 5},
  6197. {171, 0x61, 0, 7},
  6198. {173, 0x61, 0, 9},
  6199. };
  6200. static const struct rf_channel rf_vals_5592_xtal20[] = {
  6201. /* Channel, N, K, mod, R */
  6202. {1, 482, 4, 10, 3},
  6203. {2, 483, 4, 10, 3},
  6204. {3, 484, 4, 10, 3},
  6205. {4, 485, 4, 10, 3},
  6206. {5, 486, 4, 10, 3},
  6207. {6, 487, 4, 10, 3},
  6208. {7, 488, 4, 10, 3},
  6209. {8, 489, 4, 10, 3},
  6210. {9, 490, 4, 10, 3},
  6211. {10, 491, 4, 10, 3},
  6212. {11, 492, 4, 10, 3},
  6213. {12, 493, 4, 10, 3},
  6214. {13, 494, 4, 10, 3},
  6215. {14, 496, 8, 10, 3},
  6216. {36, 172, 8, 12, 1},
  6217. {38, 173, 0, 12, 1},
  6218. {40, 173, 4, 12, 1},
  6219. {42, 173, 8, 12, 1},
  6220. {44, 174, 0, 12, 1},
  6221. {46, 174, 4, 12, 1},
  6222. {48, 174, 8, 12, 1},
  6223. {50, 175, 0, 12, 1},
  6224. {52, 175, 4, 12, 1},
  6225. {54, 175, 8, 12, 1},
  6226. {56, 176, 0, 12, 1},
  6227. {58, 176, 4, 12, 1},
  6228. {60, 176, 8, 12, 1},
  6229. {62, 177, 0, 12, 1},
  6230. {64, 177, 4, 12, 1},
  6231. {100, 183, 4, 12, 1},
  6232. {102, 183, 8, 12, 1},
  6233. {104, 184, 0, 12, 1},
  6234. {106, 184, 4, 12, 1},
  6235. {108, 184, 8, 12, 1},
  6236. {110, 185, 0, 12, 1},
  6237. {112, 185, 4, 12, 1},
  6238. {114, 185, 8, 12, 1},
  6239. {116, 186, 0, 12, 1},
  6240. {118, 186, 4, 12, 1},
  6241. {120, 186, 8, 12, 1},
  6242. {122, 187, 0, 12, 1},
  6243. {124, 187, 4, 12, 1},
  6244. {126, 187, 8, 12, 1},
  6245. {128, 188, 0, 12, 1},
  6246. {130, 188, 4, 12, 1},
  6247. {132, 188, 8, 12, 1},
  6248. {134, 189, 0, 12, 1},
  6249. {136, 189, 4, 12, 1},
  6250. {138, 189, 8, 12, 1},
  6251. {140, 190, 0, 12, 1},
  6252. {149, 191, 6, 12, 1},
  6253. {151, 191, 10, 12, 1},
  6254. {153, 192, 2, 12, 1},
  6255. {155, 192, 6, 12, 1},
  6256. {157, 192, 10, 12, 1},
  6257. {159, 193, 2, 12, 1},
  6258. {161, 193, 6, 12, 1},
  6259. {165, 194, 2, 12, 1},
  6260. {184, 164, 0, 12, 1},
  6261. {188, 164, 4, 12, 1},
  6262. {192, 165, 8, 12, 1},
  6263. {196, 166, 0, 12, 1},
  6264. };
  6265. static const struct rf_channel rf_vals_5592_xtal40[] = {
  6266. /* Channel, N, K, mod, R */
  6267. {1, 241, 2, 10, 3},
  6268. {2, 241, 7, 10, 3},
  6269. {3, 242, 2, 10, 3},
  6270. {4, 242, 7, 10, 3},
  6271. {5, 243, 2, 10, 3},
  6272. {6, 243, 7, 10, 3},
  6273. {7, 244, 2, 10, 3},
  6274. {8, 244, 7, 10, 3},
  6275. {9, 245, 2, 10, 3},
  6276. {10, 245, 7, 10, 3},
  6277. {11, 246, 2, 10, 3},
  6278. {12, 246, 7, 10, 3},
  6279. {13, 247, 2, 10, 3},
  6280. {14, 248, 4, 10, 3},
  6281. {36, 86, 4, 12, 1},
  6282. {38, 86, 6, 12, 1},
  6283. {40, 86, 8, 12, 1},
  6284. {42, 86, 10, 12, 1},
  6285. {44, 87, 0, 12, 1},
  6286. {46, 87, 2, 12, 1},
  6287. {48, 87, 4, 12, 1},
  6288. {50, 87, 6, 12, 1},
  6289. {52, 87, 8, 12, 1},
  6290. {54, 87, 10, 12, 1},
  6291. {56, 88, 0, 12, 1},
  6292. {58, 88, 2, 12, 1},
  6293. {60, 88, 4, 12, 1},
  6294. {62, 88, 6, 12, 1},
  6295. {64, 88, 8, 12, 1},
  6296. {100, 91, 8, 12, 1},
  6297. {102, 91, 10, 12, 1},
  6298. {104, 92, 0, 12, 1},
  6299. {106, 92, 2, 12, 1},
  6300. {108, 92, 4, 12, 1},
  6301. {110, 92, 6, 12, 1},
  6302. {112, 92, 8, 12, 1},
  6303. {114, 92, 10, 12, 1},
  6304. {116, 93, 0, 12, 1},
  6305. {118, 93, 2, 12, 1},
  6306. {120, 93, 4, 12, 1},
  6307. {122, 93, 6, 12, 1},
  6308. {124, 93, 8, 12, 1},
  6309. {126, 93, 10, 12, 1},
  6310. {128, 94, 0, 12, 1},
  6311. {130, 94, 2, 12, 1},
  6312. {132, 94, 4, 12, 1},
  6313. {134, 94, 6, 12, 1},
  6314. {136, 94, 8, 12, 1},
  6315. {138, 94, 10, 12, 1},
  6316. {140, 95, 0, 12, 1},
  6317. {149, 95, 9, 12, 1},
  6318. {151, 95, 11, 12, 1},
  6319. {153, 96, 1, 12, 1},
  6320. {155, 96, 3, 12, 1},
  6321. {157, 96, 5, 12, 1},
  6322. {159, 96, 7, 12, 1},
  6323. {161, 96, 9, 12, 1},
  6324. {165, 97, 1, 12, 1},
  6325. {184, 82, 0, 12, 1},
  6326. {188, 82, 4, 12, 1},
  6327. {192, 82, 8, 12, 1},
  6328. {196, 83, 0, 12, 1},
  6329. };
  6330. static const struct rf_channel rf_vals_3053[] = {
  6331. /* Channel, N, R, K */
  6332. {1, 241, 2, 2},
  6333. {2, 241, 2, 7},
  6334. {3, 242, 2, 2},
  6335. {4, 242, 2, 7},
  6336. {5, 243, 2, 2},
  6337. {6, 243, 2, 7},
  6338. {7, 244, 2, 2},
  6339. {8, 244, 2, 7},
  6340. {9, 245, 2, 2},
  6341. {10, 245, 2, 7},
  6342. {11, 246, 2, 2},
  6343. {12, 246, 2, 7},
  6344. {13, 247, 2, 2},
  6345. {14, 248, 2, 4},
  6346. {36, 0x56, 0, 4},
  6347. {38, 0x56, 0, 6},
  6348. {40, 0x56, 0, 8},
  6349. {44, 0x57, 0, 0},
  6350. {46, 0x57, 0, 2},
  6351. {48, 0x57, 0, 4},
  6352. {52, 0x57, 0, 8},
  6353. {54, 0x57, 0, 10},
  6354. {56, 0x58, 0, 0},
  6355. {60, 0x58, 0, 4},
  6356. {62, 0x58, 0, 6},
  6357. {64, 0x58, 0, 8},
  6358. {100, 0x5B, 0, 8},
  6359. {102, 0x5B, 0, 10},
  6360. {104, 0x5C, 0, 0},
  6361. {108, 0x5C, 0, 4},
  6362. {110, 0x5C, 0, 6},
  6363. {112, 0x5C, 0, 8},
  6364. /* NOTE: Channel 114 has been removed intentionally.
  6365. * The EEPROM contains no TX power values for that,
  6366. * and it is disabled in the vendor driver as well.
  6367. */
  6368. {116, 0x5D, 0, 0},
  6369. {118, 0x5D, 0, 2},
  6370. {120, 0x5D, 0, 4},
  6371. {124, 0x5D, 0, 8},
  6372. {126, 0x5D, 0, 10},
  6373. {128, 0x5E, 0, 0},
  6374. {132, 0x5E, 0, 4},
  6375. {134, 0x5E, 0, 6},
  6376. {136, 0x5E, 0, 8},
  6377. {140, 0x5F, 0, 0},
  6378. {149, 0x5F, 0, 9},
  6379. {151, 0x5F, 0, 11},
  6380. {153, 0x60, 0, 1},
  6381. {157, 0x60, 0, 5},
  6382. {159, 0x60, 0, 7},
  6383. {161, 0x60, 0, 9},
  6384. {165, 0x61, 0, 1},
  6385. {167, 0x61, 0, 3},
  6386. {169, 0x61, 0, 5},
  6387. {171, 0x61, 0, 7},
  6388. {173, 0x61, 0, 9},
  6389. };
  6390. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  6391. {
  6392. struct hw_mode_spec *spec = &rt2x00dev->spec;
  6393. struct channel_info *info;
  6394. char *default_power1;
  6395. char *default_power2;
  6396. char *default_power3;
  6397. unsigned int i;
  6398. u16 eeprom;
  6399. u32 reg;
  6400. /*
  6401. * Disable powersaving as default on PCI devices.
  6402. */
  6403. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  6404. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  6405. /*
  6406. * Initialize all hw fields.
  6407. */
  6408. rt2x00dev->hw->flags =
  6409. IEEE80211_HW_SIGNAL_DBM |
  6410. IEEE80211_HW_SUPPORTS_PS |
  6411. IEEE80211_HW_PS_NULLFUNC_STACK |
  6412. IEEE80211_HW_AMPDU_AGGREGATION |
  6413. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  6414. /*
  6415. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  6416. * unless we are capable of sending the buffered frames out after the
  6417. * DTIM transmission using rt2x00lib_beacondone. This will send out
  6418. * multicast and broadcast traffic immediately instead of buffering it
  6419. * infinitly and thus dropping it after some time.
  6420. */
  6421. if (!rt2x00_is_usb(rt2x00dev))
  6422. rt2x00dev->hw->flags |=
  6423. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  6424. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  6425. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  6426. rt2800_eeprom_addr(rt2x00dev,
  6427. EEPROM_MAC_ADDR_0));
  6428. /*
  6429. * As rt2800 has a global fallback table we cannot specify
  6430. * more then one tx rate per frame but since the hw will
  6431. * try several rates (based on the fallback table) we should
  6432. * initialize max_report_rates to the maximum number of rates
  6433. * we are going to try. Otherwise mac80211 will truncate our
  6434. * reported tx rates and the rc algortihm will end up with
  6435. * incorrect data.
  6436. */
  6437. rt2x00dev->hw->max_rates = 1;
  6438. rt2x00dev->hw->max_report_rates = 7;
  6439. rt2x00dev->hw->max_rate_tries = 1;
  6440. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6441. /*
  6442. * Initialize hw_mode information.
  6443. */
  6444. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6445. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6446. if (rt2x00_rf(rt2x00dev, RF2820) ||
  6447. rt2x00_rf(rt2x00dev, RF2720)) {
  6448. spec->num_channels = 14;
  6449. spec->channels = rf_vals;
  6450. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  6451. rt2x00_rf(rt2x00dev, RF2750)) {
  6452. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6453. spec->num_channels = ARRAY_SIZE(rf_vals);
  6454. spec->channels = rf_vals;
  6455. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  6456. rt2x00_rf(rt2x00dev, RF2020) ||
  6457. rt2x00_rf(rt2x00dev, RF3021) ||
  6458. rt2x00_rf(rt2x00dev, RF3022) ||
  6459. rt2x00_rf(rt2x00dev, RF3290) ||
  6460. rt2x00_rf(rt2x00dev, RF3320) ||
  6461. rt2x00_rf(rt2x00dev, RF3322) ||
  6462. rt2x00_rf(rt2x00dev, RF5360) ||
  6463. rt2x00_rf(rt2x00dev, RF5370) ||
  6464. rt2x00_rf(rt2x00dev, RF5372) ||
  6465. rt2x00_rf(rt2x00dev, RF5390) ||
  6466. rt2x00_rf(rt2x00dev, RF5392)) {
  6467. spec->num_channels = 14;
  6468. spec->channels = rf_vals_3x;
  6469. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  6470. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6471. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6472. spec->channels = rf_vals_3x;
  6473. } else if (rt2x00_rf(rt2x00dev, RF3053)) {
  6474. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6475. spec->num_channels = ARRAY_SIZE(rf_vals_3053);
  6476. spec->channels = rf_vals_3053;
  6477. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  6478. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6479. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6480. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6481. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6482. spec->channels = rf_vals_5592_xtal40;
  6483. } else {
  6484. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6485. spec->channels = rf_vals_5592_xtal20;
  6486. }
  6487. }
  6488. if (WARN_ON_ONCE(!spec->channels))
  6489. return -ENODEV;
  6490. /*
  6491. * Initialize HT information.
  6492. */
  6493. if (!rt2x00_rf(rt2x00dev, RF2020))
  6494. spec->ht.ht_supported = true;
  6495. else
  6496. spec->ht.ht_supported = false;
  6497. spec->ht.cap =
  6498. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6499. IEEE80211_HT_CAP_GRN_FLD |
  6500. IEEE80211_HT_CAP_SGI_20 |
  6501. IEEE80211_HT_CAP_SGI_40;
  6502. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  6503. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6504. spec->ht.cap |=
  6505. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  6506. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6507. spec->ht.ampdu_factor = 3;
  6508. spec->ht.ampdu_density = 4;
  6509. spec->ht.mcs.tx_params =
  6510. IEEE80211_HT_MCS_TX_DEFINED |
  6511. IEEE80211_HT_MCS_TX_RX_DIFF |
  6512. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  6513. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6514. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  6515. case 3:
  6516. spec->ht.mcs.rx_mask[2] = 0xff;
  6517. case 2:
  6518. spec->ht.mcs.rx_mask[1] = 0xff;
  6519. case 1:
  6520. spec->ht.mcs.rx_mask[0] = 0xff;
  6521. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6522. break;
  6523. }
  6524. /*
  6525. * Create channel information array
  6526. */
  6527. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6528. if (!info)
  6529. return -ENOMEM;
  6530. spec->channels_info = info;
  6531. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6532. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6533. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6534. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  6535. EEPROM_EXT_TXPOWER_BG3);
  6536. else
  6537. default_power3 = NULL;
  6538. for (i = 0; i < 14; i++) {
  6539. info[i].default_power1 = default_power1[i];
  6540. info[i].default_power2 = default_power2[i];
  6541. if (default_power3)
  6542. info[i].default_power3 = default_power3[i];
  6543. }
  6544. if (spec->num_channels > 14) {
  6545. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6546. EEPROM_TXPOWER_A1);
  6547. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6548. EEPROM_TXPOWER_A2);
  6549. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6550. default_power3 =
  6551. rt2800_eeprom_addr(rt2x00dev,
  6552. EEPROM_EXT_TXPOWER_A3);
  6553. else
  6554. default_power3 = NULL;
  6555. for (i = 14; i < spec->num_channels; i++) {
  6556. info[i].default_power1 = default_power1[i - 14];
  6557. info[i].default_power2 = default_power2[i - 14];
  6558. if (default_power3)
  6559. info[i].default_power3 = default_power3[i - 14];
  6560. }
  6561. }
  6562. switch (rt2x00dev->chip.rf) {
  6563. case RF2020:
  6564. case RF3020:
  6565. case RF3021:
  6566. case RF3022:
  6567. case RF3320:
  6568. case RF3052:
  6569. case RF3053:
  6570. case RF3290:
  6571. case RF5360:
  6572. case RF5370:
  6573. case RF5372:
  6574. case RF5390:
  6575. case RF5392:
  6576. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6577. break;
  6578. }
  6579. return 0;
  6580. }
  6581. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6582. {
  6583. u32 reg;
  6584. u32 rt;
  6585. u32 rev;
  6586. if (rt2x00_rt(rt2x00dev, RT3290))
  6587. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6588. else
  6589. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6590. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6591. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6592. switch (rt) {
  6593. case RT2860:
  6594. case RT2872:
  6595. case RT2883:
  6596. case RT3070:
  6597. case RT3071:
  6598. case RT3090:
  6599. case RT3290:
  6600. case RT3352:
  6601. case RT3390:
  6602. case RT3572:
  6603. case RT3593:
  6604. case RT5390:
  6605. case RT5392:
  6606. case RT5592:
  6607. break;
  6608. default:
  6609. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6610. rt, rev);
  6611. return -ENODEV;
  6612. }
  6613. rt2x00_set_rt(rt2x00dev, rt, rev);
  6614. return 0;
  6615. }
  6616. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6617. {
  6618. int retval;
  6619. u32 reg;
  6620. retval = rt2800_probe_rt(rt2x00dev);
  6621. if (retval)
  6622. return retval;
  6623. /*
  6624. * Allocate eeprom data.
  6625. */
  6626. retval = rt2800_validate_eeprom(rt2x00dev);
  6627. if (retval)
  6628. return retval;
  6629. retval = rt2800_init_eeprom(rt2x00dev);
  6630. if (retval)
  6631. return retval;
  6632. /*
  6633. * Enable rfkill polling by setting GPIO direction of the
  6634. * rfkill switch GPIO pin correctly.
  6635. */
  6636. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6637. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6638. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6639. /*
  6640. * Initialize hw specifications.
  6641. */
  6642. retval = rt2800_probe_hw_mode(rt2x00dev);
  6643. if (retval)
  6644. return retval;
  6645. /*
  6646. * Set device capabilities.
  6647. */
  6648. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6649. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6650. if (!rt2x00_is_usb(rt2x00dev))
  6651. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6652. /*
  6653. * Set device requirements.
  6654. */
  6655. if (!rt2x00_is_soc(rt2x00dev))
  6656. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6657. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6658. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6659. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6660. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6661. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6662. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6663. if (rt2x00_is_usb(rt2x00dev))
  6664. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6665. else {
  6666. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6667. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6668. }
  6669. /*
  6670. * Set the rssi offset.
  6671. */
  6672. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6673. return 0;
  6674. }
  6675. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6676. /*
  6677. * IEEE80211 stack callback functions.
  6678. */
  6679. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  6680. u16 *iv16)
  6681. {
  6682. struct rt2x00_dev *rt2x00dev = hw->priv;
  6683. struct mac_iveiv_entry iveiv_entry;
  6684. u32 offset;
  6685. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  6686. rt2800_register_multiread(rt2x00dev, offset,
  6687. &iveiv_entry, sizeof(iveiv_entry));
  6688. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  6689. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  6690. }
  6691. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  6692. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6693. {
  6694. struct rt2x00_dev *rt2x00dev = hw->priv;
  6695. u32 reg;
  6696. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6697. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6698. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6699. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6700. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6701. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6702. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6703. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6704. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6705. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6706. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6707. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6708. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6709. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6710. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6711. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6712. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6713. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6714. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6715. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6716. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6717. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6718. return 0;
  6719. }
  6720. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6721. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6722. struct ieee80211_vif *vif, u16 queue_idx,
  6723. const struct ieee80211_tx_queue_params *params)
  6724. {
  6725. struct rt2x00_dev *rt2x00dev = hw->priv;
  6726. struct data_queue *queue;
  6727. struct rt2x00_field32 field;
  6728. int retval;
  6729. u32 reg;
  6730. u32 offset;
  6731. /*
  6732. * First pass the configuration through rt2x00lib, that will
  6733. * update the queue settings and validate the input. After that
  6734. * we are free to update the registers based on the value
  6735. * in the queue parameter.
  6736. */
  6737. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6738. if (retval)
  6739. return retval;
  6740. /*
  6741. * We only need to perform additional register initialization
  6742. * for WMM queues/
  6743. */
  6744. if (queue_idx >= 4)
  6745. return 0;
  6746. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6747. /* Update WMM TXOP register */
  6748. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6749. field.bit_offset = (queue_idx & 1) * 16;
  6750. field.bit_mask = 0xffff << field.bit_offset;
  6751. rt2800_register_read(rt2x00dev, offset, &reg);
  6752. rt2x00_set_field32(&reg, field, queue->txop);
  6753. rt2800_register_write(rt2x00dev, offset, reg);
  6754. /* Update WMM registers */
  6755. field.bit_offset = queue_idx * 4;
  6756. field.bit_mask = 0xf << field.bit_offset;
  6757. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6758. rt2x00_set_field32(&reg, field, queue->aifs);
  6759. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6760. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6761. rt2x00_set_field32(&reg, field, queue->cw_min);
  6762. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6763. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6764. rt2x00_set_field32(&reg, field, queue->cw_max);
  6765. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6766. /* Update EDCA registers */
  6767. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6768. rt2800_register_read(rt2x00dev, offset, &reg);
  6769. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6770. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6771. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6772. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6773. rt2800_register_write(rt2x00dev, offset, reg);
  6774. return 0;
  6775. }
  6776. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6777. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6778. {
  6779. struct rt2x00_dev *rt2x00dev = hw->priv;
  6780. u64 tsf;
  6781. u32 reg;
  6782. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6783. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6784. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6785. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6786. return tsf;
  6787. }
  6788. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6789. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6790. enum ieee80211_ampdu_mlme_action action,
  6791. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  6792. u8 buf_size)
  6793. {
  6794. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6795. int ret = 0;
  6796. /*
  6797. * Don't allow aggregation for stations the hardware isn't aware
  6798. * of because tx status reports for frames to an unknown station
  6799. * always contain wcid=255 and thus we can't distinguish between
  6800. * multiple stations which leads to unwanted situations when the
  6801. * hw reorders frames due to aggregation.
  6802. */
  6803. if (sta_priv->wcid < 0)
  6804. return 1;
  6805. switch (action) {
  6806. case IEEE80211_AMPDU_RX_START:
  6807. case IEEE80211_AMPDU_RX_STOP:
  6808. /*
  6809. * The hw itself takes care of setting up BlockAck mechanisms.
  6810. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6811. * agreement. Once that is done, the hw will BlockAck incoming
  6812. * AMPDUs without further setup.
  6813. */
  6814. break;
  6815. case IEEE80211_AMPDU_TX_START:
  6816. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6817. break;
  6818. case IEEE80211_AMPDU_TX_STOP_CONT:
  6819. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6820. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6821. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6822. break;
  6823. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6824. break;
  6825. default:
  6826. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6827. "Unknown AMPDU action\n");
  6828. }
  6829. return ret;
  6830. }
  6831. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6832. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6833. struct survey_info *survey)
  6834. {
  6835. struct rt2x00_dev *rt2x00dev = hw->priv;
  6836. struct ieee80211_conf *conf = &hw->conf;
  6837. u32 idle, busy, busy_ext;
  6838. if (idx != 0)
  6839. return -ENOENT;
  6840. survey->channel = conf->chandef.chan;
  6841. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6842. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6843. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6844. if (idle || busy) {
  6845. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  6846. SURVEY_INFO_CHANNEL_TIME_BUSY |
  6847. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  6848. survey->channel_time = (idle + busy) / 1000;
  6849. survey->channel_time_busy = busy / 1000;
  6850. survey->channel_time_ext_busy = busy_ext / 1000;
  6851. }
  6852. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6853. survey->filled |= SURVEY_INFO_IN_USE;
  6854. return 0;
  6855. }
  6856. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6857. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6858. MODULE_VERSION(DRV_VERSION);
  6859. MODULE_DESCRIPTION("Ralink RT2800 library");
  6860. MODULE_LICENSE("GPL");