pch_phub.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/types.h>
  20. #include <linux/fs.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/string.h>
  23. #include <linux/pci.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/mutex.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/ctype.h>
  29. #include <linux/dmi.h>
  30. #define PHUB_STATUS 0x00 /* Status Register offset */
  31. #define PHUB_CONTROL 0x04 /* Control Register offset */
  32. #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */
  33. #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */
  34. #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */
  35. #define PCH_PHUB_MAC_START_ADDR 0x20C /* MAC data area start address offset */
  36. #define PCH_PHUB_ROM_START_ADDR_EG20T 0x14 /* ROM data area start address offset
  37. (Intel EG20T PCH)*/
  38. #define PCH_PHUB_ROM_START_ADDR_ML7213 0x400 /* ROM data area start address
  39. offset(OKI SEMICONDUCTOR ML7213)
  40. */
  41. /* MAX number of INT_REDUCE_CONTROL registers */
  42. #define MAX_NUM_INT_REDUCE_CONTROL_REG 128
  43. #define PCI_DEVICE_ID_PCH1_PHUB 0x8801
  44. #define PCH_MINOR_NOS 1
  45. #define CLKCFG_CAN_50MHZ 0x12000000
  46. #define CLKCFG_CANCLK_MASK 0xFF000000
  47. #define CLKCFG_UART_MASK 0xFFFFFF
  48. /* CM-iTC */
  49. #define CLKCFG_UART_48MHZ (1 << 16)
  50. #define CLKCFG_BAUDDIV (2 << 20)
  51. #define CLKCFG_PLL2VCO (8 << 9)
  52. #define CLKCFG_UARTCLKSEL (1 << 18)
  53. /* Macros for ML7213 */
  54. #define PCI_VENDOR_ID_ROHM 0x10db
  55. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  56. /* SROM ACCESS Macro */
  57. #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1))
  58. /* Registers address offset */
  59. #define PCH_PHUB_ID_REG 0x0000
  60. #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004
  61. #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008
  62. #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C
  63. #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010
  64. #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014
  65. #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018
  66. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020
  67. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024
  68. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028
  69. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C
  70. #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040
  71. #define CLKCFG_REG_OFFSET 0x500
  72. #define PCH_PHUB_OROM_SIZE 15360
  73. /**
  74. * struct pch_phub_reg - PHUB register structure
  75. * @phub_id_reg: PHUB_ID register val
  76. * @q_pri_val_reg: QUEUE_PRI_VAL register val
  77. * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val
  78. * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val
  79. * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val
  80. * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val
  81. * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val
  82. * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val
  83. * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val
  84. * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val
  85. * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val
  86. * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val
  87. * @clkcfg_reg: CLK CFG register val
  88. * @pch_phub_base_address: Register base address
  89. * @pch_phub_extrom_base_address: external rom base address
  90. */
  91. struct pch_phub_reg {
  92. u32 phub_id_reg;
  93. u32 q_pri_val_reg;
  94. u32 rc_q_maxsize_reg;
  95. u32 bri_q_maxsize_reg;
  96. u32 comp_resp_timeout_reg;
  97. u32 bus_slave_control_reg;
  98. u32 deadlock_avoid_type_reg;
  99. u32 intpin_reg_wpermit_reg0;
  100. u32 intpin_reg_wpermit_reg1;
  101. u32 intpin_reg_wpermit_reg2;
  102. u32 intpin_reg_wpermit_reg3;
  103. u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG];
  104. u32 clkcfg_reg;
  105. void __iomem *pch_phub_base_address;
  106. void __iomem *pch_phub_extrom_base_address;
  107. };
  108. /* SROM SPEC for MAC address assignment offset */
  109. static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa};
  110. static DEFINE_MUTEX(pch_phub_mutex);
  111. /**
  112. * pch_phub_read_modify_write_reg() - Reading modifying and writing register
  113. * @reg_addr_offset: Register offset address value.
  114. * @data: Writing value.
  115. * @mask: Mask value.
  116. */
  117. static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip,
  118. unsigned int reg_addr_offset,
  119. unsigned int data, unsigned int mask)
  120. {
  121. void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset;
  122. iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr);
  123. }
  124. /* pch_phub_save_reg_conf - saves register configuration */
  125. static void pch_phub_save_reg_conf(struct pci_dev *pdev)
  126. {
  127. unsigned int i;
  128. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  129. void __iomem *p = chip->pch_phub_base_address;
  130. chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG);
  131. chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  132. chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  133. chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  134. chip->comp_resp_timeout_reg =
  135. ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  136. chip->bus_slave_control_reg =
  137. ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  138. chip->deadlock_avoid_type_reg =
  139. ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  140. chip->intpin_reg_wpermit_reg0 =
  141. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  142. chip->intpin_reg_wpermit_reg1 =
  143. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  144. chip->intpin_reg_wpermit_reg2 =
  145. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  146. chip->intpin_reg_wpermit_reg3 =
  147. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  148. dev_dbg(&pdev->dev, "%s : "
  149. "chip->phub_id_reg=%x, "
  150. "chip->q_pri_val_reg=%x, "
  151. "chip->rc_q_maxsize_reg=%x, "
  152. "chip->bri_q_maxsize_reg=%x, "
  153. "chip->comp_resp_timeout_reg=%x, "
  154. "chip->bus_slave_control_reg=%x, "
  155. "chip->deadlock_avoid_type_reg=%x, "
  156. "chip->intpin_reg_wpermit_reg0=%x, "
  157. "chip->intpin_reg_wpermit_reg1=%x, "
  158. "chip->intpin_reg_wpermit_reg2=%x, "
  159. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  160. chip->phub_id_reg,
  161. chip->q_pri_val_reg,
  162. chip->rc_q_maxsize_reg,
  163. chip->bri_q_maxsize_reg,
  164. chip->comp_resp_timeout_reg,
  165. chip->bus_slave_control_reg,
  166. chip->deadlock_avoid_type_reg,
  167. chip->intpin_reg_wpermit_reg0,
  168. chip->intpin_reg_wpermit_reg1,
  169. chip->intpin_reg_wpermit_reg2,
  170. chip->intpin_reg_wpermit_reg3);
  171. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  172. chip->int_reduce_control_reg[i] =
  173. ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  174. dev_dbg(&pdev->dev, "%s : "
  175. "chip->int_reduce_control_reg[%d]=%x\n",
  176. __func__, i, chip->int_reduce_control_reg[i]);
  177. }
  178. chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET);
  179. }
  180. /* pch_phub_restore_reg_conf - restore register configuration */
  181. static void pch_phub_restore_reg_conf(struct pci_dev *pdev)
  182. {
  183. unsigned int i;
  184. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  185. void __iomem *p;
  186. p = chip->pch_phub_base_address;
  187. iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG);
  188. iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  189. iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  190. iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  191. iowrite32(chip->comp_resp_timeout_reg,
  192. p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  193. iowrite32(chip->bus_slave_control_reg,
  194. p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  195. iowrite32(chip->deadlock_avoid_type_reg,
  196. p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  197. iowrite32(chip->intpin_reg_wpermit_reg0,
  198. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  199. iowrite32(chip->intpin_reg_wpermit_reg1,
  200. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  201. iowrite32(chip->intpin_reg_wpermit_reg2,
  202. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  203. iowrite32(chip->intpin_reg_wpermit_reg3,
  204. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  205. dev_dbg(&pdev->dev, "%s : "
  206. "chip->phub_id_reg=%x, "
  207. "chip->q_pri_val_reg=%x, "
  208. "chip->rc_q_maxsize_reg=%x, "
  209. "chip->bri_q_maxsize_reg=%x, "
  210. "chip->comp_resp_timeout_reg=%x, "
  211. "chip->bus_slave_control_reg=%x, "
  212. "chip->deadlock_avoid_type_reg=%x, "
  213. "chip->intpin_reg_wpermit_reg0=%x, "
  214. "chip->intpin_reg_wpermit_reg1=%x, "
  215. "chip->intpin_reg_wpermit_reg2=%x, "
  216. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  217. chip->phub_id_reg,
  218. chip->q_pri_val_reg,
  219. chip->rc_q_maxsize_reg,
  220. chip->bri_q_maxsize_reg,
  221. chip->comp_resp_timeout_reg,
  222. chip->bus_slave_control_reg,
  223. chip->deadlock_avoid_type_reg,
  224. chip->intpin_reg_wpermit_reg0,
  225. chip->intpin_reg_wpermit_reg1,
  226. chip->intpin_reg_wpermit_reg2,
  227. chip->intpin_reg_wpermit_reg3);
  228. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  229. iowrite32(chip->int_reduce_control_reg[i],
  230. p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  231. dev_dbg(&pdev->dev, "%s : "
  232. "chip->int_reduce_control_reg[%d]=%x\n",
  233. __func__, i, chip->int_reduce_control_reg[i]);
  234. }
  235. iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET);
  236. }
  237. /**
  238. * pch_phub_read_serial_rom() - Reading Serial ROM
  239. * @offset_address: Serial ROM offset address to read.
  240. * @data: Read buffer for specified Serial ROM value.
  241. */
  242. static void pch_phub_read_serial_rom(struct pch_phub_reg *chip,
  243. unsigned int offset_address, u8 *data)
  244. {
  245. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  246. offset_address;
  247. *data = ioread8(mem_addr);
  248. }
  249. /**
  250. * pch_phub_write_serial_rom() - Writing Serial ROM
  251. * @offset_address: Serial ROM offset address.
  252. * @data: Serial ROM value to write.
  253. */
  254. static int pch_phub_write_serial_rom(struct pch_phub_reg *chip,
  255. unsigned int offset_address, u8 data)
  256. {
  257. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  258. (offset_address & PCH_WORD_ADDR_MASK);
  259. int i;
  260. unsigned int word_data;
  261. unsigned int pos;
  262. unsigned int mask;
  263. pos = (offset_address % 4) * 8;
  264. mask = ~(0xFF << pos);
  265. iowrite32(PCH_PHUB_ROM_WRITE_ENABLE,
  266. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  267. word_data = ioread32(mem_addr);
  268. iowrite32((word_data & mask) | (u32)data << pos, mem_addr);
  269. i = 0;
  270. while (ioread8(chip->pch_phub_extrom_base_address +
  271. PHUB_STATUS) != 0x00) {
  272. msleep(1);
  273. if (i == PHUB_TIMEOUT)
  274. return -ETIMEDOUT;
  275. i++;
  276. }
  277. iowrite32(PCH_PHUB_ROM_WRITE_DISABLE,
  278. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  279. return 0;
  280. }
  281. /**
  282. * pch_phub_read_serial_rom_val() - Read Serial ROM value
  283. * @offset_address: Serial ROM address offset value.
  284. * @data: Serial ROM value to read.
  285. */
  286. static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip,
  287. unsigned int offset_address, u8 *data)
  288. {
  289. unsigned int mem_addr;
  290. mem_addr = PCH_PHUB_ROM_START_ADDR_EG20T +
  291. pch_phub_mac_offset[offset_address];
  292. pch_phub_read_serial_rom(chip, mem_addr, data);
  293. }
  294. /**
  295. * pch_phub_write_serial_rom_val() - writing Serial ROM value
  296. * @offset_address: Serial ROM address offset value.
  297. * @data: Serial ROM value.
  298. */
  299. static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip,
  300. unsigned int offset_address, u8 data)
  301. {
  302. int retval;
  303. unsigned int mem_addr;
  304. mem_addr = PCH_PHUB_ROM_START_ADDR_EG20T +
  305. pch_phub_mac_offset[offset_address];
  306. retval = pch_phub_write_serial_rom(chip, mem_addr, data);
  307. return retval;
  308. }
  309. /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration
  310. * for Gigabit Ethernet MAC address
  311. */
  312. static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip)
  313. {
  314. int retval;
  315. retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc);
  316. retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10);
  317. retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01);
  318. retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02);
  319. retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00);
  320. retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00);
  321. retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00);
  322. retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80);
  323. retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc);
  324. retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10);
  325. retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01);
  326. retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18);
  327. retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc);
  328. retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10);
  329. retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01);
  330. retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19);
  331. retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc);
  332. retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10);
  333. retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01);
  334. retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a);
  335. retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01);
  336. retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00);
  337. retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00);
  338. retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00);
  339. return retval;
  340. }
  341. /**
  342. * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address
  343. * @offset_address: Gigabit Ethernet MAC address offset value.
  344. * @data: Buffer of the Gigabit Ethernet MAC address value.
  345. */
  346. static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  347. {
  348. int i;
  349. for (i = 0; i < ETH_ALEN; i++)
  350. pch_phub_read_serial_rom_val(chip, i, &data[i]);
  351. }
  352. /**
  353. * pch_phub_write_gbe_mac_addr() - Write MAC address
  354. * @offset_address: Gigabit Ethernet MAC address offset value.
  355. * @data: Gigabit Ethernet MAC address value.
  356. */
  357. static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  358. {
  359. int retval;
  360. int i;
  361. retval = pch_phub_gbe_serial_rom_conf(chip);
  362. if (retval)
  363. return retval;
  364. for (i = 0; i < ETH_ALEN; i++) {
  365. retval = pch_phub_write_serial_rom_val(chip, i, data[i]);
  366. if (retval)
  367. return retval;
  368. }
  369. return retval;
  370. }
  371. static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj,
  372. struct bin_attribute *attr, char *buf,
  373. loff_t off, size_t count)
  374. {
  375. unsigned int rom_signature;
  376. unsigned char rom_length;
  377. unsigned int tmp;
  378. unsigned int addr_offset;
  379. unsigned int orom_size;
  380. int ret;
  381. int err;
  382. struct pch_phub_reg *chip =
  383. dev_get_drvdata(container_of(kobj, struct device, kobj));
  384. ret = mutex_lock_interruptible(&pch_phub_mutex);
  385. if (ret) {
  386. err = -ERESTARTSYS;
  387. goto return_err_nomutex;
  388. }
  389. /* Get Rom signature */
  390. pch_phub_read_serial_rom(chip, 0x80, (unsigned char *)&rom_signature);
  391. rom_signature &= 0xff;
  392. pch_phub_read_serial_rom(chip, 0x81, (unsigned char *)&tmp);
  393. rom_signature |= (tmp & 0xff) << 8;
  394. if (rom_signature == 0xAA55) {
  395. pch_phub_read_serial_rom(chip, 0x82, &rom_length);
  396. orom_size = rom_length * 512;
  397. if (orom_size < off) {
  398. addr_offset = 0;
  399. goto return_ok;
  400. }
  401. if (orom_size < count) {
  402. addr_offset = 0;
  403. goto return_ok;
  404. }
  405. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  406. pch_phub_read_serial_rom(chip, 0x80 + addr_offset + off,
  407. &buf[addr_offset]);
  408. }
  409. } else {
  410. err = -ENODATA;
  411. goto return_err;
  412. }
  413. return_ok:
  414. mutex_unlock(&pch_phub_mutex);
  415. return addr_offset;
  416. return_err:
  417. mutex_unlock(&pch_phub_mutex);
  418. return_err_nomutex:
  419. return err;
  420. }
  421. static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj,
  422. struct bin_attribute *attr,
  423. char *buf, loff_t off, size_t count)
  424. {
  425. int err;
  426. unsigned int addr_offset;
  427. int ret;
  428. struct pch_phub_reg *chip =
  429. dev_get_drvdata(container_of(kobj, struct device, kobj));
  430. ret = mutex_lock_interruptible(&pch_phub_mutex);
  431. if (ret)
  432. return -ERESTARTSYS;
  433. if (off > PCH_PHUB_OROM_SIZE) {
  434. addr_offset = 0;
  435. goto return_ok;
  436. }
  437. if (count > PCH_PHUB_OROM_SIZE) {
  438. addr_offset = 0;
  439. goto return_ok;
  440. }
  441. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  442. if (PCH_PHUB_OROM_SIZE < off + addr_offset)
  443. goto return_ok;
  444. ret = pch_phub_write_serial_rom(chip, 0x80 + addr_offset + off,
  445. buf[addr_offset]);
  446. if (ret) {
  447. err = ret;
  448. goto return_err;
  449. }
  450. }
  451. return_ok:
  452. mutex_unlock(&pch_phub_mutex);
  453. return addr_offset;
  454. return_err:
  455. mutex_unlock(&pch_phub_mutex);
  456. return err;
  457. }
  458. static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr,
  459. char *buf)
  460. {
  461. u8 mac[8];
  462. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  463. pch_phub_read_gbe_mac_addr(chip, mac);
  464. return sprintf(buf, "%02x:%02x:%02x:%02x:%02x:%02x\n",
  465. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  466. }
  467. static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr,
  468. const char *buf, size_t count)
  469. {
  470. u8 mac[6];
  471. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  472. if (count != 18)
  473. return -EINVAL;
  474. sscanf(buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  475. (u32 *)&mac[0], (u32 *)&mac[1], (u32 *)&mac[2], (u32 *)&mac[3],
  476. (u32 *)&mac[4], (u32 *)&mac[5]);
  477. pch_phub_write_gbe_mac_addr(chip, mac);
  478. return count;
  479. }
  480. static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac);
  481. static struct bin_attribute pch_bin_attr = {
  482. .attr = {
  483. .name = "pch_firmware",
  484. .mode = S_IRUGO | S_IWUSR,
  485. },
  486. .size = PCH_PHUB_OROM_SIZE + 1,
  487. .read = pch_phub_bin_read,
  488. .write = pch_phub_bin_write,
  489. };
  490. static int __devinit pch_phub_probe(struct pci_dev *pdev,
  491. const struct pci_device_id *id)
  492. {
  493. int retval;
  494. int ret;
  495. ssize_t rom_size;
  496. struct pch_phub_reg *chip;
  497. chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL);
  498. if (chip == NULL)
  499. return -ENOMEM;
  500. ret = pci_enable_device(pdev);
  501. if (ret) {
  502. dev_err(&pdev->dev,
  503. "%s : pci_enable_device FAILED(ret=%d)", __func__, ret);
  504. goto err_pci_enable_dev;
  505. }
  506. dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__,
  507. ret);
  508. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  509. if (ret) {
  510. dev_err(&pdev->dev,
  511. "%s : pci_request_regions FAILED(ret=%d)", __func__, ret);
  512. goto err_req_regions;
  513. }
  514. dev_dbg(&pdev->dev, "%s : "
  515. "pci_request_regions returns %d\n", __func__, ret);
  516. chip->pch_phub_base_address = pci_iomap(pdev, 1, 0);
  517. if (chip->pch_phub_base_address == 0) {
  518. dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
  519. ret = -ENOMEM;
  520. goto err_pci_iomap;
  521. }
  522. dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value "
  523. "in pch_phub_base_address variable is %p\n", __func__,
  524. chip->pch_phub_base_address);
  525. chip->pch_phub_extrom_base_address = pci_map_rom(pdev, &rom_size);
  526. if (chip->pch_phub_extrom_base_address == 0) {
  527. dev_err(&pdev->dev, "%s : pci_map_rom FAILED", __func__);
  528. ret = -ENOMEM;
  529. goto err_pci_map;
  530. }
  531. dev_dbg(&pdev->dev, "%s : "
  532. "pci_map_rom SUCCESS and value in "
  533. "pch_phub_extrom_base_address variable is %p\n", __func__,
  534. chip->pch_phub_extrom_base_address);
  535. if (id->driver_data == 1) {
  536. retval = sysfs_create_file(&pdev->dev.kobj,
  537. &dev_attr_pch_mac.attr);
  538. if (retval)
  539. goto err_sysfs_create;
  540. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  541. if (retval)
  542. goto exit_bin_attr;
  543. pch_phub_read_modify_write_reg(chip,
  544. (unsigned int)CLKCFG_REG_OFFSET,
  545. CLKCFG_CAN_50MHZ,
  546. CLKCFG_CANCLK_MASK);
  547. /* quirk for CM-iTC board */
  548. if (strstr(dmi_get_system_info(DMI_BOARD_NAME), "CM-iTC"))
  549. pch_phub_read_modify_write_reg(chip,
  550. (unsigned int)CLKCFG_REG_OFFSET,
  551. CLKCFG_UART_48MHZ | CLKCFG_BAUDDIV |
  552. CLKCFG_PLL2VCO | CLKCFG_UARTCLKSEL,
  553. CLKCFG_UART_MASK);
  554. /* set the prefech value */
  555. iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14);
  556. /* set the interrupt delay value */
  557. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  558. } else if (id->driver_data == 2) {
  559. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  560. if (retval)
  561. goto err_sysfs_create;
  562. /* set the prefech value
  563. * Device2(USB OHCI #1/ USB EHCI #1/ USB Device):a
  564. * Device4(SDIO #0,1,2):f
  565. * Device6(SATA 2):f
  566. * Device8(USB OHCI #0/ USB EHCI #0):a
  567. */
  568. iowrite32(0x000affa0, chip->pch_phub_base_address + 0x14);
  569. }
  570. pci_set_drvdata(pdev, chip);
  571. return 0;
  572. exit_bin_attr:
  573. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  574. err_sysfs_create:
  575. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  576. err_pci_map:
  577. pci_iounmap(pdev, chip->pch_phub_base_address);
  578. err_pci_iomap:
  579. pci_release_regions(pdev);
  580. err_req_regions:
  581. pci_disable_device(pdev);
  582. err_pci_enable_dev:
  583. kfree(chip);
  584. dev_err(&pdev->dev, "%s returns %d\n", __func__, ret);
  585. return ret;
  586. }
  587. static void __devexit pch_phub_remove(struct pci_dev *pdev)
  588. {
  589. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  590. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  591. sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  592. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  593. pci_iounmap(pdev, chip->pch_phub_base_address);
  594. pci_release_regions(pdev);
  595. pci_disable_device(pdev);
  596. kfree(chip);
  597. }
  598. #ifdef CONFIG_PM
  599. static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state)
  600. {
  601. int ret;
  602. pch_phub_save_reg_conf(pdev);
  603. ret = pci_save_state(pdev);
  604. if (ret) {
  605. dev_err(&pdev->dev,
  606. " %s -pci_save_state returns %d\n", __func__, ret);
  607. return ret;
  608. }
  609. pci_enable_wake(pdev, PCI_D3hot, 0);
  610. pci_disable_device(pdev);
  611. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  612. return 0;
  613. }
  614. static int pch_phub_resume(struct pci_dev *pdev)
  615. {
  616. int ret;
  617. pci_set_power_state(pdev, PCI_D0);
  618. pci_restore_state(pdev);
  619. ret = pci_enable_device(pdev);
  620. if (ret) {
  621. dev_err(&pdev->dev,
  622. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  623. return ret;
  624. }
  625. pci_enable_wake(pdev, PCI_D3hot, 0);
  626. pch_phub_restore_reg_conf(pdev);
  627. return 0;
  628. }
  629. #else
  630. #define pch_phub_suspend NULL
  631. #define pch_phub_resume NULL
  632. #endif /* CONFIG_PM */
  633. static struct pci_device_id pch_phub_pcidev_id[] = {
  634. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH1_PHUB), 1, },
  635. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7213_PHUB), 2, },
  636. { }
  637. };
  638. static struct pci_driver pch_phub_driver = {
  639. .name = "pch_phub",
  640. .id_table = pch_phub_pcidev_id,
  641. .probe = pch_phub_probe,
  642. .remove = __devexit_p(pch_phub_remove),
  643. .suspend = pch_phub_suspend,
  644. .resume = pch_phub_resume
  645. };
  646. static int __init pch_phub_pci_init(void)
  647. {
  648. return pci_register_driver(&pch_phub_driver);
  649. }
  650. static void __exit pch_phub_pci_exit(void)
  651. {
  652. pci_unregister_driver(&pch_phub_driver);
  653. }
  654. module_init(pch_phub_pci_init);
  655. module_exit(pch_phub_pci_exit);
  656. MODULE_DESCRIPTION("PCH Packet Hub PCI Driver");
  657. MODULE_LICENSE("GPL");