intel-agp.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  22. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  23. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  24. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  25. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  26. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  27. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  28. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  29. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  30. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  31. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  32. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  33. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  34. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  37. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  39. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  40. extern int agp_memory_reserved;
  41. /* Intel 815 register */
  42. #define INTEL_815_APCONT 0x51
  43. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  44. /* Intel i820 registers */
  45. #define INTEL_I820_RDCR 0x51
  46. #define INTEL_I820_ERRSTS 0xc8
  47. /* Intel i840 registers */
  48. #define INTEL_I840_MCHCFG 0x50
  49. #define INTEL_I840_ERRSTS 0xc8
  50. /* Intel i850 registers */
  51. #define INTEL_I850_MCHCFG 0x50
  52. #define INTEL_I850_ERRSTS 0xc8
  53. /* intel 915G registers */
  54. #define I915_GMADDR 0x18
  55. #define I915_MMADDR 0x10
  56. #define I915_PTEADDR 0x1C
  57. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  58. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  59. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  60. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  61. /* Intel 965G registers */
  62. #define I965_MSAC 0x62
  63. /* Intel 7505 registers */
  64. #define INTEL_I7505_APSIZE 0x74
  65. #define INTEL_I7505_NCAPID 0x60
  66. #define INTEL_I7505_NISTAT 0x6c
  67. #define INTEL_I7505_ATTBASE 0x78
  68. #define INTEL_I7505_ERRSTS 0x42
  69. #define INTEL_I7505_AGPCTRL 0x70
  70. #define INTEL_I7505_MCHCFG 0x50
  71. static const struct aper_size_info_fixed intel_i810_sizes[] =
  72. {
  73. {64, 16384, 4},
  74. /* The 32M mode still requires a 64k gatt */
  75. {32, 8192, 4}
  76. };
  77. #define AGP_DCACHE_MEMORY 1
  78. #define AGP_PHYS_MEMORY 2
  79. #define INTEL_AGP_CACHED_MEMORY 3
  80. static struct gatt_mask intel_i810_masks[] =
  81. {
  82. {.mask = I810_PTE_VALID, .type = 0},
  83. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  84. {.mask = I810_PTE_VALID, .type = 0},
  85. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  86. .type = INTEL_AGP_CACHED_MEMORY}
  87. };
  88. static struct _intel_private {
  89. struct pci_dev *pcidev; /* device one */
  90. u8 __iomem *registers;
  91. u32 __iomem *gtt; /* I915G */
  92. int num_dcache_entries;
  93. /* gtt_entries is the number of gtt entries that are already mapped
  94. * to stolen memory. Stolen memory is larger than the memory mapped
  95. * through gtt_entries, as it includes some reserved space for the BIOS
  96. * popup and for the GTT.
  97. */
  98. int gtt_entries; /* i830+ */
  99. } intel_private;
  100. static int intel_i810_fetch_size(void)
  101. {
  102. u32 smram_miscc;
  103. struct aper_size_info_fixed *values;
  104. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  105. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  106. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  107. printk(KERN_WARNING PFX "i810 is disabled\n");
  108. return 0;
  109. }
  110. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  111. agp_bridge->previous_size =
  112. agp_bridge->current_size = (void *) (values + 1);
  113. agp_bridge->aperture_size_idx = 1;
  114. return values[1].size;
  115. } else {
  116. agp_bridge->previous_size =
  117. agp_bridge->current_size = (void *) (values);
  118. agp_bridge->aperture_size_idx = 0;
  119. return values[0].size;
  120. }
  121. return 0;
  122. }
  123. static int intel_i810_configure(void)
  124. {
  125. struct aper_size_info_fixed *current_size;
  126. u32 temp;
  127. int i;
  128. current_size = A_SIZE_FIX(agp_bridge->current_size);
  129. if (!intel_private.registers) {
  130. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  131. temp &= 0xfff80000;
  132. intel_private.registers = ioremap(temp, 128 * 4096);
  133. if (!intel_private.registers) {
  134. printk(KERN_ERR PFX "Unable to remap memory.\n");
  135. return -ENOMEM;
  136. }
  137. }
  138. if ((readl(intel_private.registers+I810_DRAM_CTL)
  139. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  140. /* This will need to be dynamically assigned */
  141. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  142. intel_private.num_dcache_entries = 1024;
  143. }
  144. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  145. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  146. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  147. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  148. if (agp_bridge->driver->needs_scratch_page) {
  149. for (i = 0; i < current_size->num_entries; i++) {
  150. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  151. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  152. }
  153. }
  154. global_cache_flush();
  155. return 0;
  156. }
  157. static void intel_i810_cleanup(void)
  158. {
  159. writel(0, intel_private.registers+I810_PGETBL_CTL);
  160. readl(intel_private.registers); /* PCI Posting. */
  161. iounmap(intel_private.registers);
  162. }
  163. static void intel_i810_tlbflush(struct agp_memory *mem)
  164. {
  165. return;
  166. }
  167. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  168. {
  169. return;
  170. }
  171. /* Exists to support ARGB cursors */
  172. static void *i8xx_alloc_pages(void)
  173. {
  174. struct page * page;
  175. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  176. if (page == NULL)
  177. return NULL;
  178. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  179. change_page_attr(page, 4, PAGE_KERNEL);
  180. global_flush_tlb();
  181. __free_pages(page, 2);
  182. return NULL;
  183. }
  184. global_flush_tlb();
  185. get_page(page);
  186. atomic_inc(&agp_bridge->current_memory_agp);
  187. return page_address(page);
  188. }
  189. static void i8xx_destroy_pages(void *addr)
  190. {
  191. struct page *page;
  192. if (addr == NULL)
  193. return;
  194. page = virt_to_page(addr);
  195. change_page_attr(page, 4, PAGE_KERNEL);
  196. global_flush_tlb();
  197. put_page(page);
  198. __free_pages(page, 2);
  199. atomic_dec(&agp_bridge->current_memory_agp);
  200. }
  201. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  202. int type)
  203. {
  204. if (type < AGP_USER_TYPES)
  205. return type;
  206. else if (type == AGP_USER_CACHED_MEMORY)
  207. return INTEL_AGP_CACHED_MEMORY;
  208. else
  209. return 0;
  210. }
  211. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  212. int type)
  213. {
  214. int i, j, num_entries;
  215. void *temp;
  216. int ret = -EINVAL;
  217. int mask_type;
  218. if (mem->page_count == 0)
  219. goto out;
  220. temp = agp_bridge->current_size;
  221. num_entries = A_SIZE_FIX(temp)->num_entries;
  222. if ((pg_start + mem->page_count) > num_entries)
  223. goto out_err;
  224. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  225. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  226. ret = -EBUSY;
  227. goto out_err;
  228. }
  229. }
  230. if (type != mem->type)
  231. goto out_err;
  232. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  233. switch (mask_type) {
  234. case AGP_DCACHE_MEMORY:
  235. if (!mem->is_flushed)
  236. global_cache_flush();
  237. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  238. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  239. intel_private.registers+I810_PTE_BASE+(i*4));
  240. }
  241. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  242. break;
  243. case AGP_PHYS_MEMORY:
  244. case AGP_NORMAL_MEMORY:
  245. if (!mem->is_flushed)
  246. global_cache_flush();
  247. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  248. writel(agp_bridge->driver->mask_memory(agp_bridge,
  249. mem->memory[i],
  250. mask_type),
  251. intel_private.registers+I810_PTE_BASE+(j*4));
  252. }
  253. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  254. break;
  255. default:
  256. goto out_err;
  257. }
  258. agp_bridge->driver->tlb_flush(mem);
  259. out:
  260. ret = 0;
  261. out_err:
  262. mem->is_flushed = 1;
  263. return ret;
  264. }
  265. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  266. int type)
  267. {
  268. int i;
  269. if (mem->page_count == 0)
  270. return 0;
  271. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  272. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  273. }
  274. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  275. agp_bridge->driver->tlb_flush(mem);
  276. return 0;
  277. }
  278. /*
  279. * The i810/i830 requires a physical address to program its mouse
  280. * pointer into hardware.
  281. * However the Xserver still writes to it through the agp aperture.
  282. */
  283. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  284. {
  285. struct agp_memory *new;
  286. void *addr;
  287. switch (pg_count) {
  288. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  289. global_flush_tlb();
  290. break;
  291. case 4:
  292. /* kludge to get 4 physical pages for ARGB cursor */
  293. addr = i8xx_alloc_pages();
  294. break;
  295. default:
  296. return NULL;
  297. }
  298. if (addr == NULL)
  299. return NULL;
  300. new = agp_create_memory(pg_count);
  301. if (new == NULL)
  302. return NULL;
  303. new->memory[0] = virt_to_gart(addr);
  304. if (pg_count == 4) {
  305. /* kludge to get 4 physical pages for ARGB cursor */
  306. new->memory[1] = new->memory[0] + PAGE_SIZE;
  307. new->memory[2] = new->memory[1] + PAGE_SIZE;
  308. new->memory[3] = new->memory[2] + PAGE_SIZE;
  309. }
  310. new->page_count = pg_count;
  311. new->num_scratch_pages = pg_count;
  312. new->type = AGP_PHYS_MEMORY;
  313. new->physical = new->memory[0];
  314. return new;
  315. }
  316. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  317. {
  318. struct agp_memory *new;
  319. if (type == AGP_DCACHE_MEMORY) {
  320. if (pg_count != intel_private.num_dcache_entries)
  321. return NULL;
  322. new = agp_create_memory(1);
  323. if (new == NULL)
  324. return NULL;
  325. new->type = AGP_DCACHE_MEMORY;
  326. new->page_count = pg_count;
  327. new->num_scratch_pages = 0;
  328. agp_free_page_array(new);
  329. return new;
  330. }
  331. if (type == AGP_PHYS_MEMORY)
  332. return alloc_agpphysmem_i8xx(pg_count, type);
  333. return NULL;
  334. }
  335. static void intel_i810_free_by_type(struct agp_memory *curr)
  336. {
  337. agp_free_key(curr->key);
  338. if (curr->type == AGP_PHYS_MEMORY) {
  339. if (curr->page_count == 4)
  340. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  341. else {
  342. agp_bridge->driver->agp_destroy_page(
  343. gart_to_virt(curr->memory[0]));
  344. global_flush_tlb();
  345. }
  346. agp_free_page_array(curr);
  347. }
  348. kfree(curr);
  349. }
  350. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  351. unsigned long addr, int type)
  352. {
  353. /* Type checking must be done elsewhere */
  354. return addr | bridge->driver->masks[type].mask;
  355. }
  356. static struct aper_size_info_fixed intel_i830_sizes[] =
  357. {
  358. {128, 32768, 5},
  359. /* The 64M mode still requires a 128k gatt */
  360. {64, 16384, 5},
  361. {256, 65536, 6},
  362. {512, 131072, 7},
  363. };
  364. static void intel_i830_init_gtt_entries(void)
  365. {
  366. u16 gmch_ctrl;
  367. int gtt_entries;
  368. u8 rdct;
  369. int local = 0;
  370. static const int ddt[4] = { 0, 16, 32, 64 };
  371. int size; /* reserved space (in kb) at the top of stolen memory */
  372. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  373. if (IS_I965) {
  374. u32 pgetbl_ctl;
  375. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  376. /* The 965 has a field telling us the size of the GTT,
  377. * which may be larger than what is necessary to map the
  378. * aperture.
  379. */
  380. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  381. case I965_PGETBL_SIZE_128KB:
  382. size = 128;
  383. break;
  384. case I965_PGETBL_SIZE_256KB:
  385. size = 256;
  386. break;
  387. case I965_PGETBL_SIZE_512KB:
  388. size = 512;
  389. break;
  390. default:
  391. printk(KERN_INFO PFX "Unknown page table size, "
  392. "assuming 512KB\n");
  393. size = 512;
  394. }
  395. size += 4; /* add in BIOS popup space */
  396. } else if (IS_G33) {
  397. /* G33's GTT size defined in gmch_ctrl */
  398. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  399. case G33_PGETBL_SIZE_1M:
  400. size = 1024;
  401. break;
  402. case G33_PGETBL_SIZE_2M:
  403. size = 2048;
  404. break;
  405. default:
  406. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  407. "assuming 512KB\n",
  408. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  409. size = 512;
  410. }
  411. size += 4;
  412. } else {
  413. /* On previous hardware, the GTT size was just what was
  414. * required to map the aperture.
  415. */
  416. size = agp_bridge->driver->fetch_size() + 4;
  417. }
  418. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  419. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  420. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  421. case I830_GMCH_GMS_STOLEN_512:
  422. gtt_entries = KB(512) - KB(size);
  423. break;
  424. case I830_GMCH_GMS_STOLEN_1024:
  425. gtt_entries = MB(1) - KB(size);
  426. break;
  427. case I830_GMCH_GMS_STOLEN_8192:
  428. gtt_entries = MB(8) - KB(size);
  429. break;
  430. case I830_GMCH_GMS_LOCAL:
  431. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  432. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  433. MB(ddt[I830_RDRAM_DDT(rdct)]);
  434. local = 1;
  435. break;
  436. default:
  437. gtt_entries = 0;
  438. break;
  439. }
  440. } else {
  441. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  442. case I855_GMCH_GMS_STOLEN_1M:
  443. gtt_entries = MB(1) - KB(size);
  444. break;
  445. case I855_GMCH_GMS_STOLEN_4M:
  446. gtt_entries = MB(4) - KB(size);
  447. break;
  448. case I855_GMCH_GMS_STOLEN_8M:
  449. gtt_entries = MB(8) - KB(size);
  450. break;
  451. case I855_GMCH_GMS_STOLEN_16M:
  452. gtt_entries = MB(16) - KB(size);
  453. break;
  454. case I855_GMCH_GMS_STOLEN_32M:
  455. gtt_entries = MB(32) - KB(size);
  456. break;
  457. case I915_GMCH_GMS_STOLEN_48M:
  458. /* Check it's really I915G */
  459. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  460. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  461. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  462. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  463. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  464. IS_I965 || IS_G33)
  465. gtt_entries = MB(48) - KB(size);
  466. else
  467. gtt_entries = 0;
  468. break;
  469. case I915_GMCH_GMS_STOLEN_64M:
  470. /* Check it's really I915G */
  471. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  472. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  473. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  474. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  475. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  476. IS_I965 || IS_G33)
  477. gtt_entries = MB(64) - KB(size);
  478. else
  479. gtt_entries = 0;
  480. break;
  481. case G33_GMCH_GMS_STOLEN_128M:
  482. if (IS_G33)
  483. gtt_entries = MB(128) - KB(size);
  484. else
  485. gtt_entries = 0;
  486. break;
  487. case G33_GMCH_GMS_STOLEN_256M:
  488. if (IS_G33)
  489. gtt_entries = MB(256) - KB(size);
  490. else
  491. gtt_entries = 0;
  492. break;
  493. default:
  494. gtt_entries = 0;
  495. break;
  496. }
  497. }
  498. if (gtt_entries > 0)
  499. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  500. gtt_entries / KB(1), local ? "local" : "stolen");
  501. else
  502. printk(KERN_INFO PFX
  503. "No pre-allocated video memory detected.\n");
  504. gtt_entries /= KB(4);
  505. intel_private.gtt_entries = gtt_entries;
  506. }
  507. /* The intel i830 automatically initializes the agp aperture during POST.
  508. * Use the memory already set aside for in the GTT.
  509. */
  510. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  511. {
  512. int page_order;
  513. struct aper_size_info_fixed *size;
  514. int num_entries;
  515. u32 temp;
  516. size = agp_bridge->current_size;
  517. page_order = size->page_order;
  518. num_entries = size->num_entries;
  519. agp_bridge->gatt_table_real = NULL;
  520. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  521. temp &= 0xfff80000;
  522. intel_private.registers = ioremap(temp,128 * 4096);
  523. if (!intel_private.registers)
  524. return -ENOMEM;
  525. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  526. global_cache_flush(); /* FIXME: ?? */
  527. /* we have to call this as early as possible after the MMIO base address is known */
  528. intel_i830_init_gtt_entries();
  529. agp_bridge->gatt_table = NULL;
  530. agp_bridge->gatt_bus_addr = temp;
  531. return 0;
  532. }
  533. /* Return the gatt table to a sane state. Use the top of stolen
  534. * memory for the GTT.
  535. */
  536. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  537. {
  538. return 0;
  539. }
  540. static int intel_i830_fetch_size(void)
  541. {
  542. u16 gmch_ctrl;
  543. struct aper_size_info_fixed *values;
  544. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  545. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  546. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  547. /* 855GM/852GM/865G has 128MB aperture size */
  548. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  549. agp_bridge->aperture_size_idx = 0;
  550. return values[0].size;
  551. }
  552. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  553. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  554. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  555. agp_bridge->aperture_size_idx = 0;
  556. return values[0].size;
  557. } else {
  558. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  559. agp_bridge->aperture_size_idx = 1;
  560. return values[1].size;
  561. }
  562. return 0;
  563. }
  564. static int intel_i830_configure(void)
  565. {
  566. struct aper_size_info_fixed *current_size;
  567. u32 temp;
  568. u16 gmch_ctrl;
  569. int i;
  570. current_size = A_SIZE_FIX(agp_bridge->current_size);
  571. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  572. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  573. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  574. gmch_ctrl |= I830_GMCH_ENABLED;
  575. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  576. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  577. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  578. if (agp_bridge->driver->needs_scratch_page) {
  579. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  580. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  581. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  582. }
  583. }
  584. global_cache_flush();
  585. return 0;
  586. }
  587. static void intel_i830_cleanup(void)
  588. {
  589. iounmap(intel_private.registers);
  590. }
  591. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  592. {
  593. int i,j,num_entries;
  594. void *temp;
  595. int ret = -EINVAL;
  596. int mask_type;
  597. if (mem->page_count == 0)
  598. goto out;
  599. temp = agp_bridge->current_size;
  600. num_entries = A_SIZE_FIX(temp)->num_entries;
  601. if (pg_start < intel_private.gtt_entries) {
  602. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  603. pg_start,intel_private.gtt_entries);
  604. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  605. goto out_err;
  606. }
  607. if ((pg_start + mem->page_count) > num_entries)
  608. goto out_err;
  609. /* The i830 can't check the GTT for entries since its read only,
  610. * depend on the caller to make the correct offset decisions.
  611. */
  612. if (type != mem->type)
  613. goto out_err;
  614. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  615. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  616. mask_type != INTEL_AGP_CACHED_MEMORY)
  617. goto out_err;
  618. if (!mem->is_flushed)
  619. global_cache_flush();
  620. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  621. writel(agp_bridge->driver->mask_memory(agp_bridge,
  622. mem->memory[i], mask_type),
  623. intel_private.registers+I810_PTE_BASE+(j*4));
  624. }
  625. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  626. agp_bridge->driver->tlb_flush(mem);
  627. out:
  628. ret = 0;
  629. out_err:
  630. mem->is_flushed = 1;
  631. return ret;
  632. }
  633. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  634. int type)
  635. {
  636. int i;
  637. if (mem->page_count == 0)
  638. return 0;
  639. if (pg_start < intel_private.gtt_entries) {
  640. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  641. return -EINVAL;
  642. }
  643. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  644. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  645. }
  646. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  647. agp_bridge->driver->tlb_flush(mem);
  648. return 0;
  649. }
  650. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  651. {
  652. if (type == AGP_PHYS_MEMORY)
  653. return alloc_agpphysmem_i8xx(pg_count, type);
  654. /* always return NULL for other allocation types for now */
  655. return NULL;
  656. }
  657. static int intel_i915_configure(void)
  658. {
  659. struct aper_size_info_fixed *current_size;
  660. u32 temp;
  661. u16 gmch_ctrl;
  662. int i;
  663. current_size = A_SIZE_FIX(agp_bridge->current_size);
  664. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  665. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  666. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  667. gmch_ctrl |= I830_GMCH_ENABLED;
  668. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  669. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  670. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  671. if (agp_bridge->driver->needs_scratch_page) {
  672. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  673. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  674. readl(intel_private.gtt+i); /* PCI Posting. */
  675. }
  676. }
  677. global_cache_flush();
  678. return 0;
  679. }
  680. static void intel_i915_cleanup(void)
  681. {
  682. iounmap(intel_private.gtt);
  683. iounmap(intel_private.registers);
  684. }
  685. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  686. int type)
  687. {
  688. int i,j,num_entries;
  689. void *temp;
  690. int ret = -EINVAL;
  691. int mask_type;
  692. if (mem->page_count == 0)
  693. goto out;
  694. temp = agp_bridge->current_size;
  695. num_entries = A_SIZE_FIX(temp)->num_entries;
  696. if (pg_start < intel_private.gtt_entries) {
  697. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  698. pg_start,intel_private.gtt_entries);
  699. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  700. goto out_err;
  701. }
  702. if ((pg_start + mem->page_count) > num_entries)
  703. goto out_err;
  704. /* The i915 can't check the GTT for entries since its read only,
  705. * depend on the caller to make the correct offset decisions.
  706. */
  707. if (type != mem->type)
  708. goto out_err;
  709. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  710. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  711. mask_type != INTEL_AGP_CACHED_MEMORY)
  712. goto out_err;
  713. if (!mem->is_flushed)
  714. global_cache_flush();
  715. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  716. writel(agp_bridge->driver->mask_memory(agp_bridge,
  717. mem->memory[i], mask_type), intel_private.gtt+j);
  718. }
  719. readl(intel_private.gtt+j-1);
  720. agp_bridge->driver->tlb_flush(mem);
  721. out:
  722. ret = 0;
  723. out_err:
  724. mem->is_flushed = 1;
  725. return ret;
  726. }
  727. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  728. int type)
  729. {
  730. int i;
  731. if (mem->page_count == 0)
  732. return 0;
  733. if (pg_start < intel_private.gtt_entries) {
  734. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  735. return -EINVAL;
  736. }
  737. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  738. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  739. }
  740. readl(intel_private.gtt+i-1);
  741. agp_bridge->driver->tlb_flush(mem);
  742. return 0;
  743. }
  744. /* Return the aperture size by just checking the resource length. The effect
  745. * described in the spec of the MSAC registers is just changing of the
  746. * resource size.
  747. */
  748. static int intel_i9xx_fetch_size(void)
  749. {
  750. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  751. int aper_size; /* size in megabytes */
  752. int i;
  753. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  754. for (i = 0; i < num_sizes; i++) {
  755. if (aper_size == intel_i830_sizes[i].size) {
  756. agp_bridge->current_size = intel_i830_sizes + i;
  757. agp_bridge->previous_size = agp_bridge->current_size;
  758. return aper_size;
  759. }
  760. }
  761. return 0;
  762. }
  763. /* The intel i915 automatically initializes the agp aperture during POST.
  764. * Use the memory already set aside for in the GTT.
  765. */
  766. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  767. {
  768. int page_order;
  769. struct aper_size_info_fixed *size;
  770. int num_entries;
  771. u32 temp, temp2;
  772. size = agp_bridge->current_size;
  773. page_order = size->page_order;
  774. num_entries = size->num_entries;
  775. agp_bridge->gatt_table_real = NULL;
  776. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  777. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  778. intel_private.gtt = ioremap(temp2, 256 * 1024);
  779. if (!intel_private.gtt)
  780. return -ENOMEM;
  781. temp &= 0xfff80000;
  782. intel_private.registers = ioremap(temp,128 * 4096);
  783. if (!intel_private.registers) {
  784. iounmap(intel_private.gtt);
  785. return -ENOMEM;
  786. }
  787. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  788. global_cache_flush(); /* FIXME: ? */
  789. /* we have to call this as early as possible after the MMIO base address is known */
  790. intel_i830_init_gtt_entries();
  791. agp_bridge->gatt_table = NULL;
  792. agp_bridge->gatt_bus_addr = temp;
  793. return 0;
  794. }
  795. /*
  796. * The i965 supports 36-bit physical addresses, but to keep
  797. * the format of the GTT the same, the bits that don't fit
  798. * in a 32-bit word are shifted down to bits 4..7.
  799. *
  800. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  801. * is always zero on 32-bit architectures, so no need to make
  802. * this conditional.
  803. */
  804. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  805. unsigned long addr, int type)
  806. {
  807. /* Shift high bits down */
  808. addr |= (addr >> 28) & 0xf0;
  809. /* Type checking must be done elsewhere */
  810. return addr | bridge->driver->masks[type].mask;
  811. }
  812. /* The intel i965 automatically initializes the agp aperture during POST.
  813. * Use the memory already set aside for in the GTT.
  814. */
  815. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  816. {
  817. int page_order;
  818. struct aper_size_info_fixed *size;
  819. int num_entries;
  820. u32 temp;
  821. size = agp_bridge->current_size;
  822. page_order = size->page_order;
  823. num_entries = size->num_entries;
  824. agp_bridge->gatt_table_real = NULL;
  825. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  826. temp &= 0xfff00000;
  827. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  828. if (!intel_private.gtt)
  829. return -ENOMEM;
  830. intel_private.registers = ioremap(temp,128 * 4096);
  831. if (!intel_private.registers) {
  832. iounmap(intel_private.gtt);
  833. return -ENOMEM;
  834. }
  835. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  836. global_cache_flush(); /* FIXME: ? */
  837. /* we have to call this as early as possible after the MMIO base address is known */
  838. intel_i830_init_gtt_entries();
  839. agp_bridge->gatt_table = NULL;
  840. agp_bridge->gatt_bus_addr = temp;
  841. return 0;
  842. }
  843. static int intel_fetch_size(void)
  844. {
  845. int i;
  846. u16 temp;
  847. struct aper_size_info_16 *values;
  848. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  849. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  850. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  851. if (temp == values[i].size_value) {
  852. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  853. agp_bridge->aperture_size_idx = i;
  854. return values[i].size;
  855. }
  856. }
  857. return 0;
  858. }
  859. static int __intel_8xx_fetch_size(u8 temp)
  860. {
  861. int i;
  862. struct aper_size_info_8 *values;
  863. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  864. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  865. if (temp == values[i].size_value) {
  866. agp_bridge->previous_size =
  867. agp_bridge->current_size = (void *) (values + i);
  868. agp_bridge->aperture_size_idx = i;
  869. return values[i].size;
  870. }
  871. }
  872. return 0;
  873. }
  874. static int intel_8xx_fetch_size(void)
  875. {
  876. u8 temp;
  877. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  878. return __intel_8xx_fetch_size(temp);
  879. }
  880. static int intel_815_fetch_size(void)
  881. {
  882. u8 temp;
  883. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  884. * one non-reserved bit, so mask the others out ... */
  885. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  886. temp &= (1 << 3);
  887. return __intel_8xx_fetch_size(temp);
  888. }
  889. static void intel_tlbflush(struct agp_memory *mem)
  890. {
  891. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  892. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  893. }
  894. static void intel_8xx_tlbflush(struct agp_memory *mem)
  895. {
  896. u32 temp;
  897. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  898. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  899. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  900. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  901. }
  902. static void intel_cleanup(void)
  903. {
  904. u16 temp;
  905. struct aper_size_info_16 *previous_size;
  906. previous_size = A_SIZE_16(agp_bridge->previous_size);
  907. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  908. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  909. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  910. }
  911. static void intel_8xx_cleanup(void)
  912. {
  913. u16 temp;
  914. struct aper_size_info_8 *previous_size;
  915. previous_size = A_SIZE_8(agp_bridge->previous_size);
  916. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  917. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  918. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  919. }
  920. static int intel_configure(void)
  921. {
  922. u32 temp;
  923. u16 temp2;
  924. struct aper_size_info_16 *current_size;
  925. current_size = A_SIZE_16(agp_bridge->current_size);
  926. /* aperture size */
  927. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  928. /* address to map to */
  929. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  930. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  931. /* attbase - aperture base */
  932. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  933. /* agpctrl */
  934. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  935. /* paccfg/nbxcfg */
  936. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  937. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  938. (temp2 & ~(1 << 10)) | (1 << 9));
  939. /* clear any possible error conditions */
  940. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  941. return 0;
  942. }
  943. static int intel_815_configure(void)
  944. {
  945. u32 temp, addr;
  946. u8 temp2;
  947. struct aper_size_info_8 *current_size;
  948. /* attbase - aperture base */
  949. /* the Intel 815 chipset spec. says that bits 29-31 in the
  950. * ATTBASE register are reserved -> try not to write them */
  951. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  952. printk (KERN_EMERG PFX "gatt bus addr too high");
  953. return -EINVAL;
  954. }
  955. current_size = A_SIZE_8(agp_bridge->current_size);
  956. /* aperture size */
  957. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  958. current_size->size_value);
  959. /* address to map to */
  960. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  961. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  962. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  963. addr &= INTEL_815_ATTBASE_MASK;
  964. addr |= agp_bridge->gatt_bus_addr;
  965. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  966. /* agpctrl */
  967. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  968. /* apcont */
  969. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  970. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  971. /* clear any possible error conditions */
  972. /* Oddness : this chipset seems to have no ERRSTS register ! */
  973. return 0;
  974. }
  975. static void intel_820_tlbflush(struct agp_memory *mem)
  976. {
  977. return;
  978. }
  979. static void intel_820_cleanup(void)
  980. {
  981. u8 temp;
  982. struct aper_size_info_8 *previous_size;
  983. previous_size = A_SIZE_8(agp_bridge->previous_size);
  984. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  985. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  986. temp & ~(1 << 1));
  987. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  988. previous_size->size_value);
  989. }
  990. static int intel_820_configure(void)
  991. {
  992. u32 temp;
  993. u8 temp2;
  994. struct aper_size_info_8 *current_size;
  995. current_size = A_SIZE_8(agp_bridge->current_size);
  996. /* aperture size */
  997. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  998. /* address to map to */
  999. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1000. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1001. /* attbase - aperture base */
  1002. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1003. /* agpctrl */
  1004. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1005. /* global enable aperture access */
  1006. /* This flag is not accessed through MCHCFG register as in */
  1007. /* i850 chipset. */
  1008. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1009. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1010. /* clear any possible AGP-related error conditions */
  1011. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1012. return 0;
  1013. }
  1014. static int intel_840_configure(void)
  1015. {
  1016. u32 temp;
  1017. u16 temp2;
  1018. struct aper_size_info_8 *current_size;
  1019. current_size = A_SIZE_8(agp_bridge->current_size);
  1020. /* aperture size */
  1021. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1022. /* address to map to */
  1023. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1024. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1025. /* attbase - aperture base */
  1026. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1027. /* agpctrl */
  1028. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1029. /* mcgcfg */
  1030. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1031. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1032. /* clear any possible error conditions */
  1033. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1034. return 0;
  1035. }
  1036. static int intel_845_configure(void)
  1037. {
  1038. u32 temp;
  1039. u8 temp2;
  1040. struct aper_size_info_8 *current_size;
  1041. current_size = A_SIZE_8(agp_bridge->current_size);
  1042. /* aperture size */
  1043. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1044. if (agp_bridge->apbase_config != 0) {
  1045. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1046. agp_bridge->apbase_config);
  1047. } else {
  1048. /* address to map to */
  1049. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1050. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1051. agp_bridge->apbase_config = temp;
  1052. }
  1053. /* attbase - aperture base */
  1054. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1055. /* agpctrl */
  1056. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1057. /* agpm */
  1058. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1059. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1060. /* clear any possible error conditions */
  1061. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1062. return 0;
  1063. }
  1064. static int intel_850_configure(void)
  1065. {
  1066. u32 temp;
  1067. u16 temp2;
  1068. struct aper_size_info_8 *current_size;
  1069. current_size = A_SIZE_8(agp_bridge->current_size);
  1070. /* aperture size */
  1071. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1072. /* address to map to */
  1073. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1074. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1075. /* attbase - aperture base */
  1076. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1077. /* agpctrl */
  1078. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1079. /* mcgcfg */
  1080. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1081. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1082. /* clear any possible AGP-related error conditions */
  1083. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1084. return 0;
  1085. }
  1086. static int intel_860_configure(void)
  1087. {
  1088. u32 temp;
  1089. u16 temp2;
  1090. struct aper_size_info_8 *current_size;
  1091. current_size = A_SIZE_8(agp_bridge->current_size);
  1092. /* aperture size */
  1093. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1094. /* address to map to */
  1095. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1096. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1097. /* attbase - aperture base */
  1098. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1099. /* agpctrl */
  1100. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1101. /* mcgcfg */
  1102. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1103. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1104. /* clear any possible AGP-related error conditions */
  1105. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1106. return 0;
  1107. }
  1108. static int intel_830mp_configure(void)
  1109. {
  1110. u32 temp;
  1111. u16 temp2;
  1112. struct aper_size_info_8 *current_size;
  1113. current_size = A_SIZE_8(agp_bridge->current_size);
  1114. /* aperture size */
  1115. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1116. /* address to map to */
  1117. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1118. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1119. /* attbase - aperture base */
  1120. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1121. /* agpctrl */
  1122. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1123. /* gmch */
  1124. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1125. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1126. /* clear any possible AGP-related error conditions */
  1127. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1128. return 0;
  1129. }
  1130. static int intel_7505_configure(void)
  1131. {
  1132. u32 temp;
  1133. u16 temp2;
  1134. struct aper_size_info_8 *current_size;
  1135. current_size = A_SIZE_8(agp_bridge->current_size);
  1136. /* aperture size */
  1137. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1138. /* address to map to */
  1139. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1140. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1141. /* attbase - aperture base */
  1142. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1143. /* agpctrl */
  1144. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1145. /* mchcfg */
  1146. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1147. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1148. return 0;
  1149. }
  1150. /* Setup function */
  1151. static const struct gatt_mask intel_generic_masks[] =
  1152. {
  1153. {.mask = 0x00000017, .type = 0}
  1154. };
  1155. static const struct aper_size_info_8 intel_815_sizes[2] =
  1156. {
  1157. {64, 16384, 4, 0},
  1158. {32, 8192, 3, 8},
  1159. };
  1160. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1161. {
  1162. {256, 65536, 6, 0},
  1163. {128, 32768, 5, 32},
  1164. {64, 16384, 4, 48},
  1165. {32, 8192, 3, 56},
  1166. {16, 4096, 2, 60},
  1167. {8, 2048, 1, 62},
  1168. {4, 1024, 0, 63}
  1169. };
  1170. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1171. {
  1172. {256, 65536, 6, 0},
  1173. {128, 32768, 5, 32},
  1174. {64, 16384, 4, 48},
  1175. {32, 8192, 3, 56},
  1176. {16, 4096, 2, 60},
  1177. {8, 2048, 1, 62},
  1178. {4, 1024, 0, 63}
  1179. };
  1180. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1181. {
  1182. {256, 65536, 6, 0},
  1183. {128, 32768, 5, 32},
  1184. {64, 16384, 4, 48},
  1185. {32, 8192, 3, 56}
  1186. };
  1187. static const struct agp_bridge_driver intel_generic_driver = {
  1188. .owner = THIS_MODULE,
  1189. .aperture_sizes = intel_generic_sizes,
  1190. .size_type = U16_APER_SIZE,
  1191. .num_aperture_sizes = 7,
  1192. .configure = intel_configure,
  1193. .fetch_size = intel_fetch_size,
  1194. .cleanup = intel_cleanup,
  1195. .tlb_flush = intel_tlbflush,
  1196. .mask_memory = agp_generic_mask_memory,
  1197. .masks = intel_generic_masks,
  1198. .agp_enable = agp_generic_enable,
  1199. .cache_flush = global_cache_flush,
  1200. .create_gatt_table = agp_generic_create_gatt_table,
  1201. .free_gatt_table = agp_generic_free_gatt_table,
  1202. .insert_memory = agp_generic_insert_memory,
  1203. .remove_memory = agp_generic_remove_memory,
  1204. .alloc_by_type = agp_generic_alloc_by_type,
  1205. .free_by_type = agp_generic_free_by_type,
  1206. .agp_alloc_page = agp_generic_alloc_page,
  1207. .agp_destroy_page = agp_generic_destroy_page,
  1208. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1209. };
  1210. static const struct agp_bridge_driver intel_810_driver = {
  1211. .owner = THIS_MODULE,
  1212. .aperture_sizes = intel_i810_sizes,
  1213. .size_type = FIXED_APER_SIZE,
  1214. .num_aperture_sizes = 2,
  1215. .needs_scratch_page = TRUE,
  1216. .configure = intel_i810_configure,
  1217. .fetch_size = intel_i810_fetch_size,
  1218. .cleanup = intel_i810_cleanup,
  1219. .tlb_flush = intel_i810_tlbflush,
  1220. .mask_memory = intel_i810_mask_memory,
  1221. .masks = intel_i810_masks,
  1222. .agp_enable = intel_i810_agp_enable,
  1223. .cache_flush = global_cache_flush,
  1224. .create_gatt_table = agp_generic_create_gatt_table,
  1225. .free_gatt_table = agp_generic_free_gatt_table,
  1226. .insert_memory = intel_i810_insert_entries,
  1227. .remove_memory = intel_i810_remove_entries,
  1228. .alloc_by_type = intel_i810_alloc_by_type,
  1229. .free_by_type = intel_i810_free_by_type,
  1230. .agp_alloc_page = agp_generic_alloc_page,
  1231. .agp_destroy_page = agp_generic_destroy_page,
  1232. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1233. };
  1234. static const struct agp_bridge_driver intel_815_driver = {
  1235. .owner = THIS_MODULE,
  1236. .aperture_sizes = intel_815_sizes,
  1237. .size_type = U8_APER_SIZE,
  1238. .num_aperture_sizes = 2,
  1239. .configure = intel_815_configure,
  1240. .fetch_size = intel_815_fetch_size,
  1241. .cleanup = intel_8xx_cleanup,
  1242. .tlb_flush = intel_8xx_tlbflush,
  1243. .mask_memory = agp_generic_mask_memory,
  1244. .masks = intel_generic_masks,
  1245. .agp_enable = agp_generic_enable,
  1246. .cache_flush = global_cache_flush,
  1247. .create_gatt_table = agp_generic_create_gatt_table,
  1248. .free_gatt_table = agp_generic_free_gatt_table,
  1249. .insert_memory = agp_generic_insert_memory,
  1250. .remove_memory = agp_generic_remove_memory,
  1251. .alloc_by_type = agp_generic_alloc_by_type,
  1252. .free_by_type = agp_generic_free_by_type,
  1253. .agp_alloc_page = agp_generic_alloc_page,
  1254. .agp_destroy_page = agp_generic_destroy_page,
  1255. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1256. };
  1257. static const struct agp_bridge_driver intel_830_driver = {
  1258. .owner = THIS_MODULE,
  1259. .aperture_sizes = intel_i830_sizes,
  1260. .size_type = FIXED_APER_SIZE,
  1261. .num_aperture_sizes = 4,
  1262. .needs_scratch_page = TRUE,
  1263. .configure = intel_i830_configure,
  1264. .fetch_size = intel_i830_fetch_size,
  1265. .cleanup = intel_i830_cleanup,
  1266. .tlb_flush = intel_i810_tlbflush,
  1267. .mask_memory = intel_i810_mask_memory,
  1268. .masks = intel_i810_masks,
  1269. .agp_enable = intel_i810_agp_enable,
  1270. .cache_flush = global_cache_flush,
  1271. .create_gatt_table = intel_i830_create_gatt_table,
  1272. .free_gatt_table = intel_i830_free_gatt_table,
  1273. .insert_memory = intel_i830_insert_entries,
  1274. .remove_memory = intel_i830_remove_entries,
  1275. .alloc_by_type = intel_i830_alloc_by_type,
  1276. .free_by_type = intel_i810_free_by_type,
  1277. .agp_alloc_page = agp_generic_alloc_page,
  1278. .agp_destroy_page = agp_generic_destroy_page,
  1279. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1280. };
  1281. static const struct agp_bridge_driver intel_820_driver = {
  1282. .owner = THIS_MODULE,
  1283. .aperture_sizes = intel_8xx_sizes,
  1284. .size_type = U8_APER_SIZE,
  1285. .num_aperture_sizes = 7,
  1286. .configure = intel_820_configure,
  1287. .fetch_size = intel_8xx_fetch_size,
  1288. .cleanup = intel_820_cleanup,
  1289. .tlb_flush = intel_820_tlbflush,
  1290. .mask_memory = agp_generic_mask_memory,
  1291. .masks = intel_generic_masks,
  1292. .agp_enable = agp_generic_enable,
  1293. .cache_flush = global_cache_flush,
  1294. .create_gatt_table = agp_generic_create_gatt_table,
  1295. .free_gatt_table = agp_generic_free_gatt_table,
  1296. .insert_memory = agp_generic_insert_memory,
  1297. .remove_memory = agp_generic_remove_memory,
  1298. .alloc_by_type = agp_generic_alloc_by_type,
  1299. .free_by_type = agp_generic_free_by_type,
  1300. .agp_alloc_page = agp_generic_alloc_page,
  1301. .agp_destroy_page = agp_generic_destroy_page,
  1302. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1303. };
  1304. static const struct agp_bridge_driver intel_830mp_driver = {
  1305. .owner = THIS_MODULE,
  1306. .aperture_sizes = intel_830mp_sizes,
  1307. .size_type = U8_APER_SIZE,
  1308. .num_aperture_sizes = 4,
  1309. .configure = intel_830mp_configure,
  1310. .fetch_size = intel_8xx_fetch_size,
  1311. .cleanup = intel_8xx_cleanup,
  1312. .tlb_flush = intel_8xx_tlbflush,
  1313. .mask_memory = agp_generic_mask_memory,
  1314. .masks = intel_generic_masks,
  1315. .agp_enable = agp_generic_enable,
  1316. .cache_flush = global_cache_flush,
  1317. .create_gatt_table = agp_generic_create_gatt_table,
  1318. .free_gatt_table = agp_generic_free_gatt_table,
  1319. .insert_memory = agp_generic_insert_memory,
  1320. .remove_memory = agp_generic_remove_memory,
  1321. .alloc_by_type = agp_generic_alloc_by_type,
  1322. .free_by_type = agp_generic_free_by_type,
  1323. .agp_alloc_page = agp_generic_alloc_page,
  1324. .agp_destroy_page = agp_generic_destroy_page,
  1325. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1326. };
  1327. static const struct agp_bridge_driver intel_840_driver = {
  1328. .owner = THIS_MODULE,
  1329. .aperture_sizes = intel_8xx_sizes,
  1330. .size_type = U8_APER_SIZE,
  1331. .num_aperture_sizes = 7,
  1332. .configure = intel_840_configure,
  1333. .fetch_size = intel_8xx_fetch_size,
  1334. .cleanup = intel_8xx_cleanup,
  1335. .tlb_flush = intel_8xx_tlbflush,
  1336. .mask_memory = agp_generic_mask_memory,
  1337. .masks = intel_generic_masks,
  1338. .agp_enable = agp_generic_enable,
  1339. .cache_flush = global_cache_flush,
  1340. .create_gatt_table = agp_generic_create_gatt_table,
  1341. .free_gatt_table = agp_generic_free_gatt_table,
  1342. .insert_memory = agp_generic_insert_memory,
  1343. .remove_memory = agp_generic_remove_memory,
  1344. .alloc_by_type = agp_generic_alloc_by_type,
  1345. .free_by_type = agp_generic_free_by_type,
  1346. .agp_alloc_page = agp_generic_alloc_page,
  1347. .agp_destroy_page = agp_generic_destroy_page,
  1348. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1349. };
  1350. static const struct agp_bridge_driver intel_845_driver = {
  1351. .owner = THIS_MODULE,
  1352. .aperture_sizes = intel_8xx_sizes,
  1353. .size_type = U8_APER_SIZE,
  1354. .num_aperture_sizes = 7,
  1355. .configure = intel_845_configure,
  1356. .fetch_size = intel_8xx_fetch_size,
  1357. .cleanup = intel_8xx_cleanup,
  1358. .tlb_flush = intel_8xx_tlbflush,
  1359. .mask_memory = agp_generic_mask_memory,
  1360. .masks = intel_generic_masks,
  1361. .agp_enable = agp_generic_enable,
  1362. .cache_flush = global_cache_flush,
  1363. .create_gatt_table = agp_generic_create_gatt_table,
  1364. .free_gatt_table = agp_generic_free_gatt_table,
  1365. .insert_memory = agp_generic_insert_memory,
  1366. .remove_memory = agp_generic_remove_memory,
  1367. .alloc_by_type = agp_generic_alloc_by_type,
  1368. .free_by_type = agp_generic_free_by_type,
  1369. .agp_alloc_page = agp_generic_alloc_page,
  1370. .agp_destroy_page = agp_generic_destroy_page,
  1371. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1372. };
  1373. static const struct agp_bridge_driver intel_850_driver = {
  1374. .owner = THIS_MODULE,
  1375. .aperture_sizes = intel_8xx_sizes,
  1376. .size_type = U8_APER_SIZE,
  1377. .num_aperture_sizes = 7,
  1378. .configure = intel_850_configure,
  1379. .fetch_size = intel_8xx_fetch_size,
  1380. .cleanup = intel_8xx_cleanup,
  1381. .tlb_flush = intel_8xx_tlbflush,
  1382. .mask_memory = agp_generic_mask_memory,
  1383. .masks = intel_generic_masks,
  1384. .agp_enable = agp_generic_enable,
  1385. .cache_flush = global_cache_flush,
  1386. .create_gatt_table = agp_generic_create_gatt_table,
  1387. .free_gatt_table = agp_generic_free_gatt_table,
  1388. .insert_memory = agp_generic_insert_memory,
  1389. .remove_memory = agp_generic_remove_memory,
  1390. .alloc_by_type = agp_generic_alloc_by_type,
  1391. .free_by_type = agp_generic_free_by_type,
  1392. .agp_alloc_page = agp_generic_alloc_page,
  1393. .agp_destroy_page = agp_generic_destroy_page,
  1394. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1395. };
  1396. static const struct agp_bridge_driver intel_860_driver = {
  1397. .owner = THIS_MODULE,
  1398. .aperture_sizes = intel_8xx_sizes,
  1399. .size_type = U8_APER_SIZE,
  1400. .num_aperture_sizes = 7,
  1401. .configure = intel_860_configure,
  1402. .fetch_size = intel_8xx_fetch_size,
  1403. .cleanup = intel_8xx_cleanup,
  1404. .tlb_flush = intel_8xx_tlbflush,
  1405. .mask_memory = agp_generic_mask_memory,
  1406. .masks = intel_generic_masks,
  1407. .agp_enable = agp_generic_enable,
  1408. .cache_flush = global_cache_flush,
  1409. .create_gatt_table = agp_generic_create_gatt_table,
  1410. .free_gatt_table = agp_generic_free_gatt_table,
  1411. .insert_memory = agp_generic_insert_memory,
  1412. .remove_memory = agp_generic_remove_memory,
  1413. .alloc_by_type = agp_generic_alloc_by_type,
  1414. .free_by_type = agp_generic_free_by_type,
  1415. .agp_alloc_page = agp_generic_alloc_page,
  1416. .agp_destroy_page = agp_generic_destroy_page,
  1417. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1418. };
  1419. static const struct agp_bridge_driver intel_915_driver = {
  1420. .owner = THIS_MODULE,
  1421. .aperture_sizes = intel_i830_sizes,
  1422. .size_type = FIXED_APER_SIZE,
  1423. .num_aperture_sizes = 4,
  1424. .needs_scratch_page = TRUE,
  1425. .configure = intel_i915_configure,
  1426. .fetch_size = intel_i9xx_fetch_size,
  1427. .cleanup = intel_i915_cleanup,
  1428. .tlb_flush = intel_i810_tlbflush,
  1429. .mask_memory = intel_i810_mask_memory,
  1430. .masks = intel_i810_masks,
  1431. .agp_enable = intel_i810_agp_enable,
  1432. .cache_flush = global_cache_flush,
  1433. .create_gatt_table = intel_i915_create_gatt_table,
  1434. .free_gatt_table = intel_i830_free_gatt_table,
  1435. .insert_memory = intel_i915_insert_entries,
  1436. .remove_memory = intel_i915_remove_entries,
  1437. .alloc_by_type = intel_i830_alloc_by_type,
  1438. .free_by_type = intel_i810_free_by_type,
  1439. .agp_alloc_page = agp_generic_alloc_page,
  1440. .agp_destroy_page = agp_generic_destroy_page,
  1441. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1442. };
  1443. static const struct agp_bridge_driver intel_i965_driver = {
  1444. .owner = THIS_MODULE,
  1445. .aperture_sizes = intel_i830_sizes,
  1446. .size_type = FIXED_APER_SIZE,
  1447. .num_aperture_sizes = 4,
  1448. .needs_scratch_page = TRUE,
  1449. .configure = intel_i915_configure,
  1450. .fetch_size = intel_i9xx_fetch_size,
  1451. .cleanup = intel_i915_cleanup,
  1452. .tlb_flush = intel_i810_tlbflush,
  1453. .mask_memory = intel_i965_mask_memory,
  1454. .masks = intel_i810_masks,
  1455. .agp_enable = intel_i810_agp_enable,
  1456. .cache_flush = global_cache_flush,
  1457. .create_gatt_table = intel_i965_create_gatt_table,
  1458. .free_gatt_table = intel_i830_free_gatt_table,
  1459. .insert_memory = intel_i915_insert_entries,
  1460. .remove_memory = intel_i915_remove_entries,
  1461. .alloc_by_type = intel_i830_alloc_by_type,
  1462. .free_by_type = intel_i810_free_by_type,
  1463. .agp_alloc_page = agp_generic_alloc_page,
  1464. .agp_destroy_page = agp_generic_destroy_page,
  1465. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1466. };
  1467. static const struct agp_bridge_driver intel_7505_driver = {
  1468. .owner = THIS_MODULE,
  1469. .aperture_sizes = intel_8xx_sizes,
  1470. .size_type = U8_APER_SIZE,
  1471. .num_aperture_sizes = 7,
  1472. .configure = intel_7505_configure,
  1473. .fetch_size = intel_8xx_fetch_size,
  1474. .cleanup = intel_8xx_cleanup,
  1475. .tlb_flush = intel_8xx_tlbflush,
  1476. .mask_memory = agp_generic_mask_memory,
  1477. .masks = intel_generic_masks,
  1478. .agp_enable = agp_generic_enable,
  1479. .cache_flush = global_cache_flush,
  1480. .create_gatt_table = agp_generic_create_gatt_table,
  1481. .free_gatt_table = agp_generic_free_gatt_table,
  1482. .insert_memory = agp_generic_insert_memory,
  1483. .remove_memory = agp_generic_remove_memory,
  1484. .alloc_by_type = agp_generic_alloc_by_type,
  1485. .free_by_type = agp_generic_free_by_type,
  1486. .agp_alloc_page = agp_generic_alloc_page,
  1487. .agp_destroy_page = agp_generic_destroy_page,
  1488. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1489. };
  1490. static const struct agp_bridge_driver intel_g33_driver = {
  1491. .owner = THIS_MODULE,
  1492. .aperture_sizes = intel_i830_sizes,
  1493. .size_type = FIXED_APER_SIZE,
  1494. .num_aperture_sizes = 4,
  1495. .needs_scratch_page = TRUE,
  1496. .configure = intel_i915_configure,
  1497. .fetch_size = intel_i9xx_fetch_size,
  1498. .cleanup = intel_i915_cleanup,
  1499. .tlb_flush = intel_i810_tlbflush,
  1500. .mask_memory = intel_i965_mask_memory,
  1501. .masks = intel_i810_masks,
  1502. .agp_enable = intel_i810_agp_enable,
  1503. .cache_flush = global_cache_flush,
  1504. .create_gatt_table = intel_i915_create_gatt_table,
  1505. .free_gatt_table = intel_i830_free_gatt_table,
  1506. .insert_memory = intel_i915_insert_entries,
  1507. .remove_memory = intel_i915_remove_entries,
  1508. .alloc_by_type = intel_i830_alloc_by_type,
  1509. .free_by_type = intel_i810_free_by_type,
  1510. .agp_alloc_page = agp_generic_alloc_page,
  1511. .agp_destroy_page = agp_generic_destroy_page,
  1512. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1513. };
  1514. static int find_gmch(u16 device)
  1515. {
  1516. struct pci_dev *gmch_device;
  1517. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1518. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1519. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1520. device, gmch_device);
  1521. }
  1522. if (!gmch_device)
  1523. return 0;
  1524. intel_private.pcidev = gmch_device;
  1525. return 1;
  1526. }
  1527. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1528. * driver and gmch_driver must be non-null, and find_gmch will determine
  1529. * which one should be used if a gmch_chip_id is present.
  1530. */
  1531. static const struct intel_driver_description {
  1532. unsigned int chip_id;
  1533. unsigned int gmch_chip_id;
  1534. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1535. char *name;
  1536. const struct agp_bridge_driver *driver;
  1537. const struct agp_bridge_driver *gmch_driver;
  1538. } intel_agp_chipsets[] = {
  1539. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1540. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1541. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1542. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1543. NULL, &intel_810_driver },
  1544. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1545. NULL, &intel_810_driver },
  1546. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1547. NULL, &intel_810_driver },
  1548. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1549. &intel_815_driver, &intel_810_driver },
  1550. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1551. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1552. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1553. &intel_830mp_driver, &intel_830_driver },
  1554. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1555. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1556. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1557. &intel_845_driver, &intel_830_driver },
  1558. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1559. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1560. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1561. &intel_845_driver, &intel_830_driver },
  1562. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1563. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1564. &intel_845_driver, &intel_830_driver },
  1565. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1566. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1567. NULL, &intel_915_driver },
  1568. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1569. NULL, &intel_915_driver },
  1570. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1571. NULL, &intel_915_driver },
  1572. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1573. NULL, &intel_915_driver },
  1574. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1575. NULL, &intel_915_driver },
  1576. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1577. NULL, &intel_i965_driver },
  1578. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1579. NULL, &intel_i965_driver },
  1580. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1581. NULL, &intel_i965_driver },
  1582. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1583. NULL, &intel_i965_driver },
  1584. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1585. NULL, &intel_i965_driver },
  1586. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1587. NULL, &intel_i965_driver },
  1588. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1589. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1590. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1591. NULL, &intel_g33_driver },
  1592. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1593. NULL, &intel_g33_driver },
  1594. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1595. NULL, &intel_g33_driver },
  1596. { 0, 0, 0, NULL, NULL, NULL }
  1597. };
  1598. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1599. const struct pci_device_id *ent)
  1600. {
  1601. struct agp_bridge_data *bridge;
  1602. u8 cap_ptr = 0;
  1603. struct resource *r;
  1604. int i;
  1605. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1606. bridge = agp_alloc_bridge();
  1607. if (!bridge)
  1608. return -ENOMEM;
  1609. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1610. /* In case that multiple models of gfx chip may
  1611. stand on same host bridge type, this can be
  1612. sure we detect the right IGD. */
  1613. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1614. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1615. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1616. bridge->driver =
  1617. intel_agp_chipsets[i].gmch_driver;
  1618. break;
  1619. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1620. continue;
  1621. } else {
  1622. bridge->driver = intel_agp_chipsets[i].driver;
  1623. break;
  1624. }
  1625. }
  1626. }
  1627. if (intel_agp_chipsets[i].name == NULL) {
  1628. if (cap_ptr)
  1629. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1630. "(device id: %04x)\n", pdev->device);
  1631. agp_put_bridge(bridge);
  1632. return -ENODEV;
  1633. }
  1634. if (bridge->driver == NULL) {
  1635. /* bridge has no AGP and no IGD detected */
  1636. if (cap_ptr)
  1637. printk(KERN_WARNING PFX "Failed to find bridge device "
  1638. "(chip_id: %04x)\n",
  1639. intel_agp_chipsets[i].gmch_chip_id);
  1640. agp_put_bridge(bridge);
  1641. return -ENODEV;
  1642. }
  1643. bridge->dev = pdev;
  1644. bridge->capndx = cap_ptr;
  1645. bridge->dev_private_data = &intel_private;
  1646. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1647. intel_agp_chipsets[i].name);
  1648. /*
  1649. * The following fixes the case where the BIOS has "forgotten" to
  1650. * provide an address range for the GART.
  1651. * 20030610 - hamish@zot.org
  1652. */
  1653. r = &pdev->resource[0];
  1654. if (!r->start && r->end) {
  1655. if (pci_assign_resource(pdev, 0)) {
  1656. printk(KERN_ERR PFX "could not assign resource 0\n");
  1657. agp_put_bridge(bridge);
  1658. return -ENODEV;
  1659. }
  1660. }
  1661. /*
  1662. * If the device has not been properly setup, the following will catch
  1663. * the problem and should stop the system from crashing.
  1664. * 20030610 - hamish@zot.org
  1665. */
  1666. if (pci_enable_device(pdev)) {
  1667. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1668. agp_put_bridge(bridge);
  1669. return -ENODEV;
  1670. }
  1671. /* Fill in the mode register */
  1672. if (cap_ptr) {
  1673. pci_read_config_dword(pdev,
  1674. bridge->capndx+PCI_AGP_STATUS,
  1675. &bridge->mode);
  1676. }
  1677. pci_set_drvdata(pdev, bridge);
  1678. return agp_add_bridge(bridge);
  1679. }
  1680. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1681. {
  1682. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1683. agp_remove_bridge(bridge);
  1684. if (intel_private.pcidev)
  1685. pci_dev_put(intel_private.pcidev);
  1686. agp_put_bridge(bridge);
  1687. }
  1688. #ifdef CONFIG_PM
  1689. static int agp_intel_resume(struct pci_dev *pdev)
  1690. {
  1691. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1692. pci_restore_state(pdev);
  1693. /* We should restore our graphics device's config space,
  1694. * as host bridge (00:00) resumes before graphics device (02:00),
  1695. * then our access to its pci space can work right.
  1696. */
  1697. if (intel_private.pcidev)
  1698. pci_restore_state(intel_private.pcidev);
  1699. if (bridge->driver == &intel_generic_driver)
  1700. intel_configure();
  1701. else if (bridge->driver == &intel_850_driver)
  1702. intel_850_configure();
  1703. else if (bridge->driver == &intel_845_driver)
  1704. intel_845_configure();
  1705. else if (bridge->driver == &intel_830mp_driver)
  1706. intel_830mp_configure();
  1707. else if (bridge->driver == &intel_915_driver)
  1708. intel_i915_configure();
  1709. else if (bridge->driver == &intel_830_driver)
  1710. intel_i830_configure();
  1711. else if (bridge->driver == &intel_810_driver)
  1712. intel_i810_configure();
  1713. else if (bridge->driver == &intel_i965_driver)
  1714. intel_i915_configure();
  1715. return 0;
  1716. }
  1717. #endif
  1718. static struct pci_device_id agp_intel_pci_table[] = {
  1719. #define ID(x) \
  1720. { \
  1721. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1722. .class_mask = ~0, \
  1723. .vendor = PCI_VENDOR_ID_INTEL, \
  1724. .device = x, \
  1725. .subvendor = PCI_ANY_ID, \
  1726. .subdevice = PCI_ANY_ID, \
  1727. }
  1728. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1729. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1730. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1731. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1732. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1733. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1734. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1735. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1736. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1737. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1738. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1739. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1740. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1741. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1742. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1743. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1744. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1745. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1746. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1747. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1748. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1749. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1752. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1753. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1754. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1755. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1756. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1757. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1758. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1759. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1760. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1761. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1763. { }
  1764. };
  1765. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1766. static struct pci_driver agp_intel_pci_driver = {
  1767. .name = "agpgart-intel",
  1768. .id_table = agp_intel_pci_table,
  1769. .probe = agp_intel_probe,
  1770. .remove = __devexit_p(agp_intel_remove),
  1771. #ifdef CONFIG_PM
  1772. .resume = agp_intel_resume,
  1773. #endif
  1774. };
  1775. static int __init agp_intel_init(void)
  1776. {
  1777. if (agp_off)
  1778. return -EINVAL;
  1779. return pci_register_driver(&agp_intel_pci_driver);
  1780. }
  1781. static void __exit agp_intel_cleanup(void)
  1782. {
  1783. pci_unregister_driver(&agp_intel_pci_driver);
  1784. }
  1785. module_init(agp_intel_init);
  1786. module_exit(agp_intel_cleanup);
  1787. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1788. MODULE_LICENSE("GPL and additional rights");