be_cmds.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. static void be_mcc_notify(struct be_ctrl_info *ctrl)
  19. {
  20. struct be_queue_info *mccq = &ctrl->mcc_obj.q;
  21. u32 val = 0;
  22. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  23. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  24. iowrite32(val, ctrl->db + DB_MCCQ_OFFSET);
  25. }
  26. /* To check if valid bit is set, check the entire word as we don't know
  27. * the endianness of the data (old entry is host endian while a new entry is
  28. * little endian) */
  29. static inline bool be_mcc_compl_is_new(struct be_mcc_cq_entry *compl)
  30. {
  31. if (compl->flags != 0) {
  32. compl->flags = le32_to_cpu(compl->flags);
  33. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  34. return true;
  35. } else {
  36. return false;
  37. }
  38. }
  39. /* Need to reset the entire word that houses the valid bit */
  40. static inline void be_mcc_compl_use(struct be_mcc_cq_entry *compl)
  41. {
  42. compl->flags = 0;
  43. }
  44. static int be_mcc_compl_process(struct be_ctrl_info *ctrl,
  45. struct be_mcc_cq_entry *compl)
  46. {
  47. u16 compl_status, extd_status;
  48. /* Just swap the status to host endian; mcc tag is opaquely copied
  49. * from mcc_wrb */
  50. be_dws_le_to_cpu(compl, 4);
  51. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  52. CQE_STATUS_COMPL_MASK;
  53. if (compl_status != MCC_STATUS_SUCCESS) {
  54. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  55. CQE_STATUS_EXTD_MASK;
  56. printk(KERN_WARNING DRV_NAME
  57. " error in cmd completion: status(compl/extd)=%d/%d\n",
  58. compl_status, extd_status);
  59. return -1;
  60. }
  61. return 0;
  62. }
  63. static struct be_mcc_cq_entry *be_mcc_compl_get(struct be_ctrl_info *ctrl)
  64. {
  65. struct be_queue_info *mcc_cq = &ctrl->mcc_obj.cq;
  66. struct be_mcc_cq_entry *compl = queue_tail_node(mcc_cq);
  67. if (be_mcc_compl_is_new(compl)) {
  68. queue_tail_inc(mcc_cq);
  69. return compl;
  70. }
  71. return NULL;
  72. }
  73. void be_process_mcc(struct be_ctrl_info *ctrl)
  74. {
  75. struct be_mcc_cq_entry *compl;
  76. int num = 0;
  77. spin_lock_bh(&ctrl->mcc_cq_lock);
  78. while ((compl = be_mcc_compl_get(ctrl))) {
  79. if (!(compl->flags & CQE_FLAGS_ASYNC_MASK)) {
  80. be_mcc_compl_process(ctrl, compl);
  81. atomic_dec(&ctrl->mcc_obj.q.used);
  82. }
  83. be_mcc_compl_use(compl);
  84. num++;
  85. }
  86. if (num)
  87. be_cq_notify(ctrl, ctrl->mcc_obj.cq.id, true, num);
  88. spin_unlock_bh(&ctrl->mcc_cq_lock);
  89. }
  90. /* Wait till no more pending mcc requests are present */
  91. static void be_mcc_wait_compl(struct be_ctrl_info *ctrl)
  92. {
  93. #define mcc_timeout 50000 /* 5s timeout */
  94. int i;
  95. for (i = 0; i < mcc_timeout; i++) {
  96. be_process_mcc(ctrl);
  97. if (atomic_read(&ctrl->mcc_obj.q.used) == 0)
  98. break;
  99. udelay(100);
  100. }
  101. if (i == mcc_timeout)
  102. printk(KERN_WARNING DRV_NAME "mcc poll timed out\n");
  103. }
  104. /* Notify MCC requests and wait for completion */
  105. static void be_mcc_notify_wait(struct be_ctrl_info *ctrl)
  106. {
  107. be_mcc_notify(ctrl);
  108. be_mcc_wait_compl(ctrl);
  109. }
  110. static int be_mbox_db_ready_wait(void __iomem *db)
  111. {
  112. int cnt = 0, wait = 5;
  113. u32 ready;
  114. do {
  115. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  116. if (ready)
  117. break;
  118. if (cnt > 200000) {
  119. printk(KERN_WARNING DRV_NAME
  120. ": mbox_db poll timed out\n");
  121. return -1;
  122. }
  123. if (cnt > 50)
  124. wait = 200;
  125. cnt += wait;
  126. udelay(wait);
  127. } while (true);
  128. return 0;
  129. }
  130. /*
  131. * Insert the mailbox address into the doorbell in two steps
  132. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  133. */
  134. static int be_mbox_db_ring(struct be_ctrl_info *ctrl)
  135. {
  136. int status;
  137. u32 val = 0;
  138. void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
  139. struct be_dma_mem *mbox_mem = &ctrl->mbox_mem;
  140. struct be_mcc_mailbox *mbox = mbox_mem->va;
  141. struct be_mcc_cq_entry *cqe = &mbox->cqe;
  142. memset(cqe, 0, sizeof(*cqe));
  143. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  144. val |= MPU_MAILBOX_DB_HI_MASK;
  145. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  146. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  147. iowrite32(val, db);
  148. /* wait for ready to be set */
  149. status = be_mbox_db_ready_wait(db);
  150. if (status != 0)
  151. return status;
  152. val = 0;
  153. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  154. val &= ~MPU_MAILBOX_DB_HI_MASK;
  155. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  156. val |= (u32)(mbox_mem->dma >> 4) << 2;
  157. iowrite32(val, db);
  158. status = be_mbox_db_ready_wait(db);
  159. if (status != 0)
  160. return status;
  161. /* A cq entry has been made now */
  162. if (be_mcc_compl_is_new(cqe)) {
  163. status = be_mcc_compl_process(ctrl, &mbox->cqe);
  164. be_mcc_compl_use(cqe);
  165. if (status)
  166. return status;
  167. } else {
  168. printk(KERN_WARNING DRV_NAME "invalid mailbox completion\n");
  169. return -1;
  170. }
  171. return 0;
  172. }
  173. static int be_POST_stage_get(struct be_ctrl_info *ctrl, u16 *stage)
  174. {
  175. u32 sem = ioread32(ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  176. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  177. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  178. return -1;
  179. else
  180. return 0;
  181. }
  182. static int be_POST_stage_poll(struct be_ctrl_info *ctrl, u16 poll_stage)
  183. {
  184. u16 stage, cnt, error;
  185. for (cnt = 0; cnt < 5000; cnt++) {
  186. error = be_POST_stage_get(ctrl, &stage);
  187. if (error)
  188. return -1;
  189. if (stage == poll_stage)
  190. break;
  191. udelay(1000);
  192. }
  193. if (stage != poll_stage)
  194. return -1;
  195. return 0;
  196. }
  197. int be_cmd_POST(struct be_ctrl_info *ctrl)
  198. {
  199. u16 stage, error;
  200. error = be_POST_stage_get(ctrl, &stage);
  201. if (error)
  202. goto err;
  203. if (stage == POST_STAGE_ARMFW_RDY)
  204. return 0;
  205. if (stage != POST_STAGE_AWAITING_HOST_RDY)
  206. goto err;
  207. /* On awaiting host rdy, reset and again poll on awaiting host rdy */
  208. iowrite32(POST_STAGE_BE_RESET, ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  209. error = be_POST_stage_poll(ctrl, POST_STAGE_AWAITING_HOST_RDY);
  210. if (error)
  211. goto err;
  212. /* Now kickoff POST and poll on armfw ready */
  213. iowrite32(POST_STAGE_HOST_RDY, ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  214. error = be_POST_stage_poll(ctrl, POST_STAGE_ARMFW_RDY);
  215. if (error)
  216. goto err;
  217. return 0;
  218. err:
  219. printk(KERN_WARNING DRV_NAME ": ERROR, stage=%d\n", stage);
  220. return -1;
  221. }
  222. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  223. {
  224. return wrb->payload.embedded_payload;
  225. }
  226. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  227. {
  228. return &wrb->payload.sgl[0];
  229. }
  230. /* Don't touch the hdr after it's prepared */
  231. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  232. bool embedded, u8 sge_cnt)
  233. {
  234. if (embedded)
  235. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  236. else
  237. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  238. MCC_WRB_SGE_CNT_SHIFT;
  239. wrb->payload_length = payload_len;
  240. be_dws_cpu_to_le(wrb, 20);
  241. }
  242. /* Don't touch the hdr after it's prepared */
  243. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  244. u8 subsystem, u8 opcode, int cmd_len)
  245. {
  246. req_hdr->opcode = opcode;
  247. req_hdr->subsystem = subsystem;
  248. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  249. }
  250. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  251. struct be_dma_mem *mem)
  252. {
  253. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  254. u64 dma = (u64)mem->dma;
  255. for (i = 0; i < buf_pages; i++) {
  256. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  257. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  258. dma += PAGE_SIZE_4K;
  259. }
  260. }
  261. /* Converts interrupt delay in microseconds to multiplier value */
  262. static u32 eq_delay_to_mult(u32 usec_delay)
  263. {
  264. #define MAX_INTR_RATE 651042
  265. const u32 round = 10;
  266. u32 multiplier;
  267. if (usec_delay == 0)
  268. multiplier = 0;
  269. else {
  270. u32 interrupt_rate = 1000000 / usec_delay;
  271. /* Max delay, corresponding to the lowest interrupt rate */
  272. if (interrupt_rate == 0)
  273. multiplier = 1023;
  274. else {
  275. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  276. multiplier /= interrupt_rate;
  277. /* Round the multiplier to the closest value.*/
  278. multiplier = (multiplier + round/2) / round;
  279. multiplier = min(multiplier, (u32)1023);
  280. }
  281. }
  282. return multiplier;
  283. }
  284. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
  285. {
  286. return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  287. }
  288. static inline struct be_mcc_wrb *wrb_from_mcc(struct be_queue_info *mccq)
  289. {
  290. struct be_mcc_wrb *wrb = NULL;
  291. if (atomic_read(&mccq->used) < mccq->len) {
  292. wrb = queue_head_node(mccq);
  293. queue_head_inc(mccq);
  294. atomic_inc(&mccq->used);
  295. memset(wrb, 0, sizeof(*wrb));
  296. }
  297. return wrb;
  298. }
  299. int be_cmd_eq_create(struct be_ctrl_info *ctrl,
  300. struct be_queue_info *eq, int eq_delay)
  301. {
  302. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  303. struct be_cmd_req_eq_create *req = embedded_payload(wrb);
  304. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  305. struct be_dma_mem *q_mem = &eq->dma_mem;
  306. int status;
  307. spin_lock(&ctrl->mbox_lock);
  308. memset(wrb, 0, sizeof(*wrb));
  309. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  310. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  311. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  312. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  313. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  314. ctrl->pci_func);
  315. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  316. /* 4byte eqe*/
  317. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  318. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  319. __ilog2_u32(eq->len/256));
  320. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  321. eq_delay_to_mult(eq_delay));
  322. be_dws_cpu_to_le(req->context, sizeof(req->context));
  323. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  324. status = be_mbox_db_ring(ctrl);
  325. if (!status) {
  326. eq->id = le16_to_cpu(resp->eq_id);
  327. eq->created = true;
  328. }
  329. spin_unlock(&ctrl->mbox_lock);
  330. return status;
  331. }
  332. int be_cmd_mac_addr_query(struct be_ctrl_info *ctrl, u8 *mac_addr,
  333. u8 type, bool permanent, u32 if_handle)
  334. {
  335. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  336. struct be_cmd_req_mac_query *req = embedded_payload(wrb);
  337. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  338. int status;
  339. spin_lock(&ctrl->mbox_lock);
  340. memset(wrb, 0, sizeof(*wrb));
  341. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  342. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  343. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  344. req->type = type;
  345. if (permanent) {
  346. req->permanent = 1;
  347. } else {
  348. req->if_id = cpu_to_le16((u16)if_handle);
  349. req->permanent = 0;
  350. }
  351. status = be_mbox_db_ring(ctrl);
  352. if (!status)
  353. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  354. spin_unlock(&ctrl->mbox_lock);
  355. return status;
  356. }
  357. int be_cmd_pmac_add(struct be_ctrl_info *ctrl, u8 *mac_addr,
  358. u32 if_id, u32 *pmac_id)
  359. {
  360. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  361. struct be_cmd_req_pmac_add *req = embedded_payload(wrb);
  362. int status;
  363. spin_lock(&ctrl->mbox_lock);
  364. memset(wrb, 0, sizeof(*wrb));
  365. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  366. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  367. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  368. req->if_id = cpu_to_le32(if_id);
  369. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  370. status = be_mbox_db_ring(ctrl);
  371. if (!status) {
  372. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  373. *pmac_id = le32_to_cpu(resp->pmac_id);
  374. }
  375. spin_unlock(&ctrl->mbox_lock);
  376. return status;
  377. }
  378. int be_cmd_pmac_del(struct be_ctrl_info *ctrl, u32 if_id, u32 pmac_id)
  379. {
  380. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  381. struct be_cmd_req_pmac_del *req = embedded_payload(wrb);
  382. int status;
  383. spin_lock(&ctrl->mbox_lock);
  384. memset(wrb, 0, sizeof(*wrb));
  385. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  386. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  387. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  388. req->if_id = cpu_to_le32(if_id);
  389. req->pmac_id = cpu_to_le32(pmac_id);
  390. status = be_mbox_db_ring(ctrl);
  391. spin_unlock(&ctrl->mbox_lock);
  392. return status;
  393. }
  394. int be_cmd_cq_create(struct be_ctrl_info *ctrl,
  395. struct be_queue_info *cq, struct be_queue_info *eq,
  396. bool sol_evts, bool no_delay, int coalesce_wm)
  397. {
  398. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  399. struct be_cmd_req_cq_create *req = embedded_payload(wrb);
  400. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  401. struct be_dma_mem *q_mem = &cq->dma_mem;
  402. void *ctxt = &req->context;
  403. int status;
  404. spin_lock(&ctrl->mbox_lock);
  405. memset(wrb, 0, sizeof(*wrb));
  406. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  407. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  408. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  409. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  410. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  411. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  412. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  413. __ilog2_u32(cq->len/256));
  414. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  415. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  416. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  417. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  418. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  419. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, ctrl->pci_func);
  420. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  421. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  422. status = be_mbox_db_ring(ctrl);
  423. if (!status) {
  424. cq->id = le16_to_cpu(resp->cq_id);
  425. cq->created = true;
  426. }
  427. spin_unlock(&ctrl->mbox_lock);
  428. return status;
  429. }
  430. static u32 be_encoded_q_len(int q_len)
  431. {
  432. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  433. if (len_encoded == 16)
  434. len_encoded = 0;
  435. return len_encoded;
  436. }
  437. int be_cmd_mccq_create(struct be_ctrl_info *ctrl,
  438. struct be_queue_info *mccq,
  439. struct be_queue_info *cq)
  440. {
  441. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  442. struct be_cmd_req_mcc_create *req = embedded_payload(wrb);
  443. struct be_dma_mem *q_mem = &mccq->dma_mem;
  444. void *ctxt = &req->context;
  445. int status;
  446. spin_lock(&ctrl->mbox_lock);
  447. memset(wrb, 0, sizeof(*wrb));
  448. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  450. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  451. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  452. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, ctrl->pci_func);
  453. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  454. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  455. be_encoded_q_len(mccq->len));
  456. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  457. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  458. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  459. status = be_mbox_db_ring(ctrl);
  460. if (!status) {
  461. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  462. mccq->id = le16_to_cpu(resp->id);
  463. mccq->created = true;
  464. }
  465. spin_unlock(&ctrl->mbox_lock);
  466. return status;
  467. }
  468. int be_cmd_txq_create(struct be_ctrl_info *ctrl,
  469. struct be_queue_info *txq,
  470. struct be_queue_info *cq)
  471. {
  472. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  473. struct be_cmd_req_eth_tx_create *req = embedded_payload(wrb);
  474. struct be_dma_mem *q_mem = &txq->dma_mem;
  475. void *ctxt = &req->context;
  476. int status;
  477. u32 len_encoded;
  478. spin_lock(&ctrl->mbox_lock);
  479. memset(wrb, 0, sizeof(*wrb));
  480. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  481. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  482. sizeof(*req));
  483. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  484. req->ulp_num = BE_ULP1_NUM;
  485. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  486. len_encoded = fls(txq->len); /* log2(len) + 1 */
  487. if (len_encoded == 16)
  488. len_encoded = 0;
  489. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, len_encoded);
  490. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  491. ctrl->pci_func);
  492. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  493. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  494. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  495. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  496. status = be_mbox_db_ring(ctrl);
  497. if (!status) {
  498. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  499. txq->id = le16_to_cpu(resp->cid);
  500. txq->created = true;
  501. }
  502. spin_unlock(&ctrl->mbox_lock);
  503. return status;
  504. }
  505. int be_cmd_rxq_create(struct be_ctrl_info *ctrl,
  506. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  507. u16 max_frame_size, u32 if_id, u32 rss)
  508. {
  509. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  510. struct be_cmd_req_eth_rx_create *req = embedded_payload(wrb);
  511. struct be_dma_mem *q_mem = &rxq->dma_mem;
  512. int status;
  513. spin_lock(&ctrl->mbox_lock);
  514. memset(wrb, 0, sizeof(*wrb));
  515. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  516. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  517. sizeof(*req));
  518. req->cq_id = cpu_to_le16(cq_id);
  519. req->frag_size = fls(frag_size) - 1;
  520. req->num_pages = 2;
  521. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  522. req->interface_id = cpu_to_le32(if_id);
  523. req->max_frame_size = cpu_to_le16(max_frame_size);
  524. req->rss_queue = cpu_to_le32(rss);
  525. status = be_mbox_db_ring(ctrl);
  526. if (!status) {
  527. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  528. rxq->id = le16_to_cpu(resp->id);
  529. rxq->created = true;
  530. }
  531. spin_unlock(&ctrl->mbox_lock);
  532. return status;
  533. }
  534. /* Generic destroyer function for all types of queues */
  535. int be_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
  536. int queue_type)
  537. {
  538. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  539. struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
  540. u8 subsys = 0, opcode = 0;
  541. int status;
  542. spin_lock(&ctrl->mbox_lock);
  543. memset(wrb, 0, sizeof(*wrb));
  544. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  545. switch (queue_type) {
  546. case QTYPE_EQ:
  547. subsys = CMD_SUBSYSTEM_COMMON;
  548. opcode = OPCODE_COMMON_EQ_DESTROY;
  549. break;
  550. case QTYPE_CQ:
  551. subsys = CMD_SUBSYSTEM_COMMON;
  552. opcode = OPCODE_COMMON_CQ_DESTROY;
  553. break;
  554. case QTYPE_TXQ:
  555. subsys = CMD_SUBSYSTEM_ETH;
  556. opcode = OPCODE_ETH_TX_DESTROY;
  557. break;
  558. case QTYPE_RXQ:
  559. subsys = CMD_SUBSYSTEM_ETH;
  560. opcode = OPCODE_ETH_RX_DESTROY;
  561. break;
  562. case QTYPE_MCCQ:
  563. subsys = CMD_SUBSYSTEM_COMMON;
  564. opcode = OPCODE_COMMON_MCC_DESTROY;
  565. break;
  566. default:
  567. printk(KERN_WARNING DRV_NAME ":bad Q type in Q destroy cmd\n");
  568. status = -1;
  569. goto err;
  570. }
  571. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  572. req->id = cpu_to_le16(q->id);
  573. status = be_mbox_db_ring(ctrl);
  574. err:
  575. spin_unlock(&ctrl->mbox_lock);
  576. return status;
  577. }
  578. /* Create an rx filtering policy configuration on an i/f */
  579. int be_cmd_if_create(struct be_ctrl_info *ctrl, u32 flags, u8 *mac,
  580. bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  581. {
  582. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  583. struct be_cmd_req_if_create *req = embedded_payload(wrb);
  584. int status;
  585. spin_lock(&ctrl->mbox_lock);
  586. memset(wrb, 0, sizeof(*wrb));
  587. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  588. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  589. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  590. req->capability_flags = cpu_to_le32(flags);
  591. req->enable_flags = cpu_to_le32(flags);
  592. if (!pmac_invalid)
  593. memcpy(req->mac_addr, mac, ETH_ALEN);
  594. status = be_mbox_db_ring(ctrl);
  595. if (!status) {
  596. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  597. *if_handle = le32_to_cpu(resp->interface_id);
  598. if (!pmac_invalid)
  599. *pmac_id = le32_to_cpu(resp->pmac_id);
  600. }
  601. spin_unlock(&ctrl->mbox_lock);
  602. return status;
  603. }
  604. int be_cmd_if_destroy(struct be_ctrl_info *ctrl, u32 interface_id)
  605. {
  606. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  607. struct be_cmd_req_if_destroy *req = embedded_payload(wrb);
  608. int status;
  609. spin_lock(&ctrl->mbox_lock);
  610. memset(wrb, 0, sizeof(*wrb));
  611. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  612. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  613. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  614. req->interface_id = cpu_to_le32(interface_id);
  615. status = be_mbox_db_ring(ctrl);
  616. spin_unlock(&ctrl->mbox_lock);
  617. return status;
  618. }
  619. /* Get stats is a non embedded command: the request is not embedded inside
  620. * WRB but is a separate dma memory block
  621. */
  622. int be_cmd_get_stats(struct be_ctrl_info *ctrl, struct be_dma_mem *nonemb_cmd)
  623. {
  624. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  625. struct be_cmd_req_get_stats *req = nonemb_cmd->va;
  626. struct be_sge *sge = nonembedded_sgl(wrb);
  627. int status;
  628. spin_lock(&ctrl->mbox_lock);
  629. memset(wrb, 0, sizeof(*wrb));
  630. memset(req, 0, sizeof(*req));
  631. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  632. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  633. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  634. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  635. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  636. sge->len = cpu_to_le32(nonemb_cmd->size);
  637. status = be_mbox_db_ring(ctrl);
  638. if (!status) {
  639. struct be_cmd_resp_get_stats *resp = nonemb_cmd->va;
  640. be_dws_le_to_cpu(&resp->hw_stats, sizeof(resp->hw_stats));
  641. }
  642. spin_unlock(&ctrl->mbox_lock);
  643. return status;
  644. }
  645. int be_cmd_link_status_query(struct be_ctrl_info *ctrl,
  646. struct be_link_info *link)
  647. {
  648. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  649. struct be_cmd_req_link_status *req = embedded_payload(wrb);
  650. int status;
  651. spin_lock(&ctrl->mbox_lock);
  652. memset(wrb, 0, sizeof(*wrb));
  653. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  654. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  655. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  656. status = be_mbox_db_ring(ctrl);
  657. if (!status) {
  658. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  659. link->speed = resp->mac_speed;
  660. link->duplex = resp->mac_duplex;
  661. link->fault = resp->mac_fault;
  662. } else {
  663. link->speed = PHY_LINK_SPEED_ZERO;
  664. }
  665. spin_unlock(&ctrl->mbox_lock);
  666. return status;
  667. }
  668. int be_cmd_get_fw_ver(struct be_ctrl_info *ctrl, char *fw_ver)
  669. {
  670. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  671. struct be_cmd_req_get_fw_version *req = embedded_payload(wrb);
  672. int status;
  673. spin_lock(&ctrl->mbox_lock);
  674. memset(wrb, 0, sizeof(*wrb));
  675. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  676. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  677. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  678. status = be_mbox_db_ring(ctrl);
  679. if (!status) {
  680. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  681. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  682. }
  683. spin_unlock(&ctrl->mbox_lock);
  684. return status;
  685. }
  686. /* set the EQ delay interval of an EQ to specified value */
  687. int be_cmd_modify_eqd(struct be_ctrl_info *ctrl, u32 eq_id, u32 eqd)
  688. {
  689. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  690. struct be_cmd_req_modify_eq_delay *req = embedded_payload(wrb);
  691. int status;
  692. spin_lock(&ctrl->mbox_lock);
  693. memset(wrb, 0, sizeof(*wrb));
  694. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  695. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  696. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  697. req->num_eq = cpu_to_le32(1);
  698. req->delay[0].eq_id = cpu_to_le32(eq_id);
  699. req->delay[0].phase = 0;
  700. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  701. status = be_mbox_db_ring(ctrl);
  702. spin_unlock(&ctrl->mbox_lock);
  703. return status;
  704. }
  705. int be_cmd_vlan_config(struct be_ctrl_info *ctrl, u32 if_id, u16 *vtag_array,
  706. u32 num, bool untagged, bool promiscuous)
  707. {
  708. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  709. struct be_cmd_req_vlan_config *req = embedded_payload(wrb);
  710. int status;
  711. spin_lock(&ctrl->mbox_lock);
  712. memset(wrb, 0, sizeof(*wrb));
  713. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  714. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  715. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  716. req->interface_id = if_id;
  717. req->promiscuous = promiscuous;
  718. req->untagged = untagged;
  719. req->num_vlan = num;
  720. if (!promiscuous) {
  721. memcpy(req->normal_vlan, vtag_array,
  722. req->num_vlan * sizeof(vtag_array[0]));
  723. }
  724. status = be_mbox_db_ring(ctrl);
  725. spin_unlock(&ctrl->mbox_lock);
  726. return status;
  727. }
  728. /* Use MCC for this command as it may be called in BH context */
  729. int be_cmd_promiscuous_config(struct be_ctrl_info *ctrl, u8 port_num, bool en)
  730. {
  731. struct be_mcc_wrb *wrb;
  732. struct be_cmd_req_promiscuous_config *req;
  733. spin_lock_bh(&ctrl->mcc_lock);
  734. wrb = wrb_from_mcc(&ctrl->mcc_obj.q);
  735. BUG_ON(!wrb);
  736. req = embedded_payload(wrb);
  737. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  738. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  739. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  740. if (port_num)
  741. req->port1_promiscuous = en;
  742. else
  743. req->port0_promiscuous = en;
  744. be_mcc_notify_wait(ctrl);
  745. spin_unlock_bh(&ctrl->mcc_lock);
  746. return 0;
  747. }
  748. /*
  749. * Use MCC for this command as it may be called in BH context
  750. * (mc == NULL) => multicast promiscous
  751. */
  752. int be_cmd_mcast_mac_set(struct be_ctrl_info *ctrl, u32 if_id, u8 *mac_table,
  753. u32 num, bool promiscuous)
  754. {
  755. #define BE_MAX_MC 32 /* set mcast promisc if > 32 */
  756. struct be_mcc_wrb *wrb;
  757. struct be_cmd_req_mcast_mac_config *req;
  758. spin_lock_bh(&ctrl->mcc_lock);
  759. wrb = wrb_from_mcc(&ctrl->mcc_obj.q);
  760. BUG_ON(!wrb);
  761. req = embedded_payload(wrb);
  762. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  763. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  764. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  765. req->interface_id = if_id;
  766. req->promiscuous = promiscuous;
  767. if (!promiscuous) {
  768. req->num_mac = cpu_to_le16(num);
  769. if (num)
  770. memcpy(req->mac, mac_table, ETH_ALEN * num);
  771. }
  772. be_mcc_notify_wait(ctrl);
  773. spin_unlock_bh(&ctrl->mcc_lock);
  774. return 0;
  775. }
  776. int be_cmd_set_flow_control(struct be_ctrl_info *ctrl, u32 tx_fc, u32 rx_fc)
  777. {
  778. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  779. struct be_cmd_req_set_flow_control *req = embedded_payload(wrb);
  780. int status;
  781. spin_lock(&ctrl->mbox_lock);
  782. memset(wrb, 0, sizeof(*wrb));
  783. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  784. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  785. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  786. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  787. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  788. status = be_mbox_db_ring(ctrl);
  789. spin_unlock(&ctrl->mbox_lock);
  790. return status;
  791. }
  792. int be_cmd_get_flow_control(struct be_ctrl_info *ctrl, u32 *tx_fc, u32 *rx_fc)
  793. {
  794. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  795. struct be_cmd_req_get_flow_control *req = embedded_payload(wrb);
  796. int status;
  797. spin_lock(&ctrl->mbox_lock);
  798. memset(wrb, 0, sizeof(*wrb));
  799. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  800. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  801. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  802. status = be_mbox_db_ring(ctrl);
  803. if (!status) {
  804. struct be_cmd_resp_get_flow_control *resp =
  805. embedded_payload(wrb);
  806. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  807. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  808. }
  809. spin_unlock(&ctrl->mbox_lock);
  810. return status;
  811. }
  812. int be_cmd_query_fw_cfg(struct be_ctrl_info *ctrl, u32 *port_num)
  813. {
  814. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  815. struct be_cmd_req_query_fw_cfg *req = embedded_payload(wrb);
  816. int status;
  817. spin_lock(&ctrl->mbox_lock);
  818. memset(wrb, 0, sizeof(*wrb));
  819. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  820. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  821. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  822. status = be_mbox_db_ring(ctrl);
  823. if (!status) {
  824. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  825. *port_num = le32_to_cpu(resp->phys_port);
  826. }
  827. spin_unlock(&ctrl->mbox_lock);
  828. return status;
  829. }