radeon_cp.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else
  59. return RADEON_READ(RADEON_CP_RB_RPTR);
  60. }
  61. static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  62. {
  63. if (dev_priv->flags & RADEON_IS_AGP)
  64. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  65. else
  66. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  67. (off / sizeof(u32))) = cpu_to_le32(val);
  68. }
  69. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  70. {
  71. radeon_write_ring_rptr(dev_priv, 0, val);
  72. }
  73. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  74. {
  75. if (dev_priv->writeback_works)
  76. return radeon_read_ring_rptr(dev_priv,
  77. RADEON_SCRATCHOFF(index));
  78. else
  79. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  80. }
  81. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  82. {
  83. u32 ret;
  84. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  85. ret = RADEON_READ(R520_MC_IND_DATA);
  86. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  87. return ret;
  88. }
  89. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  90. {
  91. u32 ret;
  92. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  93. ret = RADEON_READ(RS480_NB_MC_DATA);
  94. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  95. return ret;
  96. }
  97. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  98. {
  99. u32 ret;
  100. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  101. ret = RADEON_READ(RS690_MC_DATA);
  102. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  103. return ret;
  104. }
  105. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  106. {
  107. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  108. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  109. return RS690_READ_MCIND(dev_priv, addr);
  110. else
  111. return RS480_READ_MCIND(dev_priv, addr);
  112. }
  113. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  114. {
  115. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  116. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  117. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  118. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  119. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  120. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  121. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  122. else
  123. return RADEON_READ(RADEON_MC_FB_LOCATION);
  124. }
  125. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  126. {
  127. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  128. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  129. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  130. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  131. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  132. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  133. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  134. else
  135. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  136. }
  137. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  138. {
  139. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  140. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  141. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  142. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  143. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  144. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  145. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  146. else
  147. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  148. }
  149. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  150. {
  151. u32 agp_base_hi = upper_32_bits(agp_base);
  152. u32 agp_base_lo = agp_base & 0xffffffff;
  153. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  154. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  155. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  156. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  157. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  158. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  159. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  160. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  161. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  162. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  163. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  164. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  165. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  166. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  167. } else {
  168. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  169. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  170. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  171. }
  172. }
  173. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  174. {
  175. drm_radeon_private_t *dev_priv = dev->dev_private;
  176. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  177. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  178. }
  179. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  180. {
  181. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  182. return RADEON_READ(RADEON_PCIE_DATA);
  183. }
  184. #if RADEON_FIFO_DEBUG
  185. static void radeon_status(drm_radeon_private_t * dev_priv)
  186. {
  187. printk("%s:\n", __func__);
  188. printk("RBBM_STATUS = 0x%08x\n",
  189. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  190. printk("CP_RB_RTPR = 0x%08x\n",
  191. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  192. printk("CP_RB_WTPR = 0x%08x\n",
  193. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  194. printk("AIC_CNTL = 0x%08x\n",
  195. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  196. printk("AIC_STAT = 0x%08x\n",
  197. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  198. printk("AIC_PT_BASE = 0x%08x\n",
  199. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  200. printk("TLB_ADDR = 0x%08x\n",
  201. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  202. printk("TLB_DATA = 0x%08x\n",
  203. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  204. }
  205. #endif
  206. /* ================================================================
  207. * Engine, FIFO control
  208. */
  209. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  210. {
  211. u32 tmp;
  212. int i;
  213. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  214. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  215. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  216. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  217. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  218. for (i = 0; i < dev_priv->usec_timeout; i++) {
  219. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  220. & RADEON_RB3D_DC_BUSY)) {
  221. return 0;
  222. }
  223. DRM_UDELAY(1);
  224. }
  225. } else {
  226. /* don't flush or purge cache here or lockup */
  227. return 0;
  228. }
  229. #if RADEON_FIFO_DEBUG
  230. DRM_ERROR("failed!\n");
  231. radeon_status(dev_priv);
  232. #endif
  233. return -EBUSY;
  234. }
  235. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  236. {
  237. int i;
  238. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  239. for (i = 0; i < dev_priv->usec_timeout; i++) {
  240. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  241. & RADEON_RBBM_FIFOCNT_MASK);
  242. if (slots >= entries)
  243. return 0;
  244. DRM_UDELAY(1);
  245. }
  246. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  247. RADEON_READ(RADEON_RBBM_STATUS),
  248. RADEON_READ(R300_VAP_CNTL_STATUS));
  249. #if RADEON_FIFO_DEBUG
  250. DRM_ERROR("failed!\n");
  251. radeon_status(dev_priv);
  252. #endif
  253. return -EBUSY;
  254. }
  255. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  256. {
  257. int i, ret;
  258. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  259. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  260. if (ret)
  261. return ret;
  262. for (i = 0; i < dev_priv->usec_timeout; i++) {
  263. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  264. & RADEON_RBBM_ACTIVE)) {
  265. radeon_do_pixcache_flush(dev_priv);
  266. return 0;
  267. }
  268. DRM_UDELAY(1);
  269. }
  270. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  271. RADEON_READ(RADEON_RBBM_STATUS),
  272. RADEON_READ(R300_VAP_CNTL_STATUS));
  273. #if RADEON_FIFO_DEBUG
  274. DRM_ERROR("failed!\n");
  275. radeon_status(dev_priv);
  276. #endif
  277. return -EBUSY;
  278. }
  279. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  280. {
  281. uint32_t gb_tile_config, gb_pipe_sel = 0;
  282. /* RS4xx/RS6xx/R4xx/R5xx */
  283. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  284. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  285. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  286. } else {
  287. /* R3xx */
  288. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  290. dev_priv->num_gb_pipes = 2;
  291. } else {
  292. /* R3Vxx */
  293. dev_priv->num_gb_pipes = 1;
  294. }
  295. }
  296. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  297. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  298. switch (dev_priv->num_gb_pipes) {
  299. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  300. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  301. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  302. default:
  303. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  304. }
  305. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  306. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  307. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  308. }
  309. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  310. radeon_do_wait_for_idle(dev_priv);
  311. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  312. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  313. R300_DC_AUTOFLUSH_ENABLE |
  314. R300_DC_DC_DISABLE_IGNORE_PE));
  315. }
  316. /* ================================================================
  317. * CP control, initialization
  318. */
  319. /* Load the microcode for the CP */
  320. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  321. {
  322. int i;
  323. DRM_DEBUG("\n");
  324. radeon_do_wait_for_idle(dev_priv);
  325. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  326. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  327. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  328. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  329. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  330. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  331. DRM_INFO("Loading R100 Microcode\n");
  332. for (i = 0; i < 256; i++) {
  333. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  334. R100_cp_microcode[i][1]);
  335. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  336. R100_cp_microcode[i][0]);
  337. }
  338. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  339. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  340. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  342. DRM_INFO("Loading R200 Microcode\n");
  343. for (i = 0; i < 256; i++) {
  344. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  345. R200_cp_microcode[i][1]);
  346. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  347. R200_cp_microcode[i][0]);
  348. }
  349. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  350. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  351. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  352. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  353. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  354. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  355. DRM_INFO("Loading R300 Microcode\n");
  356. for (i = 0; i < 256; i++) {
  357. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  358. R300_cp_microcode[i][1]);
  359. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  360. R300_cp_microcode[i][0]);
  361. }
  362. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  363. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  364. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  365. DRM_INFO("Loading R400 Microcode\n");
  366. for (i = 0; i < 256; i++) {
  367. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  368. R420_cp_microcode[i][1]);
  369. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  370. R420_cp_microcode[i][0]);
  371. }
  372. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  373. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  374. DRM_INFO("Loading RS690/RS740 Microcode\n");
  375. for (i = 0; i < 256; i++) {
  376. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  377. RS690_cp_microcode[i][1]);
  378. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  379. RS690_cp_microcode[i][0]);
  380. }
  381. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  383. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  384. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  385. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  387. DRM_INFO("Loading R500 Microcode\n");
  388. for (i = 0; i < 256; i++) {
  389. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  390. R520_cp_microcode[i][1]);
  391. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  392. R520_cp_microcode[i][0]);
  393. }
  394. }
  395. }
  396. /* Flush any pending commands to the CP. This should only be used just
  397. * prior to a wait for idle, as it informs the engine that the command
  398. * stream is ending.
  399. */
  400. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  401. {
  402. DRM_DEBUG("\n");
  403. #if 0
  404. u32 tmp;
  405. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  406. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  407. #endif
  408. }
  409. /* Wait for the CP to go idle.
  410. */
  411. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  412. {
  413. RING_LOCALS;
  414. DRM_DEBUG("\n");
  415. BEGIN_RING(6);
  416. RADEON_PURGE_CACHE();
  417. RADEON_PURGE_ZCACHE();
  418. RADEON_WAIT_UNTIL_IDLE();
  419. ADVANCE_RING();
  420. COMMIT_RING();
  421. return radeon_do_wait_for_idle(dev_priv);
  422. }
  423. /* Start the Command Processor.
  424. */
  425. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  426. {
  427. RING_LOCALS;
  428. DRM_DEBUG("\n");
  429. radeon_do_wait_for_idle(dev_priv);
  430. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  431. dev_priv->cp_running = 1;
  432. BEGIN_RING(8);
  433. /* isync can only be written through cp on r5xx write it here */
  434. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  435. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  436. RADEON_ISYNC_ANY3D_IDLE2D |
  437. RADEON_ISYNC_WAIT_IDLEGUI |
  438. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  439. RADEON_PURGE_CACHE();
  440. RADEON_PURGE_ZCACHE();
  441. RADEON_WAIT_UNTIL_IDLE();
  442. ADVANCE_RING();
  443. COMMIT_RING();
  444. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  445. }
  446. /* Reset the Command Processor. This will not flush any pending
  447. * commands, so you must wait for the CP command stream to complete
  448. * before calling this routine.
  449. */
  450. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  451. {
  452. u32 cur_read_ptr;
  453. DRM_DEBUG("\n");
  454. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  455. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  456. SET_RING_HEAD(dev_priv, cur_read_ptr);
  457. dev_priv->ring.tail = cur_read_ptr;
  458. }
  459. /* Stop the Command Processor. This will not flush any pending
  460. * commands, so you must flush the command stream and wait for the CP
  461. * to go idle before calling this routine.
  462. */
  463. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  464. {
  465. DRM_DEBUG("\n");
  466. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  467. dev_priv->cp_running = 0;
  468. }
  469. /* Reset the engine. This will stop the CP if it is running.
  470. */
  471. static int radeon_do_engine_reset(struct drm_device * dev)
  472. {
  473. drm_radeon_private_t *dev_priv = dev->dev_private;
  474. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  475. DRM_DEBUG("\n");
  476. radeon_do_pixcache_flush(dev_priv);
  477. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  478. /* may need something similar for newer chips */
  479. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  480. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  481. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  482. RADEON_FORCEON_MCLKA |
  483. RADEON_FORCEON_MCLKB |
  484. RADEON_FORCEON_YCLKA |
  485. RADEON_FORCEON_YCLKB |
  486. RADEON_FORCEON_MC |
  487. RADEON_FORCEON_AIC));
  488. }
  489. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  490. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  491. RADEON_SOFT_RESET_CP |
  492. RADEON_SOFT_RESET_HI |
  493. RADEON_SOFT_RESET_SE |
  494. RADEON_SOFT_RESET_RE |
  495. RADEON_SOFT_RESET_PP |
  496. RADEON_SOFT_RESET_E2 |
  497. RADEON_SOFT_RESET_RB));
  498. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  499. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  500. ~(RADEON_SOFT_RESET_CP |
  501. RADEON_SOFT_RESET_HI |
  502. RADEON_SOFT_RESET_SE |
  503. RADEON_SOFT_RESET_RE |
  504. RADEON_SOFT_RESET_PP |
  505. RADEON_SOFT_RESET_E2 |
  506. RADEON_SOFT_RESET_RB)));
  507. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  508. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  509. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  510. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  511. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  512. }
  513. /* setup the raster pipes */
  514. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  515. radeon_init_pipes(dev_priv);
  516. /* Reset the CP ring */
  517. radeon_do_cp_reset(dev_priv);
  518. /* The CP is no longer running after an engine reset */
  519. dev_priv->cp_running = 0;
  520. /* Reset any pending vertex, indirect buffers */
  521. radeon_freelist_reset(dev);
  522. return 0;
  523. }
  524. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  525. drm_radeon_private_t *dev_priv,
  526. struct drm_file *file_priv)
  527. {
  528. struct drm_radeon_master_private *master_priv;
  529. u32 ring_start, cur_read_ptr;
  530. u32 tmp;
  531. /* Initialize the memory controller. With new memory map, the fb location
  532. * is not changed, it should have been properly initialized already. Part
  533. * of the problem is that the code below is bogus, assuming the GART is
  534. * always appended to the fb which is not necessarily the case
  535. */
  536. if (!dev_priv->new_memmap)
  537. radeon_write_fb_location(dev_priv,
  538. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  539. | (dev_priv->fb_location >> 16));
  540. #if __OS_HAS_AGP
  541. if (dev_priv->flags & RADEON_IS_AGP) {
  542. radeon_write_agp_base(dev_priv, dev->agp->base);
  543. radeon_write_agp_location(dev_priv,
  544. (((dev_priv->gart_vm_start - 1 +
  545. dev_priv->gart_size) & 0xffff0000) |
  546. (dev_priv->gart_vm_start >> 16)));
  547. ring_start = (dev_priv->cp_ring->offset
  548. - dev->agp->base
  549. + dev_priv->gart_vm_start);
  550. } else
  551. #endif
  552. ring_start = (dev_priv->cp_ring->offset
  553. - (unsigned long)dev->sg->virtual
  554. + dev_priv->gart_vm_start);
  555. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  556. /* Set the write pointer delay */
  557. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  558. /* Initialize the ring buffer's read and write pointers */
  559. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  560. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  561. SET_RING_HEAD(dev_priv, cur_read_ptr);
  562. dev_priv->ring.tail = cur_read_ptr;
  563. #if __OS_HAS_AGP
  564. if (dev_priv->flags & RADEON_IS_AGP) {
  565. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  566. dev_priv->ring_rptr->offset
  567. - dev->agp->base + dev_priv->gart_vm_start);
  568. } else
  569. #endif
  570. {
  571. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  572. dev_priv->ring_rptr->offset
  573. - ((unsigned long) dev->sg->virtual)
  574. + dev_priv->gart_vm_start);
  575. }
  576. /* Set ring buffer size */
  577. #ifdef __BIG_ENDIAN
  578. RADEON_WRITE(RADEON_CP_RB_CNTL,
  579. RADEON_BUF_SWAP_32BIT |
  580. (dev_priv->ring.fetch_size_l2ow << 18) |
  581. (dev_priv->ring.rptr_update_l2qw << 8) |
  582. dev_priv->ring.size_l2qw);
  583. #else
  584. RADEON_WRITE(RADEON_CP_RB_CNTL,
  585. (dev_priv->ring.fetch_size_l2ow << 18) |
  586. (dev_priv->ring.rptr_update_l2qw << 8) |
  587. dev_priv->ring.size_l2qw);
  588. #endif
  589. /* Initialize the scratch register pointer. This will cause
  590. * the scratch register values to be written out to memory
  591. * whenever they are updated.
  592. *
  593. * We simply put this behind the ring read pointer, this works
  594. * with PCI GART as well as (whatever kind of) AGP GART
  595. */
  596. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  597. + RADEON_SCRATCH_REG_OFFSET);
  598. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  599. /* Turn on bus mastering */
  600. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  601. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  602. /* rs600/rs690/rs740 */
  603. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  604. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  605. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  606. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  607. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  608. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  609. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  610. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  611. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  612. } /* PCIE cards appears to not need this */
  613. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  614. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  615. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  616. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  617. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  618. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  619. /* reset sarea copies of these */
  620. master_priv = file_priv->master->driver_priv;
  621. if (master_priv->sarea_priv) {
  622. master_priv->sarea_priv->last_frame = 0;
  623. master_priv->sarea_priv->last_dispatch = 0;
  624. master_priv->sarea_priv->last_clear = 0;
  625. }
  626. radeon_do_wait_for_idle(dev_priv);
  627. /* Sync everything up */
  628. RADEON_WRITE(RADEON_ISYNC_CNTL,
  629. (RADEON_ISYNC_ANY2D_IDLE3D |
  630. RADEON_ISYNC_ANY3D_IDLE2D |
  631. RADEON_ISYNC_WAIT_IDLEGUI |
  632. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  633. }
  634. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  635. {
  636. u32 tmp;
  637. /* Start with assuming that writeback doesn't work */
  638. dev_priv->writeback_works = 0;
  639. /* Writeback doesn't seem to work everywhere, test it here and possibly
  640. * enable it if it appears to work
  641. */
  642. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  643. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  644. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  645. u32 val;
  646. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  647. if (val == 0xdeadbeef)
  648. break;
  649. DRM_UDELAY(1);
  650. }
  651. if (tmp < dev_priv->usec_timeout) {
  652. dev_priv->writeback_works = 1;
  653. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  654. } else {
  655. dev_priv->writeback_works = 0;
  656. DRM_INFO("writeback test failed\n");
  657. }
  658. if (radeon_no_wb == 1) {
  659. dev_priv->writeback_works = 0;
  660. DRM_INFO("writeback forced off\n");
  661. }
  662. if (!dev_priv->writeback_works) {
  663. /* Disable writeback to avoid unnecessary bus master transfer */
  664. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  665. RADEON_RB_NO_UPDATE);
  666. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  667. }
  668. }
  669. /* Enable or disable IGP GART on the chip */
  670. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  671. {
  672. u32 temp;
  673. if (on) {
  674. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  675. dev_priv->gart_vm_start,
  676. (long)dev_priv->gart_info.bus_addr,
  677. dev_priv->gart_size);
  678. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  679. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  680. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  681. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  682. RS690_BLOCK_GFX_D3_EN));
  683. else
  684. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  685. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  686. RS480_VA_SIZE_32MB));
  687. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  688. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  689. RS480_TLB_ENABLE |
  690. RS480_GTW_LAC_EN |
  691. RS480_1LEVEL_GART));
  692. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  693. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  694. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  695. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  696. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  697. RS480_REQ_TYPE_SNOOP_DIS));
  698. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  699. dev_priv->gart_size = 32*1024*1024;
  700. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  701. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  702. radeon_write_agp_location(dev_priv, temp);
  703. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  704. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  705. RS480_VA_SIZE_32MB));
  706. do {
  707. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  708. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  709. break;
  710. DRM_UDELAY(1);
  711. } while (1);
  712. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  713. RS480_GART_CACHE_INVALIDATE);
  714. do {
  715. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  716. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  717. break;
  718. DRM_UDELAY(1);
  719. } while (1);
  720. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  721. } else {
  722. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  723. }
  724. }
  725. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  726. {
  727. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  728. if (on) {
  729. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  730. dev_priv->gart_vm_start,
  731. (long)dev_priv->gart_info.bus_addr,
  732. dev_priv->gart_size);
  733. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  734. dev_priv->gart_vm_start);
  735. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  736. dev_priv->gart_info.bus_addr);
  737. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  738. dev_priv->gart_vm_start);
  739. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  740. dev_priv->gart_vm_start +
  741. dev_priv->gart_size - 1);
  742. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  743. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  744. RADEON_PCIE_TX_GART_EN);
  745. } else {
  746. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  747. tmp & ~RADEON_PCIE_TX_GART_EN);
  748. }
  749. }
  750. /* Enable or disable PCI GART on the chip */
  751. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  752. {
  753. u32 tmp;
  754. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  755. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  756. (dev_priv->flags & RADEON_IS_IGPGART)) {
  757. radeon_set_igpgart(dev_priv, on);
  758. return;
  759. }
  760. if (dev_priv->flags & RADEON_IS_PCIE) {
  761. radeon_set_pciegart(dev_priv, on);
  762. return;
  763. }
  764. tmp = RADEON_READ(RADEON_AIC_CNTL);
  765. if (on) {
  766. RADEON_WRITE(RADEON_AIC_CNTL,
  767. tmp | RADEON_PCIGART_TRANSLATE_EN);
  768. /* set PCI GART page-table base address
  769. */
  770. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  771. /* set address range for PCI address translate
  772. */
  773. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  774. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  775. + dev_priv->gart_size - 1);
  776. /* Turn off AGP aperture -- is this required for PCI GART?
  777. */
  778. radeon_write_agp_location(dev_priv, 0xffffffc0);
  779. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  780. } else {
  781. RADEON_WRITE(RADEON_AIC_CNTL,
  782. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  783. }
  784. }
  785. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  786. {
  787. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  788. struct radeon_virt_surface *vp;
  789. int i;
  790. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  791. if (!dev_priv->virt_surfaces[i].file_priv ||
  792. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  793. break;
  794. }
  795. if (i >= 2 * RADEON_MAX_SURFACES)
  796. return -ENOMEM;
  797. vp = &dev_priv->virt_surfaces[i];
  798. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  799. struct radeon_surface *sp = &dev_priv->surfaces[i];
  800. if (sp->refcount)
  801. continue;
  802. vp->surface_index = i;
  803. vp->lower = gart_info->bus_addr;
  804. vp->upper = vp->lower + gart_info->table_size;
  805. vp->flags = 0;
  806. vp->file_priv = PCIGART_FILE_PRIV;
  807. sp->refcount = 1;
  808. sp->lower = vp->lower;
  809. sp->upper = vp->upper;
  810. sp->flags = 0;
  811. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  812. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  813. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  814. return 0;
  815. }
  816. return -ENOMEM;
  817. }
  818. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  819. struct drm_file *file_priv)
  820. {
  821. drm_radeon_private_t *dev_priv = dev->dev_private;
  822. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  823. DRM_DEBUG("\n");
  824. /* if we require new memory map but we don't have it fail */
  825. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  826. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  827. radeon_do_cleanup_cp(dev);
  828. return -EINVAL;
  829. }
  830. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  831. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  832. dev_priv->flags &= ~RADEON_IS_AGP;
  833. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  834. && !init->is_pci) {
  835. DRM_DEBUG("Restoring AGP flag\n");
  836. dev_priv->flags |= RADEON_IS_AGP;
  837. }
  838. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  839. DRM_ERROR("PCI GART memory not allocated!\n");
  840. radeon_do_cleanup_cp(dev);
  841. return -EINVAL;
  842. }
  843. dev_priv->usec_timeout = init->usec_timeout;
  844. if (dev_priv->usec_timeout < 1 ||
  845. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  846. DRM_DEBUG("TIMEOUT problem!\n");
  847. radeon_do_cleanup_cp(dev);
  848. return -EINVAL;
  849. }
  850. /* Enable vblank on CRTC1 for older X servers
  851. */
  852. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  853. switch(init->func) {
  854. case RADEON_INIT_R200_CP:
  855. dev_priv->microcode_version = UCODE_R200;
  856. break;
  857. case RADEON_INIT_R300_CP:
  858. dev_priv->microcode_version = UCODE_R300;
  859. break;
  860. default:
  861. dev_priv->microcode_version = UCODE_R100;
  862. }
  863. dev_priv->do_boxes = 0;
  864. dev_priv->cp_mode = init->cp_mode;
  865. /* We don't support anything other than bus-mastering ring mode,
  866. * but the ring can be in either AGP or PCI space for the ring
  867. * read pointer.
  868. */
  869. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  870. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  871. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  872. radeon_do_cleanup_cp(dev);
  873. return -EINVAL;
  874. }
  875. switch (init->fb_bpp) {
  876. case 16:
  877. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  878. break;
  879. case 32:
  880. default:
  881. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  882. break;
  883. }
  884. dev_priv->front_offset = init->front_offset;
  885. dev_priv->front_pitch = init->front_pitch;
  886. dev_priv->back_offset = init->back_offset;
  887. dev_priv->back_pitch = init->back_pitch;
  888. switch (init->depth_bpp) {
  889. case 16:
  890. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  891. break;
  892. case 32:
  893. default:
  894. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  895. break;
  896. }
  897. dev_priv->depth_offset = init->depth_offset;
  898. dev_priv->depth_pitch = init->depth_pitch;
  899. /* Hardware state for depth clears. Remove this if/when we no
  900. * longer clear the depth buffer with a 3D rectangle. Hard-code
  901. * all values to prevent unwanted 3D state from slipping through
  902. * and screwing with the clear operation.
  903. */
  904. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  905. (dev_priv->color_fmt << 10) |
  906. (dev_priv->microcode_version ==
  907. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  908. dev_priv->depth_clear.rb3d_zstencilcntl =
  909. (dev_priv->depth_fmt |
  910. RADEON_Z_TEST_ALWAYS |
  911. RADEON_STENCIL_TEST_ALWAYS |
  912. RADEON_STENCIL_S_FAIL_REPLACE |
  913. RADEON_STENCIL_ZPASS_REPLACE |
  914. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  915. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  916. RADEON_BFACE_SOLID |
  917. RADEON_FFACE_SOLID |
  918. RADEON_FLAT_SHADE_VTX_LAST |
  919. RADEON_DIFFUSE_SHADE_FLAT |
  920. RADEON_ALPHA_SHADE_FLAT |
  921. RADEON_SPECULAR_SHADE_FLAT |
  922. RADEON_FOG_SHADE_FLAT |
  923. RADEON_VTX_PIX_CENTER_OGL |
  924. RADEON_ROUND_MODE_TRUNC |
  925. RADEON_ROUND_PREC_8TH_PIX);
  926. dev_priv->ring_offset = init->ring_offset;
  927. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  928. dev_priv->buffers_offset = init->buffers_offset;
  929. dev_priv->gart_textures_offset = init->gart_textures_offset;
  930. master_priv->sarea = drm_getsarea(dev);
  931. if (!master_priv->sarea) {
  932. DRM_ERROR("could not find sarea!\n");
  933. radeon_do_cleanup_cp(dev);
  934. return -EINVAL;
  935. }
  936. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  937. if (!dev_priv->cp_ring) {
  938. DRM_ERROR("could not find cp ring region!\n");
  939. radeon_do_cleanup_cp(dev);
  940. return -EINVAL;
  941. }
  942. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  943. if (!dev_priv->ring_rptr) {
  944. DRM_ERROR("could not find ring read pointer!\n");
  945. radeon_do_cleanup_cp(dev);
  946. return -EINVAL;
  947. }
  948. dev->agp_buffer_token = init->buffers_offset;
  949. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  950. if (!dev->agp_buffer_map) {
  951. DRM_ERROR("could not find dma buffer region!\n");
  952. radeon_do_cleanup_cp(dev);
  953. return -EINVAL;
  954. }
  955. if (init->gart_textures_offset) {
  956. dev_priv->gart_textures =
  957. drm_core_findmap(dev, init->gart_textures_offset);
  958. if (!dev_priv->gart_textures) {
  959. DRM_ERROR("could not find GART texture region!\n");
  960. radeon_do_cleanup_cp(dev);
  961. return -EINVAL;
  962. }
  963. }
  964. #if __OS_HAS_AGP
  965. if (dev_priv->flags & RADEON_IS_AGP) {
  966. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  967. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  968. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  969. if (!dev_priv->cp_ring->handle ||
  970. !dev_priv->ring_rptr->handle ||
  971. !dev->agp_buffer_map->handle) {
  972. DRM_ERROR("could not find ioremap agp regions!\n");
  973. radeon_do_cleanup_cp(dev);
  974. return -EINVAL;
  975. }
  976. } else
  977. #endif
  978. {
  979. dev_priv->cp_ring->handle =
  980. (void *)(unsigned long)dev_priv->cp_ring->offset;
  981. dev_priv->ring_rptr->handle =
  982. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  983. dev->agp_buffer_map->handle =
  984. (void *)(unsigned long)dev->agp_buffer_map->offset;
  985. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  986. dev_priv->cp_ring->handle);
  987. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  988. dev_priv->ring_rptr->handle);
  989. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  990. dev->agp_buffer_map->handle);
  991. }
  992. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  993. dev_priv->fb_size =
  994. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  995. - dev_priv->fb_location;
  996. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  997. ((dev_priv->front_offset
  998. + dev_priv->fb_location) >> 10));
  999. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1000. ((dev_priv->back_offset
  1001. + dev_priv->fb_location) >> 10));
  1002. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1003. ((dev_priv->depth_offset
  1004. + dev_priv->fb_location) >> 10));
  1005. dev_priv->gart_size = init->gart_size;
  1006. /* New let's set the memory map ... */
  1007. if (dev_priv->new_memmap) {
  1008. u32 base = 0;
  1009. DRM_INFO("Setting GART location based on new memory map\n");
  1010. /* If using AGP, try to locate the AGP aperture at the same
  1011. * location in the card and on the bus, though we have to
  1012. * align it down.
  1013. */
  1014. #if __OS_HAS_AGP
  1015. if (dev_priv->flags & RADEON_IS_AGP) {
  1016. base = dev->agp->base;
  1017. /* Check if valid */
  1018. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1019. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1020. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1021. dev->agp->base);
  1022. base = 0;
  1023. }
  1024. }
  1025. #endif
  1026. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1027. if (base == 0) {
  1028. base = dev_priv->fb_location + dev_priv->fb_size;
  1029. if (base < dev_priv->fb_location ||
  1030. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1031. base = dev_priv->fb_location
  1032. - dev_priv->gart_size;
  1033. }
  1034. dev_priv->gart_vm_start = base & 0xffc00000u;
  1035. if (dev_priv->gart_vm_start != base)
  1036. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1037. base, dev_priv->gart_vm_start);
  1038. } else {
  1039. DRM_INFO("Setting GART location based on old memory map\n");
  1040. dev_priv->gart_vm_start = dev_priv->fb_location +
  1041. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1042. }
  1043. #if __OS_HAS_AGP
  1044. if (dev_priv->flags & RADEON_IS_AGP)
  1045. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1046. - dev->agp->base
  1047. + dev_priv->gart_vm_start);
  1048. else
  1049. #endif
  1050. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1051. - (unsigned long)dev->sg->virtual
  1052. + dev_priv->gart_vm_start);
  1053. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1054. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1055. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1056. dev_priv->gart_buffers_offset);
  1057. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1058. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1059. + init->ring_size / sizeof(u32));
  1060. dev_priv->ring.size = init->ring_size;
  1061. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1062. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1063. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1064. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1065. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1066. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1067. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1068. #if __OS_HAS_AGP
  1069. if (dev_priv->flags & RADEON_IS_AGP) {
  1070. /* Turn off PCI GART */
  1071. radeon_set_pcigart(dev_priv, 0);
  1072. } else
  1073. #endif
  1074. {
  1075. u32 sctrl;
  1076. int ret;
  1077. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1078. /* if we have an offset set from userspace */
  1079. if (dev_priv->pcigart_offset_set) {
  1080. dev_priv->gart_info.bus_addr =
  1081. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1082. dev_priv->gart_info.mapping.offset =
  1083. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1084. dev_priv->gart_info.mapping.size =
  1085. dev_priv->gart_info.table_size;
  1086. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1087. dev_priv->gart_info.addr =
  1088. dev_priv->gart_info.mapping.handle;
  1089. if (dev_priv->flags & RADEON_IS_PCIE)
  1090. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1091. else
  1092. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1093. dev_priv->gart_info.gart_table_location =
  1094. DRM_ATI_GART_FB;
  1095. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1096. dev_priv->gart_info.addr,
  1097. dev_priv->pcigart_offset);
  1098. } else {
  1099. if (dev_priv->flags & RADEON_IS_IGPGART)
  1100. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1101. else
  1102. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1103. dev_priv->gart_info.gart_table_location =
  1104. DRM_ATI_GART_MAIN;
  1105. dev_priv->gart_info.addr = NULL;
  1106. dev_priv->gart_info.bus_addr = 0;
  1107. if (dev_priv->flags & RADEON_IS_PCIE) {
  1108. DRM_ERROR
  1109. ("Cannot use PCI Express without GART in FB memory\n");
  1110. radeon_do_cleanup_cp(dev);
  1111. return -EINVAL;
  1112. }
  1113. }
  1114. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1115. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1116. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1117. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1118. if (!ret) {
  1119. DRM_ERROR("failed to init PCI GART!\n");
  1120. radeon_do_cleanup_cp(dev);
  1121. return -ENOMEM;
  1122. }
  1123. ret = radeon_setup_pcigart_surface(dev_priv);
  1124. if (ret) {
  1125. DRM_ERROR("failed to setup GART surface!\n");
  1126. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1127. radeon_do_cleanup_cp(dev);
  1128. return ret;
  1129. }
  1130. /* Turn on PCI GART */
  1131. radeon_set_pcigart(dev_priv, 1);
  1132. }
  1133. radeon_cp_load_microcode(dev_priv);
  1134. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1135. dev_priv->last_buf = 0;
  1136. radeon_do_engine_reset(dev);
  1137. radeon_test_writeback(dev_priv);
  1138. return 0;
  1139. }
  1140. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1141. {
  1142. drm_radeon_private_t *dev_priv = dev->dev_private;
  1143. DRM_DEBUG("\n");
  1144. /* Make sure interrupts are disabled here because the uninstall ioctl
  1145. * may not have been called from userspace and after dev_private
  1146. * is freed, it's too late.
  1147. */
  1148. if (dev->irq_enabled)
  1149. drm_irq_uninstall(dev);
  1150. #if __OS_HAS_AGP
  1151. if (dev_priv->flags & RADEON_IS_AGP) {
  1152. if (dev_priv->cp_ring != NULL) {
  1153. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1154. dev_priv->cp_ring = NULL;
  1155. }
  1156. if (dev_priv->ring_rptr != NULL) {
  1157. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1158. dev_priv->ring_rptr = NULL;
  1159. }
  1160. if (dev->agp_buffer_map != NULL) {
  1161. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1162. dev->agp_buffer_map = NULL;
  1163. }
  1164. } else
  1165. #endif
  1166. {
  1167. if (dev_priv->gart_info.bus_addr) {
  1168. /* Turn off PCI GART */
  1169. radeon_set_pcigart(dev_priv, 0);
  1170. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1171. DRM_ERROR("failed to cleanup PCI GART!\n");
  1172. }
  1173. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1174. {
  1175. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1176. dev_priv->gart_info.addr = 0;
  1177. }
  1178. }
  1179. /* only clear to the start of flags */
  1180. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1181. return 0;
  1182. }
  1183. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1184. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1185. * here we make sure that all Radeon hardware initialisation is re-done without
  1186. * affecting running applications.
  1187. *
  1188. * Charl P. Botha <http://cpbotha.net>
  1189. */
  1190. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1191. {
  1192. drm_radeon_private_t *dev_priv = dev->dev_private;
  1193. if (!dev_priv) {
  1194. DRM_ERROR("Called with no initialization\n");
  1195. return -EINVAL;
  1196. }
  1197. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1198. #if __OS_HAS_AGP
  1199. if (dev_priv->flags & RADEON_IS_AGP) {
  1200. /* Turn off PCI GART */
  1201. radeon_set_pcigart(dev_priv, 0);
  1202. } else
  1203. #endif
  1204. {
  1205. /* Turn on PCI GART */
  1206. radeon_set_pcigart(dev_priv, 1);
  1207. }
  1208. radeon_cp_load_microcode(dev_priv);
  1209. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1210. radeon_do_engine_reset(dev);
  1211. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1212. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1213. return 0;
  1214. }
  1215. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1216. {
  1217. drm_radeon_init_t *init = data;
  1218. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1219. if (init->func == RADEON_INIT_R300_CP)
  1220. r300_init_reg_flags(dev);
  1221. switch (init->func) {
  1222. case RADEON_INIT_CP:
  1223. case RADEON_INIT_R200_CP:
  1224. case RADEON_INIT_R300_CP:
  1225. return radeon_do_init_cp(dev, init, file_priv);
  1226. case RADEON_CLEANUP_CP:
  1227. return radeon_do_cleanup_cp(dev);
  1228. }
  1229. return -EINVAL;
  1230. }
  1231. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1232. {
  1233. drm_radeon_private_t *dev_priv = dev->dev_private;
  1234. DRM_DEBUG("\n");
  1235. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1236. if (dev_priv->cp_running) {
  1237. DRM_DEBUG("while CP running\n");
  1238. return 0;
  1239. }
  1240. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1241. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1242. dev_priv->cp_mode);
  1243. return 0;
  1244. }
  1245. radeon_do_cp_start(dev_priv);
  1246. return 0;
  1247. }
  1248. /* Stop the CP. The engine must have been idled before calling this
  1249. * routine.
  1250. */
  1251. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1252. {
  1253. drm_radeon_private_t *dev_priv = dev->dev_private;
  1254. drm_radeon_cp_stop_t *stop = data;
  1255. int ret;
  1256. DRM_DEBUG("\n");
  1257. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1258. if (!dev_priv->cp_running)
  1259. return 0;
  1260. /* Flush any pending CP commands. This ensures any outstanding
  1261. * commands are exectuted by the engine before we turn it off.
  1262. */
  1263. if (stop->flush) {
  1264. radeon_do_cp_flush(dev_priv);
  1265. }
  1266. /* If we fail to make the engine go idle, we return an error
  1267. * code so that the DRM ioctl wrapper can try again.
  1268. */
  1269. if (stop->idle) {
  1270. ret = radeon_do_cp_idle(dev_priv);
  1271. if (ret)
  1272. return ret;
  1273. }
  1274. /* Finally, we can turn off the CP. If the engine isn't idle,
  1275. * we will get some dropped triangles as they won't be fully
  1276. * rendered before the CP is shut down.
  1277. */
  1278. radeon_do_cp_stop(dev_priv);
  1279. /* Reset the engine */
  1280. radeon_do_engine_reset(dev);
  1281. return 0;
  1282. }
  1283. void radeon_do_release(struct drm_device * dev)
  1284. {
  1285. drm_radeon_private_t *dev_priv = dev->dev_private;
  1286. int i, ret;
  1287. if (dev_priv) {
  1288. if (dev_priv->cp_running) {
  1289. /* Stop the cp */
  1290. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1291. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1292. #ifdef __linux__
  1293. schedule();
  1294. #else
  1295. tsleep(&ret, PZERO, "rdnrel", 1);
  1296. #endif
  1297. }
  1298. radeon_do_cp_stop(dev_priv);
  1299. radeon_do_engine_reset(dev);
  1300. }
  1301. /* Disable *all* interrupts */
  1302. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1303. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1304. if (dev_priv->mmio) { /* remove all surfaces */
  1305. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1306. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1307. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1308. 16 * i, 0);
  1309. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1310. 16 * i, 0);
  1311. }
  1312. }
  1313. /* Free memory heap structures */
  1314. radeon_mem_takedown(&(dev_priv->gart_heap));
  1315. radeon_mem_takedown(&(dev_priv->fb_heap));
  1316. /* deallocate kernel resources */
  1317. radeon_do_cleanup_cp(dev);
  1318. }
  1319. }
  1320. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1321. */
  1322. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1323. {
  1324. drm_radeon_private_t *dev_priv = dev->dev_private;
  1325. DRM_DEBUG("\n");
  1326. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1327. if (!dev_priv) {
  1328. DRM_DEBUG("called before init done\n");
  1329. return -EINVAL;
  1330. }
  1331. radeon_do_cp_reset(dev_priv);
  1332. /* The CP is no longer running after an engine reset */
  1333. dev_priv->cp_running = 0;
  1334. return 0;
  1335. }
  1336. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1337. {
  1338. drm_radeon_private_t *dev_priv = dev->dev_private;
  1339. DRM_DEBUG("\n");
  1340. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1341. return radeon_do_cp_idle(dev_priv);
  1342. }
  1343. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1344. */
  1345. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1346. {
  1347. return radeon_do_resume_cp(dev, file_priv);
  1348. }
  1349. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1350. {
  1351. DRM_DEBUG("\n");
  1352. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1353. return radeon_do_engine_reset(dev);
  1354. }
  1355. /* ================================================================
  1356. * Fullscreen mode
  1357. */
  1358. /* KW: Deprecated to say the least:
  1359. */
  1360. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1361. {
  1362. return 0;
  1363. }
  1364. /* ================================================================
  1365. * Freelist management
  1366. */
  1367. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1368. * bufs until freelist code is used. Note this hides a problem with
  1369. * the scratch register * (used to keep track of last buffer
  1370. * completed) being written to before * the last buffer has actually
  1371. * completed rendering.
  1372. *
  1373. * KW: It's also a good way to find free buffers quickly.
  1374. *
  1375. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1376. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1377. * we essentially have to do this, else old clients will break.
  1378. *
  1379. * However, it does leave open a potential deadlock where all the
  1380. * buffers are held by other clients, which can't release them because
  1381. * they can't get the lock.
  1382. */
  1383. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1384. {
  1385. struct drm_device_dma *dma = dev->dma;
  1386. drm_radeon_private_t *dev_priv = dev->dev_private;
  1387. drm_radeon_buf_priv_t *buf_priv;
  1388. struct drm_buf *buf;
  1389. int i, t;
  1390. int start;
  1391. if (++dev_priv->last_buf >= dma->buf_count)
  1392. dev_priv->last_buf = 0;
  1393. start = dev_priv->last_buf;
  1394. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1395. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1396. DRM_DEBUG("done_age = %d\n", done_age);
  1397. for (i = start; i < dma->buf_count; i++) {
  1398. buf = dma->buflist[i];
  1399. buf_priv = buf->dev_private;
  1400. if (buf->file_priv == NULL || (buf->pending &&
  1401. buf_priv->age <=
  1402. done_age)) {
  1403. dev_priv->stats.requested_bufs++;
  1404. buf->pending = 0;
  1405. return buf;
  1406. }
  1407. start = 0;
  1408. }
  1409. if (t) {
  1410. DRM_UDELAY(1);
  1411. dev_priv->stats.freelist_loops++;
  1412. }
  1413. }
  1414. DRM_DEBUG("returning NULL!\n");
  1415. return NULL;
  1416. }
  1417. #if 0
  1418. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1419. {
  1420. struct drm_device_dma *dma = dev->dma;
  1421. drm_radeon_private_t *dev_priv = dev->dev_private;
  1422. drm_radeon_buf_priv_t *buf_priv;
  1423. struct drm_buf *buf;
  1424. int i, t;
  1425. int start;
  1426. u32 done_age;
  1427. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1428. if (++dev_priv->last_buf >= dma->buf_count)
  1429. dev_priv->last_buf = 0;
  1430. start = dev_priv->last_buf;
  1431. dev_priv->stats.freelist_loops++;
  1432. for (t = 0; t < 2; t++) {
  1433. for (i = start; i < dma->buf_count; i++) {
  1434. buf = dma->buflist[i];
  1435. buf_priv = buf->dev_private;
  1436. if (buf->file_priv == 0 || (buf->pending &&
  1437. buf_priv->age <=
  1438. done_age)) {
  1439. dev_priv->stats.requested_bufs++;
  1440. buf->pending = 0;
  1441. return buf;
  1442. }
  1443. }
  1444. start = 0;
  1445. }
  1446. return NULL;
  1447. }
  1448. #endif
  1449. void radeon_freelist_reset(struct drm_device * dev)
  1450. {
  1451. struct drm_device_dma *dma = dev->dma;
  1452. drm_radeon_private_t *dev_priv = dev->dev_private;
  1453. int i;
  1454. dev_priv->last_buf = 0;
  1455. for (i = 0; i < dma->buf_count; i++) {
  1456. struct drm_buf *buf = dma->buflist[i];
  1457. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1458. buf_priv->age = 0;
  1459. }
  1460. }
  1461. /* ================================================================
  1462. * CP command submission
  1463. */
  1464. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1465. {
  1466. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1467. int i;
  1468. u32 last_head = GET_RING_HEAD(dev_priv);
  1469. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1470. u32 head = GET_RING_HEAD(dev_priv);
  1471. ring->space = (head - ring->tail) * sizeof(u32);
  1472. if (ring->space <= 0)
  1473. ring->space += ring->size;
  1474. if (ring->space > n)
  1475. return 0;
  1476. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1477. if (head != last_head)
  1478. i = 0;
  1479. last_head = head;
  1480. DRM_UDELAY(1);
  1481. }
  1482. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1483. #if RADEON_FIFO_DEBUG
  1484. radeon_status(dev_priv);
  1485. DRM_ERROR("failed!\n");
  1486. #endif
  1487. return -EBUSY;
  1488. }
  1489. static int radeon_cp_get_buffers(struct drm_device *dev,
  1490. struct drm_file *file_priv,
  1491. struct drm_dma * d)
  1492. {
  1493. int i;
  1494. struct drm_buf *buf;
  1495. for (i = d->granted_count; i < d->request_count; i++) {
  1496. buf = radeon_freelist_get(dev);
  1497. if (!buf)
  1498. return -EBUSY; /* NOTE: broken client */
  1499. buf->file_priv = file_priv;
  1500. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1501. sizeof(buf->idx)))
  1502. return -EFAULT;
  1503. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1504. sizeof(buf->total)))
  1505. return -EFAULT;
  1506. d->granted_count++;
  1507. }
  1508. return 0;
  1509. }
  1510. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1511. {
  1512. struct drm_device_dma *dma = dev->dma;
  1513. int ret = 0;
  1514. struct drm_dma *d = data;
  1515. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1516. /* Please don't send us buffers.
  1517. */
  1518. if (d->send_count != 0) {
  1519. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1520. DRM_CURRENTPID, d->send_count);
  1521. return -EINVAL;
  1522. }
  1523. /* We'll send you buffers.
  1524. */
  1525. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1526. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1527. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1528. return -EINVAL;
  1529. }
  1530. d->granted_count = 0;
  1531. if (d->request_count) {
  1532. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1533. }
  1534. return ret;
  1535. }
  1536. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1537. {
  1538. drm_radeon_private_t *dev_priv;
  1539. int ret = 0;
  1540. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1541. if (dev_priv == NULL)
  1542. return -ENOMEM;
  1543. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1544. dev->dev_private = (void *)dev_priv;
  1545. dev_priv->flags = flags;
  1546. switch (flags & RADEON_FAMILY_MASK) {
  1547. case CHIP_R100:
  1548. case CHIP_RV200:
  1549. case CHIP_R200:
  1550. case CHIP_R300:
  1551. case CHIP_R350:
  1552. case CHIP_R420:
  1553. case CHIP_R423:
  1554. case CHIP_RV410:
  1555. case CHIP_RV515:
  1556. case CHIP_R520:
  1557. case CHIP_RV570:
  1558. case CHIP_R580:
  1559. dev_priv->flags |= RADEON_HAS_HIERZ;
  1560. break;
  1561. default:
  1562. /* all other chips have no hierarchical z buffer */
  1563. break;
  1564. }
  1565. if (drm_device_is_agp(dev))
  1566. dev_priv->flags |= RADEON_IS_AGP;
  1567. else if (drm_device_is_pcie(dev))
  1568. dev_priv->flags |= RADEON_IS_PCIE;
  1569. else
  1570. dev_priv->flags |= RADEON_IS_PCI;
  1571. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1572. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1573. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1574. if (ret != 0)
  1575. return ret;
  1576. ret = drm_vblank_init(dev, 2);
  1577. if (ret) {
  1578. radeon_driver_unload(dev);
  1579. return ret;
  1580. }
  1581. DRM_DEBUG("%s card detected\n",
  1582. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1583. return ret;
  1584. }
  1585. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1586. {
  1587. struct drm_radeon_master_private *master_priv;
  1588. unsigned long sareapage;
  1589. int ret;
  1590. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1591. if (!master_priv)
  1592. return -ENOMEM;
  1593. /* prebuild the SAREA */
  1594. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1595. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1596. &master_priv->sarea);
  1597. if (ret) {
  1598. DRM_ERROR("SAREA setup failed\n");
  1599. return ret;
  1600. }
  1601. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1602. master_priv->sarea_priv->pfCurrentPage = 0;
  1603. master->driver_priv = master_priv;
  1604. return 0;
  1605. }
  1606. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1607. {
  1608. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1609. if (!master_priv)
  1610. return;
  1611. if (master_priv->sarea_priv &&
  1612. master_priv->sarea_priv->pfCurrentPage != 0)
  1613. radeon_cp_dispatch_flip(dev, master);
  1614. master_priv->sarea_priv = NULL;
  1615. if (master_priv->sarea)
  1616. drm_rmmap_locked(dev, master_priv->sarea);
  1617. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1618. master->driver_priv = NULL;
  1619. }
  1620. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1621. * have to find them.
  1622. */
  1623. int radeon_driver_firstopen(struct drm_device *dev)
  1624. {
  1625. int ret;
  1626. drm_local_map_t *map;
  1627. drm_radeon_private_t *dev_priv = dev->dev_private;
  1628. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1629. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1630. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1631. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1632. _DRM_WRITE_COMBINING, &map);
  1633. if (ret != 0)
  1634. return ret;
  1635. return 0;
  1636. }
  1637. int radeon_driver_unload(struct drm_device *dev)
  1638. {
  1639. drm_radeon_private_t *dev_priv = dev->dev_private;
  1640. DRM_DEBUG("\n");
  1641. drm_rmmap(dev, dev_priv->mmio);
  1642. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1643. dev->dev_private = NULL;
  1644. return 0;
  1645. }