Kconfig 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_MEMORY_H
  171. bool
  172. help
  173. Select this when mach/memory.h is required to provide special
  174. definitions for this platform. The need for mach/memory.h should
  175. be avoided when possible.
  176. config PHYS_OFFSET
  177. hex "Physical address of main memory" if MMU
  178. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  179. default DRAM_BASE if !MMU
  180. help
  181. Please provide the physical address corresponding to the
  182. location of main memory in your system.
  183. config GENERIC_BUG
  184. def_bool y
  185. depends on BUG
  186. source "init/Kconfig"
  187. source "kernel/Kconfig.freezer"
  188. menu "System Type"
  189. config MMU
  190. bool "MMU-based Paged Memory Management Support"
  191. default y
  192. help
  193. Select if you want MMU-based virtualised addressing space
  194. support by paged memory management. If unsure, say 'Y'.
  195. #
  196. # The "ARM system type" choice list is ordered alphabetically by option
  197. # text. Please add new entries in the option alphabetic order.
  198. #
  199. choice
  200. prompt "ARM system type"
  201. default ARCH_VERSATILE
  202. config ARCH_INTEGRATOR
  203. bool "ARM Ltd. Integrator family"
  204. select ARM_AMBA
  205. select ARCH_HAS_CPUFREQ
  206. select CLKDEV_LOOKUP
  207. select HAVE_MACH_CLKDEV
  208. select ICST
  209. select GENERIC_CLOCKEVENTS
  210. select PLAT_VERSATILE
  211. select PLAT_VERSATILE_FPGA_IRQ
  212. select NEED_MACH_MEMORY_H
  213. help
  214. Support for ARM's Integrator platform.
  215. config ARCH_REALVIEW
  216. bool "ARM Ltd. RealView family"
  217. select ARM_AMBA
  218. select CLKDEV_LOOKUP
  219. select HAVE_MACH_CLKDEV
  220. select ICST
  221. select GENERIC_CLOCKEVENTS
  222. select ARCH_WANT_OPTIONAL_GPIOLIB
  223. select PLAT_VERSATILE
  224. select PLAT_VERSATILE_CLCD
  225. select ARM_TIMER_SP804
  226. select GPIO_PL061 if GPIOLIB
  227. select NEED_MACH_MEMORY_H
  228. help
  229. This enables support for ARM Ltd RealView boards.
  230. config ARCH_VERSATILE
  231. bool "ARM Ltd. Versatile family"
  232. select ARM_AMBA
  233. select ARM_VIC
  234. select CLKDEV_LOOKUP
  235. select HAVE_MACH_CLKDEV
  236. select ICST
  237. select GENERIC_CLOCKEVENTS
  238. select ARCH_WANT_OPTIONAL_GPIOLIB
  239. select PLAT_VERSATILE
  240. select PLAT_VERSATILE_CLCD
  241. select PLAT_VERSATILE_FPGA_IRQ
  242. select ARM_TIMER_SP804
  243. help
  244. This enables support for ARM Ltd Versatile board.
  245. config ARCH_VEXPRESS
  246. bool "ARM Ltd. Versatile Express family"
  247. select ARCH_WANT_OPTIONAL_GPIOLIB
  248. select ARM_AMBA
  249. select ARM_TIMER_SP804
  250. select CLKDEV_LOOKUP
  251. select HAVE_MACH_CLKDEV
  252. select GENERIC_CLOCKEVENTS
  253. select HAVE_CLK
  254. select HAVE_PATA_PLATFORM
  255. select ICST
  256. select PLAT_VERSATILE
  257. select PLAT_VERSATILE_CLCD
  258. help
  259. This enables support for the ARM Ltd Versatile Express boards.
  260. config ARCH_AT91
  261. bool "Atmel AT91"
  262. select ARCH_REQUIRE_GPIOLIB
  263. select HAVE_CLK
  264. select CLKDEV_LOOKUP
  265. help
  266. This enables support for systems based on the Atmel AT91RM9200,
  267. AT91SAM9 and AT91CAP9 processors.
  268. config ARCH_BCMRING
  269. bool "Broadcom BCMRING"
  270. depends on MMU
  271. select CPU_V6
  272. select ARM_AMBA
  273. select ARM_TIMER_SP804
  274. select CLKDEV_LOOKUP
  275. select GENERIC_CLOCKEVENTS
  276. select ARCH_WANT_OPTIONAL_GPIOLIB
  277. help
  278. Support for Broadcom's BCMRing platform.
  279. config ARCH_HIGHBANK
  280. bool "Calxeda Highbank-based"
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. select ARM_AMBA
  283. select ARM_GIC
  284. select ARM_TIMER_SP804
  285. select CLKDEV_LOOKUP
  286. select CPU_V7
  287. select GENERIC_CLOCKEVENTS
  288. select HAVE_ARM_SCU
  289. select USE_OF
  290. help
  291. Support for the Calxeda Highbank SoC based boards.
  292. config ARCH_CLPS711X
  293. bool "Cirrus Logic CLPS711x/EP721x-based"
  294. select CPU_ARM720T
  295. select ARCH_USES_GETTIMEOFFSET
  296. select NEED_MACH_MEMORY_H
  297. help
  298. Support for Cirrus Logic 711x/721x based boards.
  299. config ARCH_CNS3XXX
  300. bool "Cavium Networks CNS3XXX family"
  301. select CPU_V6K
  302. select GENERIC_CLOCKEVENTS
  303. select ARM_GIC
  304. select MIGHT_HAVE_PCI
  305. select PCI_DOMAINS if PCI
  306. help
  307. Support for Cavium Networks CNS3XXX platform.
  308. config ARCH_GEMINI
  309. bool "Cortina Systems Gemini"
  310. select CPU_FA526
  311. select ARCH_REQUIRE_GPIOLIB
  312. select ARCH_USES_GETTIMEOFFSET
  313. help
  314. Support for the Cortina Systems Gemini family SoCs
  315. config ARCH_PRIMA2
  316. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  317. select CPU_V7
  318. select NO_IOPORT
  319. select GENERIC_CLOCKEVENTS
  320. select CLKDEV_LOOKUP
  321. select GENERIC_IRQ_CHIP
  322. select USE_OF
  323. select ZONE_DMA
  324. help
  325. Support for CSR SiRFSoC ARM Cortex A9 Platform
  326. config ARCH_EBSA110
  327. bool "EBSA-110"
  328. select CPU_SA110
  329. select ISA
  330. select NO_IOPORT
  331. select ARCH_USES_GETTIMEOFFSET
  332. select NEED_MACH_MEMORY_H
  333. help
  334. This is an evaluation board for the StrongARM processor available
  335. from Digital. It has limited hardware on-board, including an
  336. Ethernet interface, two PCMCIA sockets, two serial ports and a
  337. parallel port.
  338. config ARCH_EP93XX
  339. bool "EP93xx-based"
  340. select CPU_ARM920T
  341. select ARM_AMBA
  342. select ARM_VIC
  343. select CLKDEV_LOOKUP
  344. select ARCH_REQUIRE_GPIOLIB
  345. select ARCH_HAS_HOLES_MEMORYMODEL
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_MEMORY_H
  348. help
  349. This enables support for the Cirrus EP93xx series of CPUs.
  350. config ARCH_FOOTBRIDGE
  351. bool "FootBridge"
  352. select CPU_SA110
  353. select FOOTBRIDGE
  354. select GENERIC_CLOCKEVENTS
  355. select HAVE_IDE
  356. select NEED_MACH_MEMORY_H
  357. help
  358. Support for systems based on the DC21285 companion chip
  359. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  360. config ARCH_MXC
  361. bool "Freescale MXC/iMX-based"
  362. select GENERIC_CLOCKEVENTS
  363. select ARCH_REQUIRE_GPIOLIB
  364. select CLKDEV_LOOKUP
  365. select CLKSRC_MMIO
  366. select GENERIC_IRQ_CHIP
  367. select HAVE_SCHED_CLOCK
  368. select MULTI_IRQ_HANDLER
  369. help
  370. Support for Freescale MXC/iMX-based family of processors
  371. config ARCH_MXS
  372. bool "Freescale MXS-based"
  373. select GENERIC_CLOCKEVENTS
  374. select ARCH_REQUIRE_GPIOLIB
  375. select CLKDEV_LOOKUP
  376. select CLKSRC_MMIO
  377. select HAVE_CLK_PREPARE
  378. help
  379. Support for Freescale MXS-based family of processors
  380. config ARCH_NETX
  381. bool "Hilscher NetX based"
  382. select CLKSRC_MMIO
  383. select CPU_ARM926T
  384. select ARM_VIC
  385. select GENERIC_CLOCKEVENTS
  386. help
  387. This enables support for systems based on the Hilscher NetX Soc
  388. config ARCH_H720X
  389. bool "Hynix HMS720x-based"
  390. select CPU_ARM720T
  391. select ISA_DMA_API
  392. select ARCH_USES_GETTIMEOFFSET
  393. help
  394. This enables support for systems based on the Hynix HMS720x
  395. config ARCH_IOP13XX
  396. bool "IOP13xx-based"
  397. depends on MMU
  398. select CPU_XSC3
  399. select PLAT_IOP
  400. select PCI
  401. select ARCH_SUPPORTS_MSI
  402. select VMSPLIT_1G
  403. select NEED_MACH_MEMORY_H
  404. help
  405. Support for Intel's IOP13XX (XScale) family of processors.
  406. config ARCH_IOP32X
  407. bool "IOP32x-based"
  408. depends on MMU
  409. select CPU_XSCALE
  410. select PLAT_IOP
  411. select PCI
  412. select ARCH_REQUIRE_GPIOLIB
  413. help
  414. Support for Intel's 80219 and IOP32X (XScale) family of
  415. processors.
  416. config ARCH_IOP33X
  417. bool "IOP33x-based"
  418. depends on MMU
  419. select CPU_XSCALE
  420. select PLAT_IOP
  421. select PCI
  422. select ARCH_REQUIRE_GPIOLIB
  423. help
  424. Support for Intel's IOP33X (XScale) family of processors.
  425. config ARCH_IXP23XX
  426. bool "IXP23XX-based"
  427. depends on MMU
  428. select CPU_XSC3
  429. select PCI
  430. select ARCH_USES_GETTIMEOFFSET
  431. select NEED_MACH_MEMORY_H
  432. help
  433. Support for Intel's IXP23xx (XScale) family of processors.
  434. config ARCH_IXP2000
  435. bool "IXP2400/2800-based"
  436. depends on MMU
  437. select CPU_XSCALE
  438. select PCI
  439. select ARCH_USES_GETTIMEOFFSET
  440. select NEED_MACH_MEMORY_H
  441. help
  442. Support for Intel's IXP2400/2800 (XScale) family of processors.
  443. config ARCH_IXP4XX
  444. bool "IXP4xx-based"
  445. depends on MMU
  446. select CLKSRC_MMIO
  447. select CPU_XSCALE
  448. select GENERIC_GPIO
  449. select GENERIC_CLOCKEVENTS
  450. select HAVE_SCHED_CLOCK
  451. select MIGHT_HAVE_PCI
  452. select DMABOUNCE if PCI
  453. help
  454. Support for Intel's IXP4XX (XScale) family of processors.
  455. config ARCH_DOVE
  456. bool "Marvell Dove"
  457. select CPU_V7
  458. select PCI
  459. select ARCH_REQUIRE_GPIOLIB
  460. select GENERIC_CLOCKEVENTS
  461. select PLAT_ORION
  462. help
  463. Support for the Marvell Dove SoC 88AP510
  464. config ARCH_KIRKWOOD
  465. bool "Marvell Kirkwood"
  466. select CPU_FEROCEON
  467. select PCI
  468. select ARCH_REQUIRE_GPIOLIB
  469. select GENERIC_CLOCKEVENTS
  470. select PLAT_ORION
  471. help
  472. Support for the following Marvell Kirkwood series SoCs:
  473. 88F6180, 88F6192 and 88F6281.
  474. config ARCH_LPC32XX
  475. bool "NXP LPC32XX"
  476. select CLKSRC_MMIO
  477. select CPU_ARM926T
  478. select ARCH_REQUIRE_GPIOLIB
  479. select HAVE_IDE
  480. select ARM_AMBA
  481. select USB_ARCH_HAS_OHCI
  482. select CLKDEV_LOOKUP
  483. select GENERIC_CLOCKEVENTS
  484. help
  485. Support for the NXP LPC32XX family of processors
  486. config ARCH_MV78XX0
  487. bool "Marvell MV78xx0"
  488. select CPU_FEROCEON
  489. select PCI
  490. select ARCH_REQUIRE_GPIOLIB
  491. select GENERIC_CLOCKEVENTS
  492. select PLAT_ORION
  493. help
  494. Support for the following Marvell MV78xx0 series SoCs:
  495. MV781x0, MV782x0.
  496. config ARCH_ORION5X
  497. bool "Marvell Orion"
  498. depends on MMU
  499. select CPU_FEROCEON
  500. select PCI
  501. select ARCH_REQUIRE_GPIOLIB
  502. select GENERIC_CLOCKEVENTS
  503. select PLAT_ORION
  504. help
  505. Support for the following Marvell Orion 5x series SoCs:
  506. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  507. Orion-2 (5281), Orion-1-90 (6183).
  508. config ARCH_MMP
  509. bool "Marvell PXA168/910/MMP2"
  510. depends on MMU
  511. select ARCH_REQUIRE_GPIOLIB
  512. select CLKDEV_LOOKUP
  513. select GENERIC_CLOCKEVENTS
  514. select HAVE_SCHED_CLOCK
  515. select TICK_ONESHOT
  516. select PLAT_PXA
  517. select SPARSE_IRQ
  518. select GENERIC_ALLOCATOR
  519. help
  520. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  521. config ARCH_KS8695
  522. bool "Micrel/Kendin KS8695"
  523. select CPU_ARM922T
  524. select ARCH_REQUIRE_GPIOLIB
  525. select ARCH_USES_GETTIMEOFFSET
  526. select NEED_MACH_MEMORY_H
  527. help
  528. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  529. System-on-Chip devices.
  530. config ARCH_W90X900
  531. bool "Nuvoton W90X900 CPU"
  532. select CPU_ARM926T
  533. select ARCH_REQUIRE_GPIOLIB
  534. select CLKDEV_LOOKUP
  535. select CLKSRC_MMIO
  536. select GENERIC_CLOCKEVENTS
  537. help
  538. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  539. At present, the w90x900 has been renamed nuc900, regarding
  540. the ARM series product line, you can login the following
  541. link address to know more.
  542. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  543. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  544. config ARCH_TEGRA
  545. bool "NVIDIA Tegra"
  546. select CLKDEV_LOOKUP
  547. select CLKSRC_MMIO
  548. select GENERIC_CLOCKEVENTS
  549. select GENERIC_GPIO
  550. select HAVE_CLK
  551. select HAVE_SCHED_CLOCK
  552. select ARCH_HAS_CPUFREQ
  553. help
  554. This enables support for NVIDIA Tegra based systems (Tegra APX,
  555. Tegra 6xx and Tegra 2 series).
  556. config ARCH_PICOXCELL
  557. bool "Picochip picoXcell"
  558. select ARCH_REQUIRE_GPIOLIB
  559. select ARM_PATCH_PHYS_VIRT
  560. select ARM_VIC
  561. select CPU_V6K
  562. select DW_APB_TIMER
  563. select GENERIC_CLOCKEVENTS
  564. select GENERIC_GPIO
  565. select HAVE_SCHED_CLOCK
  566. select HAVE_TCM
  567. select NO_IOPORT
  568. select USE_OF
  569. help
  570. This enables support for systems based on the Picochip picoXcell
  571. family of Femtocell devices. The picoxcell support requires device tree
  572. for all boards.
  573. config ARCH_PNX4008
  574. bool "Philips Nexperia PNX4008 Mobile"
  575. select CPU_ARM926T
  576. select CLKDEV_LOOKUP
  577. select ARCH_USES_GETTIMEOFFSET
  578. help
  579. This enables support for Philips PNX4008 mobile platform.
  580. config ARCH_PXA
  581. bool "PXA2xx/PXA3xx-based"
  582. depends on MMU
  583. select ARCH_MTD_XIP
  584. select ARCH_HAS_CPUFREQ
  585. select CLKDEV_LOOKUP
  586. select CLKSRC_MMIO
  587. select ARCH_REQUIRE_GPIOLIB
  588. select GENERIC_CLOCKEVENTS
  589. select HAVE_SCHED_CLOCK
  590. select TICK_ONESHOT
  591. select PLAT_PXA
  592. select SPARSE_IRQ
  593. select AUTO_ZRELADDR
  594. select MULTI_IRQ_HANDLER
  595. select ARM_CPU_SUSPEND if PM
  596. select HAVE_IDE
  597. help
  598. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  599. config ARCH_MSM
  600. bool "Qualcomm MSM"
  601. select HAVE_CLK
  602. select GENERIC_CLOCKEVENTS
  603. select ARCH_REQUIRE_GPIOLIB
  604. select CLKDEV_LOOKUP
  605. help
  606. Support for Qualcomm MSM/QSD based systems. This runs on the
  607. apps processor of the MSM/QSD and depends on a shared memory
  608. interface to the modem processor which runs the baseband
  609. stack and controls some vital subsystems
  610. (clock and power control, etc).
  611. config ARCH_SHMOBILE
  612. bool "Renesas SH-Mobile / R-Mobile"
  613. select HAVE_CLK
  614. select CLKDEV_LOOKUP
  615. select HAVE_MACH_CLKDEV
  616. select GENERIC_CLOCKEVENTS
  617. select NO_IOPORT
  618. select SPARSE_IRQ
  619. select MULTI_IRQ_HANDLER
  620. select PM_GENERIC_DOMAINS if PM
  621. select NEED_MACH_MEMORY_H
  622. help
  623. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  624. config ARCH_RPC
  625. bool "RiscPC"
  626. select ARCH_ACORN
  627. select FIQ
  628. select TIMER_ACORN
  629. select ARCH_MAY_HAVE_PC_FDC
  630. select HAVE_PATA_PLATFORM
  631. select ISA_DMA_API
  632. select NO_IOPORT
  633. select ARCH_SPARSEMEM_ENABLE
  634. select ARCH_USES_GETTIMEOFFSET
  635. select HAVE_IDE
  636. select NEED_MACH_MEMORY_H
  637. help
  638. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  639. CD-ROM interface, serial and parallel port, and the floppy drive.
  640. config ARCH_SA1100
  641. bool "SA1100-based"
  642. select CLKSRC_MMIO
  643. select CPU_SA1100
  644. select ISA
  645. select ARCH_SPARSEMEM_ENABLE
  646. select ARCH_MTD_XIP
  647. select ARCH_HAS_CPUFREQ
  648. select CPU_FREQ
  649. select GENERIC_CLOCKEVENTS
  650. select HAVE_CLK
  651. select HAVE_SCHED_CLOCK
  652. select TICK_ONESHOT
  653. select ARCH_REQUIRE_GPIOLIB
  654. select HAVE_IDE
  655. select NEED_MACH_MEMORY_H
  656. help
  657. Support for StrongARM 11x0 based boards.
  658. config ARCH_S3C2410
  659. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  660. select GENERIC_GPIO
  661. select ARCH_HAS_CPUFREQ
  662. select HAVE_CLK
  663. select CLKDEV_LOOKUP
  664. select ARCH_USES_GETTIMEOFFSET
  665. select HAVE_S3C2410_I2C if I2C
  666. help
  667. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  668. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  669. the Samsung SMDK2410 development board (and derivatives).
  670. Note, the S3C2416 and the S3C2450 are so close that they even share
  671. the same SoC ID code. This means that there is no separate machine
  672. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  673. config ARCH_S3C64XX
  674. bool "Samsung S3C64XX"
  675. select PLAT_SAMSUNG
  676. select CPU_V6
  677. select ARM_VIC
  678. select HAVE_CLK
  679. select HAVE_TCM
  680. select CLKDEV_LOOKUP
  681. select NO_IOPORT
  682. select ARCH_USES_GETTIMEOFFSET
  683. select ARCH_HAS_CPUFREQ
  684. select ARCH_REQUIRE_GPIOLIB
  685. select SAMSUNG_CLKSRC
  686. select SAMSUNG_IRQ_VIC_TIMER
  687. select S3C_GPIO_TRACK
  688. select S3C_DEV_NAND
  689. select USB_ARCH_HAS_OHCI
  690. select SAMSUNG_GPIOLIB_4BIT
  691. select HAVE_S3C2410_I2C if I2C
  692. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  693. help
  694. Samsung S3C64XX series based systems
  695. config ARCH_S5P64X0
  696. bool "Samsung S5P6440 S5P6450"
  697. select CPU_V6
  698. select GENERIC_GPIO
  699. select HAVE_CLK
  700. select CLKDEV_LOOKUP
  701. select CLKSRC_MMIO
  702. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  703. select GENERIC_CLOCKEVENTS
  704. select HAVE_SCHED_CLOCK
  705. select HAVE_S3C2410_I2C if I2C
  706. select HAVE_S3C_RTC if RTC_CLASS
  707. help
  708. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  709. SMDK6450.
  710. config ARCH_S5PC100
  711. bool "Samsung S5PC100"
  712. select GENERIC_GPIO
  713. select HAVE_CLK
  714. select CLKDEV_LOOKUP
  715. select CPU_V7
  716. select ARM_L1_CACHE_SHIFT_6
  717. select ARCH_USES_GETTIMEOFFSET
  718. select HAVE_S3C2410_I2C if I2C
  719. select HAVE_S3C_RTC if RTC_CLASS
  720. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  721. help
  722. Samsung S5PC100 series based systems
  723. config ARCH_S5PV210
  724. bool "Samsung S5PV210/S5PC110"
  725. select CPU_V7
  726. select ARCH_SPARSEMEM_ENABLE
  727. select ARCH_HAS_HOLES_MEMORYMODEL
  728. select GENERIC_GPIO
  729. select HAVE_CLK
  730. select CLKDEV_LOOKUP
  731. select CLKSRC_MMIO
  732. select ARM_L1_CACHE_SHIFT_6
  733. select ARCH_HAS_CPUFREQ
  734. select GENERIC_CLOCKEVENTS
  735. select HAVE_SCHED_CLOCK
  736. select HAVE_S3C2410_I2C if I2C
  737. select HAVE_S3C_RTC if RTC_CLASS
  738. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  739. select NEED_MACH_MEMORY_H
  740. help
  741. Samsung S5PV210/S5PC110 series based systems
  742. config ARCH_EXYNOS
  743. bool "SAMSUNG EXYNOS"
  744. select CPU_V7
  745. select ARCH_SPARSEMEM_ENABLE
  746. select ARCH_HAS_HOLES_MEMORYMODEL
  747. select GENERIC_GPIO
  748. select HAVE_CLK
  749. select CLKDEV_LOOKUP
  750. select ARCH_HAS_CPUFREQ
  751. select GENERIC_CLOCKEVENTS
  752. select HAVE_S3C_RTC if RTC_CLASS
  753. select HAVE_S3C2410_I2C if I2C
  754. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  755. select NEED_MACH_MEMORY_H
  756. help
  757. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  758. config ARCH_SHARK
  759. bool "Shark"
  760. select CPU_SA110
  761. select ISA
  762. select ISA_DMA
  763. select ZONE_DMA
  764. select PCI
  765. select ARCH_USES_GETTIMEOFFSET
  766. select NEED_MACH_MEMORY_H
  767. help
  768. Support for the StrongARM based Digital DNARD machine, also known
  769. as "Shark" (<http://www.shark-linux.de/shark.html>).
  770. config ARCH_TCC_926
  771. bool "Telechips TCC ARM926-based systems"
  772. select CLKSRC_MMIO
  773. select CPU_ARM926T
  774. select HAVE_CLK
  775. select CLKDEV_LOOKUP
  776. select GENERIC_CLOCKEVENTS
  777. help
  778. Support for Telechips TCC ARM926-based systems.
  779. config ARCH_U300
  780. bool "ST-Ericsson U300 Series"
  781. depends on MMU
  782. select CLKSRC_MMIO
  783. select CPU_ARM926T
  784. select HAVE_SCHED_CLOCK
  785. select HAVE_TCM
  786. select ARM_AMBA
  787. select ARM_PATCH_PHYS_VIRT
  788. select ARM_VIC
  789. select GENERIC_CLOCKEVENTS
  790. select CLKDEV_LOOKUP
  791. select HAVE_MACH_CLKDEV
  792. select GENERIC_GPIO
  793. select ARCH_REQUIRE_GPIOLIB
  794. select NEED_MACH_MEMORY_H
  795. help
  796. Support for ST-Ericsson U300 series mobile platforms.
  797. config ARCH_U8500
  798. bool "ST-Ericsson U8500 Series"
  799. select CPU_V7
  800. select ARM_AMBA
  801. select GENERIC_CLOCKEVENTS
  802. select CLKDEV_LOOKUP
  803. select ARCH_REQUIRE_GPIOLIB
  804. select ARCH_HAS_CPUFREQ
  805. help
  806. Support for ST-Ericsson's Ux500 architecture
  807. config ARCH_NOMADIK
  808. bool "STMicroelectronics Nomadik"
  809. select ARM_AMBA
  810. select ARM_VIC
  811. select CPU_ARM926T
  812. select CLKDEV_LOOKUP
  813. select GENERIC_CLOCKEVENTS
  814. select ARCH_REQUIRE_GPIOLIB
  815. help
  816. Support for the Nomadik platform by ST-Ericsson
  817. config ARCH_DAVINCI
  818. bool "TI DaVinci"
  819. select GENERIC_CLOCKEVENTS
  820. select ARCH_REQUIRE_GPIOLIB
  821. select ZONE_DMA
  822. select HAVE_IDE
  823. select CLKDEV_LOOKUP
  824. select GENERIC_ALLOCATOR
  825. select GENERIC_IRQ_CHIP
  826. select ARCH_HAS_HOLES_MEMORYMODEL
  827. help
  828. Support for TI's DaVinci platform.
  829. config ARCH_OMAP
  830. bool "TI OMAP"
  831. select HAVE_CLK
  832. select ARCH_REQUIRE_GPIOLIB
  833. select ARCH_HAS_CPUFREQ
  834. select CLKSRC_MMIO
  835. select GENERIC_CLOCKEVENTS
  836. select HAVE_SCHED_CLOCK
  837. select ARCH_HAS_HOLES_MEMORYMODEL
  838. help
  839. Support for TI's OMAP platform (OMAP1/2/3/4).
  840. config PLAT_SPEAR
  841. bool "ST SPEAr"
  842. select ARM_AMBA
  843. select ARCH_REQUIRE_GPIOLIB
  844. select CLKDEV_LOOKUP
  845. select CLKSRC_MMIO
  846. select GENERIC_CLOCKEVENTS
  847. select HAVE_CLK
  848. help
  849. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  850. config ARCH_VT8500
  851. bool "VIA/WonderMedia 85xx"
  852. select CPU_ARM926T
  853. select GENERIC_GPIO
  854. select ARCH_HAS_CPUFREQ
  855. select GENERIC_CLOCKEVENTS
  856. select ARCH_REQUIRE_GPIOLIB
  857. select HAVE_PWM
  858. help
  859. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  860. config ARCH_ZYNQ
  861. bool "Xilinx Zynq ARM Cortex A9 Platform"
  862. select CPU_V7
  863. select GENERIC_CLOCKEVENTS
  864. select CLKDEV_LOOKUP
  865. select ARM_GIC
  866. select ARM_AMBA
  867. select ICST
  868. select USE_OF
  869. help
  870. Support for Xilinx Zynq ARM Cortex A9 Platform
  871. endchoice
  872. #
  873. # This is sorted alphabetically by mach-* pathname. However, plat-*
  874. # Kconfigs may be included either alphabetically (according to the
  875. # plat- suffix) or along side the corresponding mach-* source.
  876. #
  877. source "arch/arm/mach-at91/Kconfig"
  878. source "arch/arm/mach-bcmring/Kconfig"
  879. source "arch/arm/mach-clps711x/Kconfig"
  880. source "arch/arm/mach-cns3xxx/Kconfig"
  881. source "arch/arm/mach-davinci/Kconfig"
  882. source "arch/arm/mach-dove/Kconfig"
  883. source "arch/arm/mach-ep93xx/Kconfig"
  884. source "arch/arm/mach-footbridge/Kconfig"
  885. source "arch/arm/mach-gemini/Kconfig"
  886. source "arch/arm/mach-h720x/Kconfig"
  887. source "arch/arm/mach-integrator/Kconfig"
  888. source "arch/arm/mach-iop32x/Kconfig"
  889. source "arch/arm/mach-iop33x/Kconfig"
  890. source "arch/arm/mach-iop13xx/Kconfig"
  891. source "arch/arm/mach-ixp4xx/Kconfig"
  892. source "arch/arm/mach-ixp2000/Kconfig"
  893. source "arch/arm/mach-ixp23xx/Kconfig"
  894. source "arch/arm/mach-kirkwood/Kconfig"
  895. source "arch/arm/mach-ks8695/Kconfig"
  896. source "arch/arm/mach-lpc32xx/Kconfig"
  897. source "arch/arm/mach-msm/Kconfig"
  898. source "arch/arm/mach-mv78xx0/Kconfig"
  899. source "arch/arm/plat-mxc/Kconfig"
  900. source "arch/arm/mach-mxs/Kconfig"
  901. source "arch/arm/mach-netx/Kconfig"
  902. source "arch/arm/mach-nomadik/Kconfig"
  903. source "arch/arm/plat-nomadik/Kconfig"
  904. source "arch/arm/plat-omap/Kconfig"
  905. source "arch/arm/mach-omap1/Kconfig"
  906. source "arch/arm/mach-omap2/Kconfig"
  907. source "arch/arm/mach-orion5x/Kconfig"
  908. source "arch/arm/mach-pxa/Kconfig"
  909. source "arch/arm/plat-pxa/Kconfig"
  910. source "arch/arm/mach-mmp/Kconfig"
  911. source "arch/arm/mach-realview/Kconfig"
  912. source "arch/arm/mach-sa1100/Kconfig"
  913. source "arch/arm/plat-samsung/Kconfig"
  914. source "arch/arm/plat-s3c24xx/Kconfig"
  915. source "arch/arm/plat-s5p/Kconfig"
  916. source "arch/arm/plat-spear/Kconfig"
  917. source "arch/arm/plat-tcc/Kconfig"
  918. if ARCH_S3C2410
  919. source "arch/arm/mach-s3c2410/Kconfig"
  920. source "arch/arm/mach-s3c2412/Kconfig"
  921. source "arch/arm/mach-s3c2416/Kconfig"
  922. source "arch/arm/mach-s3c2440/Kconfig"
  923. source "arch/arm/mach-s3c2443/Kconfig"
  924. endif
  925. if ARCH_S3C64XX
  926. source "arch/arm/mach-s3c64xx/Kconfig"
  927. endif
  928. source "arch/arm/mach-s5p64x0/Kconfig"
  929. source "arch/arm/mach-s5pc100/Kconfig"
  930. source "arch/arm/mach-s5pv210/Kconfig"
  931. source "arch/arm/mach-exynos/Kconfig"
  932. source "arch/arm/mach-shmobile/Kconfig"
  933. source "arch/arm/mach-tegra/Kconfig"
  934. source "arch/arm/mach-u300/Kconfig"
  935. source "arch/arm/mach-ux500/Kconfig"
  936. source "arch/arm/mach-versatile/Kconfig"
  937. source "arch/arm/mach-vexpress/Kconfig"
  938. source "arch/arm/plat-versatile/Kconfig"
  939. source "arch/arm/mach-vt8500/Kconfig"
  940. source "arch/arm/mach-w90x900/Kconfig"
  941. # Definitions to make life easier
  942. config ARCH_ACORN
  943. bool
  944. config PLAT_IOP
  945. bool
  946. select GENERIC_CLOCKEVENTS
  947. select HAVE_SCHED_CLOCK
  948. config PLAT_ORION
  949. bool
  950. select CLKSRC_MMIO
  951. select GENERIC_IRQ_CHIP
  952. select HAVE_SCHED_CLOCK
  953. config PLAT_PXA
  954. bool
  955. config PLAT_VERSATILE
  956. bool
  957. config ARM_TIMER_SP804
  958. bool
  959. select CLKSRC_MMIO
  960. source arch/arm/mm/Kconfig
  961. config IWMMXT
  962. bool "Enable iWMMXt support"
  963. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  964. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  965. help
  966. Enable support for iWMMXt context switching at run time if
  967. running on a CPU that supports it.
  968. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  969. config XSCALE_PMU
  970. bool
  971. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  972. default y
  973. config CPU_HAS_PMU
  974. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  975. (!ARCH_OMAP3 || OMAP3_EMU)
  976. default y
  977. bool
  978. config MULTI_IRQ_HANDLER
  979. bool
  980. help
  981. Allow each machine to specify it's own IRQ handler at run time.
  982. if !MMU
  983. source "arch/arm/Kconfig-nommu"
  984. endif
  985. config ARM_ERRATA_411920
  986. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  987. depends on CPU_V6 || CPU_V6K
  988. help
  989. Invalidation of the Instruction Cache operation can
  990. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  991. It does not affect the MPCore. This option enables the ARM Ltd.
  992. recommended workaround.
  993. config ARM_ERRATA_430973
  994. bool "ARM errata: Stale prediction on replaced interworking branch"
  995. depends on CPU_V7
  996. help
  997. This option enables the workaround for the 430973 Cortex-A8
  998. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  999. interworking branch is replaced with another code sequence at the
  1000. same virtual address, whether due to self-modifying code or virtual
  1001. to physical address re-mapping, Cortex-A8 does not recover from the
  1002. stale interworking branch prediction. This results in Cortex-A8
  1003. executing the new code sequence in the incorrect ARM or Thumb state.
  1004. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1005. and also flushes the branch target cache at every context switch.
  1006. Note that setting specific bits in the ACTLR register may not be
  1007. available in non-secure mode.
  1008. config ARM_ERRATA_458693
  1009. bool "ARM errata: Processor deadlock when a false hazard is created"
  1010. depends on CPU_V7
  1011. help
  1012. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1013. erratum. For very specific sequences of memory operations, it is
  1014. possible for a hazard condition intended for a cache line to instead
  1015. be incorrectly associated with a different cache line. This false
  1016. hazard might then cause a processor deadlock. The workaround enables
  1017. the L1 caching of the NEON accesses and disables the PLD instruction
  1018. in the ACTLR register. Note that setting specific bits in the ACTLR
  1019. register may not be available in non-secure mode.
  1020. config ARM_ERRATA_460075
  1021. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1022. depends on CPU_V7
  1023. help
  1024. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1025. erratum. Any asynchronous access to the L2 cache may encounter a
  1026. situation in which recent store transactions to the L2 cache are lost
  1027. and overwritten with stale memory contents from external memory. The
  1028. workaround disables the write-allocate mode for the L2 cache via the
  1029. ACTLR register. Note that setting specific bits in the ACTLR register
  1030. may not be available in non-secure mode.
  1031. config ARM_ERRATA_742230
  1032. bool "ARM errata: DMB operation may be faulty"
  1033. depends on CPU_V7 && SMP
  1034. help
  1035. This option enables the workaround for the 742230 Cortex-A9
  1036. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1037. between two write operations may not ensure the correct visibility
  1038. ordering of the two writes. This workaround sets a specific bit in
  1039. the diagnostic register of the Cortex-A9 which causes the DMB
  1040. instruction to behave as a DSB, ensuring the correct behaviour of
  1041. the two writes.
  1042. config ARM_ERRATA_742231
  1043. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1044. depends on CPU_V7 && SMP
  1045. help
  1046. This option enables the workaround for the 742231 Cortex-A9
  1047. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1048. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1049. accessing some data located in the same cache line, may get corrupted
  1050. data due to bad handling of the address hazard when the line gets
  1051. replaced from one of the CPUs at the same time as another CPU is
  1052. accessing it. This workaround sets specific bits in the diagnostic
  1053. register of the Cortex-A9 which reduces the linefill issuing
  1054. capabilities of the processor.
  1055. config PL310_ERRATA_588369
  1056. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1057. depends on CACHE_L2X0
  1058. help
  1059. The PL310 L2 cache controller implements three types of Clean &
  1060. Invalidate maintenance operations: by Physical Address
  1061. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1062. They are architecturally defined to behave as the execution of a
  1063. clean operation followed immediately by an invalidate operation,
  1064. both performing to the same memory location. This functionality
  1065. is not correctly implemented in PL310 as clean lines are not
  1066. invalidated as a result of these operations.
  1067. config ARM_ERRATA_720789
  1068. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1069. depends on CPU_V7 && SMP
  1070. help
  1071. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1072. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1073. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1074. As a consequence of this erratum, some TLB entries which should be
  1075. invalidated are not, resulting in an incoherency in the system page
  1076. tables. The workaround changes the TLB flushing routines to invalidate
  1077. entries regardless of the ASID.
  1078. config PL310_ERRATA_727915
  1079. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1080. depends on CACHE_L2X0
  1081. help
  1082. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1083. operation (offset 0x7FC). This operation runs in background so that
  1084. PL310 can handle normal accesses while it is in progress. Under very
  1085. rare circumstances, due to this erratum, write data can be lost when
  1086. PL310 treats a cacheable write transaction during a Clean &
  1087. Invalidate by Way operation.
  1088. config ARM_ERRATA_743622
  1089. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1090. depends on CPU_V7
  1091. help
  1092. This option enables the workaround for the 743622 Cortex-A9
  1093. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1094. optimisation in the Cortex-A9 Store Buffer may lead to data
  1095. corruption. This workaround sets a specific bit in the diagnostic
  1096. register of the Cortex-A9 which disables the Store Buffer
  1097. optimisation, preventing the defect from occurring. This has no
  1098. visible impact on the overall performance or power consumption of the
  1099. processor.
  1100. config ARM_ERRATA_751472
  1101. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1102. depends on CPU_V7 && SMP
  1103. help
  1104. This option enables the workaround for the 751472 Cortex-A9 (prior
  1105. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1106. completion of a following broadcasted operation if the second
  1107. operation is received by a CPU before the ICIALLUIS has completed,
  1108. potentially leading to corrupted entries in the cache or TLB.
  1109. config PL310_ERRATA_753970
  1110. bool "PL310 errata: cache sync operation may be faulty"
  1111. depends on CACHE_PL310
  1112. help
  1113. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1114. Under some condition the effect of cache sync operation on
  1115. the store buffer still remains when the operation completes.
  1116. This means that the store buffer is always asked to drain and
  1117. this prevents it from merging any further writes. The workaround
  1118. is to replace the normal offset of cache sync operation (0x730)
  1119. by another offset targeting an unmapped PL310 register 0x740.
  1120. This has the same effect as the cache sync operation: store buffer
  1121. drain and waiting for all buffers empty.
  1122. config ARM_ERRATA_754322
  1123. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1124. depends on CPU_V7
  1125. help
  1126. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1127. r3p*) erratum. A speculative memory access may cause a page table walk
  1128. which starts prior to an ASID switch but completes afterwards. This
  1129. can populate the micro-TLB with a stale entry which may be hit with
  1130. the new ASID. This workaround places two dsb instructions in the mm
  1131. switching code so that no page table walks can cross the ASID switch.
  1132. config ARM_ERRATA_754327
  1133. bool "ARM errata: no automatic Store Buffer drain"
  1134. depends on CPU_V7 && SMP
  1135. help
  1136. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1137. r2p0) erratum. The Store Buffer does not have any automatic draining
  1138. mechanism and therefore a livelock may occur if an external agent
  1139. continuously polls a memory location waiting to observe an update.
  1140. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1141. written polling loops from denying visibility of updates to memory.
  1142. config ARM_ERRATA_364296
  1143. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1144. depends on CPU_V6 && !SMP
  1145. help
  1146. This options enables the workaround for the 364296 ARM1136
  1147. r0p2 erratum (possible cache data corruption with
  1148. hit-under-miss enabled). It sets the undocumented bit 31 in
  1149. the auxiliary control register and the FI bit in the control
  1150. register, thus disabling hit-under-miss without putting the
  1151. processor into full low interrupt latency mode. ARM11MPCore
  1152. is not affected.
  1153. config ARM_ERRATA_764369
  1154. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1155. depends on CPU_V7 && SMP
  1156. help
  1157. This option enables the workaround for erratum 764369
  1158. affecting Cortex-A9 MPCore with two or more processors (all
  1159. current revisions). Under certain timing circumstances, a data
  1160. cache line maintenance operation by MVA targeting an Inner
  1161. Shareable memory region may fail to proceed up to either the
  1162. Point of Coherency or to the Point of Unification of the
  1163. system. This workaround adds a DSB instruction before the
  1164. relevant cache maintenance functions and sets a specific bit
  1165. in the diagnostic control register of the SCU.
  1166. config PL310_ERRATA_769419
  1167. bool "PL310 errata: no automatic Store Buffer drain"
  1168. depends on CACHE_L2X0
  1169. help
  1170. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1171. not automatically drain. This can cause normal, non-cacheable
  1172. writes to be retained when the memory system is idle, leading
  1173. to suboptimal I/O performance for drivers using coherent DMA.
  1174. This option adds a write barrier to the cpu_idle loop so that,
  1175. on systems with an outer cache, the store buffer is drained
  1176. explicitly.
  1177. endmenu
  1178. source "arch/arm/common/Kconfig"
  1179. menu "Bus support"
  1180. config ARM_AMBA
  1181. bool
  1182. config ISA
  1183. bool
  1184. help
  1185. Find out whether you have ISA slots on your motherboard. ISA is the
  1186. name of a bus system, i.e. the way the CPU talks to the other stuff
  1187. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1188. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1189. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1190. # Select ISA DMA controller support
  1191. config ISA_DMA
  1192. bool
  1193. select ISA_DMA_API
  1194. # Select ISA DMA interface
  1195. config ISA_DMA_API
  1196. bool
  1197. config PCI
  1198. bool "PCI support" if MIGHT_HAVE_PCI
  1199. help
  1200. Find out whether you have a PCI motherboard. PCI is the name of a
  1201. bus system, i.e. the way the CPU talks to the other stuff inside
  1202. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1203. VESA. If you have PCI, say Y, otherwise N.
  1204. config PCI_DOMAINS
  1205. bool
  1206. depends on PCI
  1207. config PCI_NANOENGINE
  1208. bool "BSE nanoEngine PCI support"
  1209. depends on SA1100_NANOENGINE
  1210. help
  1211. Enable PCI on the BSE nanoEngine board.
  1212. config PCI_SYSCALL
  1213. def_bool PCI
  1214. # Select the host bridge type
  1215. config PCI_HOST_VIA82C505
  1216. bool
  1217. depends on PCI && ARCH_SHARK
  1218. default y
  1219. config PCI_HOST_ITE8152
  1220. bool
  1221. depends on PCI && MACH_ARMCORE
  1222. default y
  1223. select DMABOUNCE
  1224. source "drivers/pci/Kconfig"
  1225. source "drivers/pcmcia/Kconfig"
  1226. endmenu
  1227. menu "Kernel Features"
  1228. source "kernel/time/Kconfig"
  1229. config SMP
  1230. bool "Symmetric Multi-Processing"
  1231. depends on CPU_V6K || CPU_V7
  1232. depends on GENERIC_CLOCKEVENTS
  1233. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1234. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1235. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1236. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE || ARCH_HIGHBANK || SOC_IMX6Q
  1237. depends on MMU
  1238. select USE_GENERIC_SMP_HELPERS
  1239. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1240. help
  1241. This enables support for systems with more than one CPU. If you have
  1242. a system with only one CPU, like most personal computers, say N. If
  1243. you have a system with more than one CPU, say Y.
  1244. If you say N here, the kernel will run on single and multiprocessor
  1245. machines, but will use only one CPU of a multiprocessor machine. If
  1246. you say Y here, the kernel will run on many, but not all, single
  1247. processor machines. On a single processor machine, the kernel will
  1248. run faster if you say N here.
  1249. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1250. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1251. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1252. If you don't know what to do here, say N.
  1253. config SMP_ON_UP
  1254. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1255. depends on EXPERIMENTAL
  1256. depends on SMP && !XIP_KERNEL
  1257. default y
  1258. help
  1259. SMP kernels contain instructions which fail on non-SMP processors.
  1260. Enabling this option allows the kernel to modify itself to make
  1261. these instructions safe. Disabling it allows about 1K of space
  1262. savings.
  1263. If you don't know what to do here, say Y.
  1264. config ARM_CPU_TOPOLOGY
  1265. bool "Support cpu topology definition"
  1266. depends on SMP && CPU_V7
  1267. default y
  1268. help
  1269. Support ARM cpu topology definition. The MPIDR register defines
  1270. affinity between processors which is then used to describe the cpu
  1271. topology of an ARM System.
  1272. config SCHED_MC
  1273. bool "Multi-core scheduler support"
  1274. depends on ARM_CPU_TOPOLOGY
  1275. help
  1276. Multi-core scheduler support improves the CPU scheduler's decision
  1277. making when dealing with multi-core CPU chips at a cost of slightly
  1278. increased overhead in some places. If unsure say N here.
  1279. config SCHED_SMT
  1280. bool "SMT scheduler support"
  1281. depends on ARM_CPU_TOPOLOGY
  1282. help
  1283. Improves the CPU scheduler's decision making when dealing with
  1284. MultiThreading at a cost of slightly increased overhead in some
  1285. places. If unsure say N here.
  1286. config HAVE_ARM_SCU
  1287. bool
  1288. help
  1289. This option enables support for the ARM system coherency unit
  1290. config HAVE_ARM_TWD
  1291. bool
  1292. depends on SMP
  1293. select TICK_ONESHOT
  1294. help
  1295. This options enables support for the ARM timer and watchdog unit
  1296. choice
  1297. prompt "Memory split"
  1298. default VMSPLIT_3G
  1299. help
  1300. Select the desired split between kernel and user memory.
  1301. If you are not absolutely sure what you are doing, leave this
  1302. option alone!
  1303. config VMSPLIT_3G
  1304. bool "3G/1G user/kernel split"
  1305. config VMSPLIT_2G
  1306. bool "2G/2G user/kernel split"
  1307. config VMSPLIT_1G
  1308. bool "1G/3G user/kernel split"
  1309. endchoice
  1310. config PAGE_OFFSET
  1311. hex
  1312. default 0x40000000 if VMSPLIT_1G
  1313. default 0x80000000 if VMSPLIT_2G
  1314. default 0xC0000000
  1315. config NR_CPUS
  1316. int "Maximum number of CPUs (2-32)"
  1317. range 2 32
  1318. depends on SMP
  1319. default "4"
  1320. config HOTPLUG_CPU
  1321. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1322. depends on SMP && HOTPLUG && EXPERIMENTAL
  1323. help
  1324. Say Y here to experiment with turning CPUs off and on. CPUs
  1325. can be controlled through /sys/devices/system/cpu.
  1326. config LOCAL_TIMERS
  1327. bool "Use local timer interrupts"
  1328. depends on SMP
  1329. default y
  1330. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1331. help
  1332. Enable support for local timers on SMP platforms, rather then the
  1333. legacy IPI broadcast method. Local timers allows the system
  1334. accounting to be spread across the timer interval, preventing a
  1335. "thundering herd" at every timer tick.
  1336. source kernel/Kconfig.preempt
  1337. config HZ
  1338. int
  1339. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1340. ARCH_S5PV210 || ARCH_EXYNOS4
  1341. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1342. default AT91_TIMER_HZ if ARCH_AT91
  1343. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1344. default 100
  1345. config THUMB2_KERNEL
  1346. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1347. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1348. select AEABI
  1349. select ARM_ASM_UNIFIED
  1350. select ARM_UNWIND
  1351. help
  1352. By enabling this option, the kernel will be compiled in
  1353. Thumb-2 mode. A compiler/assembler that understand the unified
  1354. ARM-Thumb syntax is needed.
  1355. If unsure, say N.
  1356. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1357. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1358. depends on THUMB2_KERNEL && MODULES
  1359. default y
  1360. help
  1361. Various binutils versions can resolve Thumb-2 branches to
  1362. locally-defined, preemptible global symbols as short-range "b.n"
  1363. branch instructions.
  1364. This is a problem, because there's no guarantee the final
  1365. destination of the symbol, or any candidate locations for a
  1366. trampoline, are within range of the branch. For this reason, the
  1367. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1368. relocation in modules at all, and it makes little sense to add
  1369. support.
  1370. The symptom is that the kernel fails with an "unsupported
  1371. relocation" error when loading some modules.
  1372. Until fixed tools are available, passing
  1373. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1374. code which hits this problem, at the cost of a bit of extra runtime
  1375. stack usage in some cases.
  1376. The problem is described in more detail at:
  1377. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1378. Only Thumb-2 kernels are affected.
  1379. Unless you are sure your tools don't have this problem, say Y.
  1380. config ARM_ASM_UNIFIED
  1381. bool
  1382. config AEABI
  1383. bool "Use the ARM EABI to compile the kernel"
  1384. help
  1385. This option allows for the kernel to be compiled using the latest
  1386. ARM ABI (aka EABI). This is only useful if you are using a user
  1387. space environment that is also compiled with EABI.
  1388. Since there are major incompatibilities between the legacy ABI and
  1389. EABI, especially with regard to structure member alignment, this
  1390. option also changes the kernel syscall calling convention to
  1391. disambiguate both ABIs and allow for backward compatibility support
  1392. (selected with CONFIG_OABI_COMPAT).
  1393. To use this you need GCC version 4.0.0 or later.
  1394. config OABI_COMPAT
  1395. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1396. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1397. default y
  1398. help
  1399. This option preserves the old syscall interface along with the
  1400. new (ARM EABI) one. It also provides a compatibility layer to
  1401. intercept syscalls that have structure arguments which layout
  1402. in memory differs between the legacy ABI and the new ARM EABI
  1403. (only for non "thumb" binaries). This option adds a tiny
  1404. overhead to all syscalls and produces a slightly larger kernel.
  1405. If you know you'll be using only pure EABI user space then you
  1406. can say N here. If this option is not selected and you attempt
  1407. to execute a legacy ABI binary then the result will be
  1408. UNPREDICTABLE (in fact it can be predicted that it won't work
  1409. at all). If in doubt say Y.
  1410. config ARCH_HAS_HOLES_MEMORYMODEL
  1411. bool
  1412. config ARCH_SPARSEMEM_ENABLE
  1413. bool
  1414. config ARCH_SPARSEMEM_DEFAULT
  1415. def_bool ARCH_SPARSEMEM_ENABLE
  1416. config ARCH_SELECT_MEMORY_MODEL
  1417. def_bool ARCH_SPARSEMEM_ENABLE
  1418. config HAVE_ARCH_PFN_VALID
  1419. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1420. config HIGHMEM
  1421. bool "High Memory Support"
  1422. depends on MMU
  1423. help
  1424. The address space of ARM processors is only 4 Gigabytes large
  1425. and it has to accommodate user address space, kernel address
  1426. space as well as some memory mapped IO. That means that, if you
  1427. have a large amount of physical memory and/or IO, not all of the
  1428. memory can be "permanently mapped" by the kernel. The physical
  1429. memory that is not permanently mapped is called "high memory".
  1430. Depending on the selected kernel/user memory split, minimum
  1431. vmalloc space and actual amount of RAM, you may not need this
  1432. option which should result in a slightly faster kernel.
  1433. If unsure, say n.
  1434. config HIGHPTE
  1435. bool "Allocate 2nd-level pagetables from highmem"
  1436. depends on HIGHMEM
  1437. config HW_PERF_EVENTS
  1438. bool "Enable hardware performance counter support for perf events"
  1439. depends on PERF_EVENTS && CPU_HAS_PMU
  1440. default y
  1441. help
  1442. Enable hardware performance counter support for perf events. If
  1443. disabled, perf events will use software events only.
  1444. source "mm/Kconfig"
  1445. config FORCE_MAX_ZONEORDER
  1446. int "Maximum zone order" if ARCH_SHMOBILE
  1447. range 11 64 if ARCH_SHMOBILE
  1448. default "9" if SA1111
  1449. default "11"
  1450. help
  1451. The kernel memory allocator divides physically contiguous memory
  1452. blocks into "zones", where each zone is a power of two number of
  1453. pages. This option selects the largest power of two that the kernel
  1454. keeps in the memory allocator. If you need to allocate very large
  1455. blocks of physically contiguous memory, then you may need to
  1456. increase this value.
  1457. This config option is actually maximum order plus one. For example,
  1458. a value of 11 means that the largest free memory block is 2^10 pages.
  1459. config LEDS
  1460. bool "Timer and CPU usage LEDs"
  1461. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1462. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1463. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1464. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1465. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1466. ARCH_AT91 || ARCH_DAVINCI || \
  1467. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1468. help
  1469. If you say Y here, the LEDs on your machine will be used
  1470. to provide useful information about your current system status.
  1471. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1472. be able to select which LEDs are active using the options below. If
  1473. you are compiling a kernel for the EBSA-110 or the LART however, the
  1474. red LED will simply flash regularly to indicate that the system is
  1475. still functional. It is safe to say Y here if you have a CATS
  1476. system, but the driver will do nothing.
  1477. config LEDS_TIMER
  1478. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1479. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1480. || MACH_OMAP_PERSEUS2
  1481. depends on LEDS
  1482. depends on !GENERIC_CLOCKEVENTS
  1483. default y if ARCH_EBSA110
  1484. help
  1485. If you say Y here, one of the system LEDs (the green one on the
  1486. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1487. will flash regularly to indicate that the system is still
  1488. operational. This is mainly useful to kernel hackers who are
  1489. debugging unstable kernels.
  1490. The LART uses the same LED for both Timer LED and CPU usage LED
  1491. functions. You may choose to use both, but the Timer LED function
  1492. will overrule the CPU usage LED.
  1493. config LEDS_CPU
  1494. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1495. !ARCH_OMAP) \
  1496. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1497. || MACH_OMAP_PERSEUS2
  1498. depends on LEDS
  1499. help
  1500. If you say Y here, the red LED will be used to give a good real
  1501. time indication of CPU usage, by lighting whenever the idle task
  1502. is not currently executing.
  1503. The LART uses the same LED for both Timer LED and CPU usage LED
  1504. functions. You may choose to use both, but the Timer LED function
  1505. will overrule the CPU usage LED.
  1506. config ALIGNMENT_TRAP
  1507. bool
  1508. depends on CPU_CP15_MMU
  1509. default y if !ARCH_EBSA110
  1510. select HAVE_PROC_CPU if PROC_FS
  1511. help
  1512. ARM processors cannot fetch/store information which is not
  1513. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1514. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1515. fetch/store instructions will be emulated in software if you say
  1516. here, which has a severe performance impact. This is necessary for
  1517. correct operation of some network protocols. With an IP-only
  1518. configuration it is safe to say N, otherwise say Y.
  1519. config UACCESS_WITH_MEMCPY
  1520. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1521. depends on MMU && EXPERIMENTAL
  1522. default y if CPU_FEROCEON
  1523. help
  1524. Implement faster copy_to_user and clear_user methods for CPU
  1525. cores where a 8-word STM instruction give significantly higher
  1526. memory write throughput than a sequence of individual 32bit stores.
  1527. A possible side effect is a slight increase in scheduling latency
  1528. between threads sharing the same address space if they invoke
  1529. such copy operations with large buffers.
  1530. However, if the CPU data cache is using a write-allocate mode,
  1531. this option is unlikely to provide any performance gain.
  1532. config SECCOMP
  1533. bool
  1534. prompt "Enable seccomp to safely compute untrusted bytecode"
  1535. ---help---
  1536. This kernel feature is useful for number crunching applications
  1537. that may need to compute untrusted bytecode during their
  1538. execution. By using pipes or other transports made available to
  1539. the process as file descriptors supporting the read/write
  1540. syscalls, it's possible to isolate those applications in
  1541. their own address space using seccomp. Once seccomp is
  1542. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1543. and the task is only allowed to execute a few safe syscalls
  1544. defined by each seccomp mode.
  1545. config CC_STACKPROTECTOR
  1546. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1547. depends on EXPERIMENTAL
  1548. help
  1549. This option turns on the -fstack-protector GCC feature. This
  1550. feature puts, at the beginning of functions, a canary value on
  1551. the stack just before the return address, and validates
  1552. the value just before actually returning. Stack based buffer
  1553. overflows (that need to overwrite this return address) now also
  1554. overwrite the canary, which gets detected and the attack is then
  1555. neutralized via a kernel panic.
  1556. This feature requires gcc version 4.2 or above.
  1557. config DEPRECATED_PARAM_STRUCT
  1558. bool "Provide old way to pass kernel parameters"
  1559. help
  1560. This was deprecated in 2001 and announced to live on for 5 years.
  1561. Some old boot loaders still use this way.
  1562. endmenu
  1563. menu "Boot options"
  1564. config USE_OF
  1565. bool "Flattened Device Tree support"
  1566. select OF
  1567. select OF_EARLY_FLATTREE
  1568. select IRQ_DOMAIN
  1569. help
  1570. Include support for flattened device tree machine descriptions.
  1571. # Compressed boot loader in ROM. Yes, we really want to ask about
  1572. # TEXT and BSS so we preserve their values in the config files.
  1573. config ZBOOT_ROM_TEXT
  1574. hex "Compressed ROM boot loader base address"
  1575. default "0"
  1576. help
  1577. The physical address at which the ROM-able zImage is to be
  1578. placed in the target. Platforms which normally make use of
  1579. ROM-able zImage formats normally set this to a suitable
  1580. value in their defconfig file.
  1581. If ZBOOT_ROM is not enabled, this has no effect.
  1582. config ZBOOT_ROM_BSS
  1583. hex "Compressed ROM boot loader BSS address"
  1584. default "0"
  1585. help
  1586. The base address of an area of read/write memory in the target
  1587. for the ROM-able zImage which must be available while the
  1588. decompressor is running. It must be large enough to hold the
  1589. entire decompressed kernel plus an additional 128 KiB.
  1590. Platforms which normally make use of ROM-able zImage formats
  1591. normally set this to a suitable value in their defconfig file.
  1592. If ZBOOT_ROM is not enabled, this has no effect.
  1593. config ZBOOT_ROM
  1594. bool "Compressed boot loader in ROM/flash"
  1595. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1596. help
  1597. Say Y here if you intend to execute your compressed kernel image
  1598. (zImage) directly from ROM or flash. If unsure, say N.
  1599. choice
  1600. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1601. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1602. default ZBOOT_ROM_NONE
  1603. help
  1604. Include experimental SD/MMC loading code in the ROM-able zImage.
  1605. With this enabled it is possible to write the the ROM-able zImage
  1606. kernel image to an MMC or SD card and boot the kernel straight
  1607. from the reset vector. At reset the processor Mask ROM will load
  1608. the first part of the the ROM-able zImage which in turn loads the
  1609. rest the kernel image to RAM.
  1610. config ZBOOT_ROM_NONE
  1611. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1612. help
  1613. Do not load image from SD or MMC
  1614. config ZBOOT_ROM_MMCIF
  1615. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1616. help
  1617. Load image from MMCIF hardware block.
  1618. config ZBOOT_ROM_SH_MOBILE_SDHI
  1619. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1620. help
  1621. Load image from SDHI hardware block
  1622. endchoice
  1623. config ARM_APPENDED_DTB
  1624. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1625. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1626. help
  1627. With this option, the boot code will look for a device tree binary
  1628. (DTB) appended to zImage
  1629. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1630. This is meant as a backward compatibility convenience for those
  1631. systems with a bootloader that can't be upgraded to accommodate
  1632. the documented boot protocol using a device tree.
  1633. Beware that there is very little in terms of protection against
  1634. this option being confused by leftover garbage in memory that might
  1635. look like a DTB header after a reboot if no actual DTB is appended
  1636. to zImage. Do not leave this option active in a production kernel
  1637. if you don't intend to always append a DTB. Proper passing of the
  1638. location into r2 of a bootloader provided DTB is always preferable
  1639. to this option.
  1640. config ARM_ATAG_DTB_COMPAT
  1641. bool "Supplement the appended DTB with traditional ATAG information"
  1642. depends on ARM_APPENDED_DTB
  1643. help
  1644. Some old bootloaders can't be updated to a DTB capable one, yet
  1645. they provide ATAGs with memory configuration, the ramdisk address,
  1646. the kernel cmdline string, etc. Such information is dynamically
  1647. provided by the bootloader and can't always be stored in a static
  1648. DTB. To allow a device tree enabled kernel to be used with such
  1649. bootloaders, this option allows zImage to extract the information
  1650. from the ATAG list and store it at run time into the appended DTB.
  1651. config CMDLINE
  1652. string "Default kernel command string"
  1653. default ""
  1654. help
  1655. On some architectures (EBSA110 and CATS), there is currently no way
  1656. for the boot loader to pass arguments to the kernel. For these
  1657. architectures, you should supply some command-line options at build
  1658. time by entering them here. As a minimum, you should specify the
  1659. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1660. choice
  1661. prompt "Kernel command line type" if CMDLINE != ""
  1662. default CMDLINE_FROM_BOOTLOADER
  1663. config CMDLINE_FROM_BOOTLOADER
  1664. bool "Use bootloader kernel arguments if available"
  1665. help
  1666. Uses the command-line options passed by the boot loader. If
  1667. the boot loader doesn't provide any, the default kernel command
  1668. string provided in CMDLINE will be used.
  1669. config CMDLINE_EXTEND
  1670. bool "Extend bootloader kernel arguments"
  1671. help
  1672. The command-line arguments provided by the boot loader will be
  1673. appended to the default kernel command string.
  1674. config CMDLINE_FORCE
  1675. bool "Always use the default kernel command string"
  1676. help
  1677. Always use the default kernel command string, even if the boot
  1678. loader passes other arguments to the kernel.
  1679. This is useful if you cannot or don't want to change the
  1680. command-line options your boot loader passes to the kernel.
  1681. endchoice
  1682. config XIP_KERNEL
  1683. bool "Kernel Execute-In-Place from ROM"
  1684. depends on !ZBOOT_ROM
  1685. help
  1686. Execute-In-Place allows the kernel to run from non-volatile storage
  1687. directly addressable by the CPU, such as NOR flash. This saves RAM
  1688. space since the text section of the kernel is not loaded from flash
  1689. to RAM. Read-write sections, such as the data section and stack,
  1690. are still copied to RAM. The XIP kernel is not compressed since
  1691. it has to run directly from flash, so it will take more space to
  1692. store it. The flash address used to link the kernel object files,
  1693. and for storing it, is configuration dependent. Therefore, if you
  1694. say Y here, you must know the proper physical address where to
  1695. store the kernel image depending on your own flash memory usage.
  1696. Also note that the make target becomes "make xipImage" rather than
  1697. "make zImage" or "make Image". The final kernel binary to put in
  1698. ROM memory will be arch/arm/boot/xipImage.
  1699. If unsure, say N.
  1700. config XIP_PHYS_ADDR
  1701. hex "XIP Kernel Physical Location"
  1702. depends on XIP_KERNEL
  1703. default "0x00080000"
  1704. help
  1705. This is the physical address in your flash memory the kernel will
  1706. be linked for and stored to. This address is dependent on your
  1707. own flash usage.
  1708. config KEXEC
  1709. bool "Kexec system call (EXPERIMENTAL)"
  1710. depends on EXPERIMENTAL
  1711. help
  1712. kexec is a system call that implements the ability to shutdown your
  1713. current kernel, and to start another kernel. It is like a reboot
  1714. but it is independent of the system firmware. And like a reboot
  1715. you can start any kernel with it, not just Linux.
  1716. It is an ongoing process to be certain the hardware in a machine
  1717. is properly shutdown, so do not be surprised if this code does not
  1718. initially work for you. It may help to enable device hotplugging
  1719. support.
  1720. config ATAGS_PROC
  1721. bool "Export atags in procfs"
  1722. depends on KEXEC
  1723. default y
  1724. help
  1725. Should the atags used to boot the kernel be exported in an "atags"
  1726. file in procfs. Useful with kexec.
  1727. config CRASH_DUMP
  1728. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1729. depends on EXPERIMENTAL
  1730. help
  1731. Generate crash dump after being started by kexec. This should
  1732. be normally only set in special crash dump kernels which are
  1733. loaded in the main kernel with kexec-tools into a specially
  1734. reserved region and then later executed after a crash by
  1735. kdump/kexec. The crash dump kernel must be compiled to a
  1736. memory address not used by the main kernel
  1737. For more details see Documentation/kdump/kdump.txt
  1738. config AUTO_ZRELADDR
  1739. bool "Auto calculation of the decompressed kernel image address"
  1740. depends on !ZBOOT_ROM && !ARCH_U300
  1741. help
  1742. ZRELADDR is the physical address where the decompressed kernel
  1743. image will be placed. If AUTO_ZRELADDR is selected, the address
  1744. will be determined at run-time by masking the current IP with
  1745. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1746. from start of memory.
  1747. endmenu
  1748. menu "CPU Power Management"
  1749. if ARCH_HAS_CPUFREQ
  1750. source "drivers/cpufreq/Kconfig"
  1751. config CPU_FREQ_IMX
  1752. tristate "CPUfreq driver for i.MX CPUs"
  1753. depends on ARCH_MXC && CPU_FREQ
  1754. help
  1755. This enables the CPUfreq driver for i.MX CPUs.
  1756. config CPU_FREQ_SA1100
  1757. bool
  1758. config CPU_FREQ_SA1110
  1759. bool
  1760. config CPU_FREQ_INTEGRATOR
  1761. tristate "CPUfreq driver for ARM Integrator CPUs"
  1762. depends on ARCH_INTEGRATOR && CPU_FREQ
  1763. default y
  1764. help
  1765. This enables the CPUfreq driver for ARM Integrator CPUs.
  1766. For details, take a look at <file:Documentation/cpu-freq>.
  1767. If in doubt, say Y.
  1768. config CPU_FREQ_PXA
  1769. bool
  1770. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1771. default y
  1772. select CPU_FREQ_TABLE
  1773. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1774. config CPU_FREQ_S3C
  1775. bool
  1776. help
  1777. Internal configuration node for common cpufreq on Samsung SoC
  1778. config CPU_FREQ_S3C24XX
  1779. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1780. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1781. select CPU_FREQ_S3C
  1782. help
  1783. This enables the CPUfreq driver for the Samsung S3C24XX family
  1784. of CPUs.
  1785. For details, take a look at <file:Documentation/cpu-freq>.
  1786. If in doubt, say N.
  1787. config CPU_FREQ_S3C24XX_PLL
  1788. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1789. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1790. help
  1791. Compile in support for changing the PLL frequency from the
  1792. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1793. after a frequency change, so by default it is not enabled.
  1794. This also means that the PLL tables for the selected CPU(s) will
  1795. be built which may increase the size of the kernel image.
  1796. config CPU_FREQ_S3C24XX_DEBUG
  1797. bool "Debug CPUfreq Samsung driver core"
  1798. depends on CPU_FREQ_S3C24XX
  1799. help
  1800. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1801. config CPU_FREQ_S3C24XX_IODEBUG
  1802. bool "Debug CPUfreq Samsung driver IO timing"
  1803. depends on CPU_FREQ_S3C24XX
  1804. help
  1805. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1806. config CPU_FREQ_S3C24XX_DEBUGFS
  1807. bool "Export debugfs for CPUFreq"
  1808. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1809. help
  1810. Export status information via debugfs.
  1811. endif
  1812. source "drivers/cpuidle/Kconfig"
  1813. endmenu
  1814. menu "Floating point emulation"
  1815. comment "At least one emulation must be selected"
  1816. config FPE_NWFPE
  1817. bool "NWFPE math emulation"
  1818. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1819. ---help---
  1820. Say Y to include the NWFPE floating point emulator in the kernel.
  1821. This is necessary to run most binaries. Linux does not currently
  1822. support floating point hardware so you need to say Y here even if
  1823. your machine has an FPA or floating point co-processor podule.
  1824. You may say N here if you are going to load the Acorn FPEmulator
  1825. early in the bootup.
  1826. config FPE_NWFPE_XP
  1827. bool "Support extended precision"
  1828. depends on FPE_NWFPE
  1829. help
  1830. Say Y to include 80-bit support in the kernel floating-point
  1831. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1832. Note that gcc does not generate 80-bit operations by default,
  1833. so in most cases this option only enlarges the size of the
  1834. floating point emulator without any good reason.
  1835. You almost surely want to say N here.
  1836. config FPE_FASTFPE
  1837. bool "FastFPE math emulation (EXPERIMENTAL)"
  1838. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1839. ---help---
  1840. Say Y here to include the FAST floating point emulator in the kernel.
  1841. This is an experimental much faster emulator which now also has full
  1842. precision for the mantissa. It does not support any exceptions.
  1843. It is very simple, and approximately 3-6 times faster than NWFPE.
  1844. It should be sufficient for most programs. It may be not suitable
  1845. for scientific calculations, but you have to check this for yourself.
  1846. If you do not feel you need a faster FP emulation you should better
  1847. choose NWFPE.
  1848. config VFP
  1849. bool "VFP-format floating point maths"
  1850. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1851. help
  1852. Say Y to include VFP support code in the kernel. This is needed
  1853. if your hardware includes a VFP unit.
  1854. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1855. release notes and additional status information.
  1856. Say N if your target does not have VFP hardware.
  1857. config VFPv3
  1858. bool
  1859. depends on VFP
  1860. default y if CPU_V7
  1861. config NEON
  1862. bool "Advanced SIMD (NEON) Extension support"
  1863. depends on VFPv3 && CPU_V7
  1864. help
  1865. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1866. Extension.
  1867. endmenu
  1868. menu "Userspace binary formats"
  1869. source "fs/Kconfig.binfmt"
  1870. config ARTHUR
  1871. tristate "RISC OS personality"
  1872. depends on !AEABI
  1873. help
  1874. Say Y here to include the kernel code necessary if you want to run
  1875. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1876. experimental; if this sounds frightening, say N and sleep in peace.
  1877. You can also say M here to compile this support as a module (which
  1878. will be called arthur).
  1879. endmenu
  1880. menu "Power management options"
  1881. source "kernel/power/Kconfig"
  1882. config ARCH_SUSPEND_POSSIBLE
  1883. depends on !ARCH_S5PC100
  1884. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1885. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1886. def_bool y
  1887. config ARM_CPU_SUSPEND
  1888. def_bool PM_SLEEP
  1889. endmenu
  1890. source "net/Kconfig"
  1891. source "drivers/Kconfig"
  1892. source "fs/Kconfig"
  1893. source "arch/arm/Kconfig.debug"
  1894. source "security/Kconfig"
  1895. source "crypto/Kconfig"
  1896. source "lib/Kconfig"