wm_adsp.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff {
  202. struct device *dev;
  203. struct list_head ctl_list;
  204. struct regmap *regmap;
  205. };
  206. struct wm_coeff_ctl {
  207. const char *name;
  208. struct snd_card *card;
  209. struct wm_adsp_alg_region region;
  210. struct wm_coeff_ctl_ops ops;
  211. struct wm_adsp *adsp;
  212. void *private;
  213. unsigned int enabled:1;
  214. struct list_head list;
  215. void *cache;
  216. size_t len;
  217. unsigned int dirty:1;
  218. struct snd_kcontrol *kcontrol;
  219. };
  220. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  221. struct snd_ctl_elem_value *ucontrol)
  222. {
  223. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  224. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  225. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  226. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  227. return 0;
  228. }
  229. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  230. struct snd_ctl_elem_value *ucontrol)
  231. {
  232. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  233. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  234. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  235. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  236. return 0;
  237. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  238. return -EINVAL;
  239. if (adsp[e->shift_l].running)
  240. return -EBUSY;
  241. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  242. return 0;
  243. }
  244. static const struct soc_enum wm_adsp_fw_enum[] = {
  245. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  246. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  247. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  248. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  249. };
  250. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  251. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  252. wm_adsp_fw_get, wm_adsp_fw_put),
  253. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  254. wm_adsp_fw_get, wm_adsp_fw_put),
  255. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  256. wm_adsp_fw_get, wm_adsp_fw_put),
  257. };
  258. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  259. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  260. static const struct soc_enum wm_adsp2_rate_enum[] = {
  261. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  262. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  263. ARIZONA_RATE_ENUM_SIZE,
  264. arizona_rate_text, arizona_rate_val),
  265. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  266. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  267. ARIZONA_RATE_ENUM_SIZE,
  268. arizona_rate_text, arizona_rate_val),
  269. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  270. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  271. ARIZONA_RATE_ENUM_SIZE,
  272. arizona_rate_text, arizona_rate_val),
  273. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  274. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  275. ARIZONA_RATE_ENUM_SIZE,
  276. arizona_rate_text, arizona_rate_val),
  277. };
  278. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  279. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  282. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  285. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  286. wm_adsp_fw_get, wm_adsp_fw_put),
  287. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  288. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  289. wm_adsp_fw_get, wm_adsp_fw_put),
  290. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  291. };
  292. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  293. #endif
  294. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  295. int type)
  296. {
  297. int i;
  298. for (i = 0; i < dsp->num_mems; i++)
  299. if (dsp->mem[i].type == type)
  300. return &dsp->mem[i];
  301. return NULL;
  302. }
  303. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  304. unsigned int offset)
  305. {
  306. switch (region->type) {
  307. case WMFW_ADSP1_PM:
  308. return region->base + (offset * 3);
  309. case WMFW_ADSP1_DM:
  310. return region->base + (offset * 2);
  311. case WMFW_ADSP2_XM:
  312. return region->base + (offset * 2);
  313. case WMFW_ADSP2_YM:
  314. return region->base + (offset * 2);
  315. case WMFW_ADSP1_ZM:
  316. return region->base + (offset * 2);
  317. default:
  318. WARN_ON(NULL != "Unknown memory region type");
  319. return offset;
  320. }
  321. }
  322. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  323. struct snd_ctl_elem_info *uinfo)
  324. {
  325. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  326. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  327. uinfo->count = ctl->len;
  328. return 0;
  329. }
  330. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  331. const void *buf, size_t len)
  332. {
  333. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  334. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  335. struct wm_adsp_alg_region *region = &ctl->region;
  336. const struct wm_adsp_region *mem;
  337. struct wm_adsp *adsp = ctl->adsp;
  338. void *scratch;
  339. int ret;
  340. unsigned int reg;
  341. mem = wm_adsp_find_region(adsp, region->type);
  342. if (!mem) {
  343. adsp_err(adsp, "No base for region %x\n",
  344. region->type);
  345. return -EINVAL;
  346. }
  347. reg = ctl->region.base;
  348. reg = wm_adsp_region_to_reg(mem, reg);
  349. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  350. if (!scratch)
  351. return -ENOMEM;
  352. ret = regmap_raw_write(wm_coeff->regmap, reg, scratch,
  353. ctl->len);
  354. if (ret) {
  355. adsp_err(adsp, "Failed to write %zu bytes to %x\n",
  356. ctl->len, reg);
  357. kfree(scratch);
  358. return ret;
  359. }
  360. kfree(scratch);
  361. return 0;
  362. }
  363. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  364. struct snd_ctl_elem_value *ucontrol)
  365. {
  366. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  367. char *p = ucontrol->value.bytes.data;
  368. memcpy(ctl->cache, p, ctl->len);
  369. if (!ctl->enabled) {
  370. ctl->dirty = 1;
  371. return 0;
  372. }
  373. return wm_coeff_write_control(kcontrol, p, ctl->len);
  374. }
  375. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  376. void *buf, size_t len)
  377. {
  378. struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
  379. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  380. struct wm_adsp_alg_region *region = &ctl->region;
  381. const struct wm_adsp_region *mem;
  382. struct wm_adsp *adsp = ctl->adsp;
  383. void *scratch;
  384. int ret;
  385. unsigned int reg;
  386. mem = wm_adsp_find_region(adsp, region->type);
  387. if (!mem) {
  388. adsp_err(adsp, "No base for region %x\n",
  389. region->type);
  390. return -EINVAL;
  391. }
  392. reg = ctl->region.base;
  393. reg = wm_adsp_region_to_reg(mem, reg);
  394. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  395. if (!scratch)
  396. return -ENOMEM;
  397. ret = regmap_raw_read(wm_coeff->regmap, reg, scratch, ctl->len);
  398. if (ret) {
  399. adsp_err(adsp, "Failed to read %zu bytes from %x\n",
  400. ctl->len, reg);
  401. kfree(scratch);
  402. return ret;
  403. }
  404. memcpy(buf, scratch, ctl->len);
  405. kfree(scratch);
  406. return 0;
  407. }
  408. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  409. struct snd_ctl_elem_value *ucontrol)
  410. {
  411. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  412. char *p = ucontrol->value.bytes.data;
  413. memcpy(p, ctl->cache, ctl->len);
  414. return 0;
  415. }
  416. static int wm_coeff_add_kcontrol(struct wm_coeff *wm_coeff,
  417. struct wm_coeff_ctl *ctl,
  418. const struct snd_kcontrol_new *kctl)
  419. {
  420. int ret;
  421. struct snd_kcontrol *kcontrol;
  422. kcontrol = snd_ctl_new1(kctl, wm_coeff);
  423. ret = snd_ctl_add(ctl->card, kcontrol);
  424. if (ret < 0) {
  425. dev_err(wm_coeff->dev, "Failed to add %s: %d\n",
  426. kctl->name, ret);
  427. return ret;
  428. }
  429. ctl->kcontrol = kcontrol;
  430. return 0;
  431. }
  432. struct wmfw_ctl_work {
  433. struct wm_coeff *wm_coeff;
  434. struct wm_coeff_ctl *ctl;
  435. struct work_struct work;
  436. };
  437. static int wmfw_add_ctl(struct wm_coeff *wm_coeff,
  438. struct wm_coeff_ctl *ctl)
  439. {
  440. struct snd_kcontrol_new *kcontrol;
  441. int ret;
  442. if (!wm_coeff || !ctl || !ctl->name || !ctl->card)
  443. return -EINVAL;
  444. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  445. if (!kcontrol)
  446. return -ENOMEM;
  447. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  448. kcontrol->name = ctl->name;
  449. kcontrol->info = wm_coeff_info;
  450. kcontrol->get = wm_coeff_get;
  451. kcontrol->put = wm_coeff_put;
  452. kcontrol->private_value = (unsigned long)ctl;
  453. ret = wm_coeff_add_kcontrol(wm_coeff,
  454. ctl, kcontrol);
  455. if (ret < 0)
  456. goto err_kcontrol;
  457. kfree(kcontrol);
  458. list_add(&ctl->list, &wm_coeff->ctl_list);
  459. return 0;
  460. err_kcontrol:
  461. kfree(kcontrol);
  462. return ret;
  463. }
  464. static int wm_adsp_load(struct wm_adsp *dsp)
  465. {
  466. LIST_HEAD(buf_list);
  467. const struct firmware *firmware;
  468. struct regmap *regmap = dsp->regmap;
  469. unsigned int pos = 0;
  470. const struct wmfw_header *header;
  471. const struct wmfw_adsp1_sizes *adsp1_sizes;
  472. const struct wmfw_adsp2_sizes *adsp2_sizes;
  473. const struct wmfw_footer *footer;
  474. const struct wmfw_region *region;
  475. const struct wm_adsp_region *mem;
  476. const char *region_name;
  477. char *file, *text;
  478. struct wm_adsp_buf *buf;
  479. unsigned int reg;
  480. int regions = 0;
  481. int ret, offset, type, sizes;
  482. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  483. if (file == NULL)
  484. return -ENOMEM;
  485. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  486. wm_adsp_fw[dsp->fw].file);
  487. file[PAGE_SIZE - 1] = '\0';
  488. ret = request_firmware(&firmware, file, dsp->dev);
  489. if (ret != 0) {
  490. adsp_err(dsp, "Failed to request '%s'\n", file);
  491. goto out;
  492. }
  493. ret = -EINVAL;
  494. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  495. if (pos >= firmware->size) {
  496. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  497. file, firmware->size);
  498. goto out_fw;
  499. }
  500. header = (void*)&firmware->data[0];
  501. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  502. adsp_err(dsp, "%s: invalid magic\n", file);
  503. goto out_fw;
  504. }
  505. if (header->ver != 0) {
  506. adsp_err(dsp, "%s: unknown file format %d\n",
  507. file, header->ver);
  508. goto out_fw;
  509. }
  510. if (header->core != dsp->type) {
  511. adsp_err(dsp, "%s: invalid core %d != %d\n",
  512. file, header->core, dsp->type);
  513. goto out_fw;
  514. }
  515. switch (dsp->type) {
  516. case WMFW_ADSP1:
  517. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  518. adsp1_sizes = (void *)&(header[1]);
  519. footer = (void *)&(adsp1_sizes[1]);
  520. sizes = sizeof(*adsp1_sizes);
  521. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  522. file, le32_to_cpu(adsp1_sizes->dm),
  523. le32_to_cpu(adsp1_sizes->pm),
  524. le32_to_cpu(adsp1_sizes->zm));
  525. break;
  526. case WMFW_ADSP2:
  527. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  528. adsp2_sizes = (void *)&(header[1]);
  529. footer = (void *)&(adsp2_sizes[1]);
  530. sizes = sizeof(*adsp2_sizes);
  531. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  532. file, le32_to_cpu(adsp2_sizes->xm),
  533. le32_to_cpu(adsp2_sizes->ym),
  534. le32_to_cpu(adsp2_sizes->pm),
  535. le32_to_cpu(adsp2_sizes->zm));
  536. break;
  537. default:
  538. BUG_ON(NULL == "Unknown DSP type");
  539. goto out_fw;
  540. }
  541. if (le32_to_cpu(header->len) != sizeof(*header) +
  542. sizes + sizeof(*footer)) {
  543. adsp_err(dsp, "%s: unexpected header length %d\n",
  544. file, le32_to_cpu(header->len));
  545. goto out_fw;
  546. }
  547. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  548. le64_to_cpu(footer->timestamp));
  549. while (pos < firmware->size &&
  550. pos - firmware->size > sizeof(*region)) {
  551. region = (void *)&(firmware->data[pos]);
  552. region_name = "Unknown";
  553. reg = 0;
  554. text = NULL;
  555. offset = le32_to_cpu(region->offset) & 0xffffff;
  556. type = be32_to_cpu(region->type) & 0xff;
  557. mem = wm_adsp_find_region(dsp, type);
  558. switch (type) {
  559. case WMFW_NAME_TEXT:
  560. region_name = "Firmware name";
  561. text = kzalloc(le32_to_cpu(region->len) + 1,
  562. GFP_KERNEL);
  563. break;
  564. case WMFW_INFO_TEXT:
  565. region_name = "Information";
  566. text = kzalloc(le32_to_cpu(region->len) + 1,
  567. GFP_KERNEL);
  568. break;
  569. case WMFW_ABSOLUTE:
  570. region_name = "Absolute";
  571. reg = offset;
  572. break;
  573. case WMFW_ADSP1_PM:
  574. BUG_ON(!mem);
  575. region_name = "PM";
  576. reg = wm_adsp_region_to_reg(mem, offset);
  577. break;
  578. case WMFW_ADSP1_DM:
  579. BUG_ON(!mem);
  580. region_name = "DM";
  581. reg = wm_adsp_region_to_reg(mem, offset);
  582. break;
  583. case WMFW_ADSP2_XM:
  584. BUG_ON(!mem);
  585. region_name = "XM";
  586. reg = wm_adsp_region_to_reg(mem, offset);
  587. break;
  588. case WMFW_ADSP2_YM:
  589. BUG_ON(!mem);
  590. region_name = "YM";
  591. reg = wm_adsp_region_to_reg(mem, offset);
  592. break;
  593. case WMFW_ADSP1_ZM:
  594. BUG_ON(!mem);
  595. region_name = "ZM";
  596. reg = wm_adsp_region_to_reg(mem, offset);
  597. break;
  598. default:
  599. adsp_warn(dsp,
  600. "%s.%d: Unknown region type %x at %d(%x)\n",
  601. file, regions, type, pos, pos);
  602. break;
  603. }
  604. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  605. regions, le32_to_cpu(region->len), offset,
  606. region_name);
  607. if (text) {
  608. memcpy(text, region->data, le32_to_cpu(region->len));
  609. adsp_info(dsp, "%s: %s\n", file, text);
  610. kfree(text);
  611. }
  612. if (reg) {
  613. buf = wm_adsp_buf_alloc(region->data,
  614. le32_to_cpu(region->len),
  615. &buf_list);
  616. if (!buf) {
  617. adsp_err(dsp, "Out of memory\n");
  618. return -ENOMEM;
  619. }
  620. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  621. le32_to_cpu(region->len));
  622. if (ret != 0) {
  623. adsp_err(dsp,
  624. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  625. file, regions,
  626. le32_to_cpu(region->len), offset,
  627. region_name, ret);
  628. goto out_fw;
  629. }
  630. }
  631. pos += le32_to_cpu(region->len) + sizeof(*region);
  632. regions++;
  633. }
  634. ret = regmap_async_complete(regmap);
  635. if (ret != 0) {
  636. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  637. goto out_fw;
  638. }
  639. if (pos > firmware->size)
  640. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  641. file, regions, pos - firmware->size);
  642. out_fw:
  643. regmap_async_complete(regmap);
  644. wm_adsp_buf_free(&buf_list);
  645. release_firmware(firmware);
  646. out:
  647. kfree(file);
  648. return ret;
  649. }
  650. static int wm_coeff_init_control_caches(struct wm_coeff *wm_coeff)
  651. {
  652. struct wm_coeff_ctl *ctl;
  653. int ret;
  654. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  655. list) {
  656. if (!ctl->enabled || ctl->dirty)
  657. continue;
  658. ret = wm_coeff_read_control(ctl->kcontrol,
  659. ctl->cache,
  660. ctl->len);
  661. if (ret < 0)
  662. return ret;
  663. }
  664. return 0;
  665. }
  666. static int wm_coeff_sync_controls(struct wm_coeff *wm_coeff)
  667. {
  668. struct wm_coeff_ctl *ctl;
  669. int ret;
  670. list_for_each_entry(ctl, &wm_coeff->ctl_list,
  671. list) {
  672. if (!ctl->enabled)
  673. continue;
  674. if (ctl->dirty) {
  675. ret = wm_coeff_write_control(ctl->kcontrol,
  676. ctl->cache,
  677. ctl->len);
  678. if (ret < 0)
  679. return ret;
  680. ctl->dirty = 0;
  681. }
  682. }
  683. return 0;
  684. }
  685. static void wm_adsp_ctl_work(struct work_struct *work)
  686. {
  687. struct wmfw_ctl_work *ctl_work = container_of(work,
  688. struct wmfw_ctl_work,
  689. work);
  690. wmfw_add_ctl(ctl_work->wm_coeff, ctl_work->ctl);
  691. kfree(ctl_work);
  692. }
  693. static int wm_adsp_create_control(struct snd_soc_codec *codec,
  694. const struct wm_adsp_alg_region *region)
  695. {
  696. struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
  697. struct wm_coeff_ctl *ctl;
  698. struct wmfw_ctl_work *ctl_work;
  699. char *name;
  700. char *region_name;
  701. int ret;
  702. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  703. if (!name)
  704. return -ENOMEM;
  705. switch (region->type) {
  706. case WMFW_ADSP1_PM:
  707. region_name = "PM";
  708. break;
  709. case WMFW_ADSP1_DM:
  710. region_name = "DM";
  711. break;
  712. case WMFW_ADSP2_XM:
  713. region_name = "XM";
  714. break;
  715. case WMFW_ADSP2_YM:
  716. region_name = "YM";
  717. break;
  718. case WMFW_ADSP1_ZM:
  719. region_name = "ZM";
  720. break;
  721. default:
  722. return -EINVAL;
  723. }
  724. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  725. dsp->num, region_name, region->alg);
  726. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  727. list) {
  728. if (!strcmp(ctl->name, name)) {
  729. if (!ctl->enabled)
  730. ctl->enabled = 1;
  731. return 0;
  732. }
  733. }
  734. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  735. if (!ctl) {
  736. ret = -ENOMEM;
  737. goto err_name;
  738. }
  739. ctl->region = *region;
  740. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  741. if (!ctl->name) {
  742. ret = -ENOMEM;
  743. goto err_ctl;
  744. }
  745. ctl->enabled = 1;
  746. ctl->dirty = 0;
  747. ctl->ops.xget = wm_coeff_get;
  748. ctl->ops.xput = wm_coeff_put;
  749. ctl->card = codec->card->snd_card;
  750. ctl->adsp = dsp;
  751. ctl->len = region->len;
  752. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  753. if (!ctl->cache) {
  754. ret = -ENOMEM;
  755. goto err_ctl_name;
  756. }
  757. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  758. if (!ctl_work) {
  759. ret = -ENOMEM;
  760. goto err_ctl_cache;
  761. }
  762. ctl_work->wm_coeff = dsp->wm_coeff;
  763. ctl_work->ctl = ctl;
  764. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  765. schedule_work(&ctl_work->work);
  766. kfree(name);
  767. return 0;
  768. err_ctl_cache:
  769. kfree(ctl->cache);
  770. err_ctl_name:
  771. kfree(ctl->name);
  772. err_ctl:
  773. kfree(ctl);
  774. err_name:
  775. kfree(name);
  776. return ret;
  777. }
  778. static int wm_adsp_setup_algs(struct wm_adsp *dsp, struct snd_soc_codec *codec)
  779. {
  780. struct regmap *regmap = dsp->regmap;
  781. struct wmfw_adsp1_id_hdr adsp1_id;
  782. struct wmfw_adsp2_id_hdr adsp2_id;
  783. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  784. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  785. void *alg, *buf;
  786. struct wm_adsp_alg_region *region;
  787. const struct wm_adsp_region *mem;
  788. unsigned int pos, term;
  789. size_t algs, buf_size;
  790. __be32 val;
  791. int i, ret;
  792. switch (dsp->type) {
  793. case WMFW_ADSP1:
  794. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  795. break;
  796. case WMFW_ADSP2:
  797. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  798. break;
  799. default:
  800. mem = NULL;
  801. break;
  802. }
  803. if (mem == NULL) {
  804. BUG_ON(mem != NULL);
  805. return -EINVAL;
  806. }
  807. switch (dsp->type) {
  808. case WMFW_ADSP1:
  809. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  810. sizeof(adsp1_id));
  811. if (ret != 0) {
  812. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  813. ret);
  814. return ret;
  815. }
  816. buf = &adsp1_id;
  817. buf_size = sizeof(adsp1_id);
  818. algs = be32_to_cpu(adsp1_id.algs);
  819. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  820. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  821. dsp->fw_id,
  822. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  823. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  824. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  825. algs);
  826. region = kzalloc(sizeof(*region), GFP_KERNEL);
  827. if (!region)
  828. return -ENOMEM;
  829. region->type = WMFW_ADSP1_ZM;
  830. region->alg = be32_to_cpu(adsp1_id.fw.id);
  831. region->base = be32_to_cpu(adsp1_id.zm);
  832. list_add_tail(&region->list, &dsp->alg_regions);
  833. region = kzalloc(sizeof(*region), GFP_KERNEL);
  834. if (!region)
  835. return -ENOMEM;
  836. region->type = WMFW_ADSP1_DM;
  837. region->alg = be32_to_cpu(adsp1_id.fw.id);
  838. region->base = be32_to_cpu(adsp1_id.dm);
  839. list_add_tail(&region->list, &dsp->alg_regions);
  840. pos = sizeof(adsp1_id) / 2;
  841. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  842. break;
  843. case WMFW_ADSP2:
  844. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  845. sizeof(adsp2_id));
  846. if (ret != 0) {
  847. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  848. ret);
  849. return ret;
  850. }
  851. buf = &adsp2_id;
  852. buf_size = sizeof(adsp2_id);
  853. algs = be32_to_cpu(adsp2_id.algs);
  854. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  855. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  856. dsp->fw_id,
  857. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  858. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  859. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  860. algs);
  861. region = kzalloc(sizeof(*region), GFP_KERNEL);
  862. if (!region)
  863. return -ENOMEM;
  864. region->type = WMFW_ADSP2_XM;
  865. region->alg = be32_to_cpu(adsp2_id.fw.id);
  866. region->base = be32_to_cpu(adsp2_id.xm);
  867. list_add_tail(&region->list, &dsp->alg_regions);
  868. region = kzalloc(sizeof(*region), GFP_KERNEL);
  869. if (!region)
  870. return -ENOMEM;
  871. region->type = WMFW_ADSP2_YM;
  872. region->alg = be32_to_cpu(adsp2_id.fw.id);
  873. region->base = be32_to_cpu(adsp2_id.ym);
  874. list_add_tail(&region->list, &dsp->alg_regions);
  875. region = kzalloc(sizeof(*region), GFP_KERNEL);
  876. if (!region)
  877. return -ENOMEM;
  878. region->type = WMFW_ADSP2_ZM;
  879. region->alg = be32_to_cpu(adsp2_id.fw.id);
  880. region->base = be32_to_cpu(adsp2_id.zm);
  881. list_add_tail(&region->list, &dsp->alg_regions);
  882. pos = sizeof(adsp2_id) / 2;
  883. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  884. break;
  885. default:
  886. BUG_ON(NULL == "Unknown DSP type");
  887. return -EINVAL;
  888. }
  889. if (algs == 0) {
  890. adsp_err(dsp, "No algorithms\n");
  891. return -EINVAL;
  892. }
  893. if (algs > 1024) {
  894. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  895. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  896. buf, buf_size);
  897. return -EINVAL;
  898. }
  899. /* Read the terminator first to validate the length */
  900. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  901. if (ret != 0) {
  902. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  903. ret);
  904. return ret;
  905. }
  906. if (be32_to_cpu(val) != 0xbedead)
  907. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  908. term, be32_to_cpu(val));
  909. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  910. if (!alg)
  911. return -ENOMEM;
  912. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  913. if (ret != 0) {
  914. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  915. ret);
  916. goto out;
  917. }
  918. adsp1_alg = alg;
  919. adsp2_alg = alg;
  920. for (i = 0; i < algs; i++) {
  921. switch (dsp->type) {
  922. case WMFW_ADSP1:
  923. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  924. i, be32_to_cpu(adsp1_alg[i].alg.id),
  925. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  926. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  927. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  928. be32_to_cpu(adsp1_alg[i].dm),
  929. be32_to_cpu(adsp1_alg[i].zm));
  930. region = kzalloc(sizeof(*region), GFP_KERNEL);
  931. if (!region)
  932. return -ENOMEM;
  933. region->type = WMFW_ADSP1_DM;
  934. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  935. region->base = be32_to_cpu(adsp1_alg[i].dm);
  936. region->len = 0;
  937. list_add_tail(&region->list, &dsp->alg_regions);
  938. if (i + 1 < algs) {
  939. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  940. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  941. wm_adsp_create_control(codec, region);
  942. } else {
  943. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  944. be32_to_cpu(adsp1_alg[i].alg.id));
  945. }
  946. region = kzalloc(sizeof(*region), GFP_KERNEL);
  947. if (!region)
  948. return -ENOMEM;
  949. region->type = WMFW_ADSP1_ZM;
  950. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  951. region->base = be32_to_cpu(adsp1_alg[i].zm);
  952. region->len = 0;
  953. list_add_tail(&region->list, &dsp->alg_regions);
  954. if (i + 1 < algs) {
  955. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  956. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  957. wm_adsp_create_control(codec, region);
  958. } else {
  959. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  960. be32_to_cpu(adsp1_alg[i].alg.id));
  961. }
  962. break;
  963. case WMFW_ADSP2:
  964. adsp_info(dsp,
  965. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  966. i, be32_to_cpu(adsp2_alg[i].alg.id),
  967. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  968. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  969. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  970. be32_to_cpu(adsp2_alg[i].xm),
  971. be32_to_cpu(adsp2_alg[i].ym),
  972. be32_to_cpu(adsp2_alg[i].zm));
  973. region = kzalloc(sizeof(*region), GFP_KERNEL);
  974. if (!region)
  975. return -ENOMEM;
  976. region->type = WMFW_ADSP2_XM;
  977. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  978. region->base = be32_to_cpu(adsp2_alg[i].xm);
  979. region->len = 0;
  980. list_add_tail(&region->list, &dsp->alg_regions);
  981. if (i + 1 < algs) {
  982. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  983. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  984. wm_adsp_create_control(codec, region);
  985. } else {
  986. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  987. be32_to_cpu(adsp2_alg[i].alg.id));
  988. }
  989. region = kzalloc(sizeof(*region), GFP_KERNEL);
  990. if (!region)
  991. return -ENOMEM;
  992. region->type = WMFW_ADSP2_YM;
  993. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  994. region->base = be32_to_cpu(adsp2_alg[i].ym);
  995. region->len = 0;
  996. list_add_tail(&region->list, &dsp->alg_regions);
  997. if (i + 1 < algs) {
  998. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  999. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  1000. wm_adsp_create_control(codec, region);
  1001. } else {
  1002. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  1003. be32_to_cpu(adsp2_alg[i].alg.id));
  1004. }
  1005. region = kzalloc(sizeof(*region), GFP_KERNEL);
  1006. if (!region)
  1007. return -ENOMEM;
  1008. region->type = WMFW_ADSP2_ZM;
  1009. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  1010. region->base = be32_to_cpu(adsp2_alg[i].zm);
  1011. region->len = 0;
  1012. list_add_tail(&region->list, &dsp->alg_regions);
  1013. if (i + 1 < algs) {
  1014. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1015. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  1016. wm_adsp_create_control(codec, region);
  1017. } else {
  1018. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1019. be32_to_cpu(adsp2_alg[i].alg.id));
  1020. }
  1021. break;
  1022. }
  1023. }
  1024. out:
  1025. kfree(alg);
  1026. return ret;
  1027. }
  1028. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1029. {
  1030. LIST_HEAD(buf_list);
  1031. struct regmap *regmap = dsp->regmap;
  1032. struct wmfw_coeff_hdr *hdr;
  1033. struct wmfw_coeff_item *blk;
  1034. const struct firmware *firmware;
  1035. const struct wm_adsp_region *mem;
  1036. struct wm_adsp_alg_region *alg_region;
  1037. const char *region_name;
  1038. int ret, pos, blocks, type, offset, reg;
  1039. char *file;
  1040. struct wm_adsp_buf *buf;
  1041. int tmp;
  1042. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1043. if (file == NULL)
  1044. return -ENOMEM;
  1045. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1046. wm_adsp_fw[dsp->fw].file);
  1047. file[PAGE_SIZE - 1] = '\0';
  1048. ret = request_firmware(&firmware, file, dsp->dev);
  1049. if (ret != 0) {
  1050. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1051. ret = 0;
  1052. goto out;
  1053. }
  1054. ret = -EINVAL;
  1055. if (sizeof(*hdr) >= firmware->size) {
  1056. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1057. file, firmware->size);
  1058. goto out_fw;
  1059. }
  1060. hdr = (void*)&firmware->data[0];
  1061. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1062. adsp_err(dsp, "%s: invalid magic\n", file);
  1063. goto out_fw;
  1064. }
  1065. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1066. case 1:
  1067. break;
  1068. default:
  1069. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1070. file, be32_to_cpu(hdr->rev) & 0xff);
  1071. ret = -EINVAL;
  1072. goto out_fw;
  1073. }
  1074. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1075. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1076. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1077. le32_to_cpu(hdr->ver) & 0xff);
  1078. pos = le32_to_cpu(hdr->len);
  1079. blocks = 0;
  1080. while (pos < firmware->size &&
  1081. pos - firmware->size > sizeof(*blk)) {
  1082. blk = (void*)(&firmware->data[pos]);
  1083. type = le16_to_cpu(blk->type);
  1084. offset = le16_to_cpu(blk->offset);
  1085. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1086. file, blocks, le32_to_cpu(blk->id),
  1087. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1088. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1089. le32_to_cpu(blk->ver) & 0xff);
  1090. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1091. file, blocks, le32_to_cpu(blk->len), offset, type);
  1092. reg = 0;
  1093. region_name = "Unknown";
  1094. switch (type) {
  1095. case (WMFW_NAME_TEXT << 8):
  1096. case (WMFW_INFO_TEXT << 8):
  1097. break;
  1098. case (WMFW_ABSOLUTE << 8):
  1099. /*
  1100. * Old files may use this for global
  1101. * coefficients.
  1102. */
  1103. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1104. offset == 0) {
  1105. region_name = "global coefficients";
  1106. mem = wm_adsp_find_region(dsp, type);
  1107. if (!mem) {
  1108. adsp_err(dsp, "No ZM\n");
  1109. break;
  1110. }
  1111. reg = wm_adsp_region_to_reg(mem, 0);
  1112. } else {
  1113. region_name = "register";
  1114. reg = offset;
  1115. }
  1116. break;
  1117. case WMFW_ADSP1_DM:
  1118. case WMFW_ADSP1_ZM:
  1119. case WMFW_ADSP2_XM:
  1120. case WMFW_ADSP2_YM:
  1121. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1122. file, blocks, le32_to_cpu(blk->len),
  1123. type, le32_to_cpu(blk->id));
  1124. mem = wm_adsp_find_region(dsp, type);
  1125. if (!mem) {
  1126. adsp_err(dsp, "No base for region %x\n", type);
  1127. break;
  1128. }
  1129. reg = 0;
  1130. list_for_each_entry(alg_region,
  1131. &dsp->alg_regions, list) {
  1132. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1133. type == alg_region->type) {
  1134. reg = alg_region->base;
  1135. reg = wm_adsp_region_to_reg(mem,
  1136. reg);
  1137. reg += offset;
  1138. }
  1139. }
  1140. if (reg == 0)
  1141. adsp_err(dsp, "No %x for algorithm %x\n",
  1142. type, le32_to_cpu(blk->id));
  1143. break;
  1144. default:
  1145. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1146. file, blocks, type, pos);
  1147. break;
  1148. }
  1149. if (reg) {
  1150. buf = wm_adsp_buf_alloc(blk->data,
  1151. le32_to_cpu(blk->len),
  1152. &buf_list);
  1153. if (!buf) {
  1154. adsp_err(dsp, "Out of memory\n");
  1155. ret = -ENOMEM;
  1156. goto out_fw;
  1157. }
  1158. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1159. file, blocks, le32_to_cpu(blk->len),
  1160. reg);
  1161. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1162. le32_to_cpu(blk->len));
  1163. if (ret != 0) {
  1164. adsp_err(dsp,
  1165. "%s.%d: Failed to write to %x in %s\n",
  1166. file, blocks, reg, region_name);
  1167. }
  1168. }
  1169. tmp = le32_to_cpu(blk->len) % 4;
  1170. if (tmp)
  1171. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1172. else
  1173. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1174. blocks++;
  1175. }
  1176. ret = regmap_async_complete(regmap);
  1177. if (ret != 0)
  1178. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1179. if (pos > firmware->size)
  1180. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1181. file, blocks, pos - firmware->size);
  1182. out_fw:
  1183. release_firmware(firmware);
  1184. wm_adsp_buf_free(&buf_list);
  1185. out:
  1186. kfree(file);
  1187. return ret;
  1188. }
  1189. int wm_adsp1_init(struct wm_adsp *adsp)
  1190. {
  1191. INIT_LIST_HEAD(&adsp->alg_regions);
  1192. return 0;
  1193. }
  1194. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1195. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1196. struct snd_kcontrol *kcontrol,
  1197. int event)
  1198. {
  1199. struct snd_soc_codec *codec = w->codec;
  1200. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1201. struct wm_adsp *dsp = &dsps[w->shift];
  1202. struct wm_coeff_ctl *ctl;
  1203. int ret;
  1204. int val;
  1205. switch (event) {
  1206. case SND_SOC_DAPM_POST_PMU:
  1207. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1208. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1209. /*
  1210. * For simplicity set the DSP clock rate to be the
  1211. * SYSCLK rate rather than making it configurable.
  1212. */
  1213. if(dsp->sysclk_reg) {
  1214. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1215. if (ret != 0) {
  1216. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1217. ret);
  1218. return ret;
  1219. }
  1220. val = (val & dsp->sysclk_mask)
  1221. >> dsp->sysclk_shift;
  1222. ret = regmap_update_bits(dsp->regmap,
  1223. dsp->base + ADSP1_CONTROL_31,
  1224. ADSP1_CLK_SEL_MASK, val);
  1225. if (ret != 0) {
  1226. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1227. ret);
  1228. return ret;
  1229. }
  1230. }
  1231. ret = wm_adsp_load(dsp);
  1232. if (ret != 0)
  1233. goto err;
  1234. ret = wm_adsp_setup_algs(dsp, codec);
  1235. if (ret != 0)
  1236. goto err;
  1237. ret = wm_adsp_load_coeff(dsp);
  1238. if (ret != 0)
  1239. goto err;
  1240. /* Initialize caches for enabled and non-dirty controls */
  1241. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1242. if (ret != 0)
  1243. goto err;
  1244. /* Sync dirty controls */
  1245. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1246. if (ret != 0)
  1247. goto err;
  1248. /* Start the core running */
  1249. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1250. ADSP1_CORE_ENA | ADSP1_START,
  1251. ADSP1_CORE_ENA | ADSP1_START);
  1252. break;
  1253. case SND_SOC_DAPM_PRE_PMD:
  1254. /* Halt the core */
  1255. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1256. ADSP1_CORE_ENA | ADSP1_START, 0);
  1257. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1258. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1259. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1260. ADSP1_SYS_ENA, 0);
  1261. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1262. list) {
  1263. ctl->enabled = 0;
  1264. }
  1265. break;
  1266. default:
  1267. break;
  1268. }
  1269. return 0;
  1270. err:
  1271. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1272. ADSP1_SYS_ENA, 0);
  1273. return ret;
  1274. }
  1275. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1276. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1277. {
  1278. unsigned int val;
  1279. int ret, count;
  1280. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1281. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1282. if (ret != 0)
  1283. return ret;
  1284. /* Wait for the RAM to start, should be near instantaneous */
  1285. count = 0;
  1286. do {
  1287. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1288. &val);
  1289. if (ret != 0)
  1290. return ret;
  1291. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1292. if (!(val & ADSP2_RAM_RDY)) {
  1293. adsp_err(dsp, "Failed to start DSP RAM\n");
  1294. return -EBUSY;
  1295. }
  1296. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1297. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1298. return 0;
  1299. }
  1300. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1301. struct snd_kcontrol *kcontrol, int event)
  1302. {
  1303. struct snd_soc_codec *codec = w->codec;
  1304. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1305. struct wm_adsp *dsp = &dsps[w->shift];
  1306. struct wm_adsp_alg_region *alg_region;
  1307. struct wm_coeff_ctl *ctl;
  1308. unsigned int val;
  1309. int ret;
  1310. switch (event) {
  1311. case SND_SOC_DAPM_POST_PMU:
  1312. /*
  1313. * For simplicity set the DSP clock rate to be the
  1314. * SYSCLK rate rather than making it configurable.
  1315. */
  1316. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1317. if (ret != 0) {
  1318. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1319. ret);
  1320. return ret;
  1321. }
  1322. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1323. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1324. ret = regmap_update_bits(dsp->regmap,
  1325. dsp->base + ADSP2_CLOCKING,
  1326. ADSP2_CLK_SEL_MASK, val);
  1327. if (ret != 0) {
  1328. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1329. ret);
  1330. return ret;
  1331. }
  1332. if (dsp->dvfs) {
  1333. ret = regmap_read(dsp->regmap,
  1334. dsp->base + ADSP2_CLOCKING, &val);
  1335. if (ret != 0) {
  1336. dev_err(dsp->dev,
  1337. "Failed to read clocking: %d\n", ret);
  1338. return ret;
  1339. }
  1340. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1341. ret = regulator_enable(dsp->dvfs);
  1342. if (ret != 0) {
  1343. dev_err(dsp->dev,
  1344. "Failed to enable supply: %d\n",
  1345. ret);
  1346. return ret;
  1347. }
  1348. ret = regulator_set_voltage(dsp->dvfs,
  1349. 1800000,
  1350. 1800000);
  1351. if (ret != 0) {
  1352. dev_err(dsp->dev,
  1353. "Failed to raise supply: %d\n",
  1354. ret);
  1355. return ret;
  1356. }
  1357. }
  1358. }
  1359. ret = wm_adsp2_ena(dsp);
  1360. if (ret != 0)
  1361. return ret;
  1362. ret = wm_adsp_load(dsp);
  1363. if (ret != 0)
  1364. goto err;
  1365. ret = wm_adsp_setup_algs(dsp, codec);
  1366. if (ret != 0)
  1367. goto err;
  1368. ret = wm_adsp_load_coeff(dsp);
  1369. if (ret != 0)
  1370. goto err;
  1371. /* Initialize caches for enabled and non-dirty controls */
  1372. ret = wm_coeff_init_control_caches(dsp->wm_coeff);
  1373. if (ret != 0)
  1374. goto err;
  1375. /* Sync dirty controls */
  1376. ret = wm_coeff_sync_controls(dsp->wm_coeff);
  1377. if (ret != 0)
  1378. goto err;
  1379. ret = regmap_update_bits(dsp->regmap,
  1380. dsp->base + ADSP2_CONTROL,
  1381. ADSP2_CORE_ENA | ADSP2_START,
  1382. ADSP2_CORE_ENA | ADSP2_START);
  1383. if (ret != 0)
  1384. goto err;
  1385. dsp->running = true;
  1386. break;
  1387. case SND_SOC_DAPM_PRE_PMD:
  1388. dsp->running = false;
  1389. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1390. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1391. ADSP2_START, 0);
  1392. /* Make sure DMAs are quiesced */
  1393. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1394. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1395. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1396. if (dsp->dvfs) {
  1397. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1398. 1800000);
  1399. if (ret != 0)
  1400. dev_warn(dsp->dev,
  1401. "Failed to lower supply: %d\n",
  1402. ret);
  1403. ret = regulator_disable(dsp->dvfs);
  1404. if (ret != 0)
  1405. dev_err(dsp->dev,
  1406. "Failed to enable supply: %d\n",
  1407. ret);
  1408. }
  1409. list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
  1410. list) {
  1411. ctl->enabled = 0;
  1412. }
  1413. while (!list_empty(&dsp->alg_regions)) {
  1414. alg_region = list_first_entry(&dsp->alg_regions,
  1415. struct wm_adsp_alg_region,
  1416. list);
  1417. list_del(&alg_region->list);
  1418. kfree(alg_region);
  1419. }
  1420. break;
  1421. default:
  1422. break;
  1423. }
  1424. return 0;
  1425. err:
  1426. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1427. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1428. return ret;
  1429. }
  1430. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1431. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1432. {
  1433. int ret;
  1434. /*
  1435. * Disable the DSP memory by default when in reset for a small
  1436. * power saving.
  1437. */
  1438. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1439. ADSP2_MEM_ENA, 0);
  1440. if (ret != 0) {
  1441. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1442. return ret;
  1443. }
  1444. INIT_LIST_HEAD(&adsp->alg_regions);
  1445. adsp->wm_coeff = kzalloc(sizeof(*adsp->wm_coeff),
  1446. GFP_KERNEL);
  1447. if (!adsp->wm_coeff)
  1448. return -ENOMEM;
  1449. adsp->wm_coeff->regmap = adsp->regmap;
  1450. adsp->wm_coeff->dev = adsp->dev;
  1451. INIT_LIST_HEAD(&adsp->wm_coeff->ctl_list);
  1452. if (dvfs) {
  1453. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1454. if (IS_ERR(adsp->dvfs)) {
  1455. ret = PTR_ERR(adsp->dvfs);
  1456. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1457. goto out_coeff;
  1458. }
  1459. ret = regulator_enable(adsp->dvfs);
  1460. if (ret != 0) {
  1461. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1462. ret);
  1463. goto out_coeff;
  1464. }
  1465. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1466. if (ret != 0) {
  1467. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1468. ret);
  1469. goto out_coeff;
  1470. }
  1471. ret = regulator_disable(adsp->dvfs);
  1472. if (ret != 0) {
  1473. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1474. ret);
  1475. goto out_coeff;
  1476. }
  1477. }
  1478. return 0;
  1479. out_coeff:
  1480. kfree(adsp->wm_coeff);
  1481. return ret;
  1482. }
  1483. EXPORT_SYMBOL_GPL(wm_adsp2_init);