i915_dma.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/vga_switcheroo.h>
  38. /* Really want an OS-independent resettable timer. Would like to have
  39. * this loop run for (eg) 3 sec, but have the timer reset every time
  40. * the head pointer changes, so that EBUSY only happens if the ring
  41. * actually stalls for (eg) 3 seconds.
  42. */
  43. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  44. {
  45. drm_i915_private_t *dev_priv = dev->dev_private;
  46. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  47. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  48. u32 last_acthd = I915_READ(acthd_reg);
  49. u32 acthd;
  50. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  51. int i;
  52. trace_i915_ring_wait_begin (dev);
  53. for (i = 0; i < 100000; i++) {
  54. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  55. acthd = I915_READ(acthd_reg);
  56. ring->space = ring->head - (ring->tail + 8);
  57. if (ring->space < 0)
  58. ring->space += ring->Size;
  59. if (ring->space >= n) {
  60. trace_i915_ring_wait_end (dev);
  61. return 0;
  62. }
  63. if (dev->primary->master) {
  64. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  65. if (master_priv->sarea_priv)
  66. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  67. }
  68. if (ring->head != last_head)
  69. i = 0;
  70. if (acthd != last_acthd)
  71. i = 0;
  72. last_head = ring->head;
  73. last_acthd = acthd;
  74. msleep_interruptible(10);
  75. }
  76. trace_i915_ring_wait_end (dev);
  77. return -EBUSY;
  78. }
  79. /* As a ringbuffer is only allowed to wrap between instructions, fill
  80. * the tail with NOOPs.
  81. */
  82. int i915_wrap_ring(struct drm_device *dev)
  83. {
  84. drm_i915_private_t *dev_priv = dev->dev_private;
  85. volatile unsigned int *virt;
  86. int rem;
  87. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  88. if (dev_priv->ring.space < rem) {
  89. int ret = i915_wait_ring(dev, rem, __func__);
  90. if (ret)
  91. return ret;
  92. }
  93. dev_priv->ring.space -= rem;
  94. virt = (unsigned int *)
  95. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  96. rem /= 4;
  97. while (rem--)
  98. *virt++ = MI_NOOP;
  99. dev_priv->ring.tail = 0;
  100. return 0;
  101. }
  102. /**
  103. * Sets up the hardware status page for devices that need a physical address
  104. * in the register.
  105. */
  106. static int i915_init_phys_hws(struct drm_device *dev)
  107. {
  108. drm_i915_private_t *dev_priv = dev->dev_private;
  109. /* Program Hardware Status Page */
  110. dev_priv->status_page_dmah =
  111. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  112. if (!dev_priv->status_page_dmah) {
  113. DRM_ERROR("Can not allocate hardware status page\n");
  114. return -ENOMEM;
  115. }
  116. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  117. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  118. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  119. if (IS_I965G(dev))
  120. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  121. 0xf0;
  122. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  123. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  124. return 0;
  125. }
  126. /**
  127. * Frees the hardware status page, whether it's a physical address or a virtual
  128. * address set up by the X Server.
  129. */
  130. static void i915_free_hws(struct drm_device *dev)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. if (dev_priv->status_page_dmah) {
  134. drm_pci_free(dev, dev_priv->status_page_dmah);
  135. dev_priv->status_page_dmah = NULL;
  136. }
  137. if (dev_priv->status_gfx_addr) {
  138. dev_priv->status_gfx_addr = 0;
  139. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  140. }
  141. /* Need to rewrite hardware status page */
  142. I915_WRITE(HWS_PGA, 0x1ffff000);
  143. }
  144. void i915_kernel_lost_context(struct drm_device * dev)
  145. {
  146. drm_i915_private_t *dev_priv = dev->dev_private;
  147. struct drm_i915_master_private *master_priv;
  148. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  149. /*
  150. * We should never lose context on the ring with modesetting
  151. * as we don't expose it to userspace
  152. */
  153. if (drm_core_check_feature(dev, DRIVER_MODESET))
  154. return;
  155. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  156. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  157. ring->space = ring->head - (ring->tail + 8);
  158. if (ring->space < 0)
  159. ring->space += ring->Size;
  160. if (!dev->primary->master)
  161. return;
  162. master_priv = dev->primary->master->driver_priv;
  163. if (ring->head == ring->tail && master_priv->sarea_priv)
  164. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  165. }
  166. static int i915_dma_cleanup(struct drm_device * dev)
  167. {
  168. drm_i915_private_t *dev_priv = dev->dev_private;
  169. /* Make sure interrupts are disabled here because the uninstall ioctl
  170. * may not have been called from userspace and after dev_private
  171. * is freed, it's too late.
  172. */
  173. if (dev->irq_enabled)
  174. drm_irq_uninstall(dev);
  175. if (dev_priv->ring.virtual_start) {
  176. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  177. dev_priv->ring.virtual_start = NULL;
  178. dev_priv->ring.map.handle = NULL;
  179. dev_priv->ring.map.size = 0;
  180. }
  181. /* Clear the HWS virtual address at teardown */
  182. if (I915_NEED_GFX_HWS(dev))
  183. i915_free_hws(dev);
  184. return 0;
  185. }
  186. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  187. {
  188. drm_i915_private_t *dev_priv = dev->dev_private;
  189. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  190. master_priv->sarea = drm_getsarea(dev);
  191. if (master_priv->sarea) {
  192. master_priv->sarea_priv = (drm_i915_sarea_t *)
  193. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  194. } else {
  195. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  196. }
  197. if (init->ring_size != 0) {
  198. if (dev_priv->ring.ring_obj != NULL) {
  199. i915_dma_cleanup(dev);
  200. DRM_ERROR("Client tried to initialize ringbuffer in "
  201. "GEM mode\n");
  202. return -EINVAL;
  203. }
  204. dev_priv->ring.Size = init->ring_size;
  205. dev_priv->ring.map.offset = init->ring_start;
  206. dev_priv->ring.map.size = init->ring_size;
  207. dev_priv->ring.map.type = 0;
  208. dev_priv->ring.map.flags = 0;
  209. dev_priv->ring.map.mtrr = 0;
  210. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  211. if (dev_priv->ring.map.handle == NULL) {
  212. i915_dma_cleanup(dev);
  213. DRM_ERROR("can not ioremap virtual address for"
  214. " ring buffer\n");
  215. return -ENOMEM;
  216. }
  217. }
  218. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  219. dev_priv->cpp = init->cpp;
  220. dev_priv->back_offset = init->back_offset;
  221. dev_priv->front_offset = init->front_offset;
  222. dev_priv->current_page = 0;
  223. if (master_priv->sarea_priv)
  224. master_priv->sarea_priv->pf_current_page = 0;
  225. /* Allow hardware batchbuffers unless told otherwise.
  226. */
  227. dev_priv->allow_batchbuffer = 1;
  228. return 0;
  229. }
  230. static int i915_dma_resume(struct drm_device * dev)
  231. {
  232. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  233. DRM_DEBUG_DRIVER("%s\n", __func__);
  234. if (dev_priv->ring.map.handle == NULL) {
  235. DRM_ERROR("can not ioremap virtual address for"
  236. " ring buffer\n");
  237. return -ENOMEM;
  238. }
  239. /* Program Hardware Status Page */
  240. if (!dev_priv->hw_status_page) {
  241. DRM_ERROR("Can not find hardware status page\n");
  242. return -EINVAL;
  243. }
  244. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  245. dev_priv->hw_status_page);
  246. if (dev_priv->status_gfx_addr != 0)
  247. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  248. else
  249. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  250. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  251. return 0;
  252. }
  253. static int i915_dma_init(struct drm_device *dev, void *data,
  254. struct drm_file *file_priv)
  255. {
  256. drm_i915_init_t *init = data;
  257. int retcode = 0;
  258. switch (init->func) {
  259. case I915_INIT_DMA:
  260. retcode = i915_initialize(dev, init);
  261. break;
  262. case I915_CLEANUP_DMA:
  263. retcode = i915_dma_cleanup(dev);
  264. break;
  265. case I915_RESUME_DMA:
  266. retcode = i915_dma_resume(dev);
  267. break;
  268. default:
  269. retcode = -EINVAL;
  270. break;
  271. }
  272. return retcode;
  273. }
  274. /* Implement basically the same security restrictions as hardware does
  275. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  276. *
  277. * Most of the calculations below involve calculating the size of a
  278. * particular instruction. It's important to get the size right as
  279. * that tells us where the next instruction to check is. Any illegal
  280. * instruction detected will be given a size of zero, which is a
  281. * signal to abort the rest of the buffer.
  282. */
  283. static int do_validate_cmd(int cmd)
  284. {
  285. switch (((cmd >> 29) & 0x7)) {
  286. case 0x0:
  287. switch ((cmd >> 23) & 0x3f) {
  288. case 0x0:
  289. return 1; /* MI_NOOP */
  290. case 0x4:
  291. return 1; /* MI_FLUSH */
  292. default:
  293. return 0; /* disallow everything else */
  294. }
  295. break;
  296. case 0x1:
  297. return 0; /* reserved */
  298. case 0x2:
  299. return (cmd & 0xff) + 2; /* 2d commands */
  300. case 0x3:
  301. if (((cmd >> 24) & 0x1f) <= 0x18)
  302. return 1;
  303. switch ((cmd >> 24) & 0x1f) {
  304. case 0x1c:
  305. return 1;
  306. case 0x1d:
  307. switch ((cmd >> 16) & 0xff) {
  308. case 0x3:
  309. return (cmd & 0x1f) + 2;
  310. case 0x4:
  311. return (cmd & 0xf) + 2;
  312. default:
  313. return (cmd & 0xffff) + 2;
  314. }
  315. case 0x1e:
  316. if (cmd & (1 << 23))
  317. return (cmd & 0xffff) + 1;
  318. else
  319. return 1;
  320. case 0x1f:
  321. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  322. return (cmd & 0x1ffff) + 2;
  323. else if (cmd & (1 << 17)) /* indirect random */
  324. if ((cmd & 0xffff) == 0)
  325. return 0; /* unknown length, too hard */
  326. else
  327. return (((cmd & 0xffff) + 1) / 2) + 1;
  328. else
  329. return 2; /* indirect sequential */
  330. default:
  331. return 0;
  332. }
  333. default:
  334. return 0;
  335. }
  336. return 0;
  337. }
  338. static int validate_cmd(int cmd)
  339. {
  340. int ret = do_validate_cmd(cmd);
  341. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  342. return ret;
  343. }
  344. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  345. {
  346. drm_i915_private_t *dev_priv = dev->dev_private;
  347. int i;
  348. RING_LOCALS;
  349. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  350. return -EINVAL;
  351. BEGIN_LP_RING((dwords+1)&~1);
  352. for (i = 0; i < dwords;) {
  353. int cmd, sz;
  354. cmd = buffer[i];
  355. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  356. return -EINVAL;
  357. OUT_RING(cmd);
  358. while (++i, --sz) {
  359. OUT_RING(buffer[i]);
  360. }
  361. }
  362. if (dwords & 1)
  363. OUT_RING(0);
  364. ADVANCE_LP_RING();
  365. return 0;
  366. }
  367. int
  368. i915_emit_box(struct drm_device *dev,
  369. struct drm_clip_rect *boxes,
  370. int i, int DR1, int DR4)
  371. {
  372. drm_i915_private_t *dev_priv = dev->dev_private;
  373. struct drm_clip_rect box = boxes[i];
  374. RING_LOCALS;
  375. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  376. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  377. box.x1, box.y1, box.x2, box.y2);
  378. return -EINVAL;
  379. }
  380. if (IS_I965G(dev)) {
  381. BEGIN_LP_RING(4);
  382. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  383. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  384. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  385. OUT_RING(DR4);
  386. ADVANCE_LP_RING();
  387. } else {
  388. BEGIN_LP_RING(6);
  389. OUT_RING(GFX_OP_DRAWRECT_INFO);
  390. OUT_RING(DR1);
  391. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  392. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  393. OUT_RING(DR4);
  394. OUT_RING(0);
  395. ADVANCE_LP_RING();
  396. }
  397. return 0;
  398. }
  399. /* XXX: Emitting the counter should really be moved to part of the IRQ
  400. * emit. For now, do it in both places:
  401. */
  402. static void i915_emit_breadcrumb(struct drm_device *dev)
  403. {
  404. drm_i915_private_t *dev_priv = dev->dev_private;
  405. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  406. RING_LOCALS;
  407. dev_priv->counter++;
  408. if (dev_priv->counter > 0x7FFFFFFFUL)
  409. dev_priv->counter = 0;
  410. if (master_priv->sarea_priv)
  411. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  412. BEGIN_LP_RING(4);
  413. OUT_RING(MI_STORE_DWORD_INDEX);
  414. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  415. OUT_RING(dev_priv->counter);
  416. OUT_RING(0);
  417. ADVANCE_LP_RING();
  418. }
  419. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  420. drm_i915_cmdbuffer_t *cmd,
  421. struct drm_clip_rect *cliprects,
  422. void *cmdbuf)
  423. {
  424. int nbox = cmd->num_cliprects;
  425. int i = 0, count, ret;
  426. if (cmd->sz & 0x3) {
  427. DRM_ERROR("alignment");
  428. return -EINVAL;
  429. }
  430. i915_kernel_lost_context(dev);
  431. count = nbox ? nbox : 1;
  432. for (i = 0; i < count; i++) {
  433. if (i < nbox) {
  434. ret = i915_emit_box(dev, cliprects, i,
  435. cmd->DR1, cmd->DR4);
  436. if (ret)
  437. return ret;
  438. }
  439. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  440. if (ret)
  441. return ret;
  442. }
  443. i915_emit_breadcrumb(dev);
  444. return 0;
  445. }
  446. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  447. drm_i915_batchbuffer_t * batch,
  448. struct drm_clip_rect *cliprects)
  449. {
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. int nbox = batch->num_cliprects;
  452. int i = 0, count;
  453. RING_LOCALS;
  454. if ((batch->start | batch->used) & 0x7) {
  455. DRM_ERROR("alignment");
  456. return -EINVAL;
  457. }
  458. i915_kernel_lost_context(dev);
  459. count = nbox ? nbox : 1;
  460. for (i = 0; i < count; i++) {
  461. if (i < nbox) {
  462. int ret = i915_emit_box(dev, cliprects, i,
  463. batch->DR1, batch->DR4);
  464. if (ret)
  465. return ret;
  466. }
  467. if (!IS_I830(dev) && !IS_845G(dev)) {
  468. BEGIN_LP_RING(2);
  469. if (IS_I965G(dev)) {
  470. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  471. OUT_RING(batch->start);
  472. } else {
  473. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  474. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  475. }
  476. ADVANCE_LP_RING();
  477. } else {
  478. BEGIN_LP_RING(4);
  479. OUT_RING(MI_BATCH_BUFFER);
  480. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  481. OUT_RING(batch->start + batch->used - 4);
  482. OUT_RING(0);
  483. ADVANCE_LP_RING();
  484. }
  485. }
  486. i915_emit_breadcrumb(dev);
  487. return 0;
  488. }
  489. static int i915_dispatch_flip(struct drm_device * dev)
  490. {
  491. drm_i915_private_t *dev_priv = dev->dev_private;
  492. struct drm_i915_master_private *master_priv =
  493. dev->primary->master->driver_priv;
  494. RING_LOCALS;
  495. if (!master_priv->sarea_priv)
  496. return -EINVAL;
  497. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  498. __func__,
  499. dev_priv->current_page,
  500. master_priv->sarea_priv->pf_current_page);
  501. i915_kernel_lost_context(dev);
  502. BEGIN_LP_RING(2);
  503. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  504. OUT_RING(0);
  505. ADVANCE_LP_RING();
  506. BEGIN_LP_RING(6);
  507. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  508. OUT_RING(0);
  509. if (dev_priv->current_page == 0) {
  510. OUT_RING(dev_priv->back_offset);
  511. dev_priv->current_page = 1;
  512. } else {
  513. OUT_RING(dev_priv->front_offset);
  514. dev_priv->current_page = 0;
  515. }
  516. OUT_RING(0);
  517. ADVANCE_LP_RING();
  518. BEGIN_LP_RING(2);
  519. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  520. OUT_RING(0);
  521. ADVANCE_LP_RING();
  522. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  523. BEGIN_LP_RING(4);
  524. OUT_RING(MI_STORE_DWORD_INDEX);
  525. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  526. OUT_RING(dev_priv->counter);
  527. OUT_RING(0);
  528. ADVANCE_LP_RING();
  529. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  530. return 0;
  531. }
  532. static int i915_quiescent(struct drm_device * dev)
  533. {
  534. drm_i915_private_t *dev_priv = dev->dev_private;
  535. i915_kernel_lost_context(dev);
  536. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  537. }
  538. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. int ret;
  542. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  543. mutex_lock(&dev->struct_mutex);
  544. ret = i915_quiescent(dev);
  545. mutex_unlock(&dev->struct_mutex);
  546. return ret;
  547. }
  548. static int i915_batchbuffer(struct drm_device *dev, void *data,
  549. struct drm_file *file_priv)
  550. {
  551. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  552. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  553. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  554. master_priv->sarea_priv;
  555. drm_i915_batchbuffer_t *batch = data;
  556. int ret;
  557. struct drm_clip_rect *cliprects = NULL;
  558. if (!dev_priv->allow_batchbuffer) {
  559. DRM_ERROR("Batchbuffer ioctl disabled\n");
  560. return -EINVAL;
  561. }
  562. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  563. batch->start, batch->used, batch->num_cliprects);
  564. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  565. if (batch->num_cliprects < 0)
  566. return -EINVAL;
  567. if (batch->num_cliprects) {
  568. cliprects = kcalloc(batch->num_cliprects,
  569. sizeof(struct drm_clip_rect),
  570. GFP_KERNEL);
  571. if (cliprects == NULL)
  572. return -ENOMEM;
  573. ret = copy_from_user(cliprects, batch->cliprects,
  574. batch->num_cliprects *
  575. sizeof(struct drm_clip_rect));
  576. if (ret != 0)
  577. goto fail_free;
  578. }
  579. mutex_lock(&dev->struct_mutex);
  580. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  581. mutex_unlock(&dev->struct_mutex);
  582. if (sarea_priv)
  583. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  584. fail_free:
  585. kfree(cliprects);
  586. return ret;
  587. }
  588. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  589. struct drm_file *file_priv)
  590. {
  591. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  592. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  593. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  594. master_priv->sarea_priv;
  595. drm_i915_cmdbuffer_t *cmdbuf = data;
  596. struct drm_clip_rect *cliprects = NULL;
  597. void *batch_data;
  598. int ret;
  599. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  600. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  601. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  602. if (cmdbuf->num_cliprects < 0)
  603. return -EINVAL;
  604. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  605. if (batch_data == NULL)
  606. return -ENOMEM;
  607. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  608. if (ret != 0)
  609. goto fail_batch_free;
  610. if (cmdbuf->num_cliprects) {
  611. cliprects = kcalloc(cmdbuf->num_cliprects,
  612. sizeof(struct drm_clip_rect), GFP_KERNEL);
  613. if (cliprects == NULL) {
  614. ret = -ENOMEM;
  615. goto fail_batch_free;
  616. }
  617. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  618. cmdbuf->num_cliprects *
  619. sizeof(struct drm_clip_rect));
  620. if (ret != 0)
  621. goto fail_clip_free;
  622. }
  623. mutex_lock(&dev->struct_mutex);
  624. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  625. mutex_unlock(&dev->struct_mutex);
  626. if (ret) {
  627. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  628. goto fail_clip_free;
  629. }
  630. if (sarea_priv)
  631. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  632. fail_clip_free:
  633. kfree(cliprects);
  634. fail_batch_free:
  635. kfree(batch_data);
  636. return ret;
  637. }
  638. static int i915_flip_bufs(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv)
  640. {
  641. int ret;
  642. DRM_DEBUG_DRIVER("%s\n", __func__);
  643. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  644. mutex_lock(&dev->struct_mutex);
  645. ret = i915_dispatch_flip(dev);
  646. mutex_unlock(&dev->struct_mutex);
  647. return ret;
  648. }
  649. static int i915_getparam(struct drm_device *dev, void *data,
  650. struct drm_file *file_priv)
  651. {
  652. drm_i915_private_t *dev_priv = dev->dev_private;
  653. drm_i915_getparam_t *param = data;
  654. int value;
  655. if (!dev_priv) {
  656. DRM_ERROR("called with no initialization\n");
  657. return -EINVAL;
  658. }
  659. switch (param->param) {
  660. case I915_PARAM_IRQ_ACTIVE:
  661. value = dev->pdev->irq ? 1 : 0;
  662. break;
  663. case I915_PARAM_ALLOW_BATCHBUFFER:
  664. value = dev_priv->allow_batchbuffer ? 1 : 0;
  665. break;
  666. case I915_PARAM_LAST_DISPATCH:
  667. value = READ_BREADCRUMB(dev_priv);
  668. break;
  669. case I915_PARAM_CHIPSET_ID:
  670. value = dev->pci_device;
  671. break;
  672. case I915_PARAM_HAS_GEM:
  673. value = dev_priv->has_gem;
  674. break;
  675. case I915_PARAM_NUM_FENCES_AVAIL:
  676. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  677. break;
  678. case I915_PARAM_HAS_OVERLAY:
  679. value = dev_priv->overlay ? 1 : 0;
  680. break;
  681. case I915_PARAM_HAS_PAGEFLIPPING:
  682. value = 1;
  683. break;
  684. case I915_PARAM_HAS_EXECBUF2:
  685. /* depends on GEM */
  686. value = dev_priv->has_gem;
  687. break;
  688. default:
  689. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  690. param->param);
  691. return -EINVAL;
  692. }
  693. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  694. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  695. return -EFAULT;
  696. }
  697. return 0;
  698. }
  699. static int i915_setparam(struct drm_device *dev, void *data,
  700. struct drm_file *file_priv)
  701. {
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. drm_i915_setparam_t *param = data;
  704. if (!dev_priv) {
  705. DRM_ERROR("called with no initialization\n");
  706. return -EINVAL;
  707. }
  708. switch (param->param) {
  709. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  710. break;
  711. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  712. dev_priv->tex_lru_log_granularity = param->value;
  713. break;
  714. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  715. dev_priv->allow_batchbuffer = param->value;
  716. break;
  717. case I915_SETPARAM_NUM_USED_FENCES:
  718. if (param->value > dev_priv->num_fence_regs ||
  719. param->value < 0)
  720. return -EINVAL;
  721. /* Userspace can use first N regs */
  722. dev_priv->fence_reg_start = param->value;
  723. break;
  724. default:
  725. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  726. param->param);
  727. return -EINVAL;
  728. }
  729. return 0;
  730. }
  731. static int i915_set_status_page(struct drm_device *dev, void *data,
  732. struct drm_file *file_priv)
  733. {
  734. drm_i915_private_t *dev_priv = dev->dev_private;
  735. drm_i915_hws_addr_t *hws = data;
  736. if (!I915_NEED_GFX_HWS(dev))
  737. return -EINVAL;
  738. if (!dev_priv) {
  739. DRM_ERROR("called with no initialization\n");
  740. return -EINVAL;
  741. }
  742. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  743. WARN(1, "tried to set status page when mode setting active\n");
  744. return 0;
  745. }
  746. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  747. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  748. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  749. dev_priv->hws_map.size = 4*1024;
  750. dev_priv->hws_map.type = 0;
  751. dev_priv->hws_map.flags = 0;
  752. dev_priv->hws_map.mtrr = 0;
  753. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  754. if (dev_priv->hws_map.handle == NULL) {
  755. i915_dma_cleanup(dev);
  756. dev_priv->status_gfx_addr = 0;
  757. DRM_ERROR("can not ioremap virtual address for"
  758. " G33 hw status page\n");
  759. return -ENOMEM;
  760. }
  761. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  762. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  763. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  764. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  765. dev_priv->status_gfx_addr);
  766. DRM_DEBUG_DRIVER("load hws at %p\n",
  767. dev_priv->hw_status_page);
  768. return 0;
  769. }
  770. static int i915_get_bridge_dev(struct drm_device *dev)
  771. {
  772. struct drm_i915_private *dev_priv = dev->dev_private;
  773. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  774. if (!dev_priv->bridge_dev) {
  775. DRM_ERROR("bridge device not found\n");
  776. return -1;
  777. }
  778. return 0;
  779. }
  780. /**
  781. * i915_probe_agp - get AGP bootup configuration
  782. * @pdev: PCI device
  783. * @aperture_size: returns AGP aperture configured size
  784. * @preallocated_size: returns size of BIOS preallocated AGP space
  785. *
  786. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  787. * some RAM for the framebuffer at early boot. This code figures out
  788. * how much was set aside so we can use it for our own purposes.
  789. */
  790. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  791. uint32_t *preallocated_size,
  792. uint32_t *start)
  793. {
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. u16 tmp = 0;
  796. unsigned long overhead;
  797. unsigned long stolen;
  798. /* Get the fb aperture size and "stolen" memory amount. */
  799. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  800. *aperture_size = 1024 * 1024;
  801. *preallocated_size = 1024 * 1024;
  802. switch (dev->pdev->device) {
  803. case PCI_DEVICE_ID_INTEL_82830_CGC:
  804. case PCI_DEVICE_ID_INTEL_82845G_IG:
  805. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  806. case PCI_DEVICE_ID_INTEL_82865_IG:
  807. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  808. *aperture_size *= 64;
  809. else
  810. *aperture_size *= 128;
  811. break;
  812. default:
  813. /* 9xx supports large sizes, just look at the length */
  814. *aperture_size = pci_resource_len(dev->pdev, 2);
  815. break;
  816. }
  817. /*
  818. * Some of the preallocated space is taken by the GTT
  819. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  820. */
  821. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev))
  822. overhead = 4096;
  823. else
  824. overhead = (*aperture_size / 1024) + 4096;
  825. switch (tmp & INTEL_GMCH_GMS_MASK) {
  826. case INTEL_855_GMCH_GMS_DISABLED:
  827. DRM_ERROR("video memory is disabled\n");
  828. return -1;
  829. case INTEL_855_GMCH_GMS_STOLEN_1M:
  830. stolen = 1 * 1024 * 1024;
  831. break;
  832. case INTEL_855_GMCH_GMS_STOLEN_4M:
  833. stolen = 4 * 1024 * 1024;
  834. break;
  835. case INTEL_855_GMCH_GMS_STOLEN_8M:
  836. stolen = 8 * 1024 * 1024;
  837. break;
  838. case INTEL_855_GMCH_GMS_STOLEN_16M:
  839. stolen = 16 * 1024 * 1024;
  840. break;
  841. case INTEL_855_GMCH_GMS_STOLEN_32M:
  842. stolen = 32 * 1024 * 1024;
  843. break;
  844. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  845. stolen = 48 * 1024 * 1024;
  846. break;
  847. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  848. stolen = 64 * 1024 * 1024;
  849. break;
  850. case INTEL_GMCH_GMS_STOLEN_128M:
  851. stolen = 128 * 1024 * 1024;
  852. break;
  853. case INTEL_GMCH_GMS_STOLEN_256M:
  854. stolen = 256 * 1024 * 1024;
  855. break;
  856. case INTEL_GMCH_GMS_STOLEN_96M:
  857. stolen = 96 * 1024 * 1024;
  858. break;
  859. case INTEL_GMCH_GMS_STOLEN_160M:
  860. stolen = 160 * 1024 * 1024;
  861. break;
  862. case INTEL_GMCH_GMS_STOLEN_224M:
  863. stolen = 224 * 1024 * 1024;
  864. break;
  865. case INTEL_GMCH_GMS_STOLEN_352M:
  866. stolen = 352 * 1024 * 1024;
  867. break;
  868. default:
  869. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  870. tmp & INTEL_GMCH_GMS_MASK);
  871. return -1;
  872. }
  873. *preallocated_size = stolen - overhead;
  874. *start = overhead;
  875. return 0;
  876. }
  877. #define PTE_ADDRESS_MASK 0xfffff000
  878. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  879. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  880. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  881. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  882. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  883. #define PTE_VALID (1 << 0)
  884. /**
  885. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  886. * @dev: drm device
  887. * @gtt_addr: address to translate
  888. *
  889. * Some chip functions require allocations from stolen space but need the
  890. * physical address of the memory in question. We use this routine
  891. * to get a physical address suitable for register programming from a given
  892. * GTT address.
  893. */
  894. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  895. unsigned long gtt_addr)
  896. {
  897. unsigned long *gtt;
  898. unsigned long entry, phys;
  899. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  900. int gtt_offset, gtt_size;
  901. if (IS_I965G(dev)) {
  902. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  903. gtt_offset = 2*1024*1024;
  904. gtt_size = 2*1024*1024;
  905. } else {
  906. gtt_offset = 512*1024;
  907. gtt_size = 512*1024;
  908. }
  909. } else {
  910. gtt_bar = 3;
  911. gtt_offset = 0;
  912. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  913. }
  914. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  915. gtt_size);
  916. if (!gtt) {
  917. DRM_ERROR("ioremap of GTT failed\n");
  918. return 0;
  919. }
  920. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  921. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  922. /* Mask out these reserved bits on this hardware. */
  923. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  924. IS_I945G(dev) || IS_I945GM(dev)) {
  925. entry &= ~PTE_ADDRESS_MASK_HIGH;
  926. }
  927. /* If it's not a mapping type we know, then bail. */
  928. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  929. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  930. iounmap(gtt);
  931. return 0;
  932. }
  933. if (!(entry & PTE_VALID)) {
  934. DRM_ERROR("bad GTT entry in stolen space\n");
  935. iounmap(gtt);
  936. return 0;
  937. }
  938. iounmap(gtt);
  939. phys =(entry & PTE_ADDRESS_MASK) |
  940. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  941. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  942. return phys;
  943. }
  944. static void i915_warn_stolen(struct drm_device *dev)
  945. {
  946. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  947. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  948. }
  949. static void i915_setup_compression(struct drm_device *dev, int size)
  950. {
  951. struct drm_i915_private *dev_priv = dev->dev_private;
  952. struct drm_mm_node *compressed_fb, *compressed_llb;
  953. unsigned long cfb_base;
  954. unsigned long ll_base = 0;
  955. /* Leave 1M for line length buffer & misc. */
  956. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  957. if (!compressed_fb) {
  958. i915_warn_stolen(dev);
  959. return;
  960. }
  961. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  962. if (!compressed_fb) {
  963. i915_warn_stolen(dev);
  964. return;
  965. }
  966. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  967. if (!cfb_base) {
  968. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  969. drm_mm_put_block(compressed_fb);
  970. }
  971. if (!IS_GM45(dev)) {
  972. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  973. 4096, 0);
  974. if (!compressed_llb) {
  975. i915_warn_stolen(dev);
  976. return;
  977. }
  978. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  979. if (!compressed_llb) {
  980. i915_warn_stolen(dev);
  981. return;
  982. }
  983. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  984. if (!ll_base) {
  985. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  986. drm_mm_put_block(compressed_fb);
  987. drm_mm_put_block(compressed_llb);
  988. }
  989. }
  990. dev_priv->cfb_size = size;
  991. if (IS_GM45(dev)) {
  992. g4x_disable_fbc(dev);
  993. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  994. } else {
  995. i8xx_disable_fbc(dev);
  996. I915_WRITE(FBC_CFB_BASE, cfb_base);
  997. I915_WRITE(FBC_LL_BASE, ll_base);
  998. }
  999. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1000. ll_base, size >> 20);
  1001. }
  1002. /* true = enable decode, false = disable decoder */
  1003. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1004. {
  1005. struct drm_device *dev = cookie;
  1006. intel_modeset_vga_set_state(dev, state);
  1007. if (state)
  1008. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1009. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1010. else
  1011. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1012. }
  1013. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1014. {
  1015. struct drm_device *dev = pci_get_drvdata(pdev);
  1016. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1017. if (state == VGA_SWITCHEROO_ON) {
  1018. printk(KERN_INFO "i915: switched off\n");
  1019. /* i915 resume handler doesn't set to D0 */
  1020. pci_set_power_state(dev->pdev, PCI_D0);
  1021. i915_resume(dev);
  1022. } else {
  1023. printk(KERN_ERR "i915: switched off\n");
  1024. i915_suspend(dev, pmm);
  1025. }
  1026. }
  1027. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1028. {
  1029. struct drm_device *dev = pci_get_drvdata(pdev);
  1030. bool can_switch;
  1031. spin_lock(&dev->count_lock);
  1032. can_switch = (dev->open_count == 0);
  1033. spin_unlock(&dev->count_lock);
  1034. return can_switch;
  1035. }
  1036. static int i915_load_modeset_init(struct drm_device *dev,
  1037. unsigned long prealloc_start,
  1038. unsigned long prealloc_size,
  1039. unsigned long agp_size)
  1040. {
  1041. struct drm_i915_private *dev_priv = dev->dev_private;
  1042. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1043. int ret = 0;
  1044. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1045. 0xff000000;
  1046. /* Basic memrange allocator for stolen space (aka vram) */
  1047. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1048. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1049. /* We're off and running w/KMS */
  1050. dev_priv->mm.suspended = 0;
  1051. /* Let GEM Manage from end of prealloc space to end of aperture.
  1052. *
  1053. * However, leave one page at the end still bound to the scratch page.
  1054. * There are a number of places where the hardware apparently
  1055. * prefetches past the end of the object, and we've seen multiple
  1056. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1057. * at the last page of the aperture. One page should be enough to
  1058. * keep any prefetching inside of the aperture.
  1059. */
  1060. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1061. mutex_lock(&dev->struct_mutex);
  1062. ret = i915_gem_init_ringbuffer(dev);
  1063. mutex_unlock(&dev->struct_mutex);
  1064. if (ret)
  1065. goto out;
  1066. /* Try to set up FBC with a reasonable compressed buffer size */
  1067. if (I915_HAS_FBC(dev) && i915_powersave) {
  1068. int cfb_size;
  1069. /* Try to get an 8M buffer... */
  1070. if (prealloc_size > (9*1024*1024))
  1071. cfb_size = 8*1024*1024;
  1072. else /* fall back to 7/8 of the stolen space */
  1073. cfb_size = prealloc_size * 7 / 8;
  1074. i915_setup_compression(dev, cfb_size);
  1075. }
  1076. /* Allow hardware batchbuffers unless told otherwise.
  1077. */
  1078. dev_priv->allow_batchbuffer = 1;
  1079. ret = intel_init_bios(dev);
  1080. if (ret)
  1081. DRM_INFO("failed to find VBIOS tables\n");
  1082. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1083. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1084. if (ret)
  1085. goto destroy_ringbuffer;
  1086. ret = vga_switcheroo_register_client(dev->pdev,
  1087. i915_switcheroo_set_state,
  1088. i915_switcheroo_can_switch);
  1089. if (ret)
  1090. goto destroy_ringbuffer;
  1091. intel_modeset_init(dev);
  1092. ret = drm_irq_install(dev);
  1093. if (ret)
  1094. goto destroy_ringbuffer;
  1095. /* Always safe in the mode setting case. */
  1096. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1097. dev->vblank_disable_allowed = 1;
  1098. /*
  1099. * Initialize the hardware status page IRQ location.
  1100. */
  1101. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1102. drm_helper_initial_config(dev);
  1103. return 0;
  1104. destroy_ringbuffer:
  1105. i915_gem_cleanup_ringbuffer(dev);
  1106. out:
  1107. return ret;
  1108. }
  1109. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1110. {
  1111. struct drm_i915_master_private *master_priv;
  1112. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1113. if (!master_priv)
  1114. return -ENOMEM;
  1115. master->driver_priv = master_priv;
  1116. return 0;
  1117. }
  1118. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1119. {
  1120. struct drm_i915_master_private *master_priv = master->driver_priv;
  1121. if (!master_priv)
  1122. return;
  1123. kfree(master_priv);
  1124. master->driver_priv = NULL;
  1125. }
  1126. static void i915_get_mem_freq(struct drm_device *dev)
  1127. {
  1128. drm_i915_private_t *dev_priv = dev->dev_private;
  1129. u32 tmp;
  1130. if (!IS_PINEVIEW(dev))
  1131. return;
  1132. tmp = I915_READ(CLKCFG);
  1133. switch (tmp & CLKCFG_FSB_MASK) {
  1134. case CLKCFG_FSB_533:
  1135. dev_priv->fsb_freq = 533; /* 133*4 */
  1136. break;
  1137. case CLKCFG_FSB_800:
  1138. dev_priv->fsb_freq = 800; /* 200*4 */
  1139. break;
  1140. case CLKCFG_FSB_667:
  1141. dev_priv->fsb_freq = 667; /* 167*4 */
  1142. break;
  1143. case CLKCFG_FSB_400:
  1144. dev_priv->fsb_freq = 400; /* 100*4 */
  1145. break;
  1146. }
  1147. switch (tmp & CLKCFG_MEM_MASK) {
  1148. case CLKCFG_MEM_533:
  1149. dev_priv->mem_freq = 533;
  1150. break;
  1151. case CLKCFG_MEM_667:
  1152. dev_priv->mem_freq = 667;
  1153. break;
  1154. case CLKCFG_MEM_800:
  1155. dev_priv->mem_freq = 800;
  1156. break;
  1157. }
  1158. }
  1159. /**
  1160. * i915_driver_load - setup chip and create an initial config
  1161. * @dev: DRM device
  1162. * @flags: startup flags
  1163. *
  1164. * The driver load routine has to do several things:
  1165. * - drive output discovery via intel_modeset_init()
  1166. * - initialize the memory manager
  1167. * - allocate initial config memory
  1168. * - setup the DRM framebuffer with the allocated memory
  1169. */
  1170. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1171. {
  1172. struct drm_i915_private *dev_priv = dev->dev_private;
  1173. resource_size_t base, size;
  1174. int ret = 0, mmio_bar;
  1175. uint32_t agp_size, prealloc_size, prealloc_start;
  1176. /* i915 has 4 more counters */
  1177. dev->counters += 4;
  1178. dev->types[6] = _DRM_STAT_IRQ;
  1179. dev->types[7] = _DRM_STAT_PRIMARY;
  1180. dev->types[8] = _DRM_STAT_SECONDARY;
  1181. dev->types[9] = _DRM_STAT_DMA;
  1182. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1183. if (dev_priv == NULL)
  1184. return -ENOMEM;
  1185. dev->dev_private = (void *)dev_priv;
  1186. dev_priv->dev = dev;
  1187. dev_priv->info = (struct intel_device_info *) flags;
  1188. /* Add register map (needed for suspend/resume) */
  1189. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1190. base = drm_get_resource_start(dev, mmio_bar);
  1191. size = drm_get_resource_len(dev, mmio_bar);
  1192. if (i915_get_bridge_dev(dev)) {
  1193. ret = -EIO;
  1194. goto free_priv;
  1195. }
  1196. dev_priv->regs = ioremap(base, size);
  1197. if (!dev_priv->regs) {
  1198. DRM_ERROR("failed to map registers\n");
  1199. ret = -EIO;
  1200. goto put_bridge;
  1201. }
  1202. dev_priv->mm.gtt_mapping =
  1203. io_mapping_create_wc(dev->agp->base,
  1204. dev->agp->agp_info.aper_size * 1024*1024);
  1205. if (dev_priv->mm.gtt_mapping == NULL) {
  1206. ret = -EIO;
  1207. goto out_rmmap;
  1208. }
  1209. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1210. * one would think, because the kernel disables PAT on first
  1211. * generation Core chips because WC PAT gets overridden by a UC
  1212. * MTRR if present. Even if a UC MTRR isn't present.
  1213. */
  1214. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1215. dev->agp->agp_info.aper_size *
  1216. 1024 * 1024,
  1217. MTRR_TYPE_WRCOMB, 1);
  1218. if (dev_priv->mm.gtt_mtrr < 0) {
  1219. DRM_INFO("MTRR allocation failed. Graphics "
  1220. "performance may suffer.\n");
  1221. }
  1222. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1223. if (ret)
  1224. goto out_iomapfree;
  1225. dev_priv->wq = create_singlethread_workqueue("i915");
  1226. if (dev_priv->wq == NULL) {
  1227. DRM_ERROR("Failed to create our workqueue.\n");
  1228. ret = -ENOMEM;
  1229. goto out_iomapfree;
  1230. }
  1231. /* enable GEM by default */
  1232. dev_priv->has_gem = 1;
  1233. if (prealloc_size > agp_size * 3 / 4) {
  1234. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1235. "memory stolen.\n",
  1236. prealloc_size / 1024, agp_size / 1024);
  1237. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1238. "updating the BIOS to fix).\n");
  1239. dev_priv->has_gem = 0;
  1240. }
  1241. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1242. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1243. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  1244. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1245. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1246. }
  1247. i915_gem_load(dev);
  1248. /* Init HWS */
  1249. if (!I915_NEED_GFX_HWS(dev)) {
  1250. ret = i915_init_phys_hws(dev);
  1251. if (ret != 0)
  1252. goto out_workqueue_free;
  1253. }
  1254. i915_get_mem_freq(dev);
  1255. /* On the 945G/GM, the chipset reports the MSI capability on the
  1256. * integrated graphics even though the support isn't actually there
  1257. * according to the published specs. It doesn't appear to function
  1258. * correctly in testing on 945G.
  1259. * This may be a side effect of MSI having been made available for PEG
  1260. * and the registers being closely associated.
  1261. *
  1262. * According to chipset errata, on the 965GM, MSI interrupts may
  1263. * be lost or delayed, but we use them anyways to avoid
  1264. * stuck interrupts on some machines.
  1265. */
  1266. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1267. pci_enable_msi(dev->pdev);
  1268. spin_lock_init(&dev_priv->user_irq_lock);
  1269. spin_lock_init(&dev_priv->error_lock);
  1270. dev_priv->user_irq_refcount = 0;
  1271. dev_priv->trace_irq_seqno = 0;
  1272. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1273. if (ret) {
  1274. (void) i915_driver_unload(dev);
  1275. return ret;
  1276. }
  1277. /* Start out suspended */
  1278. dev_priv->mm.suspended = 1;
  1279. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1280. ret = i915_load_modeset_init(dev, prealloc_start,
  1281. prealloc_size, agp_size);
  1282. if (ret < 0) {
  1283. DRM_ERROR("failed to init modeset\n");
  1284. goto out_workqueue_free;
  1285. }
  1286. }
  1287. /* Must be done after probing outputs */
  1288. intel_opregion_init(dev, 0);
  1289. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1290. (unsigned long) dev);
  1291. return 0;
  1292. out_workqueue_free:
  1293. destroy_workqueue(dev_priv->wq);
  1294. out_iomapfree:
  1295. io_mapping_free(dev_priv->mm.gtt_mapping);
  1296. out_rmmap:
  1297. iounmap(dev_priv->regs);
  1298. put_bridge:
  1299. pci_dev_put(dev_priv->bridge_dev);
  1300. free_priv:
  1301. kfree(dev_priv);
  1302. return ret;
  1303. }
  1304. int i915_driver_unload(struct drm_device *dev)
  1305. {
  1306. struct drm_i915_private *dev_priv = dev->dev_private;
  1307. destroy_workqueue(dev_priv->wq);
  1308. del_timer_sync(&dev_priv->hangcheck_timer);
  1309. io_mapping_free(dev_priv->mm.gtt_mapping);
  1310. if (dev_priv->mm.gtt_mtrr >= 0) {
  1311. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1312. dev->agp->agp_info.aper_size * 1024 * 1024);
  1313. dev_priv->mm.gtt_mtrr = -1;
  1314. }
  1315. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1316. /*
  1317. * free the memory space allocated for the child device
  1318. * config parsed from VBT
  1319. */
  1320. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1321. kfree(dev_priv->child_dev);
  1322. dev_priv->child_dev = NULL;
  1323. dev_priv->child_dev_num = 0;
  1324. }
  1325. drm_irq_uninstall(dev);
  1326. vga_switcheroo_unregister_client(dev->pdev);
  1327. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1328. }
  1329. if (dev->pdev->msi_enabled)
  1330. pci_disable_msi(dev->pdev);
  1331. if (dev_priv->regs != NULL)
  1332. iounmap(dev_priv->regs);
  1333. intel_opregion_free(dev, 0);
  1334. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1335. intel_modeset_cleanup(dev);
  1336. i915_gem_free_all_phys_object(dev);
  1337. mutex_lock(&dev->struct_mutex);
  1338. i915_gem_cleanup_ringbuffer(dev);
  1339. mutex_unlock(&dev->struct_mutex);
  1340. drm_mm_takedown(&dev_priv->vram);
  1341. i915_gem_lastclose(dev);
  1342. intel_cleanup_overlay(dev);
  1343. }
  1344. pci_dev_put(dev_priv->bridge_dev);
  1345. kfree(dev->dev_private);
  1346. return 0;
  1347. }
  1348. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1349. {
  1350. struct drm_i915_file_private *i915_file_priv;
  1351. DRM_DEBUG_DRIVER("\n");
  1352. i915_file_priv = (struct drm_i915_file_private *)
  1353. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1354. if (!i915_file_priv)
  1355. return -ENOMEM;
  1356. file_priv->driver_priv = i915_file_priv;
  1357. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1358. return 0;
  1359. }
  1360. /**
  1361. * i915_driver_lastclose - clean up after all DRM clients have exited
  1362. * @dev: DRM device
  1363. *
  1364. * Take care of cleaning up after all DRM clients have exited. In the
  1365. * mode setting case, we want to restore the kernel's initial mode (just
  1366. * in case the last client left us in a bad state).
  1367. *
  1368. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1369. * and DMA structures, since the kernel won't be using them, and clea
  1370. * up any GEM state.
  1371. */
  1372. void i915_driver_lastclose(struct drm_device * dev)
  1373. {
  1374. drm_i915_private_t *dev_priv = dev->dev_private;
  1375. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1376. drm_fb_helper_restore();
  1377. vga_switcheroo_process_delayed_switch();
  1378. return;
  1379. }
  1380. i915_gem_lastclose(dev);
  1381. if (dev_priv->agp_heap)
  1382. i915_mem_takedown(&(dev_priv->agp_heap));
  1383. i915_dma_cleanup(dev);
  1384. }
  1385. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1386. {
  1387. drm_i915_private_t *dev_priv = dev->dev_private;
  1388. i915_gem_release(dev, file_priv);
  1389. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1390. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1391. }
  1392. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1393. {
  1394. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1395. kfree(i915_file_priv);
  1396. }
  1397. struct drm_ioctl_desc i915_ioctls[] = {
  1398. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1399. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1400. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1401. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1402. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1403. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1404. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1405. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1406. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1407. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1408. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1409. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1410. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1411. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1412. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1413. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1414. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1415. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1416. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1417. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH),
  1418. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1419. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1420. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1421. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1422. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1423. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1424. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1425. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1426. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1427. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1428. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1429. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1430. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1431. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1432. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1433. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1434. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1435. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1436. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1437. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1438. };
  1439. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1440. /**
  1441. * Determine if the device really is AGP or not.
  1442. *
  1443. * All Intel graphics chipsets are treated as AGP, even if they are really
  1444. * PCI-e.
  1445. *
  1446. * \param dev The device to be tested.
  1447. *
  1448. * \returns
  1449. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1450. */
  1451. int i915_driver_device_is_agp(struct drm_device * dev)
  1452. {
  1453. return 1;
  1454. }