smpboot.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/setup.h>
  69. #include <asm/uv/uv.h>
  70. #include <linux/mc146818rtc.h>
  71. #include <asm/smpboot_hooks.h>
  72. #include <asm/i8259.h>
  73. #include <asm/realmode.h>
  74. /* State of each CPU */
  75. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * We need this for trampoline_base protection from concurrent accesses when
  79. * off- and onlining cores wildly.
  80. */
  81. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  82. void cpu_hotplug_driver_lock(void)
  83. {
  84. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  85. }
  86. void cpu_hotplug_driver_unlock(void)
  87. {
  88. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  89. }
  90. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  91. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  92. #endif
  93. /* Number of siblings per CPU package */
  94. int smp_num_siblings = 1;
  95. EXPORT_SYMBOL(smp_num_siblings);
  96. /* Last level cache ID of each logical CPU */
  97. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  98. /* representing HT siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  101. /* representing HT and core siblings of each logical CPU */
  102. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  104. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  105. /* Per CPU bogomips and other parameters */
  106. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  107. EXPORT_PER_CPU_SYMBOL(cpu_info);
  108. atomic_t init_deasserted;
  109. /*
  110. * Report back to the Boot Processor.
  111. * Running on AP.
  112. */
  113. static void __cpuinit smp_callin(void)
  114. {
  115. int cpuid, phys_id;
  116. unsigned long timeout;
  117. /*
  118. * If waken up by an INIT in an 82489DX configuration
  119. * we may get here before an INIT-deassert IPI reaches
  120. * our local APIC. We have to wait for the IPI or we'll
  121. * lock up on an APIC access.
  122. */
  123. if (apic->wait_for_init_deassert)
  124. apic->wait_for_init_deassert(&init_deasserted);
  125. /*
  126. * (This works even if the APIC is not enabled.)
  127. */
  128. phys_id = read_apic_id();
  129. cpuid = smp_processor_id();
  130. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  131. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  132. phys_id, cpuid);
  133. }
  134. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  135. /*
  136. * STARTUP IPIs are fragile beasts as they might sometimes
  137. * trigger some glue motherboard logic. Complete APIC bus
  138. * silence for 1 second, this overestimates the time the
  139. * boot CPU is spending to send the up to 2 STARTUP IPIs
  140. * by a factor of two. This should be enough.
  141. */
  142. /*
  143. * Waiting 2s total for startup (udelay is not yet working)
  144. */
  145. timeout = jiffies + 2*HZ;
  146. while (time_before(jiffies, timeout)) {
  147. /*
  148. * Has the boot CPU finished it's STARTUP sequence?
  149. */
  150. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  151. break;
  152. cpu_relax();
  153. }
  154. if (!time_before(jiffies, timeout)) {
  155. panic("%s: CPU%d started up but did not get a callout!\n",
  156. __func__, cpuid);
  157. }
  158. /*
  159. * the boot CPU has finished the init stage and is spinning
  160. * on callin_map until we finish. We are free to set up this
  161. * CPU, first the APIC. (this is probably redundant on most
  162. * boards)
  163. */
  164. pr_debug("CALLIN, before setup_local_APIC()\n");
  165. if (apic->smp_callin_clear_local_apic)
  166. apic->smp_callin_clear_local_apic();
  167. setup_local_APIC();
  168. end_local_APIC_setup();
  169. /*
  170. * Need to setup vector mappings before we enable interrupts.
  171. */
  172. setup_vector_irq(smp_processor_id());
  173. /*
  174. * Save our processor parameters. Note: this information
  175. * is needed for clock calibration.
  176. */
  177. smp_store_cpu_info(cpuid);
  178. /*
  179. * Get our bogomips.
  180. * Update loops_per_jiffy in cpu_data. Previous call to
  181. * smp_store_cpu_info() stored a value that is close but not as
  182. * accurate as the value just calculated.
  183. */
  184. calibrate_delay();
  185. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  186. pr_debug("Stack at about %p\n", &cpuid);
  187. /*
  188. * This must be done before setting cpu_online_mask
  189. * or calling notify_cpu_starting.
  190. */
  191. set_cpu_sibling_map(raw_smp_processor_id());
  192. wmb();
  193. notify_cpu_starting(cpuid);
  194. /*
  195. * Allow the master to continue.
  196. */
  197. cpumask_set_cpu(cpuid, cpu_callin_mask);
  198. }
  199. /*
  200. * Activate a secondary processor.
  201. */
  202. notrace static void __cpuinit start_secondary(void *unused)
  203. {
  204. /*
  205. * Don't put *anything* before cpu_init(), SMP booting is too
  206. * fragile that we want to limit the things done here to the
  207. * most necessary things.
  208. */
  209. cpu_init();
  210. x86_cpuinit.early_percpu_clock_init();
  211. preempt_disable();
  212. smp_callin();
  213. #ifdef CONFIG_X86_32
  214. /* switch away from the initial page table */
  215. load_cr3(swapper_pg_dir);
  216. __flush_tlb_all();
  217. #endif
  218. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  219. barrier();
  220. /*
  221. * Check TSC synchronization with the BP:
  222. */
  223. check_tsc_sync_target();
  224. /*
  225. * We need to hold call_lock, so there is no inconsistency
  226. * between the time smp_call_function() determines number of
  227. * IPI recipients, and the time when the determination is made
  228. * for which cpus receive the IPI. Holding this
  229. * lock helps us to not include this cpu in a currently in progress
  230. * smp_call_function().
  231. *
  232. * We need to hold vector_lock so there the set of online cpus
  233. * does not change while we are assigning vectors to cpus. Holding
  234. * this lock ensures we don't half assign or remove an irq from a cpu.
  235. */
  236. ipi_call_lock();
  237. lock_vector_lock();
  238. set_cpu_online(smp_processor_id(), true);
  239. unlock_vector_lock();
  240. ipi_call_unlock();
  241. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  242. x86_platform.nmi_init();
  243. /* enable local interrupts */
  244. local_irq_enable();
  245. /* to prevent fake stack check failure in clock setup */
  246. boot_init_stack_canary();
  247. x86_cpuinit.setup_percpu_clockev();
  248. wmb();
  249. cpu_idle();
  250. }
  251. /*
  252. * The bootstrap kernel entry code has set these up. Save them for
  253. * a given CPU
  254. */
  255. void __cpuinit smp_store_cpu_info(int id)
  256. {
  257. struct cpuinfo_x86 *c = &cpu_data(id);
  258. *c = boot_cpu_data;
  259. c->cpu_index = id;
  260. if (id != 0)
  261. identify_secondary_cpu(c);
  262. }
  263. static bool __cpuinit
  264. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  265. {
  266. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  267. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  268. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  269. "[node: %d != %d]. Ignoring dependency.\n",
  270. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  271. }
  272. #define link_mask(_m, c1, c2) \
  273. do { \
  274. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  275. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  276. } while (0)
  277. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  278. {
  279. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  280. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  281. if (c->phys_proc_id == o->phys_proc_id &&
  282. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  283. c->compute_unit_id == o->compute_unit_id)
  284. return topology_sane(c, o, "smt");
  285. } else if (c->phys_proc_id == o->phys_proc_id &&
  286. c->cpu_core_id == o->cpu_core_id) {
  287. return topology_sane(c, o, "smt");
  288. }
  289. return false;
  290. }
  291. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  292. {
  293. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  294. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  295. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  296. return topology_sane(c, o, "llc");
  297. return false;
  298. }
  299. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  300. {
  301. if (c->phys_proc_id == o->phys_proc_id) {
  302. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  303. return true;
  304. return topology_sane(c, o, "mc");
  305. }
  306. return false;
  307. }
  308. void __cpuinit set_cpu_sibling_map(int cpu)
  309. {
  310. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  311. bool has_smt = smp_num_siblings > 1;
  312. struct cpuinfo_x86 *c = &cpu_data(cpu);
  313. struct cpuinfo_x86 *o;
  314. int i;
  315. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  316. if (!has_smt && !has_mc) {
  317. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  318. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  319. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  320. c->booted_cores = 1;
  321. return;
  322. }
  323. for_each_cpu(i, cpu_sibling_setup_mask) {
  324. o = &cpu_data(i);
  325. if ((i == cpu) || (has_smt && match_smt(c, o)))
  326. link_mask(sibling, cpu, i);
  327. if ((i == cpu) || (has_mc && match_llc(c, o)))
  328. link_mask(llc_shared, cpu, i);
  329. }
  330. /*
  331. * This needs a separate iteration over the cpus because we rely on all
  332. * cpu_sibling_mask links to be set-up.
  333. */
  334. for_each_cpu(i, cpu_sibling_setup_mask) {
  335. o = &cpu_data(i);
  336. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  337. link_mask(core, cpu, i);
  338. /*
  339. * Does this new cpu bringup a new core?
  340. */
  341. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  342. /*
  343. * for each core in package, increment
  344. * the booted_cores for this new cpu
  345. */
  346. if (cpumask_first(cpu_sibling_mask(i)) == i)
  347. c->booted_cores++;
  348. /*
  349. * increment the core count for all
  350. * the other cpus in this package
  351. */
  352. if (i != cpu)
  353. cpu_data(i).booted_cores++;
  354. } else if (i != cpu && !c->booted_cores)
  355. c->booted_cores = cpu_data(i).booted_cores;
  356. }
  357. }
  358. }
  359. /* maps the cpu to the sched domain representing multi-core */
  360. const struct cpumask *cpu_coregroup_mask(int cpu)
  361. {
  362. return cpu_llc_shared_mask(cpu);
  363. }
  364. static void impress_friends(void)
  365. {
  366. int cpu;
  367. unsigned long bogosum = 0;
  368. /*
  369. * Allow the user to impress friends.
  370. */
  371. pr_debug("Before bogomips\n");
  372. for_each_possible_cpu(cpu)
  373. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  374. bogosum += cpu_data(cpu).loops_per_jiffy;
  375. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  376. num_online_cpus(),
  377. bogosum/(500000/HZ),
  378. (bogosum/(5000/HZ))%100);
  379. pr_debug("Before bogocount - setting activated=1\n");
  380. }
  381. void __inquire_remote_apic(int apicid)
  382. {
  383. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  384. const char * const names[] = { "ID", "VERSION", "SPIV" };
  385. int timeout;
  386. u32 status;
  387. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  388. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  389. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  390. /*
  391. * Wait for idle.
  392. */
  393. status = safe_apic_wait_icr_idle();
  394. if (status)
  395. pr_cont("a previous APIC delivery may have failed\n");
  396. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  397. timeout = 0;
  398. do {
  399. udelay(100);
  400. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  401. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  402. switch (status) {
  403. case APIC_ICR_RR_VALID:
  404. status = apic_read(APIC_RRR);
  405. pr_cont("%08x\n", status);
  406. break;
  407. default:
  408. pr_cont("failed\n");
  409. }
  410. }
  411. }
  412. /*
  413. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  414. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  415. * won't ... remember to clear down the APIC, etc later.
  416. */
  417. int __cpuinit
  418. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  419. {
  420. unsigned long send_status, accept_status = 0;
  421. int maxlvt;
  422. /* Target chip */
  423. /* Boot on the stack */
  424. /* Kick the second */
  425. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  426. pr_debug("Waiting for send to finish...\n");
  427. send_status = safe_apic_wait_icr_idle();
  428. /*
  429. * Give the other CPU some time to accept the IPI.
  430. */
  431. udelay(200);
  432. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  433. maxlvt = lapic_get_maxlvt();
  434. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  435. apic_write(APIC_ESR, 0);
  436. accept_status = (apic_read(APIC_ESR) & 0xEF);
  437. }
  438. pr_debug("NMI sent\n");
  439. if (send_status)
  440. pr_err("APIC never delivered???\n");
  441. if (accept_status)
  442. pr_err("APIC delivery error (%lx)\n", accept_status);
  443. return (send_status | accept_status);
  444. }
  445. static int __cpuinit
  446. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  447. {
  448. unsigned long send_status, accept_status = 0;
  449. int maxlvt, num_starts, j;
  450. maxlvt = lapic_get_maxlvt();
  451. /*
  452. * Be paranoid about clearing APIC errors.
  453. */
  454. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  455. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  456. apic_write(APIC_ESR, 0);
  457. apic_read(APIC_ESR);
  458. }
  459. pr_debug("Asserting INIT\n");
  460. /*
  461. * Turn INIT on target chip
  462. */
  463. /*
  464. * Send IPI
  465. */
  466. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  467. phys_apicid);
  468. pr_debug("Waiting for send to finish...\n");
  469. send_status = safe_apic_wait_icr_idle();
  470. mdelay(10);
  471. pr_debug("Deasserting INIT\n");
  472. /* Target chip */
  473. /* Send IPI */
  474. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  475. pr_debug("Waiting for send to finish...\n");
  476. send_status = safe_apic_wait_icr_idle();
  477. mb();
  478. atomic_set(&init_deasserted, 1);
  479. /*
  480. * Should we send STARTUP IPIs ?
  481. *
  482. * Determine this based on the APIC version.
  483. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  484. */
  485. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  486. num_starts = 2;
  487. else
  488. num_starts = 0;
  489. /*
  490. * Paravirt / VMI wants a startup IPI hook here to set up the
  491. * target processor state.
  492. */
  493. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  494. stack_start);
  495. /*
  496. * Run STARTUP IPI loop.
  497. */
  498. pr_debug("#startup loops: %d\n", num_starts);
  499. for (j = 1; j <= num_starts; j++) {
  500. pr_debug("Sending STARTUP #%d\n", j);
  501. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  502. apic_write(APIC_ESR, 0);
  503. apic_read(APIC_ESR);
  504. pr_debug("After apic_write\n");
  505. /*
  506. * STARTUP IPI
  507. */
  508. /* Target chip */
  509. /* Boot on the stack */
  510. /* Kick the second */
  511. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  512. phys_apicid);
  513. /*
  514. * Give the other CPU some time to accept the IPI.
  515. */
  516. udelay(300);
  517. pr_debug("Startup point 1\n");
  518. pr_debug("Waiting for send to finish...\n");
  519. send_status = safe_apic_wait_icr_idle();
  520. /*
  521. * Give the other CPU some time to accept the IPI.
  522. */
  523. udelay(200);
  524. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  525. apic_write(APIC_ESR, 0);
  526. accept_status = (apic_read(APIC_ESR) & 0xEF);
  527. if (send_status || accept_status)
  528. break;
  529. }
  530. pr_debug("After Startup\n");
  531. if (send_status)
  532. pr_err("APIC never delivered???\n");
  533. if (accept_status)
  534. pr_err("APIC delivery error (%lx)\n", accept_status);
  535. return (send_status | accept_status);
  536. }
  537. /* reduce the number of lines printed when booting a large cpu count system */
  538. static void __cpuinit announce_cpu(int cpu, int apicid)
  539. {
  540. static int current_node = -1;
  541. int node = early_cpu_to_node(cpu);
  542. if (system_state == SYSTEM_BOOTING) {
  543. if (node != current_node) {
  544. if (current_node > (-1))
  545. pr_cont(" OK\n");
  546. current_node = node;
  547. pr_info("Booting Node %3d, Processors ", node);
  548. }
  549. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " OK\n" : "");
  550. return;
  551. } else
  552. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  553. node, cpu, apicid);
  554. }
  555. /*
  556. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  557. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  558. * Returns zero if CPU booted OK, else error code from
  559. * ->wakeup_secondary_cpu.
  560. */
  561. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  562. {
  563. volatile u32 *trampoline_status =
  564. (volatile u32 *) __va(real_mode_header->trampoline_status);
  565. /* start_ip had better be page-aligned! */
  566. unsigned long start_ip = real_mode_header->trampoline_start;
  567. unsigned long boot_error = 0;
  568. int timeout;
  569. alternatives_smp_switch(1);
  570. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  571. (THREAD_SIZE + task_stack_page(idle))) - 1);
  572. per_cpu(current_task, cpu) = idle;
  573. #ifdef CONFIG_X86_32
  574. /* Stack for startup_32 can be just as for start_secondary onwards */
  575. irq_ctx_init(cpu);
  576. #else
  577. clear_tsk_thread_flag(idle, TIF_FORK);
  578. initial_gs = per_cpu_offset(cpu);
  579. per_cpu(kernel_stack, cpu) =
  580. (unsigned long)task_stack_page(idle) -
  581. KERNEL_STACK_OFFSET + THREAD_SIZE;
  582. #endif
  583. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  584. initial_code = (unsigned long)start_secondary;
  585. stack_start = idle->thread.sp;
  586. /* So we see what's up */
  587. announce_cpu(cpu, apicid);
  588. /*
  589. * This grunge runs the startup process for
  590. * the targeted processor.
  591. */
  592. atomic_set(&init_deasserted, 0);
  593. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  594. pr_debug("Setting warm reset code and vector.\n");
  595. smpboot_setup_warm_reset_vector(start_ip);
  596. /*
  597. * Be paranoid about clearing APIC errors.
  598. */
  599. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  600. apic_write(APIC_ESR, 0);
  601. apic_read(APIC_ESR);
  602. }
  603. }
  604. /*
  605. * Kick the secondary CPU. Use the method in the APIC driver
  606. * if it's defined - or use an INIT boot APIC message otherwise:
  607. */
  608. if (apic->wakeup_secondary_cpu)
  609. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  610. else
  611. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  612. if (!boot_error) {
  613. /*
  614. * allow APs to start initializing.
  615. */
  616. pr_debug("Before Callout %d\n", cpu);
  617. cpumask_set_cpu(cpu, cpu_callout_mask);
  618. pr_debug("After Callout %d\n", cpu);
  619. /*
  620. * Wait 5s total for a response
  621. */
  622. for (timeout = 0; timeout < 50000; timeout++) {
  623. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  624. break; /* It has booted */
  625. udelay(100);
  626. /*
  627. * Allow other tasks to run while we wait for the
  628. * AP to come online. This also gives a chance
  629. * for the MTRR work(triggered by the AP coming online)
  630. * to be completed in the stop machine context.
  631. */
  632. schedule();
  633. }
  634. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  635. print_cpu_msr(&cpu_data(cpu));
  636. pr_debug("CPU%d: has booted.\n", cpu);
  637. } else {
  638. boot_error = 1;
  639. if (*trampoline_status == 0xA5A5A5A5)
  640. /* trampoline started but...? */
  641. pr_err("CPU%d: Stuck ??\n", cpu);
  642. else
  643. /* trampoline code not run */
  644. pr_err("CPU%d: Not responding\n", cpu);
  645. if (apic->inquire_remote_apic)
  646. apic->inquire_remote_apic(apicid);
  647. }
  648. }
  649. if (boot_error) {
  650. /* Try to put things back the way they were before ... */
  651. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  652. /* was set by do_boot_cpu() */
  653. cpumask_clear_cpu(cpu, cpu_callout_mask);
  654. /* was set by cpu_init() */
  655. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  656. set_cpu_present(cpu, false);
  657. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  658. }
  659. /* mark "stuck" area as not stuck */
  660. *trampoline_status = 0;
  661. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  662. /*
  663. * Cleanup possible dangling ends...
  664. */
  665. smpboot_restore_warm_reset_vector();
  666. }
  667. return boot_error;
  668. }
  669. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  670. {
  671. int apicid = apic->cpu_present_to_apicid(cpu);
  672. unsigned long flags;
  673. int err;
  674. WARN_ON(irqs_disabled());
  675. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  676. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  677. !physid_isset(apicid, phys_cpu_present_map) ||
  678. !apic->apic_id_valid(apicid)) {
  679. pr_err("%s: bad cpu %d\n", __func__, cpu);
  680. return -EINVAL;
  681. }
  682. /*
  683. * Already booted CPU?
  684. */
  685. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  686. pr_debug("do_boot_cpu %d Already started\n", cpu);
  687. return -ENOSYS;
  688. }
  689. /*
  690. * Save current MTRR state in case it was changed since early boot
  691. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  692. */
  693. mtrr_save_state();
  694. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  695. err = do_boot_cpu(apicid, cpu, tidle);
  696. if (err) {
  697. pr_debug("do_boot_cpu failed %d\n", err);
  698. return -EIO;
  699. }
  700. /*
  701. * Check TSC synchronization with the AP (keep irqs disabled
  702. * while doing so):
  703. */
  704. local_irq_save(flags);
  705. check_tsc_sync_source(cpu);
  706. local_irq_restore(flags);
  707. while (!cpu_online(cpu)) {
  708. cpu_relax();
  709. touch_nmi_watchdog();
  710. }
  711. return 0;
  712. }
  713. /**
  714. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  715. */
  716. void arch_disable_smp_support(void)
  717. {
  718. disable_ioapic_support();
  719. }
  720. /*
  721. * Fall back to non SMP mode after errors.
  722. *
  723. * RED-PEN audit/test this more. I bet there is more state messed up here.
  724. */
  725. static __init void disable_smp(void)
  726. {
  727. init_cpu_present(cpumask_of(0));
  728. init_cpu_possible(cpumask_of(0));
  729. smpboot_clear_io_apic_irqs();
  730. if (smp_found_config)
  731. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  732. else
  733. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  734. cpumask_set_cpu(0, cpu_sibling_mask(0));
  735. cpumask_set_cpu(0, cpu_core_mask(0));
  736. }
  737. /*
  738. * Various sanity checks.
  739. */
  740. static int __init smp_sanity_check(unsigned max_cpus)
  741. {
  742. preempt_disable();
  743. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  744. if (def_to_bigsmp && nr_cpu_ids > 8) {
  745. unsigned int cpu;
  746. unsigned nr;
  747. pr_warn("More than 8 CPUs detected - skipping them\n"
  748. "Use CONFIG_X86_BIGSMP\n");
  749. nr = 0;
  750. for_each_present_cpu(cpu) {
  751. if (nr >= 8)
  752. set_cpu_present(cpu, false);
  753. nr++;
  754. }
  755. nr = 0;
  756. for_each_possible_cpu(cpu) {
  757. if (nr >= 8)
  758. set_cpu_possible(cpu, false);
  759. nr++;
  760. }
  761. nr_cpu_ids = 8;
  762. }
  763. #endif
  764. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  765. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  766. hard_smp_processor_id());
  767. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  768. }
  769. /*
  770. * If we couldn't find an SMP configuration at boot time,
  771. * get out of here now!
  772. */
  773. if (!smp_found_config && !acpi_lapic) {
  774. preempt_enable();
  775. pr_notice("SMP motherboard not detected\n");
  776. disable_smp();
  777. if (APIC_init_uniprocessor())
  778. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  779. return -1;
  780. }
  781. /*
  782. * Should not be necessary because the MP table should list the boot
  783. * CPU too, but we do it for the sake of robustness anyway.
  784. */
  785. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  786. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  787. boot_cpu_physical_apicid);
  788. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  789. }
  790. preempt_enable();
  791. /*
  792. * If we couldn't find a local APIC, then get out of here now!
  793. */
  794. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  795. !cpu_has_apic) {
  796. if (!disable_apic) {
  797. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  798. boot_cpu_physical_apicid);
  799. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  800. }
  801. smpboot_clear_io_apic();
  802. disable_ioapic_support();
  803. return -1;
  804. }
  805. verify_local_APIC();
  806. /*
  807. * If SMP should be disabled, then really disable it!
  808. */
  809. if (!max_cpus) {
  810. pr_info("SMP mode deactivated\n");
  811. smpboot_clear_io_apic();
  812. connect_bsp_APIC();
  813. setup_local_APIC();
  814. bsp_end_local_APIC_setup();
  815. return -1;
  816. }
  817. return 0;
  818. }
  819. static void __init smp_cpu_index_default(void)
  820. {
  821. int i;
  822. struct cpuinfo_x86 *c;
  823. for_each_possible_cpu(i) {
  824. c = &cpu_data(i);
  825. /* mark all to hotplug */
  826. c->cpu_index = nr_cpu_ids;
  827. }
  828. }
  829. /*
  830. * Prepare for SMP bootup. The MP table or ACPI has been read
  831. * earlier. Just do some sanity checking here and enable APIC mode.
  832. */
  833. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  834. {
  835. unsigned int i;
  836. preempt_disable();
  837. smp_cpu_index_default();
  838. /*
  839. * Setup boot CPU information
  840. */
  841. smp_store_cpu_info(0); /* Final full version of the data */
  842. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  843. mb();
  844. current_thread_info()->cpu = 0; /* needed? */
  845. for_each_possible_cpu(i) {
  846. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  847. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  848. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  849. }
  850. set_cpu_sibling_map(0);
  851. if (smp_sanity_check(max_cpus) < 0) {
  852. pr_info("SMP disabled\n");
  853. disable_smp();
  854. goto out;
  855. }
  856. default_setup_apic_routing();
  857. preempt_disable();
  858. if (read_apic_id() != boot_cpu_physical_apicid) {
  859. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  860. read_apic_id(), boot_cpu_physical_apicid);
  861. /* Or can we switch back to PIC here? */
  862. }
  863. preempt_enable();
  864. connect_bsp_APIC();
  865. /*
  866. * Switch from PIC to APIC mode.
  867. */
  868. setup_local_APIC();
  869. /*
  870. * Enable IO APIC before setting up error vector
  871. */
  872. if (!skip_ioapic_setup && nr_ioapics)
  873. enable_IO_APIC();
  874. bsp_end_local_APIC_setup();
  875. if (apic->setup_portio_remap)
  876. apic->setup_portio_remap();
  877. smpboot_setup_io_apic();
  878. /*
  879. * Set up local APIC timer on boot CPU.
  880. */
  881. pr_info("CPU%d: ", 0);
  882. print_cpu_info(&cpu_data(0));
  883. x86_init.timers.setup_percpu_clockev();
  884. if (is_uv_system())
  885. uv_system_init();
  886. set_mtrr_aps_delayed_init();
  887. out:
  888. preempt_enable();
  889. }
  890. void arch_disable_nonboot_cpus_begin(void)
  891. {
  892. /*
  893. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  894. * In the suspend path, we will be back in the SMP mode shortly anyways.
  895. */
  896. skip_smp_alternatives = true;
  897. }
  898. void arch_disable_nonboot_cpus_end(void)
  899. {
  900. skip_smp_alternatives = false;
  901. }
  902. void arch_enable_nonboot_cpus_begin(void)
  903. {
  904. set_mtrr_aps_delayed_init();
  905. }
  906. void arch_enable_nonboot_cpus_end(void)
  907. {
  908. mtrr_aps_init();
  909. }
  910. /*
  911. * Early setup to make printk work.
  912. */
  913. void __init native_smp_prepare_boot_cpu(void)
  914. {
  915. int me = smp_processor_id();
  916. switch_to_new_gdt(me);
  917. /* already set me in cpu_online_mask in boot_cpu_init() */
  918. cpumask_set_cpu(me, cpu_callout_mask);
  919. per_cpu(cpu_state, me) = CPU_ONLINE;
  920. }
  921. void __init native_smp_cpus_done(unsigned int max_cpus)
  922. {
  923. pr_debug("Boot done\n");
  924. nmi_selftest();
  925. impress_friends();
  926. #ifdef CONFIG_X86_IO_APIC
  927. setup_ioapic_dest();
  928. #endif
  929. mtrr_aps_init();
  930. }
  931. static int __initdata setup_possible_cpus = -1;
  932. static int __init _setup_possible_cpus(char *str)
  933. {
  934. get_option(&str, &setup_possible_cpus);
  935. return 0;
  936. }
  937. early_param("possible_cpus", _setup_possible_cpus);
  938. /*
  939. * cpu_possible_mask should be static, it cannot change as cpu's
  940. * are onlined, or offlined. The reason is per-cpu data-structures
  941. * are allocated by some modules at init time, and dont expect to
  942. * do this dynamically on cpu arrival/departure.
  943. * cpu_present_mask on the other hand can change dynamically.
  944. * In case when cpu_hotplug is not compiled, then we resort to current
  945. * behaviour, which is cpu_possible == cpu_present.
  946. * - Ashok Raj
  947. *
  948. * Three ways to find out the number of additional hotplug CPUs:
  949. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  950. * - The user can overwrite it with possible_cpus=NUM
  951. * - Otherwise don't reserve additional CPUs.
  952. * We do this because additional CPUs waste a lot of memory.
  953. * -AK
  954. */
  955. __init void prefill_possible_map(void)
  956. {
  957. int i, possible;
  958. /* no processor from mptable or madt */
  959. if (!num_processors)
  960. num_processors = 1;
  961. i = setup_max_cpus ?: 1;
  962. if (setup_possible_cpus == -1) {
  963. possible = num_processors;
  964. #ifdef CONFIG_HOTPLUG_CPU
  965. if (setup_max_cpus)
  966. possible += disabled_cpus;
  967. #else
  968. if (possible > i)
  969. possible = i;
  970. #endif
  971. } else
  972. possible = setup_possible_cpus;
  973. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  974. /* nr_cpu_ids could be reduced via nr_cpus= */
  975. if (possible > nr_cpu_ids) {
  976. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  977. possible, nr_cpu_ids);
  978. possible = nr_cpu_ids;
  979. }
  980. #ifdef CONFIG_HOTPLUG_CPU
  981. if (!setup_max_cpus)
  982. #endif
  983. if (possible > i) {
  984. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  985. possible, setup_max_cpus);
  986. possible = i;
  987. }
  988. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  989. possible, max_t(int, possible - num_processors, 0));
  990. for (i = 0; i < possible; i++)
  991. set_cpu_possible(i, true);
  992. for (; i < NR_CPUS; i++)
  993. set_cpu_possible(i, false);
  994. nr_cpu_ids = possible;
  995. }
  996. #ifdef CONFIG_HOTPLUG_CPU
  997. static void remove_siblinginfo(int cpu)
  998. {
  999. int sibling;
  1000. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1001. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1002. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1003. /*/
  1004. * last thread sibling in this cpu core going down
  1005. */
  1006. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1007. cpu_data(sibling).booted_cores--;
  1008. }
  1009. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1010. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1011. cpumask_clear(cpu_sibling_mask(cpu));
  1012. cpumask_clear(cpu_core_mask(cpu));
  1013. c->phys_proc_id = 0;
  1014. c->cpu_core_id = 0;
  1015. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1016. }
  1017. static void __ref remove_cpu_from_maps(int cpu)
  1018. {
  1019. set_cpu_online(cpu, false);
  1020. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1021. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1022. /* was set by cpu_init() */
  1023. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1024. numa_remove_cpu(cpu);
  1025. }
  1026. void cpu_disable_common(void)
  1027. {
  1028. int cpu = smp_processor_id();
  1029. remove_siblinginfo(cpu);
  1030. /* It's now safe to remove this processor from the online map */
  1031. lock_vector_lock();
  1032. remove_cpu_from_maps(cpu);
  1033. unlock_vector_lock();
  1034. fixup_irqs();
  1035. }
  1036. int native_cpu_disable(void)
  1037. {
  1038. int cpu = smp_processor_id();
  1039. /*
  1040. * Perhaps use cpufreq to drop frequency, but that could go
  1041. * into generic code.
  1042. *
  1043. * We won't take down the boot processor on i386 due to some
  1044. * interrupts only being able to be serviced by the BSP.
  1045. * Especially so if we're not using an IOAPIC -zwane
  1046. */
  1047. if (cpu == 0)
  1048. return -EBUSY;
  1049. clear_local_APIC();
  1050. cpu_disable_common();
  1051. return 0;
  1052. }
  1053. void native_cpu_die(unsigned int cpu)
  1054. {
  1055. /* We don't do anything here: idle task is faking death itself. */
  1056. unsigned int i;
  1057. for (i = 0; i < 10; i++) {
  1058. /* They ack this in play_dead by setting CPU_DEAD */
  1059. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1060. if (system_state == SYSTEM_RUNNING)
  1061. pr_info("CPU %u is now offline\n", cpu);
  1062. if (1 == num_online_cpus())
  1063. alternatives_smp_switch(0);
  1064. return;
  1065. }
  1066. msleep(100);
  1067. }
  1068. pr_err("CPU %u didn't die...\n", cpu);
  1069. }
  1070. void play_dead_common(void)
  1071. {
  1072. idle_task_exit();
  1073. reset_lazy_tlbstate();
  1074. amd_e400_remove_cpu(raw_smp_processor_id());
  1075. mb();
  1076. /* Ack it */
  1077. __this_cpu_write(cpu_state, CPU_DEAD);
  1078. /*
  1079. * With physical CPU hotplug, we should halt the cpu
  1080. */
  1081. local_irq_disable();
  1082. }
  1083. /*
  1084. * We need to flush the caches before going to sleep, lest we have
  1085. * dirty data in our caches when we come back up.
  1086. */
  1087. static inline void mwait_play_dead(void)
  1088. {
  1089. unsigned int eax, ebx, ecx, edx;
  1090. unsigned int highest_cstate = 0;
  1091. unsigned int highest_subcstate = 0;
  1092. int i;
  1093. void *mwait_ptr;
  1094. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1095. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1096. return;
  1097. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1098. return;
  1099. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1100. return;
  1101. eax = CPUID_MWAIT_LEAF;
  1102. ecx = 0;
  1103. native_cpuid(&eax, &ebx, &ecx, &edx);
  1104. /*
  1105. * eax will be 0 if EDX enumeration is not valid.
  1106. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1107. */
  1108. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1109. eax = 0;
  1110. } else {
  1111. edx >>= MWAIT_SUBSTATE_SIZE;
  1112. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1113. if (edx & MWAIT_SUBSTATE_MASK) {
  1114. highest_cstate = i;
  1115. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1116. }
  1117. }
  1118. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1119. (highest_subcstate - 1);
  1120. }
  1121. /*
  1122. * This should be a memory location in a cache line which is
  1123. * unlikely to be touched by other processors. The actual
  1124. * content is immaterial as it is not actually modified in any way.
  1125. */
  1126. mwait_ptr = &current_thread_info()->flags;
  1127. wbinvd();
  1128. while (1) {
  1129. /*
  1130. * The CLFLUSH is a workaround for erratum AAI65 for
  1131. * the Xeon 7400 series. It's not clear it is actually
  1132. * needed, but it should be harmless in either case.
  1133. * The WBINVD is insufficient due to the spurious-wakeup
  1134. * case where we return around the loop.
  1135. */
  1136. clflush(mwait_ptr);
  1137. __monitor(mwait_ptr, 0, 0);
  1138. mb();
  1139. __mwait(eax, 0);
  1140. }
  1141. }
  1142. static inline void hlt_play_dead(void)
  1143. {
  1144. if (__this_cpu_read(cpu_info.x86) >= 4)
  1145. wbinvd();
  1146. while (1) {
  1147. native_halt();
  1148. }
  1149. }
  1150. void native_play_dead(void)
  1151. {
  1152. play_dead_common();
  1153. tboot_shutdown(TB_SHUTDOWN_WFS);
  1154. mwait_play_dead(); /* Only returns on failure */
  1155. if (cpuidle_play_dead())
  1156. hlt_play_dead();
  1157. }
  1158. #else /* ... !CONFIG_HOTPLUG_CPU */
  1159. int native_cpu_disable(void)
  1160. {
  1161. return -ENOSYS;
  1162. }
  1163. void native_cpu_die(unsigned int cpu)
  1164. {
  1165. /* We said "no" in __cpu_disable */
  1166. BUG();
  1167. }
  1168. void native_play_dead(void)
  1169. {
  1170. BUG();
  1171. }
  1172. #endif