i915_drv.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. int i915_panel_ignore_lid = 0;
  42. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  43. unsigned int i915_powersave = 1;
  44. module_param_named(powersave, i915_powersave, int, 0600);
  45. unsigned int i915_semaphores = 0;
  46. module_param_named(semaphores, i915_semaphores, int, 0600);
  47. unsigned int i915_enable_rc6 = 0;
  48. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  49. unsigned int i915_enable_fbc = 0;
  50. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  51. unsigned int i915_lvds_downclock = 0;
  52. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  53. unsigned int i915_panel_use_ssc = 1;
  54. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  55. int i915_vbt_sdvo_panel_type = -1;
  56. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  57. static bool i915_try_reset = true;
  58. module_param_named(reset, i915_try_reset, bool, 0600);
  59. static struct drm_driver driver;
  60. extern int intel_agp_enabled;
  61. #define INTEL_VGA_DEVICE(id, info) { \
  62. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  63. .class_mask = 0xff0000, \
  64. .vendor = 0x8086, \
  65. .device = id, \
  66. .subvendor = PCI_ANY_ID, \
  67. .subdevice = PCI_ANY_ID, \
  68. .driver_data = (unsigned long) info }
  69. static const struct intel_device_info intel_i830_info = {
  70. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  71. .has_overlay = 1, .overlay_needs_physical = 1,
  72. };
  73. static const struct intel_device_info intel_845g_info = {
  74. .gen = 2,
  75. .has_overlay = 1, .overlay_needs_physical = 1,
  76. };
  77. static const struct intel_device_info intel_i85x_info = {
  78. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  79. .cursor_needs_physical = 1,
  80. .has_overlay = 1, .overlay_needs_physical = 1,
  81. };
  82. static const struct intel_device_info intel_i865g_info = {
  83. .gen = 2,
  84. .has_overlay = 1, .overlay_needs_physical = 1,
  85. };
  86. static const struct intel_device_info intel_i915g_info = {
  87. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  88. .has_overlay = 1, .overlay_needs_physical = 1,
  89. };
  90. static const struct intel_device_info intel_i915gm_info = {
  91. .gen = 3, .is_mobile = 1,
  92. .cursor_needs_physical = 1,
  93. .has_overlay = 1, .overlay_needs_physical = 1,
  94. .supports_tv = 1,
  95. };
  96. static const struct intel_device_info intel_i945g_info = {
  97. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  98. .has_overlay = 1, .overlay_needs_physical = 1,
  99. };
  100. static const struct intel_device_info intel_i945gm_info = {
  101. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  102. .has_hotplug = 1, .cursor_needs_physical = 1,
  103. .has_overlay = 1, .overlay_needs_physical = 1,
  104. .supports_tv = 1,
  105. };
  106. static const struct intel_device_info intel_i965g_info = {
  107. .gen = 4, .is_broadwater = 1,
  108. .has_hotplug = 1,
  109. .has_overlay = 1,
  110. };
  111. static const struct intel_device_info intel_i965gm_info = {
  112. .gen = 4, .is_crestline = 1,
  113. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  114. .has_overlay = 1,
  115. .supports_tv = 1,
  116. };
  117. static const struct intel_device_info intel_g33_info = {
  118. .gen = 3, .is_g33 = 1,
  119. .need_gfx_hws = 1, .has_hotplug = 1,
  120. .has_overlay = 1,
  121. };
  122. static const struct intel_device_info intel_g45_info = {
  123. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  124. .has_pipe_cxsr = 1, .has_hotplug = 1,
  125. .has_bsd_ring = 1,
  126. };
  127. static const struct intel_device_info intel_gm45_info = {
  128. .gen = 4, .is_g4x = 1,
  129. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  130. .has_pipe_cxsr = 1, .has_hotplug = 1,
  131. .supports_tv = 1,
  132. .has_bsd_ring = 1,
  133. };
  134. static const struct intel_device_info intel_pineview_info = {
  135. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  136. .need_gfx_hws = 1, .has_hotplug = 1,
  137. .has_overlay = 1,
  138. };
  139. static const struct intel_device_info intel_ironlake_d_info = {
  140. .gen = 5,
  141. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  142. .has_bsd_ring = 1,
  143. };
  144. static const struct intel_device_info intel_ironlake_m_info = {
  145. .gen = 5, .is_mobile = 1,
  146. .need_gfx_hws = 1, .has_hotplug = 1,
  147. .has_fbc = 1,
  148. .has_bsd_ring = 1,
  149. };
  150. static const struct intel_device_info intel_sandybridge_d_info = {
  151. .gen = 6,
  152. .need_gfx_hws = 1, .has_hotplug = 1,
  153. .has_bsd_ring = 1,
  154. .has_blt_ring = 1,
  155. };
  156. static const struct intel_device_info intel_sandybridge_m_info = {
  157. .gen = 6, .is_mobile = 1,
  158. .need_gfx_hws = 1, .has_hotplug = 1,
  159. .has_fbc = 1,
  160. .has_bsd_ring = 1,
  161. .has_blt_ring = 1,
  162. };
  163. static const struct intel_device_info intel_ivybridge_d_info = {
  164. .is_ivybridge = 1, .gen = 7,
  165. .need_gfx_hws = 1, .has_hotplug = 1,
  166. .has_bsd_ring = 1,
  167. .has_blt_ring = 1,
  168. };
  169. static const struct intel_device_info intel_ivybridge_m_info = {
  170. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  171. .need_gfx_hws = 1, .has_hotplug = 1,
  172. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  173. .has_bsd_ring = 1,
  174. .has_blt_ring = 1,
  175. };
  176. static const struct pci_device_id pciidlist[] = { /* aka */
  177. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  178. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  179. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  180. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  181. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  182. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  183. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  184. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  185. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  186. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  187. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  188. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  189. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  190. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  191. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  192. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  193. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  194. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  195. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  196. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  197. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  198. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  199. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  200. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  201. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  202. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  203. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  204. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  205. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  206. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  207. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  208. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  209. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  210. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  211. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  212. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  213. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  214. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  215. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  216. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  217. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  218. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  219. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  220. {0, 0, 0}
  221. };
  222. #if defined(CONFIG_DRM_I915_KMS)
  223. MODULE_DEVICE_TABLE(pci, pciidlist);
  224. #endif
  225. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  226. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  227. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  228. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  229. void intel_detect_pch (struct drm_device *dev)
  230. {
  231. struct drm_i915_private *dev_priv = dev->dev_private;
  232. struct pci_dev *pch;
  233. /*
  234. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  235. * make graphics device passthrough work easy for VMM, that only
  236. * need to expose ISA bridge to let driver know the real hardware
  237. * underneath. This is a requirement from virtualization team.
  238. */
  239. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  240. if (pch) {
  241. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  242. int id;
  243. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  244. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  245. dev_priv->pch_type = PCH_IBX;
  246. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  247. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  248. dev_priv->pch_type = PCH_CPT;
  249. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  250. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  251. /* PantherPoint is CPT compatible */
  252. dev_priv->pch_type = PCH_CPT;
  253. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  254. }
  255. }
  256. pci_dev_put(pch);
  257. }
  258. }
  259. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  260. {
  261. int count;
  262. count = 0;
  263. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  264. udelay(10);
  265. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  266. POSTING_READ(FORCEWAKE);
  267. count = 0;
  268. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  269. udelay(10);
  270. }
  271. /*
  272. * Generally this is called implicitly by the register read function. However,
  273. * if some sequence requires the GT to not power down then this function should
  274. * be called at the beginning of the sequence followed by a call to
  275. * gen6_gt_force_wake_put() at the end of the sequence.
  276. */
  277. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  278. {
  279. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  280. /* Forcewake is atomic in case we get in here without the lock */
  281. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  282. __gen6_gt_force_wake_get(dev_priv);
  283. }
  284. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  285. {
  286. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  287. POSTING_READ(FORCEWAKE);
  288. }
  289. /*
  290. * see gen6_gt_force_wake_get()
  291. */
  292. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  293. {
  294. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  295. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  296. __gen6_gt_force_wake_put(dev_priv);
  297. }
  298. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  299. {
  300. int loop = 500;
  301. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  302. while (fifo < 20 && loop--) {
  303. udelay(10);
  304. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  305. }
  306. }
  307. static int i915_drm_freeze(struct drm_device *dev)
  308. {
  309. struct drm_i915_private *dev_priv = dev->dev_private;
  310. drm_kms_helper_poll_disable(dev);
  311. pci_save_state(dev->pdev);
  312. /* If KMS is active, we do the leavevt stuff here */
  313. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  314. int error = i915_gem_idle(dev);
  315. if (error) {
  316. dev_err(&dev->pdev->dev,
  317. "GEM idle failed, resume might fail\n");
  318. return error;
  319. }
  320. drm_irq_uninstall(dev);
  321. }
  322. i915_save_state(dev);
  323. intel_opregion_fini(dev);
  324. /* Modeset on resume, not lid events */
  325. dev_priv->modeset_on_lid = 0;
  326. return 0;
  327. }
  328. int i915_suspend(struct drm_device *dev, pm_message_t state)
  329. {
  330. int error;
  331. if (!dev || !dev->dev_private) {
  332. DRM_ERROR("dev: %p\n", dev);
  333. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  334. return -ENODEV;
  335. }
  336. if (state.event == PM_EVENT_PRETHAW)
  337. return 0;
  338. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  339. return 0;
  340. error = i915_drm_freeze(dev);
  341. if (error)
  342. return error;
  343. if (state.event == PM_EVENT_SUSPEND) {
  344. /* Shut down the device */
  345. pci_disable_device(dev->pdev);
  346. pci_set_power_state(dev->pdev, PCI_D3hot);
  347. }
  348. return 0;
  349. }
  350. static int i915_drm_thaw(struct drm_device *dev)
  351. {
  352. struct drm_i915_private *dev_priv = dev->dev_private;
  353. int error = 0;
  354. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  355. mutex_lock(&dev->struct_mutex);
  356. i915_gem_restore_gtt_mappings(dev);
  357. mutex_unlock(&dev->struct_mutex);
  358. }
  359. i915_restore_state(dev);
  360. intel_opregion_setup(dev);
  361. /* KMS EnterVT equivalent */
  362. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  363. mutex_lock(&dev->struct_mutex);
  364. dev_priv->mm.suspended = 0;
  365. error = i915_gem_init_ringbuffer(dev);
  366. mutex_unlock(&dev->struct_mutex);
  367. drm_mode_config_reset(dev);
  368. drm_irq_install(dev);
  369. /* Resume the modeset for every activated CRTC */
  370. drm_helper_resume_force_mode(dev);
  371. if (IS_IRONLAKE_M(dev))
  372. ironlake_enable_rc6(dev);
  373. }
  374. intel_opregion_init(dev);
  375. dev_priv->modeset_on_lid = 0;
  376. return error;
  377. }
  378. int i915_resume(struct drm_device *dev)
  379. {
  380. int ret;
  381. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  382. return 0;
  383. if (pci_enable_device(dev->pdev))
  384. return -EIO;
  385. pci_set_master(dev->pdev);
  386. ret = i915_drm_thaw(dev);
  387. if (ret)
  388. return ret;
  389. drm_kms_helper_poll_enable(dev);
  390. return 0;
  391. }
  392. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  393. {
  394. struct drm_i915_private *dev_priv = dev->dev_private;
  395. if (IS_I85X(dev))
  396. return -ENODEV;
  397. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  398. POSTING_READ(D_STATE);
  399. if (IS_I830(dev) || IS_845G(dev)) {
  400. I915_WRITE(DEBUG_RESET_I830,
  401. DEBUG_RESET_DISPLAY |
  402. DEBUG_RESET_RENDER |
  403. DEBUG_RESET_FULL);
  404. POSTING_READ(DEBUG_RESET_I830);
  405. msleep(1);
  406. I915_WRITE(DEBUG_RESET_I830, 0);
  407. POSTING_READ(DEBUG_RESET_I830);
  408. }
  409. msleep(1);
  410. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  411. POSTING_READ(D_STATE);
  412. return 0;
  413. }
  414. static int i965_reset_complete(struct drm_device *dev)
  415. {
  416. u8 gdrst;
  417. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  418. return gdrst & 0x1;
  419. }
  420. static int i965_do_reset(struct drm_device *dev, u8 flags)
  421. {
  422. u8 gdrst;
  423. /*
  424. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  425. * well as the reset bit (GR/bit 0). Setting the GR bit
  426. * triggers the reset; when done, the hardware will clear it.
  427. */
  428. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  429. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  430. return wait_for(i965_reset_complete(dev), 500);
  431. }
  432. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  433. {
  434. struct drm_i915_private *dev_priv = dev->dev_private;
  435. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  436. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  437. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  438. }
  439. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  440. {
  441. struct drm_i915_private *dev_priv = dev->dev_private;
  442. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  443. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  444. }
  445. /**
  446. * i965_reset - reset chip after a hang
  447. * @dev: drm device to reset
  448. * @flags: reset domains
  449. *
  450. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  451. * reset or otherwise an error code.
  452. *
  453. * Procedure is fairly simple:
  454. * - reset the chip using the reset reg
  455. * - re-init context state
  456. * - re-init hardware status page
  457. * - re-init ring buffer
  458. * - re-init interrupt state
  459. * - re-init display
  460. */
  461. int i915_reset(struct drm_device *dev, u8 flags)
  462. {
  463. drm_i915_private_t *dev_priv = dev->dev_private;
  464. /*
  465. * We really should only reset the display subsystem if we actually
  466. * need to
  467. */
  468. bool need_display = true;
  469. int ret;
  470. if (!i915_try_reset)
  471. return 0;
  472. if (!mutex_trylock(&dev->struct_mutex))
  473. return -EBUSY;
  474. i915_gem_reset(dev);
  475. ret = -ENODEV;
  476. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  477. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  478. } else switch (INTEL_INFO(dev)->gen) {
  479. case 7:
  480. case 6:
  481. ret = gen6_do_reset(dev, flags);
  482. /* If reset with a user forcewake, try to restore */
  483. if (atomic_read(&dev_priv->forcewake_count))
  484. __gen6_gt_force_wake_get(dev_priv);
  485. break;
  486. case 5:
  487. ret = ironlake_do_reset(dev, flags);
  488. break;
  489. case 4:
  490. ret = i965_do_reset(dev, flags);
  491. break;
  492. case 2:
  493. ret = i8xx_do_reset(dev, flags);
  494. break;
  495. }
  496. dev_priv->last_gpu_reset = get_seconds();
  497. if (ret) {
  498. DRM_ERROR("Failed to reset chip.\n");
  499. mutex_unlock(&dev->struct_mutex);
  500. return ret;
  501. }
  502. /* Ok, now get things going again... */
  503. /*
  504. * Everything depends on having the GTT running, so we need to start
  505. * there. Fortunately we don't need to do this unless we reset the
  506. * chip at a PCI level.
  507. *
  508. * Next we need to restore the context, but we don't use those
  509. * yet either...
  510. *
  511. * Ring buffer needs to be re-initialized in the KMS case, or if X
  512. * was running at the time of the reset (i.e. we weren't VT
  513. * switched away).
  514. */
  515. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  516. !dev_priv->mm.suspended) {
  517. dev_priv->mm.suspended = 0;
  518. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  519. if (HAS_BSD(dev))
  520. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  521. if (HAS_BLT(dev))
  522. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  523. mutex_unlock(&dev->struct_mutex);
  524. drm_irq_uninstall(dev);
  525. drm_mode_config_reset(dev);
  526. drm_irq_install(dev);
  527. mutex_lock(&dev->struct_mutex);
  528. }
  529. mutex_unlock(&dev->struct_mutex);
  530. /*
  531. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  532. * need to retrain the display link and cannot just restore the register
  533. * values.
  534. */
  535. if (need_display) {
  536. mutex_lock(&dev->mode_config.mutex);
  537. drm_helper_resume_force_mode(dev);
  538. mutex_unlock(&dev->mode_config.mutex);
  539. }
  540. return 0;
  541. }
  542. static int __devinit
  543. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  544. {
  545. /* Only bind to function 0 of the device. Early generations
  546. * used function 1 as a placeholder for multi-head. This causes
  547. * us confusion instead, especially on the systems where both
  548. * functions have the same PCI-ID!
  549. */
  550. if (PCI_FUNC(pdev->devfn))
  551. return -ENODEV;
  552. return drm_get_pci_dev(pdev, ent, &driver);
  553. }
  554. static void
  555. i915_pci_remove(struct pci_dev *pdev)
  556. {
  557. struct drm_device *dev = pci_get_drvdata(pdev);
  558. drm_put_dev(dev);
  559. }
  560. static int i915_pm_suspend(struct device *dev)
  561. {
  562. struct pci_dev *pdev = to_pci_dev(dev);
  563. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  564. int error;
  565. if (!drm_dev || !drm_dev->dev_private) {
  566. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  567. return -ENODEV;
  568. }
  569. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  570. return 0;
  571. error = i915_drm_freeze(drm_dev);
  572. if (error)
  573. return error;
  574. pci_disable_device(pdev);
  575. pci_set_power_state(pdev, PCI_D3hot);
  576. return 0;
  577. }
  578. static int i915_pm_resume(struct device *dev)
  579. {
  580. struct pci_dev *pdev = to_pci_dev(dev);
  581. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  582. return i915_resume(drm_dev);
  583. }
  584. static int i915_pm_freeze(struct device *dev)
  585. {
  586. struct pci_dev *pdev = to_pci_dev(dev);
  587. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  588. if (!drm_dev || !drm_dev->dev_private) {
  589. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  590. return -ENODEV;
  591. }
  592. return i915_drm_freeze(drm_dev);
  593. }
  594. static int i915_pm_thaw(struct device *dev)
  595. {
  596. struct pci_dev *pdev = to_pci_dev(dev);
  597. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  598. return i915_drm_thaw(drm_dev);
  599. }
  600. static int i915_pm_poweroff(struct device *dev)
  601. {
  602. struct pci_dev *pdev = to_pci_dev(dev);
  603. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  604. return i915_drm_freeze(drm_dev);
  605. }
  606. static const struct dev_pm_ops i915_pm_ops = {
  607. .suspend = i915_pm_suspend,
  608. .resume = i915_pm_resume,
  609. .freeze = i915_pm_freeze,
  610. .thaw = i915_pm_thaw,
  611. .poweroff = i915_pm_poweroff,
  612. .restore = i915_pm_resume,
  613. };
  614. static struct vm_operations_struct i915_gem_vm_ops = {
  615. .fault = i915_gem_fault,
  616. .open = drm_gem_vm_open,
  617. .close = drm_gem_vm_close,
  618. };
  619. static struct drm_driver driver = {
  620. /* don't use mtrr's here, the Xserver or user space app should
  621. * deal with them for intel hardware.
  622. */
  623. .driver_features =
  624. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  625. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  626. .load = i915_driver_load,
  627. .unload = i915_driver_unload,
  628. .open = i915_driver_open,
  629. .lastclose = i915_driver_lastclose,
  630. .preclose = i915_driver_preclose,
  631. .postclose = i915_driver_postclose,
  632. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  633. .suspend = i915_suspend,
  634. .resume = i915_resume,
  635. .device_is_agp = i915_driver_device_is_agp,
  636. .reclaim_buffers = drm_core_reclaim_buffers,
  637. .master_create = i915_master_create,
  638. .master_destroy = i915_master_destroy,
  639. #if defined(CONFIG_DEBUG_FS)
  640. .debugfs_init = i915_debugfs_init,
  641. .debugfs_cleanup = i915_debugfs_cleanup,
  642. #endif
  643. .gem_init_object = i915_gem_init_object,
  644. .gem_free_object = i915_gem_free_object,
  645. .gem_vm_ops = &i915_gem_vm_ops,
  646. .dumb_create = i915_gem_dumb_create,
  647. .dumb_map_offset = i915_gem_mmap_gtt,
  648. .dumb_destroy = i915_gem_dumb_destroy,
  649. .ioctls = i915_ioctls,
  650. .fops = {
  651. .owner = THIS_MODULE,
  652. .open = drm_open,
  653. .release = drm_release,
  654. .unlocked_ioctl = drm_ioctl,
  655. .mmap = drm_gem_mmap,
  656. .poll = drm_poll,
  657. .fasync = drm_fasync,
  658. .read = drm_read,
  659. #ifdef CONFIG_COMPAT
  660. .compat_ioctl = i915_compat_ioctl,
  661. #endif
  662. .llseek = noop_llseek,
  663. },
  664. .name = DRIVER_NAME,
  665. .desc = DRIVER_DESC,
  666. .date = DRIVER_DATE,
  667. .major = DRIVER_MAJOR,
  668. .minor = DRIVER_MINOR,
  669. .patchlevel = DRIVER_PATCHLEVEL,
  670. };
  671. static struct pci_driver i915_pci_driver = {
  672. .name = DRIVER_NAME,
  673. .id_table = pciidlist,
  674. .probe = i915_pci_probe,
  675. .remove = i915_pci_remove,
  676. .driver.pm = &i915_pm_ops,
  677. };
  678. static int __init i915_init(void)
  679. {
  680. if (!intel_agp_enabled) {
  681. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  682. return -ENODEV;
  683. }
  684. driver.num_ioctls = i915_max_ioctl;
  685. /*
  686. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  687. * explicitly disabled with the module pararmeter.
  688. *
  689. * Otherwise, just follow the parameter (defaulting to off).
  690. *
  691. * Allow optional vga_text_mode_force boot option to override
  692. * the default behavior.
  693. */
  694. #if defined(CONFIG_DRM_I915_KMS)
  695. if (i915_modeset != 0)
  696. driver.driver_features |= DRIVER_MODESET;
  697. #endif
  698. if (i915_modeset == 1)
  699. driver.driver_features |= DRIVER_MODESET;
  700. #ifdef CONFIG_VGA_CONSOLE
  701. if (vgacon_text_force() && i915_modeset == -1)
  702. driver.driver_features &= ~DRIVER_MODESET;
  703. #endif
  704. if (!(driver.driver_features & DRIVER_MODESET))
  705. driver.get_vblank_timestamp = NULL;
  706. return drm_pci_init(&driver, &i915_pci_driver);
  707. }
  708. static void __exit i915_exit(void)
  709. {
  710. drm_pci_exit(&driver, &i915_pci_driver);
  711. }
  712. module_init(i915_init);
  713. module_exit(i915_exit);
  714. MODULE_AUTHOR(DRIVER_AUTHOR);
  715. MODULE_DESCRIPTION(DRIVER_DESC);
  716. MODULE_LICENSE("GPL and additional rights");