wifi.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_WIFI_H__
  30. #define __RTL_WIFI_H__
  31. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  32. #include <linux/sched.h>
  33. #include <linux/firmware.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include <linux/usb.h>
  37. #include <net/mac80211.h>
  38. #include <linux/completion.h>
  39. #include "debug.h"
  40. #define RF_CHANGE_BY_INIT 0
  41. #define RF_CHANGE_BY_IPS BIT(28)
  42. #define RF_CHANGE_BY_PS BIT(29)
  43. #define RF_CHANGE_BY_HW BIT(30)
  44. #define RF_CHANGE_BY_SW BIT(31)
  45. #define IQK_ADDA_REG_NUM 16
  46. #define IQK_MAC_REG_NUM 4
  47. #define MAX_KEY_LEN 61
  48. #define KEY_BUF_SIZE 5
  49. /* QoS related. */
  50. /*aci: 0x00 Best Effort*/
  51. /*aci: 0x01 Background*/
  52. /*aci: 0x10 Video*/
  53. /*aci: 0x11 Voice*/
  54. /*Max: define total number.*/
  55. #define AC0_BE 0
  56. #define AC1_BK 1
  57. #define AC2_VI 2
  58. #define AC3_VO 3
  59. #define AC_MAX 4
  60. #define QOS_QUEUE_NUM 4
  61. #define RTL_MAC80211_NUM_QUEUE 5
  62. #define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
  63. #define RTL_USB_MAX_RX_COUNT 100
  64. #define QBSS_LOAD_SIZE 5
  65. #define MAX_WMMELE_LENGTH 64
  66. #define TOTAL_CAM_ENTRY 32
  67. /*slot time for 11g. */
  68. #define RTL_SLOT_TIME_9 9
  69. #define RTL_SLOT_TIME_20 20
  70. /*related with tcp/ip. */
  71. /*if_ehther.h*/
  72. #define ETH_P_PAE 0x888E /*Port Access Entity (IEEE 802.1X) */
  73. #define ETH_P_IP 0x0800 /*Internet Protocol packet */
  74. #define ETH_P_ARP 0x0806 /*Address Resolution packet */
  75. #define SNAP_SIZE 6
  76. #define PROTOC_TYPE_SIZE 2
  77. /*related with 802.11 frame*/
  78. #define MAC80211_3ADDR_LEN 24
  79. #define MAC80211_4ADDR_LEN 30
  80. #define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
  81. #define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
  82. #define MAX_PG_GROUP 13
  83. #define CHANNEL_GROUP_MAX_2G 3
  84. #define CHANNEL_GROUP_IDX_5GL 3
  85. #define CHANNEL_GROUP_IDX_5GM 6
  86. #define CHANNEL_GROUP_IDX_5GH 9
  87. #define CHANNEL_GROUP_MAX_5G 9
  88. #define CHANNEL_MAX_NUMBER_2G 14
  89. #define AVG_THERMAL_NUM 8
  90. #define MAX_TID_COUNT 9
  91. /* for early mode */
  92. #define FCS_LEN 4
  93. #define EM_HDR_LEN 8
  94. enum intf_type {
  95. INTF_PCI = 0,
  96. INTF_USB = 1,
  97. };
  98. enum radio_path {
  99. RF90_PATH_A = 0,
  100. RF90_PATH_B = 1,
  101. RF90_PATH_C = 2,
  102. RF90_PATH_D = 3,
  103. };
  104. enum rt_eeprom_type {
  105. EEPROM_93C46,
  106. EEPROM_93C56,
  107. EEPROM_BOOT_EFUSE,
  108. };
  109. enum ttl_status {
  110. RTL_STATUS_INTERFACE_START = 0,
  111. };
  112. enum hardware_type {
  113. HARDWARE_TYPE_RTL8192E,
  114. HARDWARE_TYPE_RTL8192U,
  115. HARDWARE_TYPE_RTL8192SE,
  116. HARDWARE_TYPE_RTL8192SU,
  117. HARDWARE_TYPE_RTL8192CE,
  118. HARDWARE_TYPE_RTL8192CU,
  119. HARDWARE_TYPE_RTL8192DE,
  120. HARDWARE_TYPE_RTL8192DU,
  121. HARDWARE_TYPE_RTL8723AE,
  122. HARDWARE_TYPE_RTL8723U,
  123. /* keep it last */
  124. HARDWARE_TYPE_NUM
  125. };
  126. #define IS_HARDWARE_TYPE_8192SU(rtlhal) \
  127. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
  128. #define IS_HARDWARE_TYPE_8192SE(rtlhal) \
  129. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  130. #define IS_HARDWARE_TYPE_8192CE(rtlhal) \
  131. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
  132. #define IS_HARDWARE_TYPE_8192CU(rtlhal) \
  133. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
  134. #define IS_HARDWARE_TYPE_8192DE(rtlhal) \
  135. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
  136. #define IS_HARDWARE_TYPE_8192DU(rtlhal) \
  137. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
  138. #define IS_HARDWARE_TYPE_8723E(rtlhal) \
  139. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
  140. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  141. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  142. #define IS_HARDWARE_TYPE_8192S(rtlhal) \
  143. (IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
  144. #define IS_HARDWARE_TYPE_8192C(rtlhal) \
  145. (IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
  146. #define IS_HARDWARE_TYPE_8192D(rtlhal) \
  147. (IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
  148. #define IS_HARDWARE_TYPE_8723(rtlhal) \
  149. (IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
  150. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  151. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  152. #define RX_HAL_IS_CCK_RATE(_pdesc)\
  153. (_pdesc->rxmcs == DESC92_RATE1M || \
  154. _pdesc->rxmcs == DESC92_RATE2M || \
  155. _pdesc->rxmcs == DESC92_RATE5_5M || \
  156. _pdesc->rxmcs == DESC92_RATE11M)
  157. enum scan_operation_backup_opt {
  158. SCAN_OPT_BACKUP = 0,
  159. SCAN_OPT_RESTORE,
  160. SCAN_OPT_MAX
  161. };
  162. /*RF state.*/
  163. enum rf_pwrstate {
  164. ERFON,
  165. ERFSLEEP,
  166. ERFOFF
  167. };
  168. struct bb_reg_def {
  169. u32 rfintfs;
  170. u32 rfintfi;
  171. u32 rfintfo;
  172. u32 rfintfe;
  173. u32 rf3wire_offset;
  174. u32 rflssi_select;
  175. u32 rftxgain_stage;
  176. u32 rfhssi_para1;
  177. u32 rfhssi_para2;
  178. u32 rfswitch_control;
  179. u32 rfagc_control1;
  180. u32 rfagc_control2;
  181. u32 rfrxiq_imbalance;
  182. u32 rfrx_afe;
  183. u32 rftxiq_imbalance;
  184. u32 rftx_afe;
  185. u32 rflssi_readback;
  186. u32 rflssi_readbackpi;
  187. };
  188. enum io_type {
  189. IO_CMD_PAUSE_DM_BY_SCAN = 0,
  190. IO_CMD_RESUME_DM_BY_SCAN = 1,
  191. };
  192. enum hw_variables {
  193. HW_VAR_ETHER_ADDR,
  194. HW_VAR_MULTICAST_REG,
  195. HW_VAR_BASIC_RATE,
  196. HW_VAR_BSSID,
  197. HW_VAR_MEDIA_STATUS,
  198. HW_VAR_SECURITY_CONF,
  199. HW_VAR_BEACON_INTERVAL,
  200. HW_VAR_ATIM_WINDOW,
  201. HW_VAR_LISTEN_INTERVAL,
  202. HW_VAR_CS_COUNTER,
  203. HW_VAR_DEFAULTKEY0,
  204. HW_VAR_DEFAULTKEY1,
  205. HW_VAR_DEFAULTKEY2,
  206. HW_VAR_DEFAULTKEY3,
  207. HW_VAR_SIFS,
  208. HW_VAR_DIFS,
  209. HW_VAR_EIFS,
  210. HW_VAR_SLOT_TIME,
  211. HW_VAR_ACK_PREAMBLE,
  212. HW_VAR_CW_CONFIG,
  213. HW_VAR_CW_VALUES,
  214. HW_VAR_RATE_FALLBACK_CONTROL,
  215. HW_VAR_CONTENTION_WINDOW,
  216. HW_VAR_RETRY_COUNT,
  217. HW_VAR_TR_SWITCH,
  218. HW_VAR_COMMAND,
  219. HW_VAR_WPA_CONFIG,
  220. HW_VAR_AMPDU_MIN_SPACE,
  221. HW_VAR_SHORTGI_DENSITY,
  222. HW_VAR_AMPDU_FACTOR,
  223. HW_VAR_MCS_RATE_AVAILABLE,
  224. HW_VAR_AC_PARAM,
  225. HW_VAR_ACM_CTRL,
  226. HW_VAR_DIS_Req_Qsize,
  227. HW_VAR_CCX_CHNL_LOAD,
  228. HW_VAR_CCX_NOISE_HISTOGRAM,
  229. HW_VAR_CCX_CLM_NHM,
  230. HW_VAR_TxOPLimit,
  231. HW_VAR_TURBO_MODE,
  232. HW_VAR_RF_STATE,
  233. HW_VAR_RF_OFF_BY_HW,
  234. HW_VAR_BUS_SPEED,
  235. HW_VAR_SET_DEV_POWER,
  236. HW_VAR_RCR,
  237. HW_VAR_RATR_0,
  238. HW_VAR_RRSR,
  239. HW_VAR_CPU_RST,
  240. HW_VAR_CECHK_BSSID,
  241. HW_VAR_LBK_MODE,
  242. HW_VAR_AES_11N_FIX,
  243. HW_VAR_USB_RX_AGGR,
  244. HW_VAR_USER_CONTROL_TURBO_MODE,
  245. HW_VAR_RETRY_LIMIT,
  246. HW_VAR_INIT_TX_RATE,
  247. HW_VAR_TX_RATE_REG,
  248. HW_VAR_EFUSE_USAGE,
  249. HW_VAR_EFUSE_BYTES,
  250. HW_VAR_AUTOLOAD_STATUS,
  251. HW_VAR_RF_2R_DISABLE,
  252. HW_VAR_SET_RPWM,
  253. HW_VAR_H2C_FW_PWRMODE,
  254. HW_VAR_H2C_FW_JOINBSSRPT,
  255. HW_VAR_FW_PSMODE_STATUS,
  256. HW_VAR_1X1_RECV_COMBINE,
  257. HW_VAR_STOP_SEND_BEACON,
  258. HW_VAR_TSF_TIMER,
  259. HW_VAR_IO_CMD,
  260. HW_VAR_RF_RECOVERY,
  261. HW_VAR_H2C_FW_UPDATE_GTK,
  262. HW_VAR_WF_MASK,
  263. HW_VAR_WF_CRC,
  264. HW_VAR_WF_IS_MAC_ADDR,
  265. HW_VAR_H2C_FW_OFFLOAD,
  266. HW_VAR_RESET_WFCRC,
  267. HW_VAR_HANDLE_FW_C2H,
  268. HW_VAR_DL_FW_RSVD_PAGE,
  269. HW_VAR_AID,
  270. HW_VAR_HW_SEQ_ENABLE,
  271. HW_VAR_CORRECT_TSF,
  272. HW_VAR_BCN_VALID,
  273. HW_VAR_FWLPS_RF_ON,
  274. HW_VAR_DUAL_TSF_RST,
  275. HW_VAR_SWITCH_EPHY_WoWLAN,
  276. HW_VAR_INT_MIGRATION,
  277. HW_VAR_INT_AC,
  278. HW_VAR_RF_TIMING,
  279. HW_VAR_MRC,
  280. HW_VAR_MGT_FILTER,
  281. HW_VAR_CTRL_FILTER,
  282. HW_VAR_DATA_FILTER,
  283. };
  284. enum _RT_MEDIA_STATUS {
  285. RT_MEDIA_DISCONNECT = 0,
  286. RT_MEDIA_CONNECT = 1
  287. };
  288. enum rt_oem_id {
  289. RT_CID_DEFAULT = 0,
  290. RT_CID_8187_ALPHA0 = 1,
  291. RT_CID_8187_SERCOMM_PS = 2,
  292. RT_CID_8187_HW_LED = 3,
  293. RT_CID_8187_NETGEAR = 4,
  294. RT_CID_WHQL = 5,
  295. RT_CID_819x_CAMEO = 6,
  296. RT_CID_819x_RUNTOP = 7,
  297. RT_CID_819x_Senao = 8,
  298. RT_CID_TOSHIBA = 9,
  299. RT_CID_819x_Netcore = 10,
  300. RT_CID_Nettronix = 11,
  301. RT_CID_DLINK = 12,
  302. RT_CID_PRONET = 13,
  303. RT_CID_COREGA = 14,
  304. RT_CID_819x_ALPHA = 15,
  305. RT_CID_819x_Sitecom = 16,
  306. RT_CID_CCX = 17,
  307. RT_CID_819x_Lenovo = 18,
  308. RT_CID_819x_QMI = 19,
  309. RT_CID_819x_Edimax_Belkin = 20,
  310. RT_CID_819x_Sercomm_Belkin = 21,
  311. RT_CID_819x_CAMEO1 = 22,
  312. RT_CID_819x_MSI = 23,
  313. RT_CID_819x_Acer = 24,
  314. RT_CID_819x_HP = 27,
  315. RT_CID_819x_CLEVO = 28,
  316. RT_CID_819x_Arcadyan_Belkin = 29,
  317. RT_CID_819x_SAMSUNG = 30,
  318. RT_CID_819x_WNC_COREGA = 31,
  319. RT_CID_819x_Foxcoon = 32,
  320. RT_CID_819x_DELL = 33,
  321. };
  322. enum hw_descs {
  323. HW_DESC_OWN,
  324. HW_DESC_RXOWN,
  325. HW_DESC_TX_NEXTDESC_ADDR,
  326. HW_DESC_TXBUFF_ADDR,
  327. HW_DESC_RXBUFF_ADDR,
  328. HW_DESC_RXPKT_LEN,
  329. HW_DESC_RXERO,
  330. };
  331. enum prime_sc {
  332. PRIME_CHNL_OFFSET_DONT_CARE = 0,
  333. PRIME_CHNL_OFFSET_LOWER = 1,
  334. PRIME_CHNL_OFFSET_UPPER = 2,
  335. };
  336. enum rf_type {
  337. RF_1T1R = 0,
  338. RF_1T2R = 1,
  339. RF_2T2R = 2,
  340. RF_2T2R_GREEN = 3,
  341. };
  342. enum ht_channel_width {
  343. HT_CHANNEL_WIDTH_20 = 0,
  344. HT_CHANNEL_WIDTH_20_40 = 1,
  345. };
  346. /* Ref: 802.11i sepc D10.0 7.3.2.25.1
  347. Cipher Suites Encryption Algorithms */
  348. enum rt_enc_alg {
  349. NO_ENCRYPTION = 0,
  350. WEP40_ENCRYPTION = 1,
  351. TKIP_ENCRYPTION = 2,
  352. RSERVED_ENCRYPTION = 3,
  353. AESCCMP_ENCRYPTION = 4,
  354. WEP104_ENCRYPTION = 5,
  355. AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
  356. };
  357. enum rtl_hal_state {
  358. _HAL_STATE_STOP = 0,
  359. _HAL_STATE_START = 1,
  360. };
  361. enum rtl_desc92_rate {
  362. DESC92_RATE1M = 0x00,
  363. DESC92_RATE2M = 0x01,
  364. DESC92_RATE5_5M = 0x02,
  365. DESC92_RATE11M = 0x03,
  366. DESC92_RATE6M = 0x04,
  367. DESC92_RATE9M = 0x05,
  368. DESC92_RATE12M = 0x06,
  369. DESC92_RATE18M = 0x07,
  370. DESC92_RATE24M = 0x08,
  371. DESC92_RATE36M = 0x09,
  372. DESC92_RATE48M = 0x0a,
  373. DESC92_RATE54M = 0x0b,
  374. DESC92_RATEMCS0 = 0x0c,
  375. DESC92_RATEMCS1 = 0x0d,
  376. DESC92_RATEMCS2 = 0x0e,
  377. DESC92_RATEMCS3 = 0x0f,
  378. DESC92_RATEMCS4 = 0x10,
  379. DESC92_RATEMCS5 = 0x11,
  380. DESC92_RATEMCS6 = 0x12,
  381. DESC92_RATEMCS7 = 0x13,
  382. DESC92_RATEMCS8 = 0x14,
  383. DESC92_RATEMCS9 = 0x15,
  384. DESC92_RATEMCS10 = 0x16,
  385. DESC92_RATEMCS11 = 0x17,
  386. DESC92_RATEMCS12 = 0x18,
  387. DESC92_RATEMCS13 = 0x19,
  388. DESC92_RATEMCS14 = 0x1a,
  389. DESC92_RATEMCS15 = 0x1b,
  390. DESC92_RATEMCS15_SG = 0x1c,
  391. DESC92_RATEMCS32 = 0x20,
  392. };
  393. enum rtl_var_map {
  394. /*reg map */
  395. SYS_ISO_CTRL = 0,
  396. SYS_FUNC_EN,
  397. SYS_CLK,
  398. MAC_RCR_AM,
  399. MAC_RCR_AB,
  400. MAC_RCR_ACRC32,
  401. MAC_RCR_ACF,
  402. MAC_RCR_AAP,
  403. /*efuse map */
  404. EFUSE_TEST,
  405. EFUSE_CTRL,
  406. EFUSE_CLK,
  407. EFUSE_CLK_CTRL,
  408. EFUSE_PWC_EV12V,
  409. EFUSE_FEN_ELDR,
  410. EFUSE_LOADER_CLK_EN,
  411. EFUSE_ANA8M,
  412. EFUSE_HWSET_MAX_SIZE,
  413. EFUSE_MAX_SECTION_MAP,
  414. EFUSE_REAL_CONTENT_SIZE,
  415. EFUSE_OOB_PROTECT_BYTES_LEN,
  416. /*CAM map */
  417. RWCAM,
  418. WCAMI,
  419. RCAMO,
  420. CAMDBG,
  421. SECR,
  422. SEC_CAM_NONE,
  423. SEC_CAM_WEP40,
  424. SEC_CAM_TKIP,
  425. SEC_CAM_AES,
  426. SEC_CAM_WEP104,
  427. /*IMR map */
  428. RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
  429. RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
  430. RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
  431. RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
  432. RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
  433. RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
  434. RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
  435. RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
  436. RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
  437. RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
  438. RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
  439. RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
  440. RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
  441. RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
  442. RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
  443. RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
  444. RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
  445. RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
  446. RTL_IMR_BcnInt, /*Beacon DMA Interrupt 0 */
  447. RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
  448. RTL_IMR_RDU, /*Receive Descriptor Unavailable */
  449. RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
  450. RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
  451. RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
  452. RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
  453. RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
  454. RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
  455. RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
  456. RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
  457. RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
  458. RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
  459. RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
  460. RTL_IMR_ROK, /*Receive DMA OK Interrupt */
  461. RTL_IBSS_INT_MASKS, /*(RTL_IMR_BcnInt | RTL_IMR_TBDOK |
  462. * RTL_IMR_TBDER) */
  463. /*CCK Rates, TxHT = 0 */
  464. RTL_RC_CCK_RATE1M,
  465. RTL_RC_CCK_RATE2M,
  466. RTL_RC_CCK_RATE5_5M,
  467. RTL_RC_CCK_RATE11M,
  468. /*OFDM Rates, TxHT = 0 */
  469. RTL_RC_OFDM_RATE6M,
  470. RTL_RC_OFDM_RATE9M,
  471. RTL_RC_OFDM_RATE12M,
  472. RTL_RC_OFDM_RATE18M,
  473. RTL_RC_OFDM_RATE24M,
  474. RTL_RC_OFDM_RATE36M,
  475. RTL_RC_OFDM_RATE48M,
  476. RTL_RC_OFDM_RATE54M,
  477. RTL_RC_HT_RATEMCS7,
  478. RTL_RC_HT_RATEMCS15,
  479. /*keep it last */
  480. RTL_VAR_MAP_MAX,
  481. };
  482. /*Firmware PS mode for control LPS.*/
  483. enum _fw_ps_mode {
  484. FW_PS_ACTIVE_MODE = 0,
  485. FW_PS_MIN_MODE = 1,
  486. FW_PS_MAX_MODE = 2,
  487. FW_PS_DTIM_MODE = 3,
  488. FW_PS_VOIP_MODE = 4,
  489. FW_PS_UAPSD_WMM_MODE = 5,
  490. FW_PS_UAPSD_MODE = 6,
  491. FW_PS_IBSS_MODE = 7,
  492. FW_PS_WWLAN_MODE = 8,
  493. FW_PS_PM_Radio_Off = 9,
  494. FW_PS_PM_Card_Disable = 10,
  495. };
  496. enum rt_psmode {
  497. EACTIVE, /*Active/Continuous access. */
  498. EMAXPS, /*Max power save mode. */
  499. EFASTPS, /*Fast power save mode. */
  500. EAUTOPS, /*Auto power save mode. */
  501. };
  502. /*LED related.*/
  503. enum led_ctl_mode {
  504. LED_CTL_POWER_ON = 1,
  505. LED_CTL_LINK = 2,
  506. LED_CTL_NO_LINK = 3,
  507. LED_CTL_TX = 4,
  508. LED_CTL_RX = 5,
  509. LED_CTL_SITE_SURVEY = 6,
  510. LED_CTL_POWER_OFF = 7,
  511. LED_CTL_START_TO_LINK = 8,
  512. LED_CTL_START_WPS = 9,
  513. LED_CTL_STOP_WPS = 10,
  514. };
  515. enum rtl_led_pin {
  516. LED_PIN_GPIO0,
  517. LED_PIN_LED0,
  518. LED_PIN_LED1,
  519. LED_PIN_LED2
  520. };
  521. /*QoS related.*/
  522. /*acm implementation method.*/
  523. enum acm_method {
  524. eAcmWay0_SwAndHw = 0,
  525. eAcmWay1_HW = 1,
  526. eAcmWay2_SW = 2,
  527. };
  528. enum macphy_mode {
  529. SINGLEMAC_SINGLEPHY = 0,
  530. DUALMAC_DUALPHY,
  531. DUALMAC_SINGLEPHY,
  532. };
  533. enum band_type {
  534. BAND_ON_2_4G = 0,
  535. BAND_ON_5G,
  536. BAND_ON_BOTH,
  537. BANDMAX
  538. };
  539. /*aci/aifsn Field.
  540. Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
  541. union aci_aifsn {
  542. u8 char_data;
  543. struct {
  544. u8 aifsn:4;
  545. u8 acm:1;
  546. u8 aci:2;
  547. u8 reserved:1;
  548. } f; /* Field */
  549. };
  550. /*mlme related.*/
  551. enum wireless_mode {
  552. WIRELESS_MODE_UNKNOWN = 0x00,
  553. WIRELESS_MODE_A = 0x01,
  554. WIRELESS_MODE_B = 0x02,
  555. WIRELESS_MODE_G = 0x04,
  556. WIRELESS_MODE_AUTO = 0x08,
  557. WIRELESS_MODE_N_24G = 0x10,
  558. WIRELESS_MODE_N_5G = 0x20
  559. };
  560. #define IS_WIRELESS_MODE_A(wirelessmode) \
  561. (wirelessmode == WIRELESS_MODE_A)
  562. #define IS_WIRELESS_MODE_B(wirelessmode) \
  563. (wirelessmode == WIRELESS_MODE_B)
  564. #define IS_WIRELESS_MODE_G(wirelessmode) \
  565. (wirelessmode == WIRELESS_MODE_G)
  566. #define IS_WIRELESS_MODE_N_24G(wirelessmode) \
  567. (wirelessmode == WIRELESS_MODE_N_24G)
  568. #define IS_WIRELESS_MODE_N_5G(wirelessmode) \
  569. (wirelessmode == WIRELESS_MODE_N_5G)
  570. enum ratr_table_mode {
  571. RATR_INX_WIRELESS_NGB = 0,
  572. RATR_INX_WIRELESS_NG = 1,
  573. RATR_INX_WIRELESS_NB = 2,
  574. RATR_INX_WIRELESS_N = 3,
  575. RATR_INX_WIRELESS_GB = 4,
  576. RATR_INX_WIRELESS_G = 5,
  577. RATR_INX_WIRELESS_B = 6,
  578. RATR_INX_WIRELESS_MC = 7,
  579. RATR_INX_WIRELESS_A = 8,
  580. };
  581. enum rtl_link_state {
  582. MAC80211_NOLINK = 0,
  583. MAC80211_LINKING = 1,
  584. MAC80211_LINKED = 2,
  585. MAC80211_LINKED_SCANNING = 3,
  586. };
  587. enum act_category {
  588. ACT_CAT_QOS = 1,
  589. ACT_CAT_DLS = 2,
  590. ACT_CAT_BA = 3,
  591. ACT_CAT_HT = 7,
  592. ACT_CAT_WMM = 17,
  593. };
  594. enum ba_action {
  595. ACT_ADDBAREQ = 0,
  596. ACT_ADDBARSP = 1,
  597. ACT_DELBA = 2,
  598. };
  599. struct octet_string {
  600. u8 *octet;
  601. u16 length;
  602. };
  603. struct rtl_hdr_3addr {
  604. __le16 frame_ctl;
  605. __le16 duration_id;
  606. u8 addr1[ETH_ALEN];
  607. u8 addr2[ETH_ALEN];
  608. u8 addr3[ETH_ALEN];
  609. __le16 seq_ctl;
  610. u8 payload[0];
  611. } __packed;
  612. struct rtl_info_element {
  613. u8 id;
  614. u8 len;
  615. u8 data[0];
  616. } __packed;
  617. struct rtl_probe_rsp {
  618. struct rtl_hdr_3addr header;
  619. u32 time_stamp[2];
  620. __le16 beacon_interval;
  621. __le16 capability;
  622. /*SSID, supported rates, FH params, DS params,
  623. CF params, IBSS params, TIM (if beacon), RSN */
  624. struct rtl_info_element info_element[0];
  625. } __packed;
  626. /*LED related.*/
  627. /*ledpin Identify how to implement this SW led.*/
  628. struct rtl_led {
  629. void *hw;
  630. enum rtl_led_pin ledpin;
  631. bool ledon;
  632. };
  633. struct rtl_led_ctl {
  634. bool led_opendrain;
  635. struct rtl_led sw_led0;
  636. struct rtl_led sw_led1;
  637. };
  638. struct rtl_qos_parameters {
  639. __le16 cw_min;
  640. __le16 cw_max;
  641. u8 aifs;
  642. u8 flag;
  643. __le16 tx_op;
  644. } __packed;
  645. struct rt_smooth_data {
  646. u32 elements[100]; /*array to store values */
  647. u32 index; /*index to current array to store */
  648. u32 total_num; /*num of valid elements */
  649. u32 total_val; /*sum of valid elements */
  650. };
  651. struct false_alarm_statistics {
  652. u32 cnt_parity_fail;
  653. u32 cnt_rate_illegal;
  654. u32 cnt_crc8_fail;
  655. u32 cnt_mcs_fail;
  656. u32 cnt_fast_fsync_fail;
  657. u32 cnt_sb_search_fail;
  658. u32 cnt_ofdm_fail;
  659. u32 cnt_cck_fail;
  660. u32 cnt_all;
  661. };
  662. struct init_gain {
  663. u8 xaagccore1;
  664. u8 xbagccore1;
  665. u8 xcagccore1;
  666. u8 xdagccore1;
  667. u8 cca;
  668. };
  669. struct wireless_stats {
  670. unsigned long txbytesunicast;
  671. unsigned long txbytesmulticast;
  672. unsigned long txbytesbroadcast;
  673. unsigned long rxbytesunicast;
  674. long rx_snr_db[4];
  675. /*Correct smoothed ss in Dbm, only used
  676. in driver to report real power now. */
  677. long recv_signal_power;
  678. long signal_quality;
  679. long last_sigstrength_inpercent;
  680. u32 rssi_calculate_cnt;
  681. /*Transformed, in dbm. Beautified signal
  682. strength for UI, not correct. */
  683. long signal_strength;
  684. u8 rx_rssi_percentage[4];
  685. u8 rx_evm_percentage[2];
  686. struct rt_smooth_data ui_rssi;
  687. struct rt_smooth_data ui_link_quality;
  688. };
  689. struct rate_adaptive {
  690. u8 rate_adaptive_disabled;
  691. u8 ratr_state;
  692. u16 reserve;
  693. u32 high_rssi_thresh_for_ra;
  694. u32 high2low_rssi_thresh_for_ra;
  695. u8 low2high_rssi_thresh_for_ra40m;
  696. u32 low_rssi_thresh_for_ra40M;
  697. u8 low2high_rssi_thresh_for_ra20m;
  698. u32 low_rssi_thresh_for_ra20M;
  699. u32 upper_rssi_threshold_ratr;
  700. u32 middleupper_rssi_threshold_ratr;
  701. u32 middle_rssi_threshold_ratr;
  702. u32 middlelow_rssi_threshold_ratr;
  703. u32 low_rssi_threshold_ratr;
  704. u32 ultralow_rssi_threshold_ratr;
  705. u32 low_rssi_threshold_ratr_40m;
  706. u32 low_rssi_threshold_ratr_20m;
  707. u8 ping_rssi_enable;
  708. u32 ping_rssi_ratr;
  709. u32 ping_rssi_thresh_for_ra;
  710. u32 last_ratr;
  711. u8 pre_ratr_state;
  712. };
  713. struct regd_pair_mapping {
  714. u16 reg_dmnenum;
  715. u16 reg_5ghz_ctl;
  716. u16 reg_2ghz_ctl;
  717. };
  718. struct rtl_regulatory {
  719. char alpha2[2];
  720. u16 country_code;
  721. u16 max_power_level;
  722. u32 tp_scale;
  723. u16 current_rd;
  724. u16 current_rd_ext;
  725. int16_t power_limit;
  726. struct regd_pair_mapping *regpair;
  727. };
  728. struct rtl_rfkill {
  729. bool rfkill_state; /*0 is off, 1 is on */
  730. };
  731. #define IQK_MATRIX_REG_NUM 8
  732. #define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
  733. struct iqk_matrix_regs {
  734. bool iqk_done;
  735. long value[1][IQK_MATRIX_REG_NUM];
  736. };
  737. struct phy_parameters {
  738. u16 length;
  739. u32 *pdata;
  740. };
  741. enum hw_param_tab_index {
  742. PHY_REG_2T,
  743. PHY_REG_1T,
  744. PHY_REG_PG,
  745. RADIOA_2T,
  746. RADIOB_2T,
  747. RADIOA_1T,
  748. RADIOB_1T,
  749. MAC_REG,
  750. AGCTAB_2T,
  751. AGCTAB_1T,
  752. MAX_TAB
  753. };
  754. struct rtl_phy {
  755. struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
  756. struct init_gain initgain_backup;
  757. enum io_type current_io_type;
  758. u8 rf_mode;
  759. u8 rf_type;
  760. u8 current_chan_bw;
  761. u8 set_bwmode_inprogress;
  762. u8 sw_chnl_inprogress;
  763. u8 sw_chnl_stage;
  764. u8 sw_chnl_step;
  765. u8 current_channel;
  766. u8 h2c_box_num;
  767. u8 set_io_inprogress;
  768. u8 lck_inprogress;
  769. /* record for power tracking */
  770. s32 reg_e94;
  771. s32 reg_e9c;
  772. s32 reg_ea4;
  773. s32 reg_eac;
  774. s32 reg_eb4;
  775. s32 reg_ebc;
  776. s32 reg_ec4;
  777. s32 reg_ecc;
  778. u8 rfpienable;
  779. u8 reserve_0;
  780. u16 reserve_1;
  781. u32 reg_c04, reg_c08, reg_874;
  782. u32 adda_backup[16];
  783. u32 iqk_mac_backup[IQK_MAC_REG_NUM];
  784. u32 iqk_bb_backup[10];
  785. bool iqk_initialized;
  786. /* Dual mac */
  787. bool need_iqk;
  788. struct iqk_matrix_regs iqk_matrix_regsetting[IQK_MATRIX_SETTINGS_NUM];
  789. bool rfpi_enable;
  790. u8 pwrgroup_cnt;
  791. u8 cck_high_power;
  792. /* MAX_PG_GROUP groups of pwr diff by rates */
  793. u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
  794. u8 default_initialgain[4];
  795. /* the current Tx power level */
  796. u8 cur_cck_txpwridx;
  797. u8 cur_ofdm24g_txpwridx;
  798. u32 rfreg_chnlval[2];
  799. bool apk_done;
  800. u32 reg_rf3c[2]; /* pathA / pathB */
  801. /* bfsync */
  802. u8 framesync;
  803. u32 framesync_c34;
  804. u8 num_total_rfpath;
  805. struct phy_parameters hwparam_tables[MAX_TAB];
  806. u16 rf_pathmap;
  807. };
  808. #define MAX_TID_COUNT 9
  809. #define RTL_AGG_STOP 0
  810. #define RTL_AGG_PROGRESS 1
  811. #define RTL_AGG_START 2
  812. #define RTL_AGG_OPERATIONAL 3
  813. #define RTL_AGG_OFF 0
  814. #define RTL_AGG_ON 1
  815. #define RTL_RX_AGG_START 1
  816. #define RTL_RX_AGG_STOP 0
  817. #define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
  818. #define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
  819. struct rtl_ht_agg {
  820. u16 txq_id;
  821. u16 wait_for_ba;
  822. u16 start_idx;
  823. u64 bitmap;
  824. u32 rate_n_flags;
  825. u8 agg_state;
  826. u8 rx_agg_state;
  827. };
  828. struct rtl_tid_data {
  829. u16 seq_number;
  830. struct rtl_ht_agg agg;
  831. };
  832. struct rssi_sta {
  833. long undecorated_smoothed_pwdb;
  834. };
  835. struct rtl_sta_info {
  836. struct list_head list;
  837. u8 ratr_index;
  838. u8 wireless_mode;
  839. u8 mimo_ps;
  840. struct rtl_tid_data tids[MAX_TID_COUNT];
  841. /* just used for ap adhoc or mesh*/
  842. struct rssi_sta rssi_stat;
  843. } __packed;
  844. struct rtl_priv;
  845. struct rtl_io {
  846. struct device *dev;
  847. struct mutex bb_mutex;
  848. /*PCI MEM map */
  849. unsigned long pci_mem_end; /*shared mem end */
  850. unsigned long pci_mem_start; /*shared mem start */
  851. /*PCI IO map */
  852. unsigned long pci_base_addr; /*device I/O address */
  853. void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
  854. void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
  855. void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
  856. void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
  857. u16 len);
  858. u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
  859. u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
  860. u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
  861. };
  862. struct rtl_mac {
  863. u8 mac_addr[ETH_ALEN];
  864. u8 mac80211_registered;
  865. u8 beacon_enabled;
  866. u32 tx_ss_num;
  867. u32 rx_ss_num;
  868. struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
  869. struct ieee80211_hw *hw;
  870. struct ieee80211_vif *vif;
  871. enum nl80211_iftype opmode;
  872. /*Probe Beacon management */
  873. struct rtl_tid_data tids[MAX_TID_COUNT];
  874. enum rtl_link_state link_state;
  875. int n_channels;
  876. int n_bitrates;
  877. bool offchan_delay;
  878. /*filters */
  879. u32 rx_conf;
  880. u16 rx_mgt_filter;
  881. u16 rx_ctrl_filter;
  882. u16 rx_data_filter;
  883. bool act_scanning;
  884. u8 cnt_after_linked;
  885. /* early mode */
  886. /* skb wait queue */
  887. struct sk_buff_head skb_waitq[MAX_TID_COUNT];
  888. u8 earlymode_threshold;
  889. /*RDG*/
  890. bool rdg_en;
  891. /*AP*/
  892. u8 bssid[6];
  893. u32 vendor;
  894. u8 mcs[16]; /* 16 bytes mcs for HT rates. */
  895. u32 basic_rates; /* b/g rates */
  896. u8 ht_enable;
  897. u8 sgi_40;
  898. u8 sgi_20;
  899. u8 bw_40;
  900. u8 mode; /* wireless mode */
  901. u8 slot_time;
  902. u8 short_preamble;
  903. u8 use_cts_protect;
  904. u8 cur_40_prime_sc;
  905. u8 cur_40_prime_sc_bk;
  906. u64 tsf;
  907. u8 retry_short;
  908. u8 retry_long;
  909. u16 assoc_id;
  910. /*IBSS*/
  911. int beacon_interval;
  912. /*AMPDU*/
  913. u8 min_space_cfg; /*For Min spacing configurations */
  914. u8 max_mss_density;
  915. u8 current_ampdu_factor;
  916. u8 current_ampdu_density;
  917. /*QOS & EDCA */
  918. struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
  919. struct rtl_qos_parameters ac[AC_MAX];
  920. };
  921. struct rtl_hal {
  922. struct ieee80211_hw *hw;
  923. bool up_first_time;
  924. bool first_init;
  925. bool being_init_adapter;
  926. bool bbrf_ready;
  927. enum intf_type interface;
  928. u16 hw_type; /*92c or 92d or 92s and so on */
  929. u8 ic_class;
  930. u8 oem_id;
  931. u32 version; /*version of chip */
  932. u8 state; /*stop 0, start 1 */
  933. /*firmware */
  934. u32 fwsize;
  935. u8 *pfirmware;
  936. u16 fw_version;
  937. u16 fw_subversion;
  938. bool h2c_setinprogress;
  939. u8 last_hmeboxnum;
  940. bool fw_ready;
  941. /*Reserve page start offset except beacon in TxQ. */
  942. u8 fw_rsvdpage_startoffset;
  943. u8 h2c_txcmd_seq;
  944. /* FW Cmd IO related */
  945. u16 fwcmd_iomap;
  946. u32 fwcmd_ioparam;
  947. bool set_fwcmd_inprogress;
  948. u8 current_fwcmd_io;
  949. /**/
  950. bool driver_going2unload;
  951. /*AMPDU init min space*/
  952. u8 minspace_cfg; /*For Min spacing configurations */
  953. /* Dual mac */
  954. enum macphy_mode macphymode;
  955. enum band_type current_bandtype; /* 0:2.4G, 1:5G */
  956. enum band_type current_bandtypebackup;
  957. enum band_type bandset;
  958. /* dual MAC 0--Mac0 1--Mac1 */
  959. u32 interfaceindex;
  960. /* just for DualMac S3S4 */
  961. u8 macphyctl_reg;
  962. bool earlymode_enable;
  963. /* Dual mac*/
  964. bool during_mac0init_radiob;
  965. bool during_mac1init_radioa;
  966. bool reloadtxpowerindex;
  967. /* True if IMR or IQK have done
  968. for 2.4G in scan progress */
  969. bool load_imrandiqk_setting_for2g;
  970. bool disable_amsdu_8k;
  971. bool master_of_dmsp;
  972. bool slave_of_dmsp;
  973. };
  974. struct rtl_security {
  975. /*default 0 */
  976. bool use_sw_sec;
  977. bool being_setkey;
  978. bool use_defaultkey;
  979. /*Encryption Algorithm for Unicast Packet */
  980. enum rt_enc_alg pairwise_enc_algorithm;
  981. /*Encryption Algorithm for Brocast/Multicast */
  982. enum rt_enc_alg group_enc_algorithm;
  983. /*Cam Entry Bitmap */
  984. u32 hwsec_cam_bitmap;
  985. u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
  986. /*local Key buffer, indx 0 is for
  987. pairwise key 1-4 is for agoup key. */
  988. u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
  989. u8 key_len[KEY_BUF_SIZE];
  990. /*The pointer of Pairwise Key,
  991. it always points to KeyBuf[4] */
  992. u8 *pairwise_key;
  993. };
  994. struct rtl_dm {
  995. /*PHY status for Dynamic Management */
  996. long entry_min_undecoratedsmoothed_pwdb;
  997. long undecorated_smoothed_pwdb; /*out dm */
  998. long entry_max_undecoratedsmoothed_pwdb;
  999. bool dm_initialgain_enable;
  1000. bool dynamic_txpower_enable;
  1001. bool current_turbo_edca;
  1002. bool is_any_nonbepkts; /*out dm */
  1003. bool is_cur_rdlstate;
  1004. bool txpower_trackinginit;
  1005. bool disable_framebursting;
  1006. bool cck_inch14;
  1007. bool txpower_tracking;
  1008. bool useramask;
  1009. bool rfpath_rxenable[4];
  1010. bool inform_fw_driverctrldm;
  1011. bool current_mrc_switch;
  1012. u8 txpowercount;
  1013. u8 thermalvalue_rxgain;
  1014. u8 thermalvalue_iqk;
  1015. u8 thermalvalue_lck;
  1016. u8 thermalvalue;
  1017. u8 last_dtp_lvl;
  1018. u8 thermalvalue_avg[AVG_THERMAL_NUM];
  1019. u8 thermalvalue_avg_index;
  1020. bool done_txpower;
  1021. u8 dynamic_txhighpower_lvl; /*Tx high power level */
  1022. u8 dm_flag; /*Indicate each dynamic mechanism's status. */
  1023. u8 dm_type;
  1024. u8 txpower_track_control;
  1025. bool interrupt_migration;
  1026. bool disable_tx_int;
  1027. char ofdm_index[2];
  1028. char cck_index;
  1029. /* DMSP */
  1030. bool supp_phymode_switch;
  1031. };
  1032. #define EFUSE_MAX_LOGICAL_SIZE 256
  1033. struct rtl_efuse {
  1034. bool autoLoad_ok;
  1035. bool bootfromefuse;
  1036. u16 max_physical_size;
  1037. u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
  1038. u16 efuse_usedbytes;
  1039. u8 efuse_usedpercentage;
  1040. #ifdef EFUSE_REPG_WORKAROUND
  1041. bool efuse_re_pg_sec1flag;
  1042. u8 efuse_re_pg_data[8];
  1043. #endif
  1044. u8 autoload_failflag;
  1045. u8 autoload_status;
  1046. short epromtype;
  1047. u16 eeprom_vid;
  1048. u16 eeprom_did;
  1049. u16 eeprom_svid;
  1050. u16 eeprom_smid;
  1051. u8 eeprom_oemid;
  1052. u16 eeprom_channelplan;
  1053. u8 eeprom_version;
  1054. u8 board_type;
  1055. u8 external_pa;
  1056. u8 dev_addr[6];
  1057. bool txpwr_fromeprom;
  1058. u8 eeprom_crystalcap;
  1059. u8 eeprom_tssi[2];
  1060. u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
  1061. u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
  1062. u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
  1063. u8 eeprom_chnlarea_txpwr_cck[2][CHANNEL_GROUP_MAX_2G];
  1064. u8 eeprom_chnlarea_txpwr_ht40_1s[2][CHANNEL_GROUP_MAX];
  1065. u8 eeprom_chnlarea_txpwr_ht40_2sdiif[2][CHANNEL_GROUP_MAX];
  1066. u8 txpwrlevel_cck[2][CHANNEL_MAX_NUMBER_2G];
  1067. u8 txpwrlevel_ht40_1s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1068. u8 txpwrlevel_ht40_2s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1069. u8 internal_pa_5g[2]; /* pathA / pathB */
  1070. u8 eeprom_c9;
  1071. u8 eeprom_cc;
  1072. /*For power group */
  1073. u8 eeprom_pwrgroup[2][3];
  1074. u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
  1075. u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
  1076. char txpwr_ht20diff[2][CHANNEL_MAX_NUMBER]; /*HT 20<->40 Pwr diff */
  1077. /*For HT<->legacy pwr diff*/
  1078. u8 txpwr_legacyhtdiff[2][CHANNEL_MAX_NUMBER];
  1079. u8 txpwr_safetyflag; /* Band edge enable flag */
  1080. u16 eeprom_txpowerdiff;
  1081. u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
  1082. u8 antenna_txpwdiff[3];
  1083. u8 eeprom_regulatory;
  1084. u8 eeprom_thermalmeter;
  1085. u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
  1086. u16 tssi_13dbm;
  1087. u8 crystalcap; /* CrystalCap. */
  1088. u8 delta_iqk;
  1089. u8 delta_lck;
  1090. u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
  1091. bool apk_thermalmeterignore;
  1092. bool b1x1_recvcombine;
  1093. bool b1ss_support;
  1094. /*channel plan */
  1095. u8 channel_plan;
  1096. };
  1097. struct rtl_ps_ctl {
  1098. bool pwrdomain_protect;
  1099. bool in_powersavemode;
  1100. bool rfchange_inprogress;
  1101. bool swrf_processing;
  1102. bool hwradiooff;
  1103. /*
  1104. * just for PCIE ASPM
  1105. * If it supports ASPM, Offset[560h] = 0x40,
  1106. * otherwise Offset[560h] = 0x00.
  1107. * */
  1108. bool support_aspm;
  1109. bool support_backdoor;
  1110. /*for LPS */
  1111. enum rt_psmode dot11_psmode; /*Power save mode configured. */
  1112. bool swctrl_lps;
  1113. bool leisure_ps;
  1114. bool fwctrl_lps;
  1115. u8 fwctrl_psmode;
  1116. /*For Fw control LPS mode */
  1117. u8 reg_fwctrl_lps;
  1118. /*Record Fw PS mode status. */
  1119. bool fw_current_inpsmode;
  1120. u8 reg_max_lps_awakeintvl;
  1121. bool report_linked;
  1122. /*for IPS */
  1123. bool inactiveps;
  1124. u32 rfoff_reason;
  1125. /*RF OFF Level */
  1126. u32 cur_ps_level;
  1127. u32 reg_rfps_level;
  1128. /*just for PCIE ASPM */
  1129. u8 const_amdpci_aspm;
  1130. bool pwrdown_mode;
  1131. enum rf_pwrstate inactive_pwrstate;
  1132. enum rf_pwrstate rfpwr_state; /*cur power state */
  1133. /* for SW LPS*/
  1134. bool sw_ps_enabled;
  1135. bool state;
  1136. bool state_inap;
  1137. bool multi_buffered;
  1138. u16 nullfunc_seq;
  1139. unsigned int dtim_counter;
  1140. unsigned int sleep_ms;
  1141. unsigned long last_sleep_jiffies;
  1142. unsigned long last_awake_jiffies;
  1143. unsigned long last_delaylps_stamp_jiffies;
  1144. unsigned long last_dtim;
  1145. unsigned long last_beacon;
  1146. unsigned long last_action;
  1147. unsigned long last_slept;
  1148. };
  1149. struct rtl_stats {
  1150. u32 mac_time[2];
  1151. s8 rssi;
  1152. u8 signal;
  1153. u8 noise;
  1154. u16 rate; /*in 100 kbps */
  1155. u8 received_channel;
  1156. u8 control;
  1157. u8 mask;
  1158. u8 freq;
  1159. u16 len;
  1160. u64 tsf;
  1161. u32 beacon_time;
  1162. u8 nic_type;
  1163. u16 length;
  1164. u8 signalquality; /*in 0-100 index. */
  1165. /*
  1166. * Real power in dBm for this packet,
  1167. * no beautification and aggregation.
  1168. * */
  1169. s32 recvsignalpower;
  1170. s8 rxpower; /*in dBm Translate from PWdB */
  1171. u8 signalstrength; /*in 0-100 index. */
  1172. u16 hwerror:1;
  1173. u16 crc:1;
  1174. u16 icv:1;
  1175. u16 shortpreamble:1;
  1176. u16 antenna:1;
  1177. u16 decrypted:1;
  1178. u16 wakeup:1;
  1179. u32 timestamp_low;
  1180. u32 timestamp_high;
  1181. u8 rx_drvinfo_size;
  1182. u8 rx_bufshift;
  1183. bool isampdu;
  1184. bool isfirst_ampdu;
  1185. bool rx_is40Mhzpacket;
  1186. u32 rx_pwdb_all;
  1187. u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
  1188. s8 rx_mimo_signalquality[2];
  1189. bool packet_matchbssid;
  1190. bool is_cck;
  1191. bool is_ht;
  1192. bool packet_toself;
  1193. bool packet_beacon; /*for rssi */
  1194. char cck_adc_pwdb[4]; /*for rx path selection */
  1195. };
  1196. struct rt_link_detect {
  1197. /* count for roaming */
  1198. u32 bcn_rx_inperiod;
  1199. u32 roam_times;
  1200. u32 num_tx_in4period[4];
  1201. u32 num_rx_in4period[4];
  1202. u32 num_tx_inperiod;
  1203. u32 num_rx_inperiod;
  1204. bool busytraffic;
  1205. bool tx_busy_traffic;
  1206. bool rx_busy_traffic;
  1207. bool higher_busytraffic;
  1208. bool higher_busyrxtraffic;
  1209. u32 tidtx_in4period[MAX_TID_COUNT][4];
  1210. u32 tidtx_inperiod[MAX_TID_COUNT];
  1211. bool higher_busytxtraffic[MAX_TID_COUNT];
  1212. };
  1213. struct rtl_tcb_desc {
  1214. u8 packet_bw:1;
  1215. u8 multicast:1;
  1216. u8 broadcast:1;
  1217. u8 rts_stbc:1;
  1218. u8 rts_enable:1;
  1219. u8 cts_enable:1;
  1220. u8 rts_use_shortpreamble:1;
  1221. u8 rts_use_shortgi:1;
  1222. u8 rts_sc:1;
  1223. u8 rts_bw:1;
  1224. u8 rts_rate;
  1225. u8 use_shortgi:1;
  1226. u8 use_shortpreamble:1;
  1227. u8 use_driver_rate:1;
  1228. u8 disable_ratefallback:1;
  1229. u8 ratr_index;
  1230. u8 mac_id;
  1231. u8 hw_rate;
  1232. u8 last_inipkt:1;
  1233. u8 cmd_or_init:1;
  1234. u8 queue_index;
  1235. /* early mode */
  1236. u8 empkt_num;
  1237. /* The max value by HW */
  1238. u32 empkt_len[5];
  1239. };
  1240. struct rtl_hal_ops {
  1241. int (*init_sw_vars) (struct ieee80211_hw *hw);
  1242. void (*deinit_sw_vars) (struct ieee80211_hw *hw);
  1243. void (*read_chip_version)(struct ieee80211_hw *hw);
  1244. void (*read_eeprom_info) (struct ieee80211_hw *hw);
  1245. void (*interrupt_recognized) (struct ieee80211_hw *hw,
  1246. u32 *p_inta, u32 *p_intb);
  1247. int (*hw_init) (struct ieee80211_hw *hw);
  1248. void (*hw_disable) (struct ieee80211_hw *hw);
  1249. void (*hw_suspend) (struct ieee80211_hw *hw);
  1250. void (*hw_resume) (struct ieee80211_hw *hw);
  1251. void (*enable_interrupt) (struct ieee80211_hw *hw);
  1252. void (*disable_interrupt) (struct ieee80211_hw *hw);
  1253. int (*set_network_type) (struct ieee80211_hw *hw,
  1254. enum nl80211_iftype type);
  1255. void (*set_chk_bssid)(struct ieee80211_hw *hw,
  1256. bool check_bssid);
  1257. void (*set_bw_mode) (struct ieee80211_hw *hw,
  1258. enum nl80211_channel_type ch_type);
  1259. u8(*switch_channel) (struct ieee80211_hw *hw);
  1260. void (*set_qos) (struct ieee80211_hw *hw, int aci);
  1261. void (*set_bcn_reg) (struct ieee80211_hw *hw);
  1262. void (*set_bcn_intv) (struct ieee80211_hw *hw);
  1263. void (*update_interrupt_mask) (struct ieee80211_hw *hw,
  1264. u32 add_msr, u32 rm_msr);
  1265. void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1266. void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1267. void (*update_rate_tbl) (struct ieee80211_hw *hw,
  1268. struct ieee80211_sta *sta, u8 rssi_level);
  1269. void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
  1270. void (*fill_tx_desc) (struct ieee80211_hw *hw,
  1271. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  1272. struct ieee80211_tx_info *info,
  1273. struct ieee80211_sta *sta,
  1274. struct sk_buff *skb, u8 hw_queue,
  1275. struct rtl_tcb_desc *ptcb_desc);
  1276. void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
  1277. u32 buffer_len, bool bIsPsPoll);
  1278. void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
  1279. bool firstseg, bool lastseg,
  1280. struct sk_buff *skb);
  1281. bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
  1282. bool (*query_rx_desc) (struct ieee80211_hw *hw,
  1283. struct rtl_stats *stats,
  1284. struct ieee80211_rx_status *rx_status,
  1285. u8 *pdesc, struct sk_buff *skb);
  1286. void (*set_channel_access) (struct ieee80211_hw *hw);
  1287. bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
  1288. void (*dm_watchdog) (struct ieee80211_hw *hw);
  1289. void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
  1290. bool (*set_rf_power_state) (struct ieee80211_hw *hw,
  1291. enum rf_pwrstate rfpwr_state);
  1292. void (*led_control) (struct ieee80211_hw *hw,
  1293. enum led_ctl_mode ledaction);
  1294. void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
  1295. u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
  1296. void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
  1297. void (*enable_hw_sec) (struct ieee80211_hw *hw);
  1298. void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
  1299. u8 *macaddr, bool is_group, u8 enc_algo,
  1300. bool is_wepkey, bool clear_all);
  1301. void (*init_sw_leds) (struct ieee80211_hw *hw);
  1302. void (*deinit_sw_leds) (struct ieee80211_hw *hw);
  1303. u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
  1304. void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  1305. u32 data);
  1306. u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1307. u32 regaddr, u32 bitmask);
  1308. void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1309. u32 regaddr, u32 bitmask, u32 data);
  1310. void (*allow_all_destaddr)(struct ieee80211_hw *hw,
  1311. bool allow_all_da, bool write_into_reg);
  1312. void (*linked_set_reg) (struct ieee80211_hw *hw);
  1313. void (*check_switch_to_dmdp) (struct ieee80211_hw *hw);
  1314. void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
  1315. void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
  1316. bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
  1317. void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
  1318. u8 *powerlevel);
  1319. void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
  1320. u8 *ppowerlevel, u8 channel);
  1321. bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
  1322. u8 configtype);
  1323. bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
  1324. u8 configtype);
  1325. void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
  1326. void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
  1327. void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
  1328. };
  1329. struct rtl_intf_ops {
  1330. /*com */
  1331. void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
  1332. int (*adapter_start) (struct ieee80211_hw *hw);
  1333. void (*adapter_stop) (struct ieee80211_hw *hw);
  1334. bool (*check_buddy_priv)(struct ieee80211_hw *hw,
  1335. struct rtl_priv **buddy_priv);
  1336. int (*adapter_tx) (struct ieee80211_hw *hw,
  1337. struct ieee80211_sta *sta,
  1338. struct sk_buff *skb,
  1339. struct rtl_tcb_desc *ptcb_desc);
  1340. void (*flush)(struct ieee80211_hw *hw, bool drop);
  1341. int (*reset_trx_ring) (struct ieee80211_hw *hw);
  1342. bool (*waitq_insert) (struct ieee80211_hw *hw,
  1343. struct ieee80211_sta *sta,
  1344. struct sk_buff *skb);
  1345. /*pci */
  1346. void (*disable_aspm) (struct ieee80211_hw *hw);
  1347. void (*enable_aspm) (struct ieee80211_hw *hw);
  1348. /*usb */
  1349. };
  1350. struct rtl_mod_params {
  1351. /* default: 0 = using hardware encryption */
  1352. bool sw_crypto;
  1353. /* default: 0 = DBG_EMERG (0)*/
  1354. int debug;
  1355. /* default: 1 = using no linked power save */
  1356. bool inactiveps;
  1357. /* default: 1 = using linked sw power save */
  1358. bool swctrl_lps;
  1359. /* default: 1 = using linked fw power save */
  1360. bool fwctrl_lps;
  1361. };
  1362. struct rtl_hal_usbint_cfg {
  1363. /* data - rx */
  1364. u32 in_ep_num;
  1365. u32 rx_urb_num;
  1366. u32 rx_max_size;
  1367. /* op - rx */
  1368. void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
  1369. void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
  1370. struct sk_buff_head *);
  1371. /* tx */
  1372. void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
  1373. int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
  1374. struct sk_buff *);
  1375. struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
  1376. struct sk_buff_head *);
  1377. /* endpoint mapping */
  1378. int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
  1379. u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
  1380. };
  1381. struct rtl_hal_cfg {
  1382. u8 bar_id;
  1383. bool write_readback;
  1384. char *name;
  1385. char *fw_name;
  1386. struct rtl_hal_ops *ops;
  1387. struct rtl_mod_params *mod_params;
  1388. struct rtl_hal_usbint_cfg *usb_interface_cfg;
  1389. /*this map used for some registers or vars
  1390. defined int HAL but used in MAIN */
  1391. u32 maps[RTL_VAR_MAP_MAX];
  1392. };
  1393. struct rtl_locks {
  1394. /* mutex */
  1395. struct mutex conf_mutex;
  1396. struct mutex ps_mutex;
  1397. /*spin lock */
  1398. spinlock_t ips_lock;
  1399. spinlock_t irq_th_lock;
  1400. spinlock_t h2c_lock;
  1401. spinlock_t rf_ps_lock;
  1402. spinlock_t rf_lock;
  1403. spinlock_t lps_lock;
  1404. spinlock_t waitq_lock;
  1405. spinlock_t entry_list_lock;
  1406. spinlock_t usb_lock;
  1407. /*Dual mac*/
  1408. spinlock_t cck_and_rw_pagea_lock;
  1409. /*Easy concurrent*/
  1410. spinlock_t check_sendpkt_lock;
  1411. };
  1412. struct rtl_works {
  1413. struct ieee80211_hw *hw;
  1414. /*timer */
  1415. struct timer_list watchdog_timer;
  1416. struct timer_list dualmac_easyconcurrent_retrytimer;
  1417. /*task */
  1418. struct tasklet_struct irq_tasklet;
  1419. struct tasklet_struct irq_prepare_bcn_tasklet;
  1420. /*work queue */
  1421. struct workqueue_struct *rtl_wq;
  1422. struct delayed_work watchdog_wq;
  1423. struct delayed_work ips_nic_off_wq;
  1424. /* For SW LPS */
  1425. struct delayed_work ps_work;
  1426. struct delayed_work ps_rfon_wq;
  1427. struct work_struct lps_leave_work;
  1428. };
  1429. struct rtl_debug {
  1430. u32 dbgp_type[DBGP_TYPE_MAX];
  1431. u32 global_debuglevel;
  1432. u64 global_debugcomponents;
  1433. /* add for proc debug */
  1434. struct proc_dir_entry *proc_dir;
  1435. char proc_name[20];
  1436. };
  1437. #define MIMO_PS_STATIC 0
  1438. #define MIMO_PS_DYNAMIC 1
  1439. #define MIMO_PS_NOLIMIT 3
  1440. struct rtl_dualmac_easy_concurrent_ctl {
  1441. enum band_type currentbandtype_backfordmdp;
  1442. bool close_bbandrf_for_dmsp;
  1443. bool change_to_dmdp;
  1444. bool change_to_dmsp;
  1445. bool switch_in_process;
  1446. };
  1447. struct rtl_dmsp_ctl {
  1448. bool activescan_for_slaveofdmsp;
  1449. bool scan_for_anothermac_fordmsp;
  1450. bool scan_for_itself_fordmsp;
  1451. bool writedig_for_anothermacofdmsp;
  1452. u32 curdigvalue_for_anothermacofdmsp;
  1453. bool changecckpdstate_for_anothermacofdmsp;
  1454. u8 curcckpdstate_for_anothermacofdmsp;
  1455. bool changetxhighpowerlvl_for_anothermacofdmsp;
  1456. u8 curtxhighlvl_for_anothermacofdmsp;
  1457. long rssivalmin_for_anothermacofdmsp;
  1458. };
  1459. struct ps_t {
  1460. u8 pre_ccastate;
  1461. u8 cur_ccasate;
  1462. u8 pre_rfstate;
  1463. u8 cur_rfstate;
  1464. long rssi_val_min;
  1465. };
  1466. struct dig_t {
  1467. u32 rssi_lowthresh;
  1468. u32 rssi_highthresh;
  1469. u32 fa_lowthresh;
  1470. u32 fa_highthresh;
  1471. long last_min_undecorated_pwdb_for_dm;
  1472. long rssi_highpower_lowthresh;
  1473. long rssi_highpower_highthresh;
  1474. u32 recover_cnt;
  1475. u32 pre_igvalue;
  1476. u32 cur_igvalue;
  1477. long rssi_val;
  1478. u8 dig_enable_flag;
  1479. u8 dig_ext_port_stage;
  1480. u8 dig_algorithm;
  1481. u8 dig_twoport_algorithm;
  1482. u8 dig_dbgmode;
  1483. u8 dig_slgorithm_switch;
  1484. u8 cursta_connectstate;
  1485. u8 presta_connectstate;
  1486. u8 curmultista_connectstate;
  1487. char backoff_val;
  1488. char backoff_val_range_max;
  1489. char backoff_val_range_min;
  1490. u8 rx_gain_range_max;
  1491. u8 rx_gain_range_min;
  1492. u8 min_undecorated_pwdb_for_dm;
  1493. u8 rssi_val_min;
  1494. u8 pre_cck_pd_state;
  1495. u8 cur_cck_pd_state;
  1496. u8 pre_cck_fa_state;
  1497. u8 cur_cck_fa_state;
  1498. u8 pre_ccastate;
  1499. u8 cur_ccasate;
  1500. u8 large_fa_hit;
  1501. u8 forbidden_igi;
  1502. u8 dig_state;
  1503. u8 dig_highpwrstate;
  1504. u8 cur_sta_connectstate;
  1505. u8 pre_sta_connectstate;
  1506. u8 cur_ap_connectstate;
  1507. u8 pre_ap_connectstate;
  1508. u8 cur_pd_thstate;
  1509. u8 pre_pd_thstate;
  1510. u8 cur_cs_ratiostate;
  1511. u8 pre_cs_ratiostate;
  1512. u8 backoff_enable_flag;
  1513. char backoffval_range_max;
  1514. char backoffval_range_min;
  1515. };
  1516. struct rtl_global_var {
  1517. /* from this list we can get
  1518. * other adapter's rtl_priv */
  1519. struct list_head glb_priv_list;
  1520. spinlock_t glb_list_lock;
  1521. };
  1522. struct rtl_priv {
  1523. struct completion firmware_loading_complete;
  1524. struct list_head list;
  1525. struct rtl_priv *buddy_priv;
  1526. struct rtl_global_var *glb_var;
  1527. struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
  1528. struct rtl_dmsp_ctl dmsp_ctl;
  1529. struct rtl_locks locks;
  1530. struct rtl_works works;
  1531. struct rtl_mac mac80211;
  1532. struct rtl_hal rtlhal;
  1533. struct rtl_regulatory regd;
  1534. struct rtl_rfkill rfkill;
  1535. struct rtl_io io;
  1536. struct rtl_phy phy;
  1537. struct rtl_dm dm;
  1538. struct rtl_security sec;
  1539. struct rtl_efuse efuse;
  1540. struct rtl_ps_ctl psc;
  1541. struct rate_adaptive ra;
  1542. struct wireless_stats stats;
  1543. struct rt_link_detect link_info;
  1544. struct false_alarm_statistics falsealm_cnt;
  1545. struct rtl_rate_priv *rate_priv;
  1546. /* sta entry list for ap adhoc or mesh */
  1547. struct list_head entry_list;
  1548. struct rtl_debug dbg;
  1549. int max_fw_size;
  1550. /*
  1551. *hal_cfg : for diff cards
  1552. *intf_ops : for diff interrface usb/pcie
  1553. */
  1554. struct rtl_hal_cfg *cfg;
  1555. struct rtl_intf_ops *intf_ops;
  1556. /*this var will be set by set_bit,
  1557. and was used to indicate status of
  1558. interface or hardware */
  1559. unsigned long status;
  1560. /* tables for dm */
  1561. struct dig_t dm_digtable;
  1562. struct ps_t dm_pstable;
  1563. /* data buffer pointer for USB reads */
  1564. __le32 *usb_data;
  1565. int usb_data_index;
  1566. /*This must be the last item so
  1567. that it points to the data allocated
  1568. beyond this structure like:
  1569. rtl_pci_priv or rtl_usb_priv */
  1570. u8 priv[0];
  1571. };
  1572. #define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
  1573. #define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
  1574. #define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
  1575. #define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
  1576. #define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
  1577. /***************************************
  1578. Bluetooth Co-existence Related
  1579. ****************************************/
  1580. enum bt_ant_num {
  1581. ANT_X2 = 0,
  1582. ANT_X1 = 1,
  1583. };
  1584. enum bt_co_type {
  1585. BT_2WIRE = 0,
  1586. BT_ISSC_3WIRE = 1,
  1587. BT_ACCEL = 2,
  1588. BT_CSR_BC4 = 3,
  1589. BT_CSR_BC8 = 4,
  1590. BT_RTL8756 = 5,
  1591. };
  1592. enum bt_cur_state {
  1593. BT_OFF = 0,
  1594. BT_ON = 1,
  1595. };
  1596. enum bt_service_type {
  1597. BT_SCO = 0,
  1598. BT_A2DP = 1,
  1599. BT_HID = 2,
  1600. BT_HID_IDLE = 3,
  1601. BT_SCAN = 4,
  1602. BT_IDLE = 5,
  1603. BT_OTHER_ACTION = 6,
  1604. BT_BUSY = 7,
  1605. BT_OTHERBUSY = 8,
  1606. BT_PAN = 9,
  1607. };
  1608. enum bt_radio_shared {
  1609. BT_RADIO_SHARED = 0,
  1610. BT_RADIO_INDIVIDUAL = 1,
  1611. };
  1612. struct bt_coexist_info {
  1613. /* EEPROM BT info. */
  1614. u8 eeprom_bt_coexist;
  1615. u8 eeprom_bt_type;
  1616. u8 eeprom_bt_ant_num;
  1617. u8 eeprom_bt_ant_isolation;
  1618. u8 eeprom_bt_radio_shared;
  1619. u8 bt_coexistence;
  1620. u8 bt_ant_num;
  1621. u8 bt_coexist_type;
  1622. u8 bt_state;
  1623. u8 bt_cur_state; /* 0:on, 1:off */
  1624. u8 bt_ant_isolation; /* 0:good, 1:bad */
  1625. u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
  1626. u8 bt_service;
  1627. u8 bt_radio_shared_type;
  1628. u8 bt_rfreg_origin_1e;
  1629. u8 bt_rfreg_origin_1f;
  1630. u8 bt_rssi_state;
  1631. u32 ratio_tx;
  1632. u32 ratio_pri;
  1633. u32 bt_edca_ul;
  1634. u32 bt_edca_dl;
  1635. bool init_set;
  1636. bool bt_busy_traffic;
  1637. bool bt_traffic_mode_set;
  1638. bool bt_non_traffic_mode_set;
  1639. bool fw_coexist_all_off;
  1640. bool sw_coexist_all_off;
  1641. u32 current_state;
  1642. u32 previous_state;
  1643. u8 bt_pre_rssi_state;
  1644. u8 reg_bt_iso;
  1645. u8 reg_bt_sco;
  1646. };
  1647. /****************************************
  1648. mem access macro define start
  1649. Call endian free function when
  1650. 1. Read/write packet content.
  1651. 2. Before write integer to IO.
  1652. 3. After read integer from IO.
  1653. ****************************************/
  1654. /* Convert little data endian to host ordering */
  1655. #define EF1BYTE(_val) \
  1656. ((u8)(_val))
  1657. #define EF2BYTE(_val) \
  1658. (le16_to_cpu(_val))
  1659. #define EF4BYTE(_val) \
  1660. (le32_to_cpu(_val))
  1661. /* Read data from memory */
  1662. #define READEF1BYTE(_ptr) \
  1663. EF1BYTE(*((u8 *)(_ptr)))
  1664. /* Read le16 data from memory and convert to host ordering */
  1665. #define READEF2BYTE(_ptr) \
  1666. EF2BYTE(*(_ptr))
  1667. #define READEF4BYTE(_ptr) \
  1668. EF4BYTE(*(_ptr))
  1669. /* Write data to memory */
  1670. #define WRITEEF1BYTE(_ptr, _val) \
  1671. (*((u8 *)(_ptr))) = EF1BYTE(_val)
  1672. /* Write le16 data to memory in host ordering */
  1673. #define WRITEEF2BYTE(_ptr, _val) \
  1674. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1675. #define WRITEEF4BYTE(_ptr, _val) \
  1676. (*((u32 *)(_ptr))) = EF2BYTE(_val)
  1677. /* Create a bit mask
  1678. * Examples:
  1679. * BIT_LEN_MASK_32(0) => 0x00000000
  1680. * BIT_LEN_MASK_32(1) => 0x00000001
  1681. * BIT_LEN_MASK_32(2) => 0x00000003
  1682. * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
  1683. */
  1684. #define BIT_LEN_MASK_32(__bitlen) \
  1685. (0xFFFFFFFF >> (32 - (__bitlen)))
  1686. #define BIT_LEN_MASK_16(__bitlen) \
  1687. (0xFFFF >> (16 - (__bitlen)))
  1688. #define BIT_LEN_MASK_8(__bitlen) \
  1689. (0xFF >> (8 - (__bitlen)))
  1690. /* Create an offset bit mask
  1691. * Examples:
  1692. * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
  1693. * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
  1694. */
  1695. #define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
  1696. (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
  1697. #define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
  1698. (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
  1699. #define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
  1700. (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
  1701. /*Description:
  1702. * Return 4-byte value in host byte ordering from
  1703. * 4-byte pointer in little-endian system.
  1704. */
  1705. #define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
  1706. (EF4BYTE(*((__le32 *)(__pstart))))
  1707. #define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
  1708. (EF2BYTE(*((__le16 *)(__pstart))))
  1709. #define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
  1710. (EF1BYTE(*((u8 *)(__pstart))))
  1711. /*Description:
  1712. Translate subfield (continuous bits in little-endian) of 4-byte
  1713. value to host byte ordering.*/
  1714. #define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1715. ( \
  1716. (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
  1717. BIT_LEN_MASK_32(__bitlen) \
  1718. )
  1719. #define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1720. ( \
  1721. (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
  1722. BIT_LEN_MASK_16(__bitlen) \
  1723. )
  1724. #define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1725. ( \
  1726. (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
  1727. BIT_LEN_MASK_8(__bitlen) \
  1728. )
  1729. /* Description:
  1730. * Mask subfield (continuous bits in little-endian) of 4-byte value
  1731. * and return the result in 4-byte value in host byte ordering.
  1732. */
  1733. #define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1734. ( \
  1735. LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
  1736. (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
  1737. )
  1738. #define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1739. ( \
  1740. LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
  1741. (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
  1742. )
  1743. #define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1744. ( \
  1745. LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
  1746. (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
  1747. )
  1748. /* Description:
  1749. * Set subfield of little-endian 4-byte value to specified value.
  1750. */
  1751. #define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1752. *((u32 *)(__pstart)) = \
  1753. ( \
  1754. LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
  1755. ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
  1756. );
  1757. #define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1758. *((u16 *)(__pstart)) = \
  1759. ( \
  1760. LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
  1761. ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
  1762. );
  1763. #define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1764. *((u8 *)(__pstart)) = EF1BYTE \
  1765. ( \
  1766. LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
  1767. ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
  1768. );
  1769. #define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
  1770. (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
  1771. /****************************************
  1772. mem access macro define end
  1773. ****************************************/
  1774. #define byte(x, n) ((x >> (8 * n)) & 0xff)
  1775. #define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
  1776. #define RTL_WATCH_DOG_TIME 2000
  1777. #define MSECS(t) msecs_to_jiffies(t)
  1778. #define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
  1779. #define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
  1780. #define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
  1781. #define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
  1782. #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
  1783. #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
  1784. #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
  1785. #define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
  1786. #define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
  1787. #define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
  1788. /*NIC halt, re-initialize hw parameters*/
  1789. #define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
  1790. #define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
  1791. #define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
  1792. /*Always enable ASPM and Clock Req in initialization.*/
  1793. #define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
  1794. /* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
  1795. #define RT_PS_LEVEL_ASPM BIT(7)
  1796. /*When LPS is on, disable 2R if no packet is received or transmittd.*/
  1797. #define RT_RF_LPS_DISALBE_2R BIT(30)
  1798. #define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
  1799. #define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
  1800. ((ppsc->cur_ps_level & _ps_flg) ? true : false)
  1801. #define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
  1802. (ppsc->cur_ps_level &= (~(_ps_flg)))
  1803. #define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
  1804. (ppsc->cur_ps_level |= _ps_flg)
  1805. #define container_of_dwork_rtl(x, y, z) \
  1806. container_of(container_of(x, struct delayed_work, work), y, z)
  1807. #define FILL_OCTET_STRING(_os, _octet, _len) \
  1808. (_os).octet = (u8 *)(_octet); \
  1809. (_os).length = (_len);
  1810. #define CP_MACADDR(des, src) \
  1811. ((des)[0] = (src)[0], (des)[1] = (src)[1],\
  1812. (des)[2] = (src)[2], (des)[3] = (src)[3],\
  1813. (des)[4] = (src)[4], (des)[5] = (src)[5])
  1814. static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
  1815. {
  1816. return rtlpriv->io.read8_sync(rtlpriv, addr);
  1817. }
  1818. static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
  1819. {
  1820. return rtlpriv->io.read16_sync(rtlpriv, addr);
  1821. }
  1822. static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
  1823. {
  1824. return rtlpriv->io.read32_sync(rtlpriv, addr);
  1825. }
  1826. static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
  1827. {
  1828. rtlpriv->io.write8_async(rtlpriv, addr, val8);
  1829. if (rtlpriv->cfg->write_readback)
  1830. rtlpriv->io.read8_sync(rtlpriv, addr);
  1831. }
  1832. static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
  1833. {
  1834. rtlpriv->io.write16_async(rtlpriv, addr, val16);
  1835. if (rtlpriv->cfg->write_readback)
  1836. rtlpriv->io.read16_sync(rtlpriv, addr);
  1837. }
  1838. static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
  1839. u32 addr, u32 val32)
  1840. {
  1841. rtlpriv->io.write32_async(rtlpriv, addr, val32);
  1842. if (rtlpriv->cfg->write_readback)
  1843. rtlpriv->io.read32_sync(rtlpriv, addr);
  1844. }
  1845. static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
  1846. u32 regaddr, u32 bitmask)
  1847. {
  1848. struct rtl_priv *rtlpriv = hw->priv;
  1849. return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
  1850. }
  1851. static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
  1852. u32 bitmask, u32 data)
  1853. {
  1854. struct rtl_priv *rtlpriv = hw->priv;
  1855. rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
  1856. }
  1857. static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
  1858. enum radio_path rfpath, u32 regaddr,
  1859. u32 bitmask)
  1860. {
  1861. struct rtl_priv *rtlpriv = hw->priv;
  1862. return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
  1863. }
  1864. static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
  1865. enum radio_path rfpath, u32 regaddr,
  1866. u32 bitmask, u32 data)
  1867. {
  1868. struct rtl_priv *rtlpriv = hw->priv;
  1869. rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
  1870. }
  1871. static inline bool is_hal_stop(struct rtl_hal *rtlhal)
  1872. {
  1873. return (_HAL_STATE_STOP == rtlhal->state);
  1874. }
  1875. static inline void set_hal_start(struct rtl_hal *rtlhal)
  1876. {
  1877. rtlhal->state = _HAL_STATE_START;
  1878. }
  1879. static inline void set_hal_stop(struct rtl_hal *rtlhal)
  1880. {
  1881. rtlhal->state = _HAL_STATE_STOP;
  1882. }
  1883. static inline u8 get_rf_type(struct rtl_phy *rtlphy)
  1884. {
  1885. return rtlphy->rf_type;
  1886. }
  1887. static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
  1888. {
  1889. return (struct ieee80211_hdr *)(skb->data);
  1890. }
  1891. static inline __le16 rtl_get_fc(struct sk_buff *skb)
  1892. {
  1893. return rtl_get_hdr(skb)->frame_control;
  1894. }
  1895. static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
  1896. {
  1897. return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
  1898. }
  1899. static inline u16 rtl_get_tid(struct sk_buff *skb)
  1900. {
  1901. return rtl_get_tid_h(rtl_get_hdr(skb));
  1902. }
  1903. static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
  1904. struct ieee80211_vif *vif,
  1905. const u8 *bssid)
  1906. {
  1907. return ieee80211_find_sta(vif, bssid);
  1908. }
  1909. static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
  1910. u8 *mac_addr)
  1911. {
  1912. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1913. return ieee80211_find_sta(mac->vif, mac_addr);
  1914. }
  1915. #endif