pci.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  35. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  36. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  37. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  38. { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
  39. { 0 }
  40. };
  41. /* return bus cachesize in 4B word units */
  42. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  43. {
  44. struct ath_softc *sc = (struct ath_softc *) common->priv;
  45. u8 u8tmp;
  46. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  47. *csz = (int)u8tmp;
  48. /*
  49. * This check was put in to avoid "unpleasant" consequences if
  50. * the bootrom has not fully initialized all PCI devices.
  51. * Sometimes the cache line size register is not set
  52. */
  53. if (*csz == 0)
  54. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  55. }
  56. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  57. {
  58. struct ath_softc *sc = (struct ath_softc *) common->priv;
  59. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  60. if (pdata) {
  61. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  62. ath_err(common,
  63. "%s: eeprom read failed, offset %08x is out of range\n",
  64. __func__, off);
  65. }
  66. *data = pdata->eeprom_data[off];
  67. } else {
  68. struct ath_hw *ah = (struct ath_hw *) common->ah;
  69. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  70. (off << AR5416_EEPROM_S));
  71. if (!ath9k_hw_wait(ah,
  72. AR_EEPROM_STATUS_DATA,
  73. AR_EEPROM_STATUS_DATA_BUSY |
  74. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  75. AH_WAIT_TIMEOUT)) {
  76. return false;
  77. }
  78. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  79. AR_EEPROM_STATUS_DATA_VAL);
  80. }
  81. return true;
  82. }
  83. static void ath_pci_extn_synch_enable(struct ath_common *common)
  84. {
  85. struct ath_softc *sc = (struct ath_softc *) common->priv;
  86. struct pci_dev *pdev = to_pci_dev(sc->dev);
  87. u8 lnkctl;
  88. pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
  89. lnkctl |= PCI_EXP_LNKCTL_ES;
  90. pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
  91. }
  92. /* Need to be called after we discover btcoex capabilities */
  93. static void ath_pci_aspm_init(struct ath_common *common)
  94. {
  95. struct ath_softc *sc = (struct ath_softc *) common->priv;
  96. struct ath_hw *ah = sc->sc_ah;
  97. struct pci_dev *pdev = to_pci_dev(sc->dev);
  98. struct pci_dev *parent;
  99. int pos;
  100. u8 aspm;
  101. if (!ah->is_pciexpress)
  102. return;
  103. pos = pci_pcie_cap(pdev);
  104. if (!pos)
  105. return;
  106. parent = pdev->bus->self;
  107. if (!parent)
  108. return;
  109. if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
  110. (AR_SREV_9285(ah))) {
  111. /* Bluetooth coexistance requires disabling ASPM for AR9285. */
  112. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
  113. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  114. pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
  115. /*
  116. * Both upstream and downstream PCIe components should
  117. * have the same ASPM settings.
  118. */
  119. pos = pci_pcie_cap(parent);
  120. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  121. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  122. pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
  123. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  124. return;
  125. }
  126. pos = pci_pcie_cap(parent);
  127. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  128. if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
  129. ah->aspm_enabled = true;
  130. /* Initialize PCIe PM and SERDES registers. */
  131. ath9k_hw_configpcipowersave(ah, false);
  132. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  133. }
  134. }
  135. static const struct ath_bus_ops ath_pci_bus_ops = {
  136. .ath_bus_type = ATH_PCI,
  137. .read_cachesize = ath_pci_read_cachesize,
  138. .eeprom_read = ath_pci_eeprom_read,
  139. .extn_synch_en = ath_pci_extn_synch_enable,
  140. .aspm_init = ath_pci_aspm_init,
  141. };
  142. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  143. {
  144. void __iomem *mem;
  145. struct ath_softc *sc;
  146. struct ieee80211_hw *hw;
  147. u8 csz;
  148. u32 val;
  149. int ret = 0;
  150. char hw_name[64];
  151. if (pci_enable_device(pdev))
  152. return -EIO;
  153. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  154. if (ret) {
  155. pr_err("32-bit DMA not available\n");
  156. goto err_dma;
  157. }
  158. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  159. if (ret) {
  160. pr_err("32-bit DMA consistent DMA enable failed\n");
  161. goto err_dma;
  162. }
  163. /*
  164. * Cache line size is used to size and align various
  165. * structures used to communicate with the hardware.
  166. */
  167. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  168. if (csz == 0) {
  169. /*
  170. * Linux 2.4.18 (at least) writes the cache line size
  171. * register as a 16-bit wide register which is wrong.
  172. * We must have this setup properly for rx buffer
  173. * DMA to work so force a reasonable value here if it
  174. * comes up zero.
  175. */
  176. csz = L1_CACHE_BYTES / sizeof(u32);
  177. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  178. }
  179. /*
  180. * The default setting of latency timer yields poor results,
  181. * set it to the value used by other systems. It may be worth
  182. * tweaking this setting more.
  183. */
  184. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  185. pci_set_master(pdev);
  186. /*
  187. * Disable the RETRY_TIMEOUT register (0x41) to keep
  188. * PCI Tx retries from interfering with C3 CPU state.
  189. */
  190. pci_read_config_dword(pdev, 0x40, &val);
  191. if ((val & 0x0000ff00) != 0)
  192. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  193. ret = pci_request_region(pdev, 0, "ath9k");
  194. if (ret) {
  195. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  196. ret = -ENODEV;
  197. goto err_region;
  198. }
  199. mem = pci_iomap(pdev, 0, 0);
  200. if (!mem) {
  201. pr_err("PCI memory map error\n") ;
  202. ret = -EIO;
  203. goto err_iomap;
  204. }
  205. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  206. if (!hw) {
  207. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  208. ret = -ENOMEM;
  209. goto err_alloc_hw;
  210. }
  211. SET_IEEE80211_DEV(hw, &pdev->dev);
  212. pci_set_drvdata(pdev, hw);
  213. sc = hw->priv;
  214. sc->hw = hw;
  215. sc->dev = &pdev->dev;
  216. sc->mem = mem;
  217. /* Will be cleared in ath9k_start() */
  218. set_bit(SC_OP_INVALID, &sc->sc_flags);
  219. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  220. if (ret) {
  221. dev_err(&pdev->dev, "request_irq failed\n");
  222. goto err_irq;
  223. }
  224. sc->irq = pdev->irq;
  225. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  226. if (ret) {
  227. dev_err(&pdev->dev, "Failed to initialize device\n");
  228. goto err_init;
  229. }
  230. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  231. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  232. hw_name, (unsigned long)mem, pdev->irq);
  233. return 0;
  234. err_init:
  235. free_irq(sc->irq, sc);
  236. err_irq:
  237. ieee80211_free_hw(hw);
  238. err_alloc_hw:
  239. pci_iounmap(pdev, mem);
  240. err_iomap:
  241. pci_release_region(pdev, 0);
  242. err_region:
  243. /* Nothing */
  244. err_dma:
  245. pci_disable_device(pdev);
  246. return ret;
  247. }
  248. static void ath_pci_remove(struct pci_dev *pdev)
  249. {
  250. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  251. struct ath_softc *sc = hw->priv;
  252. void __iomem *mem = sc->mem;
  253. if (!is_ath9k_unloaded)
  254. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  255. ath9k_deinit_device(sc);
  256. free_irq(sc->irq, sc);
  257. ieee80211_free_hw(sc->hw);
  258. pci_iounmap(pdev, mem);
  259. pci_disable_device(pdev);
  260. pci_release_region(pdev, 0);
  261. }
  262. #ifdef CONFIG_PM
  263. static int ath_pci_suspend(struct device *device)
  264. {
  265. struct pci_dev *pdev = to_pci_dev(device);
  266. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  267. struct ath_softc *sc = hw->priv;
  268. if (sc->wow_enabled)
  269. return 0;
  270. /* The device has to be moved to FULLSLEEP forcibly.
  271. * Otherwise the chip never moved to full sleep,
  272. * when no interface is up.
  273. */
  274. ath9k_stop_btcoex(sc);
  275. ath9k_hw_disable(sc->sc_ah);
  276. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  277. return 0;
  278. }
  279. static int ath_pci_resume(struct device *device)
  280. {
  281. struct pci_dev *pdev = to_pci_dev(device);
  282. u32 val;
  283. /*
  284. * Suspend/Resume resets the PCI configuration space, so we have to
  285. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  286. * PCI Tx retries from interfering with C3 CPU state
  287. */
  288. pci_read_config_dword(pdev, 0x40, &val);
  289. if ((val & 0x0000ff00) != 0)
  290. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  291. return 0;
  292. }
  293. static const struct dev_pm_ops ath9k_pm_ops = {
  294. .suspend = ath_pci_suspend,
  295. .resume = ath_pci_resume,
  296. .freeze = ath_pci_suspend,
  297. .thaw = ath_pci_resume,
  298. .poweroff = ath_pci_suspend,
  299. .restore = ath_pci_resume,
  300. };
  301. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  302. #else /* !CONFIG_PM */
  303. #define ATH9K_PM_OPS NULL
  304. #endif /* !CONFIG_PM */
  305. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  306. static struct pci_driver ath_pci_driver = {
  307. .name = "ath9k",
  308. .id_table = ath_pci_id_table,
  309. .probe = ath_pci_probe,
  310. .remove = ath_pci_remove,
  311. .driver.pm = ATH9K_PM_OPS,
  312. };
  313. int ath_pci_init(void)
  314. {
  315. return pci_register_driver(&ath_pci_driver);
  316. }
  317. void ath_pci_exit(void)
  318. {
  319. pci_unregister_driver(&ath_pci_driver);
  320. }