debug.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef DEBUG_H
  17. #define DEBUG_H
  18. #include "hw.h"
  19. #include "rc.h"
  20. #include "dfs_debug.h"
  21. struct ath_txq;
  22. struct ath_buf;
  23. #ifdef CONFIG_ATH9K_DEBUGFS
  24. #define TX_STAT_INC(q, c) sc->debug.stats.txstats[q].c++
  25. #define RESET_STAT_INC(sc, type) sc->debug.stats.reset[type]++
  26. #else
  27. #define TX_STAT_INC(q, c) do { } while (0)
  28. #define RESET_STAT_INC(sc, type) do { } while (0)
  29. #endif
  30. enum ath_reset_type {
  31. RESET_TYPE_BB_HANG,
  32. RESET_TYPE_BB_WATCHDOG,
  33. RESET_TYPE_FATAL_INT,
  34. RESET_TYPE_TX_ERROR,
  35. RESET_TYPE_TX_HANG,
  36. RESET_TYPE_PLL_HANG,
  37. RESET_TYPE_MAC_HANG,
  38. RESET_TYPE_BEACON_STUCK,
  39. __RESET_TYPE_MAX
  40. };
  41. #ifdef CONFIG_ATH9K_DEBUGFS
  42. /**
  43. * struct ath_interrupt_stats - Contains statistics about interrupts
  44. * @total: Total no. of interrupts generated so far
  45. * @rxok: RX with no errors
  46. * @rxlp: RX with low priority RX
  47. * @rxhp: RX with high priority, uapsd only
  48. * @rxeol: RX with no more RXDESC available
  49. * @rxorn: RX FIFO overrun
  50. * @txok: TX completed at the requested rate
  51. * @txurn: TX FIFO underrun
  52. * @mib: MIB regs reaching its threshold
  53. * @rxphyerr: RX with phy errors
  54. * @rx_keycache_miss: RX with key cache misses
  55. * @swba: Software Beacon Alert
  56. * @bmiss: Beacon Miss
  57. * @bnr: Beacon Not Ready
  58. * @cst: Carrier Sense TImeout
  59. * @gtt: Global TX Timeout
  60. * @tim: RX beacon TIM occurrence
  61. * @cabend: RX End of CAB traffic
  62. * @dtimsync: DTIM sync lossage
  63. * @dtim: RX Beacon with DTIM
  64. * @bb_watchdog: Baseband watchdog
  65. * @tsfoor: TSF out of range, indicates that the corrected TSF received
  66. * from a beacon differs from the PCU's internal TSF by more than a
  67. * (programmable) threshold
  68. * @local_timeout: Internal bus timeout.
  69. * @mci: MCI interrupt, specific to MCI based BTCOEX chipsets
  70. * @gen_timer: Generic hardware timer interrupt
  71. */
  72. struct ath_interrupt_stats {
  73. u32 total;
  74. u32 rxok;
  75. u32 rxlp;
  76. u32 rxhp;
  77. u32 rxeol;
  78. u32 rxorn;
  79. u32 txok;
  80. u32 txeol;
  81. u32 txurn;
  82. u32 mib;
  83. u32 rxphyerr;
  84. u32 rx_keycache_miss;
  85. u32 swba;
  86. u32 bmiss;
  87. u32 bnr;
  88. u32 cst;
  89. u32 gtt;
  90. u32 tim;
  91. u32 cabend;
  92. u32 dtimsync;
  93. u32 dtim;
  94. u32 bb_watchdog;
  95. u32 tsfoor;
  96. u32 mci;
  97. u32 gen_timer;
  98. /* Sync-cause stats */
  99. u32 sync_cause_all;
  100. u32 sync_rtc_irq;
  101. u32 sync_mac_irq;
  102. u32 eeprom_illegal_access;
  103. u32 apb_timeout;
  104. u32 pci_mode_conflict;
  105. u32 host1_fatal;
  106. u32 host1_perr;
  107. u32 trcv_fifo_perr;
  108. u32 radm_cpl_ep;
  109. u32 radm_cpl_dllp_abort;
  110. u32 radm_cpl_tlp_abort;
  111. u32 radm_cpl_ecrc_err;
  112. u32 radm_cpl_timeout;
  113. u32 local_timeout;
  114. u32 pm_access;
  115. u32 mac_awake;
  116. u32 mac_asleep;
  117. u32 mac_sleep_access;
  118. };
  119. /**
  120. * struct ath_tx_stats - Statistics about TX
  121. * @tx_pkts_all: No. of total frames transmitted, including ones that
  122. may have had errors.
  123. * @tx_bytes_all: No. of total bytes transmitted, including ones that
  124. may have had errors.
  125. * @queued: Total MPDUs (non-aggr) queued
  126. * @completed: Total MPDUs (non-aggr) completed
  127. * @a_aggr: Total no. of aggregates queued
  128. * @a_queued_hw: Total AMPDUs queued to hardware
  129. * @a_queued_sw: Total AMPDUs queued to software queues
  130. * @a_completed: Total AMPDUs completed
  131. * @a_retries: No. of AMPDUs retried (SW)
  132. * @a_xretries: No. of AMPDUs dropped due to xretries
  133. * @fifo_underrun: FIFO underrun occurrences
  134. Valid only for:
  135. - non-aggregate condition.
  136. - first packet of aggregate.
  137. * @xtxop: No. of frames filtered because of TXOP limit
  138. * @timer_exp: Transmit timer expiry
  139. * @desc_cfg_err: Descriptor configuration errors
  140. * @data_urn: TX data underrun errors
  141. * @delim_urn: TX delimiter underrun errors
  142. * @puttxbuf: Number of times hardware was given txbuf to write.
  143. * @txstart: Number of times hardware was told to start tx.
  144. * @txprocdesc: Number of times tx descriptor was processed
  145. * @txfailed: Out-of-memory or other errors in xmit path.
  146. */
  147. struct ath_tx_stats {
  148. u32 tx_pkts_all;
  149. u32 tx_bytes_all;
  150. u32 queued;
  151. u32 completed;
  152. u32 xretries;
  153. u32 a_aggr;
  154. u32 a_queued_hw;
  155. u32 a_queued_sw;
  156. u32 a_completed;
  157. u32 a_retries;
  158. u32 a_xretries;
  159. u32 fifo_underrun;
  160. u32 xtxop;
  161. u32 timer_exp;
  162. u32 desc_cfg_err;
  163. u32 data_underrun;
  164. u32 delim_underrun;
  165. u32 puttxbuf;
  166. u32 txstart;
  167. u32 txprocdesc;
  168. u32 txfailed;
  169. };
  170. #define RX_STAT_INC(c) (sc->debug.stats.rxstats.c++)
  171. /**
  172. * struct ath_rx_stats - RX Statistics
  173. * @rx_pkts_all: No. of total frames received, including ones that
  174. may have had errors.
  175. * @rx_bytes_all: No. of total bytes received, including ones that
  176. may have had errors.
  177. * @crc_err: No. of frames with incorrect CRC value
  178. * @decrypt_crc_err: No. of frames whose CRC check failed after
  179. decryption process completed
  180. * @phy_err: No. of frames whose reception failed because the PHY
  181. encountered an error
  182. * @mic_err: No. of frames with incorrect TKIP MIC verification failure
  183. * @pre_delim_crc_err: Pre-Frame delimiter CRC error detections
  184. * @post_delim_crc_err: Post-Frame delimiter CRC error detections
  185. * @decrypt_busy_err: Decryption interruptions counter
  186. * @phy_err_stats: Individual PHY error statistics
  187. * @rx_len_err: No. of frames discarded due to bad length.
  188. * @rx_oom_err: No. of frames dropped due to OOM issues.
  189. * @rx_rate_err: No. of frames dropped due to rate errors.
  190. * @rx_too_many_frags_err: Frames dropped due to too-many-frags received.
  191. * @rx_drop_rxflush: No. of frames dropped due to RX-FLUSH.
  192. * @rx_beacons: No. of beacons received.
  193. * @rx_frags: No. of rx-fragements received.
  194. */
  195. struct ath_rx_stats {
  196. u32 rx_pkts_all;
  197. u32 rx_bytes_all;
  198. u32 crc_err;
  199. u32 decrypt_crc_err;
  200. u32 phy_err;
  201. u32 mic_err;
  202. u32 pre_delim_crc_err;
  203. u32 post_delim_crc_err;
  204. u32 decrypt_busy_err;
  205. u32 phy_err_stats[ATH9K_PHYERR_MAX];
  206. u32 rx_len_err;
  207. u32 rx_oom_err;
  208. u32 rx_rate_err;
  209. u32 rx_too_many_frags_err;
  210. u32 rx_drop_rxflush;
  211. u32 rx_beacons;
  212. u32 rx_frags;
  213. };
  214. struct ath_stats {
  215. struct ath_interrupt_stats istats;
  216. struct ath_tx_stats txstats[ATH9K_NUM_TX_QUEUES];
  217. struct ath_rx_stats rxstats;
  218. struct ath_dfs_stats dfs_stats;
  219. u32 reset[__RESET_TYPE_MAX];
  220. };
  221. #define ATH_DBG_MAX_SAMPLES 10
  222. struct ath_dbg_bb_mac_samp {
  223. u32 dma_dbg_reg_vals[ATH9K_NUM_DMA_DEBUG_REGS];
  224. u32 pcu_obs, pcu_cr, noise;
  225. struct {
  226. u64 jiffies;
  227. int8_t rssi_ctl0;
  228. int8_t rssi_ctl1;
  229. int8_t rssi_ctl2;
  230. int8_t rssi_ext0;
  231. int8_t rssi_ext1;
  232. int8_t rssi_ext2;
  233. int8_t rssi;
  234. bool isok;
  235. u8 rts_fail_cnt;
  236. u8 data_fail_cnt;
  237. u8 rateindex;
  238. u8 qid;
  239. u8 tid;
  240. u32 ba_low;
  241. u32 ba_high;
  242. } ts[ATH_DBG_MAX_SAMPLES];
  243. struct {
  244. u64 jiffies;
  245. int8_t rssi_ctl0;
  246. int8_t rssi_ctl1;
  247. int8_t rssi_ctl2;
  248. int8_t rssi_ext0;
  249. int8_t rssi_ext1;
  250. int8_t rssi_ext2;
  251. int8_t rssi;
  252. bool is_mybeacon;
  253. u8 antenna;
  254. u8 rate;
  255. } rs[ATH_DBG_MAX_SAMPLES];
  256. struct ath_cycle_counters cc;
  257. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  258. };
  259. struct ath9k_debug {
  260. struct dentry *debugfs_phy;
  261. u32 regidx;
  262. struct ath_stats stats;
  263. #ifdef CONFIG_ATH9K_MAC_DEBUG
  264. spinlock_t samp_lock;
  265. struct ath_dbg_bb_mac_samp bb_mac_samp[ATH_DBG_MAX_SAMPLES];
  266. u8 sampidx;
  267. u8 tsidx;
  268. u8 rsidx;
  269. #endif
  270. };
  271. int ath9k_init_debug(struct ath_hw *ah);
  272. void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
  273. void ath_debug_stat_tx(struct ath_softc *sc, struct ath_buf *bf,
  274. struct ath_tx_status *ts, struct ath_txq *txq,
  275. unsigned int flags);
  276. void ath_debug_stat_rx(struct ath_softc *sc, struct ath_rx_status *rs);
  277. #else
  278. #define RX_STAT_INC(c) /* NOP */
  279. static inline int ath9k_init_debug(struct ath_hw *ah)
  280. {
  281. return 0;
  282. }
  283. static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
  284. enum ath9k_int status)
  285. {
  286. }
  287. static inline void ath_debug_stat_tx(struct ath_softc *sc,
  288. struct ath_buf *bf,
  289. struct ath_tx_status *ts,
  290. struct ath_txq *txq,
  291. unsigned int flags)
  292. {
  293. }
  294. static inline void ath_debug_stat_rx(struct ath_softc *sc,
  295. struct ath_rx_status *rs)
  296. {
  297. }
  298. #endif /* CONFIG_ATH9K_DEBUGFS */
  299. #ifdef CONFIG_ATH9K_MAC_DEBUG
  300. void ath9k_debug_samp_bb_mac(struct ath_softc *sc);
  301. #else
  302. static inline void ath9k_debug_samp_bb_mac(struct ath_softc *sc)
  303. {
  304. }
  305. #endif
  306. #endif /* DEBUG_H */