phy.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Copyright (c) 2005, 2006 Stefano Brivio <st3@riseup.net>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/types.h>
  23. #include "b43.h"
  24. #include "phy.h"
  25. #include "main.h"
  26. #include "tables.h"
  27. #include "lo.h"
  28. static const s8 b43_tssi2dbm_b_table[] = {
  29. 0x4D, 0x4C, 0x4B, 0x4A,
  30. 0x4A, 0x49, 0x48, 0x47,
  31. 0x47, 0x46, 0x45, 0x45,
  32. 0x44, 0x43, 0x42, 0x42,
  33. 0x41, 0x40, 0x3F, 0x3E,
  34. 0x3D, 0x3C, 0x3B, 0x3A,
  35. 0x39, 0x38, 0x37, 0x36,
  36. 0x35, 0x34, 0x32, 0x31,
  37. 0x30, 0x2F, 0x2D, 0x2C,
  38. 0x2B, 0x29, 0x28, 0x26,
  39. 0x25, 0x23, 0x21, 0x1F,
  40. 0x1D, 0x1A, 0x17, 0x14,
  41. 0x10, 0x0C, 0x06, 0x00,
  42. -7, -7, -7, -7,
  43. -7, -7, -7, -7,
  44. -7, -7, -7, -7,
  45. };
  46. static const s8 b43_tssi2dbm_g_table[] = {
  47. 77, 77, 77, 76,
  48. 76, 76, 75, 75,
  49. 74, 74, 73, 73,
  50. 73, 72, 72, 71,
  51. 71, 70, 70, 69,
  52. 68, 68, 67, 67,
  53. 66, 65, 65, 64,
  54. 63, 63, 62, 61,
  55. 60, 59, 58, 57,
  56. 56, 55, 54, 53,
  57. 52, 50, 49, 47,
  58. 45, 43, 40, 37,
  59. 33, 28, 22, 14,
  60. 5, -7, -20, -20,
  61. -20, -20, -20, -20,
  62. -20, -20, -20, -20,
  63. };
  64. const u8 b43_radio_channel_codes_bg[] = {
  65. 12, 17, 22, 27,
  66. 32, 37, 42, 47,
  67. 52, 57, 62, 67,
  68. 72, 84,
  69. };
  70. static void b43_phy_initg(struct b43_wldev *dev);
  71. /* Reverse the bits of a 4bit value.
  72. * Example: 1101 is flipped 1011
  73. */
  74. static u16 flip_4bit(u16 value)
  75. {
  76. u16 flipped = 0x0000;
  77. B43_WARN_ON(value & ~0x000F);
  78. flipped |= (value & 0x0001) << 3;
  79. flipped |= (value & 0x0002) << 1;
  80. flipped |= (value & 0x0004) >> 1;
  81. flipped |= (value & 0x0008) >> 3;
  82. return flipped;
  83. }
  84. static void generate_rfatt_list(struct b43_wldev *dev,
  85. struct b43_rfatt_list *list)
  86. {
  87. struct b43_phy *phy = &dev->phy;
  88. /* APHY.rev < 5 || GPHY.rev < 6 */
  89. static const struct b43_rfatt rfatt_0[] = {
  90. {.att = 3,.with_padmix = 0,},
  91. {.att = 1,.with_padmix = 0,},
  92. {.att = 5,.with_padmix = 0,},
  93. {.att = 7,.with_padmix = 0,},
  94. {.att = 9,.with_padmix = 0,},
  95. {.att = 2,.with_padmix = 0,},
  96. {.att = 0,.with_padmix = 0,},
  97. {.att = 4,.with_padmix = 0,},
  98. {.att = 6,.with_padmix = 0,},
  99. {.att = 8,.with_padmix = 0,},
  100. {.att = 1,.with_padmix = 1,},
  101. {.att = 2,.with_padmix = 1,},
  102. {.att = 3,.with_padmix = 1,},
  103. {.att = 4,.with_padmix = 1,},
  104. };
  105. /* Radio.rev == 8 && Radio.version == 0x2050 */
  106. static const struct b43_rfatt rfatt_1[] = {
  107. {.att = 2,.with_padmix = 1,},
  108. {.att = 4,.with_padmix = 1,},
  109. {.att = 6,.with_padmix = 1,},
  110. {.att = 8,.with_padmix = 1,},
  111. {.att = 10,.with_padmix = 1,},
  112. {.att = 12,.with_padmix = 1,},
  113. {.att = 14,.with_padmix = 1,},
  114. };
  115. /* Otherwise */
  116. static const struct b43_rfatt rfatt_2[] = {
  117. {.att = 0,.with_padmix = 1,},
  118. {.att = 2,.with_padmix = 1,},
  119. {.att = 4,.with_padmix = 1,},
  120. {.att = 6,.with_padmix = 1,},
  121. {.att = 8,.with_padmix = 1,},
  122. {.att = 9,.with_padmix = 1,},
  123. {.att = 9,.with_padmix = 1,},
  124. };
  125. if ((phy->type == B43_PHYTYPE_A && phy->rev < 5) ||
  126. (phy->type == B43_PHYTYPE_G && phy->rev < 6)) {
  127. /* Software pctl */
  128. list->list = rfatt_0;
  129. list->len = ARRAY_SIZE(rfatt_0);
  130. list->min_val = 0;
  131. list->max_val = 9;
  132. return;
  133. }
  134. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  135. /* Hardware pctl */
  136. list->list = rfatt_1;
  137. list->len = ARRAY_SIZE(rfatt_1);
  138. list->min_val = 2;
  139. list->max_val = 14;
  140. return;
  141. }
  142. /* Hardware pctl */
  143. list->list = rfatt_2;
  144. list->len = ARRAY_SIZE(rfatt_2);
  145. list->min_val = 0;
  146. list->max_val = 9;
  147. }
  148. static void generate_bbatt_list(struct b43_wldev *dev,
  149. struct b43_bbatt_list *list)
  150. {
  151. static const struct b43_bbatt bbatt_0[] = {
  152. {.att = 0,},
  153. {.att = 1,},
  154. {.att = 2,},
  155. {.att = 3,},
  156. {.att = 4,},
  157. {.att = 5,},
  158. {.att = 6,},
  159. {.att = 7,},
  160. {.att = 8,},
  161. };
  162. list->list = bbatt_0;
  163. list->len = ARRAY_SIZE(bbatt_0);
  164. list->min_val = 0;
  165. list->max_val = 8;
  166. }
  167. bool b43_has_hardware_pctl(struct b43_phy *phy)
  168. {
  169. if (!phy->hardware_power_control)
  170. return 0;
  171. switch (phy->type) {
  172. case B43_PHYTYPE_A:
  173. if (phy->rev >= 5)
  174. return 1;
  175. break;
  176. case B43_PHYTYPE_G:
  177. if (phy->rev >= 6)
  178. return 1;
  179. break;
  180. default:
  181. B43_WARN_ON(1);
  182. }
  183. return 0;
  184. }
  185. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  186. {
  187. struct b43_phy *phy = &dev->phy;
  188. switch (phy->type) {
  189. case B43_PHYTYPE_A:
  190. b43_shm_write16(dev, B43_SHM_SHARED, 0x0068, 0x7F7F);
  191. b43_shm_write16(dev, B43_SHM_SHARED, 0x006a, 0x7F7F);
  192. break;
  193. case B43_PHYTYPE_B:
  194. case B43_PHYTYPE_G:
  195. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  196. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  197. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  198. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  199. break;
  200. }
  201. }
  202. void b43_raw_phy_lock(struct b43_wldev *dev)
  203. {
  204. struct b43_phy *phy = &dev->phy;
  205. B43_WARN_ON(!irqs_disabled());
  206. /* We had a check for MACCTL==0 here, but I think that doesn't
  207. * make sense, as MACCTL is never 0 when this is called.
  208. * --mb */
  209. B43_WARN_ON(b43_read32(dev, B43_MMIO_MACCTL) == 0);
  210. if (dev->dev->id.revision < 3) {
  211. b43_mac_suspend(dev);
  212. spin_lock(&phy->lock);
  213. } else {
  214. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  215. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  216. }
  217. phy->locked = 1;
  218. }
  219. void b43_raw_phy_unlock(struct b43_wldev *dev)
  220. {
  221. struct b43_phy *phy = &dev->phy;
  222. B43_WARN_ON(!irqs_disabled());
  223. if (dev->dev->id.revision < 3) {
  224. if (phy->locked) {
  225. spin_unlock(&phy->lock);
  226. b43_mac_enable(dev);
  227. }
  228. } else {
  229. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  230. b43_power_saving_ctl_bits(dev, 0);
  231. }
  232. phy->locked = 0;
  233. }
  234. /* Different PHYs require different register routing flags.
  235. * This adjusts (and does sanity checks on) the routing flags.
  236. */
  237. static inline u16 adjust_phyreg_for_phytype(struct b43_phy *phy,
  238. u16 offset, struct b43_wldev *dev)
  239. {
  240. if (phy->type == B43_PHYTYPE_A) {
  241. /* OFDM registers are base-registers for the A-PHY. */
  242. offset &= ~B43_PHYROUTE_OFDM_GPHY;
  243. }
  244. if (offset & B43_PHYROUTE_EXT_GPHY) {
  245. /* Ext-G registers are only available on G-PHYs */
  246. if (phy->type != B43_PHYTYPE_G) {
  247. b43dbg(dev->wl, "EXT-G PHY access at "
  248. "0x%04X on %u type PHY\n", offset, phy->type);
  249. }
  250. }
  251. return offset;
  252. }
  253. u16 b43_phy_read(struct b43_wldev * dev, u16 offset)
  254. {
  255. struct b43_phy *phy = &dev->phy;
  256. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  257. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  258. return b43_read16(dev, B43_MMIO_PHY_DATA);
  259. }
  260. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val)
  261. {
  262. struct b43_phy *phy = &dev->phy;
  263. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  264. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  265. mmiowb();
  266. b43_write16(dev, B43_MMIO_PHY_DATA, val);
  267. }
  268. static void b43_radio_set_txpower_a(struct b43_wldev *dev, u16 txpower);
  269. /* Adjust the transmission power output (G-PHY) */
  270. void b43_set_txpower_g(struct b43_wldev *dev,
  271. const struct b43_bbatt *bbatt,
  272. const struct b43_rfatt *rfatt, u8 tx_control)
  273. {
  274. struct b43_phy *phy = &dev->phy;
  275. struct b43_txpower_lo_control *lo = phy->lo_control;
  276. u16 bb, rf;
  277. u16 tx_bias, tx_magn;
  278. bb = bbatt->att;
  279. rf = rfatt->att;
  280. tx_bias = lo->tx_bias;
  281. tx_magn = lo->tx_magn;
  282. if (unlikely(tx_bias == 0xFF))
  283. tx_bias = 0;
  284. /* Save the values for later */
  285. phy->tx_control = tx_control;
  286. memcpy(&phy->rfatt, rfatt, sizeof(*rfatt));
  287. memcpy(&phy->bbatt, bbatt, sizeof(*bbatt));
  288. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  289. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  290. "rfatt(%u), tx_control(0x%02X), "
  291. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  292. bb, rf, tx_control, tx_bias, tx_magn);
  293. }
  294. b43_phy_set_baseband_attenuation(dev, bb);
  295. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  296. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  297. b43_radio_write16(dev, 0x43,
  298. (rf & 0x000F) | (tx_control & 0x0070));
  299. } else {
  300. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  301. & 0xFFF0) | (rf & 0x000F));
  302. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  303. & ~0x0070) | (tx_control &
  304. 0x0070));
  305. }
  306. if (has_tx_magnification(phy)) {
  307. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  308. } else {
  309. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  310. & 0xFFF0) | (tx_bias & 0x000F));
  311. }
  312. if (phy->type == B43_PHYTYPE_G)
  313. b43_lo_g_adjust(dev);
  314. }
  315. static void default_baseband_attenuation(struct b43_wldev *dev,
  316. struct b43_bbatt *bb)
  317. {
  318. struct b43_phy *phy = &dev->phy;
  319. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  320. bb->att = 0;
  321. else
  322. bb->att = 2;
  323. }
  324. static void default_radio_attenuation(struct b43_wldev *dev,
  325. struct b43_rfatt *rf)
  326. {
  327. struct ssb_bus *bus = dev->dev->bus;
  328. struct b43_phy *phy = &dev->phy;
  329. rf->with_padmix = 0;
  330. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  331. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  332. if (bus->boardinfo.rev < 0x43) {
  333. rf->att = 2;
  334. return;
  335. } else if (bus->boardinfo.rev < 0x51) {
  336. rf->att = 3;
  337. return;
  338. }
  339. }
  340. if (phy->type == B43_PHYTYPE_A) {
  341. rf->att = 0x60;
  342. return;
  343. }
  344. switch (phy->radio_ver) {
  345. case 0x2053:
  346. switch (phy->radio_rev) {
  347. case 1:
  348. rf->att = 6;
  349. return;
  350. }
  351. break;
  352. case 0x2050:
  353. switch (phy->radio_rev) {
  354. case 0:
  355. rf->att = 5;
  356. return;
  357. case 1:
  358. if (phy->type == B43_PHYTYPE_G) {
  359. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  360. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  361. && bus->boardinfo.rev >= 30)
  362. rf->att = 3;
  363. else if (bus->boardinfo.vendor ==
  364. SSB_BOARDVENDOR_BCM
  365. && bus->boardinfo.type ==
  366. SSB_BOARD_BU4306)
  367. rf->att = 3;
  368. else
  369. rf->att = 1;
  370. } else {
  371. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  372. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  373. && bus->boardinfo.rev >= 30)
  374. rf->att = 7;
  375. else
  376. rf->att = 6;
  377. }
  378. return;
  379. case 2:
  380. if (phy->type == B43_PHYTYPE_G) {
  381. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  382. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  383. && bus->boardinfo.rev >= 30)
  384. rf->att = 3;
  385. else if (bus->boardinfo.vendor ==
  386. SSB_BOARDVENDOR_BCM
  387. && bus->boardinfo.type ==
  388. SSB_BOARD_BU4306)
  389. rf->att = 5;
  390. else if (bus->chip_id == 0x4320)
  391. rf->att = 4;
  392. else
  393. rf->att = 3;
  394. } else
  395. rf->att = 6;
  396. return;
  397. case 3:
  398. rf->att = 5;
  399. return;
  400. case 4:
  401. case 5:
  402. rf->att = 1;
  403. return;
  404. case 6:
  405. case 7:
  406. rf->att = 5;
  407. return;
  408. case 8:
  409. rf->att = 0xA;
  410. rf->with_padmix = 1;
  411. return;
  412. case 9:
  413. default:
  414. rf->att = 5;
  415. return;
  416. }
  417. }
  418. rf->att = 5;
  419. }
  420. static u16 default_tx_control(struct b43_wldev *dev)
  421. {
  422. struct b43_phy *phy = &dev->phy;
  423. if (phy->radio_ver != 0x2050)
  424. return 0;
  425. if (phy->radio_rev == 1)
  426. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  427. if (phy->radio_rev < 6)
  428. return B43_TXCTL_PA2DB;
  429. if (phy->radio_rev == 8)
  430. return B43_TXCTL_TXMIX;
  431. return 0;
  432. }
  433. /* This func is called "PHY calibrate" in the specs... */
  434. void b43_phy_early_init(struct b43_wldev *dev)
  435. {
  436. struct b43_phy *phy = &dev->phy;
  437. struct b43_txpower_lo_control *lo = phy->lo_control;
  438. default_baseband_attenuation(dev, &phy->bbatt);
  439. default_radio_attenuation(dev, &phy->rfatt);
  440. phy->tx_control = (default_tx_control(dev) << 4);
  441. /* Commit previous writes */
  442. b43_read32(dev, B43_MMIO_MACCTL);
  443. if (phy->type == B43_PHYTYPE_B || phy->type == B43_PHYTYPE_G) {
  444. generate_rfatt_list(dev, &lo->rfatt_list);
  445. generate_bbatt_list(dev, &lo->bbatt_list);
  446. }
  447. if (phy->type == B43_PHYTYPE_G && phy->rev == 1) {
  448. /* Workaround: Temporarly disable gmode through the early init
  449. * phase, as the gmode stuff is not needed for phy rev 1 */
  450. phy->gmode = 0;
  451. b43_wireless_core_reset(dev, 0);
  452. b43_phy_initg(dev);
  453. phy->gmode = 1;
  454. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  455. }
  456. }
  457. /* GPHY_TSSI_Power_Lookup_Table_Init */
  458. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  459. {
  460. struct b43_phy *phy = &dev->phy;
  461. int i;
  462. u16 value;
  463. for (i = 0; i < 32; i++)
  464. b43_ofdmtab_write16(dev, 0x3C20, i, phy->tssi2dbm[i]);
  465. for (i = 32; i < 64; i++)
  466. b43_ofdmtab_write16(dev, 0x3C00, i - 32, phy->tssi2dbm[i]);
  467. for (i = 0; i < 64; i += 2) {
  468. value = (u16) phy->tssi2dbm[i];
  469. value |= ((u16) phy->tssi2dbm[i + 1]) << 8;
  470. b43_phy_write(dev, 0x380 + (i / 2), value);
  471. }
  472. }
  473. /* GPHY_Gain_Lookup_Table_Init */
  474. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  475. {
  476. struct b43_phy *phy = &dev->phy;
  477. struct b43_txpower_lo_control *lo = phy->lo_control;
  478. u16 nr_written = 0;
  479. u16 tmp;
  480. u8 rf, bb;
  481. if (!lo->lo_measured) {
  482. b43_phy_write(dev, 0x3FF, 0);
  483. return;
  484. }
  485. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  486. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  487. if (nr_written >= 0x40)
  488. return;
  489. tmp = lo->bbatt_list.list[bb].att;
  490. tmp <<= 8;
  491. if (phy->radio_rev == 8)
  492. tmp |= 0x50;
  493. else
  494. tmp |= 0x40;
  495. tmp |= lo->rfatt_list.list[rf].att;
  496. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  497. nr_written++;
  498. }
  499. }
  500. }
  501. /* GPHY_DC_Lookup_Table */
  502. void b43_gphy_dc_lt_init(struct b43_wldev *dev)
  503. {
  504. struct b43_phy *phy = &dev->phy;
  505. struct b43_txpower_lo_control *lo = phy->lo_control;
  506. struct b43_loctl *loctl0;
  507. struct b43_loctl *loctl1;
  508. int i;
  509. int rf_offset, bb_offset;
  510. u16 tmp;
  511. for (i = 0; i < lo->rfatt_list.len + lo->bbatt_list.len; i += 2) {
  512. rf_offset = i / lo->rfatt_list.len;
  513. bb_offset = i % lo->rfatt_list.len;
  514. loctl0 = b43_get_lo_g_ctl(dev, &lo->rfatt_list.list[rf_offset],
  515. &lo->bbatt_list.list[bb_offset]);
  516. if (i + 1 < lo->rfatt_list.len * lo->bbatt_list.len) {
  517. rf_offset = (i + 1) / lo->rfatt_list.len;
  518. bb_offset = (i + 1) % lo->rfatt_list.len;
  519. loctl1 =
  520. b43_get_lo_g_ctl(dev,
  521. &lo->rfatt_list.list[rf_offset],
  522. &lo->bbatt_list.list[bb_offset]);
  523. } else
  524. loctl1 = loctl0;
  525. tmp = ((u16) loctl0->q & 0xF);
  526. tmp |= ((u16) loctl0->i & 0xF) << 4;
  527. tmp |= ((u16) loctl1->q & 0xF) << 8;
  528. tmp |= ((u16) loctl1->i & 0xF) << 12; //FIXME?
  529. b43_phy_write(dev, 0x3A0 + (i / 2), tmp);
  530. }
  531. }
  532. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  533. {
  534. //TODO
  535. }
  536. static void hardware_pctl_init_gphy(struct b43_wldev *dev)
  537. {
  538. struct b43_phy *phy = &dev->phy;
  539. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  540. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  541. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  542. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  543. b43_gphy_tssi_power_lt_init(dev);
  544. b43_gphy_gain_lt_init(dev);
  545. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  546. b43_phy_write(dev, 0x0014, 0x0000);
  547. B43_WARN_ON(phy->rev < 6);
  548. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  549. | 0x0800);
  550. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  551. & 0xFEFF);
  552. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  553. & 0xFFBF);
  554. b43_gphy_dc_lt_init(dev);
  555. }
  556. /* HardwarePowerControl init for A and G PHY */
  557. static void b43_hardware_pctl_init(struct b43_wldev *dev)
  558. {
  559. struct b43_phy *phy = &dev->phy;
  560. if (!b43_has_hardware_pctl(phy)) {
  561. /* No hardware power control */
  562. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  563. return;
  564. }
  565. /* Init the hwpctl related hardware */
  566. switch (phy->type) {
  567. case B43_PHYTYPE_A:
  568. hardware_pctl_init_aphy(dev);
  569. break;
  570. case B43_PHYTYPE_G:
  571. hardware_pctl_init_gphy(dev);
  572. break;
  573. default:
  574. B43_WARN_ON(1);
  575. }
  576. /* Enable hardware pctl in firmware. */
  577. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  578. }
  579. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  580. {
  581. struct b43_phy *phy = &dev->phy;
  582. if (!b43_has_hardware_pctl(phy)) {
  583. b43_phy_write(dev, 0x047A, 0xC111);
  584. return;
  585. }
  586. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  587. b43_phy_write(dev, 0x002F, 0x0202);
  588. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  589. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  590. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  591. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  592. & 0xFF0F) | 0x0010);
  593. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  594. | 0x8000);
  595. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  596. & 0xFFC0) | 0x0010);
  597. b43_phy_write(dev, 0x002E, 0xC07F);
  598. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  599. | 0x0400);
  600. } else {
  601. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  602. | 0x0200);
  603. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  604. | 0x0400);
  605. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  606. & 0x7FFF);
  607. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  608. & 0xFFFE);
  609. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  610. & 0xFFC0) | 0x0010);
  611. b43_phy_write(dev, 0x002E, 0xC07F);
  612. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  613. & 0xFF0F) | 0x0010);
  614. }
  615. }
  616. /* Intialize B/G PHY power control
  617. * as described in http://bcm-specs.sipsolutions.net/InitPowerControl
  618. */
  619. static void b43_phy_init_pctl(struct b43_wldev *dev)
  620. {
  621. struct ssb_bus *bus = dev->dev->bus;
  622. struct b43_phy *phy = &dev->phy;
  623. struct b43_rfatt old_rfatt;
  624. struct b43_bbatt old_bbatt;
  625. u8 old_tx_control = 0;
  626. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  627. (bus->boardinfo.type == SSB_BOARD_BU4306))
  628. return;
  629. b43_phy_write(dev, 0x0028, 0x8018);
  630. /* This does something with the Analog... */
  631. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  632. & 0xFFDF);
  633. if (phy->type == B43_PHYTYPE_G && !phy->gmode)
  634. return;
  635. b43_hardware_pctl_early_init(dev);
  636. if (phy->cur_idle_tssi == 0) {
  637. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  638. b43_radio_write16(dev, 0x0076,
  639. (b43_radio_read16(dev, 0x0076)
  640. & 0x00F7) | 0x0084);
  641. } else {
  642. struct b43_rfatt rfatt;
  643. struct b43_bbatt bbatt;
  644. memcpy(&old_rfatt, &phy->rfatt, sizeof(old_rfatt));
  645. memcpy(&old_bbatt, &phy->bbatt, sizeof(old_bbatt));
  646. old_tx_control = phy->tx_control;
  647. bbatt.att = 11;
  648. if (phy->radio_rev == 8) {
  649. rfatt.att = 15;
  650. rfatt.with_padmix = 1;
  651. } else {
  652. rfatt.att = 9;
  653. rfatt.with_padmix = 0;
  654. }
  655. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  656. }
  657. b43_dummy_transmission(dev);
  658. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  659. if (B43_DEBUG) {
  660. /* Current-Idle-TSSI sanity check. */
  661. if (abs(phy->cur_idle_tssi - phy->tgt_idle_tssi) >= 20) {
  662. b43dbg(dev->wl,
  663. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  664. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  665. "adjustment.\n", phy->cur_idle_tssi,
  666. phy->tgt_idle_tssi);
  667. phy->cur_idle_tssi = 0;
  668. }
  669. }
  670. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  671. b43_radio_write16(dev, 0x0076,
  672. b43_radio_read16(dev, 0x0076)
  673. & 0xFF7B);
  674. } else {
  675. b43_set_txpower_g(dev, &old_bbatt,
  676. &old_rfatt, old_tx_control);
  677. }
  678. }
  679. b43_hardware_pctl_init(dev);
  680. b43_shm_clear_tssi(dev);
  681. }
  682. static void b43_phy_agcsetup(struct b43_wldev *dev)
  683. {
  684. struct b43_phy *phy = &dev->phy;
  685. u16 offset = 0x0000;
  686. if (phy->rev == 1)
  687. offset = 0x4C00;
  688. b43_ofdmtab_write16(dev, offset, 0, 0x00FE);
  689. b43_ofdmtab_write16(dev, offset, 1, 0x000D);
  690. b43_ofdmtab_write16(dev, offset, 2, 0x0013);
  691. b43_ofdmtab_write16(dev, offset, 3, 0x0019);
  692. if (phy->rev == 1) {
  693. b43_ofdmtab_write16(dev, 0x1800, 0, 0x2710);
  694. b43_ofdmtab_write16(dev, 0x1801, 0, 0x9B83);
  695. b43_ofdmtab_write16(dev, 0x1802, 0, 0x9B83);
  696. b43_ofdmtab_write16(dev, 0x1803, 0, 0x0F8D);
  697. b43_phy_write(dev, 0x0455, 0x0004);
  698. }
  699. b43_phy_write(dev, 0x04A5, (b43_phy_read(dev, 0x04A5)
  700. & 0x00FF) | 0x5700);
  701. b43_phy_write(dev, 0x041A, (b43_phy_read(dev, 0x041A)
  702. & 0xFF80) | 0x000F);
  703. b43_phy_write(dev, 0x041A, (b43_phy_read(dev, 0x041A)
  704. & 0xC07F) | 0x2B80);
  705. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  706. & 0xF0FF) | 0x0300);
  707. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  708. | 0x0008);
  709. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  710. & 0xFFF0) | 0x0008);
  711. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  712. & 0xF0FF) | 0x0600);
  713. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  714. & 0xF0FF) | 0x0700);
  715. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  716. & 0xF0FF) | 0x0100);
  717. if (phy->rev == 1) {
  718. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  719. & 0xFFF0) | 0x0007);
  720. }
  721. b43_phy_write(dev, 0x0488, (b43_phy_read(dev, 0x0488)
  722. & 0xFF00) | 0x001C);
  723. b43_phy_write(dev, 0x0488, (b43_phy_read(dev, 0x0488)
  724. & 0xC0FF) | 0x0200);
  725. b43_phy_write(dev, 0x0496, (b43_phy_read(dev, 0x0496)
  726. & 0xFF00) | 0x001C);
  727. b43_phy_write(dev, 0x0489, (b43_phy_read(dev, 0x0489)
  728. & 0xFF00) | 0x0020);
  729. b43_phy_write(dev, 0x0489, (b43_phy_read(dev, 0x0489)
  730. & 0xC0FF) | 0x0200);
  731. b43_phy_write(dev, 0x0482, (b43_phy_read(dev, 0x0482)
  732. & 0xFF00) | 0x002E);
  733. b43_phy_write(dev, 0x0496, (b43_phy_read(dev, 0x0496)
  734. & 0x00FF) | 0x1A00);
  735. b43_phy_write(dev, 0x0481, (b43_phy_read(dev, 0x0481)
  736. & 0xFF00) | 0x0028);
  737. b43_phy_write(dev, 0x0481, (b43_phy_read(dev, 0x0481)
  738. & 0x00FF) | 0x2C00);
  739. if (phy->rev == 1) {
  740. b43_phy_write(dev, 0x0430, 0x092B);
  741. b43_phy_write(dev, 0x041B, (b43_phy_read(dev, 0x041B)
  742. & 0xFFE1) | 0x0002);
  743. } else {
  744. b43_phy_write(dev, 0x041B, b43_phy_read(dev, 0x041B)
  745. & 0xFFE1);
  746. b43_phy_write(dev, 0x041F, 0x287A);
  747. b43_phy_write(dev, 0x0420, (b43_phy_read(dev, 0x0420)
  748. & 0xFFF0) | 0x0004);
  749. }
  750. if (phy->rev >= 6) {
  751. b43_phy_write(dev, 0x0422, 0x287A);
  752. b43_phy_write(dev, 0x0420, (b43_phy_read(dev, 0x0420)
  753. & 0x0FFF) | 0x3000);
  754. }
  755. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  756. & 0x8080) | 0x7874);
  757. b43_phy_write(dev, 0x048E, 0x1C00);
  758. offset = 0x0800;
  759. if (phy->rev == 1) {
  760. offset = 0x5400;
  761. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  762. & 0xF0FF) | 0x0600);
  763. b43_phy_write(dev, 0x048B, 0x005E);
  764. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  765. & 0xFF00) | 0x001E);
  766. b43_phy_write(dev, 0x048D, 0x0002);
  767. }
  768. b43_ofdmtab_write16(dev, offset, 0, 0x00);
  769. b43_ofdmtab_write16(dev, offset, 1, 0x07);
  770. b43_ofdmtab_write16(dev, offset, 2, 0x10);
  771. b43_ofdmtab_write16(dev, offset, 3, 0x1C);
  772. if (phy->rev >= 6) {
  773. b43_phy_write(dev, 0x0426, b43_phy_read(dev, 0x0426)
  774. & 0xFFFC);
  775. b43_phy_write(dev, 0x0426, b43_phy_read(dev, 0x0426)
  776. & 0xEFFF);
  777. }
  778. }
  779. static void b43_phy_setupg(struct b43_wldev *dev)
  780. {
  781. struct ssb_bus *bus = dev->dev->bus;
  782. struct b43_phy *phy = &dev->phy;
  783. u16 i;
  784. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  785. if (phy->rev == 1) {
  786. b43_phy_write(dev, 0x0406, 0x4F19);
  787. b43_phy_write(dev, B43_PHY_G_CRS,
  788. (b43_phy_read(dev, B43_PHY_G_CRS) & 0xFC3F) |
  789. 0x0340);
  790. b43_phy_write(dev, 0x042C, 0x005A);
  791. b43_phy_write(dev, 0x0427, 0x001A);
  792. for (i = 0; i < B43_TAB_FINEFREQG_SIZE; i++)
  793. b43_ofdmtab_write16(dev, 0x5800, i,
  794. b43_tab_finefreqg[i]);
  795. for (i = 0; i < B43_TAB_NOISEG1_SIZE; i++)
  796. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noiseg1[i]);
  797. for (i = 0; i < B43_TAB_ROTOR_SIZE; i++)
  798. b43_ofdmtab_write16(dev, 0x2000, i, b43_tab_rotor[i]);
  799. } else {
  800. /* nrssi values are signed 6-bit values. Not sure why we write 0x7654 here... */
  801. b43_nrssi_hw_write(dev, 0xBA98, (s16) 0x7654);
  802. if (phy->rev == 2) {
  803. b43_phy_write(dev, 0x04C0, 0x1861);
  804. b43_phy_write(dev, 0x04C1, 0x0271);
  805. } else if (phy->rev > 2) {
  806. b43_phy_write(dev, 0x04C0, 0x0098);
  807. b43_phy_write(dev, 0x04C1, 0x0070);
  808. b43_phy_write(dev, 0x04C9, 0x0080);
  809. }
  810. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x800);
  811. for (i = 0; i < 64; i++)
  812. b43_ofdmtab_write16(dev, 0x4000, i, i);
  813. for (i = 0; i < B43_TAB_NOISEG2_SIZE; i++)
  814. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noiseg2[i]);
  815. }
  816. if (phy->rev <= 2)
  817. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  818. b43_ofdmtab_write16(dev, 0x1400, i,
  819. b43_tab_noisescaleg1[i]);
  820. else if ((phy->rev >= 7) && (b43_phy_read(dev, 0x0449) & 0x0200))
  821. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  822. b43_ofdmtab_write16(dev, 0x1400, i,
  823. b43_tab_noisescaleg3[i]);
  824. else
  825. for (i = 0; i < B43_TAB_NOISESCALEG_SIZE; i++)
  826. b43_ofdmtab_write16(dev, 0x1400, i,
  827. b43_tab_noisescaleg2[i]);
  828. if (phy->rev == 2)
  829. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++)
  830. b43_ofdmtab_write16(dev, 0x5000, i,
  831. b43_tab_sigmasqr1[i]);
  832. else if ((phy->rev > 2) && (phy->rev <= 8))
  833. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++)
  834. b43_ofdmtab_write16(dev, 0x5000, i,
  835. b43_tab_sigmasqr2[i]);
  836. if (phy->rev == 1) {
  837. for (i = 0; i < B43_TAB_RETARD_SIZE; i++)
  838. b43_ofdmtab_write32(dev, 0x2400, i, b43_tab_retard[i]);
  839. for (i = 4; i < 20; i++)
  840. b43_ofdmtab_write16(dev, 0x5400, i, 0x0020);
  841. b43_phy_agcsetup(dev);
  842. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  843. (bus->boardinfo.type == SSB_BOARD_BU4306) &&
  844. (bus->boardinfo.rev == 0x17))
  845. return;
  846. b43_ofdmtab_write16(dev, 0x5001, 0, 0x0002);
  847. b43_ofdmtab_write16(dev, 0x5002, 0, 0x0001);
  848. } else {
  849. for (i = 0; i < 0x20; i++)
  850. b43_ofdmtab_write16(dev, 0x1000, i, 0x0820);
  851. b43_phy_agcsetup(dev);
  852. b43_phy_read(dev, 0x0400); /* dummy read */
  853. b43_phy_write(dev, 0x0403, 0x1000);
  854. b43_ofdmtab_write16(dev, 0x3C02, 0, 0x000F);
  855. b43_ofdmtab_write16(dev, 0x3C03, 0, 0x0014);
  856. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  857. (bus->boardinfo.type == SSB_BOARD_BU4306) &&
  858. (bus->boardinfo.rev == 0x17))
  859. return;
  860. b43_ofdmtab_write16(dev, 0x0401, 0, 0x0002);
  861. b43_ofdmtab_write16(dev, 0x0402, 0, 0x0001);
  862. }
  863. }
  864. /* Initialize the noisescaletable for APHY */
  865. static void b43_phy_init_noisescaletbl(struct b43_wldev *dev)
  866. {
  867. struct b43_phy *phy = &dev->phy;
  868. int i;
  869. for (i = 0; i < 12; i++) {
  870. if (phy->rev == 2)
  871. b43_ofdmtab_write16(dev, 0x1400, i, 0x6767);
  872. else
  873. b43_ofdmtab_write16(dev, 0x1400, i, 0x2323);
  874. }
  875. if (phy->rev == 2)
  876. b43_ofdmtab_write16(dev, 0x1400, i, 0x6700);
  877. else
  878. b43_ofdmtab_write16(dev, 0x1400, i, 0x2300);
  879. for (i = 0; i < 11; i++) {
  880. if (phy->rev == 2)
  881. b43_ofdmtab_write16(dev, 0x1400, i, 0x6767);
  882. else
  883. b43_ofdmtab_write16(dev, 0x1400, i, 0x2323);
  884. }
  885. if (phy->rev == 2)
  886. b43_ofdmtab_write16(dev, 0x1400, i, 0x0067);
  887. else
  888. b43_ofdmtab_write16(dev, 0x1400, i, 0x0023);
  889. }
  890. static void b43_phy_setupa(struct b43_wldev *dev)
  891. {
  892. struct b43_phy *phy = &dev->phy;
  893. u16 i;
  894. B43_WARN_ON(phy->type != B43_PHYTYPE_A);
  895. switch (phy->rev) {
  896. case 2:
  897. b43_phy_write(dev, 0x008E, 0x3800);
  898. b43_phy_write(dev, 0x0035, 0x03FF);
  899. b43_phy_write(dev, 0x0036, 0x0400);
  900. b43_ofdmtab_write16(dev, 0x3807, 0, 0x0051);
  901. b43_phy_write(dev, 0x001C, 0x0FF9);
  902. b43_phy_write(dev, 0x0020, b43_phy_read(dev, 0x0020) & 0xFF0F);
  903. b43_ofdmtab_write16(dev, 0x3C0C, 0, 0x07BF);
  904. b43_radio_write16(dev, 0x0002, 0x07BF);
  905. b43_phy_write(dev, 0x0024, 0x4680);
  906. b43_phy_write(dev, 0x0020, 0x0003);
  907. b43_phy_write(dev, 0x001D, 0x0F40);
  908. b43_phy_write(dev, 0x001F, 0x1C00);
  909. b43_phy_write(dev, 0x002A, (b43_phy_read(dev, 0x002A)
  910. & 0x00FF) | 0x0400);
  911. b43_phy_write(dev, 0x002B, b43_phy_read(dev, 0x002B)
  912. & 0xFBFF);
  913. b43_phy_write(dev, 0x008E, 0x58C1);
  914. b43_ofdmtab_write16(dev, 0x0803, 0, 0x000F);
  915. b43_ofdmtab_write16(dev, 0x0804, 0, 0x001F);
  916. b43_ofdmtab_write16(dev, 0x0805, 0, 0x002A);
  917. b43_ofdmtab_write16(dev, 0x0805, 0, 0x0030);
  918. b43_ofdmtab_write16(dev, 0x0807, 0, 0x003A);
  919. b43_ofdmtab_write16(dev, 0x0000, 0, 0x0013);
  920. b43_ofdmtab_write16(dev, 0x0000, 1, 0x0013);
  921. b43_ofdmtab_write16(dev, 0x0000, 2, 0x0013);
  922. b43_ofdmtab_write16(dev, 0x0000, 3, 0x0013);
  923. b43_ofdmtab_write16(dev, 0x0000, 4, 0x0015);
  924. b43_ofdmtab_write16(dev, 0x0000, 5, 0x0015);
  925. b43_ofdmtab_write16(dev, 0x0000, 6, 0x0019);
  926. b43_ofdmtab_write16(dev, 0x0404, 0, 0x0003);
  927. b43_ofdmtab_write16(dev, 0x0405, 0, 0x0003);
  928. b43_ofdmtab_write16(dev, 0x0406, 0, 0x0007);
  929. for (i = 0; i < 16; i++)
  930. b43_ofdmtab_write16(dev, 0x4000, i, (0x8 + i) & 0x000F);
  931. b43_ofdmtab_write16(dev, 0x3003, 0, 0x1044);
  932. b43_ofdmtab_write16(dev, 0x3004, 0, 0x7201);
  933. b43_ofdmtab_write16(dev, 0x3006, 0, 0x0040);
  934. b43_ofdmtab_write16(dev, 0x3001, 0,
  935. (b43_ofdmtab_read16(dev, 0x3001, 0) &
  936. 0x0010) | 0x0008);
  937. for (i = 0; i < B43_TAB_FINEFREQA_SIZE; i++)
  938. b43_ofdmtab_write16(dev, 0x5800, i,
  939. b43_tab_finefreqa[i]);
  940. for (i = 0; i < B43_TAB_NOISEA2_SIZE; i++)
  941. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noisea2[i]);
  942. for (i = 0; i < B43_TAB_ROTOR_SIZE; i++)
  943. b43_ofdmtab_write32(dev, 0x2000, i, b43_tab_rotor[i]);
  944. b43_phy_init_noisescaletbl(dev);
  945. for (i = 0; i < B43_TAB_RETARD_SIZE; i++)
  946. b43_ofdmtab_write32(dev, 0x2400, i, b43_tab_retard[i]);
  947. break;
  948. case 3:
  949. for (i = 0; i < 64; i++)
  950. b43_ofdmtab_write16(dev, 0x4000, i, i);
  951. b43_ofdmtab_write16(dev, 0x3807, 0, 0x0051);
  952. b43_phy_write(dev, 0x001C, 0x0FF9);
  953. b43_phy_write(dev, 0x0020, b43_phy_read(dev, 0x0020) & 0xFF0F);
  954. b43_radio_write16(dev, 0x0002, 0x07BF);
  955. b43_phy_write(dev, 0x0024, 0x4680);
  956. b43_phy_write(dev, 0x0020, 0x0003);
  957. b43_phy_write(dev, 0x001D, 0x0F40);
  958. b43_phy_write(dev, 0x001F, 0x1C00);
  959. b43_phy_write(dev, 0x002A, (b43_phy_read(dev, 0x002A)
  960. & 0x00FF) | 0x0400);
  961. b43_ofdmtab_write16(dev, 0x3000, 1,
  962. (b43_ofdmtab_read16(dev, 0x3000, 1)
  963. & 0x0010) | 0x0008);
  964. for (i = 0; i < B43_TAB_NOISEA3_SIZE; i++) {
  965. b43_ofdmtab_write16(dev, 0x1800, i, b43_tab_noisea3[i]);
  966. }
  967. b43_phy_init_noisescaletbl(dev);
  968. for (i = 0; i < B43_TAB_SIGMASQR_SIZE; i++) {
  969. b43_ofdmtab_write16(dev, 0x5000, i,
  970. b43_tab_sigmasqr1[i]);
  971. }
  972. b43_phy_write(dev, 0x0003, 0x1808);
  973. b43_ofdmtab_write16(dev, 0x0803, 0, 0x000F);
  974. b43_ofdmtab_write16(dev, 0x0804, 0, 0x001F);
  975. b43_ofdmtab_write16(dev, 0x0805, 0, 0x002A);
  976. b43_ofdmtab_write16(dev, 0x0805, 0, 0x0030);
  977. b43_ofdmtab_write16(dev, 0x0807, 0, 0x003A);
  978. b43_ofdmtab_write16(dev, 0x0000, 0, 0x0013);
  979. b43_ofdmtab_write16(dev, 0x0001, 0, 0x0013);
  980. b43_ofdmtab_write16(dev, 0x0002, 0, 0x0013);
  981. b43_ofdmtab_write16(dev, 0x0003, 0, 0x0013);
  982. b43_ofdmtab_write16(dev, 0x0004, 0, 0x0015);
  983. b43_ofdmtab_write16(dev, 0x0005, 0, 0x0015);
  984. b43_ofdmtab_write16(dev, 0x0006, 0, 0x0019);
  985. b43_ofdmtab_write16(dev, 0x0404, 0, 0x0003);
  986. b43_ofdmtab_write16(dev, 0x0405, 0, 0x0003);
  987. b43_ofdmtab_write16(dev, 0x0406, 0, 0x0007);
  988. b43_ofdmtab_write16(dev, 0x3C02, 0, 0x000F);
  989. b43_ofdmtab_write16(dev, 0x3C03, 0, 0x0014);
  990. break;
  991. default:
  992. B43_WARN_ON(1);
  993. }
  994. }
  995. /* Initialize APHY. This is also called for the GPHY in some cases. */
  996. static void b43_phy_inita(struct b43_wldev *dev)
  997. {
  998. struct ssb_bus *bus = dev->dev->bus;
  999. struct b43_phy *phy = &dev->phy;
  1000. u16 tval;
  1001. might_sleep();
  1002. if (phy->type == B43_PHYTYPE_A) {
  1003. b43_phy_setupa(dev);
  1004. } else {
  1005. b43_phy_setupg(dev);
  1006. if (phy->gmode &&
  1007. (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_PACTRL))
  1008. b43_phy_write(dev, 0x046E, 0x03CF);
  1009. return;
  1010. }
  1011. b43_phy_write(dev, B43_PHY_A_CRS,
  1012. (b43_phy_read(dev, B43_PHY_A_CRS) & 0xF83C) | 0x0340);
  1013. b43_phy_write(dev, 0x0034, 0x0001);
  1014. //TODO: RSSI AGC
  1015. b43_phy_write(dev, B43_PHY_A_CRS,
  1016. b43_phy_read(dev, B43_PHY_A_CRS) | (1 << 14));
  1017. b43_radio_init2060(dev);
  1018. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1019. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  1020. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  1021. if (phy->lofcal == 0xFFFF) {
  1022. //TODO: LOF Cal
  1023. b43_radio_set_tx_iq(dev);
  1024. } else
  1025. b43_radio_write16(dev, 0x001E, phy->lofcal);
  1026. }
  1027. b43_phy_write(dev, 0x007A, 0xF111);
  1028. if (phy->cur_idle_tssi == 0) {
  1029. b43_radio_write16(dev, 0x0019, 0x0000);
  1030. b43_radio_write16(dev, 0x0017, 0x0020);
  1031. tval = b43_ofdmtab_read16(dev, 0x3001, 0);
  1032. if (phy->rev == 1) {
  1033. b43_ofdmtab_write16(dev, 0x3001, 0,
  1034. (b43_ofdmtab_read16(dev, 0x3001, 0)
  1035. & 0xFF87)
  1036. | 0x0058);
  1037. } else {
  1038. b43_ofdmtab_write16(dev, 0x3001, 0,
  1039. (b43_ofdmtab_read16(dev, 0x3001, 0)
  1040. & 0xFFC3)
  1041. | 0x002C);
  1042. }
  1043. b43_dummy_transmission(dev);
  1044. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_A_PCTL);
  1045. b43_ofdmtab_write16(dev, 0x3001, 0, tval);
  1046. b43_radio_set_txpower_a(dev, 0x0018);
  1047. }
  1048. b43_shm_clear_tssi(dev);
  1049. }
  1050. static void b43_phy_initb2(struct b43_wldev *dev)
  1051. {
  1052. struct b43_phy *phy = &dev->phy;
  1053. u16 offset, val;
  1054. b43_write16(dev, 0x03EC, 0x3F22);
  1055. b43_phy_write(dev, 0x0020, 0x301C);
  1056. b43_phy_write(dev, 0x0026, 0x0000);
  1057. b43_phy_write(dev, 0x0030, 0x00C6);
  1058. b43_phy_write(dev, 0x0088, 0x3E00);
  1059. val = 0x3C3D;
  1060. for (offset = 0x0089; offset < 0x00A7; offset++) {
  1061. b43_phy_write(dev, offset, val);
  1062. val -= 0x0202;
  1063. }
  1064. b43_phy_write(dev, 0x03E4, 0x3000);
  1065. if (phy->channel == 0xFF)
  1066. b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 0);
  1067. else
  1068. b43_radio_selectchannel(dev, phy->channel, 0);
  1069. if (phy->radio_ver != 0x2050) {
  1070. b43_radio_write16(dev, 0x0075, 0x0080);
  1071. b43_radio_write16(dev, 0x0079, 0x0081);
  1072. }
  1073. b43_radio_write16(dev, 0x0050, 0x0020);
  1074. b43_radio_write16(dev, 0x0050, 0x0023);
  1075. if (phy->radio_ver == 0x2050) {
  1076. b43_radio_write16(dev, 0x0050, 0x0020);
  1077. b43_radio_write16(dev, 0x005A, 0x0070);
  1078. b43_radio_write16(dev, 0x005B, 0x007B);
  1079. b43_radio_write16(dev, 0x005C, 0x00B0);
  1080. b43_radio_write16(dev, 0x007A, 0x000F);
  1081. b43_phy_write(dev, 0x0038, 0x0677);
  1082. b43_radio_init2050(dev);
  1083. }
  1084. b43_phy_write(dev, 0x0014, 0x0080);
  1085. b43_phy_write(dev, 0x0032, 0x00CA);
  1086. b43_phy_write(dev, 0x0032, 0x00CC);
  1087. b43_phy_write(dev, 0x0035, 0x07C2);
  1088. b43_lo_b_measure(dev);
  1089. b43_phy_write(dev, 0x0026, 0xCC00);
  1090. if (phy->radio_ver != 0x2050)
  1091. b43_phy_write(dev, 0x0026, 0xCE00);
  1092. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1000);
  1093. b43_phy_write(dev, 0x002A, 0x88A3);
  1094. if (phy->radio_ver != 0x2050)
  1095. b43_phy_write(dev, 0x002A, 0x88C2);
  1096. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1097. b43_phy_init_pctl(dev);
  1098. }
  1099. static void b43_phy_initb4(struct b43_wldev *dev)
  1100. {
  1101. struct b43_phy *phy = &dev->phy;
  1102. u16 offset, val;
  1103. b43_write16(dev, 0x03EC, 0x3F22);
  1104. b43_phy_write(dev, 0x0020, 0x301C);
  1105. b43_phy_write(dev, 0x0026, 0x0000);
  1106. b43_phy_write(dev, 0x0030, 0x00C6);
  1107. b43_phy_write(dev, 0x0088, 0x3E00);
  1108. val = 0x3C3D;
  1109. for (offset = 0x0089; offset < 0x00A7; offset++) {
  1110. b43_phy_write(dev, offset, val);
  1111. val -= 0x0202;
  1112. }
  1113. b43_phy_write(dev, 0x03E4, 0x3000);
  1114. if (phy->channel == 0xFF)
  1115. b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 0);
  1116. else
  1117. b43_radio_selectchannel(dev, phy->channel, 0);
  1118. if (phy->radio_ver != 0x2050) {
  1119. b43_radio_write16(dev, 0x0075, 0x0080);
  1120. b43_radio_write16(dev, 0x0079, 0x0081);
  1121. }
  1122. b43_radio_write16(dev, 0x0050, 0x0020);
  1123. b43_radio_write16(dev, 0x0050, 0x0023);
  1124. if (phy->radio_ver == 0x2050) {
  1125. b43_radio_write16(dev, 0x0050, 0x0020);
  1126. b43_radio_write16(dev, 0x005A, 0x0070);
  1127. b43_radio_write16(dev, 0x005B, 0x007B);
  1128. b43_radio_write16(dev, 0x005C, 0x00B0);
  1129. b43_radio_write16(dev, 0x007A, 0x000F);
  1130. b43_phy_write(dev, 0x0038, 0x0677);
  1131. b43_radio_init2050(dev);
  1132. }
  1133. b43_phy_write(dev, 0x0014, 0x0080);
  1134. b43_phy_write(dev, 0x0032, 0x00CA);
  1135. if (phy->radio_ver == 0x2050)
  1136. b43_phy_write(dev, 0x0032, 0x00E0);
  1137. b43_phy_write(dev, 0x0035, 0x07C2);
  1138. b43_lo_b_measure(dev);
  1139. b43_phy_write(dev, 0x0026, 0xCC00);
  1140. if (phy->radio_ver == 0x2050)
  1141. b43_phy_write(dev, 0x0026, 0xCE00);
  1142. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1100);
  1143. b43_phy_write(dev, 0x002A, 0x88A3);
  1144. if (phy->radio_ver == 0x2050)
  1145. b43_phy_write(dev, 0x002A, 0x88C2);
  1146. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1147. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI) {
  1148. b43_calc_nrssi_slope(dev);
  1149. b43_calc_nrssi_threshold(dev);
  1150. }
  1151. b43_phy_init_pctl(dev);
  1152. }
  1153. static void b43_phy_initb5(struct b43_wldev *dev)
  1154. {
  1155. struct ssb_bus *bus = dev->dev->bus;
  1156. struct b43_phy *phy = &dev->phy;
  1157. u16 offset, value;
  1158. u8 old_channel;
  1159. if (phy->analog == 1) {
  1160. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  1161. | 0x0050);
  1162. }
  1163. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  1164. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  1165. value = 0x2120;
  1166. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  1167. b43_phy_write(dev, offset, value);
  1168. value += 0x202;
  1169. }
  1170. }
  1171. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  1172. | 0x0700);
  1173. if (phy->radio_ver == 0x2050)
  1174. b43_phy_write(dev, 0x0038, 0x0667);
  1175. if (phy->gmode || phy->rev >= 2) {
  1176. if (phy->radio_ver == 0x2050) {
  1177. b43_radio_write16(dev, 0x007A,
  1178. b43_radio_read16(dev, 0x007A)
  1179. | 0x0020);
  1180. b43_radio_write16(dev, 0x0051,
  1181. b43_radio_read16(dev, 0x0051)
  1182. | 0x0004);
  1183. }
  1184. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  1185. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1186. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1187. b43_phy_write(dev, 0x001C, 0x186A);
  1188. b43_phy_write(dev, 0x0013,
  1189. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  1190. b43_phy_write(dev, 0x0035,
  1191. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  1192. b43_phy_write(dev, 0x005D,
  1193. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  1194. }
  1195. if (dev->bad_frames_preempt) {
  1196. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  1197. b43_phy_read(dev,
  1198. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  1199. }
  1200. if (phy->analog == 1) {
  1201. b43_phy_write(dev, 0x0026, 0xCE00);
  1202. b43_phy_write(dev, 0x0021, 0x3763);
  1203. b43_phy_write(dev, 0x0022, 0x1BC3);
  1204. b43_phy_write(dev, 0x0023, 0x06F9);
  1205. b43_phy_write(dev, 0x0024, 0x037E);
  1206. } else
  1207. b43_phy_write(dev, 0x0026, 0xCC00);
  1208. b43_phy_write(dev, 0x0030, 0x00C6);
  1209. b43_write16(dev, 0x03EC, 0x3F22);
  1210. if (phy->analog == 1)
  1211. b43_phy_write(dev, 0x0020, 0x3E1C);
  1212. else
  1213. b43_phy_write(dev, 0x0020, 0x301C);
  1214. if (phy->analog == 0)
  1215. b43_write16(dev, 0x03E4, 0x3000);
  1216. old_channel = phy->channel;
  1217. /* Force to channel 7, even if not supported. */
  1218. b43_radio_selectchannel(dev, 7, 0);
  1219. if (phy->radio_ver != 0x2050) {
  1220. b43_radio_write16(dev, 0x0075, 0x0080);
  1221. b43_radio_write16(dev, 0x0079, 0x0081);
  1222. }
  1223. b43_radio_write16(dev, 0x0050, 0x0020);
  1224. b43_radio_write16(dev, 0x0050, 0x0023);
  1225. if (phy->radio_ver == 0x2050) {
  1226. b43_radio_write16(dev, 0x0050, 0x0020);
  1227. b43_radio_write16(dev, 0x005A, 0x0070);
  1228. }
  1229. b43_radio_write16(dev, 0x005B, 0x007B);
  1230. b43_radio_write16(dev, 0x005C, 0x00B0);
  1231. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  1232. b43_radio_selectchannel(dev, old_channel, 0);
  1233. b43_phy_write(dev, 0x0014, 0x0080);
  1234. b43_phy_write(dev, 0x0032, 0x00CA);
  1235. b43_phy_write(dev, 0x002A, 0x88A3);
  1236. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1237. if (phy->radio_ver == 0x2050)
  1238. b43_radio_write16(dev, 0x005D, 0x000D);
  1239. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1240. }
  1241. static void b43_phy_initb6(struct b43_wldev *dev)
  1242. {
  1243. struct b43_phy *phy = &dev->phy;
  1244. u16 offset, val;
  1245. u8 old_channel;
  1246. b43_phy_write(dev, 0x003E, 0x817A);
  1247. b43_radio_write16(dev, 0x007A,
  1248. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1249. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1250. b43_radio_write16(dev, 0x51, 0x37);
  1251. b43_radio_write16(dev, 0x52, 0x70);
  1252. b43_radio_write16(dev, 0x53, 0xB3);
  1253. b43_radio_write16(dev, 0x54, 0x9B);
  1254. b43_radio_write16(dev, 0x5A, 0x88);
  1255. b43_radio_write16(dev, 0x5B, 0x88);
  1256. b43_radio_write16(dev, 0x5D, 0x88);
  1257. b43_radio_write16(dev, 0x5E, 0x88);
  1258. b43_radio_write16(dev, 0x7D, 0x88);
  1259. b43_hf_write(dev, b43_hf_read(dev)
  1260. | B43_HF_TSSIRPSMW);
  1261. }
  1262. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1263. if (phy->radio_rev == 8) {
  1264. b43_radio_write16(dev, 0x51, 0);
  1265. b43_radio_write16(dev, 0x52, 0x40);
  1266. b43_radio_write16(dev, 0x53, 0xB7);
  1267. b43_radio_write16(dev, 0x54, 0x98);
  1268. b43_radio_write16(dev, 0x5A, 0x88);
  1269. b43_radio_write16(dev, 0x5B, 0x6B);
  1270. b43_radio_write16(dev, 0x5C, 0x0F);
  1271. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_ALTIQ) {
  1272. b43_radio_write16(dev, 0x5D, 0xFA);
  1273. b43_radio_write16(dev, 0x5E, 0xD8);
  1274. } else {
  1275. b43_radio_write16(dev, 0x5D, 0xF5);
  1276. b43_radio_write16(dev, 0x5E, 0xB8);
  1277. }
  1278. b43_radio_write16(dev, 0x0073, 0x0003);
  1279. b43_radio_write16(dev, 0x007D, 0x00A8);
  1280. b43_radio_write16(dev, 0x007C, 0x0001);
  1281. b43_radio_write16(dev, 0x007E, 0x0008);
  1282. }
  1283. val = 0x1E1F;
  1284. for (offset = 0x0088; offset < 0x0098; offset++) {
  1285. b43_phy_write(dev, offset, val);
  1286. val -= 0x0202;
  1287. }
  1288. val = 0x3E3F;
  1289. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1290. b43_phy_write(dev, offset, val);
  1291. val -= 0x0202;
  1292. }
  1293. val = 0x2120;
  1294. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1295. b43_phy_write(dev, offset, (val & 0x3F3F));
  1296. val += 0x0202;
  1297. }
  1298. if (phy->type == B43_PHYTYPE_G) {
  1299. b43_radio_write16(dev, 0x007A,
  1300. b43_radio_read16(dev, 0x007A) | 0x0020);
  1301. b43_radio_write16(dev, 0x0051,
  1302. b43_radio_read16(dev, 0x0051) | 0x0004);
  1303. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1304. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1305. b43_phy_write(dev, 0x5B, 0);
  1306. b43_phy_write(dev, 0x5C, 0);
  1307. }
  1308. old_channel = phy->channel;
  1309. if (old_channel >= 8)
  1310. b43_radio_selectchannel(dev, 1, 0);
  1311. else
  1312. b43_radio_selectchannel(dev, 13, 0);
  1313. b43_radio_write16(dev, 0x0050, 0x0020);
  1314. b43_radio_write16(dev, 0x0050, 0x0023);
  1315. udelay(40);
  1316. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1317. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1318. | 0x0002));
  1319. b43_radio_write16(dev, 0x50, 0x20);
  1320. }
  1321. if (phy->radio_rev <= 2) {
  1322. b43_radio_write16(dev, 0x7C, 0x20);
  1323. b43_radio_write16(dev, 0x5A, 0x70);
  1324. b43_radio_write16(dev, 0x5B, 0x7B);
  1325. b43_radio_write16(dev, 0x5C, 0xB0);
  1326. }
  1327. b43_radio_write16(dev, 0x007A,
  1328. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1329. b43_radio_selectchannel(dev, old_channel, 0);
  1330. b43_phy_write(dev, 0x0014, 0x0200);
  1331. if (phy->radio_rev >= 6)
  1332. b43_phy_write(dev, 0x2A, 0x88C2);
  1333. else
  1334. b43_phy_write(dev, 0x2A, 0x8AC0);
  1335. b43_phy_write(dev, 0x0038, 0x0668);
  1336. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1337. if (phy->radio_rev <= 5) {
  1338. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1339. & 0xFF80) | 0x0003);
  1340. }
  1341. if (phy->radio_rev <= 2)
  1342. b43_radio_write16(dev, 0x005D, 0x000D);
  1343. if (phy->analog == 4) {
  1344. b43_write16(dev, 0x3E4, 9);
  1345. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1346. & 0x0FFF);
  1347. } else {
  1348. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1349. | 0x0004);
  1350. }
  1351. if (phy->type == B43_PHYTYPE_B) {
  1352. b43_write16(dev, 0x03E6, 0x8140);
  1353. b43_phy_write(dev, 0x0016, 0x0410);
  1354. b43_phy_write(dev, 0x0017, 0x0820);
  1355. b43_phy_write(dev, 0x0062, 0x0007);
  1356. b43_radio_init2050(dev);
  1357. b43_lo_g_measure(dev);
  1358. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI) {
  1359. b43_calc_nrssi_slope(dev);
  1360. b43_calc_nrssi_threshold(dev);
  1361. }
  1362. b43_phy_init_pctl(dev);
  1363. } else if (phy->type == B43_PHYTYPE_G)
  1364. b43_write16(dev, 0x03E6, 0x0);
  1365. }
  1366. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1367. {
  1368. struct b43_phy *phy = &dev->phy;
  1369. u16 backup_phy[16] = { 0 };
  1370. u16 backup_radio[3];
  1371. u16 backup_bband;
  1372. u16 i, j, loop_i_max;
  1373. u16 trsw_rx;
  1374. u16 loop1_outer_done, loop1_inner_done;
  1375. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1376. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1377. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1378. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1379. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1380. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1381. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1382. }
  1383. backup_phy[6] = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  1384. backup_phy[7] = b43_phy_read(dev, B43_PHY_BASE(0x59));
  1385. backup_phy[8] = b43_phy_read(dev, B43_PHY_BASE(0x58));
  1386. backup_phy[9] = b43_phy_read(dev, B43_PHY_BASE(0x0A));
  1387. backup_phy[10] = b43_phy_read(dev, B43_PHY_BASE(0x03));
  1388. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1389. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1390. backup_phy[13] = b43_phy_read(dev, B43_PHY_BASE(0x2B));
  1391. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1392. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1393. backup_bband = phy->bbatt.att;
  1394. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1395. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1396. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1397. b43_phy_write(dev, B43_PHY_CRS0,
  1398. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1399. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1400. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1401. b43_phy_write(dev, B43_PHY_RFOVER,
  1402. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1403. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1404. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1405. b43_phy_write(dev, B43_PHY_RFOVER,
  1406. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1407. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1408. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1409. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1410. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1411. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1412. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1413. b43_phy_read(dev,
  1414. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1415. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1416. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1417. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1418. b43_phy_read(dev,
  1419. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1420. }
  1421. b43_phy_write(dev, B43_PHY_RFOVER,
  1422. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1423. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1424. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1425. b43_phy_write(dev, B43_PHY_RFOVER,
  1426. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1427. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1428. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1429. & 0xFFCF) | 0x10);
  1430. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0780);
  1431. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  1432. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  1433. b43_phy_write(dev, B43_PHY_BASE(0x0A),
  1434. b43_phy_read(dev, B43_PHY_BASE(0x0A)) | 0x2000);
  1435. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1436. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1437. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1438. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1439. b43_phy_read(dev,
  1440. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1441. }
  1442. b43_phy_write(dev, B43_PHY_BASE(0x03),
  1443. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  1444. & 0xFF9F) | 0x40);
  1445. if (phy->radio_rev == 8) {
  1446. b43_radio_write16(dev, 0x43, 0x000F);
  1447. } else {
  1448. b43_radio_write16(dev, 0x52, 0);
  1449. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1450. & 0xFFF0) | 0x9);
  1451. }
  1452. b43_phy_set_baseband_attenuation(dev, 11);
  1453. if (phy->rev >= 3)
  1454. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1455. else
  1456. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1457. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1458. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1459. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1460. & 0xFFC0) | 0x01);
  1461. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1462. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1463. & 0xC0FF) | 0x800);
  1464. b43_phy_write(dev, B43_PHY_RFOVER,
  1465. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1466. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1467. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1468. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_EXTLNA) {
  1469. if (phy->rev >= 7) {
  1470. b43_phy_write(dev, B43_PHY_RFOVER,
  1471. b43_phy_read(dev, B43_PHY_RFOVER)
  1472. | 0x0800);
  1473. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1474. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1475. | 0x8000);
  1476. }
  1477. }
  1478. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1479. & 0x00F7);
  1480. j = 0;
  1481. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1482. for (i = 0; i < loop_i_max; i++) {
  1483. for (j = 0; j < 16; j++) {
  1484. b43_radio_write16(dev, 0x43, i);
  1485. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1486. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1487. & 0xF0FF) | (j << 8));
  1488. b43_phy_write(dev, B43_PHY_PGACTL,
  1489. (b43_phy_read(dev, B43_PHY_PGACTL)
  1490. & 0x0FFF) | 0xA000);
  1491. b43_phy_write(dev, B43_PHY_PGACTL,
  1492. b43_phy_read(dev, B43_PHY_PGACTL)
  1493. | 0xF000);
  1494. udelay(20);
  1495. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1496. goto exit_loop1;
  1497. }
  1498. }
  1499. exit_loop1:
  1500. loop1_outer_done = i;
  1501. loop1_inner_done = j;
  1502. if (j >= 8) {
  1503. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1504. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1505. | 0x30);
  1506. trsw_rx = 0x1B;
  1507. for (j = j - 8; j < 16; j++) {
  1508. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1509. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1510. & 0xF0FF) | (j << 8));
  1511. b43_phy_write(dev, B43_PHY_PGACTL,
  1512. (b43_phy_read(dev, B43_PHY_PGACTL)
  1513. & 0x0FFF) | 0xA000);
  1514. b43_phy_write(dev, B43_PHY_PGACTL,
  1515. b43_phy_read(dev, B43_PHY_PGACTL)
  1516. | 0xF000);
  1517. udelay(20);
  1518. trsw_rx -= 3;
  1519. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1520. goto exit_loop2;
  1521. }
  1522. } else
  1523. trsw_rx = 0x18;
  1524. exit_loop2:
  1525. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1526. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1527. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1528. }
  1529. b43_phy_write(dev, B43_PHY_BASE(0x5A), backup_phy[6]);
  1530. b43_phy_write(dev, B43_PHY_BASE(0x59), backup_phy[7]);
  1531. b43_phy_write(dev, B43_PHY_BASE(0x58), backup_phy[8]);
  1532. b43_phy_write(dev, B43_PHY_BASE(0x0A), backup_phy[9]);
  1533. b43_phy_write(dev, B43_PHY_BASE(0x03), backup_phy[10]);
  1534. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1535. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1536. b43_phy_write(dev, B43_PHY_BASE(0x2B), backup_phy[13]);
  1537. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1538. b43_phy_set_baseband_attenuation(dev, backup_bband);
  1539. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1540. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1541. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1542. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1543. udelay(10);
  1544. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1545. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1546. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1547. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1548. phy->max_lb_gain =
  1549. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1550. phy->trsw_rx_gain = trsw_rx * 2;
  1551. }
  1552. static void b43_phy_initg(struct b43_wldev *dev)
  1553. {
  1554. struct b43_phy *phy = &dev->phy;
  1555. u16 tmp;
  1556. if (phy->rev == 1)
  1557. b43_phy_initb5(dev);
  1558. else
  1559. b43_phy_initb6(dev);
  1560. if (phy->rev >= 2 || phy->gmode)
  1561. b43_phy_inita(dev);
  1562. if (phy->rev >= 2) {
  1563. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1564. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1565. }
  1566. if (phy->rev == 2) {
  1567. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1568. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1569. }
  1570. if (phy->rev > 5) {
  1571. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1572. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1573. }
  1574. if (phy->gmode || phy->rev >= 2) {
  1575. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1576. tmp &= B43_PHYVER_VERSION;
  1577. if (tmp == 3 || tmp == 5) {
  1578. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1579. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1580. }
  1581. if (tmp == 5) {
  1582. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  1583. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  1584. & 0x00FF) | 0x1F00);
  1585. }
  1586. }
  1587. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1588. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1589. if (phy->radio_rev == 8) {
  1590. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  1591. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  1592. | 0x80);
  1593. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  1594. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  1595. | 0x4);
  1596. }
  1597. if (has_loopback_gain(phy))
  1598. b43_calc_loopback_gain(dev);
  1599. if (phy->radio_rev != 8) {
  1600. if (phy->initval == 0xFFFF)
  1601. phy->initval = b43_radio_init2050(dev);
  1602. else
  1603. b43_radio_write16(dev, 0x0078, phy->initval);
  1604. }
  1605. if (phy->lo_control->tx_bias == 0xFF) {
  1606. b43_lo_g_measure(dev);
  1607. } else {
  1608. if (has_tx_magnification(phy)) {
  1609. b43_radio_write16(dev, 0x52,
  1610. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1611. | phy->lo_control->tx_bias | phy->
  1612. lo_control->tx_magn);
  1613. } else {
  1614. b43_radio_write16(dev, 0x52,
  1615. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1616. | phy->lo_control->tx_bias);
  1617. }
  1618. if (phy->rev >= 6) {
  1619. b43_phy_write(dev, B43_PHY_BASE(0x36),
  1620. (b43_phy_read(dev, B43_PHY_BASE(0x36))
  1621. & 0x0FFF) | (phy->lo_control->
  1622. tx_bias << 12));
  1623. }
  1624. if (dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_PACTRL)
  1625. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x8075);
  1626. else
  1627. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x807F);
  1628. if (phy->rev < 2)
  1629. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x101);
  1630. else
  1631. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x202);
  1632. }
  1633. if (phy->gmode || phy->rev >= 2) {
  1634. b43_lo_g_adjust(dev);
  1635. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1636. }
  1637. if (!(dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI)) {
  1638. /* The specs state to update the NRSSI LT with
  1639. * the value 0x7FFFFFFF here. I think that is some weird
  1640. * compiler optimization in the original driver.
  1641. * Essentially, what we do here is resetting all NRSSI LT
  1642. * entries to -32 (see the limit_value() in nrssi_hw_update())
  1643. */
  1644. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1645. b43_calc_nrssi_threshold(dev);
  1646. } else if (phy->gmode || phy->rev >= 2) {
  1647. if (phy->nrssi[0] == -1000) {
  1648. B43_WARN_ON(phy->nrssi[1] != -1000);
  1649. b43_calc_nrssi_slope(dev);
  1650. } else
  1651. b43_calc_nrssi_threshold(dev);
  1652. }
  1653. if (phy->radio_rev == 8)
  1654. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1655. b43_phy_init_pctl(dev);
  1656. /* FIXME: The spec says in the following if, the 0 should be replaced
  1657. 'if OFDM may not be used in the current locale'
  1658. but OFDM is legal everywhere */
  1659. if ((dev->dev->bus->chip_id == 0x4306
  1660. && dev->dev->bus->chip_package == 2) || 0) {
  1661. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1662. & 0xBFFF);
  1663. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  1664. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  1665. & 0x7FFF);
  1666. }
  1667. }
  1668. /* Set the baseband attenuation value on chip. */
  1669. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  1670. u16 baseband_attenuation)
  1671. {
  1672. struct b43_phy *phy = &dev->phy;
  1673. if (phy->analog == 0) {
  1674. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  1675. & 0xFFF0) |
  1676. baseband_attenuation);
  1677. } else if (phy->analog > 1) {
  1678. b43_phy_write(dev, B43_PHY_DACCTL,
  1679. (b43_phy_read(dev, B43_PHY_DACCTL)
  1680. & 0xFFC3) | (baseband_attenuation << 2));
  1681. } else {
  1682. b43_phy_write(dev, B43_PHY_DACCTL,
  1683. (b43_phy_read(dev, B43_PHY_DACCTL)
  1684. & 0xFF87) | (baseband_attenuation << 3));
  1685. }
  1686. }
  1687. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  1688. * This function converts a TSSI value to dBm in Q5.2
  1689. */
  1690. static s8 b43_phy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  1691. {
  1692. struct b43_phy *phy = &dev->phy;
  1693. s8 dbm = 0;
  1694. s32 tmp;
  1695. tmp = (phy->tgt_idle_tssi - phy->cur_idle_tssi + tssi);
  1696. switch (phy->type) {
  1697. case B43_PHYTYPE_A:
  1698. tmp += 0x80;
  1699. tmp = limit_value(tmp, 0x00, 0xFF);
  1700. dbm = phy->tssi2dbm[tmp];
  1701. //TODO: There's a FIXME on the specs
  1702. break;
  1703. case B43_PHYTYPE_B:
  1704. case B43_PHYTYPE_G:
  1705. tmp = limit_value(tmp, 0x00, 0x3F);
  1706. dbm = phy->tssi2dbm[tmp];
  1707. break;
  1708. default:
  1709. B43_WARN_ON(1);
  1710. }
  1711. return dbm;
  1712. }
  1713. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  1714. int *_bbatt, int *_rfatt)
  1715. {
  1716. int rfatt = *_rfatt;
  1717. int bbatt = *_bbatt;
  1718. struct b43_txpower_lo_control *lo = dev->phy.lo_control;
  1719. /* Get baseband and radio attenuation values into their permitted ranges.
  1720. * Radio attenuation affects power level 4 times as much as baseband. */
  1721. /* Range constants */
  1722. const int rf_min = lo->rfatt_list.min_val;
  1723. const int rf_max = lo->rfatt_list.max_val;
  1724. const int bb_min = lo->bbatt_list.min_val;
  1725. const int bb_max = lo->bbatt_list.max_val;
  1726. while (1) {
  1727. if (rfatt > rf_max && bbatt > bb_max - 4)
  1728. break; /* Can not get it into ranges */
  1729. if (rfatt < rf_min && bbatt < bb_min + 4)
  1730. break; /* Can not get it into ranges */
  1731. if (bbatt > bb_max && rfatt > rf_max - 1)
  1732. break; /* Can not get it into ranges */
  1733. if (bbatt < bb_min && rfatt < rf_min + 1)
  1734. break; /* Can not get it into ranges */
  1735. if (bbatt > bb_max) {
  1736. bbatt -= 4;
  1737. rfatt += 1;
  1738. continue;
  1739. }
  1740. if (bbatt < bb_min) {
  1741. bbatt += 4;
  1742. rfatt -= 1;
  1743. continue;
  1744. }
  1745. if (rfatt > rf_max) {
  1746. rfatt -= 1;
  1747. bbatt += 4;
  1748. continue;
  1749. }
  1750. if (rfatt < rf_min) {
  1751. rfatt += 1;
  1752. bbatt -= 4;
  1753. continue;
  1754. }
  1755. break;
  1756. }
  1757. *_rfatt = limit_value(rfatt, rf_min, rf_max);
  1758. *_bbatt = limit_value(bbatt, bb_min, bb_max);
  1759. }
  1760. /* http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower */
  1761. void b43_phy_xmitpower(struct b43_wldev *dev)
  1762. {
  1763. struct ssb_bus *bus = dev->dev->bus;
  1764. struct b43_phy *phy = &dev->phy;
  1765. if (phy->cur_idle_tssi == 0)
  1766. return;
  1767. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1768. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1769. return;
  1770. #ifdef CONFIG_B43_DEBUG
  1771. if (phy->manual_txpower_control)
  1772. return;
  1773. #endif
  1774. switch (phy->type) {
  1775. case B43_PHYTYPE_A:{
  1776. //TODO: Nothing for A PHYs yet :-/
  1777. break;
  1778. }
  1779. case B43_PHYTYPE_B:
  1780. case B43_PHYTYPE_G:{
  1781. u16 tmp;
  1782. s8 v0, v1, v2, v3;
  1783. s8 average;
  1784. int max_pwr;
  1785. int desired_pwr, estimated_pwr, pwr_adjust;
  1786. int rfatt_delta, bbatt_delta;
  1787. int rfatt, bbatt;
  1788. u8 tx_control;
  1789. unsigned long phylock_flags;
  1790. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x0058);
  1791. v0 = (s8) (tmp & 0x00FF);
  1792. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1793. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x005A);
  1794. v2 = (s8) (tmp & 0x00FF);
  1795. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1796. tmp = 0;
  1797. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1798. || v3 == 0x7F) {
  1799. tmp =
  1800. b43_shm_read16(dev, B43_SHM_SHARED, 0x0070);
  1801. v0 = (s8) (tmp & 0x00FF);
  1802. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1803. tmp =
  1804. b43_shm_read16(dev, B43_SHM_SHARED, 0x0072);
  1805. v2 = (s8) (tmp & 0x00FF);
  1806. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1807. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1808. || v3 == 0x7F)
  1809. return;
  1810. v0 = (v0 + 0x20) & 0x3F;
  1811. v1 = (v1 + 0x20) & 0x3F;
  1812. v2 = (v2 + 0x20) & 0x3F;
  1813. v3 = (v3 + 0x20) & 0x3F;
  1814. tmp = 1;
  1815. }
  1816. b43_shm_clear_tssi(dev);
  1817. average = (v0 + v1 + v2 + v3 + 2) / 4;
  1818. if (tmp
  1819. && (b43_shm_read16(dev, B43_SHM_SHARED, 0x005E) &
  1820. 0x8))
  1821. average -= 13;
  1822. estimated_pwr =
  1823. b43_phy_estimate_power_out(dev, average);
  1824. max_pwr = dev->dev->bus->sprom.r1.maxpwr_bg;
  1825. if ((dev->dev->bus->sprom.r1.
  1826. boardflags_lo & B43_BFL_PACTRL)
  1827. && (phy->type == B43_PHYTYPE_G))
  1828. max_pwr -= 0x3;
  1829. if (unlikely(max_pwr <= 0)) {
  1830. b43warn(dev->wl,
  1831. "Invalid max-TX-power value in SPROM.\n");
  1832. max_pwr = 60; /* fake it */
  1833. dev->dev->bus->sprom.r1.maxpwr_bg = max_pwr;
  1834. }
  1835. /*TODO:
  1836. max_pwr = min(REG - dev->dev->bus->sprom.antennagain_bgphy - 0x6, max_pwr)
  1837. where REG is the max power as per the regulatory domain
  1838. */
  1839. /* Get desired power (in Q5.2) */
  1840. desired_pwr = INT_TO_Q52(phy->power_level);
  1841. /* And limit it. max_pwr already is Q5.2 */
  1842. desired_pwr = limit_value(desired_pwr, 0, max_pwr);
  1843. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  1844. b43dbg(dev->wl,
  1845. "Current TX power output: " Q52_FMT
  1846. " dBm, " "Desired TX power output: "
  1847. Q52_FMT " dBm\n", Q52_ARG(estimated_pwr),
  1848. Q52_ARG(desired_pwr));
  1849. }
  1850. /* Calculate the adjustment delta. */
  1851. pwr_adjust = desired_pwr - estimated_pwr;
  1852. /* RF attenuation delta. */
  1853. rfatt_delta = ((pwr_adjust + 7) / 8);
  1854. /* Lower attenuation => Bigger power output. Negate it. */
  1855. rfatt_delta = -rfatt_delta;
  1856. /* Baseband attenuation delta. */
  1857. bbatt_delta = pwr_adjust / 2;
  1858. /* Lower attenuation => Bigger power output. Negate it. */
  1859. bbatt_delta = -bbatt_delta;
  1860. /* RF att affects power level 4 times as much as
  1861. * Baseband attennuation. Subtract it. */
  1862. bbatt_delta -= 4 * rfatt_delta;
  1863. /* So do we finally need to adjust something? */
  1864. if ((rfatt_delta == 0) && (bbatt_delta == 0)) {
  1865. b43_lo_g_ctl_mark_cur_used(dev);
  1866. return;
  1867. }
  1868. /* Calculate the new attenuation values. */
  1869. bbatt = phy->bbatt.att;
  1870. bbatt += bbatt_delta;
  1871. rfatt = phy->rfatt.att;
  1872. rfatt += rfatt_delta;
  1873. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1874. tx_control = phy->tx_control;
  1875. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  1876. if (rfatt <= 1) {
  1877. if (tx_control == 0) {
  1878. tx_control =
  1879. B43_TXCTL_PA2DB |
  1880. B43_TXCTL_TXMIX;
  1881. rfatt += 2;
  1882. bbatt += 2;
  1883. } else if (dev->dev->bus->sprom.r1.
  1884. boardflags_lo &
  1885. B43_BFL_PACTRL) {
  1886. bbatt += 4 * (rfatt - 2);
  1887. rfatt = 2;
  1888. }
  1889. } else if (rfatt > 4 && tx_control) {
  1890. tx_control = 0;
  1891. if (bbatt < 3) {
  1892. rfatt -= 3;
  1893. bbatt += 2;
  1894. } else {
  1895. rfatt -= 2;
  1896. bbatt -= 2;
  1897. }
  1898. }
  1899. }
  1900. /* Save the control values */
  1901. phy->tx_control = tx_control;
  1902. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1903. phy->rfatt.att = rfatt;
  1904. phy->bbatt.att = bbatt;
  1905. /* Adjust the hardware */
  1906. b43_phy_lock(dev, phylock_flags);
  1907. b43_radio_lock(dev);
  1908. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt,
  1909. phy->tx_control);
  1910. b43_lo_g_ctl_mark_cur_used(dev);
  1911. b43_radio_unlock(dev);
  1912. b43_phy_unlock(dev, phylock_flags);
  1913. break;
  1914. }
  1915. default:
  1916. B43_WARN_ON(1);
  1917. }
  1918. }
  1919. static inline s32 b43_tssi2dbm_ad(s32 num, s32 den)
  1920. {
  1921. if (num < 0)
  1922. return num / den;
  1923. else
  1924. return (num + den / 2) / den;
  1925. }
  1926. static inline
  1927. s8 b43_tssi2dbm_entry(s8 entry[], u8 index, s16 pab0, s16 pab1, s16 pab2)
  1928. {
  1929. s32 m1, m2, f = 256, q, delta;
  1930. s8 i = 0;
  1931. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  1932. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  1933. do {
  1934. if (i > 15)
  1935. return -EINVAL;
  1936. q = b43_tssi2dbm_ad(f * 4096 -
  1937. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  1938. delta = abs(q - f);
  1939. f = q;
  1940. i++;
  1941. } while (delta >= 2);
  1942. entry[index] = limit_value(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  1943. return 0;
  1944. }
  1945. /* http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table */
  1946. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev)
  1947. {
  1948. struct b43_phy *phy = &dev->phy;
  1949. s16 pab0, pab1, pab2;
  1950. u8 idx;
  1951. s8 *dyn_tssi2dbm;
  1952. if (phy->type == B43_PHYTYPE_A) {
  1953. pab0 = (s16) (dev->dev->bus->sprom.r1.pa1b0);
  1954. pab1 = (s16) (dev->dev->bus->sprom.r1.pa1b1);
  1955. pab2 = (s16) (dev->dev->bus->sprom.r1.pa1b2);
  1956. } else {
  1957. pab0 = (s16) (dev->dev->bus->sprom.r1.pa0b0);
  1958. pab1 = (s16) (dev->dev->bus->sprom.r1.pa0b1);
  1959. pab2 = (s16) (dev->dev->bus->sprom.r1.pa0b2);
  1960. }
  1961. if ((dev->dev->bus->chip_id == 0x4301) && (phy->radio_ver != 0x2050)) {
  1962. phy->tgt_idle_tssi = 0x34;
  1963. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1964. return 0;
  1965. }
  1966. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  1967. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  1968. /* The pabX values are set in SPROM. Use them. */
  1969. if (phy->type == B43_PHYTYPE_A) {
  1970. if ((s8) dev->dev->bus->sprom.r1.itssi_a != 0 &&
  1971. (s8) dev->dev->bus->sprom.r1.itssi_a != -1)
  1972. phy->tgt_idle_tssi =
  1973. (s8) (dev->dev->bus->sprom.r1.itssi_a);
  1974. else
  1975. phy->tgt_idle_tssi = 62;
  1976. } else {
  1977. if ((s8) dev->dev->bus->sprom.r1.itssi_bg != 0 &&
  1978. (s8) dev->dev->bus->sprom.r1.itssi_bg != -1)
  1979. phy->tgt_idle_tssi =
  1980. (s8) (dev->dev->bus->sprom.r1.itssi_bg);
  1981. else
  1982. phy->tgt_idle_tssi = 62;
  1983. }
  1984. dyn_tssi2dbm = kmalloc(64, GFP_KERNEL);
  1985. if (dyn_tssi2dbm == NULL) {
  1986. b43err(dev->wl, "Could not allocate memory"
  1987. "for tssi2dbm table\n");
  1988. return -ENOMEM;
  1989. }
  1990. for (idx = 0; idx < 64; idx++)
  1991. if (b43_tssi2dbm_entry
  1992. (dyn_tssi2dbm, idx, pab0, pab1, pab2)) {
  1993. phy->tssi2dbm = NULL;
  1994. b43err(dev->wl, "Could not generate "
  1995. "tssi2dBm table\n");
  1996. kfree(dyn_tssi2dbm);
  1997. return -ENODEV;
  1998. }
  1999. phy->tssi2dbm = dyn_tssi2dbm;
  2000. phy->dyn_tssi_tbl = 1;
  2001. } else {
  2002. /* pabX values not set in SPROM. */
  2003. switch (phy->type) {
  2004. case B43_PHYTYPE_A:
  2005. /* APHY needs a generated table. */
  2006. phy->tssi2dbm = NULL;
  2007. b43err(dev->wl, "Could not generate tssi2dBm "
  2008. "table (wrong SPROM info)!\n");
  2009. return -ENODEV;
  2010. case B43_PHYTYPE_B:
  2011. phy->tgt_idle_tssi = 0x34;
  2012. phy->tssi2dbm = b43_tssi2dbm_b_table;
  2013. break;
  2014. case B43_PHYTYPE_G:
  2015. phy->tgt_idle_tssi = 0x34;
  2016. phy->tssi2dbm = b43_tssi2dbm_g_table;
  2017. break;
  2018. }
  2019. }
  2020. return 0;
  2021. }
  2022. int b43_phy_init(struct b43_wldev *dev)
  2023. {
  2024. struct b43_phy *phy = &dev->phy;
  2025. int err = -ENODEV;
  2026. switch (phy->type) {
  2027. case B43_PHYTYPE_A:
  2028. if (phy->rev == 2 || phy->rev == 3) {
  2029. b43_phy_inita(dev);
  2030. err = 0;
  2031. }
  2032. break;
  2033. case B43_PHYTYPE_B:
  2034. switch (phy->rev) {
  2035. case 2:
  2036. b43_phy_initb2(dev);
  2037. err = 0;
  2038. break;
  2039. case 4:
  2040. b43_phy_initb4(dev);
  2041. err = 0;
  2042. break;
  2043. case 5:
  2044. b43_phy_initb5(dev);
  2045. err = 0;
  2046. break;
  2047. case 6:
  2048. b43_phy_initb6(dev);
  2049. err = 0;
  2050. break;
  2051. }
  2052. break;
  2053. case B43_PHYTYPE_G:
  2054. b43_phy_initg(dev);
  2055. err = 0;
  2056. break;
  2057. }
  2058. if (err)
  2059. b43err(dev->wl, "Unknown PHYTYPE found\n");
  2060. return err;
  2061. }
  2062. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna)
  2063. {
  2064. struct b43_phy *phy = &dev->phy;
  2065. u32 hf;
  2066. u16 tmp;
  2067. int autodiv = 0;
  2068. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  2069. autodiv = 1;
  2070. hf = b43_hf_read(dev);
  2071. hf &= ~B43_HF_ANTDIVHELP;
  2072. b43_hf_write(dev, hf);
  2073. switch (phy->type) {
  2074. case B43_PHYTYPE_A:
  2075. case B43_PHYTYPE_G:
  2076. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  2077. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2078. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2079. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2080. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  2081. if (autodiv) {
  2082. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2083. if (antenna == B43_ANTENNA_AUTO0)
  2084. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  2085. else
  2086. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  2087. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2088. }
  2089. if (phy->type == B43_PHYTYPE_G) {
  2090. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  2091. if (autodiv)
  2092. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  2093. else
  2094. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  2095. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  2096. if (phy->rev >= 2) {
  2097. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2098. tmp |= B43_PHY_OFDM61_10;
  2099. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2100. tmp =
  2101. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  2102. tmp = (tmp & 0xFF00) | 0x15;
  2103. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  2104. tmp);
  2105. if (phy->rev == 2) {
  2106. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2107. 8);
  2108. } else {
  2109. tmp =
  2110. b43_phy_read(dev,
  2111. B43_PHY_ADIVRELATED);
  2112. tmp = (tmp & 0xFF00) | 8;
  2113. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2114. tmp);
  2115. }
  2116. }
  2117. if (phy->rev >= 6)
  2118. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  2119. } else {
  2120. if (phy->rev < 3) {
  2121. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  2122. tmp = (tmp & 0xFF00) | 0x24;
  2123. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  2124. } else {
  2125. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  2126. tmp |= 0x10;
  2127. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  2128. if (phy->analog == 3) {
  2129. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  2130. 0x1D);
  2131. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2132. 8);
  2133. } else {
  2134. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  2135. 0x3A);
  2136. tmp =
  2137. b43_phy_read(dev,
  2138. B43_PHY_ADIVRELATED);
  2139. tmp = (tmp & 0xFF00) | 8;
  2140. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  2141. tmp);
  2142. }
  2143. }
  2144. }
  2145. break;
  2146. case B43_PHYTYPE_B:
  2147. tmp = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  2148. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  2149. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  2150. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  2151. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, tmp);
  2152. break;
  2153. default:
  2154. B43_WARN_ON(1);
  2155. }
  2156. hf |= B43_HF_ANTDIVHELP;
  2157. b43_hf_write(dev, hf);
  2158. }
  2159. /* Get the freq, as it has to be written to the device. */
  2160. static inline u16 channel2freq_bg(u8 channel)
  2161. {
  2162. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  2163. return b43_radio_channel_codes_bg[channel - 1];
  2164. }
  2165. /* Get the freq, as it has to be written to the device. */
  2166. static inline u16 channel2freq_a(u8 channel)
  2167. {
  2168. B43_WARN_ON(channel > 200);
  2169. return (5000 + 5 * channel);
  2170. }
  2171. void b43_radio_lock(struct b43_wldev *dev)
  2172. {
  2173. u32 macctl;
  2174. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2175. macctl |= B43_MACCTL_RADIOLOCK;
  2176. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2177. /* Commit the write and wait for the device
  2178. * to exit any radio register access. */
  2179. b43_read32(dev, B43_MMIO_MACCTL);
  2180. udelay(10);
  2181. }
  2182. void b43_radio_unlock(struct b43_wldev *dev)
  2183. {
  2184. u32 macctl;
  2185. /* Commit any write */
  2186. b43_read16(dev, B43_MMIO_PHY_VER);
  2187. /* unlock */
  2188. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2189. macctl &= ~B43_MACCTL_RADIOLOCK;
  2190. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2191. }
  2192. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset)
  2193. {
  2194. struct b43_phy *phy = &dev->phy;
  2195. switch (phy->type) {
  2196. case B43_PHYTYPE_A:
  2197. offset |= 0x0040;
  2198. break;
  2199. case B43_PHYTYPE_B:
  2200. if (phy->radio_ver == 0x2053) {
  2201. if (offset < 0x70)
  2202. offset += 0x80;
  2203. else if (offset < 0x80)
  2204. offset += 0x70;
  2205. } else if (phy->radio_ver == 0x2050) {
  2206. offset |= 0x80;
  2207. } else
  2208. B43_WARN_ON(1);
  2209. break;
  2210. case B43_PHYTYPE_G:
  2211. offset |= 0x80;
  2212. break;
  2213. }
  2214. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  2215. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2216. }
  2217. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val)
  2218. {
  2219. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  2220. mmiowb();
  2221. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, val);
  2222. }
  2223. static void b43_set_all_gains(struct b43_wldev *dev,
  2224. s16 first, s16 second, s16 third)
  2225. {
  2226. struct b43_phy *phy = &dev->phy;
  2227. u16 i;
  2228. u16 start = 0x08, end = 0x18;
  2229. u16 tmp;
  2230. u16 table;
  2231. if (phy->rev <= 1) {
  2232. start = 0x10;
  2233. end = 0x20;
  2234. }
  2235. table = B43_OFDMTAB_GAINX;
  2236. if (phy->rev <= 1)
  2237. table = B43_OFDMTAB_GAINX_R1;
  2238. for (i = 0; i < 4; i++)
  2239. b43_ofdmtab_write16(dev, table, i, first);
  2240. for (i = start; i < end; i++)
  2241. b43_ofdmtab_write16(dev, table, i, second);
  2242. if (third != -1) {
  2243. tmp = ((u16) third << 14) | ((u16) third << 6);
  2244. b43_phy_write(dev, 0x04A0,
  2245. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  2246. b43_phy_write(dev, 0x04A1,
  2247. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  2248. b43_phy_write(dev, 0x04A2,
  2249. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  2250. }
  2251. b43_dummy_transmission(dev);
  2252. }
  2253. static void b43_set_original_gains(struct b43_wldev *dev)
  2254. {
  2255. struct b43_phy *phy = &dev->phy;
  2256. u16 i, tmp;
  2257. u16 table;
  2258. u16 start = 0x0008, end = 0x0018;
  2259. if (phy->rev <= 1) {
  2260. start = 0x0010;
  2261. end = 0x0020;
  2262. }
  2263. table = B43_OFDMTAB_GAINX;
  2264. if (phy->rev <= 1)
  2265. table = B43_OFDMTAB_GAINX_R1;
  2266. for (i = 0; i < 4; i++) {
  2267. tmp = (i & 0xFFFC);
  2268. tmp |= (i & 0x0001) << 1;
  2269. tmp |= (i & 0x0002) >> 1;
  2270. b43_ofdmtab_write16(dev, table, i, tmp);
  2271. }
  2272. for (i = start; i < end; i++)
  2273. b43_ofdmtab_write16(dev, table, i, i - start);
  2274. b43_phy_write(dev, 0x04A0,
  2275. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  2276. b43_phy_write(dev, 0x04A1,
  2277. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  2278. b43_phy_write(dev, 0x04A2,
  2279. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  2280. b43_dummy_transmission(dev);
  2281. }
  2282. /* Synthetic PU workaround */
  2283. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  2284. {
  2285. struct b43_phy *phy = &dev->phy;
  2286. might_sleep();
  2287. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  2288. /* We do not need the workaround. */
  2289. return;
  2290. }
  2291. if (channel <= 10) {
  2292. b43_write16(dev, B43_MMIO_CHANNEL,
  2293. channel2freq_bg(channel + 4));
  2294. } else {
  2295. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  2296. }
  2297. msleep(1);
  2298. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2299. }
  2300. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel)
  2301. {
  2302. struct b43_phy *phy = &dev->phy;
  2303. u8 ret = 0;
  2304. u16 saved, rssi, temp;
  2305. int i, j = 0;
  2306. saved = b43_phy_read(dev, 0x0403);
  2307. b43_radio_selectchannel(dev, channel, 0);
  2308. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2309. if (phy->aci_hw_rssi)
  2310. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2311. else
  2312. rssi = saved & 0x3F;
  2313. /* clamp temp to signed 5bit */
  2314. if (rssi > 32)
  2315. rssi -= 64;
  2316. for (i = 0; i < 100; i++) {
  2317. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2318. if (temp > 32)
  2319. temp -= 64;
  2320. if (temp < rssi)
  2321. j++;
  2322. if (j >= 20)
  2323. ret = 1;
  2324. }
  2325. b43_phy_write(dev, 0x0403, saved);
  2326. return ret;
  2327. }
  2328. u8 b43_radio_aci_scan(struct b43_wldev * dev)
  2329. {
  2330. struct b43_phy *phy = &dev->phy;
  2331. u8 ret[13];
  2332. unsigned int channel = phy->channel;
  2333. unsigned int i, j, start, end;
  2334. unsigned long phylock_flags;
  2335. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2336. return 0;
  2337. b43_phy_lock(dev, phylock_flags);
  2338. b43_radio_lock(dev);
  2339. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2340. b43_phy_write(dev, B43_PHY_G_CRS,
  2341. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2342. b43_set_all_gains(dev, 3, 8, 1);
  2343. start = (channel - 5 > 0) ? channel - 5 : 1;
  2344. end = (channel + 5 < 14) ? channel + 5 : 13;
  2345. for (i = start; i <= end; i++) {
  2346. if (abs(channel - i) > 2)
  2347. ret[i - 1] = b43_radio_aci_detect(dev, i);
  2348. }
  2349. b43_radio_selectchannel(dev, channel, 0);
  2350. b43_phy_write(dev, 0x0802,
  2351. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2352. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2353. b43_phy_write(dev, B43_PHY_G_CRS,
  2354. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2355. b43_set_original_gains(dev);
  2356. for (i = 0; i < 13; i++) {
  2357. if (!ret[i])
  2358. continue;
  2359. end = (i + 5 < 13) ? i + 5 : 13;
  2360. for (j = i; j < end; j++)
  2361. ret[j] = 1;
  2362. }
  2363. b43_radio_unlock(dev);
  2364. b43_phy_unlock(dev, phylock_flags);
  2365. return ret[channel - 1];
  2366. }
  2367. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2368. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  2369. {
  2370. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2371. mmiowb();
  2372. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  2373. }
  2374. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2375. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  2376. {
  2377. u16 val;
  2378. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2379. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  2380. return (s16) val;
  2381. }
  2382. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2383. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  2384. {
  2385. u16 i;
  2386. s16 tmp;
  2387. for (i = 0; i < 64; i++) {
  2388. tmp = b43_nrssi_hw_read(dev, i);
  2389. tmp -= val;
  2390. tmp = limit_value(tmp, -32, 31);
  2391. b43_nrssi_hw_write(dev, i, tmp);
  2392. }
  2393. }
  2394. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2395. void b43_nrssi_mem_update(struct b43_wldev *dev)
  2396. {
  2397. struct b43_phy *phy = &dev->phy;
  2398. s16 i, delta;
  2399. s32 tmp;
  2400. delta = 0x1F - phy->nrssi[0];
  2401. for (i = 0; i < 64; i++) {
  2402. tmp = (i - delta) * phy->nrssislope;
  2403. tmp /= 0x10000;
  2404. tmp += 0x3A;
  2405. tmp = limit_value(tmp, 0, 0x3F);
  2406. phy->nrssi_lt[i] = tmp;
  2407. }
  2408. }
  2409. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  2410. {
  2411. struct b43_phy *phy = &dev->phy;
  2412. u16 backup[20] = { 0 };
  2413. s16 v47F;
  2414. u16 i;
  2415. u16 saved = 0xFFFF;
  2416. backup[0] = b43_phy_read(dev, 0x0001);
  2417. backup[1] = b43_phy_read(dev, 0x0811);
  2418. backup[2] = b43_phy_read(dev, 0x0812);
  2419. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2420. backup[3] = b43_phy_read(dev, 0x0814);
  2421. backup[4] = b43_phy_read(dev, 0x0815);
  2422. }
  2423. backup[5] = b43_phy_read(dev, 0x005A);
  2424. backup[6] = b43_phy_read(dev, 0x0059);
  2425. backup[7] = b43_phy_read(dev, 0x0058);
  2426. backup[8] = b43_phy_read(dev, 0x000A);
  2427. backup[9] = b43_phy_read(dev, 0x0003);
  2428. backup[10] = b43_radio_read16(dev, 0x007A);
  2429. backup[11] = b43_radio_read16(dev, 0x0043);
  2430. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  2431. b43_phy_write(dev, 0x0001,
  2432. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  2433. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2434. b43_phy_write(dev, 0x0812,
  2435. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  2436. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  2437. if (phy->rev >= 6) {
  2438. backup[12] = b43_phy_read(dev, 0x002E);
  2439. backup[13] = b43_phy_read(dev, 0x002F);
  2440. backup[14] = b43_phy_read(dev, 0x080F);
  2441. backup[15] = b43_phy_read(dev, 0x0810);
  2442. backup[16] = b43_phy_read(dev, 0x0801);
  2443. backup[17] = b43_phy_read(dev, 0x0060);
  2444. backup[18] = b43_phy_read(dev, 0x0014);
  2445. backup[19] = b43_phy_read(dev, 0x0478);
  2446. b43_phy_write(dev, 0x002E, 0);
  2447. b43_phy_write(dev, 0x002F, 0);
  2448. b43_phy_write(dev, 0x080F, 0);
  2449. b43_phy_write(dev, 0x0810, 0);
  2450. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  2451. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  2452. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  2453. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  2454. }
  2455. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  2456. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  2457. udelay(30);
  2458. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2459. if (v47F >= 0x20)
  2460. v47F -= 0x40;
  2461. if (v47F == 31) {
  2462. for (i = 7; i >= 4; i--) {
  2463. b43_radio_write16(dev, 0x007B, i);
  2464. udelay(20);
  2465. v47F =
  2466. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2467. if (v47F >= 0x20)
  2468. v47F -= 0x40;
  2469. if (v47F < 31 && saved == 0xFFFF)
  2470. saved = i;
  2471. }
  2472. if (saved == 0xFFFF)
  2473. saved = 4;
  2474. } else {
  2475. b43_radio_write16(dev, 0x007A,
  2476. b43_radio_read16(dev, 0x007A) & 0x007F);
  2477. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2478. b43_phy_write(dev, 0x0814,
  2479. b43_phy_read(dev, 0x0814) | 0x0001);
  2480. b43_phy_write(dev, 0x0815,
  2481. b43_phy_read(dev, 0x0815) & 0xFFFE);
  2482. }
  2483. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2484. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  2485. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  2486. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  2487. b43_phy_write(dev, 0x005A, 0x0480);
  2488. b43_phy_write(dev, 0x0059, 0x0810);
  2489. b43_phy_write(dev, 0x0058, 0x000D);
  2490. if (phy->rev == 0) {
  2491. b43_phy_write(dev, 0x0003, 0x0122);
  2492. } else {
  2493. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  2494. | 0x2000);
  2495. }
  2496. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2497. b43_phy_write(dev, 0x0814,
  2498. b43_phy_read(dev, 0x0814) | 0x0004);
  2499. b43_phy_write(dev, 0x0815,
  2500. b43_phy_read(dev, 0x0815) & 0xFFFB);
  2501. }
  2502. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  2503. | 0x0040);
  2504. b43_radio_write16(dev, 0x007A,
  2505. b43_radio_read16(dev, 0x007A) | 0x000F);
  2506. b43_set_all_gains(dev, 3, 0, 1);
  2507. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  2508. & 0x00F0) | 0x000F);
  2509. udelay(30);
  2510. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2511. if (v47F >= 0x20)
  2512. v47F -= 0x40;
  2513. if (v47F == -32) {
  2514. for (i = 0; i < 4; i++) {
  2515. b43_radio_write16(dev, 0x007B, i);
  2516. udelay(20);
  2517. v47F =
  2518. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  2519. 0x003F);
  2520. if (v47F >= 0x20)
  2521. v47F -= 0x40;
  2522. if (v47F > -31 && saved == 0xFFFF)
  2523. saved = i;
  2524. }
  2525. if (saved == 0xFFFF)
  2526. saved = 3;
  2527. } else
  2528. saved = 0;
  2529. }
  2530. b43_radio_write16(dev, 0x007B, saved);
  2531. if (phy->rev >= 6) {
  2532. b43_phy_write(dev, 0x002E, backup[12]);
  2533. b43_phy_write(dev, 0x002F, backup[13]);
  2534. b43_phy_write(dev, 0x080F, backup[14]);
  2535. b43_phy_write(dev, 0x0810, backup[15]);
  2536. }
  2537. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2538. b43_phy_write(dev, 0x0814, backup[3]);
  2539. b43_phy_write(dev, 0x0815, backup[4]);
  2540. }
  2541. b43_phy_write(dev, 0x005A, backup[5]);
  2542. b43_phy_write(dev, 0x0059, backup[6]);
  2543. b43_phy_write(dev, 0x0058, backup[7]);
  2544. b43_phy_write(dev, 0x000A, backup[8]);
  2545. b43_phy_write(dev, 0x0003, backup[9]);
  2546. b43_radio_write16(dev, 0x0043, backup[11]);
  2547. b43_radio_write16(dev, 0x007A, backup[10]);
  2548. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  2549. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  2550. b43_set_original_gains(dev);
  2551. if (phy->rev >= 6) {
  2552. b43_phy_write(dev, 0x0801, backup[16]);
  2553. b43_phy_write(dev, 0x0060, backup[17]);
  2554. b43_phy_write(dev, 0x0014, backup[18]);
  2555. b43_phy_write(dev, 0x0478, backup[19]);
  2556. }
  2557. b43_phy_write(dev, 0x0001, backup[0]);
  2558. b43_phy_write(dev, 0x0812, backup[2]);
  2559. b43_phy_write(dev, 0x0811, backup[1]);
  2560. }
  2561. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  2562. {
  2563. struct b43_phy *phy = &dev->phy;
  2564. u16 backup[18] = { 0 };
  2565. u16 tmp;
  2566. s16 nrssi0, nrssi1;
  2567. switch (phy->type) {
  2568. case B43_PHYTYPE_B:
  2569. backup[0] = b43_radio_read16(dev, 0x007A);
  2570. backup[1] = b43_radio_read16(dev, 0x0052);
  2571. backup[2] = b43_radio_read16(dev, 0x0043);
  2572. backup[3] = b43_phy_read(dev, 0x0030);
  2573. backup[4] = b43_phy_read(dev, 0x0026);
  2574. backup[5] = b43_phy_read(dev, 0x0015);
  2575. backup[6] = b43_phy_read(dev, 0x002A);
  2576. backup[7] = b43_phy_read(dev, 0x0020);
  2577. backup[8] = b43_phy_read(dev, 0x005A);
  2578. backup[9] = b43_phy_read(dev, 0x0059);
  2579. backup[10] = b43_phy_read(dev, 0x0058);
  2580. backup[11] = b43_read16(dev, 0x03E2);
  2581. backup[12] = b43_read16(dev, 0x03E6);
  2582. backup[13] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2583. tmp = b43_radio_read16(dev, 0x007A);
  2584. tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
  2585. b43_radio_write16(dev, 0x007A, tmp);
  2586. b43_phy_write(dev, 0x0030, 0x00FF);
  2587. b43_write16(dev, 0x03EC, 0x7F7F);
  2588. b43_phy_write(dev, 0x0026, 0x0000);
  2589. b43_phy_write(dev, 0x0015, b43_phy_read(dev, 0x0015) | 0x0020);
  2590. b43_phy_write(dev, 0x002A, 0x08A3);
  2591. b43_radio_write16(dev, 0x007A,
  2592. b43_radio_read16(dev, 0x007A) | 0x0080);
  2593. nrssi0 = (s16) b43_phy_read(dev, 0x0027);
  2594. b43_radio_write16(dev, 0x007A,
  2595. b43_radio_read16(dev, 0x007A) & 0x007F);
  2596. if (phy->rev >= 2) {
  2597. b43_write16(dev, 0x03E6, 0x0040);
  2598. } else if (phy->rev == 0) {
  2599. b43_write16(dev, 0x03E6, 0x0122);
  2600. } else {
  2601. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2602. b43_read16(dev,
  2603. B43_MMIO_CHANNEL_EXT) & 0x2000);
  2604. }
  2605. b43_phy_write(dev, 0x0020, 0x3F3F);
  2606. b43_phy_write(dev, 0x0015, 0xF330);
  2607. b43_radio_write16(dev, 0x005A, 0x0060);
  2608. b43_radio_write16(dev, 0x0043,
  2609. b43_radio_read16(dev, 0x0043) & 0x00F0);
  2610. b43_phy_write(dev, 0x005A, 0x0480);
  2611. b43_phy_write(dev, 0x0059, 0x0810);
  2612. b43_phy_write(dev, 0x0058, 0x000D);
  2613. udelay(20);
  2614. nrssi1 = (s16) b43_phy_read(dev, 0x0027);
  2615. b43_phy_write(dev, 0x0030, backup[3]);
  2616. b43_radio_write16(dev, 0x007A, backup[0]);
  2617. b43_write16(dev, 0x03E2, backup[11]);
  2618. b43_phy_write(dev, 0x0026, backup[4]);
  2619. b43_phy_write(dev, 0x0015, backup[5]);
  2620. b43_phy_write(dev, 0x002A, backup[6]);
  2621. b43_synth_pu_workaround(dev, phy->channel);
  2622. if (phy->rev != 0)
  2623. b43_write16(dev, 0x03F4, backup[13]);
  2624. b43_phy_write(dev, 0x0020, backup[7]);
  2625. b43_phy_write(dev, 0x005A, backup[8]);
  2626. b43_phy_write(dev, 0x0059, backup[9]);
  2627. b43_phy_write(dev, 0x0058, backup[10]);
  2628. b43_radio_write16(dev, 0x0052, backup[1]);
  2629. b43_radio_write16(dev, 0x0043, backup[2]);
  2630. if (nrssi0 == nrssi1)
  2631. phy->nrssislope = 0x00010000;
  2632. else
  2633. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2634. if (nrssi0 <= -4) {
  2635. phy->nrssi[0] = nrssi0;
  2636. phy->nrssi[1] = nrssi1;
  2637. }
  2638. break;
  2639. case B43_PHYTYPE_G:
  2640. if (phy->radio_rev >= 9)
  2641. return;
  2642. if (phy->radio_rev == 8)
  2643. b43_calc_nrssi_offset(dev);
  2644. b43_phy_write(dev, B43_PHY_G_CRS,
  2645. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2646. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2647. backup[7] = b43_read16(dev, 0x03E2);
  2648. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  2649. backup[0] = b43_radio_read16(dev, 0x007A);
  2650. backup[1] = b43_radio_read16(dev, 0x0052);
  2651. backup[2] = b43_radio_read16(dev, 0x0043);
  2652. backup[3] = b43_phy_read(dev, 0x0015);
  2653. backup[4] = b43_phy_read(dev, 0x005A);
  2654. backup[5] = b43_phy_read(dev, 0x0059);
  2655. backup[6] = b43_phy_read(dev, 0x0058);
  2656. backup[8] = b43_read16(dev, 0x03E6);
  2657. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2658. if (phy->rev >= 3) {
  2659. backup[10] = b43_phy_read(dev, 0x002E);
  2660. backup[11] = b43_phy_read(dev, 0x002F);
  2661. backup[12] = b43_phy_read(dev, 0x080F);
  2662. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  2663. backup[14] = b43_phy_read(dev, 0x0801);
  2664. backup[15] = b43_phy_read(dev, 0x0060);
  2665. backup[16] = b43_phy_read(dev, 0x0014);
  2666. backup[17] = b43_phy_read(dev, 0x0478);
  2667. b43_phy_write(dev, 0x002E, 0);
  2668. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  2669. switch (phy->rev) {
  2670. case 4:
  2671. case 6:
  2672. case 7:
  2673. b43_phy_write(dev, 0x0478,
  2674. b43_phy_read(dev, 0x0478)
  2675. | 0x0100);
  2676. b43_phy_write(dev, 0x0801,
  2677. b43_phy_read(dev, 0x0801)
  2678. | 0x0040);
  2679. break;
  2680. case 3:
  2681. case 5:
  2682. b43_phy_write(dev, 0x0801,
  2683. b43_phy_read(dev, 0x0801)
  2684. & 0xFFBF);
  2685. break;
  2686. }
  2687. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  2688. | 0x0040);
  2689. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  2690. | 0x0200);
  2691. }
  2692. b43_radio_write16(dev, 0x007A,
  2693. b43_radio_read16(dev, 0x007A) | 0x0070);
  2694. b43_set_all_gains(dev, 0, 8, 0);
  2695. b43_radio_write16(dev, 0x007A,
  2696. b43_radio_read16(dev, 0x007A) & 0x00F7);
  2697. if (phy->rev >= 2) {
  2698. b43_phy_write(dev, 0x0811,
  2699. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2700. 0x0030);
  2701. b43_phy_write(dev, 0x0812,
  2702. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2703. 0x0010);
  2704. }
  2705. b43_radio_write16(dev, 0x007A,
  2706. b43_radio_read16(dev, 0x007A) | 0x0080);
  2707. udelay(20);
  2708. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2709. if (nrssi0 >= 0x0020)
  2710. nrssi0 -= 0x0040;
  2711. b43_radio_write16(dev, 0x007A,
  2712. b43_radio_read16(dev, 0x007A) & 0x007F);
  2713. if (phy->rev >= 2) {
  2714. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  2715. & 0xFF9F) | 0x0040);
  2716. }
  2717. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2718. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2719. | 0x2000);
  2720. b43_radio_write16(dev, 0x007A,
  2721. b43_radio_read16(dev, 0x007A) | 0x000F);
  2722. b43_phy_write(dev, 0x0015, 0xF330);
  2723. if (phy->rev >= 2) {
  2724. b43_phy_write(dev, 0x0812,
  2725. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2726. 0x0020);
  2727. b43_phy_write(dev, 0x0811,
  2728. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2729. 0x0020);
  2730. }
  2731. b43_set_all_gains(dev, 3, 0, 1);
  2732. if (phy->radio_rev == 8) {
  2733. b43_radio_write16(dev, 0x0043, 0x001F);
  2734. } else {
  2735. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  2736. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  2737. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  2738. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  2739. }
  2740. b43_phy_write(dev, 0x005A, 0x0480);
  2741. b43_phy_write(dev, 0x0059, 0x0810);
  2742. b43_phy_write(dev, 0x0058, 0x000D);
  2743. udelay(20);
  2744. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2745. if (nrssi1 >= 0x0020)
  2746. nrssi1 -= 0x0040;
  2747. if (nrssi0 == nrssi1)
  2748. phy->nrssislope = 0x00010000;
  2749. else
  2750. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2751. if (nrssi0 >= -4) {
  2752. phy->nrssi[0] = nrssi1;
  2753. phy->nrssi[1] = nrssi0;
  2754. }
  2755. if (phy->rev >= 3) {
  2756. b43_phy_write(dev, 0x002E, backup[10]);
  2757. b43_phy_write(dev, 0x002F, backup[11]);
  2758. b43_phy_write(dev, 0x080F, backup[12]);
  2759. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  2760. }
  2761. if (phy->rev >= 2) {
  2762. b43_phy_write(dev, 0x0812,
  2763. b43_phy_read(dev, 0x0812) & 0xFFCF);
  2764. b43_phy_write(dev, 0x0811,
  2765. b43_phy_read(dev, 0x0811) & 0xFFCF);
  2766. }
  2767. b43_radio_write16(dev, 0x007A, backup[0]);
  2768. b43_radio_write16(dev, 0x0052, backup[1]);
  2769. b43_radio_write16(dev, 0x0043, backup[2]);
  2770. b43_write16(dev, 0x03E2, backup[7]);
  2771. b43_write16(dev, 0x03E6, backup[8]);
  2772. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  2773. b43_phy_write(dev, 0x0015, backup[3]);
  2774. b43_phy_write(dev, 0x005A, backup[4]);
  2775. b43_phy_write(dev, 0x0059, backup[5]);
  2776. b43_phy_write(dev, 0x0058, backup[6]);
  2777. b43_synth_pu_workaround(dev, phy->channel);
  2778. b43_phy_write(dev, 0x0802,
  2779. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  2780. b43_set_original_gains(dev);
  2781. b43_phy_write(dev, B43_PHY_G_CRS,
  2782. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2783. if (phy->rev >= 3) {
  2784. b43_phy_write(dev, 0x0801, backup[14]);
  2785. b43_phy_write(dev, 0x0060, backup[15]);
  2786. b43_phy_write(dev, 0x0014, backup[16]);
  2787. b43_phy_write(dev, 0x0478, backup[17]);
  2788. }
  2789. b43_nrssi_mem_update(dev);
  2790. b43_calc_nrssi_threshold(dev);
  2791. break;
  2792. default:
  2793. B43_WARN_ON(1);
  2794. }
  2795. }
  2796. void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  2797. {
  2798. struct b43_phy *phy = &dev->phy;
  2799. s32 threshold;
  2800. s32 a, b;
  2801. s16 tmp16;
  2802. u16 tmp_u16;
  2803. switch (phy->type) {
  2804. case B43_PHYTYPE_B:{
  2805. if (phy->radio_ver != 0x2050)
  2806. return;
  2807. if (!
  2808. (dev->dev->bus->sprom.r1.
  2809. boardflags_lo & B43_BFL_RSSI))
  2810. return;
  2811. if (phy->radio_rev >= 6) {
  2812. threshold =
  2813. (phy->nrssi[1] - phy->nrssi[0]) * 32;
  2814. threshold += 20 * (phy->nrssi[0] + 1);
  2815. threshold /= 40;
  2816. } else
  2817. threshold = phy->nrssi[1] - 5;
  2818. threshold = limit_value(threshold, 0, 0x3E);
  2819. b43_phy_read(dev, 0x0020); /* dummy read */
  2820. b43_phy_write(dev, 0x0020,
  2821. (((u16) threshold) << 8) | 0x001C);
  2822. if (phy->radio_rev >= 6) {
  2823. b43_phy_write(dev, 0x0087, 0x0E0D);
  2824. b43_phy_write(dev, 0x0086, 0x0C0B);
  2825. b43_phy_write(dev, 0x0085, 0x0A09);
  2826. b43_phy_write(dev, 0x0084, 0x0808);
  2827. b43_phy_write(dev, 0x0083, 0x0808);
  2828. b43_phy_write(dev, 0x0082, 0x0604);
  2829. b43_phy_write(dev, 0x0081, 0x0302);
  2830. b43_phy_write(dev, 0x0080, 0x0100);
  2831. }
  2832. break;
  2833. }
  2834. case B43_PHYTYPE_G:
  2835. if (!phy->gmode ||
  2836. !(dev->dev->bus->sprom.r1.boardflags_lo & B43_BFL_RSSI)) {
  2837. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  2838. if (tmp16 >= 0x20)
  2839. tmp16 -= 0x40;
  2840. if (tmp16 < 3) {
  2841. b43_phy_write(dev, 0x048A,
  2842. (b43_phy_read(dev, 0x048A)
  2843. & 0xF000) | 0x09EB);
  2844. } else {
  2845. b43_phy_write(dev, 0x048A,
  2846. (b43_phy_read(dev, 0x048A)
  2847. & 0xF000) | 0x0AED);
  2848. }
  2849. } else {
  2850. if (phy->interfmode == B43_INTERFMODE_NONWLAN) {
  2851. a = 0xE;
  2852. b = 0xA;
  2853. } else if (!phy->aci_wlan_automatic && phy->aci_enable) {
  2854. a = 0x13;
  2855. b = 0x12;
  2856. } else {
  2857. a = 0xE;
  2858. b = 0x11;
  2859. }
  2860. a = a * (phy->nrssi[1] - phy->nrssi[0]);
  2861. a += (phy->nrssi[0] << 6);
  2862. if (a < 32)
  2863. a += 31;
  2864. else
  2865. a += 32;
  2866. a = a >> 6;
  2867. a = limit_value(a, -31, 31);
  2868. b = b * (phy->nrssi[1] - phy->nrssi[0]);
  2869. b += (phy->nrssi[0] << 6);
  2870. if (b < 32)
  2871. b += 31;
  2872. else
  2873. b += 32;
  2874. b = b >> 6;
  2875. b = limit_value(b, -31, 31);
  2876. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  2877. tmp_u16 |= ((u32) b & 0x0000003F);
  2878. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  2879. b43_phy_write(dev, 0x048A, tmp_u16);
  2880. }
  2881. break;
  2882. default:
  2883. B43_WARN_ON(1);
  2884. }
  2885. }
  2886. /* Stack implementation to save/restore values from the
  2887. * interference mitigation code.
  2888. * It is save to restore values in random order.
  2889. */
  2890. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  2891. u8 id, u16 offset, u16 value)
  2892. {
  2893. u32 *stackptr = &(_stackptr[*stackidx]);
  2894. B43_WARN_ON(offset & 0xF000);
  2895. B43_WARN_ON(id & 0xF0);
  2896. *stackptr = offset;
  2897. *stackptr |= ((u32) id) << 12;
  2898. *stackptr |= ((u32) value) << 16;
  2899. (*stackidx)++;
  2900. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  2901. }
  2902. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  2903. {
  2904. size_t i;
  2905. B43_WARN_ON(offset & 0xF000);
  2906. B43_WARN_ON(id & 0xF0);
  2907. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  2908. if ((*stackptr & 0x00000FFF) != offset)
  2909. continue;
  2910. if (((*stackptr & 0x0000F000) >> 12) != id)
  2911. continue;
  2912. return ((*stackptr & 0xFFFF0000) >> 16);
  2913. }
  2914. B43_WARN_ON(1);
  2915. return 0;
  2916. }
  2917. #define phy_stacksave(offset) \
  2918. do { \
  2919. _stack_save(stack, &stackidx, 0x1, (offset), \
  2920. b43_phy_read(dev, (offset))); \
  2921. } while (0)
  2922. #define phy_stackrestore(offset) \
  2923. do { \
  2924. b43_phy_write(dev, (offset), \
  2925. _stack_restore(stack, 0x1, \
  2926. (offset))); \
  2927. } while (0)
  2928. #define radio_stacksave(offset) \
  2929. do { \
  2930. _stack_save(stack, &stackidx, 0x2, (offset), \
  2931. b43_radio_read16(dev, (offset))); \
  2932. } while (0)
  2933. #define radio_stackrestore(offset) \
  2934. do { \
  2935. b43_radio_write16(dev, (offset), \
  2936. _stack_restore(stack, 0x2, \
  2937. (offset))); \
  2938. } while (0)
  2939. #define ofdmtab_stacksave(table, offset) \
  2940. do { \
  2941. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  2942. b43_ofdmtab_read16(dev, (table), (offset))); \
  2943. } while (0)
  2944. #define ofdmtab_stackrestore(table, offset) \
  2945. do { \
  2946. b43_ofdmtab_write16(dev, (table), (offset), \
  2947. _stack_restore(stack, 0x3, \
  2948. (offset)|(table))); \
  2949. } while (0)
  2950. static void
  2951. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  2952. {
  2953. struct b43_phy *phy = &dev->phy;
  2954. u16 tmp, flipped;
  2955. size_t stackidx = 0;
  2956. u32 *stack = phy->interfstack;
  2957. switch (mode) {
  2958. case B43_INTERFMODE_NONWLAN:
  2959. if (phy->rev != 1) {
  2960. b43_phy_write(dev, 0x042B,
  2961. b43_phy_read(dev, 0x042B) | 0x0800);
  2962. b43_phy_write(dev, B43_PHY_G_CRS,
  2963. b43_phy_read(dev,
  2964. B43_PHY_G_CRS) & ~0x4000);
  2965. break;
  2966. }
  2967. radio_stacksave(0x0078);
  2968. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  2969. flipped = flip_4bit(tmp);
  2970. if (flipped < 10 && flipped >= 8)
  2971. flipped = 7;
  2972. else if (flipped >= 10)
  2973. flipped -= 3;
  2974. flipped = flip_4bit(flipped);
  2975. flipped = (flipped << 1) | 0x0020;
  2976. b43_radio_write16(dev, 0x0078, flipped);
  2977. b43_calc_nrssi_threshold(dev);
  2978. phy_stacksave(0x0406);
  2979. b43_phy_write(dev, 0x0406, 0x7E28);
  2980. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  2981. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2982. b43_phy_read(dev,
  2983. B43_PHY_RADIO_BITFIELD) | 0x1000);
  2984. phy_stacksave(0x04A0);
  2985. b43_phy_write(dev, 0x04A0,
  2986. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  2987. phy_stacksave(0x04A1);
  2988. b43_phy_write(dev, 0x04A1,
  2989. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  2990. phy_stacksave(0x04A2);
  2991. b43_phy_write(dev, 0x04A2,
  2992. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  2993. phy_stacksave(0x04A8);
  2994. b43_phy_write(dev, 0x04A8,
  2995. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  2996. phy_stacksave(0x04AB);
  2997. b43_phy_write(dev, 0x04AB,
  2998. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  2999. phy_stacksave(0x04A7);
  3000. b43_phy_write(dev, 0x04A7, 0x0002);
  3001. phy_stacksave(0x04A3);
  3002. b43_phy_write(dev, 0x04A3, 0x287A);
  3003. phy_stacksave(0x04A9);
  3004. b43_phy_write(dev, 0x04A9, 0x2027);
  3005. phy_stacksave(0x0493);
  3006. b43_phy_write(dev, 0x0493, 0x32F5);
  3007. phy_stacksave(0x04AA);
  3008. b43_phy_write(dev, 0x04AA, 0x2027);
  3009. phy_stacksave(0x04AC);
  3010. b43_phy_write(dev, 0x04AC, 0x32F5);
  3011. break;
  3012. case B43_INTERFMODE_MANUALWLAN:
  3013. if (b43_phy_read(dev, 0x0033) & 0x0800)
  3014. break;
  3015. phy->aci_enable = 1;
  3016. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  3017. phy_stacksave(B43_PHY_G_CRS);
  3018. if (phy->rev < 2) {
  3019. phy_stacksave(0x0406);
  3020. } else {
  3021. phy_stacksave(0x04C0);
  3022. phy_stacksave(0x04C1);
  3023. }
  3024. phy_stacksave(0x0033);
  3025. phy_stacksave(0x04A7);
  3026. phy_stacksave(0x04A3);
  3027. phy_stacksave(0x04A9);
  3028. phy_stacksave(0x04AA);
  3029. phy_stacksave(0x04AC);
  3030. phy_stacksave(0x0493);
  3031. phy_stacksave(0x04A1);
  3032. phy_stacksave(0x04A0);
  3033. phy_stacksave(0x04A2);
  3034. phy_stacksave(0x048A);
  3035. phy_stacksave(0x04A8);
  3036. phy_stacksave(0x04AB);
  3037. if (phy->rev == 2) {
  3038. phy_stacksave(0x04AD);
  3039. phy_stacksave(0x04AE);
  3040. } else if (phy->rev >= 3) {
  3041. phy_stacksave(0x04AD);
  3042. phy_stacksave(0x0415);
  3043. phy_stacksave(0x0416);
  3044. phy_stacksave(0x0417);
  3045. ofdmtab_stacksave(0x1A00, 0x2);
  3046. ofdmtab_stacksave(0x1A00, 0x3);
  3047. }
  3048. phy_stacksave(0x042B);
  3049. phy_stacksave(0x048C);
  3050. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  3051. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  3052. & ~0x1000);
  3053. b43_phy_write(dev, B43_PHY_G_CRS,
  3054. (b43_phy_read(dev, B43_PHY_G_CRS)
  3055. & 0xFFFC) | 0x0002);
  3056. b43_phy_write(dev, 0x0033, 0x0800);
  3057. b43_phy_write(dev, 0x04A3, 0x2027);
  3058. b43_phy_write(dev, 0x04A9, 0x1CA8);
  3059. b43_phy_write(dev, 0x0493, 0x287A);
  3060. b43_phy_write(dev, 0x04AA, 0x1CA8);
  3061. b43_phy_write(dev, 0x04AC, 0x287A);
  3062. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  3063. & 0xFFC0) | 0x001A);
  3064. b43_phy_write(dev, 0x04A7, 0x000D);
  3065. if (phy->rev < 2) {
  3066. b43_phy_write(dev, 0x0406, 0xFF0D);
  3067. } else if (phy->rev == 2) {
  3068. b43_phy_write(dev, 0x04C0, 0xFFFF);
  3069. b43_phy_write(dev, 0x04C1, 0x00A9);
  3070. } else {
  3071. b43_phy_write(dev, 0x04C0, 0x00C1);
  3072. b43_phy_write(dev, 0x04C1, 0x0059);
  3073. }
  3074. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  3075. & 0xC0FF) | 0x1800);
  3076. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  3077. & 0xFFC0) | 0x0015);
  3078. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3079. & 0xCFFF) | 0x1000);
  3080. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3081. & 0xF0FF) | 0x0A00);
  3082. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3083. & 0xCFFF) | 0x1000);
  3084. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3085. & 0xF0FF) | 0x0800);
  3086. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3087. & 0xFFCF) | 0x0010);
  3088. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  3089. & 0xFFF0) | 0x0005);
  3090. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3091. & 0xFFCF) | 0x0010);
  3092. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  3093. & 0xFFF0) | 0x0006);
  3094. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  3095. & 0xF0FF) | 0x0800);
  3096. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  3097. & 0xF0FF) | 0x0500);
  3098. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  3099. & 0xFFF0) | 0x000B);
  3100. if (phy->rev >= 3) {
  3101. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  3102. & ~0x8000);
  3103. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  3104. & 0x8000) | 0x36D8);
  3105. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  3106. & 0x8000) | 0x36D8);
  3107. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  3108. & 0xFE00) | 0x016D);
  3109. } else {
  3110. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  3111. | 0x1000);
  3112. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  3113. & 0x9FFF) | 0x2000);
  3114. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  3115. }
  3116. if (phy->rev >= 2) {
  3117. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  3118. | 0x0800);
  3119. }
  3120. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  3121. & 0xF0FF) | 0x0200);
  3122. if (phy->rev == 2) {
  3123. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  3124. & 0xFF00) | 0x007F);
  3125. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  3126. & 0x00FF) | 0x1300);
  3127. } else if (phy->rev >= 6) {
  3128. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  3129. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  3130. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  3131. & 0x00FF);
  3132. }
  3133. b43_calc_nrssi_slope(dev);
  3134. break;
  3135. default:
  3136. B43_WARN_ON(1);
  3137. }
  3138. }
  3139. static void
  3140. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  3141. {
  3142. struct b43_phy *phy = &dev->phy;
  3143. u32 *stack = phy->interfstack;
  3144. switch (mode) {
  3145. case B43_INTERFMODE_NONWLAN:
  3146. if (phy->rev != 1) {
  3147. b43_phy_write(dev, 0x042B,
  3148. b43_phy_read(dev, 0x042B) & ~0x0800);
  3149. b43_phy_write(dev, B43_PHY_G_CRS,
  3150. b43_phy_read(dev,
  3151. B43_PHY_G_CRS) | 0x4000);
  3152. break;
  3153. }
  3154. radio_stackrestore(0x0078);
  3155. b43_calc_nrssi_threshold(dev);
  3156. phy_stackrestore(0x0406);
  3157. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  3158. if (!dev->bad_frames_preempt) {
  3159. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  3160. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  3161. & ~(1 << 11));
  3162. }
  3163. b43_phy_write(dev, B43_PHY_G_CRS,
  3164. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  3165. phy_stackrestore(0x04A0);
  3166. phy_stackrestore(0x04A1);
  3167. phy_stackrestore(0x04A2);
  3168. phy_stackrestore(0x04A8);
  3169. phy_stackrestore(0x04AB);
  3170. phy_stackrestore(0x04A7);
  3171. phy_stackrestore(0x04A3);
  3172. phy_stackrestore(0x04A9);
  3173. phy_stackrestore(0x0493);
  3174. phy_stackrestore(0x04AA);
  3175. phy_stackrestore(0x04AC);
  3176. break;
  3177. case B43_INTERFMODE_MANUALWLAN:
  3178. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  3179. break;
  3180. phy->aci_enable = 0;
  3181. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  3182. phy_stackrestore(B43_PHY_G_CRS);
  3183. phy_stackrestore(0x0033);
  3184. phy_stackrestore(0x04A3);
  3185. phy_stackrestore(0x04A9);
  3186. phy_stackrestore(0x0493);
  3187. phy_stackrestore(0x04AA);
  3188. phy_stackrestore(0x04AC);
  3189. phy_stackrestore(0x04A0);
  3190. phy_stackrestore(0x04A7);
  3191. if (phy->rev >= 2) {
  3192. phy_stackrestore(0x04C0);
  3193. phy_stackrestore(0x04C1);
  3194. } else
  3195. phy_stackrestore(0x0406);
  3196. phy_stackrestore(0x04A1);
  3197. phy_stackrestore(0x04AB);
  3198. phy_stackrestore(0x04A8);
  3199. if (phy->rev == 2) {
  3200. phy_stackrestore(0x04AD);
  3201. phy_stackrestore(0x04AE);
  3202. } else if (phy->rev >= 3) {
  3203. phy_stackrestore(0x04AD);
  3204. phy_stackrestore(0x0415);
  3205. phy_stackrestore(0x0416);
  3206. phy_stackrestore(0x0417);
  3207. ofdmtab_stackrestore(0x1A00, 0x2);
  3208. ofdmtab_stackrestore(0x1A00, 0x3);
  3209. }
  3210. phy_stackrestore(0x04A2);
  3211. phy_stackrestore(0x048A);
  3212. phy_stackrestore(0x042B);
  3213. phy_stackrestore(0x048C);
  3214. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  3215. b43_calc_nrssi_slope(dev);
  3216. break;
  3217. default:
  3218. B43_WARN_ON(1);
  3219. }
  3220. }
  3221. #undef phy_stacksave
  3222. #undef phy_stackrestore
  3223. #undef radio_stacksave
  3224. #undef radio_stackrestore
  3225. #undef ofdmtab_stacksave
  3226. #undef ofdmtab_stackrestore
  3227. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode)
  3228. {
  3229. struct b43_phy *phy = &dev->phy;
  3230. int currentmode;
  3231. if ((phy->type != B43_PHYTYPE_G) || (phy->rev == 0) || (!phy->gmode))
  3232. return -ENODEV;
  3233. phy->aci_wlan_automatic = 0;
  3234. switch (mode) {
  3235. case B43_INTERFMODE_AUTOWLAN:
  3236. phy->aci_wlan_automatic = 1;
  3237. if (phy->aci_enable)
  3238. mode = B43_INTERFMODE_MANUALWLAN;
  3239. else
  3240. mode = B43_INTERFMODE_NONE;
  3241. break;
  3242. case B43_INTERFMODE_NONE:
  3243. case B43_INTERFMODE_NONWLAN:
  3244. case B43_INTERFMODE_MANUALWLAN:
  3245. break;
  3246. default:
  3247. return -EINVAL;
  3248. }
  3249. currentmode = phy->interfmode;
  3250. if (currentmode == mode)
  3251. return 0;
  3252. if (currentmode != B43_INTERFMODE_NONE)
  3253. b43_radio_interference_mitigation_disable(dev, currentmode);
  3254. if (mode == B43_INTERFMODE_NONE) {
  3255. phy->aci_enable = 0;
  3256. phy->aci_hw_rssi = 0;
  3257. } else
  3258. b43_radio_interference_mitigation_enable(dev, mode);
  3259. phy->interfmode = mode;
  3260. return 0;
  3261. }
  3262. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  3263. {
  3264. u16 reg, index, ret;
  3265. static const u8 rcc_table[] = {
  3266. 0x02, 0x03, 0x01, 0x0F,
  3267. 0x06, 0x07, 0x05, 0x0F,
  3268. 0x0A, 0x0B, 0x09, 0x0F,
  3269. 0x0E, 0x0F, 0x0D, 0x0F,
  3270. };
  3271. reg = b43_radio_read16(dev, 0x60);
  3272. index = (reg & 0x001E) >> 1;
  3273. ret = rcc_table[index] << 1;
  3274. ret |= (reg & 0x0001);
  3275. ret |= 0x0020;
  3276. return ret;
  3277. }
  3278. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  3279. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  3280. u16 phy_register, unsigned int lpd)
  3281. {
  3282. struct b43_phy *phy = &dev->phy;
  3283. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  3284. if (!phy->gmode)
  3285. return 0;
  3286. if (has_loopback_gain(phy)) {
  3287. int max_lb_gain = phy->max_lb_gain;
  3288. u16 extlna;
  3289. u16 i;
  3290. if (phy->radio_rev == 8)
  3291. max_lb_gain += 0x3E;
  3292. else
  3293. max_lb_gain += 0x26;
  3294. if (max_lb_gain >= 0x46) {
  3295. extlna = 0x3000;
  3296. max_lb_gain -= 0x46;
  3297. } else if (max_lb_gain >= 0x3A) {
  3298. extlna = 0x1000;
  3299. max_lb_gain -= 0x3A;
  3300. } else if (max_lb_gain >= 0x2E) {
  3301. extlna = 0x2000;
  3302. max_lb_gain -= 0x2E;
  3303. } else {
  3304. extlna = 0;
  3305. max_lb_gain -= 0x10;
  3306. }
  3307. for (i = 0; i < 16; i++) {
  3308. max_lb_gain -= (i * 6);
  3309. if (max_lb_gain < 6)
  3310. break;
  3311. }
  3312. if ((phy->rev < 7) ||
  3313. !(sprom->r1.boardflags_lo & B43_BFL_EXTLNA)) {
  3314. if (phy_register == B43_PHY_RFOVER) {
  3315. return 0x1B3;
  3316. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3317. extlna |= (i << 8);
  3318. switch (lpd) {
  3319. case LPD(0, 1, 1):
  3320. return 0x0F92;
  3321. case LPD(0, 0, 1):
  3322. case LPD(1, 0, 1):
  3323. return (0x0092 | extlna);
  3324. case LPD(1, 0, 0):
  3325. return (0x0093 | extlna);
  3326. }
  3327. B43_WARN_ON(1);
  3328. }
  3329. B43_WARN_ON(1);
  3330. } else {
  3331. if (phy_register == B43_PHY_RFOVER) {
  3332. return 0x9B3;
  3333. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3334. if (extlna)
  3335. extlna |= 0x8000;
  3336. extlna |= (i << 8);
  3337. switch (lpd) {
  3338. case LPD(0, 1, 1):
  3339. return 0x8F92;
  3340. case LPD(0, 0, 1):
  3341. return (0x8092 | extlna);
  3342. case LPD(1, 0, 1):
  3343. return (0x2092 | extlna);
  3344. case LPD(1, 0, 0):
  3345. return (0x2093 | extlna);
  3346. }
  3347. B43_WARN_ON(1);
  3348. }
  3349. B43_WARN_ON(1);
  3350. }
  3351. } else {
  3352. if ((phy->rev < 7) ||
  3353. !(sprom->r1.boardflags_lo & B43_BFL_EXTLNA)) {
  3354. if (phy_register == B43_PHY_RFOVER) {
  3355. return 0x1B3;
  3356. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3357. switch (lpd) {
  3358. case LPD(0, 1, 1):
  3359. return 0x0FB2;
  3360. case LPD(0, 0, 1):
  3361. return 0x00B2;
  3362. case LPD(1, 0, 1):
  3363. return 0x30B2;
  3364. case LPD(1, 0, 0):
  3365. return 0x30B3;
  3366. }
  3367. B43_WARN_ON(1);
  3368. }
  3369. B43_WARN_ON(1);
  3370. } else {
  3371. if (phy_register == B43_PHY_RFOVER) {
  3372. return 0x9B3;
  3373. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3374. switch (lpd) {
  3375. case LPD(0, 1, 1):
  3376. return 0x8FB2;
  3377. case LPD(0, 0, 1):
  3378. return 0x80B2;
  3379. case LPD(1, 0, 1):
  3380. return 0x20B2;
  3381. case LPD(1, 0, 0):
  3382. return 0x20B3;
  3383. }
  3384. B43_WARN_ON(1);
  3385. }
  3386. B43_WARN_ON(1);
  3387. }
  3388. }
  3389. return 0;
  3390. }
  3391. struct init2050_saved_values {
  3392. /* Core registers */
  3393. u16 reg_3EC;
  3394. u16 reg_3E6;
  3395. u16 reg_3F4;
  3396. /* Radio registers */
  3397. u16 radio_43;
  3398. u16 radio_51;
  3399. u16 radio_52;
  3400. /* PHY registers */
  3401. u16 phy_pgactl;
  3402. u16 phy_base_5A;
  3403. u16 phy_base_59;
  3404. u16 phy_base_58;
  3405. u16 phy_base_30;
  3406. u16 phy_rfover;
  3407. u16 phy_rfoverval;
  3408. u16 phy_analogover;
  3409. u16 phy_analogoverval;
  3410. u16 phy_crs0;
  3411. u16 phy_classctl;
  3412. u16 phy_lo_mask;
  3413. u16 phy_lo_ctl;
  3414. u16 phy_syncctl;
  3415. };
  3416. u16 b43_radio_init2050(struct b43_wldev *dev)
  3417. {
  3418. struct b43_phy *phy = &dev->phy;
  3419. struct init2050_saved_values sav;
  3420. u16 rcc;
  3421. u16 radio78;
  3422. u16 ret;
  3423. u16 i, j;
  3424. u32 tmp1 = 0, tmp2 = 0;
  3425. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  3426. sav.radio_43 = b43_radio_read16(dev, 0x43);
  3427. sav.radio_51 = b43_radio_read16(dev, 0x51);
  3428. sav.radio_52 = b43_radio_read16(dev, 0x52);
  3429. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  3430. sav.phy_base_5A = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  3431. sav.phy_base_59 = b43_phy_read(dev, B43_PHY_BASE(0x59));
  3432. sav.phy_base_58 = b43_phy_read(dev, B43_PHY_BASE(0x58));
  3433. if (phy->type == B43_PHYTYPE_B) {
  3434. sav.phy_base_30 = b43_phy_read(dev, B43_PHY_BASE(0x30));
  3435. sav.reg_3EC = b43_read16(dev, 0x3EC);
  3436. b43_phy_write(dev, B43_PHY_BASE(0x30), 0xFF);
  3437. b43_write16(dev, 0x3EC, 0x3F3F);
  3438. } else if (phy->gmode || phy->rev >= 2) {
  3439. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3440. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3441. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  3442. sav.phy_analogoverval =
  3443. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  3444. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  3445. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  3446. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  3447. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  3448. | 0x0003);
  3449. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3450. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  3451. & 0xFFFC);
  3452. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  3453. & 0x7FFF);
  3454. b43_phy_write(dev, B43_PHY_CLASSCTL,
  3455. b43_phy_read(dev, B43_PHY_CLASSCTL)
  3456. & 0xFFFC);
  3457. if (has_loopback_gain(phy)) {
  3458. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  3459. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  3460. if (phy->rev >= 3)
  3461. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  3462. else
  3463. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  3464. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  3465. }
  3466. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3467. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3468. LPD(0, 1, 1)));
  3469. b43_phy_write(dev, B43_PHY_RFOVER,
  3470. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  3471. }
  3472. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  3473. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  3474. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  3475. & 0xFF7F);
  3476. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  3477. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  3478. if (phy->analog == 0) {
  3479. b43_write16(dev, 0x03E6, 0x0122);
  3480. } else {
  3481. if (phy->analog >= 2) {
  3482. b43_phy_write(dev, B43_PHY_BASE(0x03),
  3483. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  3484. & 0xFFBF) | 0x40);
  3485. }
  3486. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3487. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  3488. }
  3489. rcc = b43_radio_core_calibration_value(dev);
  3490. if (phy->type == B43_PHYTYPE_B)
  3491. b43_radio_write16(dev, 0x78, 0x26);
  3492. if (phy->gmode || phy->rev >= 2) {
  3493. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3494. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3495. LPD(0, 1, 1)));
  3496. }
  3497. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  3498. b43_phy_write(dev, B43_PHY_BASE(0x2B), 0x1403);
  3499. if (phy->gmode || phy->rev >= 2) {
  3500. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3501. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3502. LPD(0, 0, 1)));
  3503. }
  3504. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  3505. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  3506. | 0x0004);
  3507. if (phy->radio_rev == 8) {
  3508. b43_radio_write16(dev, 0x43, 0x1F);
  3509. } else {
  3510. b43_radio_write16(dev, 0x52, 0);
  3511. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  3512. & 0xFFF0) | 0x0009);
  3513. }
  3514. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3515. for (i = 0; i < 16; i++) {
  3516. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0480);
  3517. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3518. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3519. if (phy->gmode || phy->rev >= 2) {
  3520. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3521. radio2050_rfover_val(dev,
  3522. B43_PHY_RFOVERVAL,
  3523. LPD(1, 0, 1)));
  3524. }
  3525. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3526. udelay(10);
  3527. if (phy->gmode || phy->rev >= 2) {
  3528. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3529. radio2050_rfover_val(dev,
  3530. B43_PHY_RFOVERVAL,
  3531. LPD(1, 0, 1)));
  3532. }
  3533. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3534. udelay(10);
  3535. if (phy->gmode || phy->rev >= 2) {
  3536. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3537. radio2050_rfover_val(dev,
  3538. B43_PHY_RFOVERVAL,
  3539. LPD(1, 0, 0)));
  3540. }
  3541. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3542. udelay(20);
  3543. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3544. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3545. if (phy->gmode || phy->rev >= 2) {
  3546. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3547. radio2050_rfover_val(dev,
  3548. B43_PHY_RFOVERVAL,
  3549. LPD(1, 0, 1)));
  3550. }
  3551. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3552. }
  3553. udelay(10);
  3554. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3555. tmp1++;
  3556. tmp1 >>= 9;
  3557. for (i = 0; i < 16; i++) {
  3558. radio78 = ((flip_4bit(i) << 1) | 0x20);
  3559. b43_radio_write16(dev, 0x78, radio78);
  3560. udelay(10);
  3561. for (j = 0; j < 16; j++) {
  3562. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0D80);
  3563. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3564. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3565. if (phy->gmode || phy->rev >= 2) {
  3566. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3567. radio2050_rfover_val(dev,
  3568. B43_PHY_RFOVERVAL,
  3569. LPD(1, 0,
  3570. 1)));
  3571. }
  3572. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3573. udelay(10);
  3574. if (phy->gmode || phy->rev >= 2) {
  3575. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3576. radio2050_rfover_val(dev,
  3577. B43_PHY_RFOVERVAL,
  3578. LPD(1, 0,
  3579. 1)));
  3580. }
  3581. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3582. udelay(10);
  3583. if (phy->gmode || phy->rev >= 2) {
  3584. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3585. radio2050_rfover_val(dev,
  3586. B43_PHY_RFOVERVAL,
  3587. LPD(1, 0,
  3588. 0)));
  3589. }
  3590. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3591. udelay(10);
  3592. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3593. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3594. if (phy->gmode || phy->rev >= 2) {
  3595. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3596. radio2050_rfover_val(dev,
  3597. B43_PHY_RFOVERVAL,
  3598. LPD(1, 0,
  3599. 1)));
  3600. }
  3601. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3602. }
  3603. tmp2++;
  3604. tmp2 >>= 8;
  3605. if (tmp1 < tmp2)
  3606. break;
  3607. }
  3608. /* Restore the registers */
  3609. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  3610. b43_radio_write16(dev, 0x51, sav.radio_51);
  3611. b43_radio_write16(dev, 0x52, sav.radio_52);
  3612. b43_radio_write16(dev, 0x43, sav.radio_43);
  3613. b43_phy_write(dev, B43_PHY_BASE(0x5A), sav.phy_base_5A);
  3614. b43_phy_write(dev, B43_PHY_BASE(0x59), sav.phy_base_59);
  3615. b43_phy_write(dev, B43_PHY_BASE(0x58), sav.phy_base_58);
  3616. b43_write16(dev, 0x3E6, sav.reg_3E6);
  3617. if (phy->analog != 0)
  3618. b43_write16(dev, 0x3F4, sav.reg_3F4);
  3619. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  3620. b43_synth_pu_workaround(dev, phy->channel);
  3621. if (phy->type == B43_PHYTYPE_B) {
  3622. b43_phy_write(dev, B43_PHY_BASE(0x30), sav.phy_base_30);
  3623. b43_write16(dev, 0x3EC, sav.reg_3EC);
  3624. } else if (phy->gmode) {
  3625. b43_write16(dev, B43_MMIO_PHY_RADIO,
  3626. b43_read16(dev, B43_MMIO_PHY_RADIO)
  3627. & 0x7FFF);
  3628. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  3629. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  3630. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  3631. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3632. sav.phy_analogoverval);
  3633. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  3634. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  3635. if (has_loopback_gain(phy)) {
  3636. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  3637. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  3638. }
  3639. }
  3640. if (i > 15)
  3641. ret = radio78;
  3642. else
  3643. ret = rcc;
  3644. return ret;
  3645. }
  3646. void b43_radio_init2060(struct b43_wldev *dev)
  3647. {
  3648. int err;
  3649. b43_radio_write16(dev, 0x0004, 0x00C0);
  3650. b43_radio_write16(dev, 0x0005, 0x0008);
  3651. b43_radio_write16(dev, 0x0009, 0x0040);
  3652. b43_radio_write16(dev, 0x0005, 0x00AA);
  3653. b43_radio_write16(dev, 0x0032, 0x008F);
  3654. b43_radio_write16(dev, 0x0006, 0x008F);
  3655. b43_radio_write16(dev, 0x0034, 0x008F);
  3656. b43_radio_write16(dev, 0x002C, 0x0007);
  3657. b43_radio_write16(dev, 0x0082, 0x0080);
  3658. b43_radio_write16(dev, 0x0080, 0x0000);
  3659. b43_radio_write16(dev, 0x003F, 0x00DA);
  3660. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3661. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  3662. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3663. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3664. msleep(1); /* delay 400usec */
  3665. b43_radio_write16(dev, 0x0081,
  3666. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  3667. msleep(1); /* delay 400usec */
  3668. b43_radio_write16(dev, 0x0005,
  3669. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  3670. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  3671. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3672. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  3673. b43_radio_write16(dev, 0x0081,
  3674. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  3675. b43_radio_write16(dev, 0x0005,
  3676. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  3677. b43_phy_write(dev, 0x0063, 0xDDC6);
  3678. b43_phy_write(dev, 0x0069, 0x07BE);
  3679. b43_phy_write(dev, 0x006A, 0x0000);
  3680. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_A, 0);
  3681. B43_WARN_ON(err);
  3682. msleep(1);
  3683. }
  3684. static inline u16 freq_r3A_value(u16 frequency)
  3685. {
  3686. u16 value;
  3687. if (frequency < 5091)
  3688. value = 0x0040;
  3689. else if (frequency < 5321)
  3690. value = 0x0000;
  3691. else if (frequency < 5806)
  3692. value = 0x0080;
  3693. else
  3694. value = 0x0040;
  3695. return value;
  3696. }
  3697. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  3698. {
  3699. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  3700. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  3701. u16 tmp = b43_radio_read16(dev, 0x001E);
  3702. int i, j;
  3703. for (i = 0; i < 5; i++) {
  3704. for (j = 0; j < 5; j++) {
  3705. if (tmp == (data_high[i] << 4 | data_low[j])) {
  3706. b43_phy_write(dev, 0x0069,
  3707. (i - j) << 8 | 0x00C0);
  3708. return;
  3709. }
  3710. }
  3711. }
  3712. }
  3713. int b43_radio_selectchannel(struct b43_wldev *dev,
  3714. u8 channel, int synthetic_pu_workaround)
  3715. {
  3716. struct b43_phy *phy = &dev->phy;
  3717. u16 r8, tmp;
  3718. u16 freq;
  3719. u16 channelcookie;
  3720. /* First we set the channel radio code to prevent the
  3721. * firmware from sending ghost packets.
  3722. */
  3723. channelcookie = channel;
  3724. if (phy->type == B43_PHYTYPE_A)
  3725. channelcookie |= 0x100;
  3726. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
  3727. if (phy->type == B43_PHYTYPE_A) {
  3728. if (channel > 200)
  3729. return -EINVAL;
  3730. freq = channel2freq_a(channel);
  3731. r8 = b43_radio_read16(dev, 0x0008);
  3732. b43_write16(dev, 0x03F0, freq);
  3733. b43_radio_write16(dev, 0x0008, r8);
  3734. //TODO: write max channel TX power? to Radio 0x2D
  3735. tmp = b43_radio_read16(dev, 0x002E);
  3736. tmp &= 0x0080;
  3737. //TODO: OR tmp with the Power out estimation for this channel?
  3738. b43_radio_write16(dev, 0x002E, tmp);
  3739. if (freq >= 4920 && freq <= 5500) {
  3740. /*
  3741. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  3742. * = (freq * 0.025862069
  3743. */
  3744. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  3745. }
  3746. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  3747. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  3748. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  3749. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  3750. & 0x000F) | (r8 << 4));
  3751. b43_radio_write16(dev, 0x002A, (r8 << 4));
  3752. b43_radio_write16(dev, 0x002B, (r8 << 4));
  3753. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  3754. & 0x00F0) | (r8 << 4));
  3755. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  3756. & 0xFF0F) | 0x00B0);
  3757. b43_radio_write16(dev, 0x0035, 0x00AA);
  3758. b43_radio_write16(dev, 0x0036, 0x0085);
  3759. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  3760. & 0xFF20) |
  3761. freq_r3A_value(freq));
  3762. b43_radio_write16(dev, 0x003D,
  3763. b43_radio_read16(dev, 0x003D) & 0x00FF);
  3764. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  3765. & 0xFF7F) | 0x0080);
  3766. b43_radio_write16(dev, 0x0035,
  3767. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  3768. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  3769. & 0xFFEF) | 0x0010);
  3770. b43_radio_set_tx_iq(dev);
  3771. //TODO: TSSI2dbm workaround
  3772. b43_phy_xmitpower(dev); //FIXME correct?
  3773. } else {
  3774. if ((channel < 1) || (channel > 14))
  3775. return -EINVAL;
  3776. if (synthetic_pu_workaround)
  3777. b43_synth_pu_workaround(dev, channel);
  3778. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  3779. if (channel == 14) {
  3780. if (dev->dev->bus->sprom.r1.country_code ==
  3781. SSB_SPROM1CCODE_JAPAN)
  3782. b43_hf_write(dev,
  3783. b43_hf_read(dev) & ~B43_HF_ACPR);
  3784. else
  3785. b43_hf_write(dev,
  3786. b43_hf_read(dev) | B43_HF_ACPR);
  3787. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3788. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3789. | (1 << 11));
  3790. } else {
  3791. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3792. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3793. & 0xF7BF);
  3794. }
  3795. }
  3796. phy->channel = channel;
  3797. /* Wait for the radio to tune to the channel and stabilize. */
  3798. msleep(8);
  3799. return 0;
  3800. }
  3801. /* http://bcm-specs.sipsolutions.net/TX_Gain_Base_Band */
  3802. static u16 b43_get_txgain_base_band(u16 txpower)
  3803. {
  3804. u16 ret;
  3805. B43_WARN_ON(txpower > 63);
  3806. if (txpower >= 54)
  3807. ret = 2;
  3808. else if (txpower >= 49)
  3809. ret = 4;
  3810. else if (txpower >= 44)
  3811. ret = 5;
  3812. else
  3813. ret = 6;
  3814. return ret;
  3815. }
  3816. /* http://bcm-specs.sipsolutions.net/TX_Gain_Radio_Frequency_Power_Amplifier */
  3817. static u16 b43_get_txgain_freq_power_amp(u16 txpower)
  3818. {
  3819. u16 ret;
  3820. B43_WARN_ON(txpower > 63);
  3821. if (txpower >= 32)
  3822. ret = 0;
  3823. else if (txpower >= 25)
  3824. ret = 1;
  3825. else if (txpower >= 20)
  3826. ret = 2;
  3827. else if (txpower >= 12)
  3828. ret = 3;
  3829. else
  3830. ret = 4;
  3831. return ret;
  3832. }
  3833. /* http://bcm-specs.sipsolutions.net/TX_Gain_Digital_Analog_Converter */
  3834. static u16 b43_get_txgain_dac(u16 txpower)
  3835. {
  3836. u16 ret;
  3837. B43_WARN_ON(txpower > 63);
  3838. if (txpower >= 54)
  3839. ret = txpower - 53;
  3840. else if (txpower >= 49)
  3841. ret = txpower - 42;
  3842. else if (txpower >= 44)
  3843. ret = txpower - 37;
  3844. else if (txpower >= 32)
  3845. ret = txpower - 32;
  3846. else if (txpower >= 25)
  3847. ret = txpower - 20;
  3848. else if (txpower >= 20)
  3849. ret = txpower - 13;
  3850. else if (txpower >= 12)
  3851. ret = txpower - 8;
  3852. else
  3853. ret = txpower;
  3854. return ret;
  3855. }
  3856. static void b43_radio_set_txpower_a(struct b43_wldev *dev, u16 txpower)
  3857. {
  3858. struct b43_phy *phy = &dev->phy;
  3859. u16 pamp, base, dac, t;
  3860. txpower = limit_value(txpower, 0, 63);
  3861. pamp = b43_get_txgain_freq_power_amp(txpower);
  3862. pamp <<= 5;
  3863. pamp &= 0x00E0;
  3864. b43_phy_write(dev, 0x0019, pamp);
  3865. base = b43_get_txgain_base_band(txpower);
  3866. base &= 0x000F;
  3867. b43_phy_write(dev, 0x0017, base | 0x0020);
  3868. t = b43_ofdmtab_read16(dev, 0x3000, 1);
  3869. t &= 0x0007;
  3870. dac = b43_get_txgain_dac(txpower);
  3871. dac <<= 3;
  3872. dac |= t;
  3873. b43_ofdmtab_write16(dev, 0x3000, 1, dac);
  3874. phy->txpwr_offset = txpower;
  3875. //TODO: FuncPlaceholder (Adjust BB loft cancel)
  3876. }
  3877. void b43_radio_turn_on(struct b43_wldev *dev)
  3878. {
  3879. struct b43_phy *phy = &dev->phy;
  3880. int err;
  3881. might_sleep();
  3882. if (phy->radio_on)
  3883. return;
  3884. switch (phy->type) {
  3885. case B43_PHYTYPE_A:
  3886. b43_radio_write16(dev, 0x0004, 0x00C0);
  3887. b43_radio_write16(dev, 0x0005, 0x0008);
  3888. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
  3889. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
  3890. b43_radio_init2060(dev);
  3891. break;
  3892. case B43_PHYTYPE_B:
  3893. case B43_PHYTYPE_G:
  3894. b43_phy_write(dev, 0x0015, 0x8000);
  3895. b43_phy_write(dev, 0x0015, 0xCC00);
  3896. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  3897. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 1);
  3898. B43_WARN_ON(err);
  3899. break;
  3900. default:
  3901. B43_WARN_ON(1);
  3902. }
  3903. phy->radio_on = 1;
  3904. b43dbg(dev->wl, "Radio turned on\n");
  3905. }
  3906. void b43_radio_turn_off(struct b43_wldev *dev)
  3907. {
  3908. struct b43_phy *phy = &dev->phy;
  3909. if (phy->type == B43_PHYTYPE_A) {
  3910. b43_radio_write16(dev, 0x0004, 0x00FF);
  3911. b43_radio_write16(dev, 0x0005, 0x00FB);
  3912. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
  3913. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
  3914. }
  3915. if (phy->type == B43_PHYTYPE_G && dev->dev->id.revision >= 5) {
  3916. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x008C);
  3917. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) & 0xFF73);
  3918. } else
  3919. b43_phy_write(dev, 0x0015, 0xAA00);
  3920. phy->radio_on = 0;
  3921. b43dbg(dev->wl, "Radio turned off\n");
  3922. }