nouveau_drv.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. #define nouveau_bo_tile_layout(nvbo) \
  84. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  85. static inline struct nouveau_bo *
  86. nouveau_bo(struct ttm_buffer_object *bo)
  87. {
  88. return container_of(bo, struct nouveau_bo, bo);
  89. }
  90. static inline struct nouveau_bo *
  91. nouveau_gem_object(struct drm_gem_object *gem)
  92. {
  93. return gem ? gem->driver_private : NULL;
  94. }
  95. /* TODO: submit equivalent to TTM generic API upstream? */
  96. static inline void __iomem *
  97. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  98. {
  99. bool is_iomem;
  100. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  101. &nvbo->kmap, &is_iomem);
  102. WARN_ON_ONCE(ioptr && !is_iomem);
  103. return ioptr;
  104. }
  105. enum nouveau_flags {
  106. NV_NFORCE = 0x10000000,
  107. NV_NFORCE2 = 0x20000000
  108. };
  109. #define NVOBJ_ENGINE_SW 0
  110. #define NVOBJ_ENGINE_GR 1
  111. #define NVOBJ_ENGINE_DISPLAY 2
  112. #define NVOBJ_ENGINE_INT 0xdeadbeef
  113. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  114. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  115. struct nouveau_gpuobj {
  116. struct drm_device *dev;
  117. struct kref refcount;
  118. struct list_head list;
  119. struct drm_mm_node *im_pramin;
  120. struct nouveau_bo *im_backing;
  121. uint32_t *im_backing_suspend;
  122. int im_bound;
  123. uint32_t flags;
  124. u32 size;
  125. u32 pinst;
  126. u32 cinst;
  127. u64 vinst;
  128. uint32_t engine;
  129. uint32_t class;
  130. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  131. void *priv;
  132. };
  133. struct nouveau_channel {
  134. struct drm_device *dev;
  135. int id;
  136. struct mutex mutex;
  137. /* owner of this fifo */
  138. struct drm_file *file_priv;
  139. /* mapping of the fifo itself */
  140. struct drm_local_map *map;
  141. /* mapping of the regs controling the fifo */
  142. void __iomem *user;
  143. uint32_t user_get;
  144. uint32_t user_put;
  145. /* Fencing */
  146. struct {
  147. /* lock protects the pending list only */
  148. spinlock_t lock;
  149. struct list_head pending;
  150. uint32_t sequence;
  151. uint32_t sequence_ack;
  152. atomic_t last_sequence_irq;
  153. } fence;
  154. /* DMA push buffer */
  155. struct nouveau_gpuobj *pushbuf;
  156. struct nouveau_bo *pushbuf_bo;
  157. uint32_t pushbuf_base;
  158. /* Notifier memory */
  159. struct nouveau_bo *notifier_bo;
  160. struct drm_mm notifier_heap;
  161. /* PFIFO context */
  162. struct nouveau_gpuobj *ramfc;
  163. struct nouveau_gpuobj *cache;
  164. /* PGRAPH context */
  165. /* XXX may be merge 2 pointers as private data ??? */
  166. struct nouveau_gpuobj *ramin_grctx;
  167. void *pgraph_ctx;
  168. /* NV50 VM */
  169. struct nouveau_gpuobj *vm_pd;
  170. struct nouveau_gpuobj *vm_gart_pt;
  171. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  172. /* Objects */
  173. struct nouveau_gpuobj *ramin; /* Private instmem */
  174. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  175. struct nouveau_ramht *ramht; /* Hash table */
  176. /* GPU object info for stuff used in-kernel (mm_enabled) */
  177. uint32_t m2mf_ntfy;
  178. uint32_t vram_handle;
  179. uint32_t gart_handle;
  180. bool accel_done;
  181. /* Push buffer state (only for drm's channel on !mm_enabled) */
  182. struct {
  183. int max;
  184. int free;
  185. int cur;
  186. int put;
  187. /* access via pushbuf_bo */
  188. int ib_base;
  189. int ib_max;
  190. int ib_free;
  191. int ib_put;
  192. } dma;
  193. uint32_t sw_subchannel[8];
  194. struct {
  195. struct nouveau_gpuobj *vblsem;
  196. uint32_t vblsem_offset;
  197. uint32_t vblsem_rval;
  198. struct list_head vbl_wait;
  199. } nvsw;
  200. struct {
  201. bool active;
  202. char name[32];
  203. struct drm_info_list info;
  204. } debugfs;
  205. };
  206. struct nouveau_instmem_engine {
  207. void *priv;
  208. int (*init)(struct drm_device *dev);
  209. void (*takedown)(struct drm_device *dev);
  210. int (*suspend)(struct drm_device *dev);
  211. void (*resume)(struct drm_device *dev);
  212. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  213. uint32_t *size);
  214. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  215. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  216. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  217. void (*flush)(struct drm_device *);
  218. };
  219. struct nouveau_mc_engine {
  220. int (*init)(struct drm_device *dev);
  221. void (*takedown)(struct drm_device *dev);
  222. };
  223. struct nouveau_timer_engine {
  224. int (*init)(struct drm_device *dev);
  225. void (*takedown)(struct drm_device *dev);
  226. uint64_t (*read)(struct drm_device *dev);
  227. };
  228. struct nouveau_fb_engine {
  229. int num_tiles;
  230. int (*init)(struct drm_device *dev);
  231. void (*takedown)(struct drm_device *dev);
  232. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  233. uint32_t size, uint32_t pitch);
  234. };
  235. struct nouveau_fifo_engine {
  236. int channels;
  237. struct nouveau_gpuobj *playlist[2];
  238. int cur_playlist;
  239. int (*init)(struct drm_device *);
  240. void (*takedown)(struct drm_device *);
  241. void (*disable)(struct drm_device *);
  242. void (*enable)(struct drm_device *);
  243. bool (*reassign)(struct drm_device *, bool enable);
  244. bool (*cache_pull)(struct drm_device *dev, bool enable);
  245. int (*channel_id)(struct drm_device *);
  246. int (*create_context)(struct nouveau_channel *);
  247. void (*destroy_context)(struct nouveau_channel *);
  248. int (*load_context)(struct nouveau_channel *);
  249. int (*unload_context)(struct drm_device *);
  250. void (*tlb_flush)(struct drm_device *dev);
  251. };
  252. struct nouveau_pgraph_object_method {
  253. int id;
  254. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  255. uint32_t data);
  256. };
  257. struct nouveau_pgraph_object_class {
  258. int id;
  259. bool software;
  260. struct nouveau_pgraph_object_method *methods;
  261. };
  262. struct nouveau_pgraph_engine {
  263. struct nouveau_pgraph_object_class *grclass;
  264. bool accel_blocked;
  265. int grctx_size;
  266. /* NV2x/NV3x context table (0x400780) */
  267. struct nouveau_gpuobj *ctx_table;
  268. int (*init)(struct drm_device *);
  269. void (*takedown)(struct drm_device *);
  270. void (*fifo_access)(struct drm_device *, bool);
  271. struct nouveau_channel *(*channel)(struct drm_device *);
  272. int (*create_context)(struct nouveau_channel *);
  273. void (*destroy_context)(struct nouveau_channel *);
  274. int (*load_context)(struct nouveau_channel *);
  275. int (*unload_context)(struct drm_device *);
  276. void (*tlb_flush)(struct drm_device *dev);
  277. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  278. uint32_t size, uint32_t pitch);
  279. };
  280. struct nouveau_display_engine {
  281. int (*early_init)(struct drm_device *);
  282. void (*late_takedown)(struct drm_device *);
  283. int (*create)(struct drm_device *);
  284. int (*init)(struct drm_device *);
  285. void (*destroy)(struct drm_device *);
  286. };
  287. struct nouveau_gpio_engine {
  288. int (*init)(struct drm_device *);
  289. void (*takedown)(struct drm_device *);
  290. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  291. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  292. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  293. };
  294. struct nouveau_pm_voltage_level {
  295. u8 voltage;
  296. u8 vid;
  297. };
  298. struct nouveau_pm_voltage {
  299. bool supported;
  300. u8 vid_mask;
  301. struct nouveau_pm_voltage_level *level;
  302. int nr_level;
  303. };
  304. #define NOUVEAU_PM_MAX_LEVEL 8
  305. struct nouveau_pm_level {
  306. struct device_attribute dev_attr;
  307. char name[32];
  308. int id;
  309. u32 core;
  310. u32 memory;
  311. u32 shader;
  312. u32 unk05;
  313. u8 voltage;
  314. u8 fanspeed;
  315. u16 memscript;
  316. };
  317. struct nouveau_pm_temp_sensor_constants {
  318. u16 offset_constant;
  319. s16 offset_mult;
  320. u16 offset_div;
  321. u16 slope_mult;
  322. u16 slope_div;
  323. };
  324. struct nouveau_pm_threshold_temp {
  325. s16 critical;
  326. s16 down_clock;
  327. s16 fan_boost;
  328. };
  329. struct nouveau_pm_memtiming {
  330. u32 reg_100220;
  331. u32 reg_100224;
  332. u32 reg_100228;
  333. u32 reg_10022c;
  334. u32 reg_100230;
  335. u32 reg_100234;
  336. u32 reg_100238;
  337. u32 reg_10023c;
  338. };
  339. struct nouveau_pm_memtimings {
  340. bool supported;
  341. struct nouveau_pm_memtiming *timing;
  342. int nr_timing;
  343. };
  344. struct nouveau_pm_engine {
  345. struct nouveau_pm_voltage voltage;
  346. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  347. int nr_perflvl;
  348. struct nouveau_pm_memtimings memtimings;
  349. struct nouveau_pm_temp_sensor_constants sensor_constants;
  350. struct nouveau_pm_threshold_temp threshold_temp;
  351. struct nouveau_pm_level boot;
  352. struct nouveau_pm_level *cur;
  353. struct device *hwmon;
  354. int (*clock_get)(struct drm_device *, u32 id);
  355. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  356. u32 id, int khz);
  357. void (*clock_set)(struct drm_device *, void *);
  358. int (*voltage_get)(struct drm_device *);
  359. int (*voltage_set)(struct drm_device *, int voltage);
  360. int (*fanspeed_get)(struct drm_device *);
  361. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  362. int (*temp_get)(struct drm_device *);
  363. };
  364. struct nouveau_engine {
  365. struct nouveau_instmem_engine instmem;
  366. struct nouveau_mc_engine mc;
  367. struct nouveau_timer_engine timer;
  368. struct nouveau_fb_engine fb;
  369. struct nouveau_pgraph_engine graph;
  370. struct nouveau_fifo_engine fifo;
  371. struct nouveau_display_engine display;
  372. struct nouveau_gpio_engine gpio;
  373. struct nouveau_pm_engine pm;
  374. };
  375. struct nouveau_pll_vals {
  376. union {
  377. struct {
  378. #ifdef __BIG_ENDIAN
  379. uint8_t N1, M1, N2, M2;
  380. #else
  381. uint8_t M1, N1, M2, N2;
  382. #endif
  383. };
  384. struct {
  385. uint16_t NM1, NM2;
  386. } __attribute__((packed));
  387. };
  388. int log2P;
  389. int refclk;
  390. };
  391. enum nv04_fp_display_regs {
  392. FP_DISPLAY_END,
  393. FP_TOTAL,
  394. FP_CRTC,
  395. FP_SYNC_START,
  396. FP_SYNC_END,
  397. FP_VALID_START,
  398. FP_VALID_END
  399. };
  400. struct nv04_crtc_reg {
  401. unsigned char MiscOutReg;
  402. uint8_t CRTC[0xa0];
  403. uint8_t CR58[0x10];
  404. uint8_t Sequencer[5];
  405. uint8_t Graphics[9];
  406. uint8_t Attribute[21];
  407. unsigned char DAC[768];
  408. /* PCRTC regs */
  409. uint32_t fb_start;
  410. uint32_t crtc_cfg;
  411. uint32_t cursor_cfg;
  412. uint32_t gpio_ext;
  413. uint32_t crtc_830;
  414. uint32_t crtc_834;
  415. uint32_t crtc_850;
  416. uint32_t crtc_eng_ctrl;
  417. /* PRAMDAC regs */
  418. uint32_t nv10_cursync;
  419. struct nouveau_pll_vals pllvals;
  420. uint32_t ramdac_gen_ctrl;
  421. uint32_t ramdac_630;
  422. uint32_t ramdac_634;
  423. uint32_t tv_setup;
  424. uint32_t tv_vtotal;
  425. uint32_t tv_vskew;
  426. uint32_t tv_vsync_delay;
  427. uint32_t tv_htotal;
  428. uint32_t tv_hskew;
  429. uint32_t tv_hsync_delay;
  430. uint32_t tv_hsync_delay2;
  431. uint32_t fp_horiz_regs[7];
  432. uint32_t fp_vert_regs[7];
  433. uint32_t dither;
  434. uint32_t fp_control;
  435. uint32_t dither_regs[6];
  436. uint32_t fp_debug_0;
  437. uint32_t fp_debug_1;
  438. uint32_t fp_debug_2;
  439. uint32_t fp_margin_color;
  440. uint32_t ramdac_8c0;
  441. uint32_t ramdac_a20;
  442. uint32_t ramdac_a24;
  443. uint32_t ramdac_a34;
  444. uint32_t ctv_regs[38];
  445. };
  446. struct nv04_output_reg {
  447. uint32_t output;
  448. int head;
  449. };
  450. struct nv04_mode_state {
  451. struct nv04_crtc_reg crtc_reg[2];
  452. uint32_t pllsel;
  453. uint32_t sel_clk;
  454. };
  455. enum nouveau_card_type {
  456. NV_04 = 0x00,
  457. NV_10 = 0x10,
  458. NV_20 = 0x20,
  459. NV_30 = 0x30,
  460. NV_40 = 0x40,
  461. NV_50 = 0x50,
  462. NV_C0 = 0xc0,
  463. };
  464. struct drm_nouveau_private {
  465. struct drm_device *dev;
  466. /* the card type, takes NV_* as values */
  467. enum nouveau_card_type card_type;
  468. /* exact chipset, derived from NV_PMC_BOOT_0 */
  469. int chipset;
  470. int flags;
  471. void __iomem *mmio;
  472. spinlock_t ramin_lock;
  473. void __iomem *ramin;
  474. u32 ramin_size;
  475. u32 ramin_base;
  476. bool ramin_available;
  477. struct drm_mm ramin_heap;
  478. struct list_head gpuobj_list;
  479. struct nouveau_bo *vga_ram;
  480. struct workqueue_struct *wq;
  481. struct work_struct irq_work;
  482. struct work_struct hpd_work;
  483. struct {
  484. spinlock_t lock;
  485. uint32_t hpd0_bits;
  486. uint32_t hpd1_bits;
  487. } hpd_state;
  488. struct list_head vbl_waiting;
  489. struct {
  490. struct drm_global_reference mem_global_ref;
  491. struct ttm_bo_global_ref bo_global_ref;
  492. struct ttm_bo_device bdev;
  493. atomic_t validate_sequence;
  494. } ttm;
  495. struct {
  496. spinlock_t lock;
  497. struct drm_mm heap;
  498. struct nouveau_bo *bo;
  499. } fence;
  500. int fifo_alloc_count;
  501. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  502. struct nouveau_engine engine;
  503. struct nouveau_channel *channel;
  504. /* For PFIFO and PGRAPH. */
  505. spinlock_t context_switch_lock;
  506. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  507. struct nouveau_ramht *ramht;
  508. struct nouveau_gpuobj *ramfc;
  509. struct nouveau_gpuobj *ramro;
  510. uint32_t ramin_rsvd_vram;
  511. struct {
  512. enum {
  513. NOUVEAU_GART_NONE = 0,
  514. NOUVEAU_GART_AGP,
  515. NOUVEAU_GART_SGDMA
  516. } type;
  517. uint64_t aper_base;
  518. uint64_t aper_size;
  519. uint64_t aper_free;
  520. struct nouveau_gpuobj *sg_ctxdma;
  521. struct page *sg_dummy_page;
  522. dma_addr_t sg_dummy_bus;
  523. } gart_info;
  524. /* nv10-nv40 tiling regions */
  525. struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
  526. /* VRAM/fb configuration */
  527. uint64_t vram_size;
  528. uint64_t vram_sys_base;
  529. u32 vram_rblock_size;
  530. uint64_t fb_phys;
  531. uint64_t fb_available_size;
  532. uint64_t fb_mappable_pages;
  533. uint64_t fb_aper_free;
  534. int fb_mtrr;
  535. /* G8x/G9x virtual address space */
  536. uint64_t vm_gart_base;
  537. uint64_t vm_gart_size;
  538. uint64_t vm_vram_base;
  539. uint64_t vm_vram_size;
  540. uint64_t vm_end;
  541. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  542. int vm_vram_pt_nr;
  543. struct nvbios vbios;
  544. struct nv04_mode_state mode_reg;
  545. struct nv04_mode_state saved_reg;
  546. uint32_t saved_vga_font[4][16384];
  547. uint32_t crtc_owner;
  548. uint32_t dac_users[4];
  549. struct nouveau_suspend_resume {
  550. uint32_t *ramin_copy;
  551. } susres;
  552. struct backlight_device *backlight;
  553. struct nouveau_channel *evo;
  554. struct {
  555. struct dcb_entry *dcb;
  556. u16 script;
  557. u32 pclk;
  558. } evo_irq;
  559. struct {
  560. struct dentry *channel_root;
  561. } debugfs;
  562. struct nouveau_fbdev *nfbdev;
  563. struct apertures_struct *apertures;
  564. };
  565. static inline struct drm_nouveau_private *
  566. nouveau_private(struct drm_device *dev)
  567. {
  568. return dev->dev_private;
  569. }
  570. static inline struct drm_nouveau_private *
  571. nouveau_bdev(struct ttm_bo_device *bd)
  572. {
  573. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  574. }
  575. static inline int
  576. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  577. {
  578. struct nouveau_bo *prev;
  579. if (!pnvbo)
  580. return -EINVAL;
  581. prev = *pnvbo;
  582. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  583. if (prev) {
  584. struct ttm_buffer_object *bo = &prev->bo;
  585. ttm_bo_unref(&bo);
  586. }
  587. return 0;
  588. }
  589. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  590. struct drm_nouveau_private *nv = dev->dev_private; \
  591. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  592. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  593. DRM_CURRENTPID, (id)); \
  594. return -EPERM; \
  595. } \
  596. (ch) = nv->fifos[(id)]; \
  597. } while (0)
  598. /* nouveau_drv.c */
  599. extern int nouveau_agpmode;
  600. extern int nouveau_duallink;
  601. extern int nouveau_uscript_lvds;
  602. extern int nouveau_uscript_tmds;
  603. extern int nouveau_vram_pushbuf;
  604. extern int nouveau_vram_notify;
  605. extern int nouveau_fbpercrtc;
  606. extern int nouveau_tv_disable;
  607. extern char *nouveau_tv_norm;
  608. extern int nouveau_reg_debug;
  609. extern char *nouveau_vbios;
  610. extern int nouveau_ignorelid;
  611. extern int nouveau_nofbaccel;
  612. extern int nouveau_noaccel;
  613. extern int nouveau_force_post;
  614. extern int nouveau_override_conntype;
  615. extern char *nouveau_perflvl;
  616. extern int nouveau_perflvl_wr;
  617. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  618. extern int nouveau_pci_resume(struct pci_dev *pdev);
  619. /* nouveau_state.c */
  620. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  621. extern int nouveau_load(struct drm_device *, unsigned long flags);
  622. extern int nouveau_firstopen(struct drm_device *);
  623. extern void nouveau_lastclose(struct drm_device *);
  624. extern int nouveau_unload(struct drm_device *);
  625. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  626. struct drm_file *);
  627. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  628. struct drm_file *);
  629. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  630. uint32_t reg, uint32_t mask, uint32_t val);
  631. extern bool nouveau_wait_for_idle(struct drm_device *);
  632. extern int nouveau_card_init(struct drm_device *);
  633. /* nouveau_mem.c */
  634. extern int nouveau_mem_vram_init(struct drm_device *);
  635. extern void nouveau_mem_vram_fini(struct drm_device *);
  636. extern int nouveau_mem_gart_init(struct drm_device *);
  637. extern void nouveau_mem_gart_fini(struct drm_device *);
  638. extern int nouveau_mem_init_agp(struct drm_device *);
  639. extern int nouveau_mem_reset_agp(struct drm_device *);
  640. extern void nouveau_mem_close(struct drm_device *);
  641. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  642. uint32_t addr,
  643. uint32_t size,
  644. uint32_t pitch);
  645. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  646. struct nouveau_tile_reg *tile,
  647. struct nouveau_fence *fence);
  648. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  649. uint32_t size, uint32_t flags,
  650. uint64_t phys);
  651. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  652. uint32_t size);
  653. /* nouveau_notifier.c */
  654. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  655. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  656. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  657. int cout, uint32_t *offset);
  658. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  659. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  660. struct drm_file *);
  661. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  662. struct drm_file *);
  663. /* nouveau_channel.c */
  664. extern struct drm_ioctl_desc nouveau_ioctls[];
  665. extern int nouveau_max_ioctl;
  666. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  667. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  668. int channel);
  669. extern int nouveau_channel_alloc(struct drm_device *dev,
  670. struct nouveau_channel **chan,
  671. struct drm_file *file_priv,
  672. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  673. extern void nouveau_channel_free(struct nouveau_channel *);
  674. /* nouveau_object.c */
  675. extern int nouveau_gpuobj_early_init(struct drm_device *);
  676. extern int nouveau_gpuobj_init(struct drm_device *);
  677. extern void nouveau_gpuobj_takedown(struct drm_device *);
  678. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  679. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  680. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  681. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  682. uint32_t vram_h, uint32_t tt_h);
  683. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  684. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  685. uint32_t size, int align, uint32_t flags,
  686. struct nouveau_gpuobj **);
  687. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  688. struct nouveau_gpuobj **);
  689. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  690. u32 size, u32 flags,
  691. struct nouveau_gpuobj **);
  692. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  693. uint64_t offset, uint64_t size, int access,
  694. int target, struct nouveau_gpuobj **);
  695. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  696. uint64_t offset, uint64_t size,
  697. int access, struct nouveau_gpuobj **,
  698. uint32_t *o_ret);
  699. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  700. struct nouveau_gpuobj **);
  701. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  702. struct nouveau_gpuobj **);
  703. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  704. struct drm_file *);
  705. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  706. struct drm_file *);
  707. /* nouveau_irq.c */
  708. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  709. extern void nouveau_irq_preinstall(struct drm_device *);
  710. extern int nouveau_irq_postinstall(struct drm_device *);
  711. extern void nouveau_irq_uninstall(struct drm_device *);
  712. /* nouveau_sgdma.c */
  713. extern int nouveau_sgdma_init(struct drm_device *);
  714. extern void nouveau_sgdma_takedown(struct drm_device *);
  715. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  716. uint32_t *page);
  717. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  718. /* nouveau_debugfs.c */
  719. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  720. extern int nouveau_debugfs_init(struct drm_minor *);
  721. extern void nouveau_debugfs_takedown(struct drm_minor *);
  722. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  723. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  724. #else
  725. static inline int
  726. nouveau_debugfs_init(struct drm_minor *minor)
  727. {
  728. return 0;
  729. }
  730. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  731. {
  732. }
  733. static inline int
  734. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  735. {
  736. return 0;
  737. }
  738. static inline void
  739. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  740. {
  741. }
  742. #endif
  743. /* nouveau_dma.c */
  744. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  745. extern int nouveau_dma_init(struct nouveau_channel *);
  746. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  747. /* nouveau_acpi.c */
  748. #define ROM_BIOS_PAGE 4096
  749. #if defined(CONFIG_ACPI)
  750. void nouveau_register_dsm_handler(void);
  751. void nouveau_unregister_dsm_handler(void);
  752. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  753. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  754. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  755. #else
  756. static inline void nouveau_register_dsm_handler(void) {}
  757. static inline void nouveau_unregister_dsm_handler(void) {}
  758. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  759. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  760. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  761. #endif
  762. /* nouveau_backlight.c */
  763. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  764. extern int nouveau_backlight_init(struct drm_device *);
  765. extern void nouveau_backlight_exit(struct drm_device *);
  766. #else
  767. static inline int nouveau_backlight_init(struct drm_device *dev)
  768. {
  769. return 0;
  770. }
  771. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  772. #endif
  773. /* nouveau_bios.c */
  774. extern int nouveau_bios_init(struct drm_device *);
  775. extern void nouveau_bios_takedown(struct drm_device *dev);
  776. extern int nouveau_run_vbios_init(struct drm_device *);
  777. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  778. struct dcb_entry *);
  779. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  780. enum dcb_gpio_tag);
  781. extern struct dcb_connector_table_entry *
  782. nouveau_bios_connector_entry(struct drm_device *, int index);
  783. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  784. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  785. struct pll_lims *);
  786. extern int nouveau_bios_run_display_table(struct drm_device *,
  787. struct dcb_entry *,
  788. uint32_t script, int pxclk);
  789. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  790. int *length);
  791. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  792. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  793. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  794. bool *dl, bool *if_is_24bit);
  795. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  796. int head, int pxclk);
  797. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  798. enum LVDS_script, int pxclk);
  799. /* nouveau_ttm.c */
  800. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  801. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  802. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  803. /* nouveau_dp.c */
  804. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  805. uint8_t *data, int data_nr);
  806. bool nouveau_dp_detect(struct drm_encoder *);
  807. bool nouveau_dp_link_train(struct drm_encoder *);
  808. /* nv04_fb.c */
  809. extern int nv04_fb_init(struct drm_device *);
  810. extern void nv04_fb_takedown(struct drm_device *);
  811. /* nv10_fb.c */
  812. extern int nv10_fb_init(struct drm_device *);
  813. extern void nv10_fb_takedown(struct drm_device *);
  814. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  815. uint32_t, uint32_t);
  816. /* nv30_fb.c */
  817. extern int nv30_fb_init(struct drm_device *);
  818. extern void nv30_fb_takedown(struct drm_device *);
  819. /* nv40_fb.c */
  820. extern int nv40_fb_init(struct drm_device *);
  821. extern void nv40_fb_takedown(struct drm_device *);
  822. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  823. uint32_t, uint32_t);
  824. /* nv50_fb.c */
  825. extern int nv50_fb_init(struct drm_device *);
  826. extern void nv50_fb_takedown(struct drm_device *);
  827. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  828. /* nvc0_fb.c */
  829. extern int nvc0_fb_init(struct drm_device *);
  830. extern void nvc0_fb_takedown(struct drm_device *);
  831. /* nv04_fifo.c */
  832. extern int nv04_fifo_init(struct drm_device *);
  833. extern void nv04_fifo_disable(struct drm_device *);
  834. extern void nv04_fifo_enable(struct drm_device *);
  835. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  836. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  837. extern int nv04_fifo_channel_id(struct drm_device *);
  838. extern int nv04_fifo_create_context(struct nouveau_channel *);
  839. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  840. extern int nv04_fifo_load_context(struct nouveau_channel *);
  841. extern int nv04_fifo_unload_context(struct drm_device *);
  842. /* nv10_fifo.c */
  843. extern int nv10_fifo_init(struct drm_device *);
  844. extern int nv10_fifo_channel_id(struct drm_device *);
  845. extern int nv10_fifo_create_context(struct nouveau_channel *);
  846. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  847. extern int nv10_fifo_load_context(struct nouveau_channel *);
  848. extern int nv10_fifo_unload_context(struct drm_device *);
  849. /* nv40_fifo.c */
  850. extern int nv40_fifo_init(struct drm_device *);
  851. extern int nv40_fifo_create_context(struct nouveau_channel *);
  852. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  853. extern int nv40_fifo_load_context(struct nouveau_channel *);
  854. extern int nv40_fifo_unload_context(struct drm_device *);
  855. /* nv50_fifo.c */
  856. extern int nv50_fifo_init(struct drm_device *);
  857. extern void nv50_fifo_takedown(struct drm_device *);
  858. extern int nv50_fifo_channel_id(struct drm_device *);
  859. extern int nv50_fifo_create_context(struct nouveau_channel *);
  860. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  861. extern int nv50_fifo_load_context(struct nouveau_channel *);
  862. extern int nv50_fifo_unload_context(struct drm_device *);
  863. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  864. /* nvc0_fifo.c */
  865. extern int nvc0_fifo_init(struct drm_device *);
  866. extern void nvc0_fifo_takedown(struct drm_device *);
  867. extern void nvc0_fifo_disable(struct drm_device *);
  868. extern void nvc0_fifo_enable(struct drm_device *);
  869. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  870. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  871. extern int nvc0_fifo_channel_id(struct drm_device *);
  872. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  873. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  874. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  875. extern int nvc0_fifo_unload_context(struct drm_device *);
  876. /* nv04_graph.c */
  877. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  878. extern int nv04_graph_init(struct drm_device *);
  879. extern void nv04_graph_takedown(struct drm_device *);
  880. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  881. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  882. extern int nv04_graph_create_context(struct nouveau_channel *);
  883. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  884. extern int nv04_graph_load_context(struct nouveau_channel *);
  885. extern int nv04_graph_unload_context(struct drm_device *);
  886. extern void nv04_graph_context_switch(struct drm_device *);
  887. /* nv10_graph.c */
  888. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  889. extern int nv10_graph_init(struct drm_device *);
  890. extern void nv10_graph_takedown(struct drm_device *);
  891. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  892. extern int nv10_graph_create_context(struct nouveau_channel *);
  893. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  894. extern int nv10_graph_load_context(struct nouveau_channel *);
  895. extern int nv10_graph_unload_context(struct drm_device *);
  896. extern void nv10_graph_context_switch(struct drm_device *);
  897. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  898. uint32_t, uint32_t);
  899. /* nv20_graph.c */
  900. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  901. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  902. extern int nv20_graph_create_context(struct nouveau_channel *);
  903. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  904. extern int nv20_graph_load_context(struct nouveau_channel *);
  905. extern int nv20_graph_unload_context(struct drm_device *);
  906. extern int nv20_graph_init(struct drm_device *);
  907. extern void nv20_graph_takedown(struct drm_device *);
  908. extern int nv30_graph_init(struct drm_device *);
  909. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  910. uint32_t, uint32_t);
  911. /* nv40_graph.c */
  912. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  913. extern int nv40_graph_init(struct drm_device *);
  914. extern void nv40_graph_takedown(struct drm_device *);
  915. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  916. extern int nv40_graph_create_context(struct nouveau_channel *);
  917. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  918. extern int nv40_graph_load_context(struct nouveau_channel *);
  919. extern int nv40_graph_unload_context(struct drm_device *);
  920. extern void nv40_grctx_init(struct nouveau_grctx *);
  921. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  922. uint32_t, uint32_t);
  923. /* nv50_graph.c */
  924. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  925. extern int nv50_graph_init(struct drm_device *);
  926. extern void nv50_graph_takedown(struct drm_device *);
  927. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  928. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  929. extern int nv50_graph_create_context(struct nouveau_channel *);
  930. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  931. extern int nv50_graph_load_context(struct nouveau_channel *);
  932. extern int nv50_graph_unload_context(struct drm_device *);
  933. extern void nv50_graph_context_switch(struct drm_device *);
  934. extern int nv50_grctx_init(struct nouveau_grctx *);
  935. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  936. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  937. /* nvc0_graph.c */
  938. extern int nvc0_graph_init(struct drm_device *);
  939. extern void nvc0_graph_takedown(struct drm_device *);
  940. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  941. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  942. extern int nvc0_graph_create_context(struct nouveau_channel *);
  943. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  944. extern int nvc0_graph_load_context(struct nouveau_channel *);
  945. extern int nvc0_graph_unload_context(struct drm_device *);
  946. /* nv04_instmem.c */
  947. extern int nv04_instmem_init(struct drm_device *);
  948. extern void nv04_instmem_takedown(struct drm_device *);
  949. extern int nv04_instmem_suspend(struct drm_device *);
  950. extern void nv04_instmem_resume(struct drm_device *);
  951. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  952. uint32_t *size);
  953. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  954. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  955. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  956. extern void nv04_instmem_flush(struct drm_device *);
  957. /* nv50_instmem.c */
  958. extern int nv50_instmem_init(struct drm_device *);
  959. extern void nv50_instmem_takedown(struct drm_device *);
  960. extern int nv50_instmem_suspend(struct drm_device *);
  961. extern void nv50_instmem_resume(struct drm_device *);
  962. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  963. uint32_t *size);
  964. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  965. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  966. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  967. extern void nv50_instmem_flush(struct drm_device *);
  968. extern void nv84_instmem_flush(struct drm_device *);
  969. extern void nv50_vm_flush(struct drm_device *, int engine);
  970. /* nvc0_instmem.c */
  971. extern int nvc0_instmem_init(struct drm_device *);
  972. extern void nvc0_instmem_takedown(struct drm_device *);
  973. extern int nvc0_instmem_suspend(struct drm_device *);
  974. extern void nvc0_instmem_resume(struct drm_device *);
  975. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  976. uint32_t *size);
  977. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  978. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  979. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  980. extern void nvc0_instmem_flush(struct drm_device *);
  981. /* nv04_mc.c */
  982. extern int nv04_mc_init(struct drm_device *);
  983. extern void nv04_mc_takedown(struct drm_device *);
  984. /* nv40_mc.c */
  985. extern int nv40_mc_init(struct drm_device *);
  986. extern void nv40_mc_takedown(struct drm_device *);
  987. /* nv50_mc.c */
  988. extern int nv50_mc_init(struct drm_device *);
  989. extern void nv50_mc_takedown(struct drm_device *);
  990. /* nv04_timer.c */
  991. extern int nv04_timer_init(struct drm_device *);
  992. extern uint64_t nv04_timer_read(struct drm_device *);
  993. extern void nv04_timer_takedown(struct drm_device *);
  994. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  995. unsigned long arg);
  996. /* nv04_dac.c */
  997. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  998. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  999. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1000. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1001. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1002. /* nv04_dfp.c */
  1003. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1004. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1005. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1006. int head, bool dl);
  1007. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1008. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1009. /* nv04_tv.c */
  1010. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1011. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1012. /* nv17_tv.c */
  1013. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1014. /* nv04_display.c */
  1015. extern int nv04_display_early_init(struct drm_device *);
  1016. extern void nv04_display_late_takedown(struct drm_device *);
  1017. extern int nv04_display_create(struct drm_device *);
  1018. extern int nv04_display_init(struct drm_device *);
  1019. extern void nv04_display_destroy(struct drm_device *);
  1020. /* nv04_crtc.c */
  1021. extern int nv04_crtc_create(struct drm_device *, int index);
  1022. /* nouveau_bo.c */
  1023. extern struct ttm_bo_driver nouveau_bo_driver;
  1024. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1025. int size, int align, uint32_t flags,
  1026. uint32_t tile_mode, uint32_t tile_flags,
  1027. bool no_vm, bool mappable, struct nouveau_bo **);
  1028. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1029. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1030. extern int nouveau_bo_map(struct nouveau_bo *);
  1031. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1032. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1033. uint32_t busy);
  1034. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1035. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1036. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1037. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1038. /* nouveau_fence.c */
  1039. struct nouveau_fence;
  1040. extern int nouveau_fence_init(struct drm_device *);
  1041. extern void nouveau_fence_fini(struct drm_device *);
  1042. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1043. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1044. extern void nouveau_fence_update(struct nouveau_channel *);
  1045. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1046. bool emit);
  1047. extern int nouveau_fence_emit(struct nouveau_fence *);
  1048. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1049. void (*work)(void *priv, bool signalled),
  1050. void *priv);
  1051. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1052. extern bool nouveau_fence_signalled(void *obj, void *arg);
  1053. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1054. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1055. extern int nouveau_fence_flush(void *obj, void *arg);
  1056. extern void nouveau_fence_unref(void **obj);
  1057. extern void *nouveau_fence_ref(void *obj);
  1058. /* nouveau_gem.c */
  1059. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1060. int size, int align, uint32_t flags,
  1061. uint32_t tile_mode, uint32_t tile_flags,
  1062. bool no_vm, bool mappable, struct nouveau_bo **);
  1063. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1064. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1065. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1066. struct drm_file *);
  1067. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1068. struct drm_file *);
  1069. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1070. struct drm_file *);
  1071. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1072. struct drm_file *);
  1073. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1074. struct drm_file *);
  1075. /* nv10_gpio.c */
  1076. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1077. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1078. /* nv50_gpio.c */
  1079. int nv50_gpio_init(struct drm_device *dev);
  1080. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1081. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1082. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1083. /* nv50_calc. */
  1084. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1085. int *N1, int *M1, int *N2, int *M2, int *P);
  1086. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1087. int clk, int *N, int *fN, int *M, int *P);
  1088. #ifndef ioread32_native
  1089. #ifdef __BIG_ENDIAN
  1090. #define ioread16_native ioread16be
  1091. #define iowrite16_native iowrite16be
  1092. #define ioread32_native ioread32be
  1093. #define iowrite32_native iowrite32be
  1094. #else /* def __BIG_ENDIAN */
  1095. #define ioread16_native ioread16
  1096. #define iowrite16_native iowrite16
  1097. #define ioread32_native ioread32
  1098. #define iowrite32_native iowrite32
  1099. #endif /* def __BIG_ENDIAN else */
  1100. #endif /* !ioread32_native */
  1101. /* channel control reg access */
  1102. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1103. {
  1104. return ioread32_native(chan->user + reg);
  1105. }
  1106. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1107. unsigned reg, u32 val)
  1108. {
  1109. iowrite32_native(val, chan->user + reg);
  1110. }
  1111. /* register access */
  1112. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1113. {
  1114. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1115. return ioread32_native(dev_priv->mmio + reg);
  1116. }
  1117. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1118. {
  1119. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1120. iowrite32_native(val, dev_priv->mmio + reg);
  1121. }
  1122. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1123. {
  1124. u32 tmp = nv_rd32(dev, reg);
  1125. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1126. return tmp;
  1127. }
  1128. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1129. {
  1130. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1131. return ioread8(dev_priv->mmio + reg);
  1132. }
  1133. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1134. {
  1135. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1136. iowrite8(val, dev_priv->mmio + reg);
  1137. }
  1138. #define nv_wait(dev, reg, mask, val) \
  1139. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1140. /* PRAMIN access */
  1141. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1142. {
  1143. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1144. return ioread32_native(dev_priv->ramin + offset);
  1145. }
  1146. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1147. {
  1148. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1149. iowrite32_native(val, dev_priv->ramin + offset);
  1150. }
  1151. /* object access */
  1152. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1153. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1154. /*
  1155. * Logging
  1156. * Argument d is (struct drm_device *).
  1157. */
  1158. #define NV_PRINTK(level, d, fmt, arg...) \
  1159. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1160. pci_name(d->pdev), ##arg)
  1161. #ifndef NV_DEBUG_NOTRACE
  1162. #define NV_DEBUG(d, fmt, arg...) do { \
  1163. if (drm_debug & DRM_UT_DRIVER) { \
  1164. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1165. __LINE__, ##arg); \
  1166. } \
  1167. } while (0)
  1168. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1169. if (drm_debug & DRM_UT_KMS) { \
  1170. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1171. __LINE__, ##arg); \
  1172. } \
  1173. } while (0)
  1174. #else
  1175. #define NV_DEBUG(d, fmt, arg...) do { \
  1176. if (drm_debug & DRM_UT_DRIVER) \
  1177. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1178. } while (0)
  1179. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1180. if (drm_debug & DRM_UT_KMS) \
  1181. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1182. } while (0)
  1183. #endif
  1184. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1185. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1186. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1187. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1188. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1189. /* nouveau_reg_debug bitmask */
  1190. enum {
  1191. NOUVEAU_REG_DEBUG_MC = 0x1,
  1192. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1193. NOUVEAU_REG_DEBUG_FB = 0x4,
  1194. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1195. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1196. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1197. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1198. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1199. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1200. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1201. };
  1202. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1203. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1204. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1205. } while (0)
  1206. static inline bool
  1207. nv_two_heads(struct drm_device *dev)
  1208. {
  1209. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1210. const int impl = dev->pci_device & 0x0ff0;
  1211. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1212. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1213. return true;
  1214. return false;
  1215. }
  1216. static inline bool
  1217. nv_gf4_disp_arch(struct drm_device *dev)
  1218. {
  1219. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1220. }
  1221. static inline bool
  1222. nv_two_reg_pll(struct drm_device *dev)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. const int impl = dev->pci_device & 0x0ff0;
  1226. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1227. return true;
  1228. return false;
  1229. }
  1230. static inline bool
  1231. nv_match_device(struct drm_device *dev, unsigned device,
  1232. unsigned sub_vendor, unsigned sub_device)
  1233. {
  1234. return dev->pdev->device == device &&
  1235. dev->pdev->subsystem_vendor == sub_vendor &&
  1236. dev->pdev->subsystem_device == sub_device;
  1237. }
  1238. #define NV_SW 0x0000506e
  1239. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1240. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1241. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1242. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1243. #define NV_SW_YIELD 0x00000080
  1244. #define NV_SW_DMA_VBLSEM 0x0000018c
  1245. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1246. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1247. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1248. #endif /* __NOUVEAU_DRV_H__ */