wm8995.h 465 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749
  1. /*
  2. * wm8995.h -- WM8995 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _WM8995_H
  13. #define _WM8995_H
  14. #include <asm/types.h>
  15. /*
  16. * Register values.
  17. */
  18. #define WM8995_SOFTWARE_RESET 0x00
  19. #define WM8995_POWER_MANAGEMENT_1 0x01
  20. #define WM8995_POWER_MANAGEMENT_2 0x02
  21. #define WM8995_POWER_MANAGEMENT_3 0x03
  22. #define WM8995_POWER_MANAGEMENT_4 0x04
  23. #define WM8995_POWER_MANAGEMENT_5 0x05
  24. #define WM8995_LEFT_LINE_INPUT_1_VOLUME 0x10
  25. #define WM8995_RIGHT_LINE_INPUT_1_VOLUME 0x11
  26. #define WM8995_LEFT_LINE_INPUT_CONTROL 0x12
  27. #define WM8995_DAC1_LEFT_VOLUME 0x18
  28. #define WM8995_DAC1_RIGHT_VOLUME 0x19
  29. #define WM8995_DAC2_LEFT_VOLUME 0x1A
  30. #define WM8995_DAC2_RIGHT_VOLUME 0x1B
  31. #define WM8995_OUTPUT_VOLUME_ZC_1 0x1C
  32. #define WM8995_MICBIAS_1 0x20
  33. #define WM8995_MICBIAS_2 0x21
  34. #define WM8995_LDO_1 0x28
  35. #define WM8995_LDO_2 0x29
  36. #define WM8995_ACCESSORY_DETECT_MODE1 0x30
  37. #define WM8995_ACCESSORY_DETECT_MODE2 0x31
  38. #define WM8995_HEADPHONE_DETECT1 0x34
  39. #define WM8995_HEADPHONE_DETECT2 0x35
  40. #define WM8995_MIC_DETECT_1 0x38
  41. #define WM8995_MIC_DETECT_2 0x39
  42. #define WM8995_CHARGE_PUMP_1 0x40
  43. #define WM8995_CLASS_W_1 0x45
  44. #define WM8995_DC_SERVO_1 0x50
  45. #define WM8995_DC_SERVO_2 0x51
  46. #define WM8995_DC_SERVO_3 0x52
  47. #define WM8995_DC_SERVO_5 0x54
  48. #define WM8995_DC_SERVO_6 0x55
  49. #define WM8995_DC_SERVO_7 0x56
  50. #define WM8995_DC_SERVO_READBACK_0 0x57
  51. #define WM8995_ANALOGUE_HP_1 0x60
  52. #define WM8995_ANALOGUE_HP_2 0x61
  53. #define WM8995_CHIP_REVISION 0x100
  54. #define WM8995_CONTROL_INTERFACE_1 0x101
  55. #define WM8995_CONTROL_INTERFACE_2 0x102
  56. #define WM8995_WRITE_SEQUENCER_CTRL_1 0x110
  57. #define WM8995_WRITE_SEQUENCER_CTRL_2 0x111
  58. #define WM8995_AIF1_CLOCKING_1 0x200
  59. #define WM8995_AIF1_CLOCKING_2 0x201
  60. #define WM8995_AIF2_CLOCKING_1 0x204
  61. #define WM8995_AIF2_CLOCKING_2 0x205
  62. #define WM8995_CLOCKING_1 0x208
  63. #define WM8995_CLOCKING_2 0x209
  64. #define WM8995_AIF1_RATE 0x210
  65. #define WM8995_AIF2_RATE 0x211
  66. #define WM8995_RATE_STATUS 0x212
  67. #define WM8995_FLL1_CONTROL_1 0x220
  68. #define WM8995_FLL1_CONTROL_2 0x221
  69. #define WM8995_FLL1_CONTROL_3 0x222
  70. #define WM8995_FLL1_CONTROL_4 0x223
  71. #define WM8995_FLL1_CONTROL_5 0x224
  72. #define WM8995_FLL2_CONTROL_1 0x240
  73. #define WM8995_FLL2_CONTROL_2 0x241
  74. #define WM8995_FLL2_CONTROL_3 0x242
  75. #define WM8995_FLL2_CONTROL_4 0x243
  76. #define WM8995_FLL2_CONTROL_5 0x244
  77. #define WM8995_AIF1_CONTROL_1 0x300
  78. #define WM8995_AIF1_CONTROL_2 0x301
  79. #define WM8995_AIF1_MASTER_SLAVE 0x302
  80. #define WM8995_AIF1_BCLK 0x303
  81. #define WM8995_AIF1ADC_LRCLK 0x304
  82. #define WM8995_AIF1DAC_LRCLK 0x305
  83. #define WM8995_AIF1DAC_DATA 0x306
  84. #define WM8995_AIF1ADC_DATA 0x307
  85. #define WM8995_AIF2_CONTROL_1 0x310
  86. #define WM8995_AIF2_CONTROL_2 0x311
  87. #define WM8995_AIF2_MASTER_SLAVE 0x312
  88. #define WM8995_AIF2_BCLK 0x313
  89. #define WM8995_AIF2ADC_LRCLK 0x314
  90. #define WM8995_AIF2DAC_LRCLK 0x315
  91. #define WM8995_AIF2DAC_DATA 0x316
  92. #define WM8995_AIF2ADC_DATA 0x317
  93. #define WM8995_AIF1_ADC1_LEFT_VOLUME 0x400
  94. #define WM8995_AIF1_ADC1_RIGHT_VOLUME 0x401
  95. #define WM8995_AIF1_DAC1_LEFT_VOLUME 0x402
  96. #define WM8995_AIF1_DAC1_RIGHT_VOLUME 0x403
  97. #define WM8995_AIF1_ADC2_LEFT_VOLUME 0x404
  98. #define WM8995_AIF1_ADC2_RIGHT_VOLUME 0x405
  99. #define WM8995_AIF1_DAC2_LEFT_VOLUME 0x406
  100. #define WM8995_AIF1_DAC2_RIGHT_VOLUME 0x407
  101. #define WM8995_AIF1_ADC1_FILTERS 0x410
  102. #define WM8995_AIF1_ADC2_FILTERS 0x411
  103. #define WM8995_AIF1_DAC1_FILTERS_1 0x420
  104. #define WM8995_AIF1_DAC1_FILTERS_2 0x421
  105. #define WM8995_AIF1_DAC2_FILTERS_1 0x422
  106. #define WM8995_AIF1_DAC2_FILTERS_2 0x423
  107. #define WM8995_AIF1_DRC1_1 0x440
  108. #define WM8995_AIF1_DRC1_2 0x441
  109. #define WM8995_AIF1_DRC1_3 0x442
  110. #define WM8995_AIF1_DRC1_4 0x443
  111. #define WM8995_AIF1_DRC1_5 0x444
  112. #define WM8995_AIF1_DRC2_1 0x450
  113. #define WM8995_AIF1_DRC2_2 0x451
  114. #define WM8995_AIF1_DRC2_3 0x452
  115. #define WM8995_AIF1_DRC2_4 0x453
  116. #define WM8995_AIF1_DRC2_5 0x454
  117. #define WM8995_AIF1_DAC1_EQ_GAINS_1 0x480
  118. #define WM8995_AIF1_DAC1_EQ_GAINS_2 0x481
  119. #define WM8995_AIF1_DAC1_EQ_BAND_1_A 0x482
  120. #define WM8995_AIF1_DAC1_EQ_BAND_1_B 0x483
  121. #define WM8995_AIF1_DAC1_EQ_BAND_1_PG 0x484
  122. #define WM8995_AIF1_DAC1_EQ_BAND_2_A 0x485
  123. #define WM8995_AIF1_DAC1_EQ_BAND_2_B 0x486
  124. #define WM8995_AIF1_DAC1_EQ_BAND_2_C 0x487
  125. #define WM8995_AIF1_DAC1_EQ_BAND_2_PG 0x488
  126. #define WM8995_AIF1_DAC1_EQ_BAND_3_A 0x489
  127. #define WM8995_AIF1_DAC1_EQ_BAND_3_B 0x48A
  128. #define WM8995_AIF1_DAC1_EQ_BAND_3_C 0x48B
  129. #define WM8995_AIF1_DAC1_EQ_BAND_3_PG 0x48C
  130. #define WM8995_AIF1_DAC1_EQ_BAND_4_A 0x48D
  131. #define WM8995_AIF1_DAC1_EQ_BAND_4_B 0x48E
  132. #define WM8995_AIF1_DAC1_EQ_BAND_4_C 0x48F
  133. #define WM8995_AIF1_DAC1_EQ_BAND_4_PG 0x490
  134. #define WM8995_AIF1_DAC1_EQ_BAND_5_A 0x491
  135. #define WM8995_AIF1_DAC1_EQ_BAND_5_B 0x492
  136. #define WM8995_AIF1_DAC1_EQ_BAND_5_PG 0x493
  137. #define WM8995_AIF1_DAC2_EQ_GAINS_1 0x4A0
  138. #define WM8995_AIF1_DAC2_EQ_GAINS_2 0x4A1
  139. #define WM8995_AIF1_DAC2_EQ_BAND_1_A 0x4A2
  140. #define WM8995_AIF1_DAC2_EQ_BAND_1_B 0x4A3
  141. #define WM8995_AIF1_DAC2_EQ_BAND_1_PG 0x4A4
  142. #define WM8995_AIF1_DAC2_EQ_BAND_2_A 0x4A5
  143. #define WM8995_AIF1_DAC2_EQ_BAND_2_B 0x4A6
  144. #define WM8995_AIF1_DAC2_EQ_BAND_2_C 0x4A7
  145. #define WM8995_AIF1_DAC2_EQ_BAND_2_PG 0x4A8
  146. #define WM8995_AIF1_DAC2_EQ_BAND_3_A 0x4A9
  147. #define WM8995_AIF1_DAC2_EQ_BAND_3_B 0x4AA
  148. #define WM8995_AIF1_DAC2_EQ_BAND_3_C 0x4AB
  149. #define WM8995_AIF1_DAC2_EQ_BAND_3_PG 0x4AC
  150. #define WM8995_AIF1_DAC2_EQ_BAND_4_A 0x4AD
  151. #define WM8995_AIF1_DAC2_EQ_BAND_4_B 0x4AE
  152. #define WM8995_AIF1_DAC2_EQ_BAND_4_C 0x4AF
  153. #define WM8995_AIF1_DAC2_EQ_BAND_4_PG 0x4B0
  154. #define WM8995_AIF1_DAC2_EQ_BAND_5_A 0x4B1
  155. #define WM8995_AIF1_DAC2_EQ_BAND_5_B 0x4B2
  156. #define WM8995_AIF1_DAC2_EQ_BAND_5_PG 0x4B3
  157. #define WM8995_AIF2_ADC_LEFT_VOLUME 0x500
  158. #define WM8995_AIF2_ADC_RIGHT_VOLUME 0x501
  159. #define WM8995_AIF2_DAC_LEFT_VOLUME 0x502
  160. #define WM8995_AIF2_DAC_RIGHT_VOLUME 0x503
  161. #define WM8995_AIF2_ADC_FILTERS 0x510
  162. #define WM8995_AIF2_DAC_FILTERS_1 0x520
  163. #define WM8995_AIF2_DAC_FILTERS_2 0x521
  164. #define WM8995_AIF2_DRC_1 0x540
  165. #define WM8995_AIF2_DRC_2 0x541
  166. #define WM8995_AIF2_DRC_3 0x542
  167. #define WM8995_AIF2_DRC_4 0x543
  168. #define WM8995_AIF2_DRC_5 0x544
  169. #define WM8995_AIF2_EQ_GAINS_1 0x580
  170. #define WM8995_AIF2_EQ_GAINS_2 0x581
  171. #define WM8995_AIF2_EQ_BAND_1_A 0x582
  172. #define WM8995_AIF2_EQ_BAND_1_B 0x583
  173. #define WM8995_AIF2_EQ_BAND_1_PG 0x584
  174. #define WM8995_AIF2_EQ_BAND_2_A 0x585
  175. #define WM8995_AIF2_EQ_BAND_2_B 0x586
  176. #define WM8995_AIF2_EQ_BAND_2_C 0x587
  177. #define WM8995_AIF2_EQ_BAND_2_PG 0x588
  178. #define WM8995_AIF2_EQ_BAND_3_A 0x589
  179. #define WM8995_AIF2_EQ_BAND_3_B 0x58A
  180. #define WM8995_AIF2_EQ_BAND_3_C 0x58B
  181. #define WM8995_AIF2_EQ_BAND_3_PG 0x58C
  182. #define WM8995_AIF2_EQ_BAND_4_A 0x58D
  183. #define WM8995_AIF2_EQ_BAND_4_B 0x58E
  184. #define WM8995_AIF2_EQ_BAND_4_C 0x58F
  185. #define WM8995_AIF2_EQ_BAND_4_PG 0x590
  186. #define WM8995_AIF2_EQ_BAND_5_A 0x591
  187. #define WM8995_AIF2_EQ_BAND_5_B 0x592
  188. #define WM8995_AIF2_EQ_BAND_5_PG 0x593
  189. #define WM8995_DAC1_MIXER_VOLUMES 0x600
  190. #define WM8995_DAC1_LEFT_MIXER_ROUTING 0x601
  191. #define WM8995_DAC1_RIGHT_MIXER_ROUTING 0x602
  192. #define WM8995_DAC2_MIXER_VOLUMES 0x603
  193. #define WM8995_DAC2_LEFT_MIXER_ROUTING 0x604
  194. #define WM8995_DAC2_RIGHT_MIXER_ROUTING 0x605
  195. #define WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING 0x606
  196. #define WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING 0x607
  197. #define WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING 0x608
  198. #define WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING 0x609
  199. #define WM8995_DAC_SOFTMUTE 0x610
  200. #define WM8995_OVERSAMPLING 0x620
  201. #define WM8995_SIDETONE 0x621
  202. #define WM8995_GPIO_1 0x700
  203. #define WM8995_GPIO_2 0x701
  204. #define WM8995_GPIO_3 0x702
  205. #define WM8995_GPIO_4 0x703
  206. #define WM8995_GPIO_5 0x704
  207. #define WM8995_GPIO_6 0x705
  208. #define WM8995_GPIO_7 0x706
  209. #define WM8995_GPIO_8 0x707
  210. #define WM8995_GPIO_9 0x708
  211. #define WM8995_GPIO_10 0x709
  212. #define WM8995_GPIO_11 0x70A
  213. #define WM8995_GPIO_12 0x70B
  214. #define WM8995_GPIO_13 0x70C
  215. #define WM8995_GPIO_14 0x70D
  216. #define WM8995_PULL_CONTROL_1 0x720
  217. #define WM8995_PULL_CONTROL_2 0x721
  218. #define WM8995_INTERRUPT_STATUS_1 0x730
  219. #define WM8995_INTERRUPT_STATUS_2 0x731
  220. #define WM8995_INTERRUPT_RAW_STATUS_2 0x732
  221. #define WM8995_INTERRUPT_STATUS_1_MASK 0x738
  222. #define WM8995_INTERRUPT_STATUS_2_MASK 0x739
  223. #define WM8995_INTERRUPT_CONTROL 0x740
  224. #define WM8995_LEFT_PDM_SPEAKER_1 0x800
  225. #define WM8995_RIGHT_PDM_SPEAKER_1 0x801
  226. #define WM8995_PDM_SPEAKER_1_MUTE_SEQUENCE 0x802
  227. #define WM8995_LEFT_PDM_SPEAKER_2 0x808
  228. #define WM8995_RIGHT_PDM_SPEAKER_2 0x809
  229. #define WM8995_PDM_SPEAKER_2_MUTE_SEQUENCE 0x80A
  230. #define WM8995_WRITE_SEQUENCER_0 0x3000
  231. #define WM8995_WRITE_SEQUENCER_1 0x3001
  232. #define WM8995_WRITE_SEQUENCER_2 0x3002
  233. #define WM8995_WRITE_SEQUENCER_3 0x3003
  234. #define WM8995_WRITE_SEQUENCER_4 0x3004
  235. #define WM8995_WRITE_SEQUENCER_5 0x3005
  236. #define WM8995_WRITE_SEQUENCER_6 0x3006
  237. #define WM8995_WRITE_SEQUENCER_7 0x3007
  238. #define WM8995_WRITE_SEQUENCER_8 0x3008
  239. #define WM8995_WRITE_SEQUENCER_9 0x3009
  240. #define WM8995_WRITE_SEQUENCER_10 0x300A
  241. #define WM8995_WRITE_SEQUENCER_11 0x300B
  242. #define WM8995_WRITE_SEQUENCER_12 0x300C
  243. #define WM8995_WRITE_SEQUENCER_13 0x300D
  244. #define WM8995_WRITE_SEQUENCER_14 0x300E
  245. #define WM8995_WRITE_SEQUENCER_15 0x300F
  246. #define WM8995_WRITE_SEQUENCER_16 0x3010
  247. #define WM8995_WRITE_SEQUENCER_17 0x3011
  248. #define WM8995_WRITE_SEQUENCER_18 0x3012
  249. #define WM8995_WRITE_SEQUENCER_19 0x3013
  250. #define WM8995_WRITE_SEQUENCER_20 0x3014
  251. #define WM8995_WRITE_SEQUENCER_21 0x3015
  252. #define WM8995_WRITE_SEQUENCER_22 0x3016
  253. #define WM8995_WRITE_SEQUENCER_23 0x3017
  254. #define WM8995_WRITE_SEQUENCER_24 0x3018
  255. #define WM8995_WRITE_SEQUENCER_25 0x3019
  256. #define WM8995_WRITE_SEQUENCER_26 0x301A
  257. #define WM8995_WRITE_SEQUENCER_27 0x301B
  258. #define WM8995_WRITE_SEQUENCER_28 0x301C
  259. #define WM8995_WRITE_SEQUENCER_29 0x301D
  260. #define WM8995_WRITE_SEQUENCER_30 0x301E
  261. #define WM8995_WRITE_SEQUENCER_31 0x301F
  262. #define WM8995_WRITE_SEQUENCER_32 0x3020
  263. #define WM8995_WRITE_SEQUENCER_33 0x3021
  264. #define WM8995_WRITE_SEQUENCER_34 0x3022
  265. #define WM8995_WRITE_SEQUENCER_35 0x3023
  266. #define WM8995_WRITE_SEQUENCER_36 0x3024
  267. #define WM8995_WRITE_SEQUENCER_37 0x3025
  268. #define WM8995_WRITE_SEQUENCER_38 0x3026
  269. #define WM8995_WRITE_SEQUENCER_39 0x3027
  270. #define WM8995_WRITE_SEQUENCER_40 0x3028
  271. #define WM8995_WRITE_SEQUENCER_41 0x3029
  272. #define WM8995_WRITE_SEQUENCER_42 0x302A
  273. #define WM8995_WRITE_SEQUENCER_43 0x302B
  274. #define WM8995_WRITE_SEQUENCER_44 0x302C
  275. #define WM8995_WRITE_SEQUENCER_45 0x302D
  276. #define WM8995_WRITE_SEQUENCER_46 0x302E
  277. #define WM8995_WRITE_SEQUENCER_47 0x302F
  278. #define WM8995_WRITE_SEQUENCER_48 0x3030
  279. #define WM8995_WRITE_SEQUENCER_49 0x3031
  280. #define WM8995_WRITE_SEQUENCER_50 0x3032
  281. #define WM8995_WRITE_SEQUENCER_51 0x3033
  282. #define WM8995_WRITE_SEQUENCER_52 0x3034
  283. #define WM8995_WRITE_SEQUENCER_53 0x3035
  284. #define WM8995_WRITE_SEQUENCER_54 0x3036
  285. #define WM8995_WRITE_SEQUENCER_55 0x3037
  286. #define WM8995_WRITE_SEQUENCER_56 0x3038
  287. #define WM8995_WRITE_SEQUENCER_57 0x3039
  288. #define WM8995_WRITE_SEQUENCER_58 0x303A
  289. #define WM8995_WRITE_SEQUENCER_59 0x303B
  290. #define WM8995_WRITE_SEQUENCER_60 0x303C
  291. #define WM8995_WRITE_SEQUENCER_61 0x303D
  292. #define WM8995_WRITE_SEQUENCER_62 0x303E
  293. #define WM8995_WRITE_SEQUENCER_63 0x303F
  294. #define WM8995_WRITE_SEQUENCER_64 0x3040
  295. #define WM8995_WRITE_SEQUENCER_65 0x3041
  296. #define WM8995_WRITE_SEQUENCER_66 0x3042
  297. #define WM8995_WRITE_SEQUENCER_67 0x3043
  298. #define WM8995_WRITE_SEQUENCER_68 0x3044
  299. #define WM8995_WRITE_SEQUENCER_69 0x3045
  300. #define WM8995_WRITE_SEQUENCER_70 0x3046
  301. #define WM8995_WRITE_SEQUENCER_71 0x3047
  302. #define WM8995_WRITE_SEQUENCER_72 0x3048
  303. #define WM8995_WRITE_SEQUENCER_73 0x3049
  304. #define WM8995_WRITE_SEQUENCER_74 0x304A
  305. #define WM8995_WRITE_SEQUENCER_75 0x304B
  306. #define WM8995_WRITE_SEQUENCER_76 0x304C
  307. #define WM8995_WRITE_SEQUENCER_77 0x304D
  308. #define WM8995_WRITE_SEQUENCER_78 0x304E
  309. #define WM8995_WRITE_SEQUENCER_79 0x304F
  310. #define WM8995_WRITE_SEQUENCER_80 0x3050
  311. #define WM8995_WRITE_SEQUENCER_81 0x3051
  312. #define WM8995_WRITE_SEQUENCER_82 0x3052
  313. #define WM8995_WRITE_SEQUENCER_83 0x3053
  314. #define WM8995_WRITE_SEQUENCER_84 0x3054
  315. #define WM8995_WRITE_SEQUENCER_85 0x3055
  316. #define WM8995_WRITE_SEQUENCER_86 0x3056
  317. #define WM8995_WRITE_SEQUENCER_87 0x3057
  318. #define WM8995_WRITE_SEQUENCER_88 0x3058
  319. #define WM8995_WRITE_SEQUENCER_89 0x3059
  320. #define WM8995_WRITE_SEQUENCER_90 0x305A
  321. #define WM8995_WRITE_SEQUENCER_91 0x305B
  322. #define WM8995_WRITE_SEQUENCER_92 0x305C
  323. #define WM8995_WRITE_SEQUENCER_93 0x305D
  324. #define WM8995_WRITE_SEQUENCER_94 0x305E
  325. #define WM8995_WRITE_SEQUENCER_95 0x305F
  326. #define WM8995_WRITE_SEQUENCER_96 0x3060
  327. #define WM8995_WRITE_SEQUENCER_97 0x3061
  328. #define WM8995_WRITE_SEQUENCER_98 0x3062
  329. #define WM8995_WRITE_SEQUENCER_99 0x3063
  330. #define WM8995_WRITE_SEQUENCER_100 0x3064
  331. #define WM8995_WRITE_SEQUENCER_101 0x3065
  332. #define WM8995_WRITE_SEQUENCER_102 0x3066
  333. #define WM8995_WRITE_SEQUENCER_103 0x3067
  334. #define WM8995_WRITE_SEQUENCER_104 0x3068
  335. #define WM8995_WRITE_SEQUENCER_105 0x3069
  336. #define WM8995_WRITE_SEQUENCER_106 0x306A
  337. #define WM8995_WRITE_SEQUENCER_107 0x306B
  338. #define WM8995_WRITE_SEQUENCER_108 0x306C
  339. #define WM8995_WRITE_SEQUENCER_109 0x306D
  340. #define WM8995_WRITE_SEQUENCER_110 0x306E
  341. #define WM8995_WRITE_SEQUENCER_111 0x306F
  342. #define WM8995_WRITE_SEQUENCER_112 0x3070
  343. #define WM8995_WRITE_SEQUENCER_113 0x3071
  344. #define WM8995_WRITE_SEQUENCER_114 0x3072
  345. #define WM8995_WRITE_SEQUENCER_115 0x3073
  346. #define WM8995_WRITE_SEQUENCER_116 0x3074
  347. #define WM8995_WRITE_SEQUENCER_117 0x3075
  348. #define WM8995_WRITE_SEQUENCER_118 0x3076
  349. #define WM8995_WRITE_SEQUENCER_119 0x3077
  350. #define WM8995_WRITE_SEQUENCER_120 0x3078
  351. #define WM8995_WRITE_SEQUENCER_121 0x3079
  352. #define WM8995_WRITE_SEQUENCER_122 0x307A
  353. #define WM8995_WRITE_SEQUENCER_123 0x307B
  354. #define WM8995_WRITE_SEQUENCER_124 0x307C
  355. #define WM8995_WRITE_SEQUENCER_125 0x307D
  356. #define WM8995_WRITE_SEQUENCER_126 0x307E
  357. #define WM8995_WRITE_SEQUENCER_127 0x307F
  358. #define WM8995_WRITE_SEQUENCER_128 0x3080
  359. #define WM8995_WRITE_SEQUENCER_129 0x3081
  360. #define WM8995_WRITE_SEQUENCER_130 0x3082
  361. #define WM8995_WRITE_SEQUENCER_131 0x3083
  362. #define WM8995_WRITE_SEQUENCER_132 0x3084
  363. #define WM8995_WRITE_SEQUENCER_133 0x3085
  364. #define WM8995_WRITE_SEQUENCER_134 0x3086
  365. #define WM8995_WRITE_SEQUENCER_135 0x3087
  366. #define WM8995_WRITE_SEQUENCER_136 0x3088
  367. #define WM8995_WRITE_SEQUENCER_137 0x3089
  368. #define WM8995_WRITE_SEQUENCER_138 0x308A
  369. #define WM8995_WRITE_SEQUENCER_139 0x308B
  370. #define WM8995_WRITE_SEQUENCER_140 0x308C
  371. #define WM8995_WRITE_SEQUENCER_141 0x308D
  372. #define WM8995_WRITE_SEQUENCER_142 0x308E
  373. #define WM8995_WRITE_SEQUENCER_143 0x308F
  374. #define WM8995_WRITE_SEQUENCER_144 0x3090
  375. #define WM8995_WRITE_SEQUENCER_145 0x3091
  376. #define WM8995_WRITE_SEQUENCER_146 0x3092
  377. #define WM8995_WRITE_SEQUENCER_147 0x3093
  378. #define WM8995_WRITE_SEQUENCER_148 0x3094
  379. #define WM8995_WRITE_SEQUENCER_149 0x3095
  380. #define WM8995_WRITE_SEQUENCER_150 0x3096
  381. #define WM8995_WRITE_SEQUENCER_151 0x3097
  382. #define WM8995_WRITE_SEQUENCER_152 0x3098
  383. #define WM8995_WRITE_SEQUENCER_153 0x3099
  384. #define WM8995_WRITE_SEQUENCER_154 0x309A
  385. #define WM8995_WRITE_SEQUENCER_155 0x309B
  386. #define WM8995_WRITE_SEQUENCER_156 0x309C
  387. #define WM8995_WRITE_SEQUENCER_157 0x309D
  388. #define WM8995_WRITE_SEQUENCER_158 0x309E
  389. #define WM8995_WRITE_SEQUENCER_159 0x309F
  390. #define WM8995_WRITE_SEQUENCER_160 0x30A0
  391. #define WM8995_WRITE_SEQUENCER_161 0x30A1
  392. #define WM8995_WRITE_SEQUENCER_162 0x30A2
  393. #define WM8995_WRITE_SEQUENCER_163 0x30A3
  394. #define WM8995_WRITE_SEQUENCER_164 0x30A4
  395. #define WM8995_WRITE_SEQUENCER_165 0x30A5
  396. #define WM8995_WRITE_SEQUENCER_166 0x30A6
  397. #define WM8995_WRITE_SEQUENCER_167 0x30A7
  398. #define WM8995_WRITE_SEQUENCER_168 0x30A8
  399. #define WM8995_WRITE_SEQUENCER_169 0x30A9
  400. #define WM8995_WRITE_SEQUENCER_170 0x30AA
  401. #define WM8995_WRITE_SEQUENCER_171 0x30AB
  402. #define WM8995_WRITE_SEQUENCER_172 0x30AC
  403. #define WM8995_WRITE_SEQUENCER_173 0x30AD
  404. #define WM8995_WRITE_SEQUENCER_174 0x30AE
  405. #define WM8995_WRITE_SEQUENCER_175 0x30AF
  406. #define WM8995_WRITE_SEQUENCER_176 0x30B0
  407. #define WM8995_WRITE_SEQUENCER_177 0x30B1
  408. #define WM8995_WRITE_SEQUENCER_178 0x30B2
  409. #define WM8995_WRITE_SEQUENCER_179 0x30B3
  410. #define WM8995_WRITE_SEQUENCER_180 0x30B4
  411. #define WM8995_WRITE_SEQUENCER_181 0x30B5
  412. #define WM8995_WRITE_SEQUENCER_182 0x30B6
  413. #define WM8995_WRITE_SEQUENCER_183 0x30B7
  414. #define WM8995_WRITE_SEQUENCER_184 0x30B8
  415. #define WM8995_WRITE_SEQUENCER_185 0x30B9
  416. #define WM8995_WRITE_SEQUENCER_186 0x30BA
  417. #define WM8995_WRITE_SEQUENCER_187 0x30BB
  418. #define WM8995_WRITE_SEQUENCER_188 0x30BC
  419. #define WM8995_WRITE_SEQUENCER_189 0x30BD
  420. #define WM8995_WRITE_SEQUENCER_190 0x30BE
  421. #define WM8995_WRITE_SEQUENCER_191 0x30BF
  422. #define WM8995_WRITE_SEQUENCER_192 0x30C0
  423. #define WM8995_WRITE_SEQUENCER_193 0x30C1
  424. #define WM8995_WRITE_SEQUENCER_194 0x30C2
  425. #define WM8995_WRITE_SEQUENCER_195 0x30C3
  426. #define WM8995_WRITE_SEQUENCER_196 0x30C4
  427. #define WM8995_WRITE_SEQUENCER_197 0x30C5
  428. #define WM8995_WRITE_SEQUENCER_198 0x30C6
  429. #define WM8995_WRITE_SEQUENCER_199 0x30C7
  430. #define WM8995_WRITE_SEQUENCER_200 0x30C8
  431. #define WM8995_WRITE_SEQUENCER_201 0x30C9
  432. #define WM8995_WRITE_SEQUENCER_202 0x30CA
  433. #define WM8995_WRITE_SEQUENCER_203 0x30CB
  434. #define WM8995_WRITE_SEQUENCER_204 0x30CC
  435. #define WM8995_WRITE_SEQUENCER_205 0x30CD
  436. #define WM8995_WRITE_SEQUENCER_206 0x30CE
  437. #define WM8995_WRITE_SEQUENCER_207 0x30CF
  438. #define WM8995_WRITE_SEQUENCER_208 0x30D0
  439. #define WM8995_WRITE_SEQUENCER_209 0x30D1
  440. #define WM8995_WRITE_SEQUENCER_210 0x30D2
  441. #define WM8995_WRITE_SEQUENCER_211 0x30D3
  442. #define WM8995_WRITE_SEQUENCER_212 0x30D4
  443. #define WM8995_WRITE_SEQUENCER_213 0x30D5
  444. #define WM8995_WRITE_SEQUENCER_214 0x30D6
  445. #define WM8995_WRITE_SEQUENCER_215 0x30D7
  446. #define WM8995_WRITE_SEQUENCER_216 0x30D8
  447. #define WM8995_WRITE_SEQUENCER_217 0x30D9
  448. #define WM8995_WRITE_SEQUENCER_218 0x30DA
  449. #define WM8995_WRITE_SEQUENCER_219 0x30DB
  450. #define WM8995_WRITE_SEQUENCER_220 0x30DC
  451. #define WM8995_WRITE_SEQUENCER_221 0x30DD
  452. #define WM8995_WRITE_SEQUENCER_222 0x30DE
  453. #define WM8995_WRITE_SEQUENCER_223 0x30DF
  454. #define WM8995_WRITE_SEQUENCER_224 0x30E0
  455. #define WM8995_WRITE_SEQUENCER_225 0x30E1
  456. #define WM8995_WRITE_SEQUENCER_226 0x30E2
  457. #define WM8995_WRITE_SEQUENCER_227 0x30E3
  458. #define WM8995_WRITE_SEQUENCER_228 0x30E4
  459. #define WM8995_WRITE_SEQUENCER_229 0x30E5
  460. #define WM8995_WRITE_SEQUENCER_230 0x30E6
  461. #define WM8995_WRITE_SEQUENCER_231 0x30E7
  462. #define WM8995_WRITE_SEQUENCER_232 0x30E8
  463. #define WM8995_WRITE_SEQUENCER_233 0x30E9
  464. #define WM8995_WRITE_SEQUENCER_234 0x30EA
  465. #define WM8995_WRITE_SEQUENCER_235 0x30EB
  466. #define WM8995_WRITE_SEQUENCER_236 0x30EC
  467. #define WM8995_WRITE_SEQUENCER_237 0x30ED
  468. #define WM8995_WRITE_SEQUENCER_238 0x30EE
  469. #define WM8995_WRITE_SEQUENCER_239 0x30EF
  470. #define WM8995_WRITE_SEQUENCER_240 0x30F0
  471. #define WM8995_WRITE_SEQUENCER_241 0x30F1
  472. #define WM8995_WRITE_SEQUENCER_242 0x30F2
  473. #define WM8995_WRITE_SEQUENCER_243 0x30F3
  474. #define WM8995_WRITE_SEQUENCER_244 0x30F4
  475. #define WM8995_WRITE_SEQUENCER_245 0x30F5
  476. #define WM8995_WRITE_SEQUENCER_246 0x30F6
  477. #define WM8995_WRITE_SEQUENCER_247 0x30F7
  478. #define WM8995_WRITE_SEQUENCER_248 0x30F8
  479. #define WM8995_WRITE_SEQUENCER_249 0x30F9
  480. #define WM8995_WRITE_SEQUENCER_250 0x30FA
  481. #define WM8995_WRITE_SEQUENCER_251 0x30FB
  482. #define WM8995_WRITE_SEQUENCER_252 0x30FC
  483. #define WM8995_WRITE_SEQUENCER_253 0x30FD
  484. #define WM8995_WRITE_SEQUENCER_254 0x30FE
  485. #define WM8995_WRITE_SEQUENCER_255 0x30FF
  486. #define WM8995_WRITE_SEQUENCER_256 0x3100
  487. #define WM8995_WRITE_SEQUENCER_257 0x3101
  488. #define WM8995_WRITE_SEQUENCER_258 0x3102
  489. #define WM8995_WRITE_SEQUENCER_259 0x3103
  490. #define WM8995_WRITE_SEQUENCER_260 0x3104
  491. #define WM8995_WRITE_SEQUENCER_261 0x3105
  492. #define WM8995_WRITE_SEQUENCER_262 0x3106
  493. #define WM8995_WRITE_SEQUENCER_263 0x3107
  494. #define WM8995_WRITE_SEQUENCER_264 0x3108
  495. #define WM8995_WRITE_SEQUENCER_265 0x3109
  496. #define WM8995_WRITE_SEQUENCER_266 0x310A
  497. #define WM8995_WRITE_SEQUENCER_267 0x310B
  498. #define WM8995_WRITE_SEQUENCER_268 0x310C
  499. #define WM8995_WRITE_SEQUENCER_269 0x310D
  500. #define WM8995_WRITE_SEQUENCER_270 0x310E
  501. #define WM8995_WRITE_SEQUENCER_271 0x310F
  502. #define WM8995_WRITE_SEQUENCER_272 0x3110
  503. #define WM8995_WRITE_SEQUENCER_273 0x3111
  504. #define WM8995_WRITE_SEQUENCER_274 0x3112
  505. #define WM8995_WRITE_SEQUENCER_275 0x3113
  506. #define WM8995_WRITE_SEQUENCER_276 0x3114
  507. #define WM8995_WRITE_SEQUENCER_277 0x3115
  508. #define WM8995_WRITE_SEQUENCER_278 0x3116
  509. #define WM8995_WRITE_SEQUENCER_279 0x3117
  510. #define WM8995_WRITE_SEQUENCER_280 0x3118
  511. #define WM8995_WRITE_SEQUENCER_281 0x3119
  512. #define WM8995_WRITE_SEQUENCER_282 0x311A
  513. #define WM8995_WRITE_SEQUENCER_283 0x311B
  514. #define WM8995_WRITE_SEQUENCER_284 0x311C
  515. #define WM8995_WRITE_SEQUENCER_285 0x311D
  516. #define WM8995_WRITE_SEQUENCER_286 0x311E
  517. #define WM8995_WRITE_SEQUENCER_287 0x311F
  518. #define WM8995_WRITE_SEQUENCER_288 0x3120
  519. #define WM8995_WRITE_SEQUENCER_289 0x3121
  520. #define WM8995_WRITE_SEQUENCER_290 0x3122
  521. #define WM8995_WRITE_SEQUENCER_291 0x3123
  522. #define WM8995_WRITE_SEQUENCER_292 0x3124
  523. #define WM8995_WRITE_SEQUENCER_293 0x3125
  524. #define WM8995_WRITE_SEQUENCER_294 0x3126
  525. #define WM8995_WRITE_SEQUENCER_295 0x3127
  526. #define WM8995_WRITE_SEQUENCER_296 0x3128
  527. #define WM8995_WRITE_SEQUENCER_297 0x3129
  528. #define WM8995_WRITE_SEQUENCER_298 0x312A
  529. #define WM8995_WRITE_SEQUENCER_299 0x312B
  530. #define WM8995_WRITE_SEQUENCER_300 0x312C
  531. #define WM8995_WRITE_SEQUENCER_301 0x312D
  532. #define WM8995_WRITE_SEQUENCER_302 0x312E
  533. #define WM8995_WRITE_SEQUENCER_303 0x312F
  534. #define WM8995_WRITE_SEQUENCER_304 0x3130
  535. #define WM8995_WRITE_SEQUENCER_305 0x3131
  536. #define WM8995_WRITE_SEQUENCER_306 0x3132
  537. #define WM8995_WRITE_SEQUENCER_307 0x3133
  538. #define WM8995_WRITE_SEQUENCER_308 0x3134
  539. #define WM8995_WRITE_SEQUENCER_309 0x3135
  540. #define WM8995_WRITE_SEQUENCER_310 0x3136
  541. #define WM8995_WRITE_SEQUENCER_311 0x3137
  542. #define WM8995_WRITE_SEQUENCER_312 0x3138
  543. #define WM8995_WRITE_SEQUENCER_313 0x3139
  544. #define WM8995_WRITE_SEQUENCER_314 0x313A
  545. #define WM8995_WRITE_SEQUENCER_315 0x313B
  546. #define WM8995_WRITE_SEQUENCER_316 0x313C
  547. #define WM8995_WRITE_SEQUENCER_317 0x313D
  548. #define WM8995_WRITE_SEQUENCER_318 0x313E
  549. #define WM8995_WRITE_SEQUENCER_319 0x313F
  550. #define WM8995_WRITE_SEQUENCER_320 0x3140
  551. #define WM8995_WRITE_SEQUENCER_321 0x3141
  552. #define WM8995_WRITE_SEQUENCER_322 0x3142
  553. #define WM8995_WRITE_SEQUENCER_323 0x3143
  554. #define WM8995_WRITE_SEQUENCER_324 0x3144
  555. #define WM8995_WRITE_SEQUENCER_325 0x3145
  556. #define WM8995_WRITE_SEQUENCER_326 0x3146
  557. #define WM8995_WRITE_SEQUENCER_327 0x3147
  558. #define WM8995_WRITE_SEQUENCER_328 0x3148
  559. #define WM8995_WRITE_SEQUENCER_329 0x3149
  560. #define WM8995_WRITE_SEQUENCER_330 0x314A
  561. #define WM8995_WRITE_SEQUENCER_331 0x314B
  562. #define WM8995_WRITE_SEQUENCER_332 0x314C
  563. #define WM8995_WRITE_SEQUENCER_333 0x314D
  564. #define WM8995_WRITE_SEQUENCER_334 0x314E
  565. #define WM8995_WRITE_SEQUENCER_335 0x314F
  566. #define WM8995_WRITE_SEQUENCER_336 0x3150
  567. #define WM8995_WRITE_SEQUENCER_337 0x3151
  568. #define WM8995_WRITE_SEQUENCER_338 0x3152
  569. #define WM8995_WRITE_SEQUENCER_339 0x3153
  570. #define WM8995_WRITE_SEQUENCER_340 0x3154
  571. #define WM8995_WRITE_SEQUENCER_341 0x3155
  572. #define WM8995_WRITE_SEQUENCER_342 0x3156
  573. #define WM8995_WRITE_SEQUENCER_343 0x3157
  574. #define WM8995_WRITE_SEQUENCER_344 0x3158
  575. #define WM8995_WRITE_SEQUENCER_345 0x3159
  576. #define WM8995_WRITE_SEQUENCER_346 0x315A
  577. #define WM8995_WRITE_SEQUENCER_347 0x315B
  578. #define WM8995_WRITE_SEQUENCER_348 0x315C
  579. #define WM8995_WRITE_SEQUENCER_349 0x315D
  580. #define WM8995_WRITE_SEQUENCER_350 0x315E
  581. #define WM8995_WRITE_SEQUENCER_351 0x315F
  582. #define WM8995_WRITE_SEQUENCER_352 0x3160
  583. #define WM8995_WRITE_SEQUENCER_353 0x3161
  584. #define WM8995_WRITE_SEQUENCER_354 0x3162
  585. #define WM8995_WRITE_SEQUENCER_355 0x3163
  586. #define WM8995_WRITE_SEQUENCER_356 0x3164
  587. #define WM8995_WRITE_SEQUENCER_357 0x3165
  588. #define WM8995_WRITE_SEQUENCER_358 0x3166
  589. #define WM8995_WRITE_SEQUENCER_359 0x3167
  590. #define WM8995_WRITE_SEQUENCER_360 0x3168
  591. #define WM8995_WRITE_SEQUENCER_361 0x3169
  592. #define WM8995_WRITE_SEQUENCER_362 0x316A
  593. #define WM8995_WRITE_SEQUENCER_363 0x316B
  594. #define WM8995_WRITE_SEQUENCER_364 0x316C
  595. #define WM8995_WRITE_SEQUENCER_365 0x316D
  596. #define WM8995_WRITE_SEQUENCER_366 0x316E
  597. #define WM8995_WRITE_SEQUENCER_367 0x316F
  598. #define WM8995_WRITE_SEQUENCER_368 0x3170
  599. #define WM8995_WRITE_SEQUENCER_369 0x3171
  600. #define WM8995_WRITE_SEQUENCER_370 0x3172
  601. #define WM8995_WRITE_SEQUENCER_371 0x3173
  602. #define WM8995_WRITE_SEQUENCER_372 0x3174
  603. #define WM8995_WRITE_SEQUENCER_373 0x3175
  604. #define WM8995_WRITE_SEQUENCER_374 0x3176
  605. #define WM8995_WRITE_SEQUENCER_375 0x3177
  606. #define WM8995_WRITE_SEQUENCER_376 0x3178
  607. #define WM8995_WRITE_SEQUENCER_377 0x3179
  608. #define WM8995_WRITE_SEQUENCER_378 0x317A
  609. #define WM8995_WRITE_SEQUENCER_379 0x317B
  610. #define WM8995_WRITE_SEQUENCER_380 0x317C
  611. #define WM8995_WRITE_SEQUENCER_381 0x317D
  612. #define WM8995_WRITE_SEQUENCER_382 0x317E
  613. #define WM8995_WRITE_SEQUENCER_383 0x317F
  614. #define WM8995_WRITE_SEQUENCER_384 0x3180
  615. #define WM8995_WRITE_SEQUENCER_385 0x3181
  616. #define WM8995_WRITE_SEQUENCER_386 0x3182
  617. #define WM8995_WRITE_SEQUENCER_387 0x3183
  618. #define WM8995_WRITE_SEQUENCER_388 0x3184
  619. #define WM8995_WRITE_SEQUENCER_389 0x3185
  620. #define WM8995_WRITE_SEQUENCER_390 0x3186
  621. #define WM8995_WRITE_SEQUENCER_391 0x3187
  622. #define WM8995_WRITE_SEQUENCER_392 0x3188
  623. #define WM8995_WRITE_SEQUENCER_393 0x3189
  624. #define WM8995_WRITE_SEQUENCER_394 0x318A
  625. #define WM8995_WRITE_SEQUENCER_395 0x318B
  626. #define WM8995_WRITE_SEQUENCER_396 0x318C
  627. #define WM8995_WRITE_SEQUENCER_397 0x318D
  628. #define WM8995_WRITE_SEQUENCER_398 0x318E
  629. #define WM8995_WRITE_SEQUENCER_399 0x318F
  630. #define WM8995_WRITE_SEQUENCER_400 0x3190
  631. #define WM8995_WRITE_SEQUENCER_401 0x3191
  632. #define WM8995_WRITE_SEQUENCER_402 0x3192
  633. #define WM8995_WRITE_SEQUENCER_403 0x3193
  634. #define WM8995_WRITE_SEQUENCER_404 0x3194
  635. #define WM8995_WRITE_SEQUENCER_405 0x3195
  636. #define WM8995_WRITE_SEQUENCER_406 0x3196
  637. #define WM8995_WRITE_SEQUENCER_407 0x3197
  638. #define WM8995_WRITE_SEQUENCER_408 0x3198
  639. #define WM8995_WRITE_SEQUENCER_409 0x3199
  640. #define WM8995_WRITE_SEQUENCER_410 0x319A
  641. #define WM8995_WRITE_SEQUENCER_411 0x319B
  642. #define WM8995_WRITE_SEQUENCER_412 0x319C
  643. #define WM8995_WRITE_SEQUENCER_413 0x319D
  644. #define WM8995_WRITE_SEQUENCER_414 0x319E
  645. #define WM8995_WRITE_SEQUENCER_415 0x319F
  646. #define WM8995_WRITE_SEQUENCER_416 0x31A0
  647. #define WM8995_WRITE_SEQUENCER_417 0x31A1
  648. #define WM8995_WRITE_SEQUENCER_418 0x31A2
  649. #define WM8995_WRITE_SEQUENCER_419 0x31A3
  650. #define WM8995_WRITE_SEQUENCER_420 0x31A4
  651. #define WM8995_WRITE_SEQUENCER_421 0x31A5
  652. #define WM8995_WRITE_SEQUENCER_422 0x31A6
  653. #define WM8995_WRITE_SEQUENCER_423 0x31A7
  654. #define WM8995_WRITE_SEQUENCER_424 0x31A8
  655. #define WM8995_WRITE_SEQUENCER_425 0x31A9
  656. #define WM8995_WRITE_SEQUENCER_426 0x31AA
  657. #define WM8995_WRITE_SEQUENCER_427 0x31AB
  658. #define WM8995_WRITE_SEQUENCER_428 0x31AC
  659. #define WM8995_WRITE_SEQUENCER_429 0x31AD
  660. #define WM8995_WRITE_SEQUENCER_430 0x31AE
  661. #define WM8995_WRITE_SEQUENCER_431 0x31AF
  662. #define WM8995_WRITE_SEQUENCER_432 0x31B0
  663. #define WM8995_WRITE_SEQUENCER_433 0x31B1
  664. #define WM8995_WRITE_SEQUENCER_434 0x31B2
  665. #define WM8995_WRITE_SEQUENCER_435 0x31B3
  666. #define WM8995_WRITE_SEQUENCER_436 0x31B4
  667. #define WM8995_WRITE_SEQUENCER_437 0x31B5
  668. #define WM8995_WRITE_SEQUENCER_438 0x31B6
  669. #define WM8995_WRITE_SEQUENCER_439 0x31B7
  670. #define WM8995_WRITE_SEQUENCER_440 0x31B8
  671. #define WM8995_WRITE_SEQUENCER_441 0x31B9
  672. #define WM8995_WRITE_SEQUENCER_442 0x31BA
  673. #define WM8995_WRITE_SEQUENCER_443 0x31BB
  674. #define WM8995_WRITE_SEQUENCER_444 0x31BC
  675. #define WM8995_WRITE_SEQUENCER_445 0x31BD
  676. #define WM8995_WRITE_SEQUENCER_446 0x31BE
  677. #define WM8995_WRITE_SEQUENCER_447 0x31BF
  678. #define WM8995_WRITE_SEQUENCER_448 0x31C0
  679. #define WM8995_WRITE_SEQUENCER_449 0x31C1
  680. #define WM8995_WRITE_SEQUENCER_450 0x31C2
  681. #define WM8995_WRITE_SEQUENCER_451 0x31C3
  682. #define WM8995_WRITE_SEQUENCER_452 0x31C4
  683. #define WM8995_WRITE_SEQUENCER_453 0x31C5
  684. #define WM8995_WRITE_SEQUENCER_454 0x31C6
  685. #define WM8995_WRITE_SEQUENCER_455 0x31C7
  686. #define WM8995_WRITE_SEQUENCER_456 0x31C8
  687. #define WM8995_WRITE_SEQUENCER_457 0x31C9
  688. #define WM8995_WRITE_SEQUENCER_458 0x31CA
  689. #define WM8995_WRITE_SEQUENCER_459 0x31CB
  690. #define WM8995_WRITE_SEQUENCER_460 0x31CC
  691. #define WM8995_WRITE_SEQUENCER_461 0x31CD
  692. #define WM8995_WRITE_SEQUENCER_462 0x31CE
  693. #define WM8995_WRITE_SEQUENCER_463 0x31CF
  694. #define WM8995_WRITE_SEQUENCER_464 0x31D0
  695. #define WM8995_WRITE_SEQUENCER_465 0x31D1
  696. #define WM8995_WRITE_SEQUENCER_466 0x31D2
  697. #define WM8995_WRITE_SEQUENCER_467 0x31D3
  698. #define WM8995_WRITE_SEQUENCER_468 0x31D4
  699. #define WM8995_WRITE_SEQUENCER_469 0x31D5
  700. #define WM8995_WRITE_SEQUENCER_470 0x31D6
  701. #define WM8995_WRITE_SEQUENCER_471 0x31D7
  702. #define WM8995_WRITE_SEQUENCER_472 0x31D8
  703. #define WM8995_WRITE_SEQUENCER_473 0x31D9
  704. #define WM8995_WRITE_SEQUENCER_474 0x31DA
  705. #define WM8995_WRITE_SEQUENCER_475 0x31DB
  706. #define WM8995_WRITE_SEQUENCER_476 0x31DC
  707. #define WM8995_WRITE_SEQUENCER_477 0x31DD
  708. #define WM8995_WRITE_SEQUENCER_478 0x31DE
  709. #define WM8995_WRITE_SEQUENCER_479 0x31DF
  710. #define WM8995_WRITE_SEQUENCER_480 0x31E0
  711. #define WM8995_WRITE_SEQUENCER_481 0x31E1
  712. #define WM8995_WRITE_SEQUENCER_482 0x31E2
  713. #define WM8995_WRITE_SEQUENCER_483 0x31E3
  714. #define WM8995_WRITE_SEQUENCER_484 0x31E4
  715. #define WM8995_WRITE_SEQUENCER_485 0x31E5
  716. #define WM8995_WRITE_SEQUENCER_486 0x31E6
  717. #define WM8995_WRITE_SEQUENCER_487 0x31E7
  718. #define WM8995_WRITE_SEQUENCER_488 0x31E8
  719. #define WM8995_WRITE_SEQUENCER_489 0x31E9
  720. #define WM8995_WRITE_SEQUENCER_490 0x31EA
  721. #define WM8995_WRITE_SEQUENCER_491 0x31EB
  722. #define WM8995_WRITE_SEQUENCER_492 0x31EC
  723. #define WM8995_WRITE_SEQUENCER_493 0x31ED
  724. #define WM8995_WRITE_SEQUENCER_494 0x31EE
  725. #define WM8995_WRITE_SEQUENCER_495 0x31EF
  726. #define WM8995_WRITE_SEQUENCER_496 0x31F0
  727. #define WM8995_WRITE_SEQUENCER_497 0x31F1
  728. #define WM8995_WRITE_SEQUENCER_498 0x31F2
  729. #define WM8995_WRITE_SEQUENCER_499 0x31F3
  730. #define WM8995_WRITE_SEQUENCER_500 0x31F4
  731. #define WM8995_WRITE_SEQUENCER_501 0x31F5
  732. #define WM8995_WRITE_SEQUENCER_502 0x31F6
  733. #define WM8995_WRITE_SEQUENCER_503 0x31F7
  734. #define WM8995_WRITE_SEQUENCER_504 0x31F8
  735. #define WM8995_WRITE_SEQUENCER_505 0x31F9
  736. #define WM8995_WRITE_SEQUENCER_506 0x31FA
  737. #define WM8995_WRITE_SEQUENCER_507 0x31FB
  738. #define WM8995_WRITE_SEQUENCER_508 0x31FC
  739. #define WM8995_WRITE_SEQUENCER_509 0x31FD
  740. #define WM8995_WRITE_SEQUENCER_510 0x31FE
  741. #define WM8995_WRITE_SEQUENCER_511 0x31FF
  742. #define WM8995_REGISTER_COUNT 725
  743. #define WM8995_MAX_REGISTER 0x31FF
  744. #define WM8995_MAX_CACHED_REGISTER WM8995_MAX_REGISTER
  745. /*
  746. * Field Definitions.
  747. */
  748. /*
  749. * R0 (0x00) - Software Reset
  750. */
  751. #define WM8995_SW_RESET_MASK 0xFFFF /* SW_RESET - [15:0] */
  752. #define WM8995_SW_RESET_SHIFT 0 /* SW_RESET - [15:0] */
  753. #define WM8995_SW_RESET_WIDTH 16 /* SW_RESET - [15:0] */
  754. /*
  755. * R1 (0x01) - Power Management (1)
  756. */
  757. #define WM8995_MICB2_ENA 0x0200 /* MICB2_ENA */
  758. #define WM8995_MICB2_ENA_MASK 0x0200 /* MICB2_ENA */
  759. #define WM8995_MICB2_ENA_SHIFT 9 /* MICB2_ENA */
  760. #define WM8995_MICB2_ENA_WIDTH 1 /* MICB2_ENA */
  761. #define WM8995_MICB1_ENA 0x0100 /* MICB1_ENA */
  762. #define WM8995_MICB1_ENA_MASK 0x0100 /* MICB1_ENA */
  763. #define WM8995_MICB1_ENA_SHIFT 8 /* MICB1_ENA */
  764. #define WM8995_MICB1_ENA_WIDTH 1 /* MICB1_ENA */
  765. #define WM8995_HPOUT2L_ENA 0x0080 /* HPOUT2L_ENA */
  766. #define WM8995_HPOUT2L_ENA_MASK 0x0080 /* HPOUT2L_ENA */
  767. #define WM8995_HPOUT2L_ENA_SHIFT 7 /* HPOUT2L_ENA */
  768. #define WM8995_HPOUT2L_ENA_WIDTH 1 /* HPOUT2L_ENA */
  769. #define WM8995_HPOUT2R_ENA 0x0040 /* HPOUT2R_ENA */
  770. #define WM8995_HPOUT2R_ENA_MASK 0x0040 /* HPOUT2R_ENA */
  771. #define WM8995_HPOUT2R_ENA_SHIFT 6 /* HPOUT2R_ENA */
  772. #define WM8995_HPOUT2R_ENA_WIDTH 1 /* HPOUT2R_ENA */
  773. #define WM8995_HPOUT1L_ENA 0x0020 /* HPOUT1L_ENA */
  774. #define WM8995_HPOUT1L_ENA_MASK 0x0020 /* HPOUT1L_ENA */
  775. #define WM8995_HPOUT1L_ENA_SHIFT 5 /* HPOUT1L_ENA */
  776. #define WM8995_HPOUT1L_ENA_WIDTH 1 /* HPOUT1L_ENA */
  777. #define WM8995_HPOUT1R_ENA 0x0010 /* HPOUT1R_ENA */
  778. #define WM8995_HPOUT1R_ENA_MASK 0x0010 /* HPOUT1R_ENA */
  779. #define WM8995_HPOUT1R_ENA_SHIFT 4 /* HPOUT1R_ENA */
  780. #define WM8995_HPOUT1R_ENA_WIDTH 1 /* HPOUT1R_ENA */
  781. #define WM8995_BG_ENA 0x0001 /* BG_ENA */
  782. #define WM8995_BG_ENA_MASK 0x0001 /* BG_ENA */
  783. #define WM8995_BG_ENA_SHIFT 0 /* BG_ENA */
  784. #define WM8995_BG_ENA_WIDTH 1 /* BG_ENA */
  785. /*
  786. * R2 (0x02) - Power Management (2)
  787. */
  788. #define WM8995_OPCLK_ENA 0x0800 /* OPCLK_ENA */
  789. #define WM8995_OPCLK_ENA_MASK 0x0800 /* OPCLK_ENA */
  790. #define WM8995_OPCLK_ENA_SHIFT 11 /* OPCLK_ENA */
  791. #define WM8995_OPCLK_ENA_WIDTH 1 /* OPCLK_ENA */
  792. #define WM8995_IN1L_ENA 0x0020 /* IN1L_ENA */
  793. #define WM8995_IN1L_ENA_MASK 0x0020 /* IN1L_ENA */
  794. #define WM8995_IN1L_ENA_SHIFT 5 /* IN1L_ENA */
  795. #define WM8995_IN1L_ENA_WIDTH 1 /* IN1L_ENA */
  796. #define WM8995_IN1R_ENA 0x0010 /* IN1R_ENA */
  797. #define WM8995_IN1R_ENA_MASK 0x0010 /* IN1R_ENA */
  798. #define WM8995_IN1R_ENA_SHIFT 4 /* IN1R_ENA */
  799. #define WM8995_IN1R_ENA_WIDTH 1 /* IN1R_ENA */
  800. #define WM8995_LDO2_ENA 0x0002 /* LDO2_ENA */
  801. #define WM8995_LDO2_ENA_MASK 0x0002 /* LDO2_ENA */
  802. #define WM8995_LDO2_ENA_SHIFT 1 /* LDO2_ENA */
  803. #define WM8995_LDO2_ENA_WIDTH 1 /* LDO2_ENA */
  804. /*
  805. * R3 (0x03) - Power Management (3)
  806. */
  807. #define WM8995_AIF2ADCL_ENA 0x2000 /* AIF2ADCL_ENA */
  808. #define WM8995_AIF2ADCL_ENA_MASK 0x2000 /* AIF2ADCL_ENA */
  809. #define WM8995_AIF2ADCL_ENA_SHIFT 13 /* AIF2ADCL_ENA */
  810. #define WM8995_AIF2ADCL_ENA_WIDTH 1 /* AIF2ADCL_ENA */
  811. #define WM8995_AIF2ADCR_ENA 0x1000 /* AIF2ADCR_ENA */
  812. #define WM8995_AIF2ADCR_ENA_MASK 0x1000 /* AIF2ADCR_ENA */
  813. #define WM8995_AIF2ADCR_ENA_SHIFT 12 /* AIF2ADCR_ENA */
  814. #define WM8995_AIF2ADCR_ENA_WIDTH 1 /* AIF2ADCR_ENA */
  815. #define WM8995_AIF1ADC2L_ENA 0x0800 /* AIF1ADC2L_ENA */
  816. #define WM8995_AIF1ADC2L_ENA_MASK 0x0800 /* AIF1ADC2L_ENA */
  817. #define WM8995_AIF1ADC2L_ENA_SHIFT 11 /* AIF1ADC2L_ENA */
  818. #define WM8995_AIF1ADC2L_ENA_WIDTH 1 /* AIF1ADC2L_ENA */
  819. #define WM8995_AIF1ADC2R_ENA 0x0400 /* AIF1ADC2R_ENA */
  820. #define WM8995_AIF1ADC2R_ENA_MASK 0x0400 /* AIF1ADC2R_ENA */
  821. #define WM8995_AIF1ADC2R_ENA_SHIFT 10 /* AIF1ADC2R_ENA */
  822. #define WM8995_AIF1ADC2R_ENA_WIDTH 1 /* AIF1ADC2R_ENA */
  823. #define WM8995_AIF1ADC1L_ENA 0x0200 /* AIF1ADC1L_ENA */
  824. #define WM8995_AIF1ADC1L_ENA_MASK 0x0200 /* AIF1ADC1L_ENA */
  825. #define WM8995_AIF1ADC1L_ENA_SHIFT 9 /* AIF1ADC1L_ENA */
  826. #define WM8995_AIF1ADC1L_ENA_WIDTH 1 /* AIF1ADC1L_ENA */
  827. #define WM8995_AIF1ADC1R_ENA 0x0100 /* AIF1ADC1R_ENA */
  828. #define WM8995_AIF1ADC1R_ENA_MASK 0x0100 /* AIF1ADC1R_ENA */
  829. #define WM8995_AIF1ADC1R_ENA_SHIFT 8 /* AIF1ADC1R_ENA */
  830. #define WM8995_AIF1ADC1R_ENA_WIDTH 1 /* AIF1ADC1R_ENA */
  831. #define WM8995_DMIC3L_ENA 0x0080 /* DMIC3L_ENA */
  832. #define WM8995_DMIC3L_ENA_MASK 0x0080 /* DMIC3L_ENA */
  833. #define WM8995_DMIC3L_ENA_SHIFT 7 /* DMIC3L_ENA */
  834. #define WM8995_DMIC3L_ENA_WIDTH 1 /* DMIC3L_ENA */
  835. #define WM8995_DMIC3R_ENA 0x0040 /* DMIC3R_ENA */
  836. #define WM8995_DMIC3R_ENA_MASK 0x0040 /* DMIC3R_ENA */
  837. #define WM8995_DMIC3R_ENA_SHIFT 6 /* DMIC3R_ENA */
  838. #define WM8995_DMIC3R_ENA_WIDTH 1 /* DMIC3R_ENA */
  839. #define WM8995_DMIC2L_ENA 0x0020 /* DMIC2L_ENA */
  840. #define WM8995_DMIC2L_ENA_MASK 0x0020 /* DMIC2L_ENA */
  841. #define WM8995_DMIC2L_ENA_SHIFT 5 /* DMIC2L_ENA */
  842. #define WM8995_DMIC2L_ENA_WIDTH 1 /* DMIC2L_ENA */
  843. #define WM8995_DMIC2R_ENA 0x0010 /* DMIC2R_ENA */
  844. #define WM8995_DMIC2R_ENA_MASK 0x0010 /* DMIC2R_ENA */
  845. #define WM8995_DMIC2R_ENA_SHIFT 4 /* DMIC2R_ENA */
  846. #define WM8995_DMIC2R_ENA_WIDTH 1 /* DMIC2R_ENA */
  847. #define WM8995_DMIC1L_ENA 0x0008 /* DMIC1L_ENA */
  848. #define WM8995_DMIC1L_ENA_MASK 0x0008 /* DMIC1L_ENA */
  849. #define WM8995_DMIC1L_ENA_SHIFT 3 /* DMIC1L_ENA */
  850. #define WM8995_DMIC1L_ENA_WIDTH 1 /* DMIC1L_ENA */
  851. #define WM8995_DMIC1R_ENA 0x0004 /* DMIC1R_ENA */
  852. #define WM8995_DMIC1R_ENA_MASK 0x0004 /* DMIC1R_ENA */
  853. #define WM8995_DMIC1R_ENA_SHIFT 2 /* DMIC1R_ENA */
  854. #define WM8995_DMIC1R_ENA_WIDTH 1 /* DMIC1R_ENA */
  855. #define WM8995_ADCL_ENA 0x0002 /* ADCL_ENA */
  856. #define WM8995_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */
  857. #define WM8995_ADCL_ENA_SHIFT 1 /* ADCL_ENA */
  858. #define WM8995_ADCL_ENA_WIDTH 1 /* ADCL_ENA */
  859. #define WM8995_ADCR_ENA 0x0001 /* ADCR_ENA */
  860. #define WM8995_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */
  861. #define WM8995_ADCR_ENA_SHIFT 0 /* ADCR_ENA */
  862. #define WM8995_ADCR_ENA_WIDTH 1 /* ADCR_ENA */
  863. /*
  864. * R4 (0x04) - Power Management (4)
  865. */
  866. #define WM8995_AIF2DACL_ENA 0x2000 /* AIF2DACL_ENA */
  867. #define WM8995_AIF2DACL_ENA_MASK 0x2000 /* AIF2DACL_ENA */
  868. #define WM8995_AIF2DACL_ENA_SHIFT 13 /* AIF2DACL_ENA */
  869. #define WM8995_AIF2DACL_ENA_WIDTH 1 /* AIF2DACL_ENA */
  870. #define WM8995_AIF2DACR_ENA 0x1000 /* AIF2DACR_ENA */
  871. #define WM8995_AIF2DACR_ENA_MASK 0x1000 /* AIF2DACR_ENA */
  872. #define WM8995_AIF2DACR_ENA_SHIFT 12 /* AIF2DACR_ENA */
  873. #define WM8995_AIF2DACR_ENA_WIDTH 1 /* AIF2DACR_ENA */
  874. #define WM8995_AIF1DAC2L_ENA 0x0800 /* AIF1DAC2L_ENA */
  875. #define WM8995_AIF1DAC2L_ENA_MASK 0x0800 /* AIF1DAC2L_ENA */
  876. #define WM8995_AIF1DAC2L_ENA_SHIFT 11 /* AIF1DAC2L_ENA */
  877. #define WM8995_AIF1DAC2L_ENA_WIDTH 1 /* AIF1DAC2L_ENA */
  878. #define WM8995_AIF1DAC2R_ENA 0x0400 /* AIF1DAC2R_ENA */
  879. #define WM8995_AIF1DAC2R_ENA_MASK 0x0400 /* AIF1DAC2R_ENA */
  880. #define WM8995_AIF1DAC2R_ENA_SHIFT 10 /* AIF1DAC2R_ENA */
  881. #define WM8995_AIF1DAC2R_ENA_WIDTH 1 /* AIF1DAC2R_ENA */
  882. #define WM8995_AIF1DAC1L_ENA 0x0200 /* AIF1DAC1L_ENA */
  883. #define WM8995_AIF1DAC1L_ENA_MASK 0x0200 /* AIF1DAC1L_ENA */
  884. #define WM8995_AIF1DAC1L_ENA_SHIFT 9 /* AIF1DAC1L_ENA */
  885. #define WM8995_AIF1DAC1L_ENA_WIDTH 1 /* AIF1DAC1L_ENA */
  886. #define WM8995_AIF1DAC1R_ENA 0x0100 /* AIF1DAC1R_ENA */
  887. #define WM8995_AIF1DAC1R_ENA_MASK 0x0100 /* AIF1DAC1R_ENA */
  888. #define WM8995_AIF1DAC1R_ENA_SHIFT 8 /* AIF1DAC1R_ENA */
  889. #define WM8995_AIF1DAC1R_ENA_WIDTH 1 /* AIF1DAC1R_ENA */
  890. #define WM8995_DAC2L_ENA 0x0008 /* DAC2L_ENA */
  891. #define WM8995_DAC2L_ENA_MASK 0x0008 /* DAC2L_ENA */
  892. #define WM8995_DAC2L_ENA_SHIFT 3 /* DAC2L_ENA */
  893. #define WM8995_DAC2L_ENA_WIDTH 1 /* DAC2L_ENA */
  894. #define WM8995_DAC2R_ENA 0x0004 /* DAC2R_ENA */
  895. #define WM8995_DAC2R_ENA_MASK 0x0004 /* DAC2R_ENA */
  896. #define WM8995_DAC2R_ENA_SHIFT 2 /* DAC2R_ENA */
  897. #define WM8995_DAC2R_ENA_WIDTH 1 /* DAC2R_ENA */
  898. #define WM8995_DAC1L_ENA 0x0002 /* DAC1L_ENA */
  899. #define WM8995_DAC1L_ENA_MASK 0x0002 /* DAC1L_ENA */
  900. #define WM8995_DAC1L_ENA_SHIFT 1 /* DAC1L_ENA */
  901. #define WM8995_DAC1L_ENA_WIDTH 1 /* DAC1L_ENA */
  902. #define WM8995_DAC1R_ENA 0x0001 /* DAC1R_ENA */
  903. #define WM8995_DAC1R_ENA_MASK 0x0001 /* DAC1R_ENA */
  904. #define WM8995_DAC1R_ENA_SHIFT 0 /* DAC1R_ENA */
  905. #define WM8995_DAC1R_ENA_WIDTH 1 /* DAC1R_ENA */
  906. /*
  907. * R5 (0x05) - Power Management (5)
  908. */
  909. #define WM8995_DMIC_SRC2_MASK 0x0300 /* DMIC_SRC2 - [9:8] */
  910. #define WM8995_DMIC_SRC2_SHIFT 8 /* DMIC_SRC2 - [9:8] */
  911. #define WM8995_DMIC_SRC2_WIDTH 2 /* DMIC_SRC2 - [9:8] */
  912. #define WM8995_DMIC_SRC1_MASK 0x00C0 /* DMIC_SRC1 - [7:6] */
  913. #define WM8995_DMIC_SRC1_SHIFT 6 /* DMIC_SRC1 - [7:6] */
  914. #define WM8995_DMIC_SRC1_WIDTH 2 /* DMIC_SRC1 - [7:6] */
  915. #define WM8995_AIF3_TRI 0x0020 /* AIF3_TRI */
  916. #define WM8995_AIF3_TRI_MASK 0x0020 /* AIF3_TRI */
  917. #define WM8995_AIF3_TRI_SHIFT 5 /* AIF3_TRI */
  918. #define WM8995_AIF3_TRI_WIDTH 1 /* AIF3_TRI */
  919. #define WM8995_AIF3_ADCDAT_SRC_MASK 0x0018 /* AIF3_ADCDAT_SRC - [4:3] */
  920. #define WM8995_AIF3_ADCDAT_SRC_SHIFT 3 /* AIF3_ADCDAT_SRC - [4:3] */
  921. #define WM8995_AIF3_ADCDAT_SRC_WIDTH 2 /* AIF3_ADCDAT_SRC - [4:3] */
  922. #define WM8995_AIF2_ADCDAT_SRC 0x0004 /* AIF2_ADCDAT_SRC */
  923. #define WM8995_AIF2_ADCDAT_SRC_MASK 0x0004 /* AIF2_ADCDAT_SRC */
  924. #define WM8995_AIF2_ADCDAT_SRC_SHIFT 2 /* AIF2_ADCDAT_SRC */
  925. #define WM8995_AIF2_ADCDAT_SRC_WIDTH 1 /* AIF2_ADCDAT_SRC */
  926. #define WM8995_AIF2_DACDAT_SRC 0x0002 /* AIF2_DACDAT_SRC */
  927. #define WM8995_AIF2_DACDAT_SRC_MASK 0x0002 /* AIF2_DACDAT_SRC */
  928. #define WM8995_AIF2_DACDAT_SRC_SHIFT 1 /* AIF2_DACDAT_SRC */
  929. #define WM8995_AIF2_DACDAT_SRC_WIDTH 1 /* AIF2_DACDAT_SRC */
  930. #define WM8995_AIF1_DACDAT_SRC 0x0001 /* AIF1_DACDAT_SRC */
  931. #define WM8995_AIF1_DACDAT_SRC_MASK 0x0001 /* AIF1_DACDAT_SRC */
  932. #define WM8995_AIF1_DACDAT_SRC_SHIFT 0 /* AIF1_DACDAT_SRC */
  933. #define WM8995_AIF1_DACDAT_SRC_WIDTH 1 /* AIF1_DACDAT_SRC */
  934. /*
  935. * R16 (0x10) - Left Line Input 1 Volume
  936. */
  937. #define WM8995_IN1_VU 0x0080 /* IN1_VU */
  938. #define WM8995_IN1_VU_MASK 0x0080 /* IN1_VU */
  939. #define WM8995_IN1_VU_SHIFT 7 /* IN1_VU */
  940. #define WM8995_IN1_VU_WIDTH 1 /* IN1_VU */
  941. #define WM8995_IN1L_ZC 0x0020 /* IN1L_ZC */
  942. #define WM8995_IN1L_ZC_MASK 0x0020 /* IN1L_ZC */
  943. #define WM8995_IN1L_ZC_SHIFT 5 /* IN1L_ZC */
  944. #define WM8995_IN1L_ZC_WIDTH 1 /* IN1L_ZC */
  945. #define WM8995_IN1L_VOL_MASK 0x001F /* IN1L_VOL - [4:0] */
  946. #define WM8995_IN1L_VOL_SHIFT 0 /* IN1L_VOL - [4:0] */
  947. #define WM8995_IN1L_VOL_WIDTH 5 /* IN1L_VOL - [4:0] */
  948. /*
  949. * R17 (0x11) - Right Line Input 1 Volume
  950. */
  951. #define WM8995_IN1_VU 0x0080 /* IN1_VU */
  952. #define WM8995_IN1_VU_MASK 0x0080 /* IN1_VU */
  953. #define WM8995_IN1_VU_SHIFT 7 /* IN1_VU */
  954. #define WM8995_IN1_VU_WIDTH 1 /* IN1_VU */
  955. #define WM8995_IN1R_ZC 0x0020 /* IN1R_ZC */
  956. #define WM8995_IN1R_ZC_MASK 0x0020 /* IN1R_ZC */
  957. #define WM8995_IN1R_ZC_SHIFT 5 /* IN1R_ZC */
  958. #define WM8995_IN1R_ZC_WIDTH 1 /* IN1R_ZC */
  959. #define WM8995_IN1R_VOL_MASK 0x001F /* IN1R_VOL - [4:0] */
  960. #define WM8995_IN1R_VOL_SHIFT 0 /* IN1R_VOL - [4:0] */
  961. #define WM8995_IN1R_VOL_WIDTH 5 /* IN1R_VOL - [4:0] */
  962. /*
  963. * R18 (0x12) - Left Line Input Control
  964. */
  965. #define WM8995_IN1L_BOOST_MASK 0x0030 /* IN1L_BOOST - [5:4] */
  966. #define WM8995_IN1L_BOOST_SHIFT 4 /* IN1L_BOOST - [5:4] */
  967. #define WM8995_IN1L_BOOST_WIDTH 2 /* IN1L_BOOST - [5:4] */
  968. #define WM8995_IN1L_MODE_MASK 0x000C /* IN1L_MODE - [3:2] */
  969. #define WM8995_IN1L_MODE_SHIFT 2 /* IN1L_MODE - [3:2] */
  970. #define WM8995_IN1L_MODE_WIDTH 2 /* IN1L_MODE - [3:2] */
  971. #define WM8995_IN1R_MODE_MASK 0x0003 /* IN1R_MODE - [1:0] */
  972. #define WM8995_IN1R_MODE_SHIFT 0 /* IN1R_MODE - [1:0] */
  973. #define WM8995_IN1R_MODE_WIDTH 2 /* IN1R_MODE - [1:0] */
  974. /*
  975. * R24 (0x18) - DAC1 Left Volume
  976. */
  977. #define WM8995_DAC1L_MUTE 0x0200 /* DAC1L_MUTE */
  978. #define WM8995_DAC1L_MUTE_MASK 0x0200 /* DAC1L_MUTE */
  979. #define WM8995_DAC1L_MUTE_SHIFT 9 /* DAC1L_MUTE */
  980. #define WM8995_DAC1L_MUTE_WIDTH 1 /* DAC1L_MUTE */
  981. #define WM8995_DAC1_VU 0x0100 /* DAC1_VU */
  982. #define WM8995_DAC1_VU_MASK 0x0100 /* DAC1_VU */
  983. #define WM8995_DAC1_VU_SHIFT 8 /* DAC1_VU */
  984. #define WM8995_DAC1_VU_WIDTH 1 /* DAC1_VU */
  985. #define WM8995_DAC1L_VOL_MASK 0x00FF /* DAC1L_VOL - [7:0] */
  986. #define WM8995_DAC1L_VOL_SHIFT 0 /* DAC1L_VOL - [7:0] */
  987. #define WM8995_DAC1L_VOL_WIDTH 8 /* DAC1L_VOL - [7:0] */
  988. /*
  989. * R25 (0x19) - DAC1 Right Volume
  990. */
  991. #define WM8995_DAC1R_MUTE 0x0200 /* DAC1R_MUTE */
  992. #define WM8995_DAC1R_MUTE_MASK 0x0200 /* DAC1R_MUTE */
  993. #define WM8995_DAC1R_MUTE_SHIFT 9 /* DAC1R_MUTE */
  994. #define WM8995_DAC1R_MUTE_WIDTH 1 /* DAC1R_MUTE */
  995. #define WM8995_DAC1_VU 0x0100 /* DAC1_VU */
  996. #define WM8995_DAC1_VU_MASK 0x0100 /* DAC1_VU */
  997. #define WM8995_DAC1_VU_SHIFT 8 /* DAC1_VU */
  998. #define WM8995_DAC1_VU_WIDTH 1 /* DAC1_VU */
  999. #define WM8995_DAC1R_VOL_MASK 0x00FF /* DAC1R_VOL - [7:0] */
  1000. #define WM8995_DAC1R_VOL_SHIFT 0 /* DAC1R_VOL - [7:0] */
  1001. #define WM8995_DAC1R_VOL_WIDTH 8 /* DAC1R_VOL - [7:0] */
  1002. /*
  1003. * R26 (0x1A) - DAC2 Left Volume
  1004. */
  1005. #define WM8995_DAC2L_MUTE 0x0200 /* DAC2L_MUTE */
  1006. #define WM8995_DAC2L_MUTE_MASK 0x0200 /* DAC2L_MUTE */
  1007. #define WM8995_DAC2L_MUTE_SHIFT 9 /* DAC2L_MUTE */
  1008. #define WM8995_DAC2L_MUTE_WIDTH 1 /* DAC2L_MUTE */
  1009. #define WM8995_DAC2_VU 0x0100 /* DAC2_VU */
  1010. #define WM8995_DAC2_VU_MASK 0x0100 /* DAC2_VU */
  1011. #define WM8995_DAC2_VU_SHIFT 8 /* DAC2_VU */
  1012. #define WM8995_DAC2_VU_WIDTH 1 /* DAC2_VU */
  1013. #define WM8995_DAC2L_VOL_MASK 0x00FF /* DAC2L_VOL - [7:0] */
  1014. #define WM8995_DAC2L_VOL_SHIFT 0 /* DAC2L_VOL - [7:0] */
  1015. #define WM8995_DAC2L_VOL_WIDTH 8 /* DAC2L_VOL - [7:0] */
  1016. /*
  1017. * R27 (0x1B) - DAC2 Right Volume
  1018. */
  1019. #define WM8995_DAC2R_MUTE 0x0200 /* DAC2R_MUTE */
  1020. #define WM8995_DAC2R_MUTE_MASK 0x0200 /* DAC2R_MUTE */
  1021. #define WM8995_DAC2R_MUTE_SHIFT 9 /* DAC2R_MUTE */
  1022. #define WM8995_DAC2R_MUTE_WIDTH 1 /* DAC2R_MUTE */
  1023. #define WM8995_DAC2_VU 0x0100 /* DAC2_VU */
  1024. #define WM8995_DAC2_VU_MASK 0x0100 /* DAC2_VU */
  1025. #define WM8995_DAC2_VU_SHIFT 8 /* DAC2_VU */
  1026. #define WM8995_DAC2_VU_WIDTH 1 /* DAC2_VU */
  1027. #define WM8995_DAC2R_VOL_MASK 0x00FF /* DAC2R_VOL - [7:0] */
  1028. #define WM8995_DAC2R_VOL_SHIFT 0 /* DAC2R_VOL - [7:0] */
  1029. #define WM8995_DAC2R_VOL_WIDTH 8 /* DAC2R_VOL - [7:0] */
  1030. /*
  1031. * R28 (0x1C) - Output Volume ZC (1)
  1032. */
  1033. #define WM8995_HPOUT2L_ZC 0x0008 /* HPOUT2L_ZC */
  1034. #define WM8995_HPOUT2L_ZC_MASK 0x0008 /* HPOUT2L_ZC */
  1035. #define WM8995_HPOUT2L_ZC_SHIFT 3 /* HPOUT2L_ZC */
  1036. #define WM8995_HPOUT2L_ZC_WIDTH 1 /* HPOUT2L_ZC */
  1037. #define WM8995_HPOUT2R_ZC 0x0004 /* HPOUT2R_ZC */
  1038. #define WM8995_HPOUT2R_ZC_MASK 0x0004 /* HPOUT2R_ZC */
  1039. #define WM8995_HPOUT2R_ZC_SHIFT 2 /* HPOUT2R_ZC */
  1040. #define WM8995_HPOUT2R_ZC_WIDTH 1 /* HPOUT2R_ZC */
  1041. #define WM8995_HPOUT1L_ZC 0x0002 /* HPOUT1L_ZC */
  1042. #define WM8995_HPOUT1L_ZC_MASK 0x0002 /* HPOUT1L_ZC */
  1043. #define WM8995_HPOUT1L_ZC_SHIFT 1 /* HPOUT1L_ZC */
  1044. #define WM8995_HPOUT1L_ZC_WIDTH 1 /* HPOUT1L_ZC */
  1045. #define WM8995_HPOUT1R_ZC 0x0001 /* HPOUT1R_ZC */
  1046. #define WM8995_HPOUT1R_ZC_MASK 0x0001 /* HPOUT1R_ZC */
  1047. #define WM8995_HPOUT1R_ZC_SHIFT 0 /* HPOUT1R_ZC */
  1048. #define WM8995_HPOUT1R_ZC_WIDTH 1 /* HPOUT1R_ZC */
  1049. /*
  1050. * R32 (0x20) - MICBIAS (1)
  1051. */
  1052. #define WM8995_MICB1_MODE 0x0008 /* MICB1_MODE */
  1053. #define WM8995_MICB1_MODE_MASK 0x0008 /* MICB1_MODE */
  1054. #define WM8995_MICB1_MODE_SHIFT 3 /* MICB1_MODE */
  1055. #define WM8995_MICB1_MODE_WIDTH 1 /* MICB1_MODE */
  1056. #define WM8995_MICB1_LVL_MASK 0x0006 /* MICB1_LVL - [2:1] */
  1057. #define WM8995_MICB1_LVL_SHIFT 1 /* MICB1_LVL - [2:1] */
  1058. #define WM8995_MICB1_LVL_WIDTH 2 /* MICB1_LVL - [2:1] */
  1059. #define WM8995_MICB1_DISCH 0x0001 /* MICB1_DISCH */
  1060. #define WM8995_MICB1_DISCH_MASK 0x0001 /* MICB1_DISCH */
  1061. #define WM8995_MICB1_DISCH_SHIFT 0 /* MICB1_DISCH */
  1062. #define WM8995_MICB1_DISCH_WIDTH 1 /* MICB1_DISCH */
  1063. /*
  1064. * R33 (0x21) - MICBIAS (2)
  1065. */
  1066. #define WM8995_MICB2_MODE 0x0008 /* MICB2_MODE */
  1067. #define WM8995_MICB2_MODE_MASK 0x0008 /* MICB2_MODE */
  1068. #define WM8995_MICB2_MODE_SHIFT 3 /* MICB2_MODE */
  1069. #define WM8995_MICB2_MODE_WIDTH 1 /* MICB2_MODE */
  1070. #define WM8995_MICB2_LVL_MASK 0x0006 /* MICB2_LVL - [2:1] */
  1071. #define WM8995_MICB2_LVL_SHIFT 1 /* MICB2_LVL - [2:1] */
  1072. #define WM8995_MICB2_LVL_WIDTH 2 /* MICB2_LVL - [2:1] */
  1073. #define WM8995_MICB2_DISCH 0x0001 /* MICB2_DISCH */
  1074. #define WM8995_MICB2_DISCH_MASK 0x0001 /* MICB2_DISCH */
  1075. #define WM8995_MICB2_DISCH_SHIFT 0 /* MICB2_DISCH */
  1076. #define WM8995_MICB2_DISCH_WIDTH 1 /* MICB2_DISCH */
  1077. /*
  1078. * R40 (0x28) - LDO 1
  1079. */
  1080. #define WM8995_LDO1_MODE 0x0020 /* LDO1_MODE */
  1081. #define WM8995_LDO1_MODE_MASK 0x0020 /* LDO1_MODE */
  1082. #define WM8995_LDO1_MODE_SHIFT 5 /* LDO1_MODE */
  1083. #define WM8995_LDO1_MODE_WIDTH 1 /* LDO1_MODE */
  1084. #define WM8995_LDO1_VSEL_MASK 0x0006 /* LDO1_VSEL - [2:1] */
  1085. #define WM8995_LDO1_VSEL_SHIFT 1 /* LDO1_VSEL - [2:1] */
  1086. #define WM8995_LDO1_VSEL_WIDTH 2 /* LDO1_VSEL - [2:1] */
  1087. #define WM8995_LDO1_DISCH 0x0001 /* LDO1_DISCH */
  1088. #define WM8995_LDO1_DISCH_MASK 0x0001 /* LDO1_DISCH */
  1089. #define WM8995_LDO1_DISCH_SHIFT 0 /* LDO1_DISCH */
  1090. #define WM8995_LDO1_DISCH_WIDTH 1 /* LDO1_DISCH */
  1091. /*
  1092. * R41 (0x29) - LDO 2
  1093. */
  1094. #define WM8995_LDO2_MODE 0x0020 /* LDO2_MODE */
  1095. #define WM8995_LDO2_MODE_MASK 0x0020 /* LDO2_MODE */
  1096. #define WM8995_LDO2_MODE_SHIFT 5 /* LDO2_MODE */
  1097. #define WM8995_LDO2_MODE_WIDTH 1 /* LDO2_MODE */
  1098. #define WM8995_LDO2_VSEL_MASK 0x001E /* LDO2_VSEL - [4:1] */
  1099. #define WM8995_LDO2_VSEL_SHIFT 1 /* LDO2_VSEL - [4:1] */
  1100. #define WM8995_LDO2_VSEL_WIDTH 4 /* LDO2_VSEL - [4:1] */
  1101. #define WM8995_LDO2_DISCH 0x0001 /* LDO2_DISCH */
  1102. #define WM8995_LDO2_DISCH_MASK 0x0001 /* LDO2_DISCH */
  1103. #define WM8995_LDO2_DISCH_SHIFT 0 /* LDO2_DISCH */
  1104. #define WM8995_LDO2_DISCH_WIDTH 1 /* LDO2_DISCH */
  1105. /*
  1106. * R48 (0x30) - Accessory Detect Mode1
  1107. */
  1108. #define WM8995_JD_MODE_MASK 0x0003 /* JD_MODE - [1:0] */
  1109. #define WM8995_JD_MODE_SHIFT 0 /* JD_MODE - [1:0] */
  1110. #define WM8995_JD_MODE_WIDTH 2 /* JD_MODE - [1:0] */
  1111. /*
  1112. * R49 (0x31) - Accessory Detect Mode2
  1113. */
  1114. #define WM8995_VID_ENA 0x0001 /* VID_ENA */
  1115. #define WM8995_VID_ENA_MASK 0x0001 /* VID_ENA */
  1116. #define WM8995_VID_ENA_SHIFT 0 /* VID_ENA */
  1117. #define WM8995_VID_ENA_WIDTH 1 /* VID_ENA */
  1118. /*
  1119. * R52 (0x34) - Headphone Detect1
  1120. */
  1121. #define WM8995_HP_RAMPRATE 0x0002 /* HP_RAMPRATE */
  1122. #define WM8995_HP_RAMPRATE_MASK 0x0002 /* HP_RAMPRATE */
  1123. #define WM8995_HP_RAMPRATE_SHIFT 1 /* HP_RAMPRATE */
  1124. #define WM8995_HP_RAMPRATE_WIDTH 1 /* HP_RAMPRATE */
  1125. #define WM8995_HP_POLL 0x0001 /* HP_POLL */
  1126. #define WM8995_HP_POLL_MASK 0x0001 /* HP_POLL */
  1127. #define WM8995_HP_POLL_SHIFT 0 /* HP_POLL */
  1128. #define WM8995_HP_POLL_WIDTH 1 /* HP_POLL */
  1129. /*
  1130. * R53 (0x35) - Headphone Detect2
  1131. */
  1132. #define WM8995_HP_DONE 0x0080 /* HP_DONE */
  1133. #define WM8995_HP_DONE_MASK 0x0080 /* HP_DONE */
  1134. #define WM8995_HP_DONE_SHIFT 7 /* HP_DONE */
  1135. #define WM8995_HP_DONE_WIDTH 1 /* HP_DONE */
  1136. #define WM8995_HP_LVL_MASK 0x007F /* HP_LVL - [6:0] */
  1137. #define WM8995_HP_LVL_SHIFT 0 /* HP_LVL - [6:0] */
  1138. #define WM8995_HP_LVL_WIDTH 7 /* HP_LVL - [6:0] */
  1139. /*
  1140. * R56 (0x38) - Mic Detect (1)
  1141. */
  1142. #define WM8995_MICD_RATE_MASK 0x7800 /* MICD_RATE - [14:11] */
  1143. #define WM8995_MICD_RATE_SHIFT 11 /* MICD_RATE - [14:11] */
  1144. #define WM8995_MICD_RATE_WIDTH 4 /* MICD_RATE - [14:11] */
  1145. #define WM8995_MICD_LVL_SEL_MASK 0x01F8 /* MICD_LVL_SEL - [8:3] */
  1146. #define WM8995_MICD_LVL_SEL_SHIFT 3 /* MICD_LVL_SEL - [8:3] */
  1147. #define WM8995_MICD_LVL_SEL_WIDTH 6 /* MICD_LVL_SEL - [8:3] */
  1148. #define WM8995_MICD_DBTIME 0x0002 /* MICD_DBTIME */
  1149. #define WM8995_MICD_DBTIME_MASK 0x0002 /* MICD_DBTIME */
  1150. #define WM8995_MICD_DBTIME_SHIFT 1 /* MICD_DBTIME */
  1151. #define WM8995_MICD_DBTIME_WIDTH 1 /* MICD_DBTIME */
  1152. #define WM8995_MICD_ENA 0x0001 /* MICD_ENA */
  1153. #define WM8995_MICD_ENA_MASK 0x0001 /* MICD_ENA */
  1154. #define WM8995_MICD_ENA_SHIFT 0 /* MICD_ENA */
  1155. #define WM8995_MICD_ENA_WIDTH 1 /* MICD_ENA */
  1156. /*
  1157. * R57 (0x39) - Mic Detect (2)
  1158. */
  1159. #define WM8995_MICD_LVL_MASK 0x01FC /* MICD_LVL - [8:2] */
  1160. #define WM8995_MICD_LVL_SHIFT 2 /* MICD_LVL - [8:2] */
  1161. #define WM8995_MICD_LVL_WIDTH 7 /* MICD_LVL - [8:2] */
  1162. #define WM8995_MICD_VALID 0x0002 /* MICD_VALID */
  1163. #define WM8995_MICD_VALID_MASK 0x0002 /* MICD_VALID */
  1164. #define WM8995_MICD_VALID_SHIFT 1 /* MICD_VALID */
  1165. #define WM8995_MICD_VALID_WIDTH 1 /* MICD_VALID */
  1166. #define WM8995_MICD_STS 0x0001 /* MICD_STS */
  1167. #define WM8995_MICD_STS_MASK 0x0001 /* MICD_STS */
  1168. #define WM8995_MICD_STS_SHIFT 0 /* MICD_STS */
  1169. #define WM8995_MICD_STS_WIDTH 1 /* MICD_STS */
  1170. /*
  1171. * R64 (0x40) - Charge Pump (1)
  1172. */
  1173. #define WM8995_CP_ENA 0x8000 /* CP_ENA */
  1174. #define WM8995_CP_ENA_MASK 0x8000 /* CP_ENA */
  1175. #define WM8995_CP_ENA_SHIFT 15 /* CP_ENA */
  1176. #define WM8995_CP_ENA_WIDTH 1 /* CP_ENA */
  1177. /*
  1178. * R69 (0x45) - Class W (1)
  1179. */
  1180. #define WM8995_CP_DYN_SRC_SEL_MASK 0x0300 /* CP_DYN_SRC_SEL - [9:8] */
  1181. #define WM8995_CP_DYN_SRC_SEL_SHIFT 8 /* CP_DYN_SRC_SEL - [9:8] */
  1182. #define WM8995_CP_DYN_SRC_SEL_WIDTH 2 /* CP_DYN_SRC_SEL - [9:8] */
  1183. #define WM8995_CP_DYN_PWR 0x0001 /* CP_DYN_PWR */
  1184. #define WM8995_CP_DYN_PWR_MASK 0x0001 /* CP_DYN_PWR */
  1185. #define WM8995_CP_DYN_PWR_SHIFT 0 /* CP_DYN_PWR */
  1186. #define WM8995_CP_DYN_PWR_WIDTH 1 /* CP_DYN_PWR */
  1187. /*
  1188. * R80 (0x50) - DC Servo (1)
  1189. */
  1190. #define WM8995_DCS_ENA_CHAN_3 0x0008 /* DCS_ENA_CHAN_3 */
  1191. #define WM8995_DCS_ENA_CHAN_3_MASK 0x0008 /* DCS_ENA_CHAN_3 */
  1192. #define WM8995_DCS_ENA_CHAN_3_SHIFT 3 /* DCS_ENA_CHAN_3 */
  1193. #define WM8995_DCS_ENA_CHAN_3_WIDTH 1 /* DCS_ENA_CHAN_3 */
  1194. #define WM8995_DCS_ENA_CHAN_2 0x0004 /* DCS_ENA_CHAN_2 */
  1195. #define WM8995_DCS_ENA_CHAN_2_MASK 0x0004 /* DCS_ENA_CHAN_2 */
  1196. #define WM8995_DCS_ENA_CHAN_2_SHIFT 2 /* DCS_ENA_CHAN_2 */
  1197. #define WM8995_DCS_ENA_CHAN_2_WIDTH 1 /* DCS_ENA_CHAN_2 */
  1198. #define WM8995_DCS_ENA_CHAN_1 0x0002 /* DCS_ENA_CHAN_1 */
  1199. #define WM8995_DCS_ENA_CHAN_1_MASK 0x0002 /* DCS_ENA_CHAN_1 */
  1200. #define WM8995_DCS_ENA_CHAN_1_SHIFT 1 /* DCS_ENA_CHAN_1 */
  1201. #define WM8995_DCS_ENA_CHAN_1_WIDTH 1 /* DCS_ENA_CHAN_1 */
  1202. #define WM8995_DCS_ENA_CHAN_0 0x0001 /* DCS_ENA_CHAN_0 */
  1203. #define WM8995_DCS_ENA_CHAN_0_MASK 0x0001 /* DCS_ENA_CHAN_0 */
  1204. #define WM8995_DCS_ENA_CHAN_0_SHIFT 0 /* DCS_ENA_CHAN_0 */
  1205. #define WM8995_DCS_ENA_CHAN_0_WIDTH 1 /* DCS_ENA_CHAN_0 */
  1206. /*
  1207. * R81 (0x51) - DC Servo (2)
  1208. */
  1209. #define WM8995_DCS_TRIG_SINGLE_3 0x8000 /* DCS_TRIG_SINGLE_3 */
  1210. #define WM8995_DCS_TRIG_SINGLE_3_MASK 0x8000 /* DCS_TRIG_SINGLE_3 */
  1211. #define WM8995_DCS_TRIG_SINGLE_3_SHIFT 15 /* DCS_TRIG_SINGLE_3 */
  1212. #define WM8995_DCS_TRIG_SINGLE_3_WIDTH 1 /* DCS_TRIG_SINGLE_3 */
  1213. #define WM8995_DCS_TRIG_SINGLE_2 0x4000 /* DCS_TRIG_SINGLE_2 */
  1214. #define WM8995_DCS_TRIG_SINGLE_2_MASK 0x4000 /* DCS_TRIG_SINGLE_2 */
  1215. #define WM8995_DCS_TRIG_SINGLE_2_SHIFT 14 /* DCS_TRIG_SINGLE_2 */
  1216. #define WM8995_DCS_TRIG_SINGLE_2_WIDTH 1 /* DCS_TRIG_SINGLE_2 */
  1217. #define WM8995_DCS_TRIG_SINGLE_1 0x2000 /* DCS_TRIG_SINGLE_1 */
  1218. #define WM8995_DCS_TRIG_SINGLE_1_MASK 0x2000 /* DCS_TRIG_SINGLE_1 */
  1219. #define WM8995_DCS_TRIG_SINGLE_1_SHIFT 13 /* DCS_TRIG_SINGLE_1 */
  1220. #define WM8995_DCS_TRIG_SINGLE_1_WIDTH 1 /* DCS_TRIG_SINGLE_1 */
  1221. #define WM8995_DCS_TRIG_SINGLE_0 0x1000 /* DCS_TRIG_SINGLE_0 */
  1222. #define WM8995_DCS_TRIG_SINGLE_0_MASK 0x1000 /* DCS_TRIG_SINGLE_0 */
  1223. #define WM8995_DCS_TRIG_SINGLE_0_SHIFT 12 /* DCS_TRIG_SINGLE_0 */
  1224. #define WM8995_DCS_TRIG_SINGLE_0_WIDTH 1 /* DCS_TRIG_SINGLE_0 */
  1225. #define WM8995_DCS_TRIG_SERIES_3 0x0800 /* DCS_TRIG_SERIES_3 */
  1226. #define WM8995_DCS_TRIG_SERIES_3_MASK 0x0800 /* DCS_TRIG_SERIES_3 */
  1227. #define WM8995_DCS_TRIG_SERIES_3_SHIFT 11 /* DCS_TRIG_SERIES_3 */
  1228. #define WM8995_DCS_TRIG_SERIES_3_WIDTH 1 /* DCS_TRIG_SERIES_3 */
  1229. #define WM8995_DCS_TRIG_SERIES_2 0x0400 /* DCS_TRIG_SERIES_2 */
  1230. #define WM8995_DCS_TRIG_SERIES_2_MASK 0x0400 /* DCS_TRIG_SERIES_2 */
  1231. #define WM8995_DCS_TRIG_SERIES_2_SHIFT 10 /* DCS_TRIG_SERIES_2 */
  1232. #define WM8995_DCS_TRIG_SERIES_2_WIDTH 1 /* DCS_TRIG_SERIES_2 */
  1233. #define WM8995_DCS_TRIG_SERIES_1 0x0200 /* DCS_TRIG_SERIES_1 */
  1234. #define WM8995_DCS_TRIG_SERIES_1_MASK 0x0200 /* DCS_TRIG_SERIES_1 */
  1235. #define WM8995_DCS_TRIG_SERIES_1_SHIFT 9 /* DCS_TRIG_SERIES_1 */
  1236. #define WM8995_DCS_TRIG_SERIES_1_WIDTH 1 /* DCS_TRIG_SERIES_1 */
  1237. #define WM8995_DCS_TRIG_SERIES_0 0x0100 /* DCS_TRIG_SERIES_0 */
  1238. #define WM8995_DCS_TRIG_SERIES_0_MASK 0x0100 /* DCS_TRIG_SERIES_0 */
  1239. #define WM8995_DCS_TRIG_SERIES_0_SHIFT 8 /* DCS_TRIG_SERIES_0 */
  1240. #define WM8995_DCS_TRIG_SERIES_0_WIDTH 1 /* DCS_TRIG_SERIES_0 */
  1241. #define WM8995_DCS_TRIG_STARTUP_3 0x0080 /* DCS_TRIG_STARTUP_3 */
  1242. #define WM8995_DCS_TRIG_STARTUP_3_MASK 0x0080 /* DCS_TRIG_STARTUP_3 */
  1243. #define WM8995_DCS_TRIG_STARTUP_3_SHIFT 7 /* DCS_TRIG_STARTUP_3 */
  1244. #define WM8995_DCS_TRIG_STARTUP_3_WIDTH 1 /* DCS_TRIG_STARTUP_3 */
  1245. #define WM8995_DCS_TRIG_STARTUP_2 0x0040 /* DCS_TRIG_STARTUP_2 */
  1246. #define WM8995_DCS_TRIG_STARTUP_2_MASK 0x0040 /* DCS_TRIG_STARTUP_2 */
  1247. #define WM8995_DCS_TRIG_STARTUP_2_SHIFT 6 /* DCS_TRIG_STARTUP_2 */
  1248. #define WM8995_DCS_TRIG_STARTUP_2_WIDTH 1 /* DCS_TRIG_STARTUP_2 */
  1249. #define WM8995_DCS_TRIG_STARTUP_1 0x0020 /* DCS_TRIG_STARTUP_1 */
  1250. #define WM8995_DCS_TRIG_STARTUP_1_MASK 0x0020 /* DCS_TRIG_STARTUP_1 */
  1251. #define WM8995_DCS_TRIG_STARTUP_1_SHIFT 5 /* DCS_TRIG_STARTUP_1 */
  1252. #define WM8995_DCS_TRIG_STARTUP_1_WIDTH 1 /* DCS_TRIG_STARTUP_1 */
  1253. #define WM8995_DCS_TRIG_STARTUP_0 0x0010 /* DCS_TRIG_STARTUP_0 */
  1254. #define WM8995_DCS_TRIG_STARTUP_0_MASK 0x0010 /* DCS_TRIG_STARTUP_0 */
  1255. #define WM8995_DCS_TRIG_STARTUP_0_SHIFT 4 /* DCS_TRIG_STARTUP_0 */
  1256. #define WM8995_DCS_TRIG_STARTUP_0_WIDTH 1 /* DCS_TRIG_STARTUP_0 */
  1257. #define WM8995_DCS_TRIG_DAC_WR_3 0x0008 /* DCS_TRIG_DAC_WR_3 */
  1258. #define WM8995_DCS_TRIG_DAC_WR_3_MASK 0x0008 /* DCS_TRIG_DAC_WR_3 */
  1259. #define WM8995_DCS_TRIG_DAC_WR_3_SHIFT 3 /* DCS_TRIG_DAC_WR_3 */
  1260. #define WM8995_DCS_TRIG_DAC_WR_3_WIDTH 1 /* DCS_TRIG_DAC_WR_3 */
  1261. #define WM8995_DCS_TRIG_DAC_WR_2 0x0004 /* DCS_TRIG_DAC_WR_2 */
  1262. #define WM8995_DCS_TRIG_DAC_WR_2_MASK 0x0004 /* DCS_TRIG_DAC_WR_2 */
  1263. #define WM8995_DCS_TRIG_DAC_WR_2_SHIFT 2 /* DCS_TRIG_DAC_WR_2 */
  1264. #define WM8995_DCS_TRIG_DAC_WR_2_WIDTH 1 /* DCS_TRIG_DAC_WR_2 */
  1265. #define WM8995_DCS_TRIG_DAC_WR_1 0x0002 /* DCS_TRIG_DAC_WR_1 */
  1266. #define WM8995_DCS_TRIG_DAC_WR_1_MASK 0x0002 /* DCS_TRIG_DAC_WR_1 */
  1267. #define WM8995_DCS_TRIG_DAC_WR_1_SHIFT 1 /* DCS_TRIG_DAC_WR_1 */
  1268. #define WM8995_DCS_TRIG_DAC_WR_1_WIDTH 1 /* DCS_TRIG_DAC_WR_1 */
  1269. #define WM8995_DCS_TRIG_DAC_WR_0 0x0001 /* DCS_TRIG_DAC_WR_0 */
  1270. #define WM8995_DCS_TRIG_DAC_WR_0_MASK 0x0001 /* DCS_TRIG_DAC_WR_0 */
  1271. #define WM8995_DCS_TRIG_DAC_WR_0_SHIFT 0 /* DCS_TRIG_DAC_WR_0 */
  1272. #define WM8995_DCS_TRIG_DAC_WR_0_WIDTH 1 /* DCS_TRIG_DAC_WR_0 */
  1273. /*
  1274. * R82 (0x52) - DC Servo (3)
  1275. */
  1276. #define WM8995_DCS_TIMER_PERIOD_23_MASK 0x0F00 /* DCS_TIMER_PERIOD_23 - [11:8] */
  1277. #define WM8995_DCS_TIMER_PERIOD_23_SHIFT 8 /* DCS_TIMER_PERIOD_23 - [11:8] */
  1278. #define WM8995_DCS_TIMER_PERIOD_23_WIDTH 4 /* DCS_TIMER_PERIOD_23 - [11:8] */
  1279. #define WM8995_DCS_TIMER_PERIOD_01_MASK 0x000F /* DCS_TIMER_PERIOD_01 - [3:0] */
  1280. #define WM8995_DCS_TIMER_PERIOD_01_SHIFT 0 /* DCS_TIMER_PERIOD_01 - [3:0] */
  1281. #define WM8995_DCS_TIMER_PERIOD_01_WIDTH 4 /* DCS_TIMER_PERIOD_01 - [3:0] */
  1282. /*
  1283. * R84 (0x54) - DC Servo (5)
  1284. */
  1285. #define WM8995_DCS_SERIES_NO_23_MASK 0x7F00 /* DCS_SERIES_NO_23 - [14:8] */
  1286. #define WM8995_DCS_SERIES_NO_23_SHIFT 8 /* DCS_SERIES_NO_23 - [14:8] */
  1287. #define WM8995_DCS_SERIES_NO_23_WIDTH 7 /* DCS_SERIES_NO_23 - [14:8] */
  1288. #define WM8995_DCS_SERIES_NO_01_MASK 0x007F /* DCS_SERIES_NO_01 - [6:0] */
  1289. #define WM8995_DCS_SERIES_NO_01_SHIFT 0 /* DCS_SERIES_NO_01 - [6:0] */
  1290. #define WM8995_DCS_SERIES_NO_01_WIDTH 7 /* DCS_SERIES_NO_01 - [6:0] */
  1291. /*
  1292. * R85 (0x55) - DC Servo (6)
  1293. */
  1294. #define WM8995_DCS_DAC_WR_VAL_3_MASK 0xFF00 /* DCS_DAC_WR_VAL_3 - [15:8] */
  1295. #define WM8995_DCS_DAC_WR_VAL_3_SHIFT 8 /* DCS_DAC_WR_VAL_3 - [15:8] */
  1296. #define WM8995_DCS_DAC_WR_VAL_3_WIDTH 8 /* DCS_DAC_WR_VAL_3 - [15:8] */
  1297. #define WM8995_DCS_DAC_WR_VAL_2_MASK 0x00FF /* DCS_DAC_WR_VAL_2 - [7:0] */
  1298. #define WM8995_DCS_DAC_WR_VAL_2_SHIFT 0 /* DCS_DAC_WR_VAL_2 - [7:0] */
  1299. #define WM8995_DCS_DAC_WR_VAL_2_WIDTH 8 /* DCS_DAC_WR_VAL_2 - [7:0] */
  1300. /*
  1301. * R86 (0x56) - DC Servo (7)
  1302. */
  1303. #define WM8995_DCS_DAC_WR_VAL_1_MASK 0xFF00 /* DCS_DAC_WR_VAL_1 - [15:8] */
  1304. #define WM8995_DCS_DAC_WR_VAL_1_SHIFT 8 /* DCS_DAC_WR_VAL_1 - [15:8] */
  1305. #define WM8995_DCS_DAC_WR_VAL_1_WIDTH 8 /* DCS_DAC_WR_VAL_1 - [15:8] */
  1306. #define WM8995_DCS_DAC_WR_VAL_0_MASK 0x00FF /* DCS_DAC_WR_VAL_0 - [7:0] */
  1307. #define WM8995_DCS_DAC_WR_VAL_0_SHIFT 0 /* DCS_DAC_WR_VAL_0 - [7:0] */
  1308. #define WM8995_DCS_DAC_WR_VAL_0_WIDTH 8 /* DCS_DAC_WR_VAL_0 - [7:0] */
  1309. /*
  1310. * R87 (0x57) - DC Servo Readback 0
  1311. */
  1312. #define WM8995_DCS_CAL_COMPLETE_MASK 0x0F00 /* DCS_CAL_COMPLETE - [11:8] */
  1313. #define WM8995_DCS_CAL_COMPLETE_SHIFT 8 /* DCS_CAL_COMPLETE - [11:8] */
  1314. #define WM8995_DCS_CAL_COMPLETE_WIDTH 4 /* DCS_CAL_COMPLETE - [11:8] */
  1315. #define WM8995_DCS_DAC_WR_COMPLETE_MASK 0x00F0 /* DCS_DAC_WR_COMPLETE - [7:4] */
  1316. #define WM8995_DCS_DAC_WR_COMPLETE_SHIFT 4 /* DCS_DAC_WR_COMPLETE - [7:4] */
  1317. #define WM8995_DCS_DAC_WR_COMPLETE_WIDTH 4 /* DCS_DAC_WR_COMPLETE - [7:4] */
  1318. #define WM8995_DCS_STARTUP_COMPLETE_MASK 0x000F /* DCS_STARTUP_COMPLETE - [3:0] */
  1319. #define WM8995_DCS_STARTUP_COMPLETE_SHIFT 0 /* DCS_STARTUP_COMPLETE - [3:0] */
  1320. #define WM8995_DCS_STARTUP_COMPLETE_WIDTH 4 /* DCS_STARTUP_COMPLETE - [3:0] */
  1321. /*
  1322. * R96 (0x60) - Analogue HP (1)
  1323. */
  1324. #define WM8995_HPOUT1L_RMV_SHORT 0x0080 /* HPOUT1L_RMV_SHORT */
  1325. #define WM8995_HPOUT1L_RMV_SHORT_MASK 0x0080 /* HPOUT1L_RMV_SHORT */
  1326. #define WM8995_HPOUT1L_RMV_SHORT_SHIFT 7 /* HPOUT1L_RMV_SHORT */
  1327. #define WM8995_HPOUT1L_RMV_SHORT_WIDTH 1 /* HPOUT1L_RMV_SHORT */
  1328. #define WM8995_HPOUT1L_OUTP 0x0040 /* HPOUT1L_OUTP */
  1329. #define WM8995_HPOUT1L_OUTP_MASK 0x0040 /* HPOUT1L_OUTP */
  1330. #define WM8995_HPOUT1L_OUTP_SHIFT 6 /* HPOUT1L_OUTP */
  1331. #define WM8995_HPOUT1L_OUTP_WIDTH 1 /* HPOUT1L_OUTP */
  1332. #define WM8995_HPOUT1L_DLY 0x0020 /* HPOUT1L_DLY */
  1333. #define WM8995_HPOUT1L_DLY_MASK 0x0020 /* HPOUT1L_DLY */
  1334. #define WM8995_HPOUT1L_DLY_SHIFT 5 /* HPOUT1L_DLY */
  1335. #define WM8995_HPOUT1L_DLY_WIDTH 1 /* HPOUT1L_DLY */
  1336. #define WM8995_HPOUT1R_RMV_SHORT 0x0008 /* HPOUT1R_RMV_SHORT */
  1337. #define WM8995_HPOUT1R_RMV_SHORT_MASK 0x0008 /* HPOUT1R_RMV_SHORT */
  1338. #define WM8995_HPOUT1R_RMV_SHORT_SHIFT 3 /* HPOUT1R_RMV_SHORT */
  1339. #define WM8995_HPOUT1R_RMV_SHORT_WIDTH 1 /* HPOUT1R_RMV_SHORT */
  1340. #define WM8995_HPOUT1R_OUTP 0x0004 /* HPOUT1R_OUTP */
  1341. #define WM8995_HPOUT1R_OUTP_MASK 0x0004 /* HPOUT1R_OUTP */
  1342. #define WM8995_HPOUT1R_OUTP_SHIFT 2 /* HPOUT1R_OUTP */
  1343. #define WM8995_HPOUT1R_OUTP_WIDTH 1 /* HPOUT1R_OUTP */
  1344. #define WM8995_HPOUT1R_DLY 0x0002 /* HPOUT1R_DLY */
  1345. #define WM8995_HPOUT1R_DLY_MASK 0x0002 /* HPOUT1R_DLY */
  1346. #define WM8995_HPOUT1R_DLY_SHIFT 1 /* HPOUT1R_DLY */
  1347. #define WM8995_HPOUT1R_DLY_WIDTH 1 /* HPOUT1R_DLY */
  1348. /*
  1349. * R97 (0x61) - Analogue HP (2)
  1350. */
  1351. #define WM8995_HPOUT2L_RMV_SHORT 0x0080 /* HPOUT2L_RMV_SHORT */
  1352. #define WM8995_HPOUT2L_RMV_SHORT_MASK 0x0080 /* HPOUT2L_RMV_SHORT */
  1353. #define WM8995_HPOUT2L_RMV_SHORT_SHIFT 7 /* HPOUT2L_RMV_SHORT */
  1354. #define WM8995_HPOUT2L_RMV_SHORT_WIDTH 1 /* HPOUT2L_RMV_SHORT */
  1355. #define WM8995_HPOUT2L_OUTP 0x0040 /* HPOUT2L_OUTP */
  1356. #define WM8995_HPOUT2L_OUTP_MASK 0x0040 /* HPOUT2L_OUTP */
  1357. #define WM8995_HPOUT2L_OUTP_SHIFT 6 /* HPOUT2L_OUTP */
  1358. #define WM8995_HPOUT2L_OUTP_WIDTH 1 /* HPOUT2L_OUTP */
  1359. #define WM8995_HPOUT2L_DLY 0x0020 /* HPOUT2L_DLY */
  1360. #define WM8995_HPOUT2L_DLY_MASK 0x0020 /* HPOUT2L_DLY */
  1361. #define WM8995_HPOUT2L_DLY_SHIFT 5 /* HPOUT2L_DLY */
  1362. #define WM8995_HPOUT2L_DLY_WIDTH 1 /* HPOUT2L_DLY */
  1363. #define WM8995_HPOUT2R_RMV_SHORT 0x0008 /* HPOUT2R_RMV_SHORT */
  1364. #define WM8995_HPOUT2R_RMV_SHORT_MASK 0x0008 /* HPOUT2R_RMV_SHORT */
  1365. #define WM8995_HPOUT2R_RMV_SHORT_SHIFT 3 /* HPOUT2R_RMV_SHORT */
  1366. #define WM8995_HPOUT2R_RMV_SHORT_WIDTH 1 /* HPOUT2R_RMV_SHORT */
  1367. #define WM8995_HPOUT2R_OUTP 0x0004 /* HPOUT2R_OUTP */
  1368. #define WM8995_HPOUT2R_OUTP_MASK 0x0004 /* HPOUT2R_OUTP */
  1369. #define WM8995_HPOUT2R_OUTP_SHIFT 2 /* HPOUT2R_OUTP */
  1370. #define WM8995_HPOUT2R_OUTP_WIDTH 1 /* HPOUT2R_OUTP */
  1371. #define WM8995_HPOUT2R_DLY 0x0002 /* HPOUT2R_DLY */
  1372. #define WM8995_HPOUT2R_DLY_MASK 0x0002 /* HPOUT2R_DLY */
  1373. #define WM8995_HPOUT2R_DLY_SHIFT 1 /* HPOUT2R_DLY */
  1374. #define WM8995_HPOUT2R_DLY_WIDTH 1 /* HPOUT2R_DLY */
  1375. /*
  1376. * R256 (0x100) - Chip Revision
  1377. */
  1378. #define WM8995_CHIP_REV_MASK 0x000F /* CHIP_REV - [3:0] */
  1379. #define WM8995_CHIP_REV_SHIFT 0 /* CHIP_REV - [3:0] */
  1380. #define WM8995_CHIP_REV_WIDTH 4 /* CHIP_REV - [3:0] */
  1381. /*
  1382. * R257 (0x101) - Control Interface (1)
  1383. */
  1384. #define WM8995_REG_SYNC 0x8000 /* REG_SYNC */
  1385. #define WM8995_REG_SYNC_MASK 0x8000 /* REG_SYNC */
  1386. #define WM8995_REG_SYNC_SHIFT 15 /* REG_SYNC */
  1387. #define WM8995_REG_SYNC_WIDTH 1 /* REG_SYNC */
  1388. #define WM8995_SPI_CONTRD 0x0040 /* SPI_CONTRD */
  1389. #define WM8995_SPI_CONTRD_MASK 0x0040 /* SPI_CONTRD */
  1390. #define WM8995_SPI_CONTRD_SHIFT 6 /* SPI_CONTRD */
  1391. #define WM8995_SPI_CONTRD_WIDTH 1 /* SPI_CONTRD */
  1392. #define WM8995_SPI_4WIRE 0x0020 /* SPI_4WIRE */
  1393. #define WM8995_SPI_4WIRE_MASK 0x0020 /* SPI_4WIRE */
  1394. #define WM8995_SPI_4WIRE_SHIFT 5 /* SPI_4WIRE */
  1395. #define WM8995_SPI_4WIRE_WIDTH 1 /* SPI_4WIRE */
  1396. #define WM8995_SPI_CFG 0x0010 /* SPI_CFG */
  1397. #define WM8995_SPI_CFG_MASK 0x0010 /* SPI_CFG */
  1398. #define WM8995_SPI_CFG_SHIFT 4 /* SPI_CFG */
  1399. #define WM8995_SPI_CFG_WIDTH 1 /* SPI_CFG */
  1400. #define WM8995_AUTO_INC 0x0004 /* AUTO_INC */
  1401. #define WM8995_AUTO_INC_MASK 0x0004 /* AUTO_INC */
  1402. #define WM8995_AUTO_INC_SHIFT 2 /* AUTO_INC */
  1403. #define WM8995_AUTO_INC_WIDTH 1 /* AUTO_INC */
  1404. /*
  1405. * R258 (0x102) - Control Interface (2)
  1406. */
  1407. #define WM8995_CTRL_IF_SRC 0x0001 /* CTRL_IF_SRC */
  1408. #define WM8995_CTRL_IF_SRC_MASK 0x0001 /* CTRL_IF_SRC */
  1409. #define WM8995_CTRL_IF_SRC_SHIFT 0 /* CTRL_IF_SRC */
  1410. #define WM8995_CTRL_IF_SRC_WIDTH 1 /* CTRL_IF_SRC */
  1411. /*
  1412. * R272 (0x110) - Write Sequencer Ctrl (1)
  1413. */
  1414. #define WM8995_WSEQ_ENA 0x8000 /* WSEQ_ENA */
  1415. #define WM8995_WSEQ_ENA_MASK 0x8000 /* WSEQ_ENA */
  1416. #define WM8995_WSEQ_ENA_SHIFT 15 /* WSEQ_ENA */
  1417. #define WM8995_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */
  1418. #define WM8995_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */
  1419. #define WM8995_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */
  1420. #define WM8995_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */
  1421. #define WM8995_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */
  1422. #define WM8995_WSEQ_START 0x0100 /* WSEQ_START */
  1423. #define WM8995_WSEQ_START_MASK 0x0100 /* WSEQ_START */
  1424. #define WM8995_WSEQ_START_SHIFT 8 /* WSEQ_START */
  1425. #define WM8995_WSEQ_START_WIDTH 1 /* WSEQ_START */
  1426. #define WM8995_WSEQ_START_INDEX_MASK 0x007F /* WSEQ_START_INDEX - [6:0] */
  1427. #define WM8995_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [6:0] */
  1428. #define WM8995_WSEQ_START_INDEX_WIDTH 7 /* WSEQ_START_INDEX - [6:0] */
  1429. /*
  1430. * R273 (0x111) - Write Sequencer Ctrl (2)
  1431. */
  1432. #define WM8995_WSEQ_BUSY 0x0100 /* WSEQ_BUSY */
  1433. #define WM8995_WSEQ_BUSY_MASK 0x0100 /* WSEQ_BUSY */
  1434. #define WM8995_WSEQ_BUSY_SHIFT 8 /* WSEQ_BUSY */
  1435. #define WM8995_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */
  1436. #define WM8995_WSEQ_CURRENT_INDEX_MASK 0x007F /* WSEQ_CURRENT_INDEX - [6:0] */
  1437. #define WM8995_WSEQ_CURRENT_INDEX_SHIFT 0 /* WSEQ_CURRENT_INDEX - [6:0] */
  1438. #define WM8995_WSEQ_CURRENT_INDEX_WIDTH 7 /* WSEQ_CURRENT_INDEX - [6:0] */
  1439. /*
  1440. * R512 (0x200) - AIF1 Clocking (1)
  1441. */
  1442. #define WM8995_AIF1CLK_SRC_MASK 0x0018 /* AIF1CLK_SRC - [4:3] */
  1443. #define WM8995_AIF1CLK_SRC_SHIFT 3 /* AIF1CLK_SRC - [4:3] */
  1444. #define WM8995_AIF1CLK_SRC_WIDTH 2 /* AIF1CLK_SRC - [4:3] */
  1445. #define WM8995_AIF1CLK_INV 0x0004 /* AIF1CLK_INV */
  1446. #define WM8995_AIF1CLK_INV_MASK 0x0004 /* AIF1CLK_INV */
  1447. #define WM8995_AIF1CLK_INV_SHIFT 2 /* AIF1CLK_INV */
  1448. #define WM8995_AIF1CLK_INV_WIDTH 1 /* AIF1CLK_INV */
  1449. #define WM8995_AIF1CLK_DIV 0x0002 /* AIF1CLK_DIV */
  1450. #define WM8995_AIF1CLK_DIV_MASK 0x0002 /* AIF1CLK_DIV */
  1451. #define WM8995_AIF1CLK_DIV_SHIFT 1 /* AIF1CLK_DIV */
  1452. #define WM8995_AIF1CLK_DIV_WIDTH 1 /* AIF1CLK_DIV */
  1453. #define WM8995_AIF1CLK_ENA 0x0001 /* AIF1CLK_ENA */
  1454. #define WM8995_AIF1CLK_ENA_MASK 0x0001 /* AIF1CLK_ENA */
  1455. #define WM8995_AIF1CLK_ENA_SHIFT 0 /* AIF1CLK_ENA */
  1456. #define WM8995_AIF1CLK_ENA_WIDTH 1 /* AIF1CLK_ENA */
  1457. /*
  1458. * R513 (0x201) - AIF1 Clocking (2)
  1459. */
  1460. #define WM8995_AIF1DAC_DIV_MASK 0x0038 /* AIF1DAC_DIV - [5:3] */
  1461. #define WM8995_AIF1DAC_DIV_SHIFT 3 /* AIF1DAC_DIV - [5:3] */
  1462. #define WM8995_AIF1DAC_DIV_WIDTH 3 /* AIF1DAC_DIV - [5:3] */
  1463. #define WM8995_AIF1ADC_DIV_MASK 0x0007 /* AIF1ADC_DIV - [2:0] */
  1464. #define WM8995_AIF1ADC_DIV_SHIFT 0 /* AIF1ADC_DIV - [2:0] */
  1465. #define WM8995_AIF1ADC_DIV_WIDTH 3 /* AIF1ADC_DIV - [2:0] */
  1466. /*
  1467. * R516 (0x204) - AIF2 Clocking (1)
  1468. */
  1469. #define WM8995_AIF2CLK_SRC_MASK 0x0018 /* AIF2CLK_SRC - [4:3] */
  1470. #define WM8995_AIF2CLK_SRC_SHIFT 3 /* AIF2CLK_SRC - [4:3] */
  1471. #define WM8995_AIF2CLK_SRC_WIDTH 2 /* AIF2CLK_SRC - [4:3] */
  1472. #define WM8995_AIF2CLK_INV 0x0004 /* AIF2CLK_INV */
  1473. #define WM8995_AIF2CLK_INV_MASK 0x0004 /* AIF2CLK_INV */
  1474. #define WM8995_AIF2CLK_INV_SHIFT 2 /* AIF2CLK_INV */
  1475. #define WM8995_AIF2CLK_INV_WIDTH 1 /* AIF2CLK_INV */
  1476. #define WM8995_AIF2CLK_DIV 0x0002 /* AIF2CLK_DIV */
  1477. #define WM8995_AIF2CLK_DIV_MASK 0x0002 /* AIF2CLK_DIV */
  1478. #define WM8995_AIF2CLK_DIV_SHIFT 1 /* AIF2CLK_DIV */
  1479. #define WM8995_AIF2CLK_DIV_WIDTH 1 /* AIF2CLK_DIV */
  1480. #define WM8995_AIF2CLK_ENA 0x0001 /* AIF2CLK_ENA */
  1481. #define WM8995_AIF2CLK_ENA_MASK 0x0001 /* AIF2CLK_ENA */
  1482. #define WM8995_AIF2CLK_ENA_SHIFT 0 /* AIF2CLK_ENA */
  1483. #define WM8995_AIF2CLK_ENA_WIDTH 1 /* AIF2CLK_ENA */
  1484. /*
  1485. * R517 (0x205) - AIF2 Clocking (2)
  1486. */
  1487. #define WM8995_AIF2DAC_DIV_MASK 0x0038 /* AIF2DAC_DIV - [5:3] */
  1488. #define WM8995_AIF2DAC_DIV_SHIFT 3 /* AIF2DAC_DIV - [5:3] */
  1489. #define WM8995_AIF2DAC_DIV_WIDTH 3 /* AIF2DAC_DIV - [5:3] */
  1490. #define WM8995_AIF2ADC_DIV_MASK 0x0007 /* AIF2ADC_DIV - [2:0] */
  1491. #define WM8995_AIF2ADC_DIV_SHIFT 0 /* AIF2ADC_DIV - [2:0] */
  1492. #define WM8995_AIF2ADC_DIV_WIDTH 3 /* AIF2ADC_DIV - [2:0] */
  1493. /*
  1494. * R520 (0x208) - Clocking (1)
  1495. */
  1496. #define WM8995_LFCLK_ENA 0x0020 /* LFCLK_ENA */
  1497. #define WM8995_LFCLK_ENA_MASK 0x0020 /* LFCLK_ENA */
  1498. #define WM8995_LFCLK_ENA_SHIFT 5 /* LFCLK_ENA */
  1499. #define WM8995_LFCLK_ENA_WIDTH 1 /* LFCLK_ENA */
  1500. #define WM8995_TOCLK_ENA 0x0010 /* TOCLK_ENA */
  1501. #define WM8995_TOCLK_ENA_MASK 0x0010 /* TOCLK_ENA */
  1502. #define WM8995_TOCLK_ENA_SHIFT 4 /* TOCLK_ENA */
  1503. #define WM8995_TOCLK_ENA_WIDTH 1 /* TOCLK_ENA */
  1504. #define WM8995_AIF1DSPCLK_ENA 0x0008 /* AIF1DSPCLK_ENA */
  1505. #define WM8995_AIF1DSPCLK_ENA_MASK 0x0008 /* AIF1DSPCLK_ENA */
  1506. #define WM8995_AIF1DSPCLK_ENA_SHIFT 3 /* AIF1DSPCLK_ENA */
  1507. #define WM8995_AIF1DSPCLK_ENA_WIDTH 1 /* AIF1DSPCLK_ENA */
  1508. #define WM8995_AIF2DSPCLK_ENA 0x0004 /* AIF2DSPCLK_ENA */
  1509. #define WM8995_AIF2DSPCLK_ENA_MASK 0x0004 /* AIF2DSPCLK_ENA */
  1510. #define WM8995_AIF2DSPCLK_ENA_SHIFT 2 /* AIF2DSPCLK_ENA */
  1511. #define WM8995_AIF2DSPCLK_ENA_WIDTH 1 /* AIF2DSPCLK_ENA */
  1512. #define WM8995_SYSDSPCLK_ENA 0x0002 /* SYSDSPCLK_ENA */
  1513. #define WM8995_SYSDSPCLK_ENA_MASK 0x0002 /* SYSDSPCLK_ENA */
  1514. #define WM8995_SYSDSPCLK_ENA_SHIFT 1 /* SYSDSPCLK_ENA */
  1515. #define WM8995_SYSDSPCLK_ENA_WIDTH 1 /* SYSDSPCLK_ENA */
  1516. #define WM8995_SYSCLK_SRC 0x0001 /* SYSCLK_SRC */
  1517. #define WM8995_SYSCLK_SRC_MASK 0x0001 /* SYSCLK_SRC */
  1518. #define WM8995_SYSCLK_SRC_SHIFT 0 /* SYSCLK_SRC */
  1519. #define WM8995_SYSCLK_SRC_WIDTH 1 /* SYSCLK_SRC */
  1520. /*
  1521. * R521 (0x209) - Clocking (2)
  1522. */
  1523. #define WM8995_TOCLK_DIV_MASK 0x0700 /* TOCLK_DIV - [10:8] */
  1524. #define WM8995_TOCLK_DIV_SHIFT 8 /* TOCLK_DIV - [10:8] */
  1525. #define WM8995_TOCLK_DIV_WIDTH 3 /* TOCLK_DIV - [10:8] */
  1526. #define WM8995_DBCLK_DIV_MASK 0x00F0 /* DBCLK_DIV - [7:4] */
  1527. #define WM8995_DBCLK_DIV_SHIFT 4 /* DBCLK_DIV - [7:4] */
  1528. #define WM8995_DBCLK_DIV_WIDTH 4 /* DBCLK_DIV - [7:4] */
  1529. #define WM8995_OPCLK_DIV_MASK 0x0007 /* OPCLK_DIV - [2:0] */
  1530. #define WM8995_OPCLK_DIV_SHIFT 0 /* OPCLK_DIV - [2:0] */
  1531. #define WM8995_OPCLK_DIV_WIDTH 3 /* OPCLK_DIV - [2:0] */
  1532. /*
  1533. * R528 (0x210) - AIF1 Rate
  1534. */
  1535. #define WM8995_AIF1_SR_MASK 0x00F0 /* AIF1_SR - [7:4] */
  1536. #define WM8995_AIF1_SR_SHIFT 4 /* AIF1_SR - [7:4] */
  1537. #define WM8995_AIF1_SR_WIDTH 4 /* AIF1_SR - [7:4] */
  1538. #define WM8995_AIF1CLK_RATE_MASK 0x000F /* AIF1CLK_RATE - [3:0] */
  1539. #define WM8995_AIF1CLK_RATE_SHIFT 0 /* AIF1CLK_RATE - [3:0] */
  1540. #define WM8995_AIF1CLK_RATE_WIDTH 4 /* AIF1CLK_RATE - [3:0] */
  1541. /*
  1542. * R529 (0x211) - AIF2 Rate
  1543. */
  1544. #define WM8995_AIF2_SR_MASK 0x00F0 /* AIF2_SR - [7:4] */
  1545. #define WM8995_AIF2_SR_SHIFT 4 /* AIF2_SR - [7:4] */
  1546. #define WM8995_AIF2_SR_WIDTH 4 /* AIF2_SR - [7:4] */
  1547. #define WM8995_AIF2CLK_RATE_MASK 0x000F /* AIF2CLK_RATE - [3:0] */
  1548. #define WM8995_AIF2CLK_RATE_SHIFT 0 /* AIF2CLK_RATE - [3:0] */
  1549. #define WM8995_AIF2CLK_RATE_WIDTH 4 /* AIF2CLK_RATE - [3:0] */
  1550. /*
  1551. * R530 (0x212) - Rate Status
  1552. */
  1553. #define WM8995_SR_ERROR_MASK 0x000F /* SR_ERROR - [3:0] */
  1554. #define WM8995_SR_ERROR_SHIFT 0 /* SR_ERROR - [3:0] */
  1555. #define WM8995_SR_ERROR_WIDTH 4 /* SR_ERROR - [3:0] */
  1556. /*
  1557. * R544 (0x220) - FLL1 Control (1)
  1558. */
  1559. #define WM8995_FLL1_OSC_ENA 0x0002 /* FLL1_OSC_ENA */
  1560. #define WM8995_FLL1_OSC_ENA_MASK 0x0002 /* FLL1_OSC_ENA */
  1561. #define WM8995_FLL1_OSC_ENA_SHIFT 1 /* FLL1_OSC_ENA */
  1562. #define WM8995_FLL1_OSC_ENA_WIDTH 1 /* FLL1_OSC_ENA */
  1563. #define WM8995_FLL1_ENA 0x0001 /* FLL1_ENA */
  1564. #define WM8995_FLL1_ENA_MASK 0x0001 /* FLL1_ENA */
  1565. #define WM8995_FLL1_ENA_SHIFT 0 /* FLL1_ENA */
  1566. #define WM8995_FLL1_ENA_WIDTH 1 /* FLL1_ENA */
  1567. /*
  1568. * R545 (0x221) - FLL1 Control (2)
  1569. */
  1570. #define WM8995_FLL1_OUTDIV_MASK 0x3F00 /* FLL1_OUTDIV - [13:8] */
  1571. #define WM8995_FLL1_OUTDIV_SHIFT 8 /* FLL1_OUTDIV - [13:8] */
  1572. #define WM8995_FLL1_OUTDIV_WIDTH 6 /* FLL1_OUTDIV - [13:8] */
  1573. #define WM8995_FLL1_CTRL_RATE_MASK 0x0070 /* FLL1_CTRL_RATE - [6:4] */
  1574. #define WM8995_FLL1_CTRL_RATE_SHIFT 4 /* FLL1_CTRL_RATE - [6:4] */
  1575. #define WM8995_FLL1_CTRL_RATE_WIDTH 3 /* FLL1_CTRL_RATE - [6:4] */
  1576. #define WM8995_FLL1_FRATIO_MASK 0x0007 /* FLL1_FRATIO - [2:0] */
  1577. #define WM8995_FLL1_FRATIO_SHIFT 0 /* FLL1_FRATIO - [2:0] */
  1578. #define WM8995_FLL1_FRATIO_WIDTH 3 /* FLL1_FRATIO - [2:0] */
  1579. /*
  1580. * R546 (0x222) - FLL1 Control (3)
  1581. */
  1582. #define WM8995_FLL1_K_MASK 0xFFFF /* FLL1_K - [15:0] */
  1583. #define WM8995_FLL1_K_SHIFT 0 /* FLL1_K - [15:0] */
  1584. #define WM8995_FLL1_K_WIDTH 16 /* FLL1_K - [15:0] */
  1585. /*
  1586. * R547 (0x223) - FLL1 Control (4)
  1587. */
  1588. #define WM8995_FLL1_N_MASK 0x7FE0 /* FLL1_N - [14:5] */
  1589. #define WM8995_FLL1_N_SHIFT 5 /* FLL1_N - [14:5] */
  1590. #define WM8995_FLL1_N_WIDTH 10 /* FLL1_N - [14:5] */
  1591. #define WM8995_FLL1_LOOP_GAIN_MASK 0x000F /* FLL1_LOOP_GAIN - [3:0] */
  1592. #define WM8995_FLL1_LOOP_GAIN_SHIFT 0 /* FLL1_LOOP_GAIN - [3:0] */
  1593. #define WM8995_FLL1_LOOP_GAIN_WIDTH 4 /* FLL1_LOOP_GAIN - [3:0] */
  1594. /*
  1595. * R548 (0x224) - FLL1 Control (5)
  1596. */
  1597. #define WM8995_FLL1_FRC_NCO_VAL_MASK 0x1F80 /* FLL1_FRC_NCO_VAL - [12:7] */
  1598. #define WM8995_FLL1_FRC_NCO_VAL_SHIFT 7 /* FLL1_FRC_NCO_VAL - [12:7] */
  1599. #define WM8995_FLL1_FRC_NCO_VAL_WIDTH 6 /* FLL1_FRC_NCO_VAL - [12:7] */
  1600. #define WM8995_FLL1_FRC_NCO 0x0040 /* FLL1_FRC_NCO */
  1601. #define WM8995_FLL1_FRC_NCO_MASK 0x0040 /* FLL1_FRC_NCO */
  1602. #define WM8995_FLL1_FRC_NCO_SHIFT 6 /* FLL1_FRC_NCO */
  1603. #define WM8995_FLL1_FRC_NCO_WIDTH 1 /* FLL1_FRC_NCO */
  1604. #define WM8995_FLL1_REFCLK_DIV_MASK 0x0018 /* FLL1_REFCLK_DIV - [4:3] */
  1605. #define WM8995_FLL1_REFCLK_DIV_SHIFT 3 /* FLL1_REFCLK_DIV - [4:3] */
  1606. #define WM8995_FLL1_REFCLK_DIV_WIDTH 2 /* FLL1_REFCLK_DIV - [4:3] */
  1607. #define WM8995_FLL1_REFCLK_SRC_MASK 0x0003 /* FLL1_REFCLK_SRC - [1:0] */
  1608. #define WM8995_FLL1_REFCLK_SRC_SHIFT 0 /* FLL1_REFCLK_SRC - [1:0] */
  1609. #define WM8995_FLL1_REFCLK_SRC_WIDTH 2 /* FLL1_REFCLK_SRC - [1:0] */
  1610. /*
  1611. * R576 (0x240) - FLL2 Control (1)
  1612. */
  1613. #define WM8995_FLL2_OSC_ENA 0x0002 /* FLL2_OSC_ENA */
  1614. #define WM8995_FLL2_OSC_ENA_MASK 0x0002 /* FLL2_OSC_ENA */
  1615. #define WM8995_FLL2_OSC_ENA_SHIFT 1 /* FLL2_OSC_ENA */
  1616. #define WM8995_FLL2_OSC_ENA_WIDTH 1 /* FLL2_OSC_ENA */
  1617. #define WM8995_FLL2_ENA 0x0001 /* FLL2_ENA */
  1618. #define WM8995_FLL2_ENA_MASK 0x0001 /* FLL2_ENA */
  1619. #define WM8995_FLL2_ENA_SHIFT 0 /* FLL2_ENA */
  1620. #define WM8995_FLL2_ENA_WIDTH 1 /* FLL2_ENA */
  1621. /*
  1622. * R577 (0x241) - FLL2 Control (2)
  1623. */
  1624. #define WM8995_FLL2_OUTDIV_MASK 0x3F00 /* FLL2_OUTDIV - [13:8] */
  1625. #define WM8995_FLL2_OUTDIV_SHIFT 8 /* FLL2_OUTDIV - [13:8] */
  1626. #define WM8995_FLL2_OUTDIV_WIDTH 6 /* FLL2_OUTDIV - [13:8] */
  1627. #define WM8995_FLL2_CTRL_RATE_MASK 0x0070 /* FLL2_CTRL_RATE - [6:4] */
  1628. #define WM8995_FLL2_CTRL_RATE_SHIFT 4 /* FLL2_CTRL_RATE - [6:4] */
  1629. #define WM8995_FLL2_CTRL_RATE_WIDTH 3 /* FLL2_CTRL_RATE - [6:4] */
  1630. #define WM8995_FLL2_FRATIO_MASK 0x0007 /* FLL2_FRATIO - [2:0] */
  1631. #define WM8995_FLL2_FRATIO_SHIFT 0 /* FLL2_FRATIO - [2:0] */
  1632. #define WM8995_FLL2_FRATIO_WIDTH 3 /* FLL2_FRATIO - [2:0] */
  1633. /*
  1634. * R578 (0x242) - FLL2 Control (3)
  1635. */
  1636. #define WM8995_FLL2_K_MASK 0xFFFF /* FLL2_K - [15:0] */
  1637. #define WM8995_FLL2_K_SHIFT 0 /* FLL2_K - [15:0] */
  1638. #define WM8995_FLL2_K_WIDTH 16 /* FLL2_K - [15:0] */
  1639. /*
  1640. * R579 (0x243) - FLL2 Control (4)
  1641. */
  1642. #define WM8995_FLL2_N_MASK 0x7FE0 /* FLL2_N - [14:5] */
  1643. #define WM8995_FLL2_N_SHIFT 5 /* FLL2_N - [14:5] */
  1644. #define WM8995_FLL2_N_WIDTH 10 /* FLL2_N - [14:5] */
  1645. #define WM8995_FLL2_LOOP_GAIN_MASK 0x000F /* FLL2_LOOP_GAIN - [3:0] */
  1646. #define WM8995_FLL2_LOOP_GAIN_SHIFT 0 /* FLL2_LOOP_GAIN - [3:0] */
  1647. #define WM8995_FLL2_LOOP_GAIN_WIDTH 4 /* FLL2_LOOP_GAIN - [3:0] */
  1648. /*
  1649. * R580 (0x244) - FLL2 Control (5)
  1650. */
  1651. #define WM8995_FLL2_FRC_NCO_VAL_MASK 0x1F80 /* FLL2_FRC_NCO_VAL - [12:7] */
  1652. #define WM8995_FLL2_FRC_NCO_VAL_SHIFT 7 /* FLL2_FRC_NCO_VAL - [12:7] */
  1653. #define WM8995_FLL2_FRC_NCO_VAL_WIDTH 6 /* FLL2_FRC_NCO_VAL - [12:7] */
  1654. #define WM8995_FLL2_FRC_NCO 0x0040 /* FLL2_FRC_NCO */
  1655. #define WM8995_FLL2_FRC_NCO_MASK 0x0040 /* FLL2_FRC_NCO */
  1656. #define WM8995_FLL2_FRC_NCO_SHIFT 6 /* FLL2_FRC_NCO */
  1657. #define WM8995_FLL2_FRC_NCO_WIDTH 1 /* FLL2_FRC_NCO */
  1658. #define WM8995_FLL2_REFCLK_DIV_MASK 0x0018 /* FLL2_REFCLK_DIV - [4:3] */
  1659. #define WM8995_FLL2_REFCLK_DIV_SHIFT 3 /* FLL2_REFCLK_DIV - [4:3] */
  1660. #define WM8995_FLL2_REFCLK_DIV_WIDTH 2 /* FLL2_REFCLK_DIV - [4:3] */
  1661. #define WM8995_FLL2_REFCLK_SRC_MASK 0x0003 /* FLL2_REFCLK_SRC - [1:0] */
  1662. #define WM8995_FLL2_REFCLK_SRC_SHIFT 0 /* FLL2_REFCLK_SRC - [1:0] */
  1663. #define WM8995_FLL2_REFCLK_SRC_WIDTH 2 /* FLL2_REFCLK_SRC - [1:0] */
  1664. /*
  1665. * R768 (0x300) - AIF1 Control (1)
  1666. */
  1667. #define WM8995_AIF1ADCL_SRC 0x8000 /* AIF1ADCL_SRC */
  1668. #define WM8995_AIF1ADCL_SRC_MASK 0x8000 /* AIF1ADCL_SRC */
  1669. #define WM8995_AIF1ADCL_SRC_SHIFT 15 /* AIF1ADCL_SRC */
  1670. #define WM8995_AIF1ADCL_SRC_WIDTH 1 /* AIF1ADCL_SRC */
  1671. #define WM8995_AIF1ADCR_SRC 0x4000 /* AIF1ADCR_SRC */
  1672. #define WM8995_AIF1ADCR_SRC_MASK 0x4000 /* AIF1ADCR_SRC */
  1673. #define WM8995_AIF1ADCR_SRC_SHIFT 14 /* AIF1ADCR_SRC */
  1674. #define WM8995_AIF1ADCR_SRC_WIDTH 1 /* AIF1ADCR_SRC */
  1675. #define WM8995_AIF1ADC_TDM 0x2000 /* AIF1ADC_TDM */
  1676. #define WM8995_AIF1ADC_TDM_MASK 0x2000 /* AIF1ADC_TDM */
  1677. #define WM8995_AIF1ADC_TDM_SHIFT 13 /* AIF1ADC_TDM */
  1678. #define WM8995_AIF1ADC_TDM_WIDTH 1 /* AIF1ADC_TDM */
  1679. #define WM8995_AIF1_BCLK_INV 0x0100 /* AIF1_BCLK_INV */
  1680. #define WM8995_AIF1_BCLK_INV_MASK 0x0100 /* AIF1_BCLK_INV */
  1681. #define WM8995_AIF1_BCLK_INV_SHIFT 8 /* AIF1_BCLK_INV */
  1682. #define WM8995_AIF1_BCLK_INV_WIDTH 1 /* AIF1_BCLK_INV */
  1683. #define WM8995_AIF1_LRCLK_INV 0x0080 /* AIF1_LRCLK_INV */
  1684. #define WM8995_AIF1_LRCLK_INV_MASK 0x0080 /* AIF1_LRCLK_INV */
  1685. #define WM8995_AIF1_LRCLK_INV_SHIFT 7 /* AIF1_LRCLK_INV */
  1686. #define WM8995_AIF1_LRCLK_INV_WIDTH 1 /* AIF1_LRCLK_INV */
  1687. #define WM8995_AIF1_WL_MASK 0x0060 /* AIF1_WL - [6:5] */
  1688. #define WM8995_AIF1_WL_SHIFT 5 /* AIF1_WL - [6:5] */
  1689. #define WM8995_AIF1_WL_WIDTH 2 /* AIF1_WL - [6:5] */
  1690. #define WM8995_AIF1_FMT_MASK 0x0018 /* AIF1_FMT - [4:3] */
  1691. #define WM8995_AIF1_FMT_SHIFT 3 /* AIF1_FMT - [4:3] */
  1692. #define WM8995_AIF1_FMT_WIDTH 2 /* AIF1_FMT - [4:3] */
  1693. /*
  1694. * R769 (0x301) - AIF1 Control (2)
  1695. */
  1696. #define WM8995_AIF1DACL_SRC 0x8000 /* AIF1DACL_SRC */
  1697. #define WM8995_AIF1DACL_SRC_MASK 0x8000 /* AIF1DACL_SRC */
  1698. #define WM8995_AIF1DACL_SRC_SHIFT 15 /* AIF1DACL_SRC */
  1699. #define WM8995_AIF1DACL_SRC_WIDTH 1 /* AIF1DACL_SRC */
  1700. #define WM8995_AIF1DACR_SRC 0x4000 /* AIF1DACR_SRC */
  1701. #define WM8995_AIF1DACR_SRC_MASK 0x4000 /* AIF1DACR_SRC */
  1702. #define WM8995_AIF1DACR_SRC_SHIFT 14 /* AIF1DACR_SRC */
  1703. #define WM8995_AIF1DACR_SRC_WIDTH 1 /* AIF1DACR_SRC */
  1704. #define WM8995_AIF1DAC_BOOST_MASK 0x0C00 /* AIF1DAC_BOOST - [11:10] */
  1705. #define WM8995_AIF1DAC_BOOST_SHIFT 10 /* AIF1DAC_BOOST - [11:10] */
  1706. #define WM8995_AIF1DAC_BOOST_WIDTH 2 /* AIF1DAC_BOOST - [11:10] */
  1707. #define WM8995_AIF1DAC_COMP 0x0010 /* AIF1DAC_COMP */
  1708. #define WM8995_AIF1DAC_COMP_MASK 0x0010 /* AIF1DAC_COMP */
  1709. #define WM8995_AIF1DAC_COMP_SHIFT 4 /* AIF1DAC_COMP */
  1710. #define WM8995_AIF1DAC_COMP_WIDTH 1 /* AIF1DAC_COMP */
  1711. #define WM8995_AIF1DAC_COMPMODE 0x0008 /* AIF1DAC_COMPMODE */
  1712. #define WM8995_AIF1DAC_COMPMODE_MASK 0x0008 /* AIF1DAC_COMPMODE */
  1713. #define WM8995_AIF1DAC_COMPMODE_SHIFT 3 /* AIF1DAC_COMPMODE */
  1714. #define WM8995_AIF1DAC_COMPMODE_WIDTH 1 /* AIF1DAC_COMPMODE */
  1715. #define WM8995_AIF1ADC_COMP 0x0004 /* AIF1ADC_COMP */
  1716. #define WM8995_AIF1ADC_COMP_MASK 0x0004 /* AIF1ADC_COMP */
  1717. #define WM8995_AIF1ADC_COMP_SHIFT 2 /* AIF1ADC_COMP */
  1718. #define WM8995_AIF1ADC_COMP_WIDTH 1 /* AIF1ADC_COMP */
  1719. #define WM8995_AIF1ADC_COMPMODE 0x0002 /* AIF1ADC_COMPMODE */
  1720. #define WM8995_AIF1ADC_COMPMODE_MASK 0x0002 /* AIF1ADC_COMPMODE */
  1721. #define WM8995_AIF1ADC_COMPMODE_SHIFT 1 /* AIF1ADC_COMPMODE */
  1722. #define WM8995_AIF1ADC_COMPMODE_WIDTH 1 /* AIF1ADC_COMPMODE */
  1723. #define WM8995_AIF1_LOOPBACK 0x0001 /* AIF1_LOOPBACK */
  1724. #define WM8995_AIF1_LOOPBACK_MASK 0x0001 /* AIF1_LOOPBACK */
  1725. #define WM8995_AIF1_LOOPBACK_SHIFT 0 /* AIF1_LOOPBACK */
  1726. #define WM8995_AIF1_LOOPBACK_WIDTH 1 /* AIF1_LOOPBACK */
  1727. /*
  1728. * R770 (0x302) - AIF1 Master/Slave
  1729. */
  1730. #define WM8995_AIF1_TRI 0x8000 /* AIF1_TRI */
  1731. #define WM8995_AIF1_TRI_MASK 0x8000 /* AIF1_TRI */
  1732. #define WM8995_AIF1_TRI_SHIFT 15 /* AIF1_TRI */
  1733. #define WM8995_AIF1_TRI_WIDTH 1 /* AIF1_TRI */
  1734. #define WM8995_AIF1_MSTR 0x4000 /* AIF1_MSTR */
  1735. #define WM8995_AIF1_MSTR_MASK 0x4000 /* AIF1_MSTR */
  1736. #define WM8995_AIF1_MSTR_SHIFT 14 /* AIF1_MSTR */
  1737. #define WM8995_AIF1_MSTR_WIDTH 1 /* AIF1_MSTR */
  1738. #define WM8995_AIF1_CLK_FRC 0x2000 /* AIF1_CLK_FRC */
  1739. #define WM8995_AIF1_CLK_FRC_MASK 0x2000 /* AIF1_CLK_FRC */
  1740. #define WM8995_AIF1_CLK_FRC_SHIFT 13 /* AIF1_CLK_FRC */
  1741. #define WM8995_AIF1_CLK_FRC_WIDTH 1 /* AIF1_CLK_FRC */
  1742. #define WM8995_AIF1_LRCLK_FRC 0x1000 /* AIF1_LRCLK_FRC */
  1743. #define WM8995_AIF1_LRCLK_FRC_MASK 0x1000 /* AIF1_LRCLK_FRC */
  1744. #define WM8995_AIF1_LRCLK_FRC_SHIFT 12 /* AIF1_LRCLK_FRC */
  1745. #define WM8995_AIF1_LRCLK_FRC_WIDTH 1 /* AIF1_LRCLK_FRC */
  1746. /*
  1747. * R771 (0x303) - AIF1 BCLK
  1748. */
  1749. #define WM8995_AIF1_BCLK_DIV_MASK 0x00F0 /* AIF1_BCLK_DIV - [7:4] */
  1750. #define WM8995_AIF1_BCLK_DIV_SHIFT 4 /* AIF1_BCLK_DIV - [7:4] */
  1751. #define WM8995_AIF1_BCLK_DIV_WIDTH 4 /* AIF1_BCLK_DIV - [7:4] */
  1752. /*
  1753. * R772 (0x304) - AIF1ADC LRCLK
  1754. */
  1755. #define WM8995_AIF1ADC_LRCLK_DIR 0x0800 /* AIF1ADC_LRCLK_DIR */
  1756. #define WM8995_AIF1ADC_LRCLK_DIR_MASK 0x0800 /* AIF1ADC_LRCLK_DIR */
  1757. #define WM8995_AIF1ADC_LRCLK_DIR_SHIFT 11 /* AIF1ADC_LRCLK_DIR */
  1758. #define WM8995_AIF1ADC_LRCLK_DIR_WIDTH 1 /* AIF1ADC_LRCLK_DIR */
  1759. #define WM8995_AIF1ADC_RATE_MASK 0x07FF /* AIF1ADC_RATE - [10:0] */
  1760. #define WM8995_AIF1ADC_RATE_SHIFT 0 /* AIF1ADC_RATE - [10:0] */
  1761. #define WM8995_AIF1ADC_RATE_WIDTH 11 /* AIF1ADC_RATE - [10:0] */
  1762. /*
  1763. * R773 (0x305) - AIF1DAC LRCLK
  1764. */
  1765. #define WM8995_AIF1DAC_LRCLK_DIR 0x0800 /* AIF1DAC_LRCLK_DIR */
  1766. #define WM8995_AIF1DAC_LRCLK_DIR_MASK 0x0800 /* AIF1DAC_LRCLK_DIR */
  1767. #define WM8995_AIF1DAC_LRCLK_DIR_SHIFT 11 /* AIF1DAC_LRCLK_DIR */
  1768. #define WM8995_AIF1DAC_LRCLK_DIR_WIDTH 1 /* AIF1DAC_LRCLK_DIR */
  1769. #define WM8995_AIF1DAC_RATE_MASK 0x07FF /* AIF1DAC_RATE - [10:0] */
  1770. #define WM8995_AIF1DAC_RATE_SHIFT 0 /* AIF1DAC_RATE - [10:0] */
  1771. #define WM8995_AIF1DAC_RATE_WIDTH 11 /* AIF1DAC_RATE - [10:0] */
  1772. /*
  1773. * R774 (0x306) - AIF1DAC Data
  1774. */
  1775. #define WM8995_AIF1DACL_DAT_INV 0x0002 /* AIF1DACL_DAT_INV */
  1776. #define WM8995_AIF1DACL_DAT_INV_MASK 0x0002 /* AIF1DACL_DAT_INV */
  1777. #define WM8995_AIF1DACL_DAT_INV_SHIFT 1 /* AIF1DACL_DAT_INV */
  1778. #define WM8995_AIF1DACL_DAT_INV_WIDTH 1 /* AIF1DACL_DAT_INV */
  1779. #define WM8995_AIF1DACR_DAT_INV 0x0001 /* AIF1DACR_DAT_INV */
  1780. #define WM8995_AIF1DACR_DAT_INV_MASK 0x0001 /* AIF1DACR_DAT_INV */
  1781. #define WM8995_AIF1DACR_DAT_INV_SHIFT 0 /* AIF1DACR_DAT_INV */
  1782. #define WM8995_AIF1DACR_DAT_INV_WIDTH 1 /* AIF1DACR_DAT_INV */
  1783. /*
  1784. * R775 (0x307) - AIF1ADC Data
  1785. */
  1786. #define WM8995_AIF1ADCL_DAT_INV 0x0002 /* AIF1ADCL_DAT_INV */
  1787. #define WM8995_AIF1ADCL_DAT_INV_MASK 0x0002 /* AIF1ADCL_DAT_INV */
  1788. #define WM8995_AIF1ADCL_DAT_INV_SHIFT 1 /* AIF1ADCL_DAT_INV */
  1789. #define WM8995_AIF1ADCL_DAT_INV_WIDTH 1 /* AIF1ADCL_DAT_INV */
  1790. #define WM8995_AIF1ADCR_DAT_INV 0x0001 /* AIF1ADCR_DAT_INV */
  1791. #define WM8995_AIF1ADCR_DAT_INV_MASK 0x0001 /* AIF1ADCR_DAT_INV */
  1792. #define WM8995_AIF1ADCR_DAT_INV_SHIFT 0 /* AIF1ADCR_DAT_INV */
  1793. #define WM8995_AIF1ADCR_DAT_INV_WIDTH 1 /* AIF1ADCR_DAT_INV */
  1794. /*
  1795. * R784 (0x310) - AIF2 Control (1)
  1796. */
  1797. #define WM8995_AIF2ADCL_SRC 0x8000 /* AIF2ADCL_SRC */
  1798. #define WM8995_AIF2ADCL_SRC_MASK 0x8000 /* AIF2ADCL_SRC */
  1799. #define WM8995_AIF2ADCL_SRC_SHIFT 15 /* AIF2ADCL_SRC */
  1800. #define WM8995_AIF2ADCL_SRC_WIDTH 1 /* AIF2ADCL_SRC */
  1801. #define WM8995_AIF2ADCR_SRC 0x4000 /* AIF2ADCR_SRC */
  1802. #define WM8995_AIF2ADCR_SRC_MASK 0x4000 /* AIF2ADCR_SRC */
  1803. #define WM8995_AIF2ADCR_SRC_SHIFT 14 /* AIF2ADCR_SRC */
  1804. #define WM8995_AIF2ADCR_SRC_WIDTH 1 /* AIF2ADCR_SRC */
  1805. #define WM8995_AIF2ADC_TDM 0x2000 /* AIF2ADC_TDM */
  1806. #define WM8995_AIF2ADC_TDM_MASK 0x2000 /* AIF2ADC_TDM */
  1807. #define WM8995_AIF2ADC_TDM_SHIFT 13 /* AIF2ADC_TDM */
  1808. #define WM8995_AIF2ADC_TDM_WIDTH 1 /* AIF2ADC_TDM */
  1809. #define WM8995_AIF2ADC_TDM_CHAN 0x1000 /* AIF2ADC_TDM_CHAN */
  1810. #define WM8995_AIF2ADC_TDM_CHAN_MASK 0x1000 /* AIF2ADC_TDM_CHAN */
  1811. #define WM8995_AIF2ADC_TDM_CHAN_SHIFT 12 /* AIF2ADC_TDM_CHAN */
  1812. #define WM8995_AIF2ADC_TDM_CHAN_WIDTH 1 /* AIF2ADC_TDM_CHAN */
  1813. #define WM8995_AIF2_BCLK_INV 0x0100 /* AIF2_BCLK_INV */
  1814. #define WM8995_AIF2_BCLK_INV_MASK 0x0100 /* AIF2_BCLK_INV */
  1815. #define WM8995_AIF2_BCLK_INV_SHIFT 8 /* AIF2_BCLK_INV */
  1816. #define WM8995_AIF2_BCLK_INV_WIDTH 1 /* AIF2_BCLK_INV */
  1817. #define WM8995_AIF2_LRCLK_INV 0x0080 /* AIF2_LRCLK_INV */
  1818. #define WM8995_AIF2_LRCLK_INV_MASK 0x0080 /* AIF2_LRCLK_INV */
  1819. #define WM8995_AIF2_LRCLK_INV_SHIFT 7 /* AIF2_LRCLK_INV */
  1820. #define WM8995_AIF2_LRCLK_INV_WIDTH 1 /* AIF2_LRCLK_INV */
  1821. #define WM8995_AIF2_WL_MASK 0x0060 /* AIF2_WL - [6:5] */
  1822. #define WM8995_AIF2_WL_SHIFT 5 /* AIF2_WL - [6:5] */
  1823. #define WM8995_AIF2_WL_WIDTH 2 /* AIF2_WL - [6:5] */
  1824. #define WM8995_AIF2_FMT_MASK 0x0018 /* AIF2_FMT - [4:3] */
  1825. #define WM8995_AIF2_FMT_SHIFT 3 /* AIF2_FMT - [4:3] */
  1826. #define WM8995_AIF2_FMT_WIDTH 2 /* AIF2_FMT - [4:3] */
  1827. /*
  1828. * R785 (0x311) - AIF2 Control (2)
  1829. */
  1830. #define WM8995_AIF2DACL_SRC 0x8000 /* AIF2DACL_SRC */
  1831. #define WM8995_AIF2DACL_SRC_MASK 0x8000 /* AIF2DACL_SRC */
  1832. #define WM8995_AIF2DACL_SRC_SHIFT 15 /* AIF2DACL_SRC */
  1833. #define WM8995_AIF2DACL_SRC_WIDTH 1 /* AIF2DACL_SRC */
  1834. #define WM8995_AIF2DACR_SRC 0x4000 /* AIF2DACR_SRC */
  1835. #define WM8995_AIF2DACR_SRC_MASK 0x4000 /* AIF2DACR_SRC */
  1836. #define WM8995_AIF2DACR_SRC_SHIFT 14 /* AIF2DACR_SRC */
  1837. #define WM8995_AIF2DACR_SRC_WIDTH 1 /* AIF2DACR_SRC */
  1838. #define WM8995_AIF2DAC_TDM 0x2000 /* AIF2DAC_TDM */
  1839. #define WM8995_AIF2DAC_TDM_MASK 0x2000 /* AIF2DAC_TDM */
  1840. #define WM8995_AIF2DAC_TDM_SHIFT 13 /* AIF2DAC_TDM */
  1841. #define WM8995_AIF2DAC_TDM_WIDTH 1 /* AIF2DAC_TDM */
  1842. #define WM8995_AIF2DAC_TDM_CHAN 0x1000 /* AIF2DAC_TDM_CHAN */
  1843. #define WM8995_AIF2DAC_TDM_CHAN_MASK 0x1000 /* AIF2DAC_TDM_CHAN */
  1844. #define WM8995_AIF2DAC_TDM_CHAN_SHIFT 12 /* AIF2DAC_TDM_CHAN */
  1845. #define WM8995_AIF2DAC_TDM_CHAN_WIDTH 1 /* AIF2DAC_TDM_CHAN */
  1846. #define WM8995_AIF2DAC_BOOST_MASK 0x0C00 /* AIF2DAC_BOOST - [11:10] */
  1847. #define WM8995_AIF2DAC_BOOST_SHIFT 10 /* AIF2DAC_BOOST - [11:10] */
  1848. #define WM8995_AIF2DAC_BOOST_WIDTH 2 /* AIF2DAC_BOOST - [11:10] */
  1849. #define WM8995_AIF2DAC_COMP 0x0010 /* AIF2DAC_COMP */
  1850. #define WM8995_AIF2DAC_COMP_MASK 0x0010 /* AIF2DAC_COMP */
  1851. #define WM8995_AIF2DAC_COMP_SHIFT 4 /* AIF2DAC_COMP */
  1852. #define WM8995_AIF2DAC_COMP_WIDTH 1 /* AIF2DAC_COMP */
  1853. #define WM8995_AIF2DAC_COMPMODE 0x0008 /* AIF2DAC_COMPMODE */
  1854. #define WM8995_AIF2DAC_COMPMODE_MASK 0x0008 /* AIF2DAC_COMPMODE */
  1855. #define WM8995_AIF2DAC_COMPMODE_SHIFT 3 /* AIF2DAC_COMPMODE */
  1856. #define WM8995_AIF2DAC_COMPMODE_WIDTH 1 /* AIF2DAC_COMPMODE */
  1857. #define WM8995_AIF2ADC_COMP 0x0004 /* AIF2ADC_COMP */
  1858. #define WM8995_AIF2ADC_COMP_MASK 0x0004 /* AIF2ADC_COMP */
  1859. #define WM8995_AIF2ADC_COMP_SHIFT 2 /* AIF2ADC_COMP */
  1860. #define WM8995_AIF2ADC_COMP_WIDTH 1 /* AIF2ADC_COMP */
  1861. #define WM8995_AIF2ADC_COMPMODE 0x0002 /* AIF2ADC_COMPMODE */
  1862. #define WM8995_AIF2ADC_COMPMODE_MASK 0x0002 /* AIF2ADC_COMPMODE */
  1863. #define WM8995_AIF2ADC_COMPMODE_SHIFT 1 /* AIF2ADC_COMPMODE */
  1864. #define WM8995_AIF2ADC_COMPMODE_WIDTH 1 /* AIF2ADC_COMPMODE */
  1865. #define WM8995_AIF2_LOOPBACK 0x0001 /* AIF2_LOOPBACK */
  1866. #define WM8995_AIF2_LOOPBACK_MASK 0x0001 /* AIF2_LOOPBACK */
  1867. #define WM8995_AIF2_LOOPBACK_SHIFT 0 /* AIF2_LOOPBACK */
  1868. #define WM8995_AIF2_LOOPBACK_WIDTH 1 /* AIF2_LOOPBACK */
  1869. /*
  1870. * R786 (0x312) - AIF2 Master/Slave
  1871. */
  1872. #define WM8995_AIF2_TRI 0x8000 /* AIF2_TRI */
  1873. #define WM8995_AIF2_TRI_MASK 0x8000 /* AIF2_TRI */
  1874. #define WM8995_AIF2_TRI_SHIFT 15 /* AIF2_TRI */
  1875. #define WM8995_AIF2_TRI_WIDTH 1 /* AIF2_TRI */
  1876. #define WM8995_AIF2_MSTR 0x4000 /* AIF2_MSTR */
  1877. #define WM8995_AIF2_MSTR_MASK 0x4000 /* AIF2_MSTR */
  1878. #define WM8995_AIF2_MSTR_SHIFT 14 /* AIF2_MSTR */
  1879. #define WM8995_AIF2_MSTR_WIDTH 1 /* AIF2_MSTR */
  1880. #define WM8995_AIF2_CLK_FRC 0x2000 /* AIF2_CLK_FRC */
  1881. #define WM8995_AIF2_CLK_FRC_MASK 0x2000 /* AIF2_CLK_FRC */
  1882. #define WM8995_AIF2_CLK_FRC_SHIFT 13 /* AIF2_CLK_FRC */
  1883. #define WM8995_AIF2_CLK_FRC_WIDTH 1 /* AIF2_CLK_FRC */
  1884. #define WM8995_AIF2_LRCLK_FRC 0x1000 /* AIF2_LRCLK_FRC */
  1885. #define WM8995_AIF2_LRCLK_FRC_MASK 0x1000 /* AIF2_LRCLK_FRC */
  1886. #define WM8995_AIF2_LRCLK_FRC_SHIFT 12 /* AIF2_LRCLK_FRC */
  1887. #define WM8995_AIF2_LRCLK_FRC_WIDTH 1 /* AIF2_LRCLK_FRC */
  1888. /*
  1889. * R787 (0x313) - AIF2 BCLK
  1890. */
  1891. #define WM8995_AIF2_BCLK_DIV_MASK 0x00F0 /* AIF2_BCLK_DIV - [7:4] */
  1892. #define WM8995_AIF2_BCLK_DIV_SHIFT 4 /* AIF2_BCLK_DIV - [7:4] */
  1893. #define WM8995_AIF2_BCLK_DIV_WIDTH 4 /* AIF2_BCLK_DIV - [7:4] */
  1894. /*
  1895. * R788 (0x314) - AIF2ADC LRCLK
  1896. */
  1897. #define WM8995_AIF2ADC_LRCLK_DIR 0x0800 /* AIF2ADC_LRCLK_DIR */
  1898. #define WM8995_AIF2ADC_LRCLK_DIR_MASK 0x0800 /* AIF2ADC_LRCLK_DIR */
  1899. #define WM8995_AIF2ADC_LRCLK_DIR_SHIFT 11 /* AIF2ADC_LRCLK_DIR */
  1900. #define WM8995_AIF2ADC_LRCLK_DIR_WIDTH 1 /* AIF2ADC_LRCLK_DIR */
  1901. #define WM8995_AIF2ADC_RATE_MASK 0x07FF /* AIF2ADC_RATE - [10:0] */
  1902. #define WM8995_AIF2ADC_RATE_SHIFT 0 /* AIF2ADC_RATE - [10:0] */
  1903. #define WM8995_AIF2ADC_RATE_WIDTH 11 /* AIF2ADC_RATE - [10:0] */
  1904. /*
  1905. * R789 (0x315) - AIF2DAC LRCLK
  1906. */
  1907. #define WM8995_AIF2DAC_LRCLK_DIR 0x0800 /* AIF2DAC_LRCLK_DIR */
  1908. #define WM8995_AIF2DAC_LRCLK_DIR_MASK 0x0800 /* AIF2DAC_LRCLK_DIR */
  1909. #define WM8995_AIF2DAC_LRCLK_DIR_SHIFT 11 /* AIF2DAC_LRCLK_DIR */
  1910. #define WM8995_AIF2DAC_LRCLK_DIR_WIDTH 1 /* AIF2DAC_LRCLK_DIR */
  1911. #define WM8995_AIF2DAC_RATE_MASK 0x07FF /* AIF2DAC_RATE - [10:0] */
  1912. #define WM8995_AIF2DAC_RATE_SHIFT 0 /* AIF2DAC_RATE - [10:0] */
  1913. #define WM8995_AIF2DAC_RATE_WIDTH 11 /* AIF2DAC_RATE - [10:0] */
  1914. /*
  1915. * R790 (0x316) - AIF2DAC Data
  1916. */
  1917. #define WM8995_AIF2DACL_DAT_INV 0x0002 /* AIF2DACL_DAT_INV */
  1918. #define WM8995_AIF2DACL_DAT_INV_MASK 0x0002 /* AIF2DACL_DAT_INV */
  1919. #define WM8995_AIF2DACL_DAT_INV_SHIFT 1 /* AIF2DACL_DAT_INV */
  1920. #define WM8995_AIF2DACL_DAT_INV_WIDTH 1 /* AIF2DACL_DAT_INV */
  1921. #define WM8995_AIF2DACR_DAT_INV 0x0001 /* AIF2DACR_DAT_INV */
  1922. #define WM8995_AIF2DACR_DAT_INV_MASK 0x0001 /* AIF2DACR_DAT_INV */
  1923. #define WM8995_AIF2DACR_DAT_INV_SHIFT 0 /* AIF2DACR_DAT_INV */
  1924. #define WM8995_AIF2DACR_DAT_INV_WIDTH 1 /* AIF2DACR_DAT_INV */
  1925. /*
  1926. * R791 (0x317) - AIF2ADC Data
  1927. */
  1928. #define WM8995_AIF2ADCL_DAT_INV 0x0002 /* AIF2ADCL_DAT_INV */
  1929. #define WM8995_AIF2ADCL_DAT_INV_MASK 0x0002 /* AIF2ADCL_DAT_INV */
  1930. #define WM8995_AIF2ADCL_DAT_INV_SHIFT 1 /* AIF2ADCL_DAT_INV */
  1931. #define WM8995_AIF2ADCL_DAT_INV_WIDTH 1 /* AIF2ADCL_DAT_INV */
  1932. #define WM8995_AIF2ADCR_DAT_INV 0x0001 /* AIF2ADCR_DAT_INV */
  1933. #define WM8995_AIF2ADCR_DAT_INV_MASK 0x0001 /* AIF2ADCR_DAT_INV */
  1934. #define WM8995_AIF2ADCR_DAT_INV_SHIFT 0 /* AIF2ADCR_DAT_INV */
  1935. #define WM8995_AIF2ADCR_DAT_INV_WIDTH 1 /* AIF2ADCR_DAT_INV */
  1936. /*
  1937. * R1024 (0x400) - AIF1 ADC1 Left Volume
  1938. */
  1939. #define WM8995_AIF1ADC1_VU 0x0100 /* AIF1ADC1_VU */
  1940. #define WM8995_AIF1ADC1_VU_MASK 0x0100 /* AIF1ADC1_VU */
  1941. #define WM8995_AIF1ADC1_VU_SHIFT 8 /* AIF1ADC1_VU */
  1942. #define WM8995_AIF1ADC1_VU_WIDTH 1 /* AIF1ADC1_VU */
  1943. #define WM8995_AIF1ADC1L_VOL_MASK 0x00FF /* AIF1ADC1L_VOL - [7:0] */
  1944. #define WM8995_AIF1ADC1L_VOL_SHIFT 0 /* AIF1ADC1L_VOL - [7:0] */
  1945. #define WM8995_AIF1ADC1L_VOL_WIDTH 8 /* AIF1ADC1L_VOL - [7:0] */
  1946. /*
  1947. * R1025 (0x401) - AIF1 ADC1 Right Volume
  1948. */
  1949. #define WM8995_AIF1ADC1_VU 0x0100 /* AIF1ADC1_VU */
  1950. #define WM8995_AIF1ADC1_VU_MASK 0x0100 /* AIF1ADC1_VU */
  1951. #define WM8995_AIF1ADC1_VU_SHIFT 8 /* AIF1ADC1_VU */
  1952. #define WM8995_AIF1ADC1_VU_WIDTH 1 /* AIF1ADC1_VU */
  1953. #define WM8995_AIF1ADC1R_VOL_MASK 0x00FF /* AIF1ADC1R_VOL - [7:0] */
  1954. #define WM8995_AIF1ADC1R_VOL_SHIFT 0 /* AIF1ADC1R_VOL - [7:0] */
  1955. #define WM8995_AIF1ADC1R_VOL_WIDTH 8 /* AIF1ADC1R_VOL - [7:0] */
  1956. /*
  1957. * R1026 (0x402) - AIF1 DAC1 Left Volume
  1958. */
  1959. #define WM8995_AIF1DAC1_VU 0x0100 /* AIF1DAC1_VU */
  1960. #define WM8995_AIF1DAC1_VU_MASK 0x0100 /* AIF1DAC1_VU */
  1961. #define WM8995_AIF1DAC1_VU_SHIFT 8 /* AIF1DAC1_VU */
  1962. #define WM8995_AIF1DAC1_VU_WIDTH 1 /* AIF1DAC1_VU */
  1963. #define WM8995_AIF1DAC1L_VOL_MASK 0x00FF /* AIF1DAC1L_VOL - [7:0] */
  1964. #define WM8995_AIF1DAC1L_VOL_SHIFT 0 /* AIF1DAC1L_VOL - [7:0] */
  1965. #define WM8995_AIF1DAC1L_VOL_WIDTH 8 /* AIF1DAC1L_VOL - [7:0] */
  1966. /*
  1967. * R1027 (0x403) - AIF1 DAC1 Right Volume
  1968. */
  1969. #define WM8995_AIF1DAC1_VU 0x0100 /* AIF1DAC1_VU */
  1970. #define WM8995_AIF1DAC1_VU_MASK 0x0100 /* AIF1DAC1_VU */
  1971. #define WM8995_AIF1DAC1_VU_SHIFT 8 /* AIF1DAC1_VU */
  1972. #define WM8995_AIF1DAC1_VU_WIDTH 1 /* AIF1DAC1_VU */
  1973. #define WM8995_AIF1DAC1R_VOL_MASK 0x00FF /* AIF1DAC1R_VOL - [7:0] */
  1974. #define WM8995_AIF1DAC1R_VOL_SHIFT 0 /* AIF1DAC1R_VOL - [7:0] */
  1975. #define WM8995_AIF1DAC1R_VOL_WIDTH 8 /* AIF1DAC1R_VOL - [7:0] */
  1976. /*
  1977. * R1028 (0x404) - AIF1 ADC2 Left Volume
  1978. */
  1979. #define WM8995_AIF1ADC2_VU 0x0100 /* AIF1ADC2_VU */
  1980. #define WM8995_AIF1ADC2_VU_MASK 0x0100 /* AIF1ADC2_VU */
  1981. #define WM8995_AIF1ADC2_VU_SHIFT 8 /* AIF1ADC2_VU */
  1982. #define WM8995_AIF1ADC2_VU_WIDTH 1 /* AIF1ADC2_VU */
  1983. #define WM8995_AIF1ADC2L_VOL_MASK 0x00FF /* AIF1ADC2L_VOL - [7:0] */
  1984. #define WM8995_AIF1ADC2L_VOL_SHIFT 0 /* AIF1ADC2L_VOL - [7:0] */
  1985. #define WM8995_AIF1ADC2L_VOL_WIDTH 8 /* AIF1ADC2L_VOL - [7:0] */
  1986. /*
  1987. * R1029 (0x405) - AIF1 ADC2 Right Volume
  1988. */
  1989. #define WM8995_AIF1ADC2_VU 0x0100 /* AIF1ADC2_VU */
  1990. #define WM8995_AIF1ADC2_VU_MASK 0x0100 /* AIF1ADC2_VU */
  1991. #define WM8995_AIF1ADC2_VU_SHIFT 8 /* AIF1ADC2_VU */
  1992. #define WM8995_AIF1ADC2_VU_WIDTH 1 /* AIF1ADC2_VU */
  1993. #define WM8995_AIF1ADC2R_VOL_MASK 0x00FF /* AIF1ADC2R_VOL - [7:0] */
  1994. #define WM8995_AIF1ADC2R_VOL_SHIFT 0 /* AIF1ADC2R_VOL - [7:0] */
  1995. #define WM8995_AIF1ADC2R_VOL_WIDTH 8 /* AIF1ADC2R_VOL - [7:0] */
  1996. /*
  1997. * R1030 (0x406) - AIF1 DAC2 Left Volume
  1998. */
  1999. #define WM8995_AIF1DAC2_VU 0x0100 /* AIF1DAC2_VU */
  2000. #define WM8995_AIF1DAC2_VU_MASK 0x0100 /* AIF1DAC2_VU */
  2001. #define WM8995_AIF1DAC2_VU_SHIFT 8 /* AIF1DAC2_VU */
  2002. #define WM8995_AIF1DAC2_VU_WIDTH 1 /* AIF1DAC2_VU */
  2003. #define WM8995_AIF1DAC2L_VOL_MASK 0x00FF /* AIF1DAC2L_VOL - [7:0] */
  2004. #define WM8995_AIF1DAC2L_VOL_SHIFT 0 /* AIF1DAC2L_VOL - [7:0] */
  2005. #define WM8995_AIF1DAC2L_VOL_WIDTH 8 /* AIF1DAC2L_VOL - [7:0] */
  2006. /*
  2007. * R1031 (0x407) - AIF1 DAC2 Right Volume
  2008. */
  2009. #define WM8995_AIF1DAC2_VU 0x0100 /* AIF1DAC2_VU */
  2010. #define WM8995_AIF1DAC2_VU_MASK 0x0100 /* AIF1DAC2_VU */
  2011. #define WM8995_AIF1DAC2_VU_SHIFT 8 /* AIF1DAC2_VU */
  2012. #define WM8995_AIF1DAC2_VU_WIDTH 1 /* AIF1DAC2_VU */
  2013. #define WM8995_AIF1DAC2R_VOL_MASK 0x00FF /* AIF1DAC2R_VOL - [7:0] */
  2014. #define WM8995_AIF1DAC2R_VOL_SHIFT 0 /* AIF1DAC2R_VOL - [7:0] */
  2015. #define WM8995_AIF1DAC2R_VOL_WIDTH 8 /* AIF1DAC2R_VOL - [7:0] */
  2016. /*
  2017. * R1040 (0x410) - AIF1 ADC1 Filters
  2018. */
  2019. #define WM8995_AIF1ADC_4FS 0x8000 /* AIF1ADC_4FS */
  2020. #define WM8995_AIF1ADC_4FS_MASK 0x8000 /* AIF1ADC_4FS */
  2021. #define WM8995_AIF1ADC_4FS_SHIFT 15 /* AIF1ADC_4FS */
  2022. #define WM8995_AIF1ADC_4FS_WIDTH 1 /* AIF1ADC_4FS */
  2023. #define WM8995_AIF1ADC1L_HPF 0x1000 /* AIF1ADC1L_HPF */
  2024. #define WM8995_AIF1ADC1L_HPF_MASK 0x1000 /* AIF1ADC1L_HPF */
  2025. #define WM8995_AIF1ADC1L_HPF_SHIFT 12 /* AIF1ADC1L_HPF */
  2026. #define WM8995_AIF1ADC1L_HPF_WIDTH 1 /* AIF1ADC1L_HPF */
  2027. #define WM8995_AIF1ADC1R_HPF 0x0800 /* AIF1ADC1R_HPF */
  2028. #define WM8995_AIF1ADC1R_HPF_MASK 0x0800 /* AIF1ADC1R_HPF */
  2029. #define WM8995_AIF1ADC1R_HPF_SHIFT 11 /* AIF1ADC1R_HPF */
  2030. #define WM8995_AIF1ADC1R_HPF_WIDTH 1 /* AIF1ADC1R_HPF */
  2031. #define WM8995_AIF1ADC1_HPF_MODE 0x0008 /* AIF1ADC1_HPF_MODE */
  2032. #define WM8995_AIF1ADC1_HPF_MODE_MASK 0x0008 /* AIF1ADC1_HPF_MODE */
  2033. #define WM8995_AIF1ADC1_HPF_MODE_SHIFT 3 /* AIF1ADC1_HPF_MODE */
  2034. #define WM8995_AIF1ADC1_HPF_MODE_WIDTH 1 /* AIF1ADC1_HPF_MODE */
  2035. #define WM8995_AIF1ADC1_HPF_CUT_MASK 0x0007 /* AIF1ADC1_HPF_CUT - [2:0] */
  2036. #define WM8995_AIF1ADC1_HPF_CUT_SHIFT 0 /* AIF1ADC1_HPF_CUT - [2:0] */
  2037. #define WM8995_AIF1ADC1_HPF_CUT_WIDTH 3 /* AIF1ADC1_HPF_CUT - [2:0] */
  2038. /*
  2039. * R1041 (0x411) - AIF1 ADC2 Filters
  2040. */
  2041. #define WM8995_AIF1ADC2L_HPF 0x1000 /* AIF1ADC2L_HPF */
  2042. #define WM8995_AIF1ADC2L_HPF_MASK 0x1000 /* AIF1ADC2L_HPF */
  2043. #define WM8995_AIF1ADC2L_HPF_SHIFT 12 /* AIF1ADC2L_HPF */
  2044. #define WM8995_AIF1ADC2L_HPF_WIDTH 1 /* AIF1ADC2L_HPF */
  2045. #define WM8995_AIF1ADC2R_HPF 0x0800 /* AIF1ADC2R_HPF */
  2046. #define WM8995_AIF1ADC2R_HPF_MASK 0x0800 /* AIF1ADC2R_HPF */
  2047. #define WM8995_AIF1ADC2R_HPF_SHIFT 11 /* AIF1ADC2R_HPF */
  2048. #define WM8995_AIF1ADC2R_HPF_WIDTH 1 /* AIF1ADC2R_HPF */
  2049. #define WM8995_AIF1ADC2_HPF_MODE 0x0008 /* AIF1ADC2_HPF_MODE */
  2050. #define WM8995_AIF1ADC2_HPF_MODE_MASK 0x0008 /* AIF1ADC2_HPF_MODE */
  2051. #define WM8995_AIF1ADC2_HPF_MODE_SHIFT 3 /* AIF1ADC2_HPF_MODE */
  2052. #define WM8995_AIF1ADC2_HPF_MODE_WIDTH 1 /* AIF1ADC2_HPF_MODE */
  2053. #define WM8995_AIF1ADC2_HPF_CUT_MASK 0x0007 /* AIF1ADC2_HPF_CUT - [2:0] */
  2054. #define WM8995_AIF1ADC2_HPF_CUT_SHIFT 0 /* AIF1ADC2_HPF_CUT - [2:0] */
  2055. #define WM8995_AIF1ADC2_HPF_CUT_WIDTH 3 /* AIF1ADC2_HPF_CUT - [2:0] */
  2056. /*
  2057. * R1056 (0x420) - AIF1 DAC1 Filters (1)
  2058. */
  2059. #define WM8995_AIF1DAC1_MUTE 0x0200 /* AIF1DAC1_MUTE */
  2060. #define WM8995_AIF1DAC1_MUTE_MASK 0x0200 /* AIF1DAC1_MUTE */
  2061. #define WM8995_AIF1DAC1_MUTE_SHIFT 9 /* AIF1DAC1_MUTE */
  2062. #define WM8995_AIF1DAC1_MUTE_WIDTH 1 /* AIF1DAC1_MUTE */
  2063. #define WM8995_AIF1DAC1_MONO 0x0080 /* AIF1DAC1_MONO */
  2064. #define WM8995_AIF1DAC1_MONO_MASK 0x0080 /* AIF1DAC1_MONO */
  2065. #define WM8995_AIF1DAC1_MONO_SHIFT 7 /* AIF1DAC1_MONO */
  2066. #define WM8995_AIF1DAC1_MONO_WIDTH 1 /* AIF1DAC1_MONO */
  2067. #define WM8995_AIF1DAC1_MUTERATE 0x0020 /* AIF1DAC1_MUTERATE */
  2068. #define WM8995_AIF1DAC1_MUTERATE_MASK 0x0020 /* AIF1DAC1_MUTERATE */
  2069. #define WM8995_AIF1DAC1_MUTERATE_SHIFT 5 /* AIF1DAC1_MUTERATE */
  2070. #define WM8995_AIF1DAC1_MUTERATE_WIDTH 1 /* AIF1DAC1_MUTERATE */
  2071. #define WM8995_AIF1DAC1_UNMUTE_RAMP 0x0010 /* AIF1DAC1_UNMUTE_RAMP */
  2072. #define WM8995_AIF1DAC1_UNMUTE_RAMP_MASK 0x0010 /* AIF1DAC1_UNMUTE_RAMP */
  2073. #define WM8995_AIF1DAC1_UNMUTE_RAMP_SHIFT 4 /* AIF1DAC1_UNMUTE_RAMP */
  2074. #define WM8995_AIF1DAC1_UNMUTE_RAMP_WIDTH 1 /* AIF1DAC1_UNMUTE_RAMP */
  2075. #define WM8995_AIF1DAC1_DEEMP_MASK 0x0006 /* AIF1DAC1_DEEMP - [2:1] */
  2076. #define WM8995_AIF1DAC1_DEEMP_SHIFT 1 /* AIF1DAC1_DEEMP - [2:1] */
  2077. #define WM8995_AIF1DAC1_DEEMP_WIDTH 2 /* AIF1DAC1_DEEMP - [2:1] */
  2078. /*
  2079. * R1057 (0x421) - AIF1 DAC1 Filters (2)
  2080. */
  2081. #define WM8995_AIF1DAC1_3D_GAIN_MASK 0x3E00 /* AIF1DAC1_3D_GAIN - [13:9] */
  2082. #define WM8995_AIF1DAC1_3D_GAIN_SHIFT 9 /* AIF1DAC1_3D_GAIN - [13:9] */
  2083. #define WM8995_AIF1DAC1_3D_GAIN_WIDTH 5 /* AIF1DAC1_3D_GAIN - [13:9] */
  2084. #define WM8995_AIF1DAC1_3D_ENA 0x0100 /* AIF1DAC1_3D_ENA */
  2085. #define WM8995_AIF1DAC1_3D_ENA_MASK 0x0100 /* AIF1DAC1_3D_ENA */
  2086. #define WM8995_AIF1DAC1_3D_ENA_SHIFT 8 /* AIF1DAC1_3D_ENA */
  2087. #define WM8995_AIF1DAC1_3D_ENA_WIDTH 1 /* AIF1DAC1_3D_ENA */
  2088. /*
  2089. * R1058 (0x422) - AIF1 DAC2 Filters (1)
  2090. */
  2091. #define WM8995_AIF1DAC2_MUTE 0x0200 /* AIF1DAC2_MUTE */
  2092. #define WM8995_AIF1DAC2_MUTE_MASK 0x0200 /* AIF1DAC2_MUTE */
  2093. #define WM8995_AIF1DAC2_MUTE_SHIFT 9 /* AIF1DAC2_MUTE */
  2094. #define WM8995_AIF1DAC2_MUTE_WIDTH 1 /* AIF1DAC2_MUTE */
  2095. #define WM8995_AIF1DAC2_MONO 0x0080 /* AIF1DAC2_MONO */
  2096. #define WM8995_AIF1DAC2_MONO_MASK 0x0080 /* AIF1DAC2_MONO */
  2097. #define WM8995_AIF1DAC2_MONO_SHIFT 7 /* AIF1DAC2_MONO */
  2098. #define WM8995_AIF1DAC2_MONO_WIDTH 1 /* AIF1DAC2_MONO */
  2099. #define WM8995_AIF1DAC2_MUTERATE 0x0020 /* AIF1DAC2_MUTERATE */
  2100. #define WM8995_AIF1DAC2_MUTERATE_MASK 0x0020 /* AIF1DAC2_MUTERATE */
  2101. #define WM8995_AIF1DAC2_MUTERATE_SHIFT 5 /* AIF1DAC2_MUTERATE */
  2102. #define WM8995_AIF1DAC2_MUTERATE_WIDTH 1 /* AIF1DAC2_MUTERATE */
  2103. #define WM8995_AIF1DAC2_UNMUTE_RAMP 0x0010 /* AIF1DAC2_UNMUTE_RAMP */
  2104. #define WM8995_AIF1DAC2_UNMUTE_RAMP_MASK 0x0010 /* AIF1DAC2_UNMUTE_RAMP */
  2105. #define WM8995_AIF1DAC2_UNMUTE_RAMP_SHIFT 4 /* AIF1DAC2_UNMUTE_RAMP */
  2106. #define WM8995_AIF1DAC2_UNMUTE_RAMP_WIDTH 1 /* AIF1DAC2_UNMUTE_RAMP */
  2107. #define WM8995_AIF1DAC2_DEEMP_MASK 0x0006 /* AIF1DAC2_DEEMP - [2:1] */
  2108. #define WM8995_AIF1DAC2_DEEMP_SHIFT 1 /* AIF1DAC2_DEEMP - [2:1] */
  2109. #define WM8995_AIF1DAC2_DEEMP_WIDTH 2 /* AIF1DAC2_DEEMP - [2:1] */
  2110. /*
  2111. * R1059 (0x423) - AIF1 DAC2 Filters (2)
  2112. */
  2113. #define WM8995_AIF1DAC2_3D_GAIN_MASK 0x3E00 /* AIF1DAC2_3D_GAIN - [13:9] */
  2114. #define WM8995_AIF1DAC2_3D_GAIN_SHIFT 9 /* AIF1DAC2_3D_GAIN - [13:9] */
  2115. #define WM8995_AIF1DAC2_3D_GAIN_WIDTH 5 /* AIF1DAC2_3D_GAIN - [13:9] */
  2116. #define WM8995_AIF1DAC2_3D_ENA 0x0100 /* AIF1DAC2_3D_ENA */
  2117. #define WM8995_AIF1DAC2_3D_ENA_MASK 0x0100 /* AIF1DAC2_3D_ENA */
  2118. #define WM8995_AIF1DAC2_3D_ENA_SHIFT 8 /* AIF1DAC2_3D_ENA */
  2119. #define WM8995_AIF1DAC2_3D_ENA_WIDTH 1 /* AIF1DAC2_3D_ENA */
  2120. /*
  2121. * R1088 (0x440) - AIF1 DRC1 (1)
  2122. */
  2123. #define WM8995_AIF1DRC1_SIG_DET_RMS_MASK 0xF800 /* AIF1DRC1_SIG_DET_RMS - [15:11] */
  2124. #define WM8995_AIF1DRC1_SIG_DET_RMS_SHIFT 11 /* AIF1DRC1_SIG_DET_RMS - [15:11] */
  2125. #define WM8995_AIF1DRC1_SIG_DET_RMS_WIDTH 5 /* AIF1DRC1_SIG_DET_RMS - [15:11] */
  2126. #define WM8995_AIF1DRC1_SIG_DET_PK_MASK 0x0600 /* AIF1DRC1_SIG_DET_PK - [10:9] */
  2127. #define WM8995_AIF1DRC1_SIG_DET_PK_SHIFT 9 /* AIF1DRC1_SIG_DET_PK - [10:9] */
  2128. #define WM8995_AIF1DRC1_SIG_DET_PK_WIDTH 2 /* AIF1DRC1_SIG_DET_PK - [10:9] */
  2129. #define WM8995_AIF1DRC1_NG_ENA 0x0100 /* AIF1DRC1_NG_ENA */
  2130. #define WM8995_AIF1DRC1_NG_ENA_MASK 0x0100 /* AIF1DRC1_NG_ENA */
  2131. #define WM8995_AIF1DRC1_NG_ENA_SHIFT 8 /* AIF1DRC1_NG_ENA */
  2132. #define WM8995_AIF1DRC1_NG_ENA_WIDTH 1 /* AIF1DRC1_NG_ENA */
  2133. #define WM8995_AIF1DRC1_SIG_DET_MODE 0x0080 /* AIF1DRC1_SIG_DET_MODE */
  2134. #define WM8995_AIF1DRC1_SIG_DET_MODE_MASK 0x0080 /* AIF1DRC1_SIG_DET_MODE */
  2135. #define WM8995_AIF1DRC1_SIG_DET_MODE_SHIFT 7 /* AIF1DRC1_SIG_DET_MODE */
  2136. #define WM8995_AIF1DRC1_SIG_DET_MODE_WIDTH 1 /* AIF1DRC1_SIG_DET_MODE */
  2137. #define WM8995_AIF1DRC1_SIG_DET 0x0040 /* AIF1DRC1_SIG_DET */
  2138. #define WM8995_AIF1DRC1_SIG_DET_MASK 0x0040 /* AIF1DRC1_SIG_DET */
  2139. #define WM8995_AIF1DRC1_SIG_DET_SHIFT 6 /* AIF1DRC1_SIG_DET */
  2140. #define WM8995_AIF1DRC1_SIG_DET_WIDTH 1 /* AIF1DRC1_SIG_DET */
  2141. #define WM8995_AIF1DRC1_KNEE2_OP_ENA 0x0020 /* AIF1DRC1_KNEE2_OP_ENA */
  2142. #define WM8995_AIF1DRC1_KNEE2_OP_ENA_MASK 0x0020 /* AIF1DRC1_KNEE2_OP_ENA */
  2143. #define WM8995_AIF1DRC1_KNEE2_OP_ENA_SHIFT 5 /* AIF1DRC1_KNEE2_OP_ENA */
  2144. #define WM8995_AIF1DRC1_KNEE2_OP_ENA_WIDTH 1 /* AIF1DRC1_KNEE2_OP_ENA */
  2145. #define WM8995_AIF1DRC1_QR 0x0010 /* AIF1DRC1_QR */
  2146. #define WM8995_AIF1DRC1_QR_MASK 0x0010 /* AIF1DRC1_QR */
  2147. #define WM8995_AIF1DRC1_QR_SHIFT 4 /* AIF1DRC1_QR */
  2148. #define WM8995_AIF1DRC1_QR_WIDTH 1 /* AIF1DRC1_QR */
  2149. #define WM8995_AIF1DRC1_ANTICLIP 0x0008 /* AIF1DRC1_ANTICLIP */
  2150. #define WM8995_AIF1DRC1_ANTICLIP_MASK 0x0008 /* AIF1DRC1_ANTICLIP */
  2151. #define WM8995_AIF1DRC1_ANTICLIP_SHIFT 3 /* AIF1DRC1_ANTICLIP */
  2152. #define WM8995_AIF1DRC1_ANTICLIP_WIDTH 1 /* AIF1DRC1_ANTICLIP */
  2153. #define WM8995_AIF1DAC1_DRC_ENA 0x0004 /* AIF1DAC1_DRC_ENA */
  2154. #define WM8995_AIF1DAC1_DRC_ENA_MASK 0x0004 /* AIF1DAC1_DRC_ENA */
  2155. #define WM8995_AIF1DAC1_DRC_ENA_SHIFT 2 /* AIF1DAC1_DRC_ENA */
  2156. #define WM8995_AIF1DAC1_DRC_ENA_WIDTH 1 /* AIF1DAC1_DRC_ENA */
  2157. #define WM8995_AIF1ADC1L_DRC_ENA 0x0002 /* AIF1ADC1L_DRC_ENA */
  2158. #define WM8995_AIF1ADC1L_DRC_ENA_MASK 0x0002 /* AIF1ADC1L_DRC_ENA */
  2159. #define WM8995_AIF1ADC1L_DRC_ENA_SHIFT 1 /* AIF1ADC1L_DRC_ENA */
  2160. #define WM8995_AIF1ADC1L_DRC_ENA_WIDTH 1 /* AIF1ADC1L_DRC_ENA */
  2161. #define WM8995_AIF1ADC1R_DRC_ENA 0x0001 /* AIF1ADC1R_DRC_ENA */
  2162. #define WM8995_AIF1ADC1R_DRC_ENA_MASK 0x0001 /* AIF1ADC1R_DRC_ENA */
  2163. #define WM8995_AIF1ADC1R_DRC_ENA_SHIFT 0 /* AIF1ADC1R_DRC_ENA */
  2164. #define WM8995_AIF1ADC1R_DRC_ENA_WIDTH 1 /* AIF1ADC1R_DRC_ENA */
  2165. /*
  2166. * R1089 (0x441) - AIF1 DRC1 (2)
  2167. */
  2168. #define WM8995_AIF1DRC1_ATK_MASK 0x1E00 /* AIF1DRC1_ATK - [12:9] */
  2169. #define WM8995_AIF1DRC1_ATK_SHIFT 9 /* AIF1DRC1_ATK - [12:9] */
  2170. #define WM8995_AIF1DRC1_ATK_WIDTH 4 /* AIF1DRC1_ATK - [12:9] */
  2171. #define WM8995_AIF1DRC1_DCY_MASK 0x01E0 /* AIF1DRC1_DCY - [8:5] */
  2172. #define WM8995_AIF1DRC1_DCY_SHIFT 5 /* AIF1DRC1_DCY - [8:5] */
  2173. #define WM8995_AIF1DRC1_DCY_WIDTH 4 /* AIF1DRC1_DCY - [8:5] */
  2174. #define WM8995_AIF1DRC1_MINGAIN_MASK 0x001C /* AIF1DRC1_MINGAIN - [4:2] */
  2175. #define WM8995_AIF1DRC1_MINGAIN_SHIFT 2 /* AIF1DRC1_MINGAIN - [4:2] */
  2176. #define WM8995_AIF1DRC1_MINGAIN_WIDTH 3 /* AIF1DRC1_MINGAIN - [4:2] */
  2177. #define WM8995_AIF1DRC1_MAXGAIN_MASK 0x0003 /* AIF1DRC1_MAXGAIN - [1:0] */
  2178. #define WM8995_AIF1DRC1_MAXGAIN_SHIFT 0 /* AIF1DRC1_MAXGAIN - [1:0] */
  2179. #define WM8995_AIF1DRC1_MAXGAIN_WIDTH 2 /* AIF1DRC1_MAXGAIN - [1:0] */
  2180. /*
  2181. * R1090 (0x442) - AIF1 DRC1 (3)
  2182. */
  2183. #define WM8995_AIF1DRC1_NG_MINGAIN_MASK 0xF000 /* AIF1DRC1_NG_MINGAIN - [15:12] */
  2184. #define WM8995_AIF1DRC1_NG_MINGAIN_SHIFT 12 /* AIF1DRC1_NG_MINGAIN - [15:12] */
  2185. #define WM8995_AIF1DRC1_NG_MINGAIN_WIDTH 4 /* AIF1DRC1_NG_MINGAIN - [15:12] */
  2186. #define WM8995_AIF1DRC1_NG_EXP_MASK 0x0C00 /* AIF1DRC1_NG_EXP - [11:10] */
  2187. #define WM8995_AIF1DRC1_NG_EXP_SHIFT 10 /* AIF1DRC1_NG_EXP - [11:10] */
  2188. #define WM8995_AIF1DRC1_NG_EXP_WIDTH 2 /* AIF1DRC1_NG_EXP - [11:10] */
  2189. #define WM8995_AIF1DRC1_QR_THR_MASK 0x0300 /* AIF1DRC1_QR_THR - [9:8] */
  2190. #define WM8995_AIF1DRC1_QR_THR_SHIFT 8 /* AIF1DRC1_QR_THR - [9:8] */
  2191. #define WM8995_AIF1DRC1_QR_THR_WIDTH 2 /* AIF1DRC1_QR_THR - [9:8] */
  2192. #define WM8995_AIF1DRC1_QR_DCY_MASK 0x00C0 /* AIF1DRC1_QR_DCY - [7:6] */
  2193. #define WM8995_AIF1DRC1_QR_DCY_SHIFT 6 /* AIF1DRC1_QR_DCY - [7:6] */
  2194. #define WM8995_AIF1DRC1_QR_DCY_WIDTH 2 /* AIF1DRC1_QR_DCY - [7:6] */
  2195. #define WM8995_AIF1DRC1_HI_COMP_MASK 0x0038 /* AIF1DRC1_HI_COMP - [5:3] */
  2196. #define WM8995_AIF1DRC1_HI_COMP_SHIFT 3 /* AIF1DRC1_HI_COMP - [5:3] */
  2197. #define WM8995_AIF1DRC1_HI_COMP_WIDTH 3 /* AIF1DRC1_HI_COMP - [5:3] */
  2198. #define WM8995_AIF1DRC1_LO_COMP_MASK 0x0007 /* AIF1DRC1_LO_COMP - [2:0] */
  2199. #define WM8995_AIF1DRC1_LO_COMP_SHIFT 0 /* AIF1DRC1_LO_COMP - [2:0] */
  2200. #define WM8995_AIF1DRC1_LO_COMP_WIDTH 3 /* AIF1DRC1_LO_COMP - [2:0] */
  2201. /*
  2202. * R1091 (0x443) - AIF1 DRC1 (4)
  2203. */
  2204. #define WM8995_AIF1DRC1_KNEE_IP_MASK 0x07E0 /* AIF1DRC1_KNEE_IP - [10:5] */
  2205. #define WM8995_AIF1DRC1_KNEE_IP_SHIFT 5 /* AIF1DRC1_KNEE_IP - [10:5] */
  2206. #define WM8995_AIF1DRC1_KNEE_IP_WIDTH 6 /* AIF1DRC1_KNEE_IP - [10:5] */
  2207. #define WM8995_AIF1DRC1_KNEE_OP_MASK 0x001F /* AIF1DRC1_KNEE_OP - [4:0] */
  2208. #define WM8995_AIF1DRC1_KNEE_OP_SHIFT 0 /* AIF1DRC1_KNEE_OP - [4:0] */
  2209. #define WM8995_AIF1DRC1_KNEE_OP_WIDTH 5 /* AIF1DRC1_KNEE_OP - [4:0] */
  2210. /*
  2211. * R1092 (0x444) - AIF1 DRC1 (5)
  2212. */
  2213. #define WM8995_AIF1DRC1_KNEE2_IP_MASK 0x03E0 /* AIF1DRC1_KNEE2_IP - [9:5] */
  2214. #define WM8995_AIF1DRC1_KNEE2_IP_SHIFT 5 /* AIF1DRC1_KNEE2_IP - [9:5] */
  2215. #define WM8995_AIF1DRC1_KNEE2_IP_WIDTH 5 /* AIF1DRC1_KNEE2_IP - [9:5] */
  2216. #define WM8995_AIF1DRC1_KNEE2_OP_MASK 0x001F /* AIF1DRC1_KNEE2_OP - [4:0] */
  2217. #define WM8995_AIF1DRC1_KNEE2_OP_SHIFT 0 /* AIF1DRC1_KNEE2_OP - [4:0] */
  2218. #define WM8995_AIF1DRC1_KNEE2_OP_WIDTH 5 /* AIF1DRC1_KNEE2_OP - [4:0] */
  2219. /*
  2220. * R1104 (0x450) - AIF1 DRC2 (1)
  2221. */
  2222. #define WM8995_AIF1DRC2_SIG_DET_RMS_MASK 0xF800 /* AIF1DRC2_SIG_DET_RMS - [15:11] */
  2223. #define WM8995_AIF1DRC2_SIG_DET_RMS_SHIFT 11 /* AIF1DRC2_SIG_DET_RMS - [15:11] */
  2224. #define WM8995_AIF1DRC2_SIG_DET_RMS_WIDTH 5 /* AIF1DRC2_SIG_DET_RMS - [15:11] */
  2225. #define WM8995_AIF1DRC2_SIG_DET_PK_MASK 0x0600 /* AIF1DRC2_SIG_DET_PK - [10:9] */
  2226. #define WM8995_AIF1DRC2_SIG_DET_PK_SHIFT 9 /* AIF1DRC2_SIG_DET_PK - [10:9] */
  2227. #define WM8995_AIF1DRC2_SIG_DET_PK_WIDTH 2 /* AIF1DRC2_SIG_DET_PK - [10:9] */
  2228. #define WM8995_AIF1DRC2_NG_ENA 0x0100 /* AIF1DRC2_NG_ENA */
  2229. #define WM8995_AIF1DRC2_NG_ENA_MASK 0x0100 /* AIF1DRC2_NG_ENA */
  2230. #define WM8995_AIF1DRC2_NG_ENA_SHIFT 8 /* AIF1DRC2_NG_ENA */
  2231. #define WM8995_AIF1DRC2_NG_ENA_WIDTH 1 /* AIF1DRC2_NG_ENA */
  2232. #define WM8995_AIF1DRC2_SIG_DET_MODE 0x0080 /* AIF1DRC2_SIG_DET_MODE */
  2233. #define WM8995_AIF1DRC2_SIG_DET_MODE_MASK 0x0080 /* AIF1DRC2_SIG_DET_MODE */
  2234. #define WM8995_AIF1DRC2_SIG_DET_MODE_SHIFT 7 /* AIF1DRC2_SIG_DET_MODE */
  2235. #define WM8995_AIF1DRC2_SIG_DET_MODE_WIDTH 1 /* AIF1DRC2_SIG_DET_MODE */
  2236. #define WM8995_AIF1DRC2_SIG_DET 0x0040 /* AIF1DRC2_SIG_DET */
  2237. #define WM8995_AIF1DRC2_SIG_DET_MASK 0x0040 /* AIF1DRC2_SIG_DET */
  2238. #define WM8995_AIF1DRC2_SIG_DET_SHIFT 6 /* AIF1DRC2_SIG_DET */
  2239. #define WM8995_AIF1DRC2_SIG_DET_WIDTH 1 /* AIF1DRC2_SIG_DET */
  2240. #define WM8995_AIF1DRC2_KNEE2_OP_ENA 0x0020 /* AIF1DRC2_KNEE2_OP_ENA */
  2241. #define WM8995_AIF1DRC2_KNEE2_OP_ENA_MASK 0x0020 /* AIF1DRC2_KNEE2_OP_ENA */
  2242. #define WM8995_AIF1DRC2_KNEE2_OP_ENA_SHIFT 5 /* AIF1DRC2_KNEE2_OP_ENA */
  2243. #define WM8995_AIF1DRC2_KNEE2_OP_ENA_WIDTH 1 /* AIF1DRC2_KNEE2_OP_ENA */
  2244. #define WM8995_AIF1DRC2_QR 0x0010 /* AIF1DRC2_QR */
  2245. #define WM8995_AIF1DRC2_QR_MASK 0x0010 /* AIF1DRC2_QR */
  2246. #define WM8995_AIF1DRC2_QR_SHIFT 4 /* AIF1DRC2_QR */
  2247. #define WM8995_AIF1DRC2_QR_WIDTH 1 /* AIF1DRC2_QR */
  2248. #define WM8995_AIF1DRC2_ANTICLIP 0x0008 /* AIF1DRC2_ANTICLIP */
  2249. #define WM8995_AIF1DRC2_ANTICLIP_MASK 0x0008 /* AIF1DRC2_ANTICLIP */
  2250. #define WM8995_AIF1DRC2_ANTICLIP_SHIFT 3 /* AIF1DRC2_ANTICLIP */
  2251. #define WM8995_AIF1DRC2_ANTICLIP_WIDTH 1 /* AIF1DRC2_ANTICLIP */
  2252. #define WM8995_AIF1DAC2_DRC_ENA 0x0004 /* AIF1DAC2_DRC_ENA */
  2253. #define WM8995_AIF1DAC2_DRC_ENA_MASK 0x0004 /* AIF1DAC2_DRC_ENA */
  2254. #define WM8995_AIF1DAC2_DRC_ENA_SHIFT 2 /* AIF1DAC2_DRC_ENA */
  2255. #define WM8995_AIF1DAC2_DRC_ENA_WIDTH 1 /* AIF1DAC2_DRC_ENA */
  2256. #define WM8995_AIF1ADC2L_DRC_ENA 0x0002 /* AIF1ADC2L_DRC_ENA */
  2257. #define WM8995_AIF1ADC2L_DRC_ENA_MASK 0x0002 /* AIF1ADC2L_DRC_ENA */
  2258. #define WM8995_AIF1ADC2L_DRC_ENA_SHIFT 1 /* AIF1ADC2L_DRC_ENA */
  2259. #define WM8995_AIF1ADC2L_DRC_ENA_WIDTH 1 /* AIF1ADC2L_DRC_ENA */
  2260. #define WM8995_AIF1ADC2R_DRC_ENA 0x0001 /* AIF1ADC2R_DRC_ENA */
  2261. #define WM8995_AIF1ADC2R_DRC_ENA_MASK 0x0001 /* AIF1ADC2R_DRC_ENA */
  2262. #define WM8995_AIF1ADC2R_DRC_ENA_SHIFT 0 /* AIF1ADC2R_DRC_ENA */
  2263. #define WM8995_AIF1ADC2R_DRC_ENA_WIDTH 1 /* AIF1ADC2R_DRC_ENA */
  2264. /*
  2265. * R1105 (0x451) - AIF1 DRC2 (2)
  2266. */
  2267. #define WM8995_AIF1DRC2_ATK_MASK 0x1E00 /* AIF1DRC2_ATK - [12:9] */
  2268. #define WM8995_AIF1DRC2_ATK_SHIFT 9 /* AIF1DRC2_ATK - [12:9] */
  2269. #define WM8995_AIF1DRC2_ATK_WIDTH 4 /* AIF1DRC2_ATK - [12:9] */
  2270. #define WM8995_AIF1DRC2_DCY_MASK 0x01E0 /* AIF1DRC2_DCY - [8:5] */
  2271. #define WM8995_AIF1DRC2_DCY_SHIFT 5 /* AIF1DRC2_DCY - [8:5] */
  2272. #define WM8995_AIF1DRC2_DCY_WIDTH 4 /* AIF1DRC2_DCY - [8:5] */
  2273. #define WM8995_AIF1DRC2_MINGAIN_MASK 0x001C /* AIF1DRC2_MINGAIN - [4:2] */
  2274. #define WM8995_AIF1DRC2_MINGAIN_SHIFT 2 /* AIF1DRC2_MINGAIN - [4:2] */
  2275. #define WM8995_AIF1DRC2_MINGAIN_WIDTH 3 /* AIF1DRC2_MINGAIN - [4:2] */
  2276. #define WM8995_AIF1DRC2_MAXGAIN_MASK 0x0003 /* AIF1DRC2_MAXGAIN - [1:0] */
  2277. #define WM8995_AIF1DRC2_MAXGAIN_SHIFT 0 /* AIF1DRC2_MAXGAIN - [1:0] */
  2278. #define WM8995_AIF1DRC2_MAXGAIN_WIDTH 2 /* AIF1DRC2_MAXGAIN - [1:0] */
  2279. /*
  2280. * R1106 (0x452) - AIF1 DRC2 (3)
  2281. */
  2282. #define WM8995_AIF1DRC2_NG_MINGAIN_MASK 0xF000 /* AIF1DRC2_NG_MINGAIN - [15:12] */
  2283. #define WM8995_AIF1DRC2_NG_MINGAIN_SHIFT 12 /* AIF1DRC2_NG_MINGAIN - [15:12] */
  2284. #define WM8995_AIF1DRC2_NG_MINGAIN_WIDTH 4 /* AIF1DRC2_NG_MINGAIN - [15:12] */
  2285. #define WM8995_AIF1DRC2_NG_EXP_MASK 0x0C00 /* AIF1DRC2_NG_EXP - [11:10] */
  2286. #define WM8995_AIF1DRC2_NG_EXP_SHIFT 10 /* AIF1DRC2_NG_EXP - [11:10] */
  2287. #define WM8995_AIF1DRC2_NG_EXP_WIDTH 2 /* AIF1DRC2_NG_EXP - [11:10] */
  2288. #define WM8995_AIF1DRC2_QR_THR_MASK 0x0300 /* AIF1DRC2_QR_THR - [9:8] */
  2289. #define WM8995_AIF1DRC2_QR_THR_SHIFT 8 /* AIF1DRC2_QR_THR - [9:8] */
  2290. #define WM8995_AIF1DRC2_QR_THR_WIDTH 2 /* AIF1DRC2_QR_THR - [9:8] */
  2291. #define WM8995_AIF1DRC2_QR_DCY_MASK 0x00C0 /* AIF1DRC2_QR_DCY - [7:6] */
  2292. #define WM8995_AIF1DRC2_QR_DCY_SHIFT 6 /* AIF1DRC2_QR_DCY - [7:6] */
  2293. #define WM8995_AIF1DRC2_QR_DCY_WIDTH 2 /* AIF1DRC2_QR_DCY - [7:6] */
  2294. #define WM8995_AIF1DRC2_HI_COMP_MASK 0x0038 /* AIF1DRC2_HI_COMP - [5:3] */
  2295. #define WM8995_AIF1DRC2_HI_COMP_SHIFT 3 /* AIF1DRC2_HI_COMP - [5:3] */
  2296. #define WM8995_AIF1DRC2_HI_COMP_WIDTH 3 /* AIF1DRC2_HI_COMP - [5:3] */
  2297. #define WM8995_AIF1DRC2_LO_COMP_MASK 0x0007 /* AIF1DRC2_LO_COMP - [2:0] */
  2298. #define WM8995_AIF1DRC2_LO_COMP_SHIFT 0 /* AIF1DRC2_LO_COMP - [2:0] */
  2299. #define WM8995_AIF1DRC2_LO_COMP_WIDTH 3 /* AIF1DRC2_LO_COMP - [2:0] */
  2300. /*
  2301. * R1107 (0x453) - AIF1 DRC2 (4)
  2302. */
  2303. #define WM8995_AIF1DRC2_KNEE_IP_MASK 0x07E0 /* AIF1DRC2_KNEE_IP - [10:5] */
  2304. #define WM8995_AIF1DRC2_KNEE_IP_SHIFT 5 /* AIF1DRC2_KNEE_IP - [10:5] */
  2305. #define WM8995_AIF1DRC2_KNEE_IP_WIDTH 6 /* AIF1DRC2_KNEE_IP - [10:5] */
  2306. #define WM8995_AIF1DRC2_KNEE_OP_MASK 0x001F /* AIF1DRC2_KNEE_OP - [4:0] */
  2307. #define WM8995_AIF1DRC2_KNEE_OP_SHIFT 0 /* AIF1DRC2_KNEE_OP - [4:0] */
  2308. #define WM8995_AIF1DRC2_KNEE_OP_WIDTH 5 /* AIF1DRC2_KNEE_OP - [4:0] */
  2309. /*
  2310. * R1108 (0x454) - AIF1 DRC2 (5)
  2311. */
  2312. #define WM8995_AIF1DRC2_KNEE2_IP_MASK 0x03E0 /* AIF1DRC2_KNEE2_IP - [9:5] */
  2313. #define WM8995_AIF1DRC2_KNEE2_IP_SHIFT 5 /* AIF1DRC2_KNEE2_IP - [9:5] */
  2314. #define WM8995_AIF1DRC2_KNEE2_IP_WIDTH 5 /* AIF1DRC2_KNEE2_IP - [9:5] */
  2315. #define WM8995_AIF1DRC2_KNEE2_OP_MASK 0x001F /* AIF1DRC2_KNEE2_OP - [4:0] */
  2316. #define WM8995_AIF1DRC2_KNEE2_OP_SHIFT 0 /* AIF1DRC2_KNEE2_OP - [4:0] */
  2317. #define WM8995_AIF1DRC2_KNEE2_OP_WIDTH 5 /* AIF1DRC2_KNEE2_OP - [4:0] */
  2318. /*
  2319. * R1152 (0x480) - AIF1 DAC1 EQ Gains (1)
  2320. */
  2321. #define WM8995_AIF1DAC1_EQ_B1_GAIN_MASK 0xF800 /* AIF1DAC1_EQ_B1_GAIN - [15:11] */
  2322. #define WM8995_AIF1DAC1_EQ_B1_GAIN_SHIFT 11 /* AIF1DAC1_EQ_B1_GAIN - [15:11] */
  2323. #define WM8995_AIF1DAC1_EQ_B1_GAIN_WIDTH 5 /* AIF1DAC1_EQ_B1_GAIN - [15:11] */
  2324. #define WM8995_AIF1DAC1_EQ_B2_GAIN_MASK 0x07C0 /* AIF1DAC1_EQ_B2_GAIN - [10:6] */
  2325. #define WM8995_AIF1DAC1_EQ_B2_GAIN_SHIFT 6 /* AIF1DAC1_EQ_B2_GAIN - [10:6] */
  2326. #define WM8995_AIF1DAC1_EQ_B2_GAIN_WIDTH 5 /* AIF1DAC1_EQ_B2_GAIN - [10:6] */
  2327. #define WM8995_AIF1DAC1_EQ_B3_GAIN_MASK 0x003E /* AIF1DAC1_EQ_B3_GAIN - [5:1] */
  2328. #define WM8995_AIF1DAC1_EQ_B3_GAIN_SHIFT 1 /* AIF1DAC1_EQ_B3_GAIN - [5:1] */
  2329. #define WM8995_AIF1DAC1_EQ_B3_GAIN_WIDTH 5 /* AIF1DAC1_EQ_B3_GAIN - [5:1] */
  2330. #define WM8995_AIF1DAC1_EQ_ENA 0x0001 /* AIF1DAC1_EQ_ENA */
  2331. #define WM8995_AIF1DAC1_EQ_ENA_MASK 0x0001 /* AIF1DAC1_EQ_ENA */
  2332. #define WM8995_AIF1DAC1_EQ_ENA_SHIFT 0 /* AIF1DAC1_EQ_ENA */
  2333. #define WM8995_AIF1DAC1_EQ_ENA_WIDTH 1 /* AIF1DAC1_EQ_ENA */
  2334. /*
  2335. * R1153 (0x481) - AIF1 DAC1 EQ Gains (2)
  2336. */
  2337. #define WM8995_AIF1DAC1_EQ_B4_GAIN_MASK 0xF800 /* AIF1DAC1_EQ_B4_GAIN - [15:11] */
  2338. #define WM8995_AIF1DAC1_EQ_B4_GAIN_SHIFT 11 /* AIF1DAC1_EQ_B4_GAIN - [15:11] */
  2339. #define WM8995_AIF1DAC1_EQ_B4_GAIN_WIDTH 5 /* AIF1DAC1_EQ_B4_GAIN - [15:11] */
  2340. #define WM8995_AIF1DAC1_EQ_B5_GAIN_MASK 0x07C0 /* AIF1DAC1_EQ_B5_GAIN - [10:6] */
  2341. #define WM8995_AIF1DAC1_EQ_B5_GAIN_SHIFT 6 /* AIF1DAC1_EQ_B5_GAIN - [10:6] */
  2342. #define WM8995_AIF1DAC1_EQ_B5_GAIN_WIDTH 5 /* AIF1DAC1_EQ_B5_GAIN - [10:6] */
  2343. /*
  2344. * R1154 (0x482) - AIF1 DAC1 EQ Band 1 A
  2345. */
  2346. #define WM8995_AIF1DAC1_EQ_B1_A_MASK 0xFFFF /* AIF1DAC1_EQ_B1_A - [15:0] */
  2347. #define WM8995_AIF1DAC1_EQ_B1_A_SHIFT 0 /* AIF1DAC1_EQ_B1_A - [15:0] */
  2348. #define WM8995_AIF1DAC1_EQ_B1_A_WIDTH 16 /* AIF1DAC1_EQ_B1_A - [15:0] */
  2349. /*
  2350. * R1155 (0x483) - AIF1 DAC1 EQ Band 1 B
  2351. */
  2352. #define WM8995_AIF1DAC1_EQ_B1_B_MASK 0xFFFF /* AIF1DAC1_EQ_B1_B - [15:0] */
  2353. #define WM8995_AIF1DAC1_EQ_B1_B_SHIFT 0 /* AIF1DAC1_EQ_B1_B - [15:0] */
  2354. #define WM8995_AIF1DAC1_EQ_B1_B_WIDTH 16 /* AIF1DAC1_EQ_B1_B - [15:0] */
  2355. /*
  2356. * R1156 (0x484) - AIF1 DAC1 EQ Band 1 PG
  2357. */
  2358. #define WM8995_AIF1DAC1_EQ_B1_PG_MASK 0xFFFF /* AIF1DAC1_EQ_B1_PG - [15:0] */
  2359. #define WM8995_AIF1DAC1_EQ_B1_PG_SHIFT 0 /* AIF1DAC1_EQ_B1_PG - [15:0] */
  2360. #define WM8995_AIF1DAC1_EQ_B1_PG_WIDTH 16 /* AIF1DAC1_EQ_B1_PG - [15:0] */
  2361. /*
  2362. * R1157 (0x485) - AIF1 DAC1 EQ Band 2 A
  2363. */
  2364. #define WM8995_AIF1DAC1_EQ_B2_A_MASK 0xFFFF /* AIF1DAC1_EQ_B2_A - [15:0] */
  2365. #define WM8995_AIF1DAC1_EQ_B2_A_SHIFT 0 /* AIF1DAC1_EQ_B2_A - [15:0] */
  2366. #define WM8995_AIF1DAC1_EQ_B2_A_WIDTH 16 /* AIF1DAC1_EQ_B2_A - [15:0] */
  2367. /*
  2368. * R1158 (0x486) - AIF1 DAC1 EQ Band 2 B
  2369. */
  2370. #define WM8995_AIF1DAC1_EQ_B2_B_MASK 0xFFFF /* AIF1DAC1_EQ_B2_B - [15:0] */
  2371. #define WM8995_AIF1DAC1_EQ_B2_B_SHIFT 0 /* AIF1DAC1_EQ_B2_B - [15:0] */
  2372. #define WM8995_AIF1DAC1_EQ_B2_B_WIDTH 16 /* AIF1DAC1_EQ_B2_B - [15:0] */
  2373. /*
  2374. * R1159 (0x487) - AIF1 DAC1 EQ Band 2 C
  2375. */
  2376. #define WM8995_AIF1DAC1_EQ_B2_C_MASK 0xFFFF /* AIF1DAC1_EQ_B2_C - [15:0] */
  2377. #define WM8995_AIF1DAC1_EQ_B2_C_SHIFT 0 /* AIF1DAC1_EQ_B2_C - [15:0] */
  2378. #define WM8995_AIF1DAC1_EQ_B2_C_WIDTH 16 /* AIF1DAC1_EQ_B2_C - [15:0] */
  2379. /*
  2380. * R1160 (0x488) - AIF1 DAC1 EQ Band 2 PG
  2381. */
  2382. #define WM8995_AIF1DAC1_EQ_B2_PG_MASK 0xFFFF /* AIF1DAC1_EQ_B2_PG - [15:0] */
  2383. #define WM8995_AIF1DAC1_EQ_B2_PG_SHIFT 0 /* AIF1DAC1_EQ_B2_PG - [15:0] */
  2384. #define WM8995_AIF1DAC1_EQ_B2_PG_WIDTH 16 /* AIF1DAC1_EQ_B2_PG - [15:0] */
  2385. /*
  2386. * R1161 (0x489) - AIF1 DAC1 EQ Band 3 A
  2387. */
  2388. #define WM8995_AIF1DAC1_EQ_B3_A_MASK 0xFFFF /* AIF1DAC1_EQ_B3_A - [15:0] */
  2389. #define WM8995_AIF1DAC1_EQ_B3_A_SHIFT 0 /* AIF1DAC1_EQ_B3_A - [15:0] */
  2390. #define WM8995_AIF1DAC1_EQ_B3_A_WIDTH 16 /* AIF1DAC1_EQ_B3_A - [15:0] */
  2391. /*
  2392. * R1162 (0x48A) - AIF1 DAC1 EQ Band 3 B
  2393. */
  2394. #define WM8995_AIF1DAC1_EQ_B3_B_MASK 0xFFFF /* AIF1DAC1_EQ_B3_B - [15:0] */
  2395. #define WM8995_AIF1DAC1_EQ_B3_B_SHIFT 0 /* AIF1DAC1_EQ_B3_B - [15:0] */
  2396. #define WM8995_AIF1DAC1_EQ_B3_B_WIDTH 16 /* AIF1DAC1_EQ_B3_B - [15:0] */
  2397. /*
  2398. * R1163 (0x48B) - AIF1 DAC1 EQ Band 3 C
  2399. */
  2400. #define WM8995_AIF1DAC1_EQ_B3_C_MASK 0xFFFF /* AIF1DAC1_EQ_B3_C - [15:0] */
  2401. #define WM8995_AIF1DAC1_EQ_B3_C_SHIFT 0 /* AIF1DAC1_EQ_B3_C - [15:0] */
  2402. #define WM8995_AIF1DAC1_EQ_B3_C_WIDTH 16 /* AIF1DAC1_EQ_B3_C - [15:0] */
  2403. /*
  2404. * R1164 (0x48C) - AIF1 DAC1 EQ Band 3 PG
  2405. */
  2406. #define WM8995_AIF1DAC1_EQ_B3_PG_MASK 0xFFFF /* AIF1DAC1_EQ_B3_PG - [15:0] */
  2407. #define WM8995_AIF1DAC1_EQ_B3_PG_SHIFT 0 /* AIF1DAC1_EQ_B3_PG - [15:0] */
  2408. #define WM8995_AIF1DAC1_EQ_B3_PG_WIDTH 16 /* AIF1DAC1_EQ_B3_PG - [15:0] */
  2409. /*
  2410. * R1165 (0x48D) - AIF1 DAC1 EQ Band 4 A
  2411. */
  2412. #define WM8995_AIF1DAC1_EQ_B4_A_MASK 0xFFFF /* AIF1DAC1_EQ_B4_A - [15:0] */
  2413. #define WM8995_AIF1DAC1_EQ_B4_A_SHIFT 0 /* AIF1DAC1_EQ_B4_A - [15:0] */
  2414. #define WM8995_AIF1DAC1_EQ_B4_A_WIDTH 16 /* AIF1DAC1_EQ_B4_A - [15:0] */
  2415. /*
  2416. * R1166 (0x48E) - AIF1 DAC1 EQ Band 4 B
  2417. */
  2418. #define WM8995_AIF1DAC1_EQ_B4_B_MASK 0xFFFF /* AIF1DAC1_EQ_B4_B - [15:0] */
  2419. #define WM8995_AIF1DAC1_EQ_B4_B_SHIFT 0 /* AIF1DAC1_EQ_B4_B - [15:0] */
  2420. #define WM8995_AIF1DAC1_EQ_B4_B_WIDTH 16 /* AIF1DAC1_EQ_B4_B - [15:0] */
  2421. /*
  2422. * R1167 (0x48F) - AIF1 DAC1 EQ Band 4 C
  2423. */
  2424. #define WM8995_AIF1DAC1_EQ_B4_C_MASK 0xFFFF /* AIF1DAC1_EQ_B4_C - [15:0] */
  2425. #define WM8995_AIF1DAC1_EQ_B4_C_SHIFT 0 /* AIF1DAC1_EQ_B4_C - [15:0] */
  2426. #define WM8995_AIF1DAC1_EQ_B4_C_WIDTH 16 /* AIF1DAC1_EQ_B4_C - [15:0] */
  2427. /*
  2428. * R1168 (0x490) - AIF1 DAC1 EQ Band 4 PG
  2429. */
  2430. #define WM8995_AIF1DAC1_EQ_B4_PG_MASK 0xFFFF /* AIF1DAC1_EQ_B4_PG - [15:0] */
  2431. #define WM8995_AIF1DAC1_EQ_B4_PG_SHIFT 0 /* AIF1DAC1_EQ_B4_PG - [15:0] */
  2432. #define WM8995_AIF1DAC1_EQ_B4_PG_WIDTH 16 /* AIF1DAC1_EQ_B4_PG - [15:0] */
  2433. /*
  2434. * R1169 (0x491) - AIF1 DAC1 EQ Band 5 A
  2435. */
  2436. #define WM8995_AIF1DAC1_EQ_B5_A_MASK 0xFFFF /* AIF1DAC1_EQ_B5_A - [15:0] */
  2437. #define WM8995_AIF1DAC1_EQ_B5_A_SHIFT 0 /* AIF1DAC1_EQ_B5_A - [15:0] */
  2438. #define WM8995_AIF1DAC1_EQ_B5_A_WIDTH 16 /* AIF1DAC1_EQ_B5_A - [15:0] */
  2439. /*
  2440. * R1170 (0x492) - AIF1 DAC1 EQ Band 5 B
  2441. */
  2442. #define WM8995_AIF1DAC1_EQ_B5_B_MASK 0xFFFF /* AIF1DAC1_EQ_B5_B - [15:0] */
  2443. #define WM8995_AIF1DAC1_EQ_B5_B_SHIFT 0 /* AIF1DAC1_EQ_B5_B - [15:0] */
  2444. #define WM8995_AIF1DAC1_EQ_B5_B_WIDTH 16 /* AIF1DAC1_EQ_B5_B - [15:0] */
  2445. /*
  2446. * R1171 (0x493) - AIF1 DAC1 EQ Band 5 PG
  2447. */
  2448. #define WM8995_AIF1DAC1_EQ_B5_PG_MASK 0xFFFF /* AIF1DAC1_EQ_B5_PG - [15:0] */
  2449. #define WM8995_AIF1DAC1_EQ_B5_PG_SHIFT 0 /* AIF1DAC1_EQ_B5_PG - [15:0] */
  2450. #define WM8995_AIF1DAC1_EQ_B5_PG_WIDTH 16 /* AIF1DAC1_EQ_B5_PG - [15:0] */
  2451. /*
  2452. * R1184 (0x4A0) - AIF1 DAC2 EQ Gains (1)
  2453. */
  2454. #define WM8995_AIF1DAC2_EQ_B1_GAIN_MASK 0xF800 /* AIF1DAC2_EQ_B1_GAIN - [15:11] */
  2455. #define WM8995_AIF1DAC2_EQ_B1_GAIN_SHIFT 11 /* AIF1DAC2_EQ_B1_GAIN - [15:11] */
  2456. #define WM8995_AIF1DAC2_EQ_B1_GAIN_WIDTH 5 /* AIF1DAC2_EQ_B1_GAIN - [15:11] */
  2457. #define WM8995_AIF1DAC2_EQ_B2_GAIN_MASK 0x07C0 /* AIF1DAC2_EQ_B2_GAIN - [10:6] */
  2458. #define WM8995_AIF1DAC2_EQ_B2_GAIN_SHIFT 6 /* AIF1DAC2_EQ_B2_GAIN - [10:6] */
  2459. #define WM8995_AIF1DAC2_EQ_B2_GAIN_WIDTH 5 /* AIF1DAC2_EQ_B2_GAIN - [10:6] */
  2460. #define WM8995_AIF1DAC2_EQ_B3_GAIN_MASK 0x003E /* AIF1DAC2_EQ_B3_GAIN - [5:1] */
  2461. #define WM8995_AIF1DAC2_EQ_B3_GAIN_SHIFT 1 /* AIF1DAC2_EQ_B3_GAIN - [5:1] */
  2462. #define WM8995_AIF1DAC2_EQ_B3_GAIN_WIDTH 5 /* AIF1DAC2_EQ_B3_GAIN - [5:1] */
  2463. #define WM8995_AIF1DAC2_EQ_ENA 0x0001 /* AIF1DAC2_EQ_ENA */
  2464. #define WM8995_AIF1DAC2_EQ_ENA_MASK 0x0001 /* AIF1DAC2_EQ_ENA */
  2465. #define WM8995_AIF1DAC2_EQ_ENA_SHIFT 0 /* AIF1DAC2_EQ_ENA */
  2466. #define WM8995_AIF1DAC2_EQ_ENA_WIDTH 1 /* AIF1DAC2_EQ_ENA */
  2467. /*
  2468. * R1185 (0x4A1) - AIF1 DAC2 EQ Gains (2)
  2469. */
  2470. #define WM8995_AIF1DAC2_EQ_B4_GAIN_MASK 0xF800 /* AIF1DAC2_EQ_B4_GAIN - [15:11] */
  2471. #define WM8995_AIF1DAC2_EQ_B4_GAIN_SHIFT 11 /* AIF1DAC2_EQ_B4_GAIN - [15:11] */
  2472. #define WM8995_AIF1DAC2_EQ_B4_GAIN_WIDTH 5 /* AIF1DAC2_EQ_B4_GAIN - [15:11] */
  2473. #define WM8995_AIF1DAC2_EQ_B5_GAIN_MASK 0x07C0 /* AIF1DAC2_EQ_B5_GAIN - [10:6] */
  2474. #define WM8995_AIF1DAC2_EQ_B5_GAIN_SHIFT 6 /* AIF1DAC2_EQ_B5_GAIN - [10:6] */
  2475. #define WM8995_AIF1DAC2_EQ_B5_GAIN_WIDTH 5 /* AIF1DAC2_EQ_B5_GAIN - [10:6] */
  2476. /*
  2477. * R1186 (0x4A2) - AIF1 DAC2 EQ Band 1 A
  2478. */
  2479. #define WM8995_AIF1DAC2_EQ_B1_A_MASK 0xFFFF /* AIF1DAC2_EQ_B1_A - [15:0] */
  2480. #define WM8995_AIF1DAC2_EQ_B1_A_SHIFT 0 /* AIF1DAC2_EQ_B1_A - [15:0] */
  2481. #define WM8995_AIF1DAC2_EQ_B1_A_WIDTH 16 /* AIF1DAC2_EQ_B1_A - [15:0] */
  2482. /*
  2483. * R1187 (0x4A3) - AIF1 DAC2 EQ Band 1 B
  2484. */
  2485. #define WM8995_AIF1DAC2_EQ_B1_B_MASK 0xFFFF /* AIF1DAC2_EQ_B1_B - [15:0] */
  2486. #define WM8995_AIF1DAC2_EQ_B1_B_SHIFT 0 /* AIF1DAC2_EQ_B1_B - [15:0] */
  2487. #define WM8995_AIF1DAC2_EQ_B1_B_WIDTH 16 /* AIF1DAC2_EQ_B1_B - [15:0] */
  2488. /*
  2489. * R1188 (0x4A4) - AIF1 DAC2 EQ Band 1 PG
  2490. */
  2491. #define WM8995_AIF1DAC2_EQ_B1_PG_MASK 0xFFFF /* AIF1DAC2_EQ_B1_PG - [15:0] */
  2492. #define WM8995_AIF1DAC2_EQ_B1_PG_SHIFT 0 /* AIF1DAC2_EQ_B1_PG - [15:0] */
  2493. #define WM8995_AIF1DAC2_EQ_B1_PG_WIDTH 16 /* AIF1DAC2_EQ_B1_PG - [15:0] */
  2494. /*
  2495. * R1189 (0x4A5) - AIF1 DAC2 EQ Band 2 A
  2496. */
  2497. #define WM8995_AIF1DAC2_EQ_B2_A_MASK 0xFFFF /* AIF1DAC2_EQ_B2_A - [15:0] */
  2498. #define WM8995_AIF1DAC2_EQ_B2_A_SHIFT 0 /* AIF1DAC2_EQ_B2_A - [15:0] */
  2499. #define WM8995_AIF1DAC2_EQ_B2_A_WIDTH 16 /* AIF1DAC2_EQ_B2_A - [15:0] */
  2500. /*
  2501. * R1190 (0x4A6) - AIF1 DAC2 EQ Band 2 B
  2502. */
  2503. #define WM8995_AIF1DAC2_EQ_B2_B_MASK 0xFFFF /* AIF1DAC2_EQ_B2_B - [15:0] */
  2504. #define WM8995_AIF1DAC2_EQ_B2_B_SHIFT 0 /* AIF1DAC2_EQ_B2_B - [15:0] */
  2505. #define WM8995_AIF1DAC2_EQ_B2_B_WIDTH 16 /* AIF1DAC2_EQ_B2_B - [15:0] */
  2506. /*
  2507. * R1191 (0x4A7) - AIF1 DAC2 EQ Band 2 C
  2508. */
  2509. #define WM8995_AIF1DAC2_EQ_B2_C_MASK 0xFFFF /* AIF1DAC2_EQ_B2_C - [15:0] */
  2510. #define WM8995_AIF1DAC2_EQ_B2_C_SHIFT 0 /* AIF1DAC2_EQ_B2_C - [15:0] */
  2511. #define WM8995_AIF1DAC2_EQ_B2_C_WIDTH 16 /* AIF1DAC2_EQ_B2_C - [15:0] */
  2512. /*
  2513. * R1192 (0x4A8) - AIF1 DAC2 EQ Band 2 PG
  2514. */
  2515. #define WM8995_AIF1DAC2_EQ_B2_PG_MASK 0xFFFF /* AIF1DAC2_EQ_B2_PG - [15:0] */
  2516. #define WM8995_AIF1DAC2_EQ_B2_PG_SHIFT 0 /* AIF1DAC2_EQ_B2_PG - [15:0] */
  2517. #define WM8995_AIF1DAC2_EQ_B2_PG_WIDTH 16 /* AIF1DAC2_EQ_B2_PG - [15:0] */
  2518. /*
  2519. * R1193 (0x4A9) - AIF1 DAC2 EQ Band 3 A
  2520. */
  2521. #define WM8995_AIF1DAC2_EQ_B3_A_MASK 0xFFFF /* AIF1DAC2_EQ_B3_A - [15:0] */
  2522. #define WM8995_AIF1DAC2_EQ_B3_A_SHIFT 0 /* AIF1DAC2_EQ_B3_A - [15:0] */
  2523. #define WM8995_AIF1DAC2_EQ_B3_A_WIDTH 16 /* AIF1DAC2_EQ_B3_A - [15:0] */
  2524. /*
  2525. * R1194 (0x4AA) - AIF1 DAC2 EQ Band 3 B
  2526. */
  2527. #define WM8995_AIF1DAC2_EQ_B3_B_MASK 0xFFFF /* AIF1DAC2_EQ_B3_B - [15:0] */
  2528. #define WM8995_AIF1DAC2_EQ_B3_B_SHIFT 0 /* AIF1DAC2_EQ_B3_B - [15:0] */
  2529. #define WM8995_AIF1DAC2_EQ_B3_B_WIDTH 16 /* AIF1DAC2_EQ_B3_B - [15:0] */
  2530. /*
  2531. * R1195 (0x4AB) - AIF1 DAC2 EQ Band 3 C
  2532. */
  2533. #define WM8995_AIF1DAC2_EQ_B3_C_MASK 0xFFFF /* AIF1DAC2_EQ_B3_C - [15:0] */
  2534. #define WM8995_AIF1DAC2_EQ_B3_C_SHIFT 0 /* AIF1DAC2_EQ_B3_C - [15:0] */
  2535. #define WM8995_AIF1DAC2_EQ_B3_C_WIDTH 16 /* AIF1DAC2_EQ_B3_C - [15:0] */
  2536. /*
  2537. * R1196 (0x4AC) - AIF1 DAC2 EQ Band 3 PG
  2538. */
  2539. #define WM8995_AIF1DAC2_EQ_B3_PG_MASK 0xFFFF /* AIF1DAC2_EQ_B3_PG - [15:0] */
  2540. #define WM8995_AIF1DAC2_EQ_B3_PG_SHIFT 0 /* AIF1DAC2_EQ_B3_PG - [15:0] */
  2541. #define WM8995_AIF1DAC2_EQ_B3_PG_WIDTH 16 /* AIF1DAC2_EQ_B3_PG - [15:0] */
  2542. /*
  2543. * R1197 (0x4AD) - AIF1 DAC2 EQ Band 4 A
  2544. */
  2545. #define WM8995_AIF1DAC2_EQ_B4_A_MASK 0xFFFF /* AIF1DAC2_EQ_B4_A - [15:0] */
  2546. #define WM8995_AIF1DAC2_EQ_B4_A_SHIFT 0 /* AIF1DAC2_EQ_B4_A - [15:0] */
  2547. #define WM8995_AIF1DAC2_EQ_B4_A_WIDTH 16 /* AIF1DAC2_EQ_B4_A - [15:0] */
  2548. /*
  2549. * R1198 (0x4AE) - AIF1 DAC2 EQ Band 4 B
  2550. */
  2551. #define WM8995_AIF1DAC2_EQ_B4_B_MASK 0xFFFF /* AIF1DAC2_EQ_B4_B - [15:0] */
  2552. #define WM8995_AIF1DAC2_EQ_B4_B_SHIFT 0 /* AIF1DAC2_EQ_B4_B - [15:0] */
  2553. #define WM8995_AIF1DAC2_EQ_B4_B_WIDTH 16 /* AIF1DAC2_EQ_B4_B - [15:0] */
  2554. /*
  2555. * R1199 (0x4AF) - AIF1 DAC2 EQ Band 4 C
  2556. */
  2557. #define WM8995_AIF1DAC2_EQ_B4_C_MASK 0xFFFF /* AIF1DAC2_EQ_B4_C - [15:0] */
  2558. #define WM8995_AIF1DAC2_EQ_B4_C_SHIFT 0 /* AIF1DAC2_EQ_B4_C - [15:0] */
  2559. #define WM8995_AIF1DAC2_EQ_B4_C_WIDTH 16 /* AIF1DAC2_EQ_B4_C - [15:0] */
  2560. /*
  2561. * R1200 (0x4B0) - AIF1 DAC2 EQ Band 4 PG
  2562. */
  2563. #define WM8995_AIF1DAC2_EQ_B4_PG_MASK 0xFFFF /* AIF1DAC2_EQ_B4_PG - [15:0] */
  2564. #define WM8995_AIF1DAC2_EQ_B4_PG_SHIFT 0 /* AIF1DAC2_EQ_B4_PG - [15:0] */
  2565. #define WM8995_AIF1DAC2_EQ_B4_PG_WIDTH 16 /* AIF1DAC2_EQ_B4_PG - [15:0] */
  2566. /*
  2567. * R1201 (0x4B1) - AIF1 DAC2 EQ Band 5 A
  2568. */
  2569. #define WM8995_AIF1DAC2_EQ_B5_A_MASK 0xFFFF /* AIF1DAC2_EQ_B5_A - [15:0] */
  2570. #define WM8995_AIF1DAC2_EQ_B5_A_SHIFT 0 /* AIF1DAC2_EQ_B5_A - [15:0] */
  2571. #define WM8995_AIF1DAC2_EQ_B5_A_WIDTH 16 /* AIF1DAC2_EQ_B5_A - [15:0] */
  2572. /*
  2573. * R1202 (0x4B2) - AIF1 DAC2 EQ Band 5 B
  2574. */
  2575. #define WM8995_AIF1DAC2_EQ_B5_B_MASK 0xFFFF /* AIF1DAC2_EQ_B5_B - [15:0] */
  2576. #define WM8995_AIF1DAC2_EQ_B5_B_SHIFT 0 /* AIF1DAC2_EQ_B5_B - [15:0] */
  2577. #define WM8995_AIF1DAC2_EQ_B5_B_WIDTH 16 /* AIF1DAC2_EQ_B5_B - [15:0] */
  2578. /*
  2579. * R1203 (0x4B3) - AIF1 DAC2 EQ Band 5 PG
  2580. */
  2581. #define WM8995_AIF1DAC2_EQ_B5_PG_MASK 0xFFFF /* AIF1DAC2_EQ_B5_PG - [15:0] */
  2582. #define WM8995_AIF1DAC2_EQ_B5_PG_SHIFT 0 /* AIF1DAC2_EQ_B5_PG - [15:0] */
  2583. #define WM8995_AIF1DAC2_EQ_B5_PG_WIDTH 16 /* AIF1DAC2_EQ_B5_PG - [15:0] */
  2584. /*
  2585. * R1280 (0x500) - AIF2 ADC Left Volume
  2586. */
  2587. #define WM8995_AIF2ADC_VU 0x0100 /* AIF2ADC_VU */
  2588. #define WM8995_AIF2ADC_VU_MASK 0x0100 /* AIF2ADC_VU */
  2589. #define WM8995_AIF2ADC_VU_SHIFT 8 /* AIF2ADC_VU */
  2590. #define WM8995_AIF2ADC_VU_WIDTH 1 /* AIF2ADC_VU */
  2591. #define WM8995_AIF2ADCL_VOL_MASK 0x00FF /* AIF2ADCL_VOL - [7:0] */
  2592. #define WM8995_AIF2ADCL_VOL_SHIFT 0 /* AIF2ADCL_VOL - [7:0] */
  2593. #define WM8995_AIF2ADCL_VOL_WIDTH 8 /* AIF2ADCL_VOL - [7:0] */
  2594. /*
  2595. * R1281 (0x501) - AIF2 ADC Right Volume
  2596. */
  2597. #define WM8995_AIF2ADC_VU 0x0100 /* AIF2ADC_VU */
  2598. #define WM8995_AIF2ADC_VU_MASK 0x0100 /* AIF2ADC_VU */
  2599. #define WM8995_AIF2ADC_VU_SHIFT 8 /* AIF2ADC_VU */
  2600. #define WM8995_AIF2ADC_VU_WIDTH 1 /* AIF2ADC_VU */
  2601. #define WM8995_AIF2ADCR_VOL_MASK 0x00FF /* AIF2ADCR_VOL - [7:0] */
  2602. #define WM8995_AIF2ADCR_VOL_SHIFT 0 /* AIF2ADCR_VOL - [7:0] */
  2603. #define WM8995_AIF2ADCR_VOL_WIDTH 8 /* AIF2ADCR_VOL - [7:0] */
  2604. /*
  2605. * R1282 (0x502) - AIF2 DAC Left Volume
  2606. */
  2607. #define WM8995_AIF2DAC_VU 0x0100 /* AIF2DAC_VU */
  2608. #define WM8995_AIF2DAC_VU_MASK 0x0100 /* AIF2DAC_VU */
  2609. #define WM8995_AIF2DAC_VU_SHIFT 8 /* AIF2DAC_VU */
  2610. #define WM8995_AIF2DAC_VU_WIDTH 1 /* AIF2DAC_VU */
  2611. #define WM8995_AIF2DACL_VOL_MASK 0x00FF /* AIF2DACL_VOL - [7:0] */
  2612. #define WM8995_AIF2DACL_VOL_SHIFT 0 /* AIF2DACL_VOL - [7:0] */
  2613. #define WM8995_AIF2DACL_VOL_WIDTH 8 /* AIF2DACL_VOL - [7:0] */
  2614. /*
  2615. * R1283 (0x503) - AIF2 DAC Right Volume
  2616. */
  2617. #define WM8995_AIF2DAC_VU 0x0100 /* AIF2DAC_VU */
  2618. #define WM8995_AIF2DAC_VU_MASK 0x0100 /* AIF2DAC_VU */
  2619. #define WM8995_AIF2DAC_VU_SHIFT 8 /* AIF2DAC_VU */
  2620. #define WM8995_AIF2DAC_VU_WIDTH 1 /* AIF2DAC_VU */
  2621. #define WM8995_AIF2DACR_VOL_MASK 0x00FF /* AIF2DACR_VOL - [7:0] */
  2622. #define WM8995_AIF2DACR_VOL_SHIFT 0 /* AIF2DACR_VOL - [7:0] */
  2623. #define WM8995_AIF2DACR_VOL_WIDTH 8 /* AIF2DACR_VOL - [7:0] */
  2624. /*
  2625. * R1296 (0x510) - AIF2 ADC Filters
  2626. */
  2627. #define WM8995_AIF2ADC_4FS 0x8000 /* AIF2ADC_4FS */
  2628. #define WM8995_AIF2ADC_4FS_MASK 0x8000 /* AIF2ADC_4FS */
  2629. #define WM8995_AIF2ADC_4FS_SHIFT 15 /* AIF2ADC_4FS */
  2630. #define WM8995_AIF2ADC_4FS_WIDTH 1 /* AIF2ADC_4FS */
  2631. #define WM8995_AIF2ADCL_HPF 0x1000 /* AIF2ADCL_HPF */
  2632. #define WM8995_AIF2ADCL_HPF_MASK 0x1000 /* AIF2ADCL_HPF */
  2633. #define WM8995_AIF2ADCL_HPF_SHIFT 12 /* AIF2ADCL_HPF */
  2634. #define WM8995_AIF2ADCL_HPF_WIDTH 1 /* AIF2ADCL_HPF */
  2635. #define WM8995_AIF2ADCR_HPF 0x0800 /* AIF2ADCR_HPF */
  2636. #define WM8995_AIF2ADCR_HPF_MASK 0x0800 /* AIF2ADCR_HPF */
  2637. #define WM8995_AIF2ADCR_HPF_SHIFT 11 /* AIF2ADCR_HPF */
  2638. #define WM8995_AIF2ADCR_HPF_WIDTH 1 /* AIF2ADCR_HPF */
  2639. #define WM8995_AIF2ADC_HPF_MODE 0x0008 /* AIF2ADC_HPF_MODE */
  2640. #define WM8995_AIF2ADC_HPF_MODE_MASK 0x0008 /* AIF2ADC_HPF_MODE */
  2641. #define WM8995_AIF2ADC_HPF_MODE_SHIFT 3 /* AIF2ADC_HPF_MODE */
  2642. #define WM8995_AIF2ADC_HPF_MODE_WIDTH 1 /* AIF2ADC_HPF_MODE */
  2643. #define WM8995_AIF2ADC_HPF_CUT_MASK 0x0007 /* AIF2ADC_HPF_CUT - [2:0] */
  2644. #define WM8995_AIF2ADC_HPF_CUT_SHIFT 0 /* AIF2ADC_HPF_CUT - [2:0] */
  2645. #define WM8995_AIF2ADC_HPF_CUT_WIDTH 3 /* AIF2ADC_HPF_CUT - [2:0] */
  2646. /*
  2647. * R1312 (0x520) - AIF2 DAC Filters (1)
  2648. */
  2649. #define WM8995_AIF2DAC_MUTE 0x0200 /* AIF2DAC_MUTE */
  2650. #define WM8995_AIF2DAC_MUTE_MASK 0x0200 /* AIF2DAC_MUTE */
  2651. #define WM8995_AIF2DAC_MUTE_SHIFT 9 /* AIF2DAC_MUTE */
  2652. #define WM8995_AIF2DAC_MUTE_WIDTH 1 /* AIF2DAC_MUTE */
  2653. #define WM8995_AIF2DAC_MONO 0x0080 /* AIF2DAC_MONO */
  2654. #define WM8995_AIF2DAC_MONO_MASK 0x0080 /* AIF2DAC_MONO */
  2655. #define WM8995_AIF2DAC_MONO_SHIFT 7 /* AIF2DAC_MONO */
  2656. #define WM8995_AIF2DAC_MONO_WIDTH 1 /* AIF2DAC_MONO */
  2657. #define WM8995_AIF2DAC_MUTERATE 0x0020 /* AIF2DAC_MUTERATE */
  2658. #define WM8995_AIF2DAC_MUTERATE_MASK 0x0020 /* AIF2DAC_MUTERATE */
  2659. #define WM8995_AIF2DAC_MUTERATE_SHIFT 5 /* AIF2DAC_MUTERATE */
  2660. #define WM8995_AIF2DAC_MUTERATE_WIDTH 1 /* AIF2DAC_MUTERATE */
  2661. #define WM8995_AIF2DAC_UNMUTE_RAMP 0x0010 /* AIF2DAC_UNMUTE_RAMP */
  2662. #define WM8995_AIF2DAC_UNMUTE_RAMP_MASK 0x0010 /* AIF2DAC_UNMUTE_RAMP */
  2663. #define WM8995_AIF2DAC_UNMUTE_RAMP_SHIFT 4 /* AIF2DAC_UNMUTE_RAMP */
  2664. #define WM8995_AIF2DAC_UNMUTE_RAMP_WIDTH 1 /* AIF2DAC_UNMUTE_RAMP */
  2665. #define WM8995_AIF2DAC_DEEMP_MASK 0x0006 /* AIF2DAC_DEEMP - [2:1] */
  2666. #define WM8995_AIF2DAC_DEEMP_SHIFT 1 /* AIF2DAC_DEEMP - [2:1] */
  2667. #define WM8995_AIF2DAC_DEEMP_WIDTH 2 /* AIF2DAC_DEEMP - [2:1] */
  2668. /*
  2669. * R1313 (0x521) - AIF2 DAC Filters (2)
  2670. */
  2671. #define WM8995_AIF2DAC_3D_GAIN_MASK 0x3E00 /* AIF2DAC_3D_GAIN - [13:9] */
  2672. #define WM8995_AIF2DAC_3D_GAIN_SHIFT 9 /* AIF2DAC_3D_GAIN - [13:9] */
  2673. #define WM8995_AIF2DAC_3D_GAIN_WIDTH 5 /* AIF2DAC_3D_GAIN - [13:9] */
  2674. #define WM8995_AIF2DAC_3D_ENA 0x0100 /* AIF2DAC_3D_ENA */
  2675. #define WM8995_AIF2DAC_3D_ENA_MASK 0x0100 /* AIF2DAC_3D_ENA */
  2676. #define WM8995_AIF2DAC_3D_ENA_SHIFT 8 /* AIF2DAC_3D_ENA */
  2677. #define WM8995_AIF2DAC_3D_ENA_WIDTH 1 /* AIF2DAC_3D_ENA */
  2678. /*
  2679. * R1344 (0x540) - AIF2 DRC (1)
  2680. */
  2681. #define WM8995_AIF2DRC_SIG_DET_RMS_MASK 0xF800 /* AIF2DRC_SIG_DET_RMS - [15:11] */
  2682. #define WM8995_AIF2DRC_SIG_DET_RMS_SHIFT 11 /* AIF2DRC_SIG_DET_RMS - [15:11] */
  2683. #define WM8995_AIF2DRC_SIG_DET_RMS_WIDTH 5 /* AIF2DRC_SIG_DET_RMS - [15:11] */
  2684. #define WM8995_AIF2DRC_SIG_DET_PK_MASK 0x0600 /* AIF2DRC_SIG_DET_PK - [10:9] */
  2685. #define WM8995_AIF2DRC_SIG_DET_PK_SHIFT 9 /* AIF2DRC_SIG_DET_PK - [10:9] */
  2686. #define WM8995_AIF2DRC_SIG_DET_PK_WIDTH 2 /* AIF2DRC_SIG_DET_PK - [10:9] */
  2687. #define WM8995_AIF2DRC_NG_ENA 0x0100 /* AIF2DRC_NG_ENA */
  2688. #define WM8995_AIF2DRC_NG_ENA_MASK 0x0100 /* AIF2DRC_NG_ENA */
  2689. #define WM8995_AIF2DRC_NG_ENA_SHIFT 8 /* AIF2DRC_NG_ENA */
  2690. #define WM8995_AIF2DRC_NG_ENA_WIDTH 1 /* AIF2DRC_NG_ENA */
  2691. #define WM8995_AIF2DRC_SIG_DET_MODE 0x0080 /* AIF2DRC_SIG_DET_MODE */
  2692. #define WM8995_AIF2DRC_SIG_DET_MODE_MASK 0x0080 /* AIF2DRC_SIG_DET_MODE */
  2693. #define WM8995_AIF2DRC_SIG_DET_MODE_SHIFT 7 /* AIF2DRC_SIG_DET_MODE */
  2694. #define WM8995_AIF2DRC_SIG_DET_MODE_WIDTH 1 /* AIF2DRC_SIG_DET_MODE */
  2695. #define WM8995_AIF2DRC_SIG_DET 0x0040 /* AIF2DRC_SIG_DET */
  2696. #define WM8995_AIF2DRC_SIG_DET_MASK 0x0040 /* AIF2DRC_SIG_DET */
  2697. #define WM8995_AIF2DRC_SIG_DET_SHIFT 6 /* AIF2DRC_SIG_DET */
  2698. #define WM8995_AIF2DRC_SIG_DET_WIDTH 1 /* AIF2DRC_SIG_DET */
  2699. #define WM8995_AIF2DRC_KNEE2_OP_ENA 0x0020 /* AIF2DRC_KNEE2_OP_ENA */
  2700. #define WM8995_AIF2DRC_KNEE2_OP_ENA_MASK 0x0020 /* AIF2DRC_KNEE2_OP_ENA */
  2701. #define WM8995_AIF2DRC_KNEE2_OP_ENA_SHIFT 5 /* AIF2DRC_KNEE2_OP_ENA */
  2702. #define WM8995_AIF2DRC_KNEE2_OP_ENA_WIDTH 1 /* AIF2DRC_KNEE2_OP_ENA */
  2703. #define WM8995_AIF2DRC_QR 0x0010 /* AIF2DRC_QR */
  2704. #define WM8995_AIF2DRC_QR_MASK 0x0010 /* AIF2DRC_QR */
  2705. #define WM8995_AIF2DRC_QR_SHIFT 4 /* AIF2DRC_QR */
  2706. #define WM8995_AIF2DRC_QR_WIDTH 1 /* AIF2DRC_QR */
  2707. #define WM8995_AIF2DRC_ANTICLIP 0x0008 /* AIF2DRC_ANTICLIP */
  2708. #define WM8995_AIF2DRC_ANTICLIP_MASK 0x0008 /* AIF2DRC_ANTICLIP */
  2709. #define WM8995_AIF2DRC_ANTICLIP_SHIFT 3 /* AIF2DRC_ANTICLIP */
  2710. #define WM8995_AIF2DRC_ANTICLIP_WIDTH 1 /* AIF2DRC_ANTICLIP */
  2711. #define WM8995_AIF2DAC_DRC_ENA 0x0004 /* AIF2DAC_DRC_ENA */
  2712. #define WM8995_AIF2DAC_DRC_ENA_MASK 0x0004 /* AIF2DAC_DRC_ENA */
  2713. #define WM8995_AIF2DAC_DRC_ENA_SHIFT 2 /* AIF2DAC_DRC_ENA */
  2714. #define WM8995_AIF2DAC_DRC_ENA_WIDTH 1 /* AIF2DAC_DRC_ENA */
  2715. #define WM8995_AIF2ADCL_DRC_ENA 0x0002 /* AIF2ADCL_DRC_ENA */
  2716. #define WM8995_AIF2ADCL_DRC_ENA_MASK 0x0002 /* AIF2ADCL_DRC_ENA */
  2717. #define WM8995_AIF2ADCL_DRC_ENA_SHIFT 1 /* AIF2ADCL_DRC_ENA */
  2718. #define WM8995_AIF2ADCL_DRC_ENA_WIDTH 1 /* AIF2ADCL_DRC_ENA */
  2719. #define WM8995_AIF2ADCR_DRC_ENA 0x0001 /* AIF2ADCR_DRC_ENA */
  2720. #define WM8995_AIF2ADCR_DRC_ENA_MASK 0x0001 /* AIF2ADCR_DRC_ENA */
  2721. #define WM8995_AIF2ADCR_DRC_ENA_SHIFT 0 /* AIF2ADCR_DRC_ENA */
  2722. #define WM8995_AIF2ADCR_DRC_ENA_WIDTH 1 /* AIF2ADCR_DRC_ENA */
  2723. /*
  2724. * R1345 (0x541) - AIF2 DRC (2)
  2725. */
  2726. #define WM8995_AIF2DRC_ATK_MASK 0x1E00 /* AIF2DRC_ATK - [12:9] */
  2727. #define WM8995_AIF2DRC_ATK_SHIFT 9 /* AIF2DRC_ATK - [12:9] */
  2728. #define WM8995_AIF2DRC_ATK_WIDTH 4 /* AIF2DRC_ATK - [12:9] */
  2729. #define WM8995_AIF2DRC_DCY_MASK 0x01E0 /* AIF2DRC_DCY - [8:5] */
  2730. #define WM8995_AIF2DRC_DCY_SHIFT 5 /* AIF2DRC_DCY - [8:5] */
  2731. #define WM8995_AIF2DRC_DCY_WIDTH 4 /* AIF2DRC_DCY - [8:5] */
  2732. #define WM8995_AIF2DRC_MINGAIN_MASK 0x001C /* AIF2DRC_MINGAIN - [4:2] */
  2733. #define WM8995_AIF2DRC_MINGAIN_SHIFT 2 /* AIF2DRC_MINGAIN - [4:2] */
  2734. #define WM8995_AIF2DRC_MINGAIN_WIDTH 3 /* AIF2DRC_MINGAIN - [4:2] */
  2735. #define WM8995_AIF2DRC_MAXGAIN_MASK 0x0003 /* AIF2DRC_MAXGAIN - [1:0] */
  2736. #define WM8995_AIF2DRC_MAXGAIN_SHIFT 0 /* AIF2DRC_MAXGAIN - [1:0] */
  2737. #define WM8995_AIF2DRC_MAXGAIN_WIDTH 2 /* AIF2DRC_MAXGAIN - [1:0] */
  2738. /*
  2739. * R1346 (0x542) - AIF2 DRC (3)
  2740. */
  2741. #define WM8995_AIF2DRC_NG_MINGAIN_MASK 0xF000 /* AIF2DRC_NG_MINGAIN - [15:12] */
  2742. #define WM8995_AIF2DRC_NG_MINGAIN_SHIFT 12 /* AIF2DRC_NG_MINGAIN - [15:12] */
  2743. #define WM8995_AIF2DRC_NG_MINGAIN_WIDTH 4 /* AIF2DRC_NG_MINGAIN - [15:12] */
  2744. #define WM8995_AIF2DRC_NG_EXP_MASK 0x0C00 /* AIF2DRC_NG_EXP - [11:10] */
  2745. #define WM8995_AIF2DRC_NG_EXP_SHIFT 10 /* AIF2DRC_NG_EXP - [11:10] */
  2746. #define WM8995_AIF2DRC_NG_EXP_WIDTH 2 /* AIF2DRC_NG_EXP - [11:10] */
  2747. #define WM8995_AIF2DRC_QR_THR_MASK 0x0300 /* AIF2DRC_QR_THR - [9:8] */
  2748. #define WM8995_AIF2DRC_QR_THR_SHIFT 8 /* AIF2DRC_QR_THR - [9:8] */
  2749. #define WM8995_AIF2DRC_QR_THR_WIDTH 2 /* AIF2DRC_QR_THR - [9:8] */
  2750. #define WM8995_AIF2DRC_QR_DCY_MASK 0x00C0 /* AIF2DRC_QR_DCY - [7:6] */
  2751. #define WM8995_AIF2DRC_QR_DCY_SHIFT 6 /* AIF2DRC_QR_DCY - [7:6] */
  2752. #define WM8995_AIF2DRC_QR_DCY_WIDTH 2 /* AIF2DRC_QR_DCY - [7:6] */
  2753. #define WM8995_AIF2DRC_HI_COMP_MASK 0x0038 /* AIF2DRC_HI_COMP - [5:3] */
  2754. #define WM8995_AIF2DRC_HI_COMP_SHIFT 3 /* AIF2DRC_HI_COMP - [5:3] */
  2755. #define WM8995_AIF2DRC_HI_COMP_WIDTH 3 /* AIF2DRC_HI_COMP - [5:3] */
  2756. #define WM8995_AIF2DRC_LO_COMP_MASK 0x0007 /* AIF2DRC_LO_COMP - [2:0] */
  2757. #define WM8995_AIF2DRC_LO_COMP_SHIFT 0 /* AIF2DRC_LO_COMP - [2:0] */
  2758. #define WM8995_AIF2DRC_LO_COMP_WIDTH 3 /* AIF2DRC_LO_COMP - [2:0] */
  2759. /*
  2760. * R1347 (0x543) - AIF2 DRC (4)
  2761. */
  2762. #define WM8995_AIF2DRC_KNEE_IP_MASK 0x07E0 /* AIF2DRC_KNEE_IP - [10:5] */
  2763. #define WM8995_AIF2DRC_KNEE_IP_SHIFT 5 /* AIF2DRC_KNEE_IP - [10:5] */
  2764. #define WM8995_AIF2DRC_KNEE_IP_WIDTH 6 /* AIF2DRC_KNEE_IP - [10:5] */
  2765. #define WM8995_AIF2DRC_KNEE_OP_MASK 0x001F /* AIF2DRC_KNEE_OP - [4:0] */
  2766. #define WM8995_AIF2DRC_KNEE_OP_SHIFT 0 /* AIF2DRC_KNEE_OP - [4:0] */
  2767. #define WM8995_AIF2DRC_KNEE_OP_WIDTH 5 /* AIF2DRC_KNEE_OP - [4:0] */
  2768. /*
  2769. * R1348 (0x544) - AIF2 DRC (5)
  2770. */
  2771. #define WM8995_AIF2DRC_KNEE2_IP_MASK 0x03E0 /* AIF2DRC_KNEE2_IP - [9:5] */
  2772. #define WM8995_AIF2DRC_KNEE2_IP_SHIFT 5 /* AIF2DRC_KNEE2_IP - [9:5] */
  2773. #define WM8995_AIF2DRC_KNEE2_IP_WIDTH 5 /* AIF2DRC_KNEE2_IP - [9:5] */
  2774. #define WM8995_AIF2DRC_KNEE2_OP_MASK 0x001F /* AIF2DRC_KNEE2_OP - [4:0] */
  2775. #define WM8995_AIF2DRC_KNEE2_OP_SHIFT 0 /* AIF2DRC_KNEE2_OP - [4:0] */
  2776. #define WM8995_AIF2DRC_KNEE2_OP_WIDTH 5 /* AIF2DRC_KNEE2_OP - [4:0] */
  2777. /*
  2778. * R1408 (0x580) - AIF2 EQ Gains (1)
  2779. */
  2780. #define WM8995_AIF2DAC_EQ_B1_GAIN_MASK 0xF800 /* AIF2DAC_EQ_B1_GAIN - [15:11] */
  2781. #define WM8995_AIF2DAC_EQ_B1_GAIN_SHIFT 11 /* AIF2DAC_EQ_B1_GAIN - [15:11] */
  2782. #define WM8995_AIF2DAC_EQ_B1_GAIN_WIDTH 5 /* AIF2DAC_EQ_B1_GAIN - [15:11] */
  2783. #define WM8995_AIF2DAC_EQ_B2_GAIN_MASK 0x07C0 /* AIF2DAC_EQ_B2_GAIN - [10:6] */
  2784. #define WM8995_AIF2DAC_EQ_B2_GAIN_SHIFT 6 /* AIF2DAC_EQ_B2_GAIN - [10:6] */
  2785. #define WM8995_AIF2DAC_EQ_B2_GAIN_WIDTH 5 /* AIF2DAC_EQ_B2_GAIN - [10:6] */
  2786. #define WM8995_AIF2DAC_EQ_B3_GAIN_MASK 0x003E /* AIF2DAC_EQ_B3_GAIN - [5:1] */
  2787. #define WM8995_AIF2DAC_EQ_B3_GAIN_SHIFT 1 /* AIF2DAC_EQ_B3_GAIN - [5:1] */
  2788. #define WM8995_AIF2DAC_EQ_B3_GAIN_WIDTH 5 /* AIF2DAC_EQ_B3_GAIN - [5:1] */
  2789. #define WM8995_AIF2DAC_EQ_ENA 0x0001 /* AIF2DAC_EQ_ENA */
  2790. #define WM8995_AIF2DAC_EQ_ENA_MASK 0x0001 /* AIF2DAC_EQ_ENA */
  2791. #define WM8995_AIF2DAC_EQ_ENA_SHIFT 0 /* AIF2DAC_EQ_ENA */
  2792. #define WM8995_AIF2DAC_EQ_ENA_WIDTH 1 /* AIF2DAC_EQ_ENA */
  2793. /*
  2794. * R1409 (0x581) - AIF2 EQ Gains (2)
  2795. */
  2796. #define WM8995_AIF2DAC_EQ_B4_GAIN_MASK 0xF800 /* AIF2DAC_EQ_B4_GAIN - [15:11] */
  2797. #define WM8995_AIF2DAC_EQ_B4_GAIN_SHIFT 11 /* AIF2DAC_EQ_B4_GAIN - [15:11] */
  2798. #define WM8995_AIF2DAC_EQ_B4_GAIN_WIDTH 5 /* AIF2DAC_EQ_B4_GAIN - [15:11] */
  2799. #define WM8995_AIF2DAC_EQ_B5_GAIN_MASK 0x07C0 /* AIF2DAC_EQ_B5_GAIN - [10:6] */
  2800. #define WM8995_AIF2DAC_EQ_B5_GAIN_SHIFT 6 /* AIF2DAC_EQ_B5_GAIN - [10:6] */
  2801. #define WM8995_AIF2DAC_EQ_B5_GAIN_WIDTH 5 /* AIF2DAC_EQ_B5_GAIN - [10:6] */
  2802. /*
  2803. * R1410 (0x582) - AIF2 EQ Band 1 A
  2804. */
  2805. #define WM8995_AIF2DAC_EQ_B1_A_MASK 0xFFFF /* AIF2DAC_EQ_B1_A - [15:0] */
  2806. #define WM8995_AIF2DAC_EQ_B1_A_SHIFT 0 /* AIF2DAC_EQ_B1_A - [15:0] */
  2807. #define WM8995_AIF2DAC_EQ_B1_A_WIDTH 16 /* AIF2DAC_EQ_B1_A - [15:0] */
  2808. /*
  2809. * R1411 (0x583) - AIF2 EQ Band 1 B
  2810. */
  2811. #define WM8995_AIF2DAC_EQ_B1_B_MASK 0xFFFF /* AIF2DAC_EQ_B1_B - [15:0] */
  2812. #define WM8995_AIF2DAC_EQ_B1_B_SHIFT 0 /* AIF2DAC_EQ_B1_B - [15:0] */
  2813. #define WM8995_AIF2DAC_EQ_B1_B_WIDTH 16 /* AIF2DAC_EQ_B1_B - [15:0] */
  2814. /*
  2815. * R1412 (0x584) - AIF2 EQ Band 1 PG
  2816. */
  2817. #define WM8995_AIF2DAC_EQ_B1_PG_MASK 0xFFFF /* AIF2DAC_EQ_B1_PG - [15:0] */
  2818. #define WM8995_AIF2DAC_EQ_B1_PG_SHIFT 0 /* AIF2DAC_EQ_B1_PG - [15:0] */
  2819. #define WM8995_AIF2DAC_EQ_B1_PG_WIDTH 16 /* AIF2DAC_EQ_B1_PG - [15:0] */
  2820. /*
  2821. * R1413 (0x585) - AIF2 EQ Band 2 A
  2822. */
  2823. #define WM8995_AIF2DAC_EQ_B2_A_MASK 0xFFFF /* AIF2DAC_EQ_B2_A - [15:0] */
  2824. #define WM8995_AIF2DAC_EQ_B2_A_SHIFT 0 /* AIF2DAC_EQ_B2_A - [15:0] */
  2825. #define WM8995_AIF2DAC_EQ_B2_A_WIDTH 16 /* AIF2DAC_EQ_B2_A - [15:0] */
  2826. /*
  2827. * R1414 (0x586) - AIF2 EQ Band 2 B
  2828. */
  2829. #define WM8995_AIF2DAC_EQ_B2_B_MASK 0xFFFF /* AIF2DAC_EQ_B2_B - [15:0] */
  2830. #define WM8995_AIF2DAC_EQ_B2_B_SHIFT 0 /* AIF2DAC_EQ_B2_B - [15:0] */
  2831. #define WM8995_AIF2DAC_EQ_B2_B_WIDTH 16 /* AIF2DAC_EQ_B2_B - [15:0] */
  2832. /*
  2833. * R1415 (0x587) - AIF2 EQ Band 2 C
  2834. */
  2835. #define WM8995_AIF2DAC_EQ_B2_C_MASK 0xFFFF /* AIF2DAC_EQ_B2_C - [15:0] */
  2836. #define WM8995_AIF2DAC_EQ_B2_C_SHIFT 0 /* AIF2DAC_EQ_B2_C - [15:0] */
  2837. #define WM8995_AIF2DAC_EQ_B2_C_WIDTH 16 /* AIF2DAC_EQ_B2_C - [15:0] */
  2838. /*
  2839. * R1416 (0x588) - AIF2 EQ Band 2 PG
  2840. */
  2841. #define WM8995_AIF2DAC_EQ_B2_PG_MASK 0xFFFF /* AIF2DAC_EQ_B2_PG - [15:0] */
  2842. #define WM8995_AIF2DAC_EQ_B2_PG_SHIFT 0 /* AIF2DAC_EQ_B2_PG - [15:0] */
  2843. #define WM8995_AIF2DAC_EQ_B2_PG_WIDTH 16 /* AIF2DAC_EQ_B2_PG - [15:0] */
  2844. /*
  2845. * R1417 (0x589) - AIF2 EQ Band 3 A
  2846. */
  2847. #define WM8995_AIF2DAC_EQ_B3_A_MASK 0xFFFF /* AIF2DAC_EQ_B3_A - [15:0] */
  2848. #define WM8995_AIF2DAC_EQ_B3_A_SHIFT 0 /* AIF2DAC_EQ_B3_A - [15:0] */
  2849. #define WM8995_AIF2DAC_EQ_B3_A_WIDTH 16 /* AIF2DAC_EQ_B3_A - [15:0] */
  2850. /*
  2851. * R1418 (0x58A) - AIF2 EQ Band 3 B
  2852. */
  2853. #define WM8995_AIF2DAC_EQ_B3_B_MASK 0xFFFF /* AIF2DAC_EQ_B3_B - [15:0] */
  2854. #define WM8995_AIF2DAC_EQ_B3_B_SHIFT 0 /* AIF2DAC_EQ_B3_B - [15:0] */
  2855. #define WM8995_AIF2DAC_EQ_B3_B_WIDTH 16 /* AIF2DAC_EQ_B3_B - [15:0] */
  2856. /*
  2857. * R1419 (0x58B) - AIF2 EQ Band 3 C
  2858. */
  2859. #define WM8995_AIF2DAC_EQ_B3_C_MASK 0xFFFF /* AIF2DAC_EQ_B3_C - [15:0] */
  2860. #define WM8995_AIF2DAC_EQ_B3_C_SHIFT 0 /* AIF2DAC_EQ_B3_C - [15:0] */
  2861. #define WM8995_AIF2DAC_EQ_B3_C_WIDTH 16 /* AIF2DAC_EQ_B3_C - [15:0] */
  2862. /*
  2863. * R1420 (0x58C) - AIF2 EQ Band 3 PG
  2864. */
  2865. #define WM8995_AIF2DAC_EQ_B3_PG_MASK 0xFFFF /* AIF2DAC_EQ_B3_PG - [15:0] */
  2866. #define WM8995_AIF2DAC_EQ_B3_PG_SHIFT 0 /* AIF2DAC_EQ_B3_PG - [15:0] */
  2867. #define WM8995_AIF2DAC_EQ_B3_PG_WIDTH 16 /* AIF2DAC_EQ_B3_PG - [15:0] */
  2868. /*
  2869. * R1421 (0x58D) - AIF2 EQ Band 4 A
  2870. */
  2871. #define WM8995_AIF2DAC_EQ_B4_A_MASK 0xFFFF /* AIF2DAC_EQ_B4_A - [15:0] */
  2872. #define WM8995_AIF2DAC_EQ_B4_A_SHIFT 0 /* AIF2DAC_EQ_B4_A - [15:0] */
  2873. #define WM8995_AIF2DAC_EQ_B4_A_WIDTH 16 /* AIF2DAC_EQ_B4_A - [15:0] */
  2874. /*
  2875. * R1422 (0x58E) - AIF2 EQ Band 4 B
  2876. */
  2877. #define WM8995_AIF2DAC_EQ_B4_B_MASK 0xFFFF /* AIF2DAC_EQ_B4_B - [15:0] */
  2878. #define WM8995_AIF2DAC_EQ_B4_B_SHIFT 0 /* AIF2DAC_EQ_B4_B - [15:0] */
  2879. #define WM8995_AIF2DAC_EQ_B4_B_WIDTH 16 /* AIF2DAC_EQ_B4_B - [15:0] */
  2880. /*
  2881. * R1423 (0x58F) - AIF2 EQ Band 4 C
  2882. */
  2883. #define WM8995_AIF2DAC_EQ_B4_C_MASK 0xFFFF /* AIF2DAC_EQ_B4_C - [15:0] */
  2884. #define WM8995_AIF2DAC_EQ_B4_C_SHIFT 0 /* AIF2DAC_EQ_B4_C - [15:0] */
  2885. #define WM8995_AIF2DAC_EQ_B4_C_WIDTH 16 /* AIF2DAC_EQ_B4_C - [15:0] */
  2886. /*
  2887. * R1424 (0x590) - AIF2 EQ Band 4 PG
  2888. */
  2889. #define WM8995_AIF2DAC_EQ_B4_PG_MASK 0xFFFF /* AIF2DAC_EQ_B4_PG - [15:0] */
  2890. #define WM8995_AIF2DAC_EQ_B4_PG_SHIFT 0 /* AIF2DAC_EQ_B4_PG - [15:0] */
  2891. #define WM8995_AIF2DAC_EQ_B4_PG_WIDTH 16 /* AIF2DAC_EQ_B4_PG - [15:0] */
  2892. /*
  2893. * R1425 (0x591) - AIF2 EQ Band 5 A
  2894. */
  2895. #define WM8995_AIF2DAC_EQ_B5_A_MASK 0xFFFF /* AIF2DAC_EQ_B5_A - [15:0] */
  2896. #define WM8995_AIF2DAC_EQ_B5_A_SHIFT 0 /* AIF2DAC_EQ_B5_A - [15:0] */
  2897. #define WM8995_AIF2DAC_EQ_B5_A_WIDTH 16 /* AIF2DAC_EQ_B5_A - [15:0] */
  2898. /*
  2899. * R1426 (0x592) - AIF2 EQ Band 5 B
  2900. */
  2901. #define WM8995_AIF2DAC_EQ_B5_B_MASK 0xFFFF /* AIF2DAC_EQ_B5_B - [15:0] */
  2902. #define WM8995_AIF2DAC_EQ_B5_B_SHIFT 0 /* AIF2DAC_EQ_B5_B - [15:0] */
  2903. #define WM8995_AIF2DAC_EQ_B5_B_WIDTH 16 /* AIF2DAC_EQ_B5_B - [15:0] */
  2904. /*
  2905. * R1427 (0x593) - AIF2 EQ Band 5 PG
  2906. */
  2907. #define WM8995_AIF2DAC_EQ_B5_PG_MASK 0xFFFF /* AIF2DAC_EQ_B5_PG - [15:0] */
  2908. #define WM8995_AIF2DAC_EQ_B5_PG_SHIFT 0 /* AIF2DAC_EQ_B5_PG - [15:0] */
  2909. #define WM8995_AIF2DAC_EQ_B5_PG_WIDTH 16 /* AIF2DAC_EQ_B5_PG - [15:0] */
  2910. /*
  2911. * R1536 (0x600) - DAC1 Mixer Volumes
  2912. */
  2913. #define WM8995_ADCR_DAC1_VOL_MASK 0x03E0 /* ADCR_DAC1_VOL - [9:5] */
  2914. #define WM8995_ADCR_DAC1_VOL_SHIFT 5 /* ADCR_DAC1_VOL - [9:5] */
  2915. #define WM8995_ADCR_DAC1_VOL_WIDTH 5 /* ADCR_DAC1_VOL - [9:5] */
  2916. #define WM8995_ADCL_DAC1_VOL_MASK 0x001F /* ADCL_DAC1_VOL - [4:0] */
  2917. #define WM8995_ADCL_DAC1_VOL_SHIFT 0 /* ADCL_DAC1_VOL - [4:0] */
  2918. #define WM8995_ADCL_DAC1_VOL_WIDTH 5 /* ADCL_DAC1_VOL - [4:0] */
  2919. /*
  2920. * R1537 (0x601) - DAC1 Left Mixer Routing
  2921. */
  2922. #define WM8995_ADCR_TO_DAC1L 0x0020 /* ADCR_TO_DAC1L */
  2923. #define WM8995_ADCR_TO_DAC1L_MASK 0x0020 /* ADCR_TO_DAC1L */
  2924. #define WM8995_ADCR_TO_DAC1L_SHIFT 5 /* ADCR_TO_DAC1L */
  2925. #define WM8995_ADCR_TO_DAC1L_WIDTH 1 /* ADCR_TO_DAC1L */
  2926. #define WM8995_ADCL_TO_DAC1L 0x0010 /* ADCL_TO_DAC1L */
  2927. #define WM8995_ADCL_TO_DAC1L_MASK 0x0010 /* ADCL_TO_DAC1L */
  2928. #define WM8995_ADCL_TO_DAC1L_SHIFT 4 /* ADCL_TO_DAC1L */
  2929. #define WM8995_ADCL_TO_DAC1L_WIDTH 1 /* ADCL_TO_DAC1L */
  2930. #define WM8995_AIF2DACL_TO_DAC1L 0x0004 /* AIF2DACL_TO_DAC1L */
  2931. #define WM8995_AIF2DACL_TO_DAC1L_MASK 0x0004 /* AIF2DACL_TO_DAC1L */
  2932. #define WM8995_AIF2DACL_TO_DAC1L_SHIFT 2 /* AIF2DACL_TO_DAC1L */
  2933. #define WM8995_AIF2DACL_TO_DAC1L_WIDTH 1 /* AIF2DACL_TO_DAC1L */
  2934. #define WM8995_AIF1DAC2L_TO_DAC1L 0x0002 /* AIF1DAC2L_TO_DAC1L */
  2935. #define WM8995_AIF1DAC2L_TO_DAC1L_MASK 0x0002 /* AIF1DAC2L_TO_DAC1L */
  2936. #define WM8995_AIF1DAC2L_TO_DAC1L_SHIFT 1 /* AIF1DAC2L_TO_DAC1L */
  2937. #define WM8995_AIF1DAC2L_TO_DAC1L_WIDTH 1 /* AIF1DAC2L_TO_DAC1L */
  2938. #define WM8995_AIF1DAC1L_TO_DAC1L 0x0001 /* AIF1DAC1L_TO_DAC1L */
  2939. #define WM8995_AIF1DAC1L_TO_DAC1L_MASK 0x0001 /* AIF1DAC1L_TO_DAC1L */
  2940. #define WM8995_AIF1DAC1L_TO_DAC1L_SHIFT 0 /* AIF1DAC1L_TO_DAC1L */
  2941. #define WM8995_AIF1DAC1L_TO_DAC1L_WIDTH 1 /* AIF1DAC1L_TO_DAC1L */
  2942. /*
  2943. * R1538 (0x602) - DAC1 Right Mixer Routing
  2944. */
  2945. #define WM8995_ADCR_TO_DAC1R 0x0020 /* ADCR_TO_DAC1R */
  2946. #define WM8995_ADCR_TO_DAC1R_MASK 0x0020 /* ADCR_TO_DAC1R */
  2947. #define WM8995_ADCR_TO_DAC1R_SHIFT 5 /* ADCR_TO_DAC1R */
  2948. #define WM8995_ADCR_TO_DAC1R_WIDTH 1 /* ADCR_TO_DAC1R */
  2949. #define WM8995_ADCL_TO_DAC1R 0x0010 /* ADCL_TO_DAC1R */
  2950. #define WM8995_ADCL_TO_DAC1R_MASK 0x0010 /* ADCL_TO_DAC1R */
  2951. #define WM8995_ADCL_TO_DAC1R_SHIFT 4 /* ADCL_TO_DAC1R */
  2952. #define WM8995_ADCL_TO_DAC1R_WIDTH 1 /* ADCL_TO_DAC1R */
  2953. #define WM8995_AIF2DACR_TO_DAC1R 0x0004 /* AIF2DACR_TO_DAC1R */
  2954. #define WM8995_AIF2DACR_TO_DAC1R_MASK 0x0004 /* AIF2DACR_TO_DAC1R */
  2955. #define WM8995_AIF2DACR_TO_DAC1R_SHIFT 2 /* AIF2DACR_TO_DAC1R */
  2956. #define WM8995_AIF2DACR_TO_DAC1R_WIDTH 1 /* AIF2DACR_TO_DAC1R */
  2957. #define WM8995_AIF1DAC2R_TO_DAC1R 0x0002 /* AIF1DAC2R_TO_DAC1R */
  2958. #define WM8995_AIF1DAC2R_TO_DAC1R_MASK 0x0002 /* AIF1DAC2R_TO_DAC1R */
  2959. #define WM8995_AIF1DAC2R_TO_DAC1R_SHIFT 1 /* AIF1DAC2R_TO_DAC1R */
  2960. #define WM8995_AIF1DAC2R_TO_DAC1R_WIDTH 1 /* AIF1DAC2R_TO_DAC1R */
  2961. #define WM8995_AIF1DAC1R_TO_DAC1R 0x0001 /* AIF1DAC1R_TO_DAC1R */
  2962. #define WM8995_AIF1DAC1R_TO_DAC1R_MASK 0x0001 /* AIF1DAC1R_TO_DAC1R */
  2963. #define WM8995_AIF1DAC1R_TO_DAC1R_SHIFT 0 /* AIF1DAC1R_TO_DAC1R */
  2964. #define WM8995_AIF1DAC1R_TO_DAC1R_WIDTH 1 /* AIF1DAC1R_TO_DAC1R */
  2965. /*
  2966. * R1539 (0x603) - DAC2 Mixer Volumes
  2967. */
  2968. #define WM8995_ADCR_DAC2_VOL_MASK 0x03E0 /* ADCR_DAC2_VOL - [9:5] */
  2969. #define WM8995_ADCR_DAC2_VOL_SHIFT 5 /* ADCR_DAC2_VOL - [9:5] */
  2970. #define WM8995_ADCR_DAC2_VOL_WIDTH 5 /* ADCR_DAC2_VOL - [9:5] */
  2971. #define WM8995_ADCL_DAC2_VOL_MASK 0x001F /* ADCL_DAC2_VOL - [4:0] */
  2972. #define WM8995_ADCL_DAC2_VOL_SHIFT 0 /* ADCL_DAC2_VOL - [4:0] */
  2973. #define WM8995_ADCL_DAC2_VOL_WIDTH 5 /* ADCL_DAC2_VOL - [4:0] */
  2974. /*
  2975. * R1540 (0x604) - DAC2 Left Mixer Routing
  2976. */
  2977. #define WM8995_ADCR_TO_DAC2L 0x0020 /* ADCR_TO_DAC2L */
  2978. #define WM8995_ADCR_TO_DAC2L_MASK 0x0020 /* ADCR_TO_DAC2L */
  2979. #define WM8995_ADCR_TO_DAC2L_SHIFT 5 /* ADCR_TO_DAC2L */
  2980. #define WM8995_ADCR_TO_DAC2L_WIDTH 1 /* ADCR_TO_DAC2L */
  2981. #define WM8995_ADCL_TO_DAC2L 0x0010 /* ADCL_TO_DAC2L */
  2982. #define WM8995_ADCL_TO_DAC2L_MASK 0x0010 /* ADCL_TO_DAC2L */
  2983. #define WM8995_ADCL_TO_DAC2L_SHIFT 4 /* ADCL_TO_DAC2L */
  2984. #define WM8995_ADCL_TO_DAC2L_WIDTH 1 /* ADCL_TO_DAC2L */
  2985. #define WM8995_AIF2DACL_TO_DAC2L 0x0004 /* AIF2DACL_TO_DAC2L */
  2986. #define WM8995_AIF2DACL_TO_DAC2L_MASK 0x0004 /* AIF2DACL_TO_DAC2L */
  2987. #define WM8995_AIF2DACL_TO_DAC2L_SHIFT 2 /* AIF2DACL_TO_DAC2L */
  2988. #define WM8995_AIF2DACL_TO_DAC2L_WIDTH 1 /* AIF2DACL_TO_DAC2L */
  2989. #define WM8995_AIF1DAC2L_TO_DAC2L 0x0002 /* AIF1DAC2L_TO_DAC2L */
  2990. #define WM8995_AIF1DAC2L_TO_DAC2L_MASK 0x0002 /* AIF1DAC2L_TO_DAC2L */
  2991. #define WM8995_AIF1DAC2L_TO_DAC2L_SHIFT 1 /* AIF1DAC2L_TO_DAC2L */
  2992. #define WM8995_AIF1DAC2L_TO_DAC2L_WIDTH 1 /* AIF1DAC2L_TO_DAC2L */
  2993. #define WM8995_AIF1DAC1L_TO_DAC2L 0x0001 /* AIF1DAC1L_TO_DAC2L */
  2994. #define WM8995_AIF1DAC1L_TO_DAC2L_MASK 0x0001 /* AIF1DAC1L_TO_DAC2L */
  2995. #define WM8995_AIF1DAC1L_TO_DAC2L_SHIFT 0 /* AIF1DAC1L_TO_DAC2L */
  2996. #define WM8995_AIF1DAC1L_TO_DAC2L_WIDTH 1 /* AIF1DAC1L_TO_DAC2L */
  2997. /*
  2998. * R1541 (0x605) - DAC2 Right Mixer Routing
  2999. */
  3000. #define WM8995_ADCR_TO_DAC2R 0x0020 /* ADCR_TO_DAC2R */
  3001. #define WM8995_ADCR_TO_DAC2R_MASK 0x0020 /* ADCR_TO_DAC2R */
  3002. #define WM8995_ADCR_TO_DAC2R_SHIFT 5 /* ADCR_TO_DAC2R */
  3003. #define WM8995_ADCR_TO_DAC2R_WIDTH 1 /* ADCR_TO_DAC2R */
  3004. #define WM8995_ADCL_TO_DAC2R 0x0010 /* ADCL_TO_DAC2R */
  3005. #define WM8995_ADCL_TO_DAC2R_MASK 0x0010 /* ADCL_TO_DAC2R */
  3006. #define WM8995_ADCL_TO_DAC2R_SHIFT 4 /* ADCL_TO_DAC2R */
  3007. #define WM8995_ADCL_TO_DAC2R_WIDTH 1 /* ADCL_TO_DAC2R */
  3008. #define WM8995_AIF2DACR_TO_DAC2R 0x0004 /* AIF2DACR_TO_DAC2R */
  3009. #define WM8995_AIF2DACR_TO_DAC2R_MASK 0x0004 /* AIF2DACR_TO_DAC2R */
  3010. #define WM8995_AIF2DACR_TO_DAC2R_SHIFT 2 /* AIF2DACR_TO_DAC2R */
  3011. #define WM8995_AIF2DACR_TO_DAC2R_WIDTH 1 /* AIF2DACR_TO_DAC2R */
  3012. #define WM8995_AIF1DAC2R_TO_DAC2R 0x0002 /* AIF1DAC2R_TO_DAC2R */
  3013. #define WM8995_AIF1DAC2R_TO_DAC2R_MASK 0x0002 /* AIF1DAC2R_TO_DAC2R */
  3014. #define WM8995_AIF1DAC2R_TO_DAC2R_SHIFT 1 /* AIF1DAC2R_TO_DAC2R */
  3015. #define WM8995_AIF1DAC2R_TO_DAC2R_WIDTH 1 /* AIF1DAC2R_TO_DAC2R */
  3016. #define WM8995_AIF1DAC1R_TO_DAC2R 0x0001 /* AIF1DAC1R_TO_DAC2R */
  3017. #define WM8995_AIF1DAC1R_TO_DAC2R_MASK 0x0001 /* AIF1DAC1R_TO_DAC2R */
  3018. #define WM8995_AIF1DAC1R_TO_DAC2R_SHIFT 0 /* AIF1DAC1R_TO_DAC2R */
  3019. #define WM8995_AIF1DAC1R_TO_DAC2R_WIDTH 1 /* AIF1DAC1R_TO_DAC2R */
  3020. /*
  3021. * R1542 (0x606) - AIF1 ADC1 Left Mixer Routing
  3022. */
  3023. #define WM8995_ADC1L_TO_AIF1ADC1L 0x0002 /* ADC1L_TO_AIF1ADC1L */
  3024. #define WM8995_ADC1L_TO_AIF1ADC1L_MASK 0x0002 /* ADC1L_TO_AIF1ADC1L */
  3025. #define WM8995_ADC1L_TO_AIF1ADC1L_SHIFT 1 /* ADC1L_TO_AIF1ADC1L */
  3026. #define WM8995_ADC1L_TO_AIF1ADC1L_WIDTH 1 /* ADC1L_TO_AIF1ADC1L */
  3027. #define WM8995_AIF2DACL_TO_AIF1ADC1L 0x0001 /* AIF2DACL_TO_AIF1ADC1L */
  3028. #define WM8995_AIF2DACL_TO_AIF1ADC1L_MASK 0x0001 /* AIF2DACL_TO_AIF1ADC1L */
  3029. #define WM8995_AIF2DACL_TO_AIF1ADC1L_SHIFT 0 /* AIF2DACL_TO_AIF1ADC1L */
  3030. #define WM8995_AIF2DACL_TO_AIF1ADC1L_WIDTH 1 /* AIF2DACL_TO_AIF1ADC1L */
  3031. /*
  3032. * R1543 (0x607) - AIF1 ADC1 Right Mixer Routing
  3033. */
  3034. #define WM8995_ADC1R_TO_AIF1ADC1R 0x0002 /* ADC1R_TO_AIF1ADC1R */
  3035. #define WM8995_ADC1R_TO_AIF1ADC1R_MASK 0x0002 /* ADC1R_TO_AIF1ADC1R */
  3036. #define WM8995_ADC1R_TO_AIF1ADC1R_SHIFT 1 /* ADC1R_TO_AIF1ADC1R */
  3037. #define WM8995_ADC1R_TO_AIF1ADC1R_WIDTH 1 /* ADC1R_TO_AIF1ADC1R */
  3038. #define WM8995_AIF2DACR_TO_AIF1ADC1R 0x0001 /* AIF2DACR_TO_AIF1ADC1R */
  3039. #define WM8995_AIF2DACR_TO_AIF1ADC1R_MASK 0x0001 /* AIF2DACR_TO_AIF1ADC1R */
  3040. #define WM8995_AIF2DACR_TO_AIF1ADC1R_SHIFT 0 /* AIF2DACR_TO_AIF1ADC1R */
  3041. #define WM8995_AIF2DACR_TO_AIF1ADC1R_WIDTH 1 /* AIF2DACR_TO_AIF1ADC1R */
  3042. /*
  3043. * R1544 (0x608) - AIF1 ADC2 Left Mixer Routing
  3044. */
  3045. #define WM8995_ADC2L_TO_AIF1ADC2L 0x0002 /* ADC2L_TO_AIF1ADC2L */
  3046. #define WM8995_ADC2L_TO_AIF1ADC2L_MASK 0x0002 /* ADC2L_TO_AIF1ADC2L */
  3047. #define WM8995_ADC2L_TO_AIF1ADC2L_SHIFT 1 /* ADC2L_TO_AIF1ADC2L */
  3048. #define WM8995_ADC2L_TO_AIF1ADC2L_WIDTH 1 /* ADC2L_TO_AIF1ADC2L */
  3049. #define WM8995_AIF2DACL_TO_AIF1ADC2L 0x0001 /* AIF2DACL_TO_AIF1ADC2L */
  3050. #define WM8995_AIF2DACL_TO_AIF1ADC2L_MASK 0x0001 /* AIF2DACL_TO_AIF1ADC2L */
  3051. #define WM8995_AIF2DACL_TO_AIF1ADC2L_SHIFT 0 /* AIF2DACL_TO_AIF1ADC2L */
  3052. #define WM8995_AIF2DACL_TO_AIF1ADC2L_WIDTH 1 /* AIF2DACL_TO_AIF1ADC2L */
  3053. /*
  3054. * R1545 (0x609) - AIF1 ADC2 Right mixer Routing
  3055. */
  3056. #define WM8995_ADC2R_TO_AIF1ADC2R 0x0002 /* ADC2R_TO_AIF1ADC2R */
  3057. #define WM8995_ADC2R_TO_AIF1ADC2R_MASK 0x0002 /* ADC2R_TO_AIF1ADC2R */
  3058. #define WM8995_ADC2R_TO_AIF1ADC2R_SHIFT 1 /* ADC2R_TO_AIF1ADC2R */
  3059. #define WM8995_ADC2R_TO_AIF1ADC2R_WIDTH 1 /* ADC2R_TO_AIF1ADC2R */
  3060. #define WM8995_AIF2DACR_TO_AIF1ADC2R 0x0001 /* AIF2DACR_TO_AIF1ADC2R */
  3061. #define WM8995_AIF2DACR_TO_AIF1ADC2R_MASK 0x0001 /* AIF2DACR_TO_AIF1ADC2R */
  3062. #define WM8995_AIF2DACR_TO_AIF1ADC2R_SHIFT 0 /* AIF2DACR_TO_AIF1ADC2R */
  3063. #define WM8995_AIF2DACR_TO_AIF1ADC2R_WIDTH 1 /* AIF2DACR_TO_AIF1ADC2R */
  3064. /*
  3065. * R1552 (0x610) - DAC Softmute
  3066. */
  3067. #define WM8995_DAC_SOFTMUTEMODE 0x0002 /* DAC_SOFTMUTEMODE */
  3068. #define WM8995_DAC_SOFTMUTEMODE_MASK 0x0002 /* DAC_SOFTMUTEMODE */
  3069. #define WM8995_DAC_SOFTMUTEMODE_SHIFT 1 /* DAC_SOFTMUTEMODE */
  3070. #define WM8995_DAC_SOFTMUTEMODE_WIDTH 1 /* DAC_SOFTMUTEMODE */
  3071. #define WM8995_DAC_MUTERATE 0x0001 /* DAC_MUTERATE */
  3072. #define WM8995_DAC_MUTERATE_MASK 0x0001 /* DAC_MUTERATE */
  3073. #define WM8995_DAC_MUTERATE_SHIFT 0 /* DAC_MUTERATE */
  3074. #define WM8995_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */
  3075. /*
  3076. * R1568 (0x620) - Oversampling
  3077. */
  3078. #define WM8995_ADC_OSR128 0x0002 /* ADC_OSR128 */
  3079. #define WM8995_ADC_OSR128_MASK 0x0002 /* ADC_OSR128 */
  3080. #define WM8995_ADC_OSR128_SHIFT 1 /* ADC_OSR128 */
  3081. #define WM8995_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */
  3082. #define WM8995_DAC_OSR128 0x0001 /* DAC_OSR128 */
  3083. #define WM8995_DAC_OSR128_MASK 0x0001 /* DAC_OSR128 */
  3084. #define WM8995_DAC_OSR128_SHIFT 0 /* DAC_OSR128 */
  3085. #define WM8995_DAC_OSR128_WIDTH 1 /* DAC_OSR128 */
  3086. /*
  3087. * R1569 (0x621) - Sidetone
  3088. */
  3089. #define WM8995_ST_LPF 0x1000 /* ST_LPF */
  3090. #define WM8995_ST_LPF_MASK 0x1000 /* ST_LPF */
  3091. #define WM8995_ST_LPF_SHIFT 12 /* ST_LPF */
  3092. #define WM8995_ST_LPF_WIDTH 1 /* ST_LPF */
  3093. #define WM8995_ST_HPF_CUT_MASK 0x0380 /* ST_HPF_CUT - [9:7] */
  3094. #define WM8995_ST_HPF_CUT_SHIFT 7 /* ST_HPF_CUT - [9:7] */
  3095. #define WM8995_ST_HPF_CUT_WIDTH 3 /* ST_HPF_CUT - [9:7] */
  3096. #define WM8995_ST_HPF 0x0040 /* ST_HPF */
  3097. #define WM8995_ST_HPF_MASK 0x0040 /* ST_HPF */
  3098. #define WM8995_ST_HPF_SHIFT 6 /* ST_HPF */
  3099. #define WM8995_ST_HPF_WIDTH 1 /* ST_HPF */
  3100. #define WM8995_STR_SEL 0x0002 /* STR_SEL */
  3101. #define WM8995_STR_SEL_MASK 0x0002 /* STR_SEL */
  3102. #define WM8995_STR_SEL_SHIFT 1 /* STR_SEL */
  3103. #define WM8995_STR_SEL_WIDTH 1 /* STR_SEL */
  3104. #define WM8995_STL_SEL 0x0001 /* STL_SEL */
  3105. #define WM8995_STL_SEL_MASK 0x0001 /* STL_SEL */
  3106. #define WM8995_STL_SEL_SHIFT 0 /* STL_SEL */
  3107. #define WM8995_STL_SEL_WIDTH 1 /* STL_SEL */
  3108. /*
  3109. * R1792 (0x700) - GPIO 1
  3110. */
  3111. #define WM8995_GP1_DIR 0x8000 /* GP1_DIR */
  3112. #define WM8995_GP1_DIR_MASK 0x8000 /* GP1_DIR */
  3113. #define WM8995_GP1_DIR_SHIFT 15 /* GP1_DIR */
  3114. #define WM8995_GP1_DIR_WIDTH 1 /* GP1_DIR */
  3115. #define WM8995_GP1_PU 0x4000 /* GP1_PU */
  3116. #define WM8995_GP1_PU_MASK 0x4000 /* GP1_PU */
  3117. #define WM8995_GP1_PU_SHIFT 14 /* GP1_PU */
  3118. #define WM8995_GP1_PU_WIDTH 1 /* GP1_PU */
  3119. #define WM8995_GP1_PD 0x2000 /* GP1_PD */
  3120. #define WM8995_GP1_PD_MASK 0x2000 /* GP1_PD */
  3121. #define WM8995_GP1_PD_SHIFT 13 /* GP1_PD */
  3122. #define WM8995_GP1_PD_WIDTH 1 /* GP1_PD */
  3123. #define WM8995_GP1_POL 0x0400 /* GP1_POL */
  3124. #define WM8995_GP1_POL_MASK 0x0400 /* GP1_POL */
  3125. #define WM8995_GP1_POL_SHIFT 10 /* GP1_POL */
  3126. #define WM8995_GP1_POL_WIDTH 1 /* GP1_POL */
  3127. #define WM8995_GP1_OP_CFG 0x0200 /* GP1_OP_CFG */
  3128. #define WM8995_GP1_OP_CFG_MASK 0x0200 /* GP1_OP_CFG */
  3129. #define WM8995_GP1_OP_CFG_SHIFT 9 /* GP1_OP_CFG */
  3130. #define WM8995_GP1_OP_CFG_WIDTH 1 /* GP1_OP_CFG */
  3131. #define WM8995_GP1_DB 0x0100 /* GP1_DB */
  3132. #define WM8995_GP1_DB_MASK 0x0100 /* GP1_DB */
  3133. #define WM8995_GP1_DB_SHIFT 8 /* GP1_DB */
  3134. #define WM8995_GP1_DB_WIDTH 1 /* GP1_DB */
  3135. #define WM8995_GP1_LVL 0x0040 /* GP1_LVL */
  3136. #define WM8995_GP1_LVL_MASK 0x0040 /* GP1_LVL */
  3137. #define WM8995_GP1_LVL_SHIFT 6 /* GP1_LVL */
  3138. #define WM8995_GP1_LVL_WIDTH 1 /* GP1_LVL */
  3139. #define WM8995_GP1_FN_MASK 0x001F /* GP1_FN - [4:0] */
  3140. #define WM8995_GP1_FN_SHIFT 0 /* GP1_FN - [4:0] */
  3141. #define WM8995_GP1_FN_WIDTH 5 /* GP1_FN - [4:0] */
  3142. /*
  3143. * R1793 (0x701) - GPIO 2
  3144. */
  3145. #define WM8995_GP2_DIR 0x8000 /* GP2_DIR */
  3146. #define WM8995_GP2_DIR_MASK 0x8000 /* GP2_DIR */
  3147. #define WM8995_GP2_DIR_SHIFT 15 /* GP2_DIR */
  3148. #define WM8995_GP2_DIR_WIDTH 1 /* GP2_DIR */
  3149. #define WM8995_GP2_PU 0x4000 /* GP2_PU */
  3150. #define WM8995_GP2_PU_MASK 0x4000 /* GP2_PU */
  3151. #define WM8995_GP2_PU_SHIFT 14 /* GP2_PU */
  3152. #define WM8995_GP2_PU_WIDTH 1 /* GP2_PU */
  3153. #define WM8995_GP2_PD 0x2000 /* GP2_PD */
  3154. #define WM8995_GP2_PD_MASK 0x2000 /* GP2_PD */
  3155. #define WM8995_GP2_PD_SHIFT 13 /* GP2_PD */
  3156. #define WM8995_GP2_PD_WIDTH 1 /* GP2_PD */
  3157. #define WM8995_GP2_POL 0x0400 /* GP2_POL */
  3158. #define WM8995_GP2_POL_MASK 0x0400 /* GP2_POL */
  3159. #define WM8995_GP2_POL_SHIFT 10 /* GP2_POL */
  3160. #define WM8995_GP2_POL_WIDTH 1 /* GP2_POL */
  3161. #define WM8995_GP2_OP_CFG 0x0200 /* GP2_OP_CFG */
  3162. #define WM8995_GP2_OP_CFG_MASK 0x0200 /* GP2_OP_CFG */
  3163. #define WM8995_GP2_OP_CFG_SHIFT 9 /* GP2_OP_CFG */
  3164. #define WM8995_GP2_OP_CFG_WIDTH 1 /* GP2_OP_CFG */
  3165. #define WM8995_GP2_DB 0x0100 /* GP2_DB */
  3166. #define WM8995_GP2_DB_MASK 0x0100 /* GP2_DB */
  3167. #define WM8995_GP2_DB_SHIFT 8 /* GP2_DB */
  3168. #define WM8995_GP2_DB_WIDTH 1 /* GP2_DB */
  3169. #define WM8995_GP2_LVL 0x0040 /* GP2_LVL */
  3170. #define WM8995_GP2_LVL_MASK 0x0040 /* GP2_LVL */
  3171. #define WM8995_GP2_LVL_SHIFT 6 /* GP2_LVL */
  3172. #define WM8995_GP2_LVL_WIDTH 1 /* GP2_LVL */
  3173. #define WM8995_GP2_FN_MASK 0x001F /* GP2_FN - [4:0] */
  3174. #define WM8995_GP2_FN_SHIFT 0 /* GP2_FN - [4:0] */
  3175. #define WM8995_GP2_FN_WIDTH 5 /* GP2_FN - [4:0] */
  3176. /*
  3177. * R1794 (0x702) - GPIO 3
  3178. */
  3179. #define WM8995_GP3_DIR 0x8000 /* GP3_DIR */
  3180. #define WM8995_GP3_DIR_MASK 0x8000 /* GP3_DIR */
  3181. #define WM8995_GP3_DIR_SHIFT 15 /* GP3_DIR */
  3182. #define WM8995_GP3_DIR_WIDTH 1 /* GP3_DIR */
  3183. #define WM8995_GP3_PU 0x4000 /* GP3_PU */
  3184. #define WM8995_GP3_PU_MASK 0x4000 /* GP3_PU */
  3185. #define WM8995_GP3_PU_SHIFT 14 /* GP3_PU */
  3186. #define WM8995_GP3_PU_WIDTH 1 /* GP3_PU */
  3187. #define WM8995_GP3_PD 0x2000 /* GP3_PD */
  3188. #define WM8995_GP3_PD_MASK 0x2000 /* GP3_PD */
  3189. #define WM8995_GP3_PD_SHIFT 13 /* GP3_PD */
  3190. #define WM8995_GP3_PD_WIDTH 1 /* GP3_PD */
  3191. #define WM8995_GP3_POL 0x0400 /* GP3_POL */
  3192. #define WM8995_GP3_POL_MASK 0x0400 /* GP3_POL */
  3193. #define WM8995_GP3_POL_SHIFT 10 /* GP3_POL */
  3194. #define WM8995_GP3_POL_WIDTH 1 /* GP3_POL */
  3195. #define WM8995_GP3_OP_CFG 0x0200 /* GP3_OP_CFG */
  3196. #define WM8995_GP3_OP_CFG_MASK 0x0200 /* GP3_OP_CFG */
  3197. #define WM8995_GP3_OP_CFG_SHIFT 9 /* GP3_OP_CFG */
  3198. #define WM8995_GP3_OP_CFG_WIDTH 1 /* GP3_OP_CFG */
  3199. #define WM8995_GP3_DB 0x0100 /* GP3_DB */
  3200. #define WM8995_GP3_DB_MASK 0x0100 /* GP3_DB */
  3201. #define WM8995_GP3_DB_SHIFT 8 /* GP3_DB */
  3202. #define WM8995_GP3_DB_WIDTH 1 /* GP3_DB */
  3203. #define WM8995_GP3_LVL 0x0040 /* GP3_LVL */
  3204. #define WM8995_GP3_LVL_MASK 0x0040 /* GP3_LVL */
  3205. #define WM8995_GP3_LVL_SHIFT 6 /* GP3_LVL */
  3206. #define WM8995_GP3_LVL_WIDTH 1 /* GP3_LVL */
  3207. #define WM8995_GP3_FN_MASK 0x001F /* GP3_FN - [4:0] */
  3208. #define WM8995_GP3_FN_SHIFT 0 /* GP3_FN - [4:0] */
  3209. #define WM8995_GP3_FN_WIDTH 5 /* GP3_FN - [4:0] */
  3210. /*
  3211. * R1795 (0x703) - GPIO 4
  3212. */
  3213. #define WM8995_GP4_DIR 0x8000 /* GP4_DIR */
  3214. #define WM8995_GP4_DIR_MASK 0x8000 /* GP4_DIR */
  3215. #define WM8995_GP4_DIR_SHIFT 15 /* GP4_DIR */
  3216. #define WM8995_GP4_DIR_WIDTH 1 /* GP4_DIR */
  3217. #define WM8995_GP4_PU 0x4000 /* GP4_PU */
  3218. #define WM8995_GP4_PU_MASK 0x4000 /* GP4_PU */
  3219. #define WM8995_GP4_PU_SHIFT 14 /* GP4_PU */
  3220. #define WM8995_GP4_PU_WIDTH 1 /* GP4_PU */
  3221. #define WM8995_GP4_PD 0x2000 /* GP4_PD */
  3222. #define WM8995_GP4_PD_MASK 0x2000 /* GP4_PD */
  3223. #define WM8995_GP4_PD_SHIFT 13 /* GP4_PD */
  3224. #define WM8995_GP4_PD_WIDTH 1 /* GP4_PD */
  3225. #define WM8995_GP4_POL 0x0400 /* GP4_POL */
  3226. #define WM8995_GP4_POL_MASK 0x0400 /* GP4_POL */
  3227. #define WM8995_GP4_POL_SHIFT 10 /* GP4_POL */
  3228. #define WM8995_GP4_POL_WIDTH 1 /* GP4_POL */
  3229. #define WM8995_GP4_OP_CFG 0x0200 /* GP4_OP_CFG */
  3230. #define WM8995_GP4_OP_CFG_MASK 0x0200 /* GP4_OP_CFG */
  3231. #define WM8995_GP4_OP_CFG_SHIFT 9 /* GP4_OP_CFG */
  3232. #define WM8995_GP4_OP_CFG_WIDTH 1 /* GP4_OP_CFG */
  3233. #define WM8995_GP4_DB 0x0100 /* GP4_DB */
  3234. #define WM8995_GP4_DB_MASK 0x0100 /* GP4_DB */
  3235. #define WM8995_GP4_DB_SHIFT 8 /* GP4_DB */
  3236. #define WM8995_GP4_DB_WIDTH 1 /* GP4_DB */
  3237. #define WM8995_GP4_LVL 0x0040 /* GP4_LVL */
  3238. #define WM8995_GP4_LVL_MASK 0x0040 /* GP4_LVL */
  3239. #define WM8995_GP4_LVL_SHIFT 6 /* GP4_LVL */
  3240. #define WM8995_GP4_LVL_WIDTH 1 /* GP4_LVL */
  3241. #define WM8995_GP4_FN_MASK 0x001F /* GP4_FN - [4:0] */
  3242. #define WM8995_GP4_FN_SHIFT 0 /* GP4_FN - [4:0] */
  3243. #define WM8995_GP4_FN_WIDTH 5 /* GP4_FN - [4:0] */
  3244. /*
  3245. * R1796 (0x704) - GPIO 5
  3246. */
  3247. #define WM8995_GP5_DIR 0x8000 /* GP5_DIR */
  3248. #define WM8995_GP5_DIR_MASK 0x8000 /* GP5_DIR */
  3249. #define WM8995_GP5_DIR_SHIFT 15 /* GP5_DIR */
  3250. #define WM8995_GP5_DIR_WIDTH 1 /* GP5_DIR */
  3251. #define WM8995_GP5_PU 0x4000 /* GP5_PU */
  3252. #define WM8995_GP5_PU_MASK 0x4000 /* GP5_PU */
  3253. #define WM8995_GP5_PU_SHIFT 14 /* GP5_PU */
  3254. #define WM8995_GP5_PU_WIDTH 1 /* GP5_PU */
  3255. #define WM8995_GP5_PD 0x2000 /* GP5_PD */
  3256. #define WM8995_GP5_PD_MASK 0x2000 /* GP5_PD */
  3257. #define WM8995_GP5_PD_SHIFT 13 /* GP5_PD */
  3258. #define WM8995_GP5_PD_WIDTH 1 /* GP5_PD */
  3259. #define WM8995_GP5_POL 0x0400 /* GP5_POL */
  3260. #define WM8995_GP5_POL_MASK 0x0400 /* GP5_POL */
  3261. #define WM8995_GP5_POL_SHIFT 10 /* GP5_POL */
  3262. #define WM8995_GP5_POL_WIDTH 1 /* GP5_POL */
  3263. #define WM8995_GP5_OP_CFG 0x0200 /* GP5_OP_CFG */
  3264. #define WM8995_GP5_OP_CFG_MASK 0x0200 /* GP5_OP_CFG */
  3265. #define WM8995_GP5_OP_CFG_SHIFT 9 /* GP5_OP_CFG */
  3266. #define WM8995_GP5_OP_CFG_WIDTH 1 /* GP5_OP_CFG */
  3267. #define WM8995_GP5_DB 0x0100 /* GP5_DB */
  3268. #define WM8995_GP5_DB_MASK 0x0100 /* GP5_DB */
  3269. #define WM8995_GP5_DB_SHIFT 8 /* GP5_DB */
  3270. #define WM8995_GP5_DB_WIDTH 1 /* GP5_DB */
  3271. #define WM8995_GP5_LVL 0x0040 /* GP5_LVL */
  3272. #define WM8995_GP5_LVL_MASK 0x0040 /* GP5_LVL */
  3273. #define WM8995_GP5_LVL_SHIFT 6 /* GP5_LVL */
  3274. #define WM8995_GP5_LVL_WIDTH 1 /* GP5_LVL */
  3275. #define WM8995_GP5_FN_MASK 0x001F /* GP5_FN - [4:0] */
  3276. #define WM8995_GP5_FN_SHIFT 0 /* GP5_FN - [4:0] */
  3277. #define WM8995_GP5_FN_WIDTH 5 /* GP5_FN - [4:0] */
  3278. /*
  3279. * R1797 (0x705) - GPIO 6
  3280. */
  3281. #define WM8995_GP6_DIR 0x8000 /* GP6_DIR */
  3282. #define WM8995_GP6_DIR_MASK 0x8000 /* GP6_DIR */
  3283. #define WM8995_GP6_DIR_SHIFT 15 /* GP6_DIR */
  3284. #define WM8995_GP6_DIR_WIDTH 1 /* GP6_DIR */
  3285. #define WM8995_GP6_PU 0x4000 /* GP6_PU */
  3286. #define WM8995_GP6_PU_MASK 0x4000 /* GP6_PU */
  3287. #define WM8995_GP6_PU_SHIFT 14 /* GP6_PU */
  3288. #define WM8995_GP6_PU_WIDTH 1 /* GP6_PU */
  3289. #define WM8995_GP6_PD 0x2000 /* GP6_PD */
  3290. #define WM8995_GP6_PD_MASK 0x2000 /* GP6_PD */
  3291. #define WM8995_GP6_PD_SHIFT 13 /* GP6_PD */
  3292. #define WM8995_GP6_PD_WIDTH 1 /* GP6_PD */
  3293. #define WM8995_GP6_POL 0x0400 /* GP6_POL */
  3294. #define WM8995_GP6_POL_MASK 0x0400 /* GP6_POL */
  3295. #define WM8995_GP6_POL_SHIFT 10 /* GP6_POL */
  3296. #define WM8995_GP6_POL_WIDTH 1 /* GP6_POL */
  3297. #define WM8995_GP6_OP_CFG 0x0200 /* GP6_OP_CFG */
  3298. #define WM8995_GP6_OP_CFG_MASK 0x0200 /* GP6_OP_CFG */
  3299. #define WM8995_GP6_OP_CFG_SHIFT 9 /* GP6_OP_CFG */
  3300. #define WM8995_GP6_OP_CFG_WIDTH 1 /* GP6_OP_CFG */
  3301. #define WM8995_GP6_DB 0x0100 /* GP6_DB */
  3302. #define WM8995_GP6_DB_MASK 0x0100 /* GP6_DB */
  3303. #define WM8995_GP6_DB_SHIFT 8 /* GP6_DB */
  3304. #define WM8995_GP6_DB_WIDTH 1 /* GP6_DB */
  3305. #define WM8995_GP6_LVL 0x0040 /* GP6_LVL */
  3306. #define WM8995_GP6_LVL_MASK 0x0040 /* GP6_LVL */
  3307. #define WM8995_GP6_LVL_SHIFT 6 /* GP6_LVL */
  3308. #define WM8995_GP6_LVL_WIDTH 1 /* GP6_LVL */
  3309. #define WM8995_GP6_FN_MASK 0x001F /* GP6_FN - [4:0] */
  3310. #define WM8995_GP6_FN_SHIFT 0 /* GP6_FN - [4:0] */
  3311. #define WM8995_GP6_FN_WIDTH 5 /* GP6_FN - [4:0] */
  3312. /*
  3313. * R1798 (0x706) - GPIO 7
  3314. */
  3315. #define WM8995_GP7_DIR 0x8000 /* GP7_DIR */
  3316. #define WM8995_GP7_DIR_MASK 0x8000 /* GP7_DIR */
  3317. #define WM8995_GP7_DIR_SHIFT 15 /* GP7_DIR */
  3318. #define WM8995_GP7_DIR_WIDTH 1 /* GP7_DIR */
  3319. #define WM8995_GP7_PU 0x4000 /* GP7_PU */
  3320. #define WM8995_GP7_PU_MASK 0x4000 /* GP7_PU */
  3321. #define WM8995_GP7_PU_SHIFT 14 /* GP7_PU */
  3322. #define WM8995_GP7_PU_WIDTH 1 /* GP7_PU */
  3323. #define WM8995_GP7_PD 0x2000 /* GP7_PD */
  3324. #define WM8995_GP7_PD_MASK 0x2000 /* GP7_PD */
  3325. #define WM8995_GP7_PD_SHIFT 13 /* GP7_PD */
  3326. #define WM8995_GP7_PD_WIDTH 1 /* GP7_PD */
  3327. #define WM8995_GP7_POL 0x0400 /* GP7_POL */
  3328. #define WM8995_GP7_POL_MASK 0x0400 /* GP7_POL */
  3329. #define WM8995_GP7_POL_SHIFT 10 /* GP7_POL */
  3330. #define WM8995_GP7_POL_WIDTH 1 /* GP7_POL */
  3331. #define WM8995_GP7_OP_CFG 0x0200 /* GP7_OP_CFG */
  3332. #define WM8995_GP7_OP_CFG_MASK 0x0200 /* GP7_OP_CFG */
  3333. #define WM8995_GP7_OP_CFG_SHIFT 9 /* GP7_OP_CFG */
  3334. #define WM8995_GP7_OP_CFG_WIDTH 1 /* GP7_OP_CFG */
  3335. #define WM8995_GP7_DB 0x0100 /* GP7_DB */
  3336. #define WM8995_GP7_DB_MASK 0x0100 /* GP7_DB */
  3337. #define WM8995_GP7_DB_SHIFT 8 /* GP7_DB */
  3338. #define WM8995_GP7_DB_WIDTH 1 /* GP7_DB */
  3339. #define WM8995_GP7_LVL 0x0040 /* GP7_LVL */
  3340. #define WM8995_GP7_LVL_MASK 0x0040 /* GP7_LVL */
  3341. #define WM8995_GP7_LVL_SHIFT 6 /* GP7_LVL */
  3342. #define WM8995_GP7_LVL_WIDTH 1 /* GP7_LVL */
  3343. #define WM8995_GP7_FN_MASK 0x001F /* GP7_FN - [4:0] */
  3344. #define WM8995_GP7_FN_SHIFT 0 /* GP7_FN - [4:0] */
  3345. #define WM8995_GP7_FN_WIDTH 5 /* GP7_FN - [4:0] */
  3346. /*
  3347. * R1799 (0x707) - GPIO 8
  3348. */
  3349. #define WM8995_GP8_DIR 0x8000 /* GP8_DIR */
  3350. #define WM8995_GP8_DIR_MASK 0x8000 /* GP8_DIR */
  3351. #define WM8995_GP8_DIR_SHIFT 15 /* GP8_DIR */
  3352. #define WM8995_GP8_DIR_WIDTH 1 /* GP8_DIR */
  3353. #define WM8995_GP8_PU 0x4000 /* GP8_PU */
  3354. #define WM8995_GP8_PU_MASK 0x4000 /* GP8_PU */
  3355. #define WM8995_GP8_PU_SHIFT 14 /* GP8_PU */
  3356. #define WM8995_GP8_PU_WIDTH 1 /* GP8_PU */
  3357. #define WM8995_GP8_PD 0x2000 /* GP8_PD */
  3358. #define WM8995_GP8_PD_MASK 0x2000 /* GP8_PD */
  3359. #define WM8995_GP8_PD_SHIFT 13 /* GP8_PD */
  3360. #define WM8995_GP8_PD_WIDTH 1 /* GP8_PD */
  3361. #define WM8995_GP8_POL 0x0400 /* GP8_POL */
  3362. #define WM8995_GP8_POL_MASK 0x0400 /* GP8_POL */
  3363. #define WM8995_GP8_POL_SHIFT 10 /* GP8_POL */
  3364. #define WM8995_GP8_POL_WIDTH 1 /* GP8_POL */
  3365. #define WM8995_GP8_OP_CFG 0x0200 /* GP8_OP_CFG */
  3366. #define WM8995_GP8_OP_CFG_MASK 0x0200 /* GP8_OP_CFG */
  3367. #define WM8995_GP8_OP_CFG_SHIFT 9 /* GP8_OP_CFG */
  3368. #define WM8995_GP8_OP_CFG_WIDTH 1 /* GP8_OP_CFG */
  3369. #define WM8995_GP8_DB 0x0100 /* GP8_DB */
  3370. #define WM8995_GP8_DB_MASK 0x0100 /* GP8_DB */
  3371. #define WM8995_GP8_DB_SHIFT 8 /* GP8_DB */
  3372. #define WM8995_GP8_DB_WIDTH 1 /* GP8_DB */
  3373. #define WM8995_GP8_LVL 0x0040 /* GP8_LVL */
  3374. #define WM8995_GP8_LVL_MASK 0x0040 /* GP8_LVL */
  3375. #define WM8995_GP8_LVL_SHIFT 6 /* GP8_LVL */
  3376. #define WM8995_GP8_LVL_WIDTH 1 /* GP8_LVL */
  3377. #define WM8995_GP8_FN_MASK 0x001F /* GP8_FN - [4:0] */
  3378. #define WM8995_GP8_FN_SHIFT 0 /* GP8_FN - [4:0] */
  3379. #define WM8995_GP8_FN_WIDTH 5 /* GP8_FN - [4:0] */
  3380. /*
  3381. * R1800 (0x708) - GPIO 9
  3382. */
  3383. #define WM8995_GP9_DIR 0x8000 /* GP9_DIR */
  3384. #define WM8995_GP9_DIR_MASK 0x8000 /* GP9_DIR */
  3385. #define WM8995_GP9_DIR_SHIFT 15 /* GP9_DIR */
  3386. #define WM8995_GP9_DIR_WIDTH 1 /* GP9_DIR */
  3387. #define WM8995_GP9_PU 0x4000 /* GP9_PU */
  3388. #define WM8995_GP9_PU_MASK 0x4000 /* GP9_PU */
  3389. #define WM8995_GP9_PU_SHIFT 14 /* GP9_PU */
  3390. #define WM8995_GP9_PU_WIDTH 1 /* GP9_PU */
  3391. #define WM8995_GP9_PD 0x2000 /* GP9_PD */
  3392. #define WM8995_GP9_PD_MASK 0x2000 /* GP9_PD */
  3393. #define WM8995_GP9_PD_SHIFT 13 /* GP9_PD */
  3394. #define WM8995_GP9_PD_WIDTH 1 /* GP9_PD */
  3395. #define WM8995_GP9_POL 0x0400 /* GP9_POL */
  3396. #define WM8995_GP9_POL_MASK 0x0400 /* GP9_POL */
  3397. #define WM8995_GP9_POL_SHIFT 10 /* GP9_POL */
  3398. #define WM8995_GP9_POL_WIDTH 1 /* GP9_POL */
  3399. #define WM8995_GP9_OP_CFG 0x0200 /* GP9_OP_CFG */
  3400. #define WM8995_GP9_OP_CFG_MASK 0x0200 /* GP9_OP_CFG */
  3401. #define WM8995_GP9_OP_CFG_SHIFT 9 /* GP9_OP_CFG */
  3402. #define WM8995_GP9_OP_CFG_WIDTH 1 /* GP9_OP_CFG */
  3403. #define WM8995_GP9_DB 0x0100 /* GP9_DB */
  3404. #define WM8995_GP9_DB_MASK 0x0100 /* GP9_DB */
  3405. #define WM8995_GP9_DB_SHIFT 8 /* GP9_DB */
  3406. #define WM8995_GP9_DB_WIDTH 1 /* GP9_DB */
  3407. #define WM8995_GP9_LVL 0x0040 /* GP9_LVL */
  3408. #define WM8995_GP9_LVL_MASK 0x0040 /* GP9_LVL */
  3409. #define WM8995_GP9_LVL_SHIFT 6 /* GP9_LVL */
  3410. #define WM8995_GP9_LVL_WIDTH 1 /* GP9_LVL */
  3411. #define WM8995_GP9_FN_MASK 0x001F /* GP9_FN - [4:0] */
  3412. #define WM8995_GP9_FN_SHIFT 0 /* GP9_FN - [4:0] */
  3413. #define WM8995_GP9_FN_WIDTH 5 /* GP9_FN - [4:0] */
  3414. /*
  3415. * R1801 (0x709) - GPIO 10
  3416. */
  3417. #define WM8995_GP10_DIR 0x8000 /* GP10_DIR */
  3418. #define WM8995_GP10_DIR_MASK 0x8000 /* GP10_DIR */
  3419. #define WM8995_GP10_DIR_SHIFT 15 /* GP10_DIR */
  3420. #define WM8995_GP10_DIR_WIDTH 1 /* GP10_DIR */
  3421. #define WM8995_GP10_PU 0x4000 /* GP10_PU */
  3422. #define WM8995_GP10_PU_MASK 0x4000 /* GP10_PU */
  3423. #define WM8995_GP10_PU_SHIFT 14 /* GP10_PU */
  3424. #define WM8995_GP10_PU_WIDTH 1 /* GP10_PU */
  3425. #define WM8995_GP10_PD 0x2000 /* GP10_PD */
  3426. #define WM8995_GP10_PD_MASK 0x2000 /* GP10_PD */
  3427. #define WM8995_GP10_PD_SHIFT 13 /* GP10_PD */
  3428. #define WM8995_GP10_PD_WIDTH 1 /* GP10_PD */
  3429. #define WM8995_GP10_POL 0x0400 /* GP10_POL */
  3430. #define WM8995_GP10_POL_MASK 0x0400 /* GP10_POL */
  3431. #define WM8995_GP10_POL_SHIFT 10 /* GP10_POL */
  3432. #define WM8995_GP10_POL_WIDTH 1 /* GP10_POL */
  3433. #define WM8995_GP10_OP_CFG 0x0200 /* GP10_OP_CFG */
  3434. #define WM8995_GP10_OP_CFG_MASK 0x0200 /* GP10_OP_CFG */
  3435. #define WM8995_GP10_OP_CFG_SHIFT 9 /* GP10_OP_CFG */
  3436. #define WM8995_GP10_OP_CFG_WIDTH 1 /* GP10_OP_CFG */
  3437. #define WM8995_GP10_DB 0x0100 /* GP10_DB */
  3438. #define WM8995_GP10_DB_MASK 0x0100 /* GP10_DB */
  3439. #define WM8995_GP10_DB_SHIFT 8 /* GP10_DB */
  3440. #define WM8995_GP10_DB_WIDTH 1 /* GP10_DB */
  3441. #define WM8995_GP10_LVL 0x0040 /* GP10_LVL */
  3442. #define WM8995_GP10_LVL_MASK 0x0040 /* GP10_LVL */
  3443. #define WM8995_GP10_LVL_SHIFT 6 /* GP10_LVL */
  3444. #define WM8995_GP10_LVL_WIDTH 1 /* GP10_LVL */
  3445. #define WM8995_GP10_FN_MASK 0x001F /* GP10_FN - [4:0] */
  3446. #define WM8995_GP10_FN_SHIFT 0 /* GP10_FN - [4:0] */
  3447. #define WM8995_GP10_FN_WIDTH 5 /* GP10_FN - [4:0] */
  3448. /*
  3449. * R1802 (0x70A) - GPIO 11
  3450. */
  3451. #define WM8995_GP11_DIR 0x8000 /* GP11_DIR */
  3452. #define WM8995_GP11_DIR_MASK 0x8000 /* GP11_DIR */
  3453. #define WM8995_GP11_DIR_SHIFT 15 /* GP11_DIR */
  3454. #define WM8995_GP11_DIR_WIDTH 1 /* GP11_DIR */
  3455. #define WM8995_GP11_PU 0x4000 /* GP11_PU */
  3456. #define WM8995_GP11_PU_MASK 0x4000 /* GP11_PU */
  3457. #define WM8995_GP11_PU_SHIFT 14 /* GP11_PU */
  3458. #define WM8995_GP11_PU_WIDTH 1 /* GP11_PU */
  3459. #define WM8995_GP11_PD 0x2000 /* GP11_PD */
  3460. #define WM8995_GP11_PD_MASK 0x2000 /* GP11_PD */
  3461. #define WM8995_GP11_PD_SHIFT 13 /* GP11_PD */
  3462. #define WM8995_GP11_PD_WIDTH 1 /* GP11_PD */
  3463. #define WM8995_GP11_POL 0x0400 /* GP11_POL */
  3464. #define WM8995_GP11_POL_MASK 0x0400 /* GP11_POL */
  3465. #define WM8995_GP11_POL_SHIFT 10 /* GP11_POL */
  3466. #define WM8995_GP11_POL_WIDTH 1 /* GP11_POL */
  3467. #define WM8995_GP11_OP_CFG 0x0200 /* GP11_OP_CFG */
  3468. #define WM8995_GP11_OP_CFG_MASK 0x0200 /* GP11_OP_CFG */
  3469. #define WM8995_GP11_OP_CFG_SHIFT 9 /* GP11_OP_CFG */
  3470. #define WM8995_GP11_OP_CFG_WIDTH 1 /* GP11_OP_CFG */
  3471. #define WM8995_GP11_DB 0x0100 /* GP11_DB */
  3472. #define WM8995_GP11_DB_MASK 0x0100 /* GP11_DB */
  3473. #define WM8995_GP11_DB_SHIFT 8 /* GP11_DB */
  3474. #define WM8995_GP11_DB_WIDTH 1 /* GP11_DB */
  3475. #define WM8995_GP11_LVL 0x0040 /* GP11_LVL */
  3476. #define WM8995_GP11_LVL_MASK 0x0040 /* GP11_LVL */
  3477. #define WM8995_GP11_LVL_SHIFT 6 /* GP11_LVL */
  3478. #define WM8995_GP11_LVL_WIDTH 1 /* GP11_LVL */
  3479. #define WM8995_GP11_FN_MASK 0x001F /* GP11_FN - [4:0] */
  3480. #define WM8995_GP11_FN_SHIFT 0 /* GP11_FN - [4:0] */
  3481. #define WM8995_GP11_FN_WIDTH 5 /* GP11_FN - [4:0] */
  3482. /*
  3483. * R1803 (0x70B) - GPIO 12
  3484. */
  3485. #define WM8995_GP12_DIR 0x8000 /* GP12_DIR */
  3486. #define WM8995_GP12_DIR_MASK 0x8000 /* GP12_DIR */
  3487. #define WM8995_GP12_DIR_SHIFT 15 /* GP12_DIR */
  3488. #define WM8995_GP12_DIR_WIDTH 1 /* GP12_DIR */
  3489. #define WM8995_GP12_PU 0x4000 /* GP12_PU */
  3490. #define WM8995_GP12_PU_MASK 0x4000 /* GP12_PU */
  3491. #define WM8995_GP12_PU_SHIFT 14 /* GP12_PU */
  3492. #define WM8995_GP12_PU_WIDTH 1 /* GP12_PU */
  3493. #define WM8995_GP12_PD 0x2000 /* GP12_PD */
  3494. #define WM8995_GP12_PD_MASK 0x2000 /* GP12_PD */
  3495. #define WM8995_GP12_PD_SHIFT 13 /* GP12_PD */
  3496. #define WM8995_GP12_PD_WIDTH 1 /* GP12_PD */
  3497. #define WM8995_GP12_POL 0x0400 /* GP12_POL */
  3498. #define WM8995_GP12_POL_MASK 0x0400 /* GP12_POL */
  3499. #define WM8995_GP12_POL_SHIFT 10 /* GP12_POL */
  3500. #define WM8995_GP12_POL_WIDTH 1 /* GP12_POL */
  3501. #define WM8995_GP12_OP_CFG 0x0200 /* GP12_OP_CFG */
  3502. #define WM8995_GP12_OP_CFG_MASK 0x0200 /* GP12_OP_CFG */
  3503. #define WM8995_GP12_OP_CFG_SHIFT 9 /* GP12_OP_CFG */
  3504. #define WM8995_GP12_OP_CFG_WIDTH 1 /* GP12_OP_CFG */
  3505. #define WM8995_GP12_DB 0x0100 /* GP12_DB */
  3506. #define WM8995_GP12_DB_MASK 0x0100 /* GP12_DB */
  3507. #define WM8995_GP12_DB_SHIFT 8 /* GP12_DB */
  3508. #define WM8995_GP12_DB_WIDTH 1 /* GP12_DB */
  3509. #define WM8995_GP12_LVL 0x0040 /* GP12_LVL */
  3510. #define WM8995_GP12_LVL_MASK 0x0040 /* GP12_LVL */
  3511. #define WM8995_GP12_LVL_SHIFT 6 /* GP12_LVL */
  3512. #define WM8995_GP12_LVL_WIDTH 1 /* GP12_LVL */
  3513. #define WM8995_GP12_FN_MASK 0x001F /* GP12_FN - [4:0] */
  3514. #define WM8995_GP12_FN_SHIFT 0 /* GP12_FN - [4:0] */
  3515. #define WM8995_GP12_FN_WIDTH 5 /* GP12_FN - [4:0] */
  3516. /*
  3517. * R1804 (0x70C) - GPIO 13
  3518. */
  3519. #define WM8995_GP13_DIR 0x8000 /* GP13_DIR */
  3520. #define WM8995_GP13_DIR_MASK 0x8000 /* GP13_DIR */
  3521. #define WM8995_GP13_DIR_SHIFT 15 /* GP13_DIR */
  3522. #define WM8995_GP13_DIR_WIDTH 1 /* GP13_DIR */
  3523. #define WM8995_GP13_PU 0x4000 /* GP13_PU */
  3524. #define WM8995_GP13_PU_MASK 0x4000 /* GP13_PU */
  3525. #define WM8995_GP13_PU_SHIFT 14 /* GP13_PU */
  3526. #define WM8995_GP13_PU_WIDTH 1 /* GP13_PU */
  3527. #define WM8995_GP13_PD 0x2000 /* GP13_PD */
  3528. #define WM8995_GP13_PD_MASK 0x2000 /* GP13_PD */
  3529. #define WM8995_GP13_PD_SHIFT 13 /* GP13_PD */
  3530. #define WM8995_GP13_PD_WIDTH 1 /* GP13_PD */
  3531. #define WM8995_GP13_POL 0x0400 /* GP13_POL */
  3532. #define WM8995_GP13_POL_MASK 0x0400 /* GP13_POL */
  3533. #define WM8995_GP13_POL_SHIFT 10 /* GP13_POL */
  3534. #define WM8995_GP13_POL_WIDTH 1 /* GP13_POL */
  3535. #define WM8995_GP13_OP_CFG 0x0200 /* GP13_OP_CFG */
  3536. #define WM8995_GP13_OP_CFG_MASK 0x0200 /* GP13_OP_CFG */
  3537. #define WM8995_GP13_OP_CFG_SHIFT 9 /* GP13_OP_CFG */
  3538. #define WM8995_GP13_OP_CFG_WIDTH 1 /* GP13_OP_CFG */
  3539. #define WM8995_GP13_DB 0x0100 /* GP13_DB */
  3540. #define WM8995_GP13_DB_MASK 0x0100 /* GP13_DB */
  3541. #define WM8995_GP13_DB_SHIFT 8 /* GP13_DB */
  3542. #define WM8995_GP13_DB_WIDTH 1 /* GP13_DB */
  3543. #define WM8995_GP13_LVL 0x0040 /* GP13_LVL */
  3544. #define WM8995_GP13_LVL_MASK 0x0040 /* GP13_LVL */
  3545. #define WM8995_GP13_LVL_SHIFT 6 /* GP13_LVL */
  3546. #define WM8995_GP13_LVL_WIDTH 1 /* GP13_LVL */
  3547. #define WM8995_GP13_FN_MASK 0x001F /* GP13_FN - [4:0] */
  3548. #define WM8995_GP13_FN_SHIFT 0 /* GP13_FN - [4:0] */
  3549. #define WM8995_GP13_FN_WIDTH 5 /* GP13_FN - [4:0] */
  3550. /*
  3551. * R1805 (0x70D) - GPIO 14
  3552. */
  3553. #define WM8995_GP14_DIR 0x8000 /* GP14_DIR */
  3554. #define WM8995_GP14_DIR_MASK 0x8000 /* GP14_DIR */
  3555. #define WM8995_GP14_DIR_SHIFT 15 /* GP14_DIR */
  3556. #define WM8995_GP14_DIR_WIDTH 1 /* GP14_DIR */
  3557. #define WM8995_GP14_PU 0x4000 /* GP14_PU */
  3558. #define WM8995_GP14_PU_MASK 0x4000 /* GP14_PU */
  3559. #define WM8995_GP14_PU_SHIFT 14 /* GP14_PU */
  3560. #define WM8995_GP14_PU_WIDTH 1 /* GP14_PU */
  3561. #define WM8995_GP14_PD 0x2000 /* GP14_PD */
  3562. #define WM8995_GP14_PD_MASK 0x2000 /* GP14_PD */
  3563. #define WM8995_GP14_PD_SHIFT 13 /* GP14_PD */
  3564. #define WM8995_GP14_PD_WIDTH 1 /* GP14_PD */
  3565. #define WM8995_GP14_POL 0x0400 /* GP14_POL */
  3566. #define WM8995_GP14_POL_MASK 0x0400 /* GP14_POL */
  3567. #define WM8995_GP14_POL_SHIFT 10 /* GP14_POL */
  3568. #define WM8995_GP14_POL_WIDTH 1 /* GP14_POL */
  3569. #define WM8995_GP14_OP_CFG 0x0200 /* GP14_OP_CFG */
  3570. #define WM8995_GP14_OP_CFG_MASK 0x0200 /* GP14_OP_CFG */
  3571. #define WM8995_GP14_OP_CFG_SHIFT 9 /* GP14_OP_CFG */
  3572. #define WM8995_GP14_OP_CFG_WIDTH 1 /* GP14_OP_CFG */
  3573. #define WM8995_GP14_DB 0x0100 /* GP14_DB */
  3574. #define WM8995_GP14_DB_MASK 0x0100 /* GP14_DB */
  3575. #define WM8995_GP14_DB_SHIFT 8 /* GP14_DB */
  3576. #define WM8995_GP14_DB_WIDTH 1 /* GP14_DB */
  3577. #define WM8995_GP14_LVL 0x0040 /* GP14_LVL */
  3578. #define WM8995_GP14_LVL_MASK 0x0040 /* GP14_LVL */
  3579. #define WM8995_GP14_LVL_SHIFT 6 /* GP14_LVL */
  3580. #define WM8995_GP14_LVL_WIDTH 1 /* GP14_LVL */
  3581. #define WM8995_GP14_FN_MASK 0x001F /* GP14_FN - [4:0] */
  3582. #define WM8995_GP14_FN_SHIFT 0 /* GP14_FN - [4:0] */
  3583. #define WM8995_GP14_FN_WIDTH 5 /* GP14_FN - [4:0] */
  3584. /*
  3585. * R1824 (0x720) - Pull Control (1)
  3586. */
  3587. #define WM8995_DMICDAT3_PD 0x4000 /* DMICDAT3_PD */
  3588. #define WM8995_DMICDAT3_PD_MASK 0x4000 /* DMICDAT3_PD */
  3589. #define WM8995_DMICDAT3_PD_SHIFT 14 /* DMICDAT3_PD */
  3590. #define WM8995_DMICDAT3_PD_WIDTH 1 /* DMICDAT3_PD */
  3591. #define WM8995_DMICDAT2_PD 0x1000 /* DMICDAT2_PD */
  3592. #define WM8995_DMICDAT2_PD_MASK 0x1000 /* DMICDAT2_PD */
  3593. #define WM8995_DMICDAT2_PD_SHIFT 12 /* DMICDAT2_PD */
  3594. #define WM8995_DMICDAT2_PD_WIDTH 1 /* DMICDAT2_PD */
  3595. #define WM8995_DMICDAT1_PD 0x0400 /* DMICDAT1_PD */
  3596. #define WM8995_DMICDAT1_PD_MASK 0x0400 /* DMICDAT1_PD */
  3597. #define WM8995_DMICDAT1_PD_SHIFT 10 /* DMICDAT1_PD */
  3598. #define WM8995_DMICDAT1_PD_WIDTH 1 /* DMICDAT1_PD */
  3599. #define WM8995_MCLK2_PU 0x0200 /* MCLK2_PU */
  3600. #define WM8995_MCLK2_PU_MASK 0x0200 /* MCLK2_PU */
  3601. #define WM8995_MCLK2_PU_SHIFT 9 /* MCLK2_PU */
  3602. #define WM8995_MCLK2_PU_WIDTH 1 /* MCLK2_PU */
  3603. #define WM8995_MCLK2_PD 0x0100 /* MCLK2_PD */
  3604. #define WM8995_MCLK2_PD_MASK 0x0100 /* MCLK2_PD */
  3605. #define WM8995_MCLK2_PD_SHIFT 8 /* MCLK2_PD */
  3606. #define WM8995_MCLK2_PD_WIDTH 1 /* MCLK2_PD */
  3607. #define WM8995_MCLK1_PU 0x0080 /* MCLK1_PU */
  3608. #define WM8995_MCLK1_PU_MASK 0x0080 /* MCLK1_PU */
  3609. #define WM8995_MCLK1_PU_SHIFT 7 /* MCLK1_PU */
  3610. #define WM8995_MCLK1_PU_WIDTH 1 /* MCLK1_PU */
  3611. #define WM8995_MCLK1_PD 0x0040 /* MCLK1_PD */
  3612. #define WM8995_MCLK1_PD_MASK 0x0040 /* MCLK1_PD */
  3613. #define WM8995_MCLK1_PD_SHIFT 6 /* MCLK1_PD */
  3614. #define WM8995_MCLK1_PD_WIDTH 1 /* MCLK1_PD */
  3615. #define WM8995_DACDAT1_PU 0x0020 /* DACDAT1_PU */
  3616. #define WM8995_DACDAT1_PU_MASK 0x0020 /* DACDAT1_PU */
  3617. #define WM8995_DACDAT1_PU_SHIFT 5 /* DACDAT1_PU */
  3618. #define WM8995_DACDAT1_PU_WIDTH 1 /* DACDAT1_PU */
  3619. #define WM8995_DACDAT1_PD 0x0010 /* DACDAT1_PD */
  3620. #define WM8995_DACDAT1_PD_MASK 0x0010 /* DACDAT1_PD */
  3621. #define WM8995_DACDAT1_PD_SHIFT 4 /* DACDAT1_PD */
  3622. #define WM8995_DACDAT1_PD_WIDTH 1 /* DACDAT1_PD */
  3623. #define WM8995_DACLRCLK1_PU 0x0008 /* DACLRCLK1_PU */
  3624. #define WM8995_DACLRCLK1_PU_MASK 0x0008 /* DACLRCLK1_PU */
  3625. #define WM8995_DACLRCLK1_PU_SHIFT 3 /* DACLRCLK1_PU */
  3626. #define WM8995_DACLRCLK1_PU_WIDTH 1 /* DACLRCLK1_PU */
  3627. #define WM8995_DACLRCLK1_PD 0x0004 /* DACLRCLK1_PD */
  3628. #define WM8995_DACLRCLK1_PD_MASK 0x0004 /* DACLRCLK1_PD */
  3629. #define WM8995_DACLRCLK1_PD_SHIFT 2 /* DACLRCLK1_PD */
  3630. #define WM8995_DACLRCLK1_PD_WIDTH 1 /* DACLRCLK1_PD */
  3631. #define WM8995_BCLK1_PU 0x0002 /* BCLK1_PU */
  3632. #define WM8995_BCLK1_PU_MASK 0x0002 /* BCLK1_PU */
  3633. #define WM8995_BCLK1_PU_SHIFT 1 /* BCLK1_PU */
  3634. #define WM8995_BCLK1_PU_WIDTH 1 /* BCLK1_PU */
  3635. #define WM8995_BCLK1_PD 0x0001 /* BCLK1_PD */
  3636. #define WM8995_BCLK1_PD_MASK 0x0001 /* BCLK1_PD */
  3637. #define WM8995_BCLK1_PD_SHIFT 0 /* BCLK1_PD */
  3638. #define WM8995_BCLK1_PD_WIDTH 1 /* BCLK1_PD */
  3639. /*
  3640. * R1825 (0x721) - Pull Control (2)
  3641. */
  3642. #define WM8995_LDO1ENA_PD 0x0010 /* LDO1ENA_PD */
  3643. #define WM8995_LDO1ENA_PD_MASK 0x0010 /* LDO1ENA_PD */
  3644. #define WM8995_LDO1ENA_PD_SHIFT 4 /* LDO1ENA_PD */
  3645. #define WM8995_LDO1ENA_PD_WIDTH 1 /* LDO1ENA_PD */
  3646. #define WM8995_MODE_PD 0x0004 /* MODE_PD */
  3647. #define WM8995_MODE_PD_MASK 0x0004 /* MODE_PD */
  3648. #define WM8995_MODE_PD_SHIFT 2 /* MODE_PD */
  3649. #define WM8995_MODE_PD_WIDTH 1 /* MODE_PD */
  3650. #define WM8995_CSNADDR_PD 0x0001 /* CSNADDR_PD */
  3651. #define WM8995_CSNADDR_PD_MASK 0x0001 /* CSNADDR_PD */
  3652. #define WM8995_CSNADDR_PD_SHIFT 0 /* CSNADDR_PD */
  3653. #define WM8995_CSNADDR_PD_WIDTH 1 /* CSNADDR_PD */
  3654. /*
  3655. * R1840 (0x730) - Interrupt Status 1
  3656. */
  3657. #define WM8995_GP14_EINT 0x2000 /* GP14_EINT */
  3658. #define WM8995_GP14_EINT_MASK 0x2000 /* GP14_EINT */
  3659. #define WM8995_GP14_EINT_SHIFT 13 /* GP14_EINT */
  3660. #define WM8995_GP14_EINT_WIDTH 1 /* GP14_EINT */
  3661. #define WM8995_GP13_EINT 0x1000 /* GP13_EINT */
  3662. #define WM8995_GP13_EINT_MASK 0x1000 /* GP13_EINT */
  3663. #define WM8995_GP13_EINT_SHIFT 12 /* GP13_EINT */
  3664. #define WM8995_GP13_EINT_WIDTH 1 /* GP13_EINT */
  3665. #define WM8995_GP12_EINT 0x0800 /* GP12_EINT */
  3666. #define WM8995_GP12_EINT_MASK 0x0800 /* GP12_EINT */
  3667. #define WM8995_GP12_EINT_SHIFT 11 /* GP12_EINT */
  3668. #define WM8995_GP12_EINT_WIDTH 1 /* GP12_EINT */
  3669. #define WM8995_GP11_EINT 0x0400 /* GP11_EINT */
  3670. #define WM8995_GP11_EINT_MASK 0x0400 /* GP11_EINT */
  3671. #define WM8995_GP11_EINT_SHIFT 10 /* GP11_EINT */
  3672. #define WM8995_GP11_EINT_WIDTH 1 /* GP11_EINT */
  3673. #define WM8995_GP10_EINT 0x0200 /* GP10_EINT */
  3674. #define WM8995_GP10_EINT_MASK 0x0200 /* GP10_EINT */
  3675. #define WM8995_GP10_EINT_SHIFT 9 /* GP10_EINT */
  3676. #define WM8995_GP10_EINT_WIDTH 1 /* GP10_EINT */
  3677. #define WM8995_GP9_EINT 0x0100 /* GP9_EINT */
  3678. #define WM8995_GP9_EINT_MASK 0x0100 /* GP9_EINT */
  3679. #define WM8995_GP9_EINT_SHIFT 8 /* GP9_EINT */
  3680. #define WM8995_GP9_EINT_WIDTH 1 /* GP9_EINT */
  3681. #define WM8995_GP8_EINT 0x0080 /* GP8_EINT */
  3682. #define WM8995_GP8_EINT_MASK 0x0080 /* GP8_EINT */
  3683. #define WM8995_GP8_EINT_SHIFT 7 /* GP8_EINT */
  3684. #define WM8995_GP8_EINT_WIDTH 1 /* GP8_EINT */
  3685. #define WM8995_GP7_EINT 0x0040 /* GP7_EINT */
  3686. #define WM8995_GP7_EINT_MASK 0x0040 /* GP7_EINT */
  3687. #define WM8995_GP7_EINT_SHIFT 6 /* GP7_EINT */
  3688. #define WM8995_GP7_EINT_WIDTH 1 /* GP7_EINT */
  3689. #define WM8995_GP6_EINT 0x0020 /* GP6_EINT */
  3690. #define WM8995_GP6_EINT_MASK 0x0020 /* GP6_EINT */
  3691. #define WM8995_GP6_EINT_SHIFT 5 /* GP6_EINT */
  3692. #define WM8995_GP6_EINT_WIDTH 1 /* GP6_EINT */
  3693. #define WM8995_GP5_EINT 0x0010 /* GP5_EINT */
  3694. #define WM8995_GP5_EINT_MASK 0x0010 /* GP5_EINT */
  3695. #define WM8995_GP5_EINT_SHIFT 4 /* GP5_EINT */
  3696. #define WM8995_GP5_EINT_WIDTH 1 /* GP5_EINT */
  3697. #define WM8995_GP4_EINT 0x0008 /* GP4_EINT */
  3698. #define WM8995_GP4_EINT_MASK 0x0008 /* GP4_EINT */
  3699. #define WM8995_GP4_EINT_SHIFT 3 /* GP4_EINT */
  3700. #define WM8995_GP4_EINT_WIDTH 1 /* GP4_EINT */
  3701. #define WM8995_GP3_EINT 0x0004 /* GP3_EINT */
  3702. #define WM8995_GP3_EINT_MASK 0x0004 /* GP3_EINT */
  3703. #define WM8995_GP3_EINT_SHIFT 2 /* GP3_EINT */
  3704. #define WM8995_GP3_EINT_WIDTH 1 /* GP3_EINT */
  3705. #define WM8995_GP2_EINT 0x0002 /* GP2_EINT */
  3706. #define WM8995_GP2_EINT_MASK 0x0002 /* GP2_EINT */
  3707. #define WM8995_GP2_EINT_SHIFT 1 /* GP2_EINT */
  3708. #define WM8995_GP2_EINT_WIDTH 1 /* GP2_EINT */
  3709. #define WM8995_GP1_EINT 0x0001 /* GP1_EINT */
  3710. #define WM8995_GP1_EINT_MASK 0x0001 /* GP1_EINT */
  3711. #define WM8995_GP1_EINT_SHIFT 0 /* GP1_EINT */
  3712. #define WM8995_GP1_EINT_WIDTH 1 /* GP1_EINT */
  3713. /*
  3714. * R1841 (0x731) - Interrupt Status 2
  3715. */
  3716. #define WM8995_DCS_DONE_23_EINT 0x1000 /* DCS_DONE_23_EINT */
  3717. #define WM8995_DCS_DONE_23_EINT_MASK 0x1000 /* DCS_DONE_23_EINT */
  3718. #define WM8995_DCS_DONE_23_EINT_SHIFT 12 /* DCS_DONE_23_EINT */
  3719. #define WM8995_DCS_DONE_23_EINT_WIDTH 1 /* DCS_DONE_23_EINT */
  3720. #define WM8995_DCS_DONE_01_EINT 0x0800 /* DCS_DONE_01_EINT */
  3721. #define WM8995_DCS_DONE_01_EINT_MASK 0x0800 /* DCS_DONE_01_EINT */
  3722. #define WM8995_DCS_DONE_01_EINT_SHIFT 11 /* DCS_DONE_01_EINT */
  3723. #define WM8995_DCS_DONE_01_EINT_WIDTH 1 /* DCS_DONE_01_EINT */
  3724. #define WM8995_WSEQ_DONE_EINT 0x0400 /* WSEQ_DONE_EINT */
  3725. #define WM8995_WSEQ_DONE_EINT_MASK 0x0400 /* WSEQ_DONE_EINT */
  3726. #define WM8995_WSEQ_DONE_EINT_SHIFT 10 /* WSEQ_DONE_EINT */
  3727. #define WM8995_WSEQ_DONE_EINT_WIDTH 1 /* WSEQ_DONE_EINT */
  3728. #define WM8995_FIFOS_ERR_EINT 0x0200 /* FIFOS_ERR_EINT */
  3729. #define WM8995_FIFOS_ERR_EINT_MASK 0x0200 /* FIFOS_ERR_EINT */
  3730. #define WM8995_FIFOS_ERR_EINT_SHIFT 9 /* FIFOS_ERR_EINT */
  3731. #define WM8995_FIFOS_ERR_EINT_WIDTH 1 /* FIFOS_ERR_EINT */
  3732. #define WM8995_AIF2DRC_SIG_DET_EINT 0x0100 /* AIF2DRC_SIG_DET_EINT */
  3733. #define WM8995_AIF2DRC_SIG_DET_EINT_MASK 0x0100 /* AIF2DRC_SIG_DET_EINT */
  3734. #define WM8995_AIF2DRC_SIG_DET_EINT_SHIFT 8 /* AIF2DRC_SIG_DET_EINT */
  3735. #define WM8995_AIF2DRC_SIG_DET_EINT_WIDTH 1 /* AIF2DRC_SIG_DET_EINT */
  3736. #define WM8995_AIF1DRC2_SIG_DET_EINT 0x0080 /* AIF1DRC2_SIG_DET_EINT */
  3737. #define WM8995_AIF1DRC2_SIG_DET_EINT_MASK 0x0080 /* AIF1DRC2_SIG_DET_EINT */
  3738. #define WM8995_AIF1DRC2_SIG_DET_EINT_SHIFT 7 /* AIF1DRC2_SIG_DET_EINT */
  3739. #define WM8995_AIF1DRC2_SIG_DET_EINT_WIDTH 1 /* AIF1DRC2_SIG_DET_EINT */
  3740. #define WM8995_AIF1DRC1_SIG_DET_EINT 0x0040 /* AIF1DRC1_SIG_DET_EINT */
  3741. #define WM8995_AIF1DRC1_SIG_DET_EINT_MASK 0x0040 /* AIF1DRC1_SIG_DET_EINT */
  3742. #define WM8995_AIF1DRC1_SIG_DET_EINT_SHIFT 6 /* AIF1DRC1_SIG_DET_EINT */
  3743. #define WM8995_AIF1DRC1_SIG_DET_EINT_WIDTH 1 /* AIF1DRC1_SIG_DET_EINT */
  3744. #define WM8995_SRC2_LOCK_EINT 0x0020 /* SRC2_LOCK_EINT */
  3745. #define WM8995_SRC2_LOCK_EINT_MASK 0x0020 /* SRC2_LOCK_EINT */
  3746. #define WM8995_SRC2_LOCK_EINT_SHIFT 5 /* SRC2_LOCK_EINT */
  3747. #define WM8995_SRC2_LOCK_EINT_WIDTH 1 /* SRC2_LOCK_EINT */
  3748. #define WM8995_SRC1_LOCK_EINT 0x0010 /* SRC1_LOCK_EINT */
  3749. #define WM8995_SRC1_LOCK_EINT_MASK 0x0010 /* SRC1_LOCK_EINT */
  3750. #define WM8995_SRC1_LOCK_EINT_SHIFT 4 /* SRC1_LOCK_EINT */
  3751. #define WM8995_SRC1_LOCK_EINT_WIDTH 1 /* SRC1_LOCK_EINT */
  3752. #define WM8995_FLL2_LOCK_EINT 0x0008 /* FLL2_LOCK_EINT */
  3753. #define WM8995_FLL2_LOCK_EINT_MASK 0x0008 /* FLL2_LOCK_EINT */
  3754. #define WM8995_FLL2_LOCK_EINT_SHIFT 3 /* FLL2_LOCK_EINT */
  3755. #define WM8995_FLL2_LOCK_EINT_WIDTH 1 /* FLL2_LOCK_EINT */
  3756. #define WM8995_FLL1_LOCK_EINT 0x0004 /* FLL1_LOCK_EINT */
  3757. #define WM8995_FLL1_LOCK_EINT_MASK 0x0004 /* FLL1_LOCK_EINT */
  3758. #define WM8995_FLL1_LOCK_EINT_SHIFT 2 /* FLL1_LOCK_EINT */
  3759. #define WM8995_FLL1_LOCK_EINT_WIDTH 1 /* FLL1_LOCK_EINT */
  3760. #define WM8995_HP_DONE_EINT 0x0002 /* HP_DONE_EINT */
  3761. #define WM8995_HP_DONE_EINT_MASK 0x0002 /* HP_DONE_EINT */
  3762. #define WM8995_HP_DONE_EINT_SHIFT 1 /* HP_DONE_EINT */
  3763. #define WM8995_HP_DONE_EINT_WIDTH 1 /* HP_DONE_EINT */
  3764. #define WM8995_MICD_EINT 0x0001 /* MICD_EINT */
  3765. #define WM8995_MICD_EINT_MASK 0x0001 /* MICD_EINT */
  3766. #define WM8995_MICD_EINT_SHIFT 0 /* MICD_EINT */
  3767. #define WM8995_MICD_EINT_WIDTH 1 /* MICD_EINT */
  3768. /*
  3769. * R1842 (0x732) - Interrupt Raw Status 2
  3770. */
  3771. #define WM8995_DCS_DONE_23_STS 0x1000 /* DCS_DONE_23_STS */
  3772. #define WM8995_DCS_DONE_23_STS_MASK 0x1000 /* DCS_DONE_23_STS */
  3773. #define WM8995_DCS_DONE_23_STS_SHIFT 12 /* DCS_DONE_23_STS */
  3774. #define WM8995_DCS_DONE_23_STS_WIDTH 1 /* DCS_DONE_23_STS */
  3775. #define WM8995_DCS_DONE_01_STS 0x0800 /* DCS_DONE_01_STS */
  3776. #define WM8995_DCS_DONE_01_STS_MASK 0x0800 /* DCS_DONE_01_STS */
  3777. #define WM8995_DCS_DONE_01_STS_SHIFT 11 /* DCS_DONE_01_STS */
  3778. #define WM8995_DCS_DONE_01_STS_WIDTH 1 /* DCS_DONE_01_STS */
  3779. #define WM8995_WSEQ_DONE_STS 0x0400 /* WSEQ_DONE_STS */
  3780. #define WM8995_WSEQ_DONE_STS_MASK 0x0400 /* WSEQ_DONE_STS */
  3781. #define WM8995_WSEQ_DONE_STS_SHIFT 10 /* WSEQ_DONE_STS */
  3782. #define WM8995_WSEQ_DONE_STS_WIDTH 1 /* WSEQ_DONE_STS */
  3783. #define WM8995_FIFOS_ERR_STS 0x0200 /* FIFOS_ERR_STS */
  3784. #define WM8995_FIFOS_ERR_STS_MASK 0x0200 /* FIFOS_ERR_STS */
  3785. #define WM8995_FIFOS_ERR_STS_SHIFT 9 /* FIFOS_ERR_STS */
  3786. #define WM8995_FIFOS_ERR_STS_WIDTH 1 /* FIFOS_ERR_STS */
  3787. #define WM8995_AIF2DRC_SIG_DET_STS 0x0100 /* AIF2DRC_SIG_DET_STS */
  3788. #define WM8995_AIF2DRC_SIG_DET_STS_MASK 0x0100 /* AIF2DRC_SIG_DET_STS */
  3789. #define WM8995_AIF2DRC_SIG_DET_STS_SHIFT 8 /* AIF2DRC_SIG_DET_STS */
  3790. #define WM8995_AIF2DRC_SIG_DET_STS_WIDTH 1 /* AIF2DRC_SIG_DET_STS */
  3791. #define WM8995_AIF1DRC2_SIG_DET_STS 0x0080 /* AIF1DRC2_SIG_DET_STS */
  3792. #define WM8995_AIF1DRC2_SIG_DET_STS_MASK 0x0080 /* AIF1DRC2_SIG_DET_STS */
  3793. #define WM8995_AIF1DRC2_SIG_DET_STS_SHIFT 7 /* AIF1DRC2_SIG_DET_STS */
  3794. #define WM8995_AIF1DRC2_SIG_DET_STS_WIDTH 1 /* AIF1DRC2_SIG_DET_STS */
  3795. #define WM8995_AIF1DRC1_SIG_DET_STS 0x0040 /* AIF1DRC1_SIG_DET_STS */
  3796. #define WM8995_AIF1DRC1_SIG_DET_STS_MASK 0x0040 /* AIF1DRC1_SIG_DET_STS */
  3797. #define WM8995_AIF1DRC1_SIG_DET_STS_SHIFT 6 /* AIF1DRC1_SIG_DET_STS */
  3798. #define WM8995_AIF1DRC1_SIG_DET_STS_WIDTH 1 /* AIF1DRC1_SIG_DET_STS */
  3799. #define WM8995_SRC2_LOCK_STS 0x0020 /* SRC2_LOCK_STS */
  3800. #define WM8995_SRC2_LOCK_STS_MASK 0x0020 /* SRC2_LOCK_STS */
  3801. #define WM8995_SRC2_LOCK_STS_SHIFT 5 /* SRC2_LOCK_STS */
  3802. #define WM8995_SRC2_LOCK_STS_WIDTH 1 /* SRC2_LOCK_STS */
  3803. #define WM8995_SRC1_LOCK_STS 0x0010 /* SRC1_LOCK_STS */
  3804. #define WM8995_SRC1_LOCK_STS_MASK 0x0010 /* SRC1_LOCK_STS */
  3805. #define WM8995_SRC1_LOCK_STS_SHIFT 4 /* SRC1_LOCK_STS */
  3806. #define WM8995_SRC1_LOCK_STS_WIDTH 1 /* SRC1_LOCK_STS */
  3807. #define WM8995_FLL2_LOCK_STS 0x0008 /* FLL2_LOCK_STS */
  3808. #define WM8995_FLL2_LOCK_STS_MASK 0x0008 /* FLL2_LOCK_STS */
  3809. #define WM8995_FLL2_LOCK_STS_SHIFT 3 /* FLL2_LOCK_STS */
  3810. #define WM8995_FLL2_LOCK_STS_WIDTH 1 /* FLL2_LOCK_STS */
  3811. #define WM8995_FLL1_LOCK_STS 0x0004 /* FLL1_LOCK_STS */
  3812. #define WM8995_FLL1_LOCK_STS_MASK 0x0004 /* FLL1_LOCK_STS */
  3813. #define WM8995_FLL1_LOCK_STS_SHIFT 2 /* FLL1_LOCK_STS */
  3814. #define WM8995_FLL1_LOCK_STS_WIDTH 1 /* FLL1_LOCK_STS */
  3815. /*
  3816. * R1848 (0x738) - Interrupt Status 1 Mask
  3817. */
  3818. #define WM8995_IM_GP14_EINT 0x2000 /* IM_GP14_EINT */
  3819. #define WM8995_IM_GP14_EINT_MASK 0x2000 /* IM_GP14_EINT */
  3820. #define WM8995_IM_GP14_EINT_SHIFT 13 /* IM_GP14_EINT */
  3821. #define WM8995_IM_GP14_EINT_WIDTH 1 /* IM_GP14_EINT */
  3822. #define WM8995_IM_GP13_EINT 0x1000 /* IM_GP13_EINT */
  3823. #define WM8995_IM_GP13_EINT_MASK 0x1000 /* IM_GP13_EINT */
  3824. #define WM8995_IM_GP13_EINT_SHIFT 12 /* IM_GP13_EINT */
  3825. #define WM8995_IM_GP13_EINT_WIDTH 1 /* IM_GP13_EINT */
  3826. #define WM8995_IM_GP12_EINT 0x0800 /* IM_GP12_EINT */
  3827. #define WM8995_IM_GP12_EINT_MASK 0x0800 /* IM_GP12_EINT */
  3828. #define WM8995_IM_GP12_EINT_SHIFT 11 /* IM_GP12_EINT */
  3829. #define WM8995_IM_GP12_EINT_WIDTH 1 /* IM_GP12_EINT */
  3830. #define WM8995_IM_GP11_EINT 0x0400 /* IM_GP11_EINT */
  3831. #define WM8995_IM_GP11_EINT_MASK 0x0400 /* IM_GP11_EINT */
  3832. #define WM8995_IM_GP11_EINT_SHIFT 10 /* IM_GP11_EINT */
  3833. #define WM8995_IM_GP11_EINT_WIDTH 1 /* IM_GP11_EINT */
  3834. #define WM8995_IM_GP10_EINT 0x0200 /* IM_GP10_EINT */
  3835. #define WM8995_IM_GP10_EINT_MASK 0x0200 /* IM_GP10_EINT */
  3836. #define WM8995_IM_GP10_EINT_SHIFT 9 /* IM_GP10_EINT */
  3837. #define WM8995_IM_GP10_EINT_WIDTH 1 /* IM_GP10_EINT */
  3838. #define WM8995_IM_GP9_EINT 0x0100 /* IM_GP9_EINT */
  3839. #define WM8995_IM_GP9_EINT_MASK 0x0100 /* IM_GP9_EINT */
  3840. #define WM8995_IM_GP9_EINT_SHIFT 8 /* IM_GP9_EINT */
  3841. #define WM8995_IM_GP9_EINT_WIDTH 1 /* IM_GP9_EINT */
  3842. #define WM8995_IM_GP8_EINT 0x0080 /* IM_GP8_EINT */
  3843. #define WM8995_IM_GP8_EINT_MASK 0x0080 /* IM_GP8_EINT */
  3844. #define WM8995_IM_GP8_EINT_SHIFT 7 /* IM_GP8_EINT */
  3845. #define WM8995_IM_GP8_EINT_WIDTH 1 /* IM_GP8_EINT */
  3846. #define WM8995_IM_GP7_EINT 0x0040 /* IM_GP7_EINT */
  3847. #define WM8995_IM_GP7_EINT_MASK 0x0040 /* IM_GP7_EINT */
  3848. #define WM8995_IM_GP7_EINT_SHIFT 6 /* IM_GP7_EINT */
  3849. #define WM8995_IM_GP7_EINT_WIDTH 1 /* IM_GP7_EINT */
  3850. #define WM8995_IM_GP6_EINT 0x0020 /* IM_GP6_EINT */
  3851. #define WM8995_IM_GP6_EINT_MASK 0x0020 /* IM_GP6_EINT */
  3852. #define WM8995_IM_GP6_EINT_SHIFT 5 /* IM_GP6_EINT */
  3853. #define WM8995_IM_GP6_EINT_WIDTH 1 /* IM_GP6_EINT */
  3854. #define WM8995_IM_GP5_EINT 0x0010 /* IM_GP5_EINT */
  3855. #define WM8995_IM_GP5_EINT_MASK 0x0010 /* IM_GP5_EINT */
  3856. #define WM8995_IM_GP5_EINT_SHIFT 4 /* IM_GP5_EINT */
  3857. #define WM8995_IM_GP5_EINT_WIDTH 1 /* IM_GP5_EINT */
  3858. #define WM8995_IM_GP4_EINT 0x0008 /* IM_GP4_EINT */
  3859. #define WM8995_IM_GP4_EINT_MASK 0x0008 /* IM_GP4_EINT */
  3860. #define WM8995_IM_GP4_EINT_SHIFT 3 /* IM_GP4_EINT */
  3861. #define WM8995_IM_GP4_EINT_WIDTH 1 /* IM_GP4_EINT */
  3862. #define WM8995_IM_GP3_EINT 0x0004 /* IM_GP3_EINT */
  3863. #define WM8995_IM_GP3_EINT_MASK 0x0004 /* IM_GP3_EINT */
  3864. #define WM8995_IM_GP3_EINT_SHIFT 2 /* IM_GP3_EINT */
  3865. #define WM8995_IM_GP3_EINT_WIDTH 1 /* IM_GP3_EINT */
  3866. #define WM8995_IM_GP2_EINT 0x0002 /* IM_GP2_EINT */
  3867. #define WM8995_IM_GP2_EINT_MASK 0x0002 /* IM_GP2_EINT */
  3868. #define WM8995_IM_GP2_EINT_SHIFT 1 /* IM_GP2_EINT */
  3869. #define WM8995_IM_GP2_EINT_WIDTH 1 /* IM_GP2_EINT */
  3870. #define WM8995_IM_GP1_EINT 0x0001 /* IM_GP1_EINT */
  3871. #define WM8995_IM_GP1_EINT_MASK 0x0001 /* IM_GP1_EINT */
  3872. #define WM8995_IM_GP1_EINT_SHIFT 0 /* IM_GP1_EINT */
  3873. #define WM8995_IM_GP1_EINT_WIDTH 1 /* IM_GP1_EINT */
  3874. /*
  3875. * R1849 (0x739) - Interrupt Status 2 Mask
  3876. */
  3877. #define WM8995_IM_DCS_DONE_23_EINT 0x1000 /* IM_DCS_DONE_23_EINT */
  3878. #define WM8995_IM_DCS_DONE_23_EINT_MASK 0x1000 /* IM_DCS_DONE_23_EINT */
  3879. #define WM8995_IM_DCS_DONE_23_EINT_SHIFT 12 /* IM_DCS_DONE_23_EINT */
  3880. #define WM8995_IM_DCS_DONE_23_EINT_WIDTH 1 /* IM_DCS_DONE_23_EINT */
  3881. #define WM8995_IM_DCS_DONE_01_EINT 0x0800 /* IM_DCS_DONE_01_EINT */
  3882. #define WM8995_IM_DCS_DONE_01_EINT_MASK 0x0800 /* IM_DCS_DONE_01_EINT */
  3883. #define WM8995_IM_DCS_DONE_01_EINT_SHIFT 11 /* IM_DCS_DONE_01_EINT */
  3884. #define WM8995_IM_DCS_DONE_01_EINT_WIDTH 1 /* IM_DCS_DONE_01_EINT */
  3885. #define WM8995_IM_WSEQ_DONE_EINT 0x0400 /* IM_WSEQ_DONE_EINT */
  3886. #define WM8995_IM_WSEQ_DONE_EINT_MASK 0x0400 /* IM_WSEQ_DONE_EINT */
  3887. #define WM8995_IM_WSEQ_DONE_EINT_SHIFT 10 /* IM_WSEQ_DONE_EINT */
  3888. #define WM8995_IM_WSEQ_DONE_EINT_WIDTH 1 /* IM_WSEQ_DONE_EINT */
  3889. #define WM8995_IM_FIFOS_ERR_EINT 0x0200 /* IM_FIFOS_ERR_EINT */
  3890. #define WM8995_IM_FIFOS_ERR_EINT_MASK 0x0200 /* IM_FIFOS_ERR_EINT */
  3891. #define WM8995_IM_FIFOS_ERR_EINT_SHIFT 9 /* IM_FIFOS_ERR_EINT */
  3892. #define WM8995_IM_FIFOS_ERR_EINT_WIDTH 1 /* IM_FIFOS_ERR_EINT */
  3893. #define WM8995_IM_AIF2DRC_SIG_DET_EINT 0x0100 /* IM_AIF2DRC_SIG_DET_EINT */
  3894. #define WM8995_IM_AIF2DRC_SIG_DET_EINT_MASK 0x0100 /* IM_AIF2DRC_SIG_DET_EINT */
  3895. #define WM8995_IM_AIF2DRC_SIG_DET_EINT_SHIFT 8 /* IM_AIF2DRC_SIG_DET_EINT */
  3896. #define WM8995_IM_AIF2DRC_SIG_DET_EINT_WIDTH 1 /* IM_AIF2DRC_SIG_DET_EINT */
  3897. #define WM8995_IM_AIF1DRC2_SIG_DET_EINT 0x0080 /* IM_AIF1DRC2_SIG_DET_EINT */
  3898. #define WM8995_IM_AIF1DRC2_SIG_DET_EINT_MASK 0x0080 /* IM_AIF1DRC2_SIG_DET_EINT */
  3899. #define WM8995_IM_AIF1DRC2_SIG_DET_EINT_SHIFT 7 /* IM_AIF1DRC2_SIG_DET_EINT */
  3900. #define WM8995_IM_AIF1DRC2_SIG_DET_EINT_WIDTH 1 /* IM_AIF1DRC2_SIG_DET_EINT */
  3901. #define WM8995_IM_AIF1DRC1_SIG_DET_EINT 0x0040 /* IM_AIF1DRC1_SIG_DET_EINT */
  3902. #define WM8995_IM_AIF1DRC1_SIG_DET_EINT_MASK 0x0040 /* IM_AIF1DRC1_SIG_DET_EINT */
  3903. #define WM8995_IM_AIF1DRC1_SIG_DET_EINT_SHIFT 6 /* IM_AIF1DRC1_SIG_DET_EINT */
  3904. #define WM8995_IM_AIF1DRC1_SIG_DET_EINT_WIDTH 1 /* IM_AIF1DRC1_SIG_DET_EINT */
  3905. #define WM8995_IM_SRC2_LOCK_EINT 0x0020 /* IM_SRC2_LOCK_EINT */
  3906. #define WM8995_IM_SRC2_LOCK_EINT_MASK 0x0020 /* IM_SRC2_LOCK_EINT */
  3907. #define WM8995_IM_SRC2_LOCK_EINT_SHIFT 5 /* IM_SRC2_LOCK_EINT */
  3908. #define WM8995_IM_SRC2_LOCK_EINT_WIDTH 1 /* IM_SRC2_LOCK_EINT */
  3909. #define WM8995_IM_SRC1_LOCK_EINT 0x0010 /* IM_SRC1_LOCK_EINT */
  3910. #define WM8995_IM_SRC1_LOCK_EINT_MASK 0x0010 /* IM_SRC1_LOCK_EINT */
  3911. #define WM8995_IM_SRC1_LOCK_EINT_SHIFT 4 /* IM_SRC1_LOCK_EINT */
  3912. #define WM8995_IM_SRC1_LOCK_EINT_WIDTH 1 /* IM_SRC1_LOCK_EINT */
  3913. #define WM8995_IM_FLL2_LOCK_EINT 0x0008 /* IM_FLL2_LOCK_EINT */
  3914. #define WM8995_IM_FLL2_LOCK_EINT_MASK 0x0008 /* IM_FLL2_LOCK_EINT */
  3915. #define WM8995_IM_FLL2_LOCK_EINT_SHIFT 3 /* IM_FLL2_LOCK_EINT */
  3916. #define WM8995_IM_FLL2_LOCK_EINT_WIDTH 1 /* IM_FLL2_LOCK_EINT */
  3917. #define WM8995_IM_FLL1_LOCK_EINT 0x0004 /* IM_FLL1_LOCK_EINT */
  3918. #define WM8995_IM_FLL1_LOCK_EINT_MASK 0x0004 /* IM_FLL1_LOCK_EINT */
  3919. #define WM8995_IM_FLL1_LOCK_EINT_SHIFT 2 /* IM_FLL1_LOCK_EINT */
  3920. #define WM8995_IM_FLL1_LOCK_EINT_WIDTH 1 /* IM_FLL1_LOCK_EINT */
  3921. #define WM8995_IM_HP_DONE_EINT 0x0002 /* IM_HP_DONE_EINT */
  3922. #define WM8995_IM_HP_DONE_EINT_MASK 0x0002 /* IM_HP_DONE_EINT */
  3923. #define WM8995_IM_HP_DONE_EINT_SHIFT 1 /* IM_HP_DONE_EINT */
  3924. #define WM8995_IM_HP_DONE_EINT_WIDTH 1 /* IM_HP_DONE_EINT */
  3925. #define WM8995_IM_MICD_EINT 0x0001 /* IM_MICD_EINT */
  3926. #define WM8995_IM_MICD_EINT_MASK 0x0001 /* IM_MICD_EINT */
  3927. #define WM8995_IM_MICD_EINT_SHIFT 0 /* IM_MICD_EINT */
  3928. #define WM8995_IM_MICD_EINT_WIDTH 1 /* IM_MICD_EINT */
  3929. /*
  3930. * R1856 (0x740) - Interrupt Control
  3931. */
  3932. #define WM8995_IM_IRQ 0x0001 /* IM_IRQ */
  3933. #define WM8995_IM_IRQ_MASK 0x0001 /* IM_IRQ */
  3934. #define WM8995_IM_IRQ_SHIFT 0 /* IM_IRQ */
  3935. #define WM8995_IM_IRQ_WIDTH 1 /* IM_IRQ */
  3936. /*
  3937. * R2048 (0x800) - Left PDM Speaker 1
  3938. */
  3939. #define WM8995_SPK1L_ENA 0x0010 /* SPK1L_ENA */
  3940. #define WM8995_SPK1L_ENA_MASK 0x0010 /* SPK1L_ENA */
  3941. #define WM8995_SPK1L_ENA_SHIFT 4 /* SPK1L_ENA */
  3942. #define WM8995_SPK1L_ENA_WIDTH 1 /* SPK1L_ENA */
  3943. #define WM8995_SPK1L_MUTE 0x0008 /* SPK1L_MUTE */
  3944. #define WM8995_SPK1L_MUTE_MASK 0x0008 /* SPK1L_MUTE */
  3945. #define WM8995_SPK1L_MUTE_SHIFT 3 /* SPK1L_MUTE */
  3946. #define WM8995_SPK1L_MUTE_WIDTH 1 /* SPK1L_MUTE */
  3947. #define WM8995_SPK1L_MUTE_ZC 0x0004 /* SPK1L_MUTE_ZC */
  3948. #define WM8995_SPK1L_MUTE_ZC_MASK 0x0004 /* SPK1L_MUTE_ZC */
  3949. #define WM8995_SPK1L_MUTE_ZC_SHIFT 2 /* SPK1L_MUTE_ZC */
  3950. #define WM8995_SPK1L_MUTE_ZC_WIDTH 1 /* SPK1L_MUTE_ZC */
  3951. #define WM8995_SPK1L_SRC_MASK 0x0003 /* SPK1L_SRC - [1:0] */
  3952. #define WM8995_SPK1L_SRC_SHIFT 0 /* SPK1L_SRC - [1:0] */
  3953. #define WM8995_SPK1L_SRC_WIDTH 2 /* SPK1L_SRC - [1:0] */
  3954. /*
  3955. * R2049 (0x801) - Right PDM Speaker 1
  3956. */
  3957. #define WM8995_SPK1R_ENA 0x0010 /* SPK1R_ENA */
  3958. #define WM8995_SPK1R_ENA_MASK 0x0010 /* SPK1R_ENA */
  3959. #define WM8995_SPK1R_ENA_SHIFT 4 /* SPK1R_ENA */
  3960. #define WM8995_SPK1R_ENA_WIDTH 1 /* SPK1R_ENA */
  3961. #define WM8995_SPK1R_MUTE 0x0008 /* SPK1R_MUTE */
  3962. #define WM8995_SPK1R_MUTE_MASK 0x0008 /* SPK1R_MUTE */
  3963. #define WM8995_SPK1R_MUTE_SHIFT 3 /* SPK1R_MUTE */
  3964. #define WM8995_SPK1R_MUTE_WIDTH 1 /* SPK1R_MUTE */
  3965. #define WM8995_SPK1R_MUTE_ZC 0x0004 /* SPK1R_MUTE_ZC */
  3966. #define WM8995_SPK1R_MUTE_ZC_MASK 0x0004 /* SPK1R_MUTE_ZC */
  3967. #define WM8995_SPK1R_MUTE_ZC_SHIFT 2 /* SPK1R_MUTE_ZC */
  3968. #define WM8995_SPK1R_MUTE_ZC_WIDTH 1 /* SPK1R_MUTE_ZC */
  3969. #define WM8995_SPK1R_SRC_MASK 0x0003 /* SPK1R_SRC - [1:0] */
  3970. #define WM8995_SPK1R_SRC_SHIFT 0 /* SPK1R_SRC - [1:0] */
  3971. #define WM8995_SPK1R_SRC_WIDTH 2 /* SPK1R_SRC - [1:0] */
  3972. /*
  3973. * R2050 (0x802) - PDM Speaker 1 Mute Sequence
  3974. */
  3975. #define WM8995_SPK1_MUTE_SEQ1_MASK 0x00FF /* SPK1_MUTE_SEQ1 - [7:0] */
  3976. #define WM8995_SPK1_MUTE_SEQ1_SHIFT 0 /* SPK1_MUTE_SEQ1 - [7:0] */
  3977. #define WM8995_SPK1_MUTE_SEQ1_WIDTH 8 /* SPK1_MUTE_SEQ1 - [7:0] */
  3978. /*
  3979. * R2056 (0x808) - Left PDM Speaker 2
  3980. */
  3981. #define WM8995_SPK2L_ENA 0x0010 /* SPK2L_ENA */
  3982. #define WM8995_SPK2L_ENA_MASK 0x0010 /* SPK2L_ENA */
  3983. #define WM8995_SPK2L_ENA_SHIFT 4 /* SPK2L_ENA */
  3984. #define WM8995_SPK2L_ENA_WIDTH 1 /* SPK2L_ENA */
  3985. #define WM8995_SPK2L_MUTE 0x0008 /* SPK2L_MUTE */
  3986. #define WM8995_SPK2L_MUTE_MASK 0x0008 /* SPK2L_MUTE */
  3987. #define WM8995_SPK2L_MUTE_SHIFT 3 /* SPK2L_MUTE */
  3988. #define WM8995_SPK2L_MUTE_WIDTH 1 /* SPK2L_MUTE */
  3989. #define WM8995_SPK2L_MUTE_ZC 0x0004 /* SPK2L_MUTE_ZC */
  3990. #define WM8995_SPK2L_MUTE_ZC_MASK 0x0004 /* SPK2L_MUTE_ZC */
  3991. #define WM8995_SPK2L_MUTE_ZC_SHIFT 2 /* SPK2L_MUTE_ZC */
  3992. #define WM8995_SPK2L_MUTE_ZC_WIDTH 1 /* SPK2L_MUTE_ZC */
  3993. #define WM8995_SPK2L_SRC_MASK 0x0003 /* SPK2L_SRC - [1:0] */
  3994. #define WM8995_SPK2L_SRC_SHIFT 0 /* SPK2L_SRC - [1:0] */
  3995. #define WM8995_SPK2L_SRC_WIDTH 2 /* SPK2L_SRC - [1:0] */
  3996. /*
  3997. * R2057 (0x809) - Right PDM Speaker 2
  3998. */
  3999. #define WM8995_SPK2R_ENA 0x0010 /* SPK2R_ENA */
  4000. #define WM8995_SPK2R_ENA_MASK 0x0010 /* SPK2R_ENA */
  4001. #define WM8995_SPK2R_ENA_SHIFT 4 /* SPK2R_ENA */
  4002. #define WM8995_SPK2R_ENA_WIDTH 1 /* SPK2R_ENA */
  4003. #define WM8995_SPK2R_MUTE 0x0008 /* SPK2R_MUTE */
  4004. #define WM8995_SPK2R_MUTE_MASK 0x0008 /* SPK2R_MUTE */
  4005. #define WM8995_SPK2R_MUTE_SHIFT 3 /* SPK2R_MUTE */
  4006. #define WM8995_SPK2R_MUTE_WIDTH 1 /* SPK2R_MUTE */
  4007. #define WM8995_SPK2R_MUTE_ZC 0x0004 /* SPK2R_MUTE_ZC */
  4008. #define WM8995_SPK2R_MUTE_ZC_MASK 0x0004 /* SPK2R_MUTE_ZC */
  4009. #define WM8995_SPK2R_MUTE_ZC_SHIFT 2 /* SPK2R_MUTE_ZC */
  4010. #define WM8995_SPK2R_MUTE_ZC_WIDTH 1 /* SPK2R_MUTE_ZC */
  4011. #define WM8995_SPK2R_SRC_MASK 0x0003 /* SPK2R_SRC - [1:0] */
  4012. #define WM8995_SPK2R_SRC_SHIFT 0 /* SPK2R_SRC - [1:0] */
  4013. #define WM8995_SPK2R_SRC_WIDTH 2 /* SPK2R_SRC - [1:0] */
  4014. /*
  4015. * R2058 (0x80A) - PDM Speaker 2 Mute Sequence
  4016. */
  4017. #define WM8995_SPK2_MUTE_SEQ1_MASK 0x00FF /* SPK2_MUTE_SEQ1 - [7:0] */
  4018. #define WM8995_SPK2_MUTE_SEQ1_SHIFT 0 /* SPK2_MUTE_SEQ1 - [7:0] */
  4019. #define WM8995_SPK2_MUTE_SEQ1_WIDTH 8 /* SPK2_MUTE_SEQ1 - [7:0] */
  4020. /*
  4021. * R12288 (0x3000) - Write Sequencer 0
  4022. */
  4023. #define WM8995_WSEQ_ADDR0_MASK 0x3FFF /* WSEQ_ADDR0 - [13:0] */
  4024. #define WM8995_WSEQ_ADDR0_SHIFT 0 /* WSEQ_ADDR0 - [13:0] */
  4025. #define WM8995_WSEQ_ADDR0_WIDTH 14 /* WSEQ_ADDR0 - [13:0] */
  4026. /*
  4027. * R12289 (0x3001) - Write Sequencer 1
  4028. */
  4029. #define WM8995_WSEQ_DATA0_MASK 0x00FF /* WSEQ_DATA0 - [7:0] */
  4030. #define WM8995_WSEQ_DATA0_SHIFT 0 /* WSEQ_DATA0 - [7:0] */
  4031. #define WM8995_WSEQ_DATA0_WIDTH 8 /* WSEQ_DATA0 - [7:0] */
  4032. /*
  4033. * R12290 (0x3002) - Write Sequencer 2
  4034. */
  4035. #define WM8995_WSEQ_DATA_WIDTH0_MASK 0x0700 /* WSEQ_DATA_WIDTH0 - [10:8] */
  4036. #define WM8995_WSEQ_DATA_WIDTH0_SHIFT 8 /* WSEQ_DATA_WIDTH0 - [10:8] */
  4037. #define WM8995_WSEQ_DATA_WIDTH0_WIDTH 3 /* WSEQ_DATA_WIDTH0 - [10:8] */
  4038. #define WM8995_WSEQ_DATA_START0_MASK 0x000F /* WSEQ_DATA_START0 - [3:0] */
  4039. #define WM8995_WSEQ_DATA_START0_SHIFT 0 /* WSEQ_DATA_START0 - [3:0] */
  4040. #define WM8995_WSEQ_DATA_START0_WIDTH 4 /* WSEQ_DATA_START0 - [3:0] */
  4041. /*
  4042. * R12291 (0x3003) - Write Sequencer 3
  4043. */
  4044. #define WM8995_WSEQ_EOS0 0x0100 /* WSEQ_EOS0 */
  4045. #define WM8995_WSEQ_EOS0_MASK 0x0100 /* WSEQ_EOS0 */
  4046. #define WM8995_WSEQ_EOS0_SHIFT 8 /* WSEQ_EOS0 */
  4047. #define WM8995_WSEQ_EOS0_WIDTH 1 /* WSEQ_EOS0 */
  4048. #define WM8995_WSEQ_DELAY0_MASK 0x000F /* WSEQ_DELAY0 - [3:0] */
  4049. #define WM8995_WSEQ_DELAY0_SHIFT 0 /* WSEQ_DELAY0 - [3:0] */
  4050. #define WM8995_WSEQ_DELAY0_WIDTH 4 /* WSEQ_DELAY0 - [3:0] */
  4051. /*
  4052. * R12292 (0x3004) - Write Sequencer 4
  4053. */
  4054. #define WM8995_WSEQ_ADDR1_MASK 0x3FFF /* WSEQ_ADDR1 - [13:0] */
  4055. #define WM8995_WSEQ_ADDR1_SHIFT 0 /* WSEQ_ADDR1 - [13:0] */
  4056. #define WM8995_WSEQ_ADDR1_WIDTH 14 /* WSEQ_ADDR1 - [13:0] */
  4057. /*
  4058. * R12293 (0x3005) - Write Sequencer 5
  4059. */
  4060. #define WM8995_WSEQ_DATA1_MASK 0x00FF /* WSEQ_DATA1 - [7:0] */
  4061. #define WM8995_WSEQ_DATA1_SHIFT 0 /* WSEQ_DATA1 - [7:0] */
  4062. #define WM8995_WSEQ_DATA1_WIDTH 8 /* WSEQ_DATA1 - [7:0] */
  4063. /*
  4064. * R12294 (0x3006) - Write Sequencer 6
  4065. */
  4066. #define WM8995_WSEQ_DATA_WIDTH1_MASK 0x0700 /* WSEQ_DATA_WIDTH1 - [10:8] */
  4067. #define WM8995_WSEQ_DATA_WIDTH1_SHIFT 8 /* WSEQ_DATA_WIDTH1 - [10:8] */
  4068. #define WM8995_WSEQ_DATA_WIDTH1_WIDTH 3 /* WSEQ_DATA_WIDTH1 - [10:8] */
  4069. #define WM8995_WSEQ_DATA_START1_MASK 0x000F /* WSEQ_DATA_START1 - [3:0] */
  4070. #define WM8995_WSEQ_DATA_START1_SHIFT 0 /* WSEQ_DATA_START1 - [3:0] */
  4071. #define WM8995_WSEQ_DATA_START1_WIDTH 4 /* WSEQ_DATA_START1 - [3:0] */
  4072. /*
  4073. * R12295 (0x3007) - Write Sequencer 7
  4074. */
  4075. #define WM8995_WSEQ_EOS1 0x0100 /* WSEQ_EOS1 */
  4076. #define WM8995_WSEQ_EOS1_MASK 0x0100 /* WSEQ_EOS1 */
  4077. #define WM8995_WSEQ_EOS1_SHIFT 8 /* WSEQ_EOS1 */
  4078. #define WM8995_WSEQ_EOS1_WIDTH 1 /* WSEQ_EOS1 */
  4079. #define WM8995_WSEQ_DELAY1_MASK 0x000F /* WSEQ_DELAY1 - [3:0] */
  4080. #define WM8995_WSEQ_DELAY1_SHIFT 0 /* WSEQ_DELAY1 - [3:0] */
  4081. #define WM8995_WSEQ_DELAY1_WIDTH 4 /* WSEQ_DELAY1 - [3:0] */
  4082. /*
  4083. * R12296 (0x3008) - Write Sequencer 8
  4084. */
  4085. #define WM8995_WSEQ_ADDR2_MASK 0x3FFF /* WSEQ_ADDR2 - [13:0] */
  4086. #define WM8995_WSEQ_ADDR2_SHIFT 0 /* WSEQ_ADDR2 - [13:0] */
  4087. #define WM8995_WSEQ_ADDR2_WIDTH 14 /* WSEQ_ADDR2 - [13:0] */
  4088. /*
  4089. * R12297 (0x3009) - Write Sequencer 9
  4090. */
  4091. #define WM8995_WSEQ_DATA2_MASK 0x00FF /* WSEQ_DATA2 - [7:0] */
  4092. #define WM8995_WSEQ_DATA2_SHIFT 0 /* WSEQ_DATA2 - [7:0] */
  4093. #define WM8995_WSEQ_DATA2_WIDTH 8 /* WSEQ_DATA2 - [7:0] */
  4094. /*
  4095. * R12298 (0x300A) - Write Sequencer 10
  4096. */
  4097. #define WM8995_WSEQ_DATA_WIDTH2_MASK 0x0700 /* WSEQ_DATA_WIDTH2 - [10:8] */
  4098. #define WM8995_WSEQ_DATA_WIDTH2_SHIFT 8 /* WSEQ_DATA_WIDTH2 - [10:8] */
  4099. #define WM8995_WSEQ_DATA_WIDTH2_WIDTH 3 /* WSEQ_DATA_WIDTH2 - [10:8] */
  4100. #define WM8995_WSEQ_DATA_START2_MASK 0x000F /* WSEQ_DATA_START2 - [3:0] */
  4101. #define WM8995_WSEQ_DATA_START2_SHIFT 0 /* WSEQ_DATA_START2 - [3:0] */
  4102. #define WM8995_WSEQ_DATA_START2_WIDTH 4 /* WSEQ_DATA_START2 - [3:0] */
  4103. /*
  4104. * R12299 (0x300B) - Write Sequencer 11
  4105. */
  4106. #define WM8995_WSEQ_EOS2 0x0100 /* WSEQ_EOS2 */
  4107. #define WM8995_WSEQ_EOS2_MASK 0x0100 /* WSEQ_EOS2 */
  4108. #define WM8995_WSEQ_EOS2_SHIFT 8 /* WSEQ_EOS2 */
  4109. #define WM8995_WSEQ_EOS2_WIDTH 1 /* WSEQ_EOS2 */
  4110. #define WM8995_WSEQ_DELAY2_MASK 0x000F /* WSEQ_DELAY2 - [3:0] */
  4111. #define WM8995_WSEQ_DELAY2_SHIFT 0 /* WSEQ_DELAY2 - [3:0] */
  4112. #define WM8995_WSEQ_DELAY2_WIDTH 4 /* WSEQ_DELAY2 - [3:0] */
  4113. /*
  4114. * R12300 (0x300C) - Write Sequencer 12
  4115. */
  4116. #define WM8995_WSEQ_ADDR3_MASK 0x3FFF /* WSEQ_ADDR3 - [13:0] */
  4117. #define WM8995_WSEQ_ADDR3_SHIFT 0 /* WSEQ_ADDR3 - [13:0] */
  4118. #define WM8995_WSEQ_ADDR3_WIDTH 14 /* WSEQ_ADDR3 - [13:0] */
  4119. /*
  4120. * R12301 (0x300D) - Write Sequencer 13
  4121. */
  4122. #define WM8995_WSEQ_DATA3_MASK 0x00FF /* WSEQ_DATA3 - [7:0] */
  4123. #define WM8995_WSEQ_DATA3_SHIFT 0 /* WSEQ_DATA3 - [7:0] */
  4124. #define WM8995_WSEQ_DATA3_WIDTH 8 /* WSEQ_DATA3 - [7:0] */
  4125. /*
  4126. * R12302 (0x300E) - Write Sequencer 14
  4127. */
  4128. #define WM8995_WSEQ_DATA_WIDTH3_MASK 0x0700 /* WSEQ_DATA_WIDTH3 - [10:8] */
  4129. #define WM8995_WSEQ_DATA_WIDTH3_SHIFT 8 /* WSEQ_DATA_WIDTH3 - [10:8] */
  4130. #define WM8995_WSEQ_DATA_WIDTH3_WIDTH 3 /* WSEQ_DATA_WIDTH3 - [10:8] */
  4131. #define WM8995_WSEQ_DATA_START3_MASK 0x000F /* WSEQ_DATA_START3 - [3:0] */
  4132. #define WM8995_WSEQ_DATA_START3_SHIFT 0 /* WSEQ_DATA_START3 - [3:0] */
  4133. #define WM8995_WSEQ_DATA_START3_WIDTH 4 /* WSEQ_DATA_START3 - [3:0] */
  4134. /*
  4135. * R12303 (0x300F) - Write Sequencer 15
  4136. */
  4137. #define WM8995_WSEQ_EOS3 0x0100 /* WSEQ_EOS3 */
  4138. #define WM8995_WSEQ_EOS3_MASK 0x0100 /* WSEQ_EOS3 */
  4139. #define WM8995_WSEQ_EOS3_SHIFT 8 /* WSEQ_EOS3 */
  4140. #define WM8995_WSEQ_EOS3_WIDTH 1 /* WSEQ_EOS3 */
  4141. #define WM8995_WSEQ_DELAY3_MASK 0x000F /* WSEQ_DELAY3 - [3:0] */
  4142. #define WM8995_WSEQ_DELAY3_SHIFT 0 /* WSEQ_DELAY3 - [3:0] */
  4143. #define WM8995_WSEQ_DELAY3_WIDTH 4 /* WSEQ_DELAY3 - [3:0] */
  4144. /*
  4145. * R12304 (0x3010) - Write Sequencer 16
  4146. */
  4147. #define WM8995_WSEQ_ADDR4_MASK 0x3FFF /* WSEQ_ADDR4 - [13:0] */
  4148. #define WM8995_WSEQ_ADDR4_SHIFT 0 /* WSEQ_ADDR4 - [13:0] */
  4149. #define WM8995_WSEQ_ADDR4_WIDTH 14 /* WSEQ_ADDR4 - [13:0] */
  4150. /*
  4151. * R12305 (0x3011) - Write Sequencer 17
  4152. */
  4153. #define WM8995_WSEQ_DATA4_MASK 0x00FF /* WSEQ_DATA4 - [7:0] */
  4154. #define WM8995_WSEQ_DATA4_SHIFT 0 /* WSEQ_DATA4 - [7:0] */
  4155. #define WM8995_WSEQ_DATA4_WIDTH 8 /* WSEQ_DATA4 - [7:0] */
  4156. /*
  4157. * R12306 (0x3012) - Write Sequencer 18
  4158. */
  4159. #define WM8995_WSEQ_DATA_WIDTH4_MASK 0x0700 /* WSEQ_DATA_WIDTH4 - [10:8] */
  4160. #define WM8995_WSEQ_DATA_WIDTH4_SHIFT 8 /* WSEQ_DATA_WIDTH4 - [10:8] */
  4161. #define WM8995_WSEQ_DATA_WIDTH4_WIDTH 3 /* WSEQ_DATA_WIDTH4 - [10:8] */
  4162. #define WM8995_WSEQ_DATA_START4_MASK 0x000F /* WSEQ_DATA_START4 - [3:0] */
  4163. #define WM8995_WSEQ_DATA_START4_SHIFT 0 /* WSEQ_DATA_START4 - [3:0] */
  4164. #define WM8995_WSEQ_DATA_START4_WIDTH 4 /* WSEQ_DATA_START4 - [3:0] */
  4165. /*
  4166. * R12307 (0x3013) - Write Sequencer 19
  4167. */
  4168. #define WM8995_WSEQ_EOS4 0x0100 /* WSEQ_EOS4 */
  4169. #define WM8995_WSEQ_EOS4_MASK 0x0100 /* WSEQ_EOS4 */
  4170. #define WM8995_WSEQ_EOS4_SHIFT 8 /* WSEQ_EOS4 */
  4171. #define WM8995_WSEQ_EOS4_WIDTH 1 /* WSEQ_EOS4 */
  4172. #define WM8995_WSEQ_DELAY4_MASK 0x000F /* WSEQ_DELAY4 - [3:0] */
  4173. #define WM8995_WSEQ_DELAY4_SHIFT 0 /* WSEQ_DELAY4 - [3:0] */
  4174. #define WM8995_WSEQ_DELAY4_WIDTH 4 /* WSEQ_DELAY4 - [3:0] */
  4175. /*
  4176. * R12308 (0x3014) - Write Sequencer 20
  4177. */
  4178. #define WM8995_WSEQ_ADDR5_MASK 0x3FFF /* WSEQ_ADDR5 - [13:0] */
  4179. #define WM8995_WSEQ_ADDR5_SHIFT 0 /* WSEQ_ADDR5 - [13:0] */
  4180. #define WM8995_WSEQ_ADDR5_WIDTH 14 /* WSEQ_ADDR5 - [13:0] */
  4181. /*
  4182. * R12309 (0x3015) - Write Sequencer 21
  4183. */
  4184. #define WM8995_WSEQ_DATA5_MASK 0x00FF /* WSEQ_DATA5 - [7:0] */
  4185. #define WM8995_WSEQ_DATA5_SHIFT 0 /* WSEQ_DATA5 - [7:0] */
  4186. #define WM8995_WSEQ_DATA5_WIDTH 8 /* WSEQ_DATA5 - [7:0] */
  4187. /*
  4188. * R12310 (0x3016) - Write Sequencer 22
  4189. */
  4190. #define WM8995_WSEQ_DATA_WIDTH5_MASK 0x0700 /* WSEQ_DATA_WIDTH5 - [10:8] */
  4191. #define WM8995_WSEQ_DATA_WIDTH5_SHIFT 8 /* WSEQ_DATA_WIDTH5 - [10:8] */
  4192. #define WM8995_WSEQ_DATA_WIDTH5_WIDTH 3 /* WSEQ_DATA_WIDTH5 - [10:8] */
  4193. #define WM8995_WSEQ_DATA_START5_MASK 0x000F /* WSEQ_DATA_START5 - [3:0] */
  4194. #define WM8995_WSEQ_DATA_START5_SHIFT 0 /* WSEQ_DATA_START5 - [3:0] */
  4195. #define WM8995_WSEQ_DATA_START5_WIDTH 4 /* WSEQ_DATA_START5 - [3:0] */
  4196. /*
  4197. * R12311 (0x3017) - Write Sequencer 23
  4198. */
  4199. #define WM8995_WSEQ_EOS5 0x0100 /* WSEQ_EOS5 */
  4200. #define WM8995_WSEQ_EOS5_MASK 0x0100 /* WSEQ_EOS5 */
  4201. #define WM8995_WSEQ_EOS5_SHIFT 8 /* WSEQ_EOS5 */
  4202. #define WM8995_WSEQ_EOS5_WIDTH 1 /* WSEQ_EOS5 */
  4203. #define WM8995_WSEQ_DELAY5_MASK 0x000F /* WSEQ_DELAY5 - [3:0] */
  4204. #define WM8995_WSEQ_DELAY5_SHIFT 0 /* WSEQ_DELAY5 - [3:0] */
  4205. #define WM8995_WSEQ_DELAY5_WIDTH 4 /* WSEQ_DELAY5 - [3:0] */
  4206. /*
  4207. * R12312 (0x3018) - Write Sequencer 24
  4208. */
  4209. #define WM8995_WSEQ_ADDR6_MASK 0x3FFF /* WSEQ_ADDR6 - [13:0] */
  4210. #define WM8995_WSEQ_ADDR6_SHIFT 0 /* WSEQ_ADDR6 - [13:0] */
  4211. #define WM8995_WSEQ_ADDR6_WIDTH 14 /* WSEQ_ADDR6 - [13:0] */
  4212. /*
  4213. * R12313 (0x3019) - Write Sequencer 25
  4214. */
  4215. #define WM8995_WSEQ_DATA6_MASK 0x00FF /* WSEQ_DATA6 - [7:0] */
  4216. #define WM8995_WSEQ_DATA6_SHIFT 0 /* WSEQ_DATA6 - [7:0] */
  4217. #define WM8995_WSEQ_DATA6_WIDTH 8 /* WSEQ_DATA6 - [7:0] */
  4218. /*
  4219. * R12314 (0x301A) - Write Sequencer 26
  4220. */
  4221. #define WM8995_WSEQ_DATA_WIDTH6_MASK 0x0700 /* WSEQ_DATA_WIDTH6 - [10:8] */
  4222. #define WM8995_WSEQ_DATA_WIDTH6_SHIFT 8 /* WSEQ_DATA_WIDTH6 - [10:8] */
  4223. #define WM8995_WSEQ_DATA_WIDTH6_WIDTH 3 /* WSEQ_DATA_WIDTH6 - [10:8] */
  4224. #define WM8995_WSEQ_DATA_START6_MASK 0x000F /* WSEQ_DATA_START6 - [3:0] */
  4225. #define WM8995_WSEQ_DATA_START6_SHIFT 0 /* WSEQ_DATA_START6 - [3:0] */
  4226. #define WM8995_WSEQ_DATA_START6_WIDTH 4 /* WSEQ_DATA_START6 - [3:0] */
  4227. /*
  4228. * R12315 (0x301B) - Write Sequencer 27
  4229. */
  4230. #define WM8995_WSEQ_EOS6 0x0100 /* WSEQ_EOS6 */
  4231. #define WM8995_WSEQ_EOS6_MASK 0x0100 /* WSEQ_EOS6 */
  4232. #define WM8995_WSEQ_EOS6_SHIFT 8 /* WSEQ_EOS6 */
  4233. #define WM8995_WSEQ_EOS6_WIDTH 1 /* WSEQ_EOS6 */
  4234. #define WM8995_WSEQ_DELAY6_MASK 0x000F /* WSEQ_DELAY6 - [3:0] */
  4235. #define WM8995_WSEQ_DELAY6_SHIFT 0 /* WSEQ_DELAY6 - [3:0] */
  4236. #define WM8995_WSEQ_DELAY6_WIDTH 4 /* WSEQ_DELAY6 - [3:0] */
  4237. /*
  4238. * R12316 (0x301C) - Write Sequencer 28
  4239. */
  4240. #define WM8995_WSEQ_ADDR7_MASK 0x3FFF /* WSEQ_ADDR7 - [13:0] */
  4241. #define WM8995_WSEQ_ADDR7_SHIFT 0 /* WSEQ_ADDR7 - [13:0] */
  4242. #define WM8995_WSEQ_ADDR7_WIDTH 14 /* WSEQ_ADDR7 - [13:0] */
  4243. /*
  4244. * R12317 (0x301D) - Write Sequencer 29
  4245. */
  4246. #define WM8995_WSEQ_DATA7_MASK 0x00FF /* WSEQ_DATA7 - [7:0] */
  4247. #define WM8995_WSEQ_DATA7_SHIFT 0 /* WSEQ_DATA7 - [7:0] */
  4248. #define WM8995_WSEQ_DATA7_WIDTH 8 /* WSEQ_DATA7 - [7:0] */
  4249. /*
  4250. * R12318 (0x301E) - Write Sequencer 30
  4251. */
  4252. #define WM8995_WSEQ_DATA_WIDTH7_MASK 0x0700 /* WSEQ_DATA_WIDTH7 - [10:8] */
  4253. #define WM8995_WSEQ_DATA_WIDTH7_SHIFT 8 /* WSEQ_DATA_WIDTH7 - [10:8] */
  4254. #define WM8995_WSEQ_DATA_WIDTH7_WIDTH 3 /* WSEQ_DATA_WIDTH7 - [10:8] */
  4255. #define WM8995_WSEQ_DATA_START7_MASK 0x000F /* WSEQ_DATA_START7 - [3:0] */
  4256. #define WM8995_WSEQ_DATA_START7_SHIFT 0 /* WSEQ_DATA_START7 - [3:0] */
  4257. #define WM8995_WSEQ_DATA_START7_WIDTH 4 /* WSEQ_DATA_START7 - [3:0] */
  4258. /*
  4259. * R12319 (0x301F) - Write Sequencer 31
  4260. */
  4261. #define WM8995_WSEQ_EOS7 0x0100 /* WSEQ_EOS7 */
  4262. #define WM8995_WSEQ_EOS7_MASK 0x0100 /* WSEQ_EOS7 */
  4263. #define WM8995_WSEQ_EOS7_SHIFT 8 /* WSEQ_EOS7 */
  4264. #define WM8995_WSEQ_EOS7_WIDTH 1 /* WSEQ_EOS7 */
  4265. #define WM8995_WSEQ_DELAY7_MASK 0x000F /* WSEQ_DELAY7 - [3:0] */
  4266. #define WM8995_WSEQ_DELAY7_SHIFT 0 /* WSEQ_DELAY7 - [3:0] */
  4267. #define WM8995_WSEQ_DELAY7_WIDTH 4 /* WSEQ_DELAY7 - [3:0] */
  4268. /*
  4269. * R12320 (0x3020) - Write Sequencer 32
  4270. */
  4271. #define WM8995_WSEQ_ADDR8_MASK 0x3FFF /* WSEQ_ADDR8 - [13:0] */
  4272. #define WM8995_WSEQ_ADDR8_SHIFT 0 /* WSEQ_ADDR8 - [13:0] */
  4273. #define WM8995_WSEQ_ADDR8_WIDTH 14 /* WSEQ_ADDR8 - [13:0] */
  4274. /*
  4275. * R12321 (0x3021) - Write Sequencer 33
  4276. */
  4277. #define WM8995_WSEQ_DATA8_MASK 0x00FF /* WSEQ_DATA8 - [7:0] */
  4278. #define WM8995_WSEQ_DATA8_SHIFT 0 /* WSEQ_DATA8 - [7:0] */
  4279. #define WM8995_WSEQ_DATA8_WIDTH 8 /* WSEQ_DATA8 - [7:0] */
  4280. /*
  4281. * R12322 (0x3022) - Write Sequencer 34
  4282. */
  4283. #define WM8995_WSEQ_DATA_WIDTH8_MASK 0x0700 /* WSEQ_DATA_WIDTH8 - [10:8] */
  4284. #define WM8995_WSEQ_DATA_WIDTH8_SHIFT 8 /* WSEQ_DATA_WIDTH8 - [10:8] */
  4285. #define WM8995_WSEQ_DATA_WIDTH8_WIDTH 3 /* WSEQ_DATA_WIDTH8 - [10:8] */
  4286. #define WM8995_WSEQ_DATA_START8_MASK 0x000F /* WSEQ_DATA_START8 - [3:0] */
  4287. #define WM8995_WSEQ_DATA_START8_SHIFT 0 /* WSEQ_DATA_START8 - [3:0] */
  4288. #define WM8995_WSEQ_DATA_START8_WIDTH 4 /* WSEQ_DATA_START8 - [3:0] */
  4289. /*
  4290. * R12323 (0x3023) - Write Sequencer 35
  4291. */
  4292. #define WM8995_WSEQ_EOS8 0x0100 /* WSEQ_EOS8 */
  4293. #define WM8995_WSEQ_EOS8_MASK 0x0100 /* WSEQ_EOS8 */
  4294. #define WM8995_WSEQ_EOS8_SHIFT 8 /* WSEQ_EOS8 */
  4295. #define WM8995_WSEQ_EOS8_WIDTH 1 /* WSEQ_EOS8 */
  4296. #define WM8995_WSEQ_DELAY8_MASK 0x000F /* WSEQ_DELAY8 - [3:0] */
  4297. #define WM8995_WSEQ_DELAY8_SHIFT 0 /* WSEQ_DELAY8 - [3:0] */
  4298. #define WM8995_WSEQ_DELAY8_WIDTH 4 /* WSEQ_DELAY8 - [3:0] */
  4299. /*
  4300. * R12324 (0x3024) - Write Sequencer 36
  4301. */
  4302. #define WM8995_WSEQ_ADDR9_MASK 0x3FFF /* WSEQ_ADDR9 - [13:0] */
  4303. #define WM8995_WSEQ_ADDR9_SHIFT 0 /* WSEQ_ADDR9 - [13:0] */
  4304. #define WM8995_WSEQ_ADDR9_WIDTH 14 /* WSEQ_ADDR9 - [13:0] */
  4305. /*
  4306. * R12325 (0x3025) - Write Sequencer 37
  4307. */
  4308. #define WM8995_WSEQ_DATA9_MASK 0x00FF /* WSEQ_DATA9 - [7:0] */
  4309. #define WM8995_WSEQ_DATA9_SHIFT 0 /* WSEQ_DATA9 - [7:0] */
  4310. #define WM8995_WSEQ_DATA9_WIDTH 8 /* WSEQ_DATA9 - [7:0] */
  4311. /*
  4312. * R12326 (0x3026) - Write Sequencer 38
  4313. */
  4314. #define WM8995_WSEQ_DATA_WIDTH9_MASK 0x0700 /* WSEQ_DATA_WIDTH9 - [10:8] */
  4315. #define WM8995_WSEQ_DATA_WIDTH9_SHIFT 8 /* WSEQ_DATA_WIDTH9 - [10:8] */
  4316. #define WM8995_WSEQ_DATA_WIDTH9_WIDTH 3 /* WSEQ_DATA_WIDTH9 - [10:8] */
  4317. #define WM8995_WSEQ_DATA_START9_MASK 0x000F /* WSEQ_DATA_START9 - [3:0] */
  4318. #define WM8995_WSEQ_DATA_START9_SHIFT 0 /* WSEQ_DATA_START9 - [3:0] */
  4319. #define WM8995_WSEQ_DATA_START9_WIDTH 4 /* WSEQ_DATA_START9 - [3:0] */
  4320. /*
  4321. * R12327 (0x3027) - Write Sequencer 39
  4322. */
  4323. #define WM8995_WSEQ_EOS9 0x0100 /* WSEQ_EOS9 */
  4324. #define WM8995_WSEQ_EOS9_MASK 0x0100 /* WSEQ_EOS9 */
  4325. #define WM8995_WSEQ_EOS9_SHIFT 8 /* WSEQ_EOS9 */
  4326. #define WM8995_WSEQ_EOS9_WIDTH 1 /* WSEQ_EOS9 */
  4327. #define WM8995_WSEQ_DELAY9_MASK 0x000F /* WSEQ_DELAY9 - [3:0] */
  4328. #define WM8995_WSEQ_DELAY9_SHIFT 0 /* WSEQ_DELAY9 - [3:0] */
  4329. #define WM8995_WSEQ_DELAY9_WIDTH 4 /* WSEQ_DELAY9 - [3:0] */
  4330. /*
  4331. * R12328 (0x3028) - Write Sequencer 40
  4332. */
  4333. #define WM8995_WSEQ_ADDR10_MASK 0x3FFF /* WSEQ_ADDR10 - [13:0] */
  4334. #define WM8995_WSEQ_ADDR10_SHIFT 0 /* WSEQ_ADDR10 - [13:0] */
  4335. #define WM8995_WSEQ_ADDR10_WIDTH 14 /* WSEQ_ADDR10 - [13:0] */
  4336. /*
  4337. * R12329 (0x3029) - Write Sequencer 41
  4338. */
  4339. #define WM8995_WSEQ_DATA10_MASK 0x00FF /* WSEQ_DATA10 - [7:0] */
  4340. #define WM8995_WSEQ_DATA10_SHIFT 0 /* WSEQ_DATA10 - [7:0] */
  4341. #define WM8995_WSEQ_DATA10_WIDTH 8 /* WSEQ_DATA10 - [7:0] */
  4342. /*
  4343. * R12330 (0x302A) - Write Sequencer 42
  4344. */
  4345. #define WM8995_WSEQ_DATA_WIDTH10_MASK 0x0700 /* WSEQ_DATA_WIDTH10 - [10:8] */
  4346. #define WM8995_WSEQ_DATA_WIDTH10_SHIFT 8 /* WSEQ_DATA_WIDTH10 - [10:8] */
  4347. #define WM8995_WSEQ_DATA_WIDTH10_WIDTH 3 /* WSEQ_DATA_WIDTH10 - [10:8] */
  4348. #define WM8995_WSEQ_DATA_START10_MASK 0x000F /* WSEQ_DATA_START10 - [3:0] */
  4349. #define WM8995_WSEQ_DATA_START10_SHIFT 0 /* WSEQ_DATA_START10 - [3:0] */
  4350. #define WM8995_WSEQ_DATA_START10_WIDTH 4 /* WSEQ_DATA_START10 - [3:0] */
  4351. /*
  4352. * R12331 (0x302B) - Write Sequencer 43
  4353. */
  4354. #define WM8995_WSEQ_EOS10 0x0100 /* WSEQ_EOS10 */
  4355. #define WM8995_WSEQ_EOS10_MASK 0x0100 /* WSEQ_EOS10 */
  4356. #define WM8995_WSEQ_EOS10_SHIFT 8 /* WSEQ_EOS10 */
  4357. #define WM8995_WSEQ_EOS10_WIDTH 1 /* WSEQ_EOS10 */
  4358. #define WM8995_WSEQ_DELAY10_MASK 0x000F /* WSEQ_DELAY10 - [3:0] */
  4359. #define WM8995_WSEQ_DELAY10_SHIFT 0 /* WSEQ_DELAY10 - [3:0] */
  4360. #define WM8995_WSEQ_DELAY10_WIDTH 4 /* WSEQ_DELAY10 - [3:0] */
  4361. /*
  4362. * R12332 (0x302C) - Write Sequencer 44
  4363. */
  4364. #define WM8995_WSEQ_ADDR11_MASK 0x3FFF /* WSEQ_ADDR11 - [13:0] */
  4365. #define WM8995_WSEQ_ADDR11_SHIFT 0 /* WSEQ_ADDR11 - [13:0] */
  4366. #define WM8995_WSEQ_ADDR11_WIDTH 14 /* WSEQ_ADDR11 - [13:0] */
  4367. /*
  4368. * R12333 (0x302D) - Write Sequencer 45
  4369. */
  4370. #define WM8995_WSEQ_DATA11_MASK 0x00FF /* WSEQ_DATA11 - [7:0] */
  4371. #define WM8995_WSEQ_DATA11_SHIFT 0 /* WSEQ_DATA11 - [7:0] */
  4372. #define WM8995_WSEQ_DATA11_WIDTH 8 /* WSEQ_DATA11 - [7:0] */
  4373. /*
  4374. * R12334 (0x302E) - Write Sequencer 46
  4375. */
  4376. #define WM8995_WSEQ_DATA_WIDTH11_MASK 0x0700 /* WSEQ_DATA_WIDTH11 - [10:8] */
  4377. #define WM8995_WSEQ_DATA_WIDTH11_SHIFT 8 /* WSEQ_DATA_WIDTH11 - [10:8] */
  4378. #define WM8995_WSEQ_DATA_WIDTH11_WIDTH 3 /* WSEQ_DATA_WIDTH11 - [10:8] */
  4379. #define WM8995_WSEQ_DATA_START11_MASK 0x000F /* WSEQ_DATA_START11 - [3:0] */
  4380. #define WM8995_WSEQ_DATA_START11_SHIFT 0 /* WSEQ_DATA_START11 - [3:0] */
  4381. #define WM8995_WSEQ_DATA_START11_WIDTH 4 /* WSEQ_DATA_START11 - [3:0] */
  4382. /*
  4383. * R12335 (0x302F) - Write Sequencer 47
  4384. */
  4385. #define WM8995_WSEQ_EOS11 0x0100 /* WSEQ_EOS11 */
  4386. #define WM8995_WSEQ_EOS11_MASK 0x0100 /* WSEQ_EOS11 */
  4387. #define WM8995_WSEQ_EOS11_SHIFT 8 /* WSEQ_EOS11 */
  4388. #define WM8995_WSEQ_EOS11_WIDTH 1 /* WSEQ_EOS11 */
  4389. #define WM8995_WSEQ_DELAY11_MASK 0x000F /* WSEQ_DELAY11 - [3:0] */
  4390. #define WM8995_WSEQ_DELAY11_SHIFT 0 /* WSEQ_DELAY11 - [3:0] */
  4391. #define WM8995_WSEQ_DELAY11_WIDTH 4 /* WSEQ_DELAY11 - [3:0] */
  4392. /*
  4393. * R12336 (0x3030) - Write Sequencer 48
  4394. */
  4395. #define WM8995_WSEQ_ADDR12_MASK 0x3FFF /* WSEQ_ADDR12 - [13:0] */
  4396. #define WM8995_WSEQ_ADDR12_SHIFT 0 /* WSEQ_ADDR12 - [13:0] */
  4397. #define WM8995_WSEQ_ADDR12_WIDTH 14 /* WSEQ_ADDR12 - [13:0] */
  4398. /*
  4399. * R12337 (0x3031) - Write Sequencer 49
  4400. */
  4401. #define WM8995_WSEQ_DATA12_MASK 0x00FF /* WSEQ_DATA12 - [7:0] */
  4402. #define WM8995_WSEQ_DATA12_SHIFT 0 /* WSEQ_DATA12 - [7:0] */
  4403. #define WM8995_WSEQ_DATA12_WIDTH 8 /* WSEQ_DATA12 - [7:0] */
  4404. /*
  4405. * R12338 (0x3032) - Write Sequencer 50
  4406. */
  4407. #define WM8995_WSEQ_DATA_WIDTH12_MASK 0x0700 /* WSEQ_DATA_WIDTH12 - [10:8] */
  4408. #define WM8995_WSEQ_DATA_WIDTH12_SHIFT 8 /* WSEQ_DATA_WIDTH12 - [10:8] */
  4409. #define WM8995_WSEQ_DATA_WIDTH12_WIDTH 3 /* WSEQ_DATA_WIDTH12 - [10:8] */
  4410. #define WM8995_WSEQ_DATA_START12_MASK 0x000F /* WSEQ_DATA_START12 - [3:0] */
  4411. #define WM8995_WSEQ_DATA_START12_SHIFT 0 /* WSEQ_DATA_START12 - [3:0] */
  4412. #define WM8995_WSEQ_DATA_START12_WIDTH 4 /* WSEQ_DATA_START12 - [3:0] */
  4413. /*
  4414. * R12339 (0x3033) - Write Sequencer 51
  4415. */
  4416. #define WM8995_WSEQ_EOS12 0x0100 /* WSEQ_EOS12 */
  4417. #define WM8995_WSEQ_EOS12_MASK 0x0100 /* WSEQ_EOS12 */
  4418. #define WM8995_WSEQ_EOS12_SHIFT 8 /* WSEQ_EOS12 */
  4419. #define WM8995_WSEQ_EOS12_WIDTH 1 /* WSEQ_EOS12 */
  4420. #define WM8995_WSEQ_DELAY12_MASK 0x000F /* WSEQ_DELAY12 - [3:0] */
  4421. #define WM8995_WSEQ_DELAY12_SHIFT 0 /* WSEQ_DELAY12 - [3:0] */
  4422. #define WM8995_WSEQ_DELAY12_WIDTH 4 /* WSEQ_DELAY12 - [3:0] */
  4423. /*
  4424. * R12340 (0x3034) - Write Sequencer 52
  4425. */
  4426. #define WM8995_WSEQ_ADDR13_MASK 0x3FFF /* WSEQ_ADDR13 - [13:0] */
  4427. #define WM8995_WSEQ_ADDR13_SHIFT 0 /* WSEQ_ADDR13 - [13:0] */
  4428. #define WM8995_WSEQ_ADDR13_WIDTH 14 /* WSEQ_ADDR13 - [13:0] */
  4429. /*
  4430. * R12341 (0x3035) - Write Sequencer 53
  4431. */
  4432. #define WM8995_WSEQ_DATA13_MASK 0x00FF /* WSEQ_DATA13 - [7:0] */
  4433. #define WM8995_WSEQ_DATA13_SHIFT 0 /* WSEQ_DATA13 - [7:0] */
  4434. #define WM8995_WSEQ_DATA13_WIDTH 8 /* WSEQ_DATA13 - [7:0] */
  4435. /*
  4436. * R12342 (0x3036) - Write Sequencer 54
  4437. */
  4438. #define WM8995_WSEQ_DATA_WIDTH13_MASK 0x0700 /* WSEQ_DATA_WIDTH13 - [10:8] */
  4439. #define WM8995_WSEQ_DATA_WIDTH13_SHIFT 8 /* WSEQ_DATA_WIDTH13 - [10:8] */
  4440. #define WM8995_WSEQ_DATA_WIDTH13_WIDTH 3 /* WSEQ_DATA_WIDTH13 - [10:8] */
  4441. #define WM8995_WSEQ_DATA_START13_MASK 0x000F /* WSEQ_DATA_START13 - [3:0] */
  4442. #define WM8995_WSEQ_DATA_START13_SHIFT 0 /* WSEQ_DATA_START13 - [3:0] */
  4443. #define WM8995_WSEQ_DATA_START13_WIDTH 4 /* WSEQ_DATA_START13 - [3:0] */
  4444. /*
  4445. * R12343 (0x3037) - Write Sequencer 55
  4446. */
  4447. #define WM8995_WSEQ_EOS13 0x0100 /* WSEQ_EOS13 */
  4448. #define WM8995_WSEQ_EOS13_MASK 0x0100 /* WSEQ_EOS13 */
  4449. #define WM8995_WSEQ_EOS13_SHIFT 8 /* WSEQ_EOS13 */
  4450. #define WM8995_WSEQ_EOS13_WIDTH 1 /* WSEQ_EOS13 */
  4451. #define WM8995_WSEQ_DELAY13_MASK 0x000F /* WSEQ_DELAY13 - [3:0] */
  4452. #define WM8995_WSEQ_DELAY13_SHIFT 0 /* WSEQ_DELAY13 - [3:0] */
  4453. #define WM8995_WSEQ_DELAY13_WIDTH 4 /* WSEQ_DELAY13 - [3:0] */
  4454. /*
  4455. * R12344 (0x3038) - Write Sequencer 56
  4456. */
  4457. #define WM8995_WSEQ_ADDR14_MASK 0x3FFF /* WSEQ_ADDR14 - [13:0] */
  4458. #define WM8995_WSEQ_ADDR14_SHIFT 0 /* WSEQ_ADDR14 - [13:0] */
  4459. #define WM8995_WSEQ_ADDR14_WIDTH 14 /* WSEQ_ADDR14 - [13:0] */
  4460. /*
  4461. * R12345 (0x3039) - Write Sequencer 57
  4462. */
  4463. #define WM8995_WSEQ_DATA14_MASK 0x00FF /* WSEQ_DATA14 - [7:0] */
  4464. #define WM8995_WSEQ_DATA14_SHIFT 0 /* WSEQ_DATA14 - [7:0] */
  4465. #define WM8995_WSEQ_DATA14_WIDTH 8 /* WSEQ_DATA14 - [7:0] */
  4466. /*
  4467. * R12346 (0x303A) - Write Sequencer 58
  4468. */
  4469. #define WM8995_WSEQ_DATA_WIDTH14_MASK 0x0700 /* WSEQ_DATA_WIDTH14 - [10:8] */
  4470. #define WM8995_WSEQ_DATA_WIDTH14_SHIFT 8 /* WSEQ_DATA_WIDTH14 - [10:8] */
  4471. #define WM8995_WSEQ_DATA_WIDTH14_WIDTH 3 /* WSEQ_DATA_WIDTH14 - [10:8] */
  4472. #define WM8995_WSEQ_DATA_START14_MASK 0x000F /* WSEQ_DATA_START14 - [3:0] */
  4473. #define WM8995_WSEQ_DATA_START14_SHIFT 0 /* WSEQ_DATA_START14 - [3:0] */
  4474. #define WM8995_WSEQ_DATA_START14_WIDTH 4 /* WSEQ_DATA_START14 - [3:0] */
  4475. /*
  4476. * R12347 (0x303B) - Write Sequencer 59
  4477. */
  4478. #define WM8995_WSEQ_EOS14 0x0100 /* WSEQ_EOS14 */
  4479. #define WM8995_WSEQ_EOS14_MASK 0x0100 /* WSEQ_EOS14 */
  4480. #define WM8995_WSEQ_EOS14_SHIFT 8 /* WSEQ_EOS14 */
  4481. #define WM8995_WSEQ_EOS14_WIDTH 1 /* WSEQ_EOS14 */
  4482. #define WM8995_WSEQ_DELAY14_MASK 0x000F /* WSEQ_DELAY14 - [3:0] */
  4483. #define WM8995_WSEQ_DELAY14_SHIFT 0 /* WSEQ_DELAY14 - [3:0] */
  4484. #define WM8995_WSEQ_DELAY14_WIDTH 4 /* WSEQ_DELAY14 - [3:0] */
  4485. /*
  4486. * R12348 (0x303C) - Write Sequencer 60
  4487. */
  4488. #define WM8995_WSEQ_ADDR15_MASK 0x3FFF /* WSEQ_ADDR15 - [13:0] */
  4489. #define WM8995_WSEQ_ADDR15_SHIFT 0 /* WSEQ_ADDR15 - [13:0] */
  4490. #define WM8995_WSEQ_ADDR15_WIDTH 14 /* WSEQ_ADDR15 - [13:0] */
  4491. /*
  4492. * R12349 (0x303D) - Write Sequencer 61
  4493. */
  4494. #define WM8995_WSEQ_DATA15_MASK 0x00FF /* WSEQ_DATA15 - [7:0] */
  4495. #define WM8995_WSEQ_DATA15_SHIFT 0 /* WSEQ_DATA15 - [7:0] */
  4496. #define WM8995_WSEQ_DATA15_WIDTH 8 /* WSEQ_DATA15 - [7:0] */
  4497. /*
  4498. * R12350 (0x303E) - Write Sequencer 62
  4499. */
  4500. #define WM8995_WSEQ_DATA_WIDTH15_MASK 0x0700 /* WSEQ_DATA_WIDTH15 - [10:8] */
  4501. #define WM8995_WSEQ_DATA_WIDTH15_SHIFT 8 /* WSEQ_DATA_WIDTH15 - [10:8] */
  4502. #define WM8995_WSEQ_DATA_WIDTH15_WIDTH 3 /* WSEQ_DATA_WIDTH15 - [10:8] */
  4503. #define WM8995_WSEQ_DATA_START15_MASK 0x000F /* WSEQ_DATA_START15 - [3:0] */
  4504. #define WM8995_WSEQ_DATA_START15_SHIFT 0 /* WSEQ_DATA_START15 - [3:0] */
  4505. #define WM8995_WSEQ_DATA_START15_WIDTH 4 /* WSEQ_DATA_START15 - [3:0] */
  4506. /*
  4507. * R12351 (0x303F) - Write Sequencer 63
  4508. */
  4509. #define WM8995_WSEQ_EOS15 0x0100 /* WSEQ_EOS15 */
  4510. #define WM8995_WSEQ_EOS15_MASK 0x0100 /* WSEQ_EOS15 */
  4511. #define WM8995_WSEQ_EOS15_SHIFT 8 /* WSEQ_EOS15 */
  4512. #define WM8995_WSEQ_EOS15_WIDTH 1 /* WSEQ_EOS15 */
  4513. #define WM8995_WSEQ_DELAY15_MASK 0x000F /* WSEQ_DELAY15 - [3:0] */
  4514. #define WM8995_WSEQ_DELAY15_SHIFT 0 /* WSEQ_DELAY15 - [3:0] */
  4515. #define WM8995_WSEQ_DELAY15_WIDTH 4 /* WSEQ_DELAY15 - [3:0] */
  4516. /*
  4517. * R12352 (0x3040) - Write Sequencer 64
  4518. */
  4519. #define WM8995_WSEQ_ADDR16_MASK 0x3FFF /* WSEQ_ADDR16 - [13:0] */
  4520. #define WM8995_WSEQ_ADDR16_SHIFT 0 /* WSEQ_ADDR16 - [13:0] */
  4521. #define WM8995_WSEQ_ADDR16_WIDTH 14 /* WSEQ_ADDR16 - [13:0] */
  4522. /*
  4523. * R12353 (0x3041) - Write Sequencer 65
  4524. */
  4525. #define WM8995_WSEQ_DATA16_MASK 0x00FF /* WSEQ_DATA16 - [7:0] */
  4526. #define WM8995_WSEQ_DATA16_SHIFT 0 /* WSEQ_DATA16 - [7:0] */
  4527. #define WM8995_WSEQ_DATA16_WIDTH 8 /* WSEQ_DATA16 - [7:0] */
  4528. /*
  4529. * R12354 (0x3042) - Write Sequencer 66
  4530. */
  4531. #define WM8995_WSEQ_DATA_WIDTH16_MASK 0x0700 /* WSEQ_DATA_WIDTH16 - [10:8] */
  4532. #define WM8995_WSEQ_DATA_WIDTH16_SHIFT 8 /* WSEQ_DATA_WIDTH16 - [10:8] */
  4533. #define WM8995_WSEQ_DATA_WIDTH16_WIDTH 3 /* WSEQ_DATA_WIDTH16 - [10:8] */
  4534. #define WM8995_WSEQ_DATA_START16_MASK 0x000F /* WSEQ_DATA_START16 - [3:0] */
  4535. #define WM8995_WSEQ_DATA_START16_SHIFT 0 /* WSEQ_DATA_START16 - [3:0] */
  4536. #define WM8995_WSEQ_DATA_START16_WIDTH 4 /* WSEQ_DATA_START16 - [3:0] */
  4537. /*
  4538. * R12355 (0x3043) - Write Sequencer 67
  4539. */
  4540. #define WM8995_WSEQ_EOS16 0x0100 /* WSEQ_EOS16 */
  4541. #define WM8995_WSEQ_EOS16_MASK 0x0100 /* WSEQ_EOS16 */
  4542. #define WM8995_WSEQ_EOS16_SHIFT 8 /* WSEQ_EOS16 */
  4543. #define WM8995_WSEQ_EOS16_WIDTH 1 /* WSEQ_EOS16 */
  4544. #define WM8995_WSEQ_DELAY16_MASK 0x000F /* WSEQ_DELAY16 - [3:0] */
  4545. #define WM8995_WSEQ_DELAY16_SHIFT 0 /* WSEQ_DELAY16 - [3:0] */
  4546. #define WM8995_WSEQ_DELAY16_WIDTH 4 /* WSEQ_DELAY16 - [3:0] */
  4547. /*
  4548. * R12356 (0x3044) - Write Sequencer 68
  4549. */
  4550. #define WM8995_WSEQ_ADDR17_MASK 0x3FFF /* WSEQ_ADDR17 - [13:0] */
  4551. #define WM8995_WSEQ_ADDR17_SHIFT 0 /* WSEQ_ADDR17 - [13:0] */
  4552. #define WM8995_WSEQ_ADDR17_WIDTH 14 /* WSEQ_ADDR17 - [13:0] */
  4553. /*
  4554. * R12357 (0x3045) - Write Sequencer 69
  4555. */
  4556. #define WM8995_WSEQ_DATA17_MASK 0x00FF /* WSEQ_DATA17 - [7:0] */
  4557. #define WM8995_WSEQ_DATA17_SHIFT 0 /* WSEQ_DATA17 - [7:0] */
  4558. #define WM8995_WSEQ_DATA17_WIDTH 8 /* WSEQ_DATA17 - [7:0] */
  4559. /*
  4560. * R12358 (0x3046) - Write Sequencer 70
  4561. */
  4562. #define WM8995_WSEQ_DATA_WIDTH17_MASK 0x0700 /* WSEQ_DATA_WIDTH17 - [10:8] */
  4563. #define WM8995_WSEQ_DATA_WIDTH17_SHIFT 8 /* WSEQ_DATA_WIDTH17 - [10:8] */
  4564. #define WM8995_WSEQ_DATA_WIDTH17_WIDTH 3 /* WSEQ_DATA_WIDTH17 - [10:8] */
  4565. #define WM8995_WSEQ_DATA_START17_MASK 0x000F /* WSEQ_DATA_START17 - [3:0] */
  4566. #define WM8995_WSEQ_DATA_START17_SHIFT 0 /* WSEQ_DATA_START17 - [3:0] */
  4567. #define WM8995_WSEQ_DATA_START17_WIDTH 4 /* WSEQ_DATA_START17 - [3:0] */
  4568. /*
  4569. * R12359 (0x3047) - Write Sequencer 71
  4570. */
  4571. #define WM8995_WSEQ_EOS17 0x0100 /* WSEQ_EOS17 */
  4572. #define WM8995_WSEQ_EOS17_MASK 0x0100 /* WSEQ_EOS17 */
  4573. #define WM8995_WSEQ_EOS17_SHIFT 8 /* WSEQ_EOS17 */
  4574. #define WM8995_WSEQ_EOS17_WIDTH 1 /* WSEQ_EOS17 */
  4575. #define WM8995_WSEQ_DELAY17_MASK 0x000F /* WSEQ_DELAY17 - [3:0] */
  4576. #define WM8995_WSEQ_DELAY17_SHIFT 0 /* WSEQ_DELAY17 - [3:0] */
  4577. #define WM8995_WSEQ_DELAY17_WIDTH 4 /* WSEQ_DELAY17 - [3:0] */
  4578. /*
  4579. * R12360 (0x3048) - Write Sequencer 72
  4580. */
  4581. #define WM8995_WSEQ_ADDR18_MASK 0x3FFF /* WSEQ_ADDR18 - [13:0] */
  4582. #define WM8995_WSEQ_ADDR18_SHIFT 0 /* WSEQ_ADDR18 - [13:0] */
  4583. #define WM8995_WSEQ_ADDR18_WIDTH 14 /* WSEQ_ADDR18 - [13:0] */
  4584. /*
  4585. * R12361 (0x3049) - Write Sequencer 73
  4586. */
  4587. #define WM8995_WSEQ_DATA18_MASK 0x00FF /* WSEQ_DATA18 - [7:0] */
  4588. #define WM8995_WSEQ_DATA18_SHIFT 0 /* WSEQ_DATA18 - [7:0] */
  4589. #define WM8995_WSEQ_DATA18_WIDTH 8 /* WSEQ_DATA18 - [7:0] */
  4590. /*
  4591. * R12362 (0x304A) - Write Sequencer 74
  4592. */
  4593. #define WM8995_WSEQ_DATA_WIDTH18_MASK 0x0700 /* WSEQ_DATA_WIDTH18 - [10:8] */
  4594. #define WM8995_WSEQ_DATA_WIDTH18_SHIFT 8 /* WSEQ_DATA_WIDTH18 - [10:8] */
  4595. #define WM8995_WSEQ_DATA_WIDTH18_WIDTH 3 /* WSEQ_DATA_WIDTH18 - [10:8] */
  4596. #define WM8995_WSEQ_DATA_START18_MASK 0x000F /* WSEQ_DATA_START18 - [3:0] */
  4597. #define WM8995_WSEQ_DATA_START18_SHIFT 0 /* WSEQ_DATA_START18 - [3:0] */
  4598. #define WM8995_WSEQ_DATA_START18_WIDTH 4 /* WSEQ_DATA_START18 - [3:0] */
  4599. /*
  4600. * R12363 (0x304B) - Write Sequencer 75
  4601. */
  4602. #define WM8995_WSEQ_EOS18 0x0100 /* WSEQ_EOS18 */
  4603. #define WM8995_WSEQ_EOS18_MASK 0x0100 /* WSEQ_EOS18 */
  4604. #define WM8995_WSEQ_EOS18_SHIFT 8 /* WSEQ_EOS18 */
  4605. #define WM8995_WSEQ_EOS18_WIDTH 1 /* WSEQ_EOS18 */
  4606. #define WM8995_WSEQ_DELAY18_MASK 0x000F /* WSEQ_DELAY18 - [3:0] */
  4607. #define WM8995_WSEQ_DELAY18_SHIFT 0 /* WSEQ_DELAY18 - [3:0] */
  4608. #define WM8995_WSEQ_DELAY18_WIDTH 4 /* WSEQ_DELAY18 - [3:0] */
  4609. /*
  4610. * R12364 (0x304C) - Write Sequencer 76
  4611. */
  4612. #define WM8995_WSEQ_ADDR19_MASK 0x3FFF /* WSEQ_ADDR19 - [13:0] */
  4613. #define WM8995_WSEQ_ADDR19_SHIFT 0 /* WSEQ_ADDR19 - [13:0] */
  4614. #define WM8995_WSEQ_ADDR19_WIDTH 14 /* WSEQ_ADDR19 - [13:0] */
  4615. /*
  4616. * R12365 (0x304D) - Write Sequencer 77
  4617. */
  4618. #define WM8995_WSEQ_DATA19_MASK 0x00FF /* WSEQ_DATA19 - [7:0] */
  4619. #define WM8995_WSEQ_DATA19_SHIFT 0 /* WSEQ_DATA19 - [7:0] */
  4620. #define WM8995_WSEQ_DATA19_WIDTH 8 /* WSEQ_DATA19 - [7:0] */
  4621. /*
  4622. * R12366 (0x304E) - Write Sequencer 78
  4623. */
  4624. #define WM8995_WSEQ_DATA_WIDTH19_MASK 0x0700 /* WSEQ_DATA_WIDTH19 - [10:8] */
  4625. #define WM8995_WSEQ_DATA_WIDTH19_SHIFT 8 /* WSEQ_DATA_WIDTH19 - [10:8] */
  4626. #define WM8995_WSEQ_DATA_WIDTH19_WIDTH 3 /* WSEQ_DATA_WIDTH19 - [10:8] */
  4627. #define WM8995_WSEQ_DATA_START19_MASK 0x000F /* WSEQ_DATA_START19 - [3:0] */
  4628. #define WM8995_WSEQ_DATA_START19_SHIFT 0 /* WSEQ_DATA_START19 - [3:0] */
  4629. #define WM8995_WSEQ_DATA_START19_WIDTH 4 /* WSEQ_DATA_START19 - [3:0] */
  4630. /*
  4631. * R12367 (0x304F) - Write Sequencer 79
  4632. */
  4633. #define WM8995_WSEQ_EOS19 0x0100 /* WSEQ_EOS19 */
  4634. #define WM8995_WSEQ_EOS19_MASK 0x0100 /* WSEQ_EOS19 */
  4635. #define WM8995_WSEQ_EOS19_SHIFT 8 /* WSEQ_EOS19 */
  4636. #define WM8995_WSEQ_EOS19_WIDTH 1 /* WSEQ_EOS19 */
  4637. #define WM8995_WSEQ_DELAY19_MASK 0x000F /* WSEQ_DELAY19 - [3:0] */
  4638. #define WM8995_WSEQ_DELAY19_SHIFT 0 /* WSEQ_DELAY19 - [3:0] */
  4639. #define WM8995_WSEQ_DELAY19_WIDTH 4 /* WSEQ_DELAY19 - [3:0] */
  4640. /*
  4641. * R12368 (0x3050) - Write Sequencer 80
  4642. */
  4643. #define WM8995_WSEQ_ADDR20_MASK 0x3FFF /* WSEQ_ADDR20 - [13:0] */
  4644. #define WM8995_WSEQ_ADDR20_SHIFT 0 /* WSEQ_ADDR20 - [13:0] */
  4645. #define WM8995_WSEQ_ADDR20_WIDTH 14 /* WSEQ_ADDR20 - [13:0] */
  4646. /*
  4647. * R12369 (0x3051) - Write Sequencer 81
  4648. */
  4649. #define WM8995_WSEQ_DATA20_MASK 0x00FF /* WSEQ_DATA20 - [7:0] */
  4650. #define WM8995_WSEQ_DATA20_SHIFT 0 /* WSEQ_DATA20 - [7:0] */
  4651. #define WM8995_WSEQ_DATA20_WIDTH 8 /* WSEQ_DATA20 - [7:0] */
  4652. /*
  4653. * R12370 (0x3052) - Write Sequencer 82
  4654. */
  4655. #define WM8995_WSEQ_DATA_WIDTH20_MASK 0x0700 /* WSEQ_DATA_WIDTH20 - [10:8] */
  4656. #define WM8995_WSEQ_DATA_WIDTH20_SHIFT 8 /* WSEQ_DATA_WIDTH20 - [10:8] */
  4657. #define WM8995_WSEQ_DATA_WIDTH20_WIDTH 3 /* WSEQ_DATA_WIDTH20 - [10:8] */
  4658. #define WM8995_WSEQ_DATA_START20_MASK 0x000F /* WSEQ_DATA_START20 - [3:0] */
  4659. #define WM8995_WSEQ_DATA_START20_SHIFT 0 /* WSEQ_DATA_START20 - [3:0] */
  4660. #define WM8995_WSEQ_DATA_START20_WIDTH 4 /* WSEQ_DATA_START20 - [3:0] */
  4661. /*
  4662. * R12371 (0x3053) - Write Sequencer 83
  4663. */
  4664. #define WM8995_WSEQ_EOS20 0x0100 /* WSEQ_EOS20 */
  4665. #define WM8995_WSEQ_EOS20_MASK 0x0100 /* WSEQ_EOS20 */
  4666. #define WM8995_WSEQ_EOS20_SHIFT 8 /* WSEQ_EOS20 */
  4667. #define WM8995_WSEQ_EOS20_WIDTH 1 /* WSEQ_EOS20 */
  4668. #define WM8995_WSEQ_DELAY20_MASK 0x000F /* WSEQ_DELAY20 - [3:0] */
  4669. #define WM8995_WSEQ_DELAY20_SHIFT 0 /* WSEQ_DELAY20 - [3:0] */
  4670. #define WM8995_WSEQ_DELAY20_WIDTH 4 /* WSEQ_DELAY20 - [3:0] */
  4671. /*
  4672. * R12372 (0x3054) - Write Sequencer 84
  4673. */
  4674. #define WM8995_WSEQ_ADDR21_MASK 0x3FFF /* WSEQ_ADDR21 - [13:0] */
  4675. #define WM8995_WSEQ_ADDR21_SHIFT 0 /* WSEQ_ADDR21 - [13:0] */
  4676. #define WM8995_WSEQ_ADDR21_WIDTH 14 /* WSEQ_ADDR21 - [13:0] */
  4677. /*
  4678. * R12373 (0x3055) - Write Sequencer 85
  4679. */
  4680. #define WM8995_WSEQ_DATA21_MASK 0x00FF /* WSEQ_DATA21 - [7:0] */
  4681. #define WM8995_WSEQ_DATA21_SHIFT 0 /* WSEQ_DATA21 - [7:0] */
  4682. #define WM8995_WSEQ_DATA21_WIDTH 8 /* WSEQ_DATA21 - [7:0] */
  4683. /*
  4684. * R12374 (0x3056) - Write Sequencer 86
  4685. */
  4686. #define WM8995_WSEQ_DATA_WIDTH21_MASK 0x0700 /* WSEQ_DATA_WIDTH21 - [10:8] */
  4687. #define WM8995_WSEQ_DATA_WIDTH21_SHIFT 8 /* WSEQ_DATA_WIDTH21 - [10:8] */
  4688. #define WM8995_WSEQ_DATA_WIDTH21_WIDTH 3 /* WSEQ_DATA_WIDTH21 - [10:8] */
  4689. #define WM8995_WSEQ_DATA_START21_MASK 0x000F /* WSEQ_DATA_START21 - [3:0] */
  4690. #define WM8995_WSEQ_DATA_START21_SHIFT 0 /* WSEQ_DATA_START21 - [3:0] */
  4691. #define WM8995_WSEQ_DATA_START21_WIDTH 4 /* WSEQ_DATA_START21 - [3:0] */
  4692. /*
  4693. * R12375 (0x3057) - Write Sequencer 87
  4694. */
  4695. #define WM8995_WSEQ_EOS21 0x0100 /* WSEQ_EOS21 */
  4696. #define WM8995_WSEQ_EOS21_MASK 0x0100 /* WSEQ_EOS21 */
  4697. #define WM8995_WSEQ_EOS21_SHIFT 8 /* WSEQ_EOS21 */
  4698. #define WM8995_WSEQ_EOS21_WIDTH 1 /* WSEQ_EOS21 */
  4699. #define WM8995_WSEQ_DELAY21_MASK 0x000F /* WSEQ_DELAY21 - [3:0] */
  4700. #define WM8995_WSEQ_DELAY21_SHIFT 0 /* WSEQ_DELAY21 - [3:0] */
  4701. #define WM8995_WSEQ_DELAY21_WIDTH 4 /* WSEQ_DELAY21 - [3:0] */
  4702. /*
  4703. * R12376 (0x3058) - Write Sequencer 88
  4704. */
  4705. #define WM8995_WSEQ_ADDR22_MASK 0x3FFF /* WSEQ_ADDR22 - [13:0] */
  4706. #define WM8995_WSEQ_ADDR22_SHIFT 0 /* WSEQ_ADDR22 - [13:0] */
  4707. #define WM8995_WSEQ_ADDR22_WIDTH 14 /* WSEQ_ADDR22 - [13:0] */
  4708. /*
  4709. * R12377 (0x3059) - Write Sequencer 89
  4710. */
  4711. #define WM8995_WSEQ_DATA22_MASK 0x00FF /* WSEQ_DATA22 - [7:0] */
  4712. #define WM8995_WSEQ_DATA22_SHIFT 0 /* WSEQ_DATA22 - [7:0] */
  4713. #define WM8995_WSEQ_DATA22_WIDTH 8 /* WSEQ_DATA22 - [7:0] */
  4714. /*
  4715. * R12378 (0x305A) - Write Sequencer 90
  4716. */
  4717. #define WM8995_WSEQ_DATA_WIDTH22_MASK 0x0700 /* WSEQ_DATA_WIDTH22 - [10:8] */
  4718. #define WM8995_WSEQ_DATA_WIDTH22_SHIFT 8 /* WSEQ_DATA_WIDTH22 - [10:8] */
  4719. #define WM8995_WSEQ_DATA_WIDTH22_WIDTH 3 /* WSEQ_DATA_WIDTH22 - [10:8] */
  4720. #define WM8995_WSEQ_DATA_START22_MASK 0x000F /* WSEQ_DATA_START22 - [3:0] */
  4721. #define WM8995_WSEQ_DATA_START22_SHIFT 0 /* WSEQ_DATA_START22 - [3:0] */
  4722. #define WM8995_WSEQ_DATA_START22_WIDTH 4 /* WSEQ_DATA_START22 - [3:0] */
  4723. /*
  4724. * R12379 (0x305B) - Write Sequencer 91
  4725. */
  4726. #define WM8995_WSEQ_EOS22 0x0100 /* WSEQ_EOS22 */
  4727. #define WM8995_WSEQ_EOS22_MASK 0x0100 /* WSEQ_EOS22 */
  4728. #define WM8995_WSEQ_EOS22_SHIFT 8 /* WSEQ_EOS22 */
  4729. #define WM8995_WSEQ_EOS22_WIDTH 1 /* WSEQ_EOS22 */
  4730. #define WM8995_WSEQ_DELAY22_MASK 0x000F /* WSEQ_DELAY22 - [3:0] */
  4731. #define WM8995_WSEQ_DELAY22_SHIFT 0 /* WSEQ_DELAY22 - [3:0] */
  4732. #define WM8995_WSEQ_DELAY22_WIDTH 4 /* WSEQ_DELAY22 - [3:0] */
  4733. /*
  4734. * R12380 (0x305C) - Write Sequencer 92
  4735. */
  4736. #define WM8995_WSEQ_ADDR23_MASK 0x3FFF /* WSEQ_ADDR23 - [13:0] */
  4737. #define WM8995_WSEQ_ADDR23_SHIFT 0 /* WSEQ_ADDR23 - [13:0] */
  4738. #define WM8995_WSEQ_ADDR23_WIDTH 14 /* WSEQ_ADDR23 - [13:0] */
  4739. /*
  4740. * R12381 (0x305D) - Write Sequencer 93
  4741. */
  4742. #define WM8995_WSEQ_DATA23_MASK 0x00FF /* WSEQ_DATA23 - [7:0] */
  4743. #define WM8995_WSEQ_DATA23_SHIFT 0 /* WSEQ_DATA23 - [7:0] */
  4744. #define WM8995_WSEQ_DATA23_WIDTH 8 /* WSEQ_DATA23 - [7:0] */
  4745. /*
  4746. * R12382 (0x305E) - Write Sequencer 94
  4747. */
  4748. #define WM8995_WSEQ_DATA_WIDTH23_MASK 0x0700 /* WSEQ_DATA_WIDTH23 - [10:8] */
  4749. #define WM8995_WSEQ_DATA_WIDTH23_SHIFT 8 /* WSEQ_DATA_WIDTH23 - [10:8] */
  4750. #define WM8995_WSEQ_DATA_WIDTH23_WIDTH 3 /* WSEQ_DATA_WIDTH23 - [10:8] */
  4751. #define WM8995_WSEQ_DATA_START23_MASK 0x000F /* WSEQ_DATA_START23 - [3:0] */
  4752. #define WM8995_WSEQ_DATA_START23_SHIFT 0 /* WSEQ_DATA_START23 - [3:0] */
  4753. #define WM8995_WSEQ_DATA_START23_WIDTH 4 /* WSEQ_DATA_START23 - [3:0] */
  4754. /*
  4755. * R12383 (0x305F) - Write Sequencer 95
  4756. */
  4757. #define WM8995_WSEQ_EOS23 0x0100 /* WSEQ_EOS23 */
  4758. #define WM8995_WSEQ_EOS23_MASK 0x0100 /* WSEQ_EOS23 */
  4759. #define WM8995_WSEQ_EOS23_SHIFT 8 /* WSEQ_EOS23 */
  4760. #define WM8995_WSEQ_EOS23_WIDTH 1 /* WSEQ_EOS23 */
  4761. #define WM8995_WSEQ_DELAY23_MASK 0x000F /* WSEQ_DELAY23 - [3:0] */
  4762. #define WM8995_WSEQ_DELAY23_SHIFT 0 /* WSEQ_DELAY23 - [3:0] */
  4763. #define WM8995_WSEQ_DELAY23_WIDTH 4 /* WSEQ_DELAY23 - [3:0] */
  4764. /*
  4765. * R12384 (0x3060) - Write Sequencer 96
  4766. */
  4767. #define WM8995_WSEQ_ADDR24_MASK 0x3FFF /* WSEQ_ADDR24 - [13:0] */
  4768. #define WM8995_WSEQ_ADDR24_SHIFT 0 /* WSEQ_ADDR24 - [13:0] */
  4769. #define WM8995_WSEQ_ADDR24_WIDTH 14 /* WSEQ_ADDR24 - [13:0] */
  4770. /*
  4771. * R12385 (0x3061) - Write Sequencer 97
  4772. */
  4773. #define WM8995_WSEQ_DATA24_MASK 0x00FF /* WSEQ_DATA24 - [7:0] */
  4774. #define WM8995_WSEQ_DATA24_SHIFT 0 /* WSEQ_DATA24 - [7:0] */
  4775. #define WM8995_WSEQ_DATA24_WIDTH 8 /* WSEQ_DATA24 - [7:0] */
  4776. /*
  4777. * R12386 (0x3062) - Write Sequencer 98
  4778. */
  4779. #define WM8995_WSEQ_DATA_WIDTH24_MASK 0x0700 /* WSEQ_DATA_WIDTH24 - [10:8] */
  4780. #define WM8995_WSEQ_DATA_WIDTH24_SHIFT 8 /* WSEQ_DATA_WIDTH24 - [10:8] */
  4781. #define WM8995_WSEQ_DATA_WIDTH24_WIDTH 3 /* WSEQ_DATA_WIDTH24 - [10:8] */
  4782. #define WM8995_WSEQ_DATA_START24_MASK 0x000F /* WSEQ_DATA_START24 - [3:0] */
  4783. #define WM8995_WSEQ_DATA_START24_SHIFT 0 /* WSEQ_DATA_START24 - [3:0] */
  4784. #define WM8995_WSEQ_DATA_START24_WIDTH 4 /* WSEQ_DATA_START24 - [3:0] */
  4785. /*
  4786. * R12387 (0x3063) - Write Sequencer 99
  4787. */
  4788. #define WM8995_WSEQ_EOS24 0x0100 /* WSEQ_EOS24 */
  4789. #define WM8995_WSEQ_EOS24_MASK 0x0100 /* WSEQ_EOS24 */
  4790. #define WM8995_WSEQ_EOS24_SHIFT 8 /* WSEQ_EOS24 */
  4791. #define WM8995_WSEQ_EOS24_WIDTH 1 /* WSEQ_EOS24 */
  4792. #define WM8995_WSEQ_DELAY24_MASK 0x000F /* WSEQ_DELAY24 - [3:0] */
  4793. #define WM8995_WSEQ_DELAY24_SHIFT 0 /* WSEQ_DELAY24 - [3:0] */
  4794. #define WM8995_WSEQ_DELAY24_WIDTH 4 /* WSEQ_DELAY24 - [3:0] */
  4795. /*
  4796. * R12388 (0x3064) - Write Sequencer 100
  4797. */
  4798. #define WM8995_WSEQ_ADDR25_MASK 0x3FFF /* WSEQ_ADDR25 - [13:0] */
  4799. #define WM8995_WSEQ_ADDR25_SHIFT 0 /* WSEQ_ADDR25 - [13:0] */
  4800. #define WM8995_WSEQ_ADDR25_WIDTH 14 /* WSEQ_ADDR25 - [13:0] */
  4801. /*
  4802. * R12389 (0x3065) - Write Sequencer 101
  4803. */
  4804. #define WM8995_WSEQ_DATA25_MASK 0x00FF /* WSEQ_DATA25 - [7:0] */
  4805. #define WM8995_WSEQ_DATA25_SHIFT 0 /* WSEQ_DATA25 - [7:0] */
  4806. #define WM8995_WSEQ_DATA25_WIDTH 8 /* WSEQ_DATA25 - [7:0] */
  4807. /*
  4808. * R12390 (0x3066) - Write Sequencer 102
  4809. */
  4810. #define WM8995_WSEQ_DATA_WIDTH25_MASK 0x0700 /* WSEQ_DATA_WIDTH25 - [10:8] */
  4811. #define WM8995_WSEQ_DATA_WIDTH25_SHIFT 8 /* WSEQ_DATA_WIDTH25 - [10:8] */
  4812. #define WM8995_WSEQ_DATA_WIDTH25_WIDTH 3 /* WSEQ_DATA_WIDTH25 - [10:8] */
  4813. #define WM8995_WSEQ_DATA_START25_MASK 0x000F /* WSEQ_DATA_START25 - [3:0] */
  4814. #define WM8995_WSEQ_DATA_START25_SHIFT 0 /* WSEQ_DATA_START25 - [3:0] */
  4815. #define WM8995_WSEQ_DATA_START25_WIDTH 4 /* WSEQ_DATA_START25 - [3:0] */
  4816. /*
  4817. * R12391 (0x3067) - Write Sequencer 103
  4818. */
  4819. #define WM8995_WSEQ_EOS25 0x0100 /* WSEQ_EOS25 */
  4820. #define WM8995_WSEQ_EOS25_MASK 0x0100 /* WSEQ_EOS25 */
  4821. #define WM8995_WSEQ_EOS25_SHIFT 8 /* WSEQ_EOS25 */
  4822. #define WM8995_WSEQ_EOS25_WIDTH 1 /* WSEQ_EOS25 */
  4823. #define WM8995_WSEQ_DELAY25_MASK 0x000F /* WSEQ_DELAY25 - [3:0] */
  4824. #define WM8995_WSEQ_DELAY25_SHIFT 0 /* WSEQ_DELAY25 - [3:0] */
  4825. #define WM8995_WSEQ_DELAY25_WIDTH 4 /* WSEQ_DELAY25 - [3:0] */
  4826. /*
  4827. * R12392 (0x3068) - Write Sequencer 104
  4828. */
  4829. #define WM8995_WSEQ_ADDR26_MASK 0x3FFF /* WSEQ_ADDR26 - [13:0] */
  4830. #define WM8995_WSEQ_ADDR26_SHIFT 0 /* WSEQ_ADDR26 - [13:0] */
  4831. #define WM8995_WSEQ_ADDR26_WIDTH 14 /* WSEQ_ADDR26 - [13:0] */
  4832. /*
  4833. * R12393 (0x3069) - Write Sequencer 105
  4834. */
  4835. #define WM8995_WSEQ_DATA26_MASK 0x00FF /* WSEQ_DATA26 - [7:0] */
  4836. #define WM8995_WSEQ_DATA26_SHIFT 0 /* WSEQ_DATA26 - [7:0] */
  4837. #define WM8995_WSEQ_DATA26_WIDTH 8 /* WSEQ_DATA26 - [7:0] */
  4838. /*
  4839. * R12394 (0x306A) - Write Sequencer 106
  4840. */
  4841. #define WM8995_WSEQ_DATA_WIDTH26_MASK 0x0700 /* WSEQ_DATA_WIDTH26 - [10:8] */
  4842. #define WM8995_WSEQ_DATA_WIDTH26_SHIFT 8 /* WSEQ_DATA_WIDTH26 - [10:8] */
  4843. #define WM8995_WSEQ_DATA_WIDTH26_WIDTH 3 /* WSEQ_DATA_WIDTH26 - [10:8] */
  4844. #define WM8995_WSEQ_DATA_START26_MASK 0x000F /* WSEQ_DATA_START26 - [3:0] */
  4845. #define WM8995_WSEQ_DATA_START26_SHIFT 0 /* WSEQ_DATA_START26 - [3:0] */
  4846. #define WM8995_WSEQ_DATA_START26_WIDTH 4 /* WSEQ_DATA_START26 - [3:0] */
  4847. /*
  4848. * R12395 (0x306B) - Write Sequencer 107
  4849. */
  4850. #define WM8995_WSEQ_EOS26 0x0100 /* WSEQ_EOS26 */
  4851. #define WM8995_WSEQ_EOS26_MASK 0x0100 /* WSEQ_EOS26 */
  4852. #define WM8995_WSEQ_EOS26_SHIFT 8 /* WSEQ_EOS26 */
  4853. #define WM8995_WSEQ_EOS26_WIDTH 1 /* WSEQ_EOS26 */
  4854. #define WM8995_WSEQ_DELAY26_MASK 0x000F /* WSEQ_DELAY26 - [3:0] */
  4855. #define WM8995_WSEQ_DELAY26_SHIFT 0 /* WSEQ_DELAY26 - [3:0] */
  4856. #define WM8995_WSEQ_DELAY26_WIDTH 4 /* WSEQ_DELAY26 - [3:0] */
  4857. /*
  4858. * R12396 (0x306C) - Write Sequencer 108
  4859. */
  4860. #define WM8995_WSEQ_ADDR27_MASK 0x3FFF /* WSEQ_ADDR27 - [13:0] */
  4861. #define WM8995_WSEQ_ADDR27_SHIFT 0 /* WSEQ_ADDR27 - [13:0] */
  4862. #define WM8995_WSEQ_ADDR27_WIDTH 14 /* WSEQ_ADDR27 - [13:0] */
  4863. /*
  4864. * R12397 (0x306D) - Write Sequencer 109
  4865. */
  4866. #define WM8995_WSEQ_DATA27_MASK 0x00FF /* WSEQ_DATA27 - [7:0] */
  4867. #define WM8995_WSEQ_DATA27_SHIFT 0 /* WSEQ_DATA27 - [7:0] */
  4868. #define WM8995_WSEQ_DATA27_WIDTH 8 /* WSEQ_DATA27 - [7:0] */
  4869. /*
  4870. * R12398 (0x306E) - Write Sequencer 110
  4871. */
  4872. #define WM8995_WSEQ_DATA_WIDTH27_MASK 0x0700 /* WSEQ_DATA_WIDTH27 - [10:8] */
  4873. #define WM8995_WSEQ_DATA_WIDTH27_SHIFT 8 /* WSEQ_DATA_WIDTH27 - [10:8] */
  4874. #define WM8995_WSEQ_DATA_WIDTH27_WIDTH 3 /* WSEQ_DATA_WIDTH27 - [10:8] */
  4875. #define WM8995_WSEQ_DATA_START27_MASK 0x000F /* WSEQ_DATA_START27 - [3:0] */
  4876. #define WM8995_WSEQ_DATA_START27_SHIFT 0 /* WSEQ_DATA_START27 - [3:0] */
  4877. #define WM8995_WSEQ_DATA_START27_WIDTH 4 /* WSEQ_DATA_START27 - [3:0] */
  4878. /*
  4879. * R12399 (0x306F) - Write Sequencer 111
  4880. */
  4881. #define WM8995_WSEQ_EOS27 0x0100 /* WSEQ_EOS27 */
  4882. #define WM8995_WSEQ_EOS27_MASK 0x0100 /* WSEQ_EOS27 */
  4883. #define WM8995_WSEQ_EOS27_SHIFT 8 /* WSEQ_EOS27 */
  4884. #define WM8995_WSEQ_EOS27_WIDTH 1 /* WSEQ_EOS27 */
  4885. #define WM8995_WSEQ_DELAY27_MASK 0x000F /* WSEQ_DELAY27 - [3:0] */
  4886. #define WM8995_WSEQ_DELAY27_SHIFT 0 /* WSEQ_DELAY27 - [3:0] */
  4887. #define WM8995_WSEQ_DELAY27_WIDTH 4 /* WSEQ_DELAY27 - [3:0] */
  4888. /*
  4889. * R12400 (0x3070) - Write Sequencer 112
  4890. */
  4891. #define WM8995_WSEQ_ADDR28_MASK 0x3FFF /* WSEQ_ADDR28 - [13:0] */
  4892. #define WM8995_WSEQ_ADDR28_SHIFT 0 /* WSEQ_ADDR28 - [13:0] */
  4893. #define WM8995_WSEQ_ADDR28_WIDTH 14 /* WSEQ_ADDR28 - [13:0] */
  4894. /*
  4895. * R12401 (0x3071) - Write Sequencer 113
  4896. */
  4897. #define WM8995_WSEQ_DATA28_MASK 0x00FF /* WSEQ_DATA28 - [7:0] */
  4898. #define WM8995_WSEQ_DATA28_SHIFT 0 /* WSEQ_DATA28 - [7:0] */
  4899. #define WM8995_WSEQ_DATA28_WIDTH 8 /* WSEQ_DATA28 - [7:0] */
  4900. /*
  4901. * R12402 (0x3072) - Write Sequencer 114
  4902. */
  4903. #define WM8995_WSEQ_DATA_WIDTH28_MASK 0x0700 /* WSEQ_DATA_WIDTH28 - [10:8] */
  4904. #define WM8995_WSEQ_DATA_WIDTH28_SHIFT 8 /* WSEQ_DATA_WIDTH28 - [10:8] */
  4905. #define WM8995_WSEQ_DATA_WIDTH28_WIDTH 3 /* WSEQ_DATA_WIDTH28 - [10:8] */
  4906. #define WM8995_WSEQ_DATA_START28_MASK 0x000F /* WSEQ_DATA_START28 - [3:0] */
  4907. #define WM8995_WSEQ_DATA_START28_SHIFT 0 /* WSEQ_DATA_START28 - [3:0] */
  4908. #define WM8995_WSEQ_DATA_START28_WIDTH 4 /* WSEQ_DATA_START28 - [3:0] */
  4909. /*
  4910. * R12403 (0x3073) - Write Sequencer 115
  4911. */
  4912. #define WM8995_WSEQ_EOS28 0x0100 /* WSEQ_EOS28 */
  4913. #define WM8995_WSEQ_EOS28_MASK 0x0100 /* WSEQ_EOS28 */
  4914. #define WM8995_WSEQ_EOS28_SHIFT 8 /* WSEQ_EOS28 */
  4915. #define WM8995_WSEQ_EOS28_WIDTH 1 /* WSEQ_EOS28 */
  4916. #define WM8995_WSEQ_DELAY28_MASK 0x000F /* WSEQ_DELAY28 - [3:0] */
  4917. #define WM8995_WSEQ_DELAY28_SHIFT 0 /* WSEQ_DELAY28 - [3:0] */
  4918. #define WM8995_WSEQ_DELAY28_WIDTH 4 /* WSEQ_DELAY28 - [3:0] */
  4919. /*
  4920. * R12404 (0x3074) - Write Sequencer 116
  4921. */
  4922. #define WM8995_WSEQ_ADDR29_MASK 0x3FFF /* WSEQ_ADDR29 - [13:0] */
  4923. #define WM8995_WSEQ_ADDR29_SHIFT 0 /* WSEQ_ADDR29 - [13:0] */
  4924. #define WM8995_WSEQ_ADDR29_WIDTH 14 /* WSEQ_ADDR29 - [13:0] */
  4925. /*
  4926. * R12405 (0x3075) - Write Sequencer 117
  4927. */
  4928. #define WM8995_WSEQ_DATA29_MASK 0x00FF /* WSEQ_DATA29 - [7:0] */
  4929. #define WM8995_WSEQ_DATA29_SHIFT 0 /* WSEQ_DATA29 - [7:0] */
  4930. #define WM8995_WSEQ_DATA29_WIDTH 8 /* WSEQ_DATA29 - [7:0] */
  4931. /*
  4932. * R12406 (0x3076) - Write Sequencer 118
  4933. */
  4934. #define WM8995_WSEQ_DATA_WIDTH29_MASK 0x0700 /* WSEQ_DATA_WIDTH29 - [10:8] */
  4935. #define WM8995_WSEQ_DATA_WIDTH29_SHIFT 8 /* WSEQ_DATA_WIDTH29 - [10:8] */
  4936. #define WM8995_WSEQ_DATA_WIDTH29_WIDTH 3 /* WSEQ_DATA_WIDTH29 - [10:8] */
  4937. #define WM8995_WSEQ_DATA_START29_MASK 0x000F /* WSEQ_DATA_START29 - [3:0] */
  4938. #define WM8995_WSEQ_DATA_START29_SHIFT 0 /* WSEQ_DATA_START29 - [3:0] */
  4939. #define WM8995_WSEQ_DATA_START29_WIDTH 4 /* WSEQ_DATA_START29 - [3:0] */
  4940. /*
  4941. * R12407 (0x3077) - Write Sequencer 119
  4942. */
  4943. #define WM8995_WSEQ_EOS29 0x0100 /* WSEQ_EOS29 */
  4944. #define WM8995_WSEQ_EOS29_MASK 0x0100 /* WSEQ_EOS29 */
  4945. #define WM8995_WSEQ_EOS29_SHIFT 8 /* WSEQ_EOS29 */
  4946. #define WM8995_WSEQ_EOS29_WIDTH 1 /* WSEQ_EOS29 */
  4947. #define WM8995_WSEQ_DELAY29_MASK 0x000F /* WSEQ_DELAY29 - [3:0] */
  4948. #define WM8995_WSEQ_DELAY29_SHIFT 0 /* WSEQ_DELAY29 - [3:0] */
  4949. #define WM8995_WSEQ_DELAY29_WIDTH 4 /* WSEQ_DELAY29 - [3:0] */
  4950. /*
  4951. * R12408 (0x3078) - Write Sequencer 120
  4952. */
  4953. #define WM8995_WSEQ_ADDR30_MASK 0x3FFF /* WSEQ_ADDR30 - [13:0] */
  4954. #define WM8995_WSEQ_ADDR30_SHIFT 0 /* WSEQ_ADDR30 - [13:0] */
  4955. #define WM8995_WSEQ_ADDR30_WIDTH 14 /* WSEQ_ADDR30 - [13:0] */
  4956. /*
  4957. * R12409 (0x3079) - Write Sequencer 121
  4958. */
  4959. #define WM8995_WSEQ_DATA30_MASK 0x00FF /* WSEQ_DATA30 - [7:0] */
  4960. #define WM8995_WSEQ_DATA30_SHIFT 0 /* WSEQ_DATA30 - [7:0] */
  4961. #define WM8995_WSEQ_DATA30_WIDTH 8 /* WSEQ_DATA30 - [7:0] */
  4962. /*
  4963. * R12410 (0x307A) - Write Sequencer 122
  4964. */
  4965. #define WM8995_WSEQ_DATA_WIDTH30_MASK 0x0700 /* WSEQ_DATA_WIDTH30 - [10:8] */
  4966. #define WM8995_WSEQ_DATA_WIDTH30_SHIFT 8 /* WSEQ_DATA_WIDTH30 - [10:8] */
  4967. #define WM8995_WSEQ_DATA_WIDTH30_WIDTH 3 /* WSEQ_DATA_WIDTH30 - [10:8] */
  4968. #define WM8995_WSEQ_DATA_START30_MASK 0x000F /* WSEQ_DATA_START30 - [3:0] */
  4969. #define WM8995_WSEQ_DATA_START30_SHIFT 0 /* WSEQ_DATA_START30 - [3:0] */
  4970. #define WM8995_WSEQ_DATA_START30_WIDTH 4 /* WSEQ_DATA_START30 - [3:0] */
  4971. /*
  4972. * R12411 (0x307B) - Write Sequencer 123
  4973. */
  4974. #define WM8995_WSEQ_EOS30 0x0100 /* WSEQ_EOS30 */
  4975. #define WM8995_WSEQ_EOS30_MASK 0x0100 /* WSEQ_EOS30 */
  4976. #define WM8995_WSEQ_EOS30_SHIFT 8 /* WSEQ_EOS30 */
  4977. #define WM8995_WSEQ_EOS30_WIDTH 1 /* WSEQ_EOS30 */
  4978. #define WM8995_WSEQ_DELAY30_MASK 0x000F /* WSEQ_DELAY30 - [3:0] */
  4979. #define WM8995_WSEQ_DELAY30_SHIFT 0 /* WSEQ_DELAY30 - [3:0] */
  4980. #define WM8995_WSEQ_DELAY30_WIDTH 4 /* WSEQ_DELAY30 - [3:0] */
  4981. /*
  4982. * R12412 (0x307C) - Write Sequencer 124
  4983. */
  4984. #define WM8995_WSEQ_ADDR31_MASK 0x3FFF /* WSEQ_ADDR31 - [13:0] */
  4985. #define WM8995_WSEQ_ADDR31_SHIFT 0 /* WSEQ_ADDR31 - [13:0] */
  4986. #define WM8995_WSEQ_ADDR31_WIDTH 14 /* WSEQ_ADDR31 - [13:0] */
  4987. /*
  4988. * R12413 (0x307D) - Write Sequencer 125
  4989. */
  4990. #define WM8995_WSEQ_DATA31_MASK 0x00FF /* WSEQ_DATA31 - [7:0] */
  4991. #define WM8995_WSEQ_DATA31_SHIFT 0 /* WSEQ_DATA31 - [7:0] */
  4992. #define WM8995_WSEQ_DATA31_WIDTH 8 /* WSEQ_DATA31 - [7:0] */
  4993. /*
  4994. * R12414 (0x307E) - Write Sequencer 126
  4995. */
  4996. #define WM8995_WSEQ_DATA_WIDTH31_MASK 0x0700 /* WSEQ_DATA_WIDTH31 - [10:8] */
  4997. #define WM8995_WSEQ_DATA_WIDTH31_SHIFT 8 /* WSEQ_DATA_WIDTH31 - [10:8] */
  4998. #define WM8995_WSEQ_DATA_WIDTH31_WIDTH 3 /* WSEQ_DATA_WIDTH31 - [10:8] */
  4999. #define WM8995_WSEQ_DATA_START31_MASK 0x000F /* WSEQ_DATA_START31 - [3:0] */
  5000. #define WM8995_WSEQ_DATA_START31_SHIFT 0 /* WSEQ_DATA_START31 - [3:0] */
  5001. #define WM8995_WSEQ_DATA_START31_WIDTH 4 /* WSEQ_DATA_START31 - [3:0] */
  5002. /*
  5003. * R12415 (0x307F) - Write Sequencer 127
  5004. */
  5005. #define WM8995_WSEQ_EOS31 0x0100 /* WSEQ_EOS31 */
  5006. #define WM8995_WSEQ_EOS31_MASK 0x0100 /* WSEQ_EOS31 */
  5007. #define WM8995_WSEQ_EOS31_SHIFT 8 /* WSEQ_EOS31 */
  5008. #define WM8995_WSEQ_EOS31_WIDTH 1 /* WSEQ_EOS31 */
  5009. #define WM8995_WSEQ_DELAY31_MASK 0x000F /* WSEQ_DELAY31 - [3:0] */
  5010. #define WM8995_WSEQ_DELAY31_SHIFT 0 /* WSEQ_DELAY31 - [3:0] */
  5011. #define WM8995_WSEQ_DELAY31_WIDTH 4 /* WSEQ_DELAY31 - [3:0] */
  5012. /*
  5013. * R12416 (0x3080) - Write Sequencer 128
  5014. */
  5015. #define WM8995_WSEQ_ADDR32_MASK 0x3FFF /* WSEQ_ADDR32 - [13:0] */
  5016. #define WM8995_WSEQ_ADDR32_SHIFT 0 /* WSEQ_ADDR32 - [13:0] */
  5017. #define WM8995_WSEQ_ADDR32_WIDTH 14 /* WSEQ_ADDR32 - [13:0] */
  5018. /*
  5019. * R12417 (0x3081) - Write Sequencer 129
  5020. */
  5021. #define WM8995_WSEQ_DATA32_MASK 0x00FF /* WSEQ_DATA32 - [7:0] */
  5022. #define WM8995_WSEQ_DATA32_SHIFT 0 /* WSEQ_DATA32 - [7:0] */
  5023. #define WM8995_WSEQ_DATA32_WIDTH 8 /* WSEQ_DATA32 - [7:0] */
  5024. /*
  5025. * R12418 (0x3082) - Write Sequencer 130
  5026. */
  5027. #define WM8995_WSEQ_DATA_WIDTH32_MASK 0x0700 /* WSEQ_DATA_WIDTH32 - [10:8] */
  5028. #define WM8995_WSEQ_DATA_WIDTH32_SHIFT 8 /* WSEQ_DATA_WIDTH32 - [10:8] */
  5029. #define WM8995_WSEQ_DATA_WIDTH32_WIDTH 3 /* WSEQ_DATA_WIDTH32 - [10:8] */
  5030. #define WM8995_WSEQ_DATA_START32_MASK 0x000F /* WSEQ_DATA_START32 - [3:0] */
  5031. #define WM8995_WSEQ_DATA_START32_SHIFT 0 /* WSEQ_DATA_START32 - [3:0] */
  5032. #define WM8995_WSEQ_DATA_START32_WIDTH 4 /* WSEQ_DATA_START32 - [3:0] */
  5033. /*
  5034. * R12419 (0x3083) - Write Sequencer 131
  5035. */
  5036. #define WM8995_WSEQ_EOS32 0x0100 /* WSEQ_EOS32 */
  5037. #define WM8995_WSEQ_EOS32_MASK 0x0100 /* WSEQ_EOS32 */
  5038. #define WM8995_WSEQ_EOS32_SHIFT 8 /* WSEQ_EOS32 */
  5039. #define WM8995_WSEQ_EOS32_WIDTH 1 /* WSEQ_EOS32 */
  5040. #define WM8995_WSEQ_DELAY32_MASK 0x000F /* WSEQ_DELAY32 - [3:0] */
  5041. #define WM8995_WSEQ_DELAY32_SHIFT 0 /* WSEQ_DELAY32 - [3:0] */
  5042. #define WM8995_WSEQ_DELAY32_WIDTH 4 /* WSEQ_DELAY32 - [3:0] */
  5043. /*
  5044. * R12420 (0x3084) - Write Sequencer 132
  5045. */
  5046. #define WM8995_WSEQ_ADDR33_MASK 0x3FFF /* WSEQ_ADDR33 - [13:0] */
  5047. #define WM8995_WSEQ_ADDR33_SHIFT 0 /* WSEQ_ADDR33 - [13:0] */
  5048. #define WM8995_WSEQ_ADDR33_WIDTH 14 /* WSEQ_ADDR33 - [13:0] */
  5049. /*
  5050. * R12421 (0x3085) - Write Sequencer 133
  5051. */
  5052. #define WM8995_WSEQ_DATA33_MASK 0x00FF /* WSEQ_DATA33 - [7:0] */
  5053. #define WM8995_WSEQ_DATA33_SHIFT 0 /* WSEQ_DATA33 - [7:0] */
  5054. #define WM8995_WSEQ_DATA33_WIDTH 8 /* WSEQ_DATA33 - [7:0] */
  5055. /*
  5056. * R12422 (0x3086) - Write Sequencer 134
  5057. */
  5058. #define WM8995_WSEQ_DATA_WIDTH33_MASK 0x0700 /* WSEQ_DATA_WIDTH33 - [10:8] */
  5059. #define WM8995_WSEQ_DATA_WIDTH33_SHIFT 8 /* WSEQ_DATA_WIDTH33 - [10:8] */
  5060. #define WM8995_WSEQ_DATA_WIDTH33_WIDTH 3 /* WSEQ_DATA_WIDTH33 - [10:8] */
  5061. #define WM8995_WSEQ_DATA_START33_MASK 0x000F /* WSEQ_DATA_START33 - [3:0] */
  5062. #define WM8995_WSEQ_DATA_START33_SHIFT 0 /* WSEQ_DATA_START33 - [3:0] */
  5063. #define WM8995_WSEQ_DATA_START33_WIDTH 4 /* WSEQ_DATA_START33 - [3:0] */
  5064. /*
  5065. * R12423 (0x3087) - Write Sequencer 135
  5066. */
  5067. #define WM8995_WSEQ_EOS33 0x0100 /* WSEQ_EOS33 */
  5068. #define WM8995_WSEQ_EOS33_MASK 0x0100 /* WSEQ_EOS33 */
  5069. #define WM8995_WSEQ_EOS33_SHIFT 8 /* WSEQ_EOS33 */
  5070. #define WM8995_WSEQ_EOS33_WIDTH 1 /* WSEQ_EOS33 */
  5071. #define WM8995_WSEQ_DELAY33_MASK 0x000F /* WSEQ_DELAY33 - [3:0] */
  5072. #define WM8995_WSEQ_DELAY33_SHIFT 0 /* WSEQ_DELAY33 - [3:0] */
  5073. #define WM8995_WSEQ_DELAY33_WIDTH 4 /* WSEQ_DELAY33 - [3:0] */
  5074. /*
  5075. * R12424 (0x3088) - Write Sequencer 136
  5076. */
  5077. #define WM8995_WSEQ_ADDR34_MASK 0x3FFF /* WSEQ_ADDR34 - [13:0] */
  5078. #define WM8995_WSEQ_ADDR34_SHIFT 0 /* WSEQ_ADDR34 - [13:0] */
  5079. #define WM8995_WSEQ_ADDR34_WIDTH 14 /* WSEQ_ADDR34 - [13:0] */
  5080. /*
  5081. * R12425 (0x3089) - Write Sequencer 137
  5082. */
  5083. #define WM8995_WSEQ_DATA34_MASK 0x00FF /* WSEQ_DATA34 - [7:0] */
  5084. #define WM8995_WSEQ_DATA34_SHIFT 0 /* WSEQ_DATA34 - [7:0] */
  5085. #define WM8995_WSEQ_DATA34_WIDTH 8 /* WSEQ_DATA34 - [7:0] */
  5086. /*
  5087. * R12426 (0x308A) - Write Sequencer 138
  5088. */
  5089. #define WM8995_WSEQ_DATA_WIDTH34_MASK 0x0700 /* WSEQ_DATA_WIDTH34 - [10:8] */
  5090. #define WM8995_WSEQ_DATA_WIDTH34_SHIFT 8 /* WSEQ_DATA_WIDTH34 - [10:8] */
  5091. #define WM8995_WSEQ_DATA_WIDTH34_WIDTH 3 /* WSEQ_DATA_WIDTH34 - [10:8] */
  5092. #define WM8995_WSEQ_DATA_START34_MASK 0x000F /* WSEQ_DATA_START34 - [3:0] */
  5093. #define WM8995_WSEQ_DATA_START34_SHIFT 0 /* WSEQ_DATA_START34 - [3:0] */
  5094. #define WM8995_WSEQ_DATA_START34_WIDTH 4 /* WSEQ_DATA_START34 - [3:0] */
  5095. /*
  5096. * R12427 (0x308B) - Write Sequencer 139
  5097. */
  5098. #define WM8995_WSEQ_EOS34 0x0100 /* WSEQ_EOS34 */
  5099. #define WM8995_WSEQ_EOS34_MASK 0x0100 /* WSEQ_EOS34 */
  5100. #define WM8995_WSEQ_EOS34_SHIFT 8 /* WSEQ_EOS34 */
  5101. #define WM8995_WSEQ_EOS34_WIDTH 1 /* WSEQ_EOS34 */
  5102. #define WM8995_WSEQ_DELAY34_MASK 0x000F /* WSEQ_DELAY34 - [3:0] */
  5103. #define WM8995_WSEQ_DELAY34_SHIFT 0 /* WSEQ_DELAY34 - [3:0] */
  5104. #define WM8995_WSEQ_DELAY34_WIDTH 4 /* WSEQ_DELAY34 - [3:0] */
  5105. /*
  5106. * R12428 (0x308C) - Write Sequencer 140
  5107. */
  5108. #define WM8995_WSEQ_ADDR35_MASK 0x3FFF /* WSEQ_ADDR35 - [13:0] */
  5109. #define WM8995_WSEQ_ADDR35_SHIFT 0 /* WSEQ_ADDR35 - [13:0] */
  5110. #define WM8995_WSEQ_ADDR35_WIDTH 14 /* WSEQ_ADDR35 - [13:0] */
  5111. /*
  5112. * R12429 (0x308D) - Write Sequencer 141
  5113. */
  5114. #define WM8995_WSEQ_DATA35_MASK 0x00FF /* WSEQ_DATA35 - [7:0] */
  5115. #define WM8995_WSEQ_DATA35_SHIFT 0 /* WSEQ_DATA35 - [7:0] */
  5116. #define WM8995_WSEQ_DATA35_WIDTH 8 /* WSEQ_DATA35 - [7:0] */
  5117. /*
  5118. * R12430 (0x308E) - Write Sequencer 142
  5119. */
  5120. #define WM8995_WSEQ_DATA_WIDTH35_MASK 0x0700 /* WSEQ_DATA_WIDTH35 - [10:8] */
  5121. #define WM8995_WSEQ_DATA_WIDTH35_SHIFT 8 /* WSEQ_DATA_WIDTH35 - [10:8] */
  5122. #define WM8995_WSEQ_DATA_WIDTH35_WIDTH 3 /* WSEQ_DATA_WIDTH35 - [10:8] */
  5123. #define WM8995_WSEQ_DATA_START35_MASK 0x000F /* WSEQ_DATA_START35 - [3:0] */
  5124. #define WM8995_WSEQ_DATA_START35_SHIFT 0 /* WSEQ_DATA_START35 - [3:0] */
  5125. #define WM8995_WSEQ_DATA_START35_WIDTH 4 /* WSEQ_DATA_START35 - [3:0] */
  5126. /*
  5127. * R12431 (0x308F) - Write Sequencer 143
  5128. */
  5129. #define WM8995_WSEQ_EOS35 0x0100 /* WSEQ_EOS35 */
  5130. #define WM8995_WSEQ_EOS35_MASK 0x0100 /* WSEQ_EOS35 */
  5131. #define WM8995_WSEQ_EOS35_SHIFT 8 /* WSEQ_EOS35 */
  5132. #define WM8995_WSEQ_EOS35_WIDTH 1 /* WSEQ_EOS35 */
  5133. #define WM8995_WSEQ_DELAY35_MASK 0x000F /* WSEQ_DELAY35 - [3:0] */
  5134. #define WM8995_WSEQ_DELAY35_SHIFT 0 /* WSEQ_DELAY35 - [3:0] */
  5135. #define WM8995_WSEQ_DELAY35_WIDTH 4 /* WSEQ_DELAY35 - [3:0] */
  5136. /*
  5137. * R12432 (0x3090) - Write Sequencer 144
  5138. */
  5139. #define WM8995_WSEQ_ADDR36_MASK 0x3FFF /* WSEQ_ADDR36 - [13:0] */
  5140. #define WM8995_WSEQ_ADDR36_SHIFT 0 /* WSEQ_ADDR36 - [13:0] */
  5141. #define WM8995_WSEQ_ADDR36_WIDTH 14 /* WSEQ_ADDR36 - [13:0] */
  5142. /*
  5143. * R12433 (0x3091) - Write Sequencer 145
  5144. */
  5145. #define WM8995_WSEQ_DATA36_MASK 0x00FF /* WSEQ_DATA36 - [7:0] */
  5146. #define WM8995_WSEQ_DATA36_SHIFT 0 /* WSEQ_DATA36 - [7:0] */
  5147. #define WM8995_WSEQ_DATA36_WIDTH 8 /* WSEQ_DATA36 - [7:0] */
  5148. /*
  5149. * R12434 (0x3092) - Write Sequencer 146
  5150. */
  5151. #define WM8995_WSEQ_DATA_WIDTH36_MASK 0x0700 /* WSEQ_DATA_WIDTH36 - [10:8] */
  5152. #define WM8995_WSEQ_DATA_WIDTH36_SHIFT 8 /* WSEQ_DATA_WIDTH36 - [10:8] */
  5153. #define WM8995_WSEQ_DATA_WIDTH36_WIDTH 3 /* WSEQ_DATA_WIDTH36 - [10:8] */
  5154. #define WM8995_WSEQ_DATA_START36_MASK 0x000F /* WSEQ_DATA_START36 - [3:0] */
  5155. #define WM8995_WSEQ_DATA_START36_SHIFT 0 /* WSEQ_DATA_START36 - [3:0] */
  5156. #define WM8995_WSEQ_DATA_START36_WIDTH 4 /* WSEQ_DATA_START36 - [3:0] */
  5157. /*
  5158. * R12435 (0x3093) - Write Sequencer 147
  5159. */
  5160. #define WM8995_WSEQ_EOS36 0x0100 /* WSEQ_EOS36 */
  5161. #define WM8995_WSEQ_EOS36_MASK 0x0100 /* WSEQ_EOS36 */
  5162. #define WM8995_WSEQ_EOS36_SHIFT 8 /* WSEQ_EOS36 */
  5163. #define WM8995_WSEQ_EOS36_WIDTH 1 /* WSEQ_EOS36 */
  5164. #define WM8995_WSEQ_DELAY36_MASK 0x000F /* WSEQ_DELAY36 - [3:0] */
  5165. #define WM8995_WSEQ_DELAY36_SHIFT 0 /* WSEQ_DELAY36 - [3:0] */
  5166. #define WM8995_WSEQ_DELAY36_WIDTH 4 /* WSEQ_DELAY36 - [3:0] */
  5167. /*
  5168. * R12436 (0x3094) - Write Sequencer 148
  5169. */
  5170. #define WM8995_WSEQ_ADDR37_MASK 0x3FFF /* WSEQ_ADDR37 - [13:0] */
  5171. #define WM8995_WSEQ_ADDR37_SHIFT 0 /* WSEQ_ADDR37 - [13:0] */
  5172. #define WM8995_WSEQ_ADDR37_WIDTH 14 /* WSEQ_ADDR37 - [13:0] */
  5173. /*
  5174. * R12437 (0x3095) - Write Sequencer 149
  5175. */
  5176. #define WM8995_WSEQ_DATA37_MASK 0x00FF /* WSEQ_DATA37 - [7:0] */
  5177. #define WM8995_WSEQ_DATA37_SHIFT 0 /* WSEQ_DATA37 - [7:0] */
  5178. #define WM8995_WSEQ_DATA37_WIDTH 8 /* WSEQ_DATA37 - [7:0] */
  5179. /*
  5180. * R12438 (0x3096) - Write Sequencer 150
  5181. */
  5182. #define WM8995_WSEQ_DATA_WIDTH37_MASK 0x0700 /* WSEQ_DATA_WIDTH37 - [10:8] */
  5183. #define WM8995_WSEQ_DATA_WIDTH37_SHIFT 8 /* WSEQ_DATA_WIDTH37 - [10:8] */
  5184. #define WM8995_WSEQ_DATA_WIDTH37_WIDTH 3 /* WSEQ_DATA_WIDTH37 - [10:8] */
  5185. #define WM8995_WSEQ_DATA_START37_MASK 0x000F /* WSEQ_DATA_START37 - [3:0] */
  5186. #define WM8995_WSEQ_DATA_START37_SHIFT 0 /* WSEQ_DATA_START37 - [3:0] */
  5187. #define WM8995_WSEQ_DATA_START37_WIDTH 4 /* WSEQ_DATA_START37 - [3:0] */
  5188. /*
  5189. * R12439 (0x3097) - Write Sequencer 151
  5190. */
  5191. #define WM8995_WSEQ_EOS37 0x0100 /* WSEQ_EOS37 */
  5192. #define WM8995_WSEQ_EOS37_MASK 0x0100 /* WSEQ_EOS37 */
  5193. #define WM8995_WSEQ_EOS37_SHIFT 8 /* WSEQ_EOS37 */
  5194. #define WM8995_WSEQ_EOS37_WIDTH 1 /* WSEQ_EOS37 */
  5195. #define WM8995_WSEQ_DELAY37_MASK 0x000F /* WSEQ_DELAY37 - [3:0] */
  5196. #define WM8995_WSEQ_DELAY37_SHIFT 0 /* WSEQ_DELAY37 - [3:0] */
  5197. #define WM8995_WSEQ_DELAY37_WIDTH 4 /* WSEQ_DELAY37 - [3:0] */
  5198. /*
  5199. * R12440 (0x3098) - Write Sequencer 152
  5200. */
  5201. #define WM8995_WSEQ_ADDR38_MASK 0x3FFF /* WSEQ_ADDR38 - [13:0] */
  5202. #define WM8995_WSEQ_ADDR38_SHIFT 0 /* WSEQ_ADDR38 - [13:0] */
  5203. #define WM8995_WSEQ_ADDR38_WIDTH 14 /* WSEQ_ADDR38 - [13:0] */
  5204. /*
  5205. * R12441 (0x3099) - Write Sequencer 153
  5206. */
  5207. #define WM8995_WSEQ_DATA38_MASK 0x00FF /* WSEQ_DATA38 - [7:0] */
  5208. #define WM8995_WSEQ_DATA38_SHIFT 0 /* WSEQ_DATA38 - [7:0] */
  5209. #define WM8995_WSEQ_DATA38_WIDTH 8 /* WSEQ_DATA38 - [7:0] */
  5210. /*
  5211. * R12442 (0x309A) - Write Sequencer 154
  5212. */
  5213. #define WM8995_WSEQ_DATA_WIDTH38_MASK 0x0700 /* WSEQ_DATA_WIDTH38 - [10:8] */
  5214. #define WM8995_WSEQ_DATA_WIDTH38_SHIFT 8 /* WSEQ_DATA_WIDTH38 - [10:8] */
  5215. #define WM8995_WSEQ_DATA_WIDTH38_WIDTH 3 /* WSEQ_DATA_WIDTH38 - [10:8] */
  5216. #define WM8995_WSEQ_DATA_START38_MASK 0x000F /* WSEQ_DATA_START38 - [3:0] */
  5217. #define WM8995_WSEQ_DATA_START38_SHIFT 0 /* WSEQ_DATA_START38 - [3:0] */
  5218. #define WM8995_WSEQ_DATA_START38_WIDTH 4 /* WSEQ_DATA_START38 - [3:0] */
  5219. /*
  5220. * R12443 (0x309B) - Write Sequencer 155
  5221. */
  5222. #define WM8995_WSEQ_EOS38 0x0100 /* WSEQ_EOS38 */
  5223. #define WM8995_WSEQ_EOS38_MASK 0x0100 /* WSEQ_EOS38 */
  5224. #define WM8995_WSEQ_EOS38_SHIFT 8 /* WSEQ_EOS38 */
  5225. #define WM8995_WSEQ_EOS38_WIDTH 1 /* WSEQ_EOS38 */
  5226. #define WM8995_WSEQ_DELAY38_MASK 0x000F /* WSEQ_DELAY38 - [3:0] */
  5227. #define WM8995_WSEQ_DELAY38_SHIFT 0 /* WSEQ_DELAY38 - [3:0] */
  5228. #define WM8995_WSEQ_DELAY38_WIDTH 4 /* WSEQ_DELAY38 - [3:0] */
  5229. /*
  5230. * R12444 (0x309C) - Write Sequencer 156
  5231. */
  5232. #define WM8995_WSEQ_ADDR39_MASK 0x3FFF /* WSEQ_ADDR39 - [13:0] */
  5233. #define WM8995_WSEQ_ADDR39_SHIFT 0 /* WSEQ_ADDR39 - [13:0] */
  5234. #define WM8995_WSEQ_ADDR39_WIDTH 14 /* WSEQ_ADDR39 - [13:0] */
  5235. /*
  5236. * R12445 (0x309D) - Write Sequencer 157
  5237. */
  5238. #define WM8995_WSEQ_DATA39_MASK 0x00FF /* WSEQ_DATA39 - [7:0] */
  5239. #define WM8995_WSEQ_DATA39_SHIFT 0 /* WSEQ_DATA39 - [7:0] */
  5240. #define WM8995_WSEQ_DATA39_WIDTH 8 /* WSEQ_DATA39 - [7:0] */
  5241. /*
  5242. * R12446 (0x309E) - Write Sequencer 158
  5243. */
  5244. #define WM8995_WSEQ_DATA_WIDTH39_MASK 0x0700 /* WSEQ_DATA_WIDTH39 - [10:8] */
  5245. #define WM8995_WSEQ_DATA_WIDTH39_SHIFT 8 /* WSEQ_DATA_WIDTH39 - [10:8] */
  5246. #define WM8995_WSEQ_DATA_WIDTH39_WIDTH 3 /* WSEQ_DATA_WIDTH39 - [10:8] */
  5247. #define WM8995_WSEQ_DATA_START39_MASK 0x000F /* WSEQ_DATA_START39 - [3:0] */
  5248. #define WM8995_WSEQ_DATA_START39_SHIFT 0 /* WSEQ_DATA_START39 - [3:0] */
  5249. #define WM8995_WSEQ_DATA_START39_WIDTH 4 /* WSEQ_DATA_START39 - [3:0] */
  5250. /*
  5251. * R12447 (0x309F) - Write Sequencer 159
  5252. */
  5253. #define WM8995_WSEQ_EOS39 0x0100 /* WSEQ_EOS39 */
  5254. #define WM8995_WSEQ_EOS39_MASK 0x0100 /* WSEQ_EOS39 */
  5255. #define WM8995_WSEQ_EOS39_SHIFT 8 /* WSEQ_EOS39 */
  5256. #define WM8995_WSEQ_EOS39_WIDTH 1 /* WSEQ_EOS39 */
  5257. #define WM8995_WSEQ_DELAY39_MASK 0x000F /* WSEQ_DELAY39 - [3:0] */
  5258. #define WM8995_WSEQ_DELAY39_SHIFT 0 /* WSEQ_DELAY39 - [3:0] */
  5259. #define WM8995_WSEQ_DELAY39_WIDTH 4 /* WSEQ_DELAY39 - [3:0] */
  5260. /*
  5261. * R12448 (0x30A0) - Write Sequencer 160
  5262. */
  5263. #define WM8995_WSEQ_ADDR40_MASK 0x3FFF /* WSEQ_ADDR40 - [13:0] */
  5264. #define WM8995_WSEQ_ADDR40_SHIFT 0 /* WSEQ_ADDR40 - [13:0] */
  5265. #define WM8995_WSEQ_ADDR40_WIDTH 14 /* WSEQ_ADDR40 - [13:0] */
  5266. /*
  5267. * R12449 (0x30A1) - Write Sequencer 161
  5268. */
  5269. #define WM8995_WSEQ_DATA40_MASK 0x00FF /* WSEQ_DATA40 - [7:0] */
  5270. #define WM8995_WSEQ_DATA40_SHIFT 0 /* WSEQ_DATA40 - [7:0] */
  5271. #define WM8995_WSEQ_DATA40_WIDTH 8 /* WSEQ_DATA40 - [7:0] */
  5272. /*
  5273. * R12450 (0x30A2) - Write Sequencer 162
  5274. */
  5275. #define WM8995_WSEQ_DATA_WIDTH40_MASK 0x0700 /* WSEQ_DATA_WIDTH40 - [10:8] */
  5276. #define WM8995_WSEQ_DATA_WIDTH40_SHIFT 8 /* WSEQ_DATA_WIDTH40 - [10:8] */
  5277. #define WM8995_WSEQ_DATA_WIDTH40_WIDTH 3 /* WSEQ_DATA_WIDTH40 - [10:8] */
  5278. #define WM8995_WSEQ_DATA_START40_MASK 0x000F /* WSEQ_DATA_START40 - [3:0] */
  5279. #define WM8995_WSEQ_DATA_START40_SHIFT 0 /* WSEQ_DATA_START40 - [3:0] */
  5280. #define WM8995_WSEQ_DATA_START40_WIDTH 4 /* WSEQ_DATA_START40 - [3:0] */
  5281. /*
  5282. * R12451 (0x30A3) - Write Sequencer 163
  5283. */
  5284. #define WM8995_WSEQ_EOS40 0x0100 /* WSEQ_EOS40 */
  5285. #define WM8995_WSEQ_EOS40_MASK 0x0100 /* WSEQ_EOS40 */
  5286. #define WM8995_WSEQ_EOS40_SHIFT 8 /* WSEQ_EOS40 */
  5287. #define WM8995_WSEQ_EOS40_WIDTH 1 /* WSEQ_EOS40 */
  5288. #define WM8995_WSEQ_DELAY40_MASK 0x000F /* WSEQ_DELAY40 - [3:0] */
  5289. #define WM8995_WSEQ_DELAY40_SHIFT 0 /* WSEQ_DELAY40 - [3:0] */
  5290. #define WM8995_WSEQ_DELAY40_WIDTH 4 /* WSEQ_DELAY40 - [3:0] */
  5291. /*
  5292. * R12452 (0x30A4) - Write Sequencer 164
  5293. */
  5294. #define WM8995_WSEQ_ADDR41_MASK 0x3FFF /* WSEQ_ADDR41 - [13:0] */
  5295. #define WM8995_WSEQ_ADDR41_SHIFT 0 /* WSEQ_ADDR41 - [13:0] */
  5296. #define WM8995_WSEQ_ADDR41_WIDTH 14 /* WSEQ_ADDR41 - [13:0] */
  5297. /*
  5298. * R12453 (0x30A5) - Write Sequencer 165
  5299. */
  5300. #define WM8995_WSEQ_DATA41_MASK 0x00FF /* WSEQ_DATA41 - [7:0] */
  5301. #define WM8995_WSEQ_DATA41_SHIFT 0 /* WSEQ_DATA41 - [7:0] */
  5302. #define WM8995_WSEQ_DATA41_WIDTH 8 /* WSEQ_DATA41 - [7:0] */
  5303. /*
  5304. * R12454 (0x30A6) - Write Sequencer 166
  5305. */
  5306. #define WM8995_WSEQ_DATA_WIDTH41_MASK 0x0700 /* WSEQ_DATA_WIDTH41 - [10:8] */
  5307. #define WM8995_WSEQ_DATA_WIDTH41_SHIFT 8 /* WSEQ_DATA_WIDTH41 - [10:8] */
  5308. #define WM8995_WSEQ_DATA_WIDTH41_WIDTH 3 /* WSEQ_DATA_WIDTH41 - [10:8] */
  5309. #define WM8995_WSEQ_DATA_START41_MASK 0x000F /* WSEQ_DATA_START41 - [3:0] */
  5310. #define WM8995_WSEQ_DATA_START41_SHIFT 0 /* WSEQ_DATA_START41 - [3:0] */
  5311. #define WM8995_WSEQ_DATA_START41_WIDTH 4 /* WSEQ_DATA_START41 - [3:0] */
  5312. /*
  5313. * R12455 (0x30A7) - Write Sequencer 167
  5314. */
  5315. #define WM8995_WSEQ_EOS41 0x0100 /* WSEQ_EOS41 */
  5316. #define WM8995_WSEQ_EOS41_MASK 0x0100 /* WSEQ_EOS41 */
  5317. #define WM8995_WSEQ_EOS41_SHIFT 8 /* WSEQ_EOS41 */
  5318. #define WM8995_WSEQ_EOS41_WIDTH 1 /* WSEQ_EOS41 */
  5319. #define WM8995_WSEQ_DELAY41_MASK 0x000F /* WSEQ_DELAY41 - [3:0] */
  5320. #define WM8995_WSEQ_DELAY41_SHIFT 0 /* WSEQ_DELAY41 - [3:0] */
  5321. #define WM8995_WSEQ_DELAY41_WIDTH 4 /* WSEQ_DELAY41 - [3:0] */
  5322. /*
  5323. * R12456 (0x30A8) - Write Sequencer 168
  5324. */
  5325. #define WM8995_WSEQ_ADDR42_MASK 0x3FFF /* WSEQ_ADDR42 - [13:0] */
  5326. #define WM8995_WSEQ_ADDR42_SHIFT 0 /* WSEQ_ADDR42 - [13:0] */
  5327. #define WM8995_WSEQ_ADDR42_WIDTH 14 /* WSEQ_ADDR42 - [13:0] */
  5328. /*
  5329. * R12457 (0x30A9) - Write Sequencer 169
  5330. */
  5331. #define WM8995_WSEQ_DATA42_MASK 0x00FF /* WSEQ_DATA42 - [7:0] */
  5332. #define WM8995_WSEQ_DATA42_SHIFT 0 /* WSEQ_DATA42 - [7:0] */
  5333. #define WM8995_WSEQ_DATA42_WIDTH 8 /* WSEQ_DATA42 - [7:0] */
  5334. /*
  5335. * R12458 (0x30AA) - Write Sequencer 170
  5336. */
  5337. #define WM8995_WSEQ_DATA_WIDTH42_MASK 0x0700 /* WSEQ_DATA_WIDTH42 - [10:8] */
  5338. #define WM8995_WSEQ_DATA_WIDTH42_SHIFT 8 /* WSEQ_DATA_WIDTH42 - [10:8] */
  5339. #define WM8995_WSEQ_DATA_WIDTH42_WIDTH 3 /* WSEQ_DATA_WIDTH42 - [10:8] */
  5340. #define WM8995_WSEQ_DATA_START42_MASK 0x000F /* WSEQ_DATA_START42 - [3:0] */
  5341. #define WM8995_WSEQ_DATA_START42_SHIFT 0 /* WSEQ_DATA_START42 - [3:0] */
  5342. #define WM8995_WSEQ_DATA_START42_WIDTH 4 /* WSEQ_DATA_START42 - [3:0] */
  5343. /*
  5344. * R12459 (0x30AB) - Write Sequencer 171
  5345. */
  5346. #define WM8995_WSEQ_EOS42 0x0100 /* WSEQ_EOS42 */
  5347. #define WM8995_WSEQ_EOS42_MASK 0x0100 /* WSEQ_EOS42 */
  5348. #define WM8995_WSEQ_EOS42_SHIFT 8 /* WSEQ_EOS42 */
  5349. #define WM8995_WSEQ_EOS42_WIDTH 1 /* WSEQ_EOS42 */
  5350. #define WM8995_WSEQ_DELAY42_MASK 0x000F /* WSEQ_DELAY42 - [3:0] */
  5351. #define WM8995_WSEQ_DELAY42_SHIFT 0 /* WSEQ_DELAY42 - [3:0] */
  5352. #define WM8995_WSEQ_DELAY42_WIDTH 4 /* WSEQ_DELAY42 - [3:0] */
  5353. /*
  5354. * R12460 (0x30AC) - Write Sequencer 172
  5355. */
  5356. #define WM8995_WSEQ_ADDR43_MASK 0x3FFF /* WSEQ_ADDR43 - [13:0] */
  5357. #define WM8995_WSEQ_ADDR43_SHIFT 0 /* WSEQ_ADDR43 - [13:0] */
  5358. #define WM8995_WSEQ_ADDR43_WIDTH 14 /* WSEQ_ADDR43 - [13:0] */
  5359. /*
  5360. * R12461 (0x30AD) - Write Sequencer 173
  5361. */
  5362. #define WM8995_WSEQ_DATA43_MASK 0x00FF /* WSEQ_DATA43 - [7:0] */
  5363. #define WM8995_WSEQ_DATA43_SHIFT 0 /* WSEQ_DATA43 - [7:0] */
  5364. #define WM8995_WSEQ_DATA43_WIDTH 8 /* WSEQ_DATA43 - [7:0] */
  5365. /*
  5366. * R12462 (0x30AE) - Write Sequencer 174
  5367. */
  5368. #define WM8995_WSEQ_DATA_WIDTH43_MASK 0x0700 /* WSEQ_DATA_WIDTH43 - [10:8] */
  5369. #define WM8995_WSEQ_DATA_WIDTH43_SHIFT 8 /* WSEQ_DATA_WIDTH43 - [10:8] */
  5370. #define WM8995_WSEQ_DATA_WIDTH43_WIDTH 3 /* WSEQ_DATA_WIDTH43 - [10:8] */
  5371. #define WM8995_WSEQ_DATA_START43_MASK 0x000F /* WSEQ_DATA_START43 - [3:0] */
  5372. #define WM8995_WSEQ_DATA_START43_SHIFT 0 /* WSEQ_DATA_START43 - [3:0] */
  5373. #define WM8995_WSEQ_DATA_START43_WIDTH 4 /* WSEQ_DATA_START43 - [3:0] */
  5374. /*
  5375. * R12463 (0x30AF) - Write Sequencer 175
  5376. */
  5377. #define WM8995_WSEQ_EOS43 0x0100 /* WSEQ_EOS43 */
  5378. #define WM8995_WSEQ_EOS43_MASK 0x0100 /* WSEQ_EOS43 */
  5379. #define WM8995_WSEQ_EOS43_SHIFT 8 /* WSEQ_EOS43 */
  5380. #define WM8995_WSEQ_EOS43_WIDTH 1 /* WSEQ_EOS43 */
  5381. #define WM8995_WSEQ_DELAY43_MASK 0x000F /* WSEQ_DELAY43 - [3:0] */
  5382. #define WM8995_WSEQ_DELAY43_SHIFT 0 /* WSEQ_DELAY43 - [3:0] */
  5383. #define WM8995_WSEQ_DELAY43_WIDTH 4 /* WSEQ_DELAY43 - [3:0] */
  5384. /*
  5385. * R12464 (0x30B0) - Write Sequencer 176
  5386. */
  5387. #define WM8995_WSEQ_ADDR44_MASK 0x3FFF /* WSEQ_ADDR44 - [13:0] */
  5388. #define WM8995_WSEQ_ADDR44_SHIFT 0 /* WSEQ_ADDR44 - [13:0] */
  5389. #define WM8995_WSEQ_ADDR44_WIDTH 14 /* WSEQ_ADDR44 - [13:0] */
  5390. /*
  5391. * R12465 (0x30B1) - Write Sequencer 177
  5392. */
  5393. #define WM8995_WSEQ_DATA44_MASK 0x00FF /* WSEQ_DATA44 - [7:0] */
  5394. #define WM8995_WSEQ_DATA44_SHIFT 0 /* WSEQ_DATA44 - [7:0] */
  5395. #define WM8995_WSEQ_DATA44_WIDTH 8 /* WSEQ_DATA44 - [7:0] */
  5396. /*
  5397. * R12466 (0x30B2) - Write Sequencer 178
  5398. */
  5399. #define WM8995_WSEQ_DATA_WIDTH44_MASK 0x0700 /* WSEQ_DATA_WIDTH44 - [10:8] */
  5400. #define WM8995_WSEQ_DATA_WIDTH44_SHIFT 8 /* WSEQ_DATA_WIDTH44 - [10:8] */
  5401. #define WM8995_WSEQ_DATA_WIDTH44_WIDTH 3 /* WSEQ_DATA_WIDTH44 - [10:8] */
  5402. #define WM8995_WSEQ_DATA_START44_MASK 0x000F /* WSEQ_DATA_START44 - [3:0] */
  5403. #define WM8995_WSEQ_DATA_START44_SHIFT 0 /* WSEQ_DATA_START44 - [3:0] */
  5404. #define WM8995_WSEQ_DATA_START44_WIDTH 4 /* WSEQ_DATA_START44 - [3:0] */
  5405. /*
  5406. * R12467 (0x30B3) - Write Sequencer 179
  5407. */
  5408. #define WM8995_WSEQ_EOS44 0x0100 /* WSEQ_EOS44 */
  5409. #define WM8995_WSEQ_EOS44_MASK 0x0100 /* WSEQ_EOS44 */
  5410. #define WM8995_WSEQ_EOS44_SHIFT 8 /* WSEQ_EOS44 */
  5411. #define WM8995_WSEQ_EOS44_WIDTH 1 /* WSEQ_EOS44 */
  5412. #define WM8995_WSEQ_DELAY44_MASK 0x000F /* WSEQ_DELAY44 - [3:0] */
  5413. #define WM8995_WSEQ_DELAY44_SHIFT 0 /* WSEQ_DELAY44 - [3:0] */
  5414. #define WM8995_WSEQ_DELAY44_WIDTH 4 /* WSEQ_DELAY44 - [3:0] */
  5415. /*
  5416. * R12468 (0x30B4) - Write Sequencer 180
  5417. */
  5418. #define WM8995_WSEQ_ADDR45_MASK 0x3FFF /* WSEQ_ADDR45 - [13:0] */
  5419. #define WM8995_WSEQ_ADDR45_SHIFT 0 /* WSEQ_ADDR45 - [13:0] */
  5420. #define WM8995_WSEQ_ADDR45_WIDTH 14 /* WSEQ_ADDR45 - [13:0] */
  5421. /*
  5422. * R12469 (0x30B5) - Write Sequencer 181
  5423. */
  5424. #define WM8995_WSEQ_DATA45_MASK 0x00FF /* WSEQ_DATA45 - [7:0] */
  5425. #define WM8995_WSEQ_DATA45_SHIFT 0 /* WSEQ_DATA45 - [7:0] */
  5426. #define WM8995_WSEQ_DATA45_WIDTH 8 /* WSEQ_DATA45 - [7:0] */
  5427. /*
  5428. * R12470 (0x30B6) - Write Sequencer 182
  5429. */
  5430. #define WM8995_WSEQ_DATA_WIDTH45_MASK 0x0700 /* WSEQ_DATA_WIDTH45 - [10:8] */
  5431. #define WM8995_WSEQ_DATA_WIDTH45_SHIFT 8 /* WSEQ_DATA_WIDTH45 - [10:8] */
  5432. #define WM8995_WSEQ_DATA_WIDTH45_WIDTH 3 /* WSEQ_DATA_WIDTH45 - [10:8] */
  5433. #define WM8995_WSEQ_DATA_START45_MASK 0x000F /* WSEQ_DATA_START45 - [3:0] */
  5434. #define WM8995_WSEQ_DATA_START45_SHIFT 0 /* WSEQ_DATA_START45 - [3:0] */
  5435. #define WM8995_WSEQ_DATA_START45_WIDTH 4 /* WSEQ_DATA_START45 - [3:0] */
  5436. /*
  5437. * R12471 (0x30B7) - Write Sequencer 183
  5438. */
  5439. #define WM8995_WSEQ_EOS45 0x0100 /* WSEQ_EOS45 */
  5440. #define WM8995_WSEQ_EOS45_MASK 0x0100 /* WSEQ_EOS45 */
  5441. #define WM8995_WSEQ_EOS45_SHIFT 8 /* WSEQ_EOS45 */
  5442. #define WM8995_WSEQ_EOS45_WIDTH 1 /* WSEQ_EOS45 */
  5443. #define WM8995_WSEQ_DELAY45_MASK 0x000F /* WSEQ_DELAY45 - [3:0] */
  5444. #define WM8995_WSEQ_DELAY45_SHIFT 0 /* WSEQ_DELAY45 - [3:0] */
  5445. #define WM8995_WSEQ_DELAY45_WIDTH 4 /* WSEQ_DELAY45 - [3:0] */
  5446. /*
  5447. * R12472 (0x30B8) - Write Sequencer 184
  5448. */
  5449. #define WM8995_WSEQ_ADDR46_MASK 0x3FFF /* WSEQ_ADDR46 - [13:0] */
  5450. #define WM8995_WSEQ_ADDR46_SHIFT 0 /* WSEQ_ADDR46 - [13:0] */
  5451. #define WM8995_WSEQ_ADDR46_WIDTH 14 /* WSEQ_ADDR46 - [13:0] */
  5452. /*
  5453. * R12473 (0x30B9) - Write Sequencer 185
  5454. */
  5455. #define WM8995_WSEQ_DATA46_MASK 0x00FF /* WSEQ_DATA46 - [7:0] */
  5456. #define WM8995_WSEQ_DATA46_SHIFT 0 /* WSEQ_DATA46 - [7:0] */
  5457. #define WM8995_WSEQ_DATA46_WIDTH 8 /* WSEQ_DATA46 - [7:0] */
  5458. /*
  5459. * R12474 (0x30BA) - Write Sequencer 186
  5460. */
  5461. #define WM8995_WSEQ_DATA_WIDTH46_MASK 0x0700 /* WSEQ_DATA_WIDTH46 - [10:8] */
  5462. #define WM8995_WSEQ_DATA_WIDTH46_SHIFT 8 /* WSEQ_DATA_WIDTH46 - [10:8] */
  5463. #define WM8995_WSEQ_DATA_WIDTH46_WIDTH 3 /* WSEQ_DATA_WIDTH46 - [10:8] */
  5464. #define WM8995_WSEQ_DATA_START46_MASK 0x000F /* WSEQ_DATA_START46 - [3:0] */
  5465. #define WM8995_WSEQ_DATA_START46_SHIFT 0 /* WSEQ_DATA_START46 - [3:0] */
  5466. #define WM8995_WSEQ_DATA_START46_WIDTH 4 /* WSEQ_DATA_START46 - [3:0] */
  5467. /*
  5468. * R12475 (0x30BB) - Write Sequencer 187
  5469. */
  5470. #define WM8995_WSEQ_EOS46 0x0100 /* WSEQ_EOS46 */
  5471. #define WM8995_WSEQ_EOS46_MASK 0x0100 /* WSEQ_EOS46 */
  5472. #define WM8995_WSEQ_EOS46_SHIFT 8 /* WSEQ_EOS46 */
  5473. #define WM8995_WSEQ_EOS46_WIDTH 1 /* WSEQ_EOS46 */
  5474. #define WM8995_WSEQ_DELAY46_MASK 0x000F /* WSEQ_DELAY46 - [3:0] */
  5475. #define WM8995_WSEQ_DELAY46_SHIFT 0 /* WSEQ_DELAY46 - [3:0] */
  5476. #define WM8995_WSEQ_DELAY46_WIDTH 4 /* WSEQ_DELAY46 - [3:0] */
  5477. /*
  5478. * R12476 (0x30BC) - Write Sequencer 188
  5479. */
  5480. #define WM8995_WSEQ_ADDR47_MASK 0x3FFF /* WSEQ_ADDR47 - [13:0] */
  5481. #define WM8995_WSEQ_ADDR47_SHIFT 0 /* WSEQ_ADDR47 - [13:0] */
  5482. #define WM8995_WSEQ_ADDR47_WIDTH 14 /* WSEQ_ADDR47 - [13:0] */
  5483. /*
  5484. * R12477 (0x30BD) - Write Sequencer 189
  5485. */
  5486. #define WM8995_WSEQ_DATA47_MASK 0x00FF /* WSEQ_DATA47 - [7:0] */
  5487. #define WM8995_WSEQ_DATA47_SHIFT 0 /* WSEQ_DATA47 - [7:0] */
  5488. #define WM8995_WSEQ_DATA47_WIDTH 8 /* WSEQ_DATA47 - [7:0] */
  5489. /*
  5490. * R12478 (0x30BE) - Write Sequencer 190
  5491. */
  5492. #define WM8995_WSEQ_DATA_WIDTH47_MASK 0x0700 /* WSEQ_DATA_WIDTH47 - [10:8] */
  5493. #define WM8995_WSEQ_DATA_WIDTH47_SHIFT 8 /* WSEQ_DATA_WIDTH47 - [10:8] */
  5494. #define WM8995_WSEQ_DATA_WIDTH47_WIDTH 3 /* WSEQ_DATA_WIDTH47 - [10:8] */
  5495. #define WM8995_WSEQ_DATA_START47_MASK 0x000F /* WSEQ_DATA_START47 - [3:0] */
  5496. #define WM8995_WSEQ_DATA_START47_SHIFT 0 /* WSEQ_DATA_START47 - [3:0] */
  5497. #define WM8995_WSEQ_DATA_START47_WIDTH 4 /* WSEQ_DATA_START47 - [3:0] */
  5498. /*
  5499. * R12479 (0x30BF) - Write Sequencer 191
  5500. */
  5501. #define WM8995_WSEQ_EOS47 0x0100 /* WSEQ_EOS47 */
  5502. #define WM8995_WSEQ_EOS47_MASK 0x0100 /* WSEQ_EOS47 */
  5503. #define WM8995_WSEQ_EOS47_SHIFT 8 /* WSEQ_EOS47 */
  5504. #define WM8995_WSEQ_EOS47_WIDTH 1 /* WSEQ_EOS47 */
  5505. #define WM8995_WSEQ_DELAY47_MASK 0x000F /* WSEQ_DELAY47 - [3:0] */
  5506. #define WM8995_WSEQ_DELAY47_SHIFT 0 /* WSEQ_DELAY47 - [3:0] */
  5507. #define WM8995_WSEQ_DELAY47_WIDTH 4 /* WSEQ_DELAY47 - [3:0] */
  5508. /*
  5509. * R12480 (0x30C0) - Write Sequencer 192
  5510. */
  5511. #define WM8995_WSEQ_ADDR48_MASK 0x3FFF /* WSEQ_ADDR48 - [13:0] */
  5512. #define WM8995_WSEQ_ADDR48_SHIFT 0 /* WSEQ_ADDR48 - [13:0] */
  5513. #define WM8995_WSEQ_ADDR48_WIDTH 14 /* WSEQ_ADDR48 - [13:0] */
  5514. /*
  5515. * R12481 (0x30C1) - Write Sequencer 193
  5516. */
  5517. #define WM8995_WSEQ_DATA48_MASK 0x00FF /* WSEQ_DATA48 - [7:0] */
  5518. #define WM8995_WSEQ_DATA48_SHIFT 0 /* WSEQ_DATA48 - [7:0] */
  5519. #define WM8995_WSEQ_DATA48_WIDTH 8 /* WSEQ_DATA48 - [7:0] */
  5520. /*
  5521. * R12482 (0x30C2) - Write Sequencer 194
  5522. */
  5523. #define WM8995_WSEQ_DATA_WIDTH48_MASK 0x0700 /* WSEQ_DATA_WIDTH48 - [10:8] */
  5524. #define WM8995_WSEQ_DATA_WIDTH48_SHIFT 8 /* WSEQ_DATA_WIDTH48 - [10:8] */
  5525. #define WM8995_WSEQ_DATA_WIDTH48_WIDTH 3 /* WSEQ_DATA_WIDTH48 - [10:8] */
  5526. #define WM8995_WSEQ_DATA_START48_MASK 0x000F /* WSEQ_DATA_START48 - [3:0] */
  5527. #define WM8995_WSEQ_DATA_START48_SHIFT 0 /* WSEQ_DATA_START48 - [3:0] */
  5528. #define WM8995_WSEQ_DATA_START48_WIDTH 4 /* WSEQ_DATA_START48 - [3:0] */
  5529. /*
  5530. * R12483 (0x30C3) - Write Sequencer 195
  5531. */
  5532. #define WM8995_WSEQ_EOS48 0x0100 /* WSEQ_EOS48 */
  5533. #define WM8995_WSEQ_EOS48_MASK 0x0100 /* WSEQ_EOS48 */
  5534. #define WM8995_WSEQ_EOS48_SHIFT 8 /* WSEQ_EOS48 */
  5535. #define WM8995_WSEQ_EOS48_WIDTH 1 /* WSEQ_EOS48 */
  5536. #define WM8995_WSEQ_DELAY48_MASK 0x000F /* WSEQ_DELAY48 - [3:0] */
  5537. #define WM8995_WSEQ_DELAY48_SHIFT 0 /* WSEQ_DELAY48 - [3:0] */
  5538. #define WM8995_WSEQ_DELAY48_WIDTH 4 /* WSEQ_DELAY48 - [3:0] */
  5539. /*
  5540. * R12484 (0x30C4) - Write Sequencer 196
  5541. */
  5542. #define WM8995_WSEQ_ADDR49_MASK 0x3FFF /* WSEQ_ADDR49 - [13:0] */
  5543. #define WM8995_WSEQ_ADDR49_SHIFT 0 /* WSEQ_ADDR49 - [13:0] */
  5544. #define WM8995_WSEQ_ADDR49_WIDTH 14 /* WSEQ_ADDR49 - [13:0] */
  5545. /*
  5546. * R12485 (0x30C5) - Write Sequencer 197
  5547. */
  5548. #define WM8995_WSEQ_DATA49_MASK 0x00FF /* WSEQ_DATA49 - [7:0] */
  5549. #define WM8995_WSEQ_DATA49_SHIFT 0 /* WSEQ_DATA49 - [7:0] */
  5550. #define WM8995_WSEQ_DATA49_WIDTH 8 /* WSEQ_DATA49 - [7:0] */
  5551. /*
  5552. * R12486 (0x30C6) - Write Sequencer 198
  5553. */
  5554. #define WM8995_WSEQ_DATA_WIDTH49_MASK 0x0700 /* WSEQ_DATA_WIDTH49 - [10:8] */
  5555. #define WM8995_WSEQ_DATA_WIDTH49_SHIFT 8 /* WSEQ_DATA_WIDTH49 - [10:8] */
  5556. #define WM8995_WSEQ_DATA_WIDTH49_WIDTH 3 /* WSEQ_DATA_WIDTH49 - [10:8] */
  5557. #define WM8995_WSEQ_DATA_START49_MASK 0x000F /* WSEQ_DATA_START49 - [3:0] */
  5558. #define WM8995_WSEQ_DATA_START49_SHIFT 0 /* WSEQ_DATA_START49 - [3:0] */
  5559. #define WM8995_WSEQ_DATA_START49_WIDTH 4 /* WSEQ_DATA_START49 - [3:0] */
  5560. /*
  5561. * R12487 (0x30C7) - Write Sequencer 199
  5562. */
  5563. #define WM8995_WSEQ_EOS49 0x0100 /* WSEQ_EOS49 */
  5564. #define WM8995_WSEQ_EOS49_MASK 0x0100 /* WSEQ_EOS49 */
  5565. #define WM8995_WSEQ_EOS49_SHIFT 8 /* WSEQ_EOS49 */
  5566. #define WM8995_WSEQ_EOS49_WIDTH 1 /* WSEQ_EOS49 */
  5567. #define WM8995_WSEQ_DELAY49_MASK 0x000F /* WSEQ_DELAY49 - [3:0] */
  5568. #define WM8995_WSEQ_DELAY49_SHIFT 0 /* WSEQ_DELAY49 - [3:0] */
  5569. #define WM8995_WSEQ_DELAY49_WIDTH 4 /* WSEQ_DELAY49 - [3:0] */
  5570. /*
  5571. * R12488 (0x30C8) - Write Sequencer 200
  5572. */
  5573. #define WM8995_WSEQ_ADDR50_MASK 0x3FFF /* WSEQ_ADDR50 - [13:0] */
  5574. #define WM8995_WSEQ_ADDR50_SHIFT 0 /* WSEQ_ADDR50 - [13:0] */
  5575. #define WM8995_WSEQ_ADDR50_WIDTH 14 /* WSEQ_ADDR50 - [13:0] */
  5576. /*
  5577. * R12489 (0x30C9) - Write Sequencer 201
  5578. */
  5579. #define WM8995_WSEQ_DATA50_MASK 0x00FF /* WSEQ_DATA50 - [7:0] */
  5580. #define WM8995_WSEQ_DATA50_SHIFT 0 /* WSEQ_DATA50 - [7:0] */
  5581. #define WM8995_WSEQ_DATA50_WIDTH 8 /* WSEQ_DATA50 - [7:0] */
  5582. /*
  5583. * R12490 (0x30CA) - Write Sequencer 202
  5584. */
  5585. #define WM8995_WSEQ_DATA_WIDTH50_MASK 0x0700 /* WSEQ_DATA_WIDTH50 - [10:8] */
  5586. #define WM8995_WSEQ_DATA_WIDTH50_SHIFT 8 /* WSEQ_DATA_WIDTH50 - [10:8] */
  5587. #define WM8995_WSEQ_DATA_WIDTH50_WIDTH 3 /* WSEQ_DATA_WIDTH50 - [10:8] */
  5588. #define WM8995_WSEQ_DATA_START50_MASK 0x000F /* WSEQ_DATA_START50 - [3:0] */
  5589. #define WM8995_WSEQ_DATA_START50_SHIFT 0 /* WSEQ_DATA_START50 - [3:0] */
  5590. #define WM8995_WSEQ_DATA_START50_WIDTH 4 /* WSEQ_DATA_START50 - [3:0] */
  5591. /*
  5592. * R12491 (0x30CB) - Write Sequencer 203
  5593. */
  5594. #define WM8995_WSEQ_EOS50 0x0100 /* WSEQ_EOS50 */
  5595. #define WM8995_WSEQ_EOS50_MASK 0x0100 /* WSEQ_EOS50 */
  5596. #define WM8995_WSEQ_EOS50_SHIFT 8 /* WSEQ_EOS50 */
  5597. #define WM8995_WSEQ_EOS50_WIDTH 1 /* WSEQ_EOS50 */
  5598. #define WM8995_WSEQ_DELAY50_MASK 0x000F /* WSEQ_DELAY50 - [3:0] */
  5599. #define WM8995_WSEQ_DELAY50_SHIFT 0 /* WSEQ_DELAY50 - [3:0] */
  5600. #define WM8995_WSEQ_DELAY50_WIDTH 4 /* WSEQ_DELAY50 - [3:0] */
  5601. /*
  5602. * R12492 (0x30CC) - Write Sequencer 204
  5603. */
  5604. #define WM8995_WSEQ_ADDR51_MASK 0x3FFF /* WSEQ_ADDR51 - [13:0] */
  5605. #define WM8995_WSEQ_ADDR51_SHIFT 0 /* WSEQ_ADDR51 - [13:0] */
  5606. #define WM8995_WSEQ_ADDR51_WIDTH 14 /* WSEQ_ADDR51 - [13:0] */
  5607. /*
  5608. * R12493 (0x30CD) - Write Sequencer 205
  5609. */
  5610. #define WM8995_WSEQ_DATA51_MASK 0x00FF /* WSEQ_DATA51 - [7:0] */
  5611. #define WM8995_WSEQ_DATA51_SHIFT 0 /* WSEQ_DATA51 - [7:0] */
  5612. #define WM8995_WSEQ_DATA51_WIDTH 8 /* WSEQ_DATA51 - [7:0] */
  5613. /*
  5614. * R12494 (0x30CE) - Write Sequencer 206
  5615. */
  5616. #define WM8995_WSEQ_DATA_WIDTH51_MASK 0x0700 /* WSEQ_DATA_WIDTH51 - [10:8] */
  5617. #define WM8995_WSEQ_DATA_WIDTH51_SHIFT 8 /* WSEQ_DATA_WIDTH51 - [10:8] */
  5618. #define WM8995_WSEQ_DATA_WIDTH51_WIDTH 3 /* WSEQ_DATA_WIDTH51 - [10:8] */
  5619. #define WM8995_WSEQ_DATA_START51_MASK 0x000F /* WSEQ_DATA_START51 - [3:0] */
  5620. #define WM8995_WSEQ_DATA_START51_SHIFT 0 /* WSEQ_DATA_START51 - [3:0] */
  5621. #define WM8995_WSEQ_DATA_START51_WIDTH 4 /* WSEQ_DATA_START51 - [3:0] */
  5622. /*
  5623. * R12495 (0x30CF) - Write Sequencer 207
  5624. */
  5625. #define WM8995_WSEQ_EOS51 0x0100 /* WSEQ_EOS51 */
  5626. #define WM8995_WSEQ_EOS51_MASK 0x0100 /* WSEQ_EOS51 */
  5627. #define WM8995_WSEQ_EOS51_SHIFT 8 /* WSEQ_EOS51 */
  5628. #define WM8995_WSEQ_EOS51_WIDTH 1 /* WSEQ_EOS51 */
  5629. #define WM8995_WSEQ_DELAY51_MASK 0x000F /* WSEQ_DELAY51 - [3:0] */
  5630. #define WM8995_WSEQ_DELAY51_SHIFT 0 /* WSEQ_DELAY51 - [3:0] */
  5631. #define WM8995_WSEQ_DELAY51_WIDTH 4 /* WSEQ_DELAY51 - [3:0] */
  5632. /*
  5633. * R12496 (0x30D0) - Write Sequencer 208
  5634. */
  5635. #define WM8995_WSEQ_ADDR52_MASK 0x3FFF /* WSEQ_ADDR52 - [13:0] */
  5636. #define WM8995_WSEQ_ADDR52_SHIFT 0 /* WSEQ_ADDR52 - [13:0] */
  5637. #define WM8995_WSEQ_ADDR52_WIDTH 14 /* WSEQ_ADDR52 - [13:0] */
  5638. /*
  5639. * R12497 (0x30D1) - Write Sequencer 209
  5640. */
  5641. #define WM8995_WSEQ_DATA52_MASK 0x00FF /* WSEQ_DATA52 - [7:0] */
  5642. #define WM8995_WSEQ_DATA52_SHIFT 0 /* WSEQ_DATA52 - [7:0] */
  5643. #define WM8995_WSEQ_DATA52_WIDTH 8 /* WSEQ_DATA52 - [7:0] */
  5644. /*
  5645. * R12498 (0x30D2) - Write Sequencer 210
  5646. */
  5647. #define WM8995_WSEQ_DATA_WIDTH52_MASK 0x0700 /* WSEQ_DATA_WIDTH52 - [10:8] */
  5648. #define WM8995_WSEQ_DATA_WIDTH52_SHIFT 8 /* WSEQ_DATA_WIDTH52 - [10:8] */
  5649. #define WM8995_WSEQ_DATA_WIDTH52_WIDTH 3 /* WSEQ_DATA_WIDTH52 - [10:8] */
  5650. #define WM8995_WSEQ_DATA_START52_MASK 0x000F /* WSEQ_DATA_START52 - [3:0] */
  5651. #define WM8995_WSEQ_DATA_START52_SHIFT 0 /* WSEQ_DATA_START52 - [3:0] */
  5652. #define WM8995_WSEQ_DATA_START52_WIDTH 4 /* WSEQ_DATA_START52 - [3:0] */
  5653. /*
  5654. * R12499 (0x30D3) - Write Sequencer 211
  5655. */
  5656. #define WM8995_WSEQ_EOS52 0x0100 /* WSEQ_EOS52 */
  5657. #define WM8995_WSEQ_EOS52_MASK 0x0100 /* WSEQ_EOS52 */
  5658. #define WM8995_WSEQ_EOS52_SHIFT 8 /* WSEQ_EOS52 */
  5659. #define WM8995_WSEQ_EOS52_WIDTH 1 /* WSEQ_EOS52 */
  5660. #define WM8995_WSEQ_DELAY52_MASK 0x000F /* WSEQ_DELAY52 - [3:0] */
  5661. #define WM8995_WSEQ_DELAY52_SHIFT 0 /* WSEQ_DELAY52 - [3:0] */
  5662. #define WM8995_WSEQ_DELAY52_WIDTH 4 /* WSEQ_DELAY52 - [3:0] */
  5663. /*
  5664. * R12500 (0x30D4) - Write Sequencer 212
  5665. */
  5666. #define WM8995_WSEQ_ADDR53_MASK 0x3FFF /* WSEQ_ADDR53 - [13:0] */
  5667. #define WM8995_WSEQ_ADDR53_SHIFT 0 /* WSEQ_ADDR53 - [13:0] */
  5668. #define WM8995_WSEQ_ADDR53_WIDTH 14 /* WSEQ_ADDR53 - [13:0] */
  5669. /*
  5670. * R12501 (0x30D5) - Write Sequencer 213
  5671. */
  5672. #define WM8995_WSEQ_DATA53_MASK 0x00FF /* WSEQ_DATA53 - [7:0] */
  5673. #define WM8995_WSEQ_DATA53_SHIFT 0 /* WSEQ_DATA53 - [7:0] */
  5674. #define WM8995_WSEQ_DATA53_WIDTH 8 /* WSEQ_DATA53 - [7:0] */
  5675. /*
  5676. * R12502 (0x30D6) - Write Sequencer 214
  5677. */
  5678. #define WM8995_WSEQ_DATA_WIDTH53_MASK 0x0700 /* WSEQ_DATA_WIDTH53 - [10:8] */
  5679. #define WM8995_WSEQ_DATA_WIDTH53_SHIFT 8 /* WSEQ_DATA_WIDTH53 - [10:8] */
  5680. #define WM8995_WSEQ_DATA_WIDTH53_WIDTH 3 /* WSEQ_DATA_WIDTH53 - [10:8] */
  5681. #define WM8995_WSEQ_DATA_START53_MASK 0x000F /* WSEQ_DATA_START53 - [3:0] */
  5682. #define WM8995_WSEQ_DATA_START53_SHIFT 0 /* WSEQ_DATA_START53 - [3:0] */
  5683. #define WM8995_WSEQ_DATA_START53_WIDTH 4 /* WSEQ_DATA_START53 - [3:0] */
  5684. /*
  5685. * R12503 (0x30D7) - Write Sequencer 215
  5686. */
  5687. #define WM8995_WSEQ_EOS53 0x0100 /* WSEQ_EOS53 */
  5688. #define WM8995_WSEQ_EOS53_MASK 0x0100 /* WSEQ_EOS53 */
  5689. #define WM8995_WSEQ_EOS53_SHIFT 8 /* WSEQ_EOS53 */
  5690. #define WM8995_WSEQ_EOS53_WIDTH 1 /* WSEQ_EOS53 */
  5691. #define WM8995_WSEQ_DELAY53_MASK 0x000F /* WSEQ_DELAY53 - [3:0] */
  5692. #define WM8995_WSEQ_DELAY53_SHIFT 0 /* WSEQ_DELAY53 - [3:0] */
  5693. #define WM8995_WSEQ_DELAY53_WIDTH 4 /* WSEQ_DELAY53 - [3:0] */
  5694. /*
  5695. * R12504 (0x30D8) - Write Sequencer 216
  5696. */
  5697. #define WM8995_WSEQ_ADDR54_MASK 0x3FFF /* WSEQ_ADDR54 - [13:0] */
  5698. #define WM8995_WSEQ_ADDR54_SHIFT 0 /* WSEQ_ADDR54 - [13:0] */
  5699. #define WM8995_WSEQ_ADDR54_WIDTH 14 /* WSEQ_ADDR54 - [13:0] */
  5700. /*
  5701. * R12505 (0x30D9) - Write Sequencer 217
  5702. */
  5703. #define WM8995_WSEQ_DATA54_MASK 0x00FF /* WSEQ_DATA54 - [7:0] */
  5704. #define WM8995_WSEQ_DATA54_SHIFT 0 /* WSEQ_DATA54 - [7:0] */
  5705. #define WM8995_WSEQ_DATA54_WIDTH 8 /* WSEQ_DATA54 - [7:0] */
  5706. /*
  5707. * R12506 (0x30DA) - Write Sequencer 218
  5708. */
  5709. #define WM8995_WSEQ_DATA_WIDTH54_MASK 0x0700 /* WSEQ_DATA_WIDTH54 - [10:8] */
  5710. #define WM8995_WSEQ_DATA_WIDTH54_SHIFT 8 /* WSEQ_DATA_WIDTH54 - [10:8] */
  5711. #define WM8995_WSEQ_DATA_WIDTH54_WIDTH 3 /* WSEQ_DATA_WIDTH54 - [10:8] */
  5712. #define WM8995_WSEQ_DATA_START54_MASK 0x000F /* WSEQ_DATA_START54 - [3:0] */
  5713. #define WM8995_WSEQ_DATA_START54_SHIFT 0 /* WSEQ_DATA_START54 - [3:0] */
  5714. #define WM8995_WSEQ_DATA_START54_WIDTH 4 /* WSEQ_DATA_START54 - [3:0] */
  5715. /*
  5716. * R12507 (0x30DB) - Write Sequencer 219
  5717. */
  5718. #define WM8995_WSEQ_EOS54 0x0100 /* WSEQ_EOS54 */
  5719. #define WM8995_WSEQ_EOS54_MASK 0x0100 /* WSEQ_EOS54 */
  5720. #define WM8995_WSEQ_EOS54_SHIFT 8 /* WSEQ_EOS54 */
  5721. #define WM8995_WSEQ_EOS54_WIDTH 1 /* WSEQ_EOS54 */
  5722. #define WM8995_WSEQ_DELAY54_MASK 0x000F /* WSEQ_DELAY54 - [3:0] */
  5723. #define WM8995_WSEQ_DELAY54_SHIFT 0 /* WSEQ_DELAY54 - [3:0] */
  5724. #define WM8995_WSEQ_DELAY54_WIDTH 4 /* WSEQ_DELAY54 - [3:0] */
  5725. /*
  5726. * R12508 (0x30DC) - Write Sequencer 220
  5727. */
  5728. #define WM8995_WSEQ_ADDR55_MASK 0x3FFF /* WSEQ_ADDR55 - [13:0] */
  5729. #define WM8995_WSEQ_ADDR55_SHIFT 0 /* WSEQ_ADDR55 - [13:0] */
  5730. #define WM8995_WSEQ_ADDR55_WIDTH 14 /* WSEQ_ADDR55 - [13:0] */
  5731. /*
  5732. * R12509 (0x30DD) - Write Sequencer 221
  5733. */
  5734. #define WM8995_WSEQ_DATA55_MASK 0x00FF /* WSEQ_DATA55 - [7:0] */
  5735. #define WM8995_WSEQ_DATA55_SHIFT 0 /* WSEQ_DATA55 - [7:0] */
  5736. #define WM8995_WSEQ_DATA55_WIDTH 8 /* WSEQ_DATA55 - [7:0] */
  5737. /*
  5738. * R12510 (0x30DE) - Write Sequencer 222
  5739. */
  5740. #define WM8995_WSEQ_DATA_WIDTH55_MASK 0x0700 /* WSEQ_DATA_WIDTH55 - [10:8] */
  5741. #define WM8995_WSEQ_DATA_WIDTH55_SHIFT 8 /* WSEQ_DATA_WIDTH55 - [10:8] */
  5742. #define WM8995_WSEQ_DATA_WIDTH55_WIDTH 3 /* WSEQ_DATA_WIDTH55 - [10:8] */
  5743. #define WM8995_WSEQ_DATA_START55_MASK 0x000F /* WSEQ_DATA_START55 - [3:0] */
  5744. #define WM8995_WSEQ_DATA_START55_SHIFT 0 /* WSEQ_DATA_START55 - [3:0] */
  5745. #define WM8995_WSEQ_DATA_START55_WIDTH 4 /* WSEQ_DATA_START55 - [3:0] */
  5746. /*
  5747. * R12511 (0x30DF) - Write Sequencer 223
  5748. */
  5749. #define WM8995_WSEQ_EOS55 0x0100 /* WSEQ_EOS55 */
  5750. #define WM8995_WSEQ_EOS55_MASK 0x0100 /* WSEQ_EOS55 */
  5751. #define WM8995_WSEQ_EOS55_SHIFT 8 /* WSEQ_EOS55 */
  5752. #define WM8995_WSEQ_EOS55_WIDTH 1 /* WSEQ_EOS55 */
  5753. #define WM8995_WSEQ_DELAY55_MASK 0x000F /* WSEQ_DELAY55 - [3:0] */
  5754. #define WM8995_WSEQ_DELAY55_SHIFT 0 /* WSEQ_DELAY55 - [3:0] */
  5755. #define WM8995_WSEQ_DELAY55_WIDTH 4 /* WSEQ_DELAY55 - [3:0] */
  5756. /*
  5757. * R12512 (0x30E0) - Write Sequencer 224
  5758. */
  5759. #define WM8995_WSEQ_ADDR56_MASK 0x3FFF /* WSEQ_ADDR56 - [13:0] */
  5760. #define WM8995_WSEQ_ADDR56_SHIFT 0 /* WSEQ_ADDR56 - [13:0] */
  5761. #define WM8995_WSEQ_ADDR56_WIDTH 14 /* WSEQ_ADDR56 - [13:0] */
  5762. /*
  5763. * R12513 (0x30E1) - Write Sequencer 225
  5764. */
  5765. #define WM8995_WSEQ_DATA56_MASK 0x00FF /* WSEQ_DATA56 - [7:0] */
  5766. #define WM8995_WSEQ_DATA56_SHIFT 0 /* WSEQ_DATA56 - [7:0] */
  5767. #define WM8995_WSEQ_DATA56_WIDTH 8 /* WSEQ_DATA56 - [7:0] */
  5768. /*
  5769. * R12514 (0x30E2) - Write Sequencer 226
  5770. */
  5771. #define WM8995_WSEQ_DATA_WIDTH56_MASK 0x0700 /* WSEQ_DATA_WIDTH56 - [10:8] */
  5772. #define WM8995_WSEQ_DATA_WIDTH56_SHIFT 8 /* WSEQ_DATA_WIDTH56 - [10:8] */
  5773. #define WM8995_WSEQ_DATA_WIDTH56_WIDTH 3 /* WSEQ_DATA_WIDTH56 - [10:8] */
  5774. #define WM8995_WSEQ_DATA_START56_MASK 0x000F /* WSEQ_DATA_START56 - [3:0] */
  5775. #define WM8995_WSEQ_DATA_START56_SHIFT 0 /* WSEQ_DATA_START56 - [3:0] */
  5776. #define WM8995_WSEQ_DATA_START56_WIDTH 4 /* WSEQ_DATA_START56 - [3:0] */
  5777. /*
  5778. * R12515 (0x30E3) - Write Sequencer 227
  5779. */
  5780. #define WM8995_WSEQ_EOS56 0x0100 /* WSEQ_EOS56 */
  5781. #define WM8995_WSEQ_EOS56_MASK 0x0100 /* WSEQ_EOS56 */
  5782. #define WM8995_WSEQ_EOS56_SHIFT 8 /* WSEQ_EOS56 */
  5783. #define WM8995_WSEQ_EOS56_WIDTH 1 /* WSEQ_EOS56 */
  5784. #define WM8995_WSEQ_DELAY56_MASK 0x000F /* WSEQ_DELAY56 - [3:0] */
  5785. #define WM8995_WSEQ_DELAY56_SHIFT 0 /* WSEQ_DELAY56 - [3:0] */
  5786. #define WM8995_WSEQ_DELAY56_WIDTH 4 /* WSEQ_DELAY56 - [3:0] */
  5787. /*
  5788. * R12516 (0x30E4) - Write Sequencer 228
  5789. */
  5790. #define WM8995_WSEQ_ADDR57_MASK 0x3FFF /* WSEQ_ADDR57 - [13:0] */
  5791. #define WM8995_WSEQ_ADDR57_SHIFT 0 /* WSEQ_ADDR57 - [13:0] */
  5792. #define WM8995_WSEQ_ADDR57_WIDTH 14 /* WSEQ_ADDR57 - [13:0] */
  5793. /*
  5794. * R12517 (0x30E5) - Write Sequencer 229
  5795. */
  5796. #define WM8995_WSEQ_DATA57_MASK 0x00FF /* WSEQ_DATA57 - [7:0] */
  5797. #define WM8995_WSEQ_DATA57_SHIFT 0 /* WSEQ_DATA57 - [7:0] */
  5798. #define WM8995_WSEQ_DATA57_WIDTH 8 /* WSEQ_DATA57 - [7:0] */
  5799. /*
  5800. * R12518 (0x30E6) - Write Sequencer 230
  5801. */
  5802. #define WM8995_WSEQ_DATA_WIDTH57_MASK 0x0700 /* WSEQ_DATA_WIDTH57 - [10:8] */
  5803. #define WM8995_WSEQ_DATA_WIDTH57_SHIFT 8 /* WSEQ_DATA_WIDTH57 - [10:8] */
  5804. #define WM8995_WSEQ_DATA_WIDTH57_WIDTH 3 /* WSEQ_DATA_WIDTH57 - [10:8] */
  5805. #define WM8995_WSEQ_DATA_START57_MASK 0x000F /* WSEQ_DATA_START57 - [3:0] */
  5806. #define WM8995_WSEQ_DATA_START57_SHIFT 0 /* WSEQ_DATA_START57 - [3:0] */
  5807. #define WM8995_WSEQ_DATA_START57_WIDTH 4 /* WSEQ_DATA_START57 - [3:0] */
  5808. /*
  5809. * R12519 (0x30E7) - Write Sequencer 231
  5810. */
  5811. #define WM8995_WSEQ_EOS57 0x0100 /* WSEQ_EOS57 */
  5812. #define WM8995_WSEQ_EOS57_MASK 0x0100 /* WSEQ_EOS57 */
  5813. #define WM8995_WSEQ_EOS57_SHIFT 8 /* WSEQ_EOS57 */
  5814. #define WM8995_WSEQ_EOS57_WIDTH 1 /* WSEQ_EOS57 */
  5815. #define WM8995_WSEQ_DELAY57_MASK 0x000F /* WSEQ_DELAY57 - [3:0] */
  5816. #define WM8995_WSEQ_DELAY57_SHIFT 0 /* WSEQ_DELAY57 - [3:0] */
  5817. #define WM8995_WSEQ_DELAY57_WIDTH 4 /* WSEQ_DELAY57 - [3:0] */
  5818. /*
  5819. * R12520 (0x30E8) - Write Sequencer 232
  5820. */
  5821. #define WM8995_WSEQ_ADDR58_MASK 0x3FFF /* WSEQ_ADDR58 - [13:0] */
  5822. #define WM8995_WSEQ_ADDR58_SHIFT 0 /* WSEQ_ADDR58 - [13:0] */
  5823. #define WM8995_WSEQ_ADDR58_WIDTH 14 /* WSEQ_ADDR58 - [13:0] */
  5824. /*
  5825. * R12521 (0x30E9) - Write Sequencer 233
  5826. */
  5827. #define WM8995_WSEQ_DATA58_MASK 0x00FF /* WSEQ_DATA58 - [7:0] */
  5828. #define WM8995_WSEQ_DATA58_SHIFT 0 /* WSEQ_DATA58 - [7:0] */
  5829. #define WM8995_WSEQ_DATA58_WIDTH 8 /* WSEQ_DATA58 - [7:0] */
  5830. /*
  5831. * R12522 (0x30EA) - Write Sequencer 234
  5832. */
  5833. #define WM8995_WSEQ_DATA_WIDTH58_MASK 0x0700 /* WSEQ_DATA_WIDTH58 - [10:8] */
  5834. #define WM8995_WSEQ_DATA_WIDTH58_SHIFT 8 /* WSEQ_DATA_WIDTH58 - [10:8] */
  5835. #define WM8995_WSEQ_DATA_WIDTH58_WIDTH 3 /* WSEQ_DATA_WIDTH58 - [10:8] */
  5836. #define WM8995_WSEQ_DATA_START58_MASK 0x000F /* WSEQ_DATA_START58 - [3:0] */
  5837. #define WM8995_WSEQ_DATA_START58_SHIFT 0 /* WSEQ_DATA_START58 - [3:0] */
  5838. #define WM8995_WSEQ_DATA_START58_WIDTH 4 /* WSEQ_DATA_START58 - [3:0] */
  5839. /*
  5840. * R12523 (0x30EB) - Write Sequencer 235
  5841. */
  5842. #define WM8995_WSEQ_EOS58 0x0100 /* WSEQ_EOS58 */
  5843. #define WM8995_WSEQ_EOS58_MASK 0x0100 /* WSEQ_EOS58 */
  5844. #define WM8995_WSEQ_EOS58_SHIFT 8 /* WSEQ_EOS58 */
  5845. #define WM8995_WSEQ_EOS58_WIDTH 1 /* WSEQ_EOS58 */
  5846. #define WM8995_WSEQ_DELAY58_MASK 0x000F /* WSEQ_DELAY58 - [3:0] */
  5847. #define WM8995_WSEQ_DELAY58_SHIFT 0 /* WSEQ_DELAY58 - [3:0] */
  5848. #define WM8995_WSEQ_DELAY58_WIDTH 4 /* WSEQ_DELAY58 - [3:0] */
  5849. /*
  5850. * R12524 (0x30EC) - Write Sequencer 236
  5851. */
  5852. #define WM8995_WSEQ_ADDR59_MASK 0x3FFF /* WSEQ_ADDR59 - [13:0] */
  5853. #define WM8995_WSEQ_ADDR59_SHIFT 0 /* WSEQ_ADDR59 - [13:0] */
  5854. #define WM8995_WSEQ_ADDR59_WIDTH 14 /* WSEQ_ADDR59 - [13:0] */
  5855. /*
  5856. * R12525 (0x30ED) - Write Sequencer 237
  5857. */
  5858. #define WM8995_WSEQ_DATA59_MASK 0x00FF /* WSEQ_DATA59 - [7:0] */
  5859. #define WM8995_WSEQ_DATA59_SHIFT 0 /* WSEQ_DATA59 - [7:0] */
  5860. #define WM8995_WSEQ_DATA59_WIDTH 8 /* WSEQ_DATA59 - [7:0] */
  5861. /*
  5862. * R12526 (0x30EE) - Write Sequencer 238
  5863. */
  5864. #define WM8995_WSEQ_DATA_WIDTH59_MASK 0x0700 /* WSEQ_DATA_WIDTH59 - [10:8] */
  5865. #define WM8995_WSEQ_DATA_WIDTH59_SHIFT 8 /* WSEQ_DATA_WIDTH59 - [10:8] */
  5866. #define WM8995_WSEQ_DATA_WIDTH59_WIDTH 3 /* WSEQ_DATA_WIDTH59 - [10:8] */
  5867. #define WM8995_WSEQ_DATA_START59_MASK 0x000F /* WSEQ_DATA_START59 - [3:0] */
  5868. #define WM8995_WSEQ_DATA_START59_SHIFT 0 /* WSEQ_DATA_START59 - [3:0] */
  5869. #define WM8995_WSEQ_DATA_START59_WIDTH 4 /* WSEQ_DATA_START59 - [3:0] */
  5870. /*
  5871. * R12527 (0x30EF) - Write Sequencer 239
  5872. */
  5873. #define WM8995_WSEQ_EOS59 0x0100 /* WSEQ_EOS59 */
  5874. #define WM8995_WSEQ_EOS59_MASK 0x0100 /* WSEQ_EOS59 */
  5875. #define WM8995_WSEQ_EOS59_SHIFT 8 /* WSEQ_EOS59 */
  5876. #define WM8995_WSEQ_EOS59_WIDTH 1 /* WSEQ_EOS59 */
  5877. #define WM8995_WSEQ_DELAY59_MASK 0x000F /* WSEQ_DELAY59 - [3:0] */
  5878. #define WM8995_WSEQ_DELAY59_SHIFT 0 /* WSEQ_DELAY59 - [3:0] */
  5879. #define WM8995_WSEQ_DELAY59_WIDTH 4 /* WSEQ_DELAY59 - [3:0] */
  5880. /*
  5881. * R12528 (0x30F0) - Write Sequencer 240
  5882. */
  5883. #define WM8995_WSEQ_ADDR60_MASK 0x3FFF /* WSEQ_ADDR60 - [13:0] */
  5884. #define WM8995_WSEQ_ADDR60_SHIFT 0 /* WSEQ_ADDR60 - [13:0] */
  5885. #define WM8995_WSEQ_ADDR60_WIDTH 14 /* WSEQ_ADDR60 - [13:0] */
  5886. /*
  5887. * R12529 (0x30F1) - Write Sequencer 241
  5888. */
  5889. #define WM8995_WSEQ_DATA60_MASK 0x00FF /* WSEQ_DATA60 - [7:0] */
  5890. #define WM8995_WSEQ_DATA60_SHIFT 0 /* WSEQ_DATA60 - [7:0] */
  5891. #define WM8995_WSEQ_DATA60_WIDTH 8 /* WSEQ_DATA60 - [7:0] */
  5892. /*
  5893. * R12530 (0x30F2) - Write Sequencer 242
  5894. */
  5895. #define WM8995_WSEQ_DATA_WIDTH60_MASK 0x0700 /* WSEQ_DATA_WIDTH60 - [10:8] */
  5896. #define WM8995_WSEQ_DATA_WIDTH60_SHIFT 8 /* WSEQ_DATA_WIDTH60 - [10:8] */
  5897. #define WM8995_WSEQ_DATA_WIDTH60_WIDTH 3 /* WSEQ_DATA_WIDTH60 - [10:8] */
  5898. #define WM8995_WSEQ_DATA_START60_MASK 0x000F /* WSEQ_DATA_START60 - [3:0] */
  5899. #define WM8995_WSEQ_DATA_START60_SHIFT 0 /* WSEQ_DATA_START60 - [3:0] */
  5900. #define WM8995_WSEQ_DATA_START60_WIDTH 4 /* WSEQ_DATA_START60 - [3:0] */
  5901. /*
  5902. * R12531 (0x30F3) - Write Sequencer 243
  5903. */
  5904. #define WM8995_WSEQ_EOS60 0x0100 /* WSEQ_EOS60 */
  5905. #define WM8995_WSEQ_EOS60_MASK 0x0100 /* WSEQ_EOS60 */
  5906. #define WM8995_WSEQ_EOS60_SHIFT 8 /* WSEQ_EOS60 */
  5907. #define WM8995_WSEQ_EOS60_WIDTH 1 /* WSEQ_EOS60 */
  5908. #define WM8995_WSEQ_DELAY60_MASK 0x000F /* WSEQ_DELAY60 - [3:0] */
  5909. #define WM8995_WSEQ_DELAY60_SHIFT 0 /* WSEQ_DELAY60 - [3:0] */
  5910. #define WM8995_WSEQ_DELAY60_WIDTH 4 /* WSEQ_DELAY60 - [3:0] */
  5911. /*
  5912. * R12532 (0x30F4) - Write Sequencer 244
  5913. */
  5914. #define WM8995_WSEQ_ADDR61_MASK 0x3FFF /* WSEQ_ADDR61 - [13:0] */
  5915. #define WM8995_WSEQ_ADDR61_SHIFT 0 /* WSEQ_ADDR61 - [13:0] */
  5916. #define WM8995_WSEQ_ADDR61_WIDTH 14 /* WSEQ_ADDR61 - [13:0] */
  5917. /*
  5918. * R12533 (0x30F5) - Write Sequencer 245
  5919. */
  5920. #define WM8995_WSEQ_DATA61_MASK 0x00FF /* WSEQ_DATA61 - [7:0] */
  5921. #define WM8995_WSEQ_DATA61_SHIFT 0 /* WSEQ_DATA61 - [7:0] */
  5922. #define WM8995_WSEQ_DATA61_WIDTH 8 /* WSEQ_DATA61 - [7:0] */
  5923. /*
  5924. * R12534 (0x30F6) - Write Sequencer 246
  5925. */
  5926. #define WM8995_WSEQ_DATA_WIDTH61_MASK 0x0700 /* WSEQ_DATA_WIDTH61 - [10:8] */
  5927. #define WM8995_WSEQ_DATA_WIDTH61_SHIFT 8 /* WSEQ_DATA_WIDTH61 - [10:8] */
  5928. #define WM8995_WSEQ_DATA_WIDTH61_WIDTH 3 /* WSEQ_DATA_WIDTH61 - [10:8] */
  5929. #define WM8995_WSEQ_DATA_START61_MASK 0x000F /* WSEQ_DATA_START61 - [3:0] */
  5930. #define WM8995_WSEQ_DATA_START61_SHIFT 0 /* WSEQ_DATA_START61 - [3:0] */
  5931. #define WM8995_WSEQ_DATA_START61_WIDTH 4 /* WSEQ_DATA_START61 - [3:0] */
  5932. /*
  5933. * R12535 (0x30F7) - Write Sequencer 247
  5934. */
  5935. #define WM8995_WSEQ_EOS61 0x0100 /* WSEQ_EOS61 */
  5936. #define WM8995_WSEQ_EOS61_MASK 0x0100 /* WSEQ_EOS61 */
  5937. #define WM8995_WSEQ_EOS61_SHIFT 8 /* WSEQ_EOS61 */
  5938. #define WM8995_WSEQ_EOS61_WIDTH 1 /* WSEQ_EOS61 */
  5939. #define WM8995_WSEQ_DELAY61_MASK 0x000F /* WSEQ_DELAY61 - [3:0] */
  5940. #define WM8995_WSEQ_DELAY61_SHIFT 0 /* WSEQ_DELAY61 - [3:0] */
  5941. #define WM8995_WSEQ_DELAY61_WIDTH 4 /* WSEQ_DELAY61 - [3:0] */
  5942. /*
  5943. * R12536 (0x30F8) - Write Sequencer 248
  5944. */
  5945. #define WM8995_WSEQ_ADDR62_MASK 0x3FFF /* WSEQ_ADDR62 - [13:0] */
  5946. #define WM8995_WSEQ_ADDR62_SHIFT 0 /* WSEQ_ADDR62 - [13:0] */
  5947. #define WM8995_WSEQ_ADDR62_WIDTH 14 /* WSEQ_ADDR62 - [13:0] */
  5948. /*
  5949. * R12537 (0x30F9) - Write Sequencer 249
  5950. */
  5951. #define WM8995_WSEQ_DATA62_MASK 0x00FF /* WSEQ_DATA62 - [7:0] */
  5952. #define WM8995_WSEQ_DATA62_SHIFT 0 /* WSEQ_DATA62 - [7:0] */
  5953. #define WM8995_WSEQ_DATA62_WIDTH 8 /* WSEQ_DATA62 - [7:0] */
  5954. /*
  5955. * R12538 (0x30FA) - Write Sequencer 250
  5956. */
  5957. #define WM8995_WSEQ_DATA_WIDTH62_MASK 0x0700 /* WSEQ_DATA_WIDTH62 - [10:8] */
  5958. #define WM8995_WSEQ_DATA_WIDTH62_SHIFT 8 /* WSEQ_DATA_WIDTH62 - [10:8] */
  5959. #define WM8995_WSEQ_DATA_WIDTH62_WIDTH 3 /* WSEQ_DATA_WIDTH62 - [10:8] */
  5960. #define WM8995_WSEQ_DATA_START62_MASK 0x000F /* WSEQ_DATA_START62 - [3:0] */
  5961. #define WM8995_WSEQ_DATA_START62_SHIFT 0 /* WSEQ_DATA_START62 - [3:0] */
  5962. #define WM8995_WSEQ_DATA_START62_WIDTH 4 /* WSEQ_DATA_START62 - [3:0] */
  5963. /*
  5964. * R12539 (0x30FB) - Write Sequencer 251
  5965. */
  5966. #define WM8995_WSEQ_EOS62 0x0100 /* WSEQ_EOS62 */
  5967. #define WM8995_WSEQ_EOS62_MASK 0x0100 /* WSEQ_EOS62 */
  5968. #define WM8995_WSEQ_EOS62_SHIFT 8 /* WSEQ_EOS62 */
  5969. #define WM8995_WSEQ_EOS62_WIDTH 1 /* WSEQ_EOS62 */
  5970. #define WM8995_WSEQ_DELAY62_MASK 0x000F /* WSEQ_DELAY62 - [3:0] */
  5971. #define WM8995_WSEQ_DELAY62_SHIFT 0 /* WSEQ_DELAY62 - [3:0] */
  5972. #define WM8995_WSEQ_DELAY62_WIDTH 4 /* WSEQ_DELAY62 - [3:0] */
  5973. /*
  5974. * R12540 (0x30FC) - Write Sequencer 252
  5975. */
  5976. #define WM8995_WSEQ_ADDR63_MASK 0x3FFF /* WSEQ_ADDR63 - [13:0] */
  5977. #define WM8995_WSEQ_ADDR63_SHIFT 0 /* WSEQ_ADDR63 - [13:0] */
  5978. #define WM8995_WSEQ_ADDR63_WIDTH 14 /* WSEQ_ADDR63 - [13:0] */
  5979. /*
  5980. * R12541 (0x30FD) - Write Sequencer 253
  5981. */
  5982. #define WM8995_WSEQ_DATA63_MASK 0x00FF /* WSEQ_DATA63 - [7:0] */
  5983. #define WM8995_WSEQ_DATA63_SHIFT 0 /* WSEQ_DATA63 - [7:0] */
  5984. #define WM8995_WSEQ_DATA63_WIDTH 8 /* WSEQ_DATA63 - [7:0] */
  5985. /*
  5986. * R12542 (0x30FE) - Write Sequencer 254
  5987. */
  5988. #define WM8995_WSEQ_DATA_WIDTH63_MASK 0x0700 /* WSEQ_DATA_WIDTH63 - [10:8] */
  5989. #define WM8995_WSEQ_DATA_WIDTH63_SHIFT 8 /* WSEQ_DATA_WIDTH63 - [10:8] */
  5990. #define WM8995_WSEQ_DATA_WIDTH63_WIDTH 3 /* WSEQ_DATA_WIDTH63 - [10:8] */
  5991. #define WM8995_WSEQ_DATA_START63_MASK 0x000F /* WSEQ_DATA_START63 - [3:0] */
  5992. #define WM8995_WSEQ_DATA_START63_SHIFT 0 /* WSEQ_DATA_START63 - [3:0] */
  5993. #define WM8995_WSEQ_DATA_START63_WIDTH 4 /* WSEQ_DATA_START63 - [3:0] */
  5994. /*
  5995. * R12543 (0x30FF) - Write Sequencer 255
  5996. */
  5997. #define WM8995_WSEQ_EOS63 0x0100 /* WSEQ_EOS63 */
  5998. #define WM8995_WSEQ_EOS63_MASK 0x0100 /* WSEQ_EOS63 */
  5999. #define WM8995_WSEQ_EOS63_SHIFT 8 /* WSEQ_EOS63 */
  6000. #define WM8995_WSEQ_EOS63_WIDTH 1 /* WSEQ_EOS63 */
  6001. #define WM8995_WSEQ_DELAY63_MASK 0x000F /* WSEQ_DELAY63 - [3:0] */
  6002. #define WM8995_WSEQ_DELAY63_SHIFT 0 /* WSEQ_DELAY63 - [3:0] */
  6003. #define WM8995_WSEQ_DELAY63_WIDTH 4 /* WSEQ_DELAY63 - [3:0] */
  6004. /*
  6005. * R12544 (0x3100) - Write Sequencer 256
  6006. */
  6007. #define WM8995_WSEQ_ADDR64_MASK 0x3FFF /* WSEQ_ADDR64 - [13:0] */
  6008. #define WM8995_WSEQ_ADDR64_SHIFT 0 /* WSEQ_ADDR64 - [13:0] */
  6009. #define WM8995_WSEQ_ADDR64_WIDTH 14 /* WSEQ_ADDR64 - [13:0] */
  6010. /*
  6011. * R12545 (0x3101) - Write Sequencer 257
  6012. */
  6013. #define WM8995_WSEQ_DATA64_MASK 0x00FF /* WSEQ_DATA64 - [7:0] */
  6014. #define WM8995_WSEQ_DATA64_SHIFT 0 /* WSEQ_DATA64 - [7:0] */
  6015. #define WM8995_WSEQ_DATA64_WIDTH 8 /* WSEQ_DATA64 - [7:0] */
  6016. /*
  6017. * R12546 (0x3102) - Write Sequencer 258
  6018. */
  6019. #define WM8995_WSEQ_DATA_WIDTH64_MASK 0x0700 /* WSEQ_DATA_WIDTH64 - [10:8] */
  6020. #define WM8995_WSEQ_DATA_WIDTH64_SHIFT 8 /* WSEQ_DATA_WIDTH64 - [10:8] */
  6021. #define WM8995_WSEQ_DATA_WIDTH64_WIDTH 3 /* WSEQ_DATA_WIDTH64 - [10:8] */
  6022. #define WM8995_WSEQ_DATA_START64_MASK 0x000F /* WSEQ_DATA_START64 - [3:0] */
  6023. #define WM8995_WSEQ_DATA_START64_SHIFT 0 /* WSEQ_DATA_START64 - [3:0] */
  6024. #define WM8995_WSEQ_DATA_START64_WIDTH 4 /* WSEQ_DATA_START64 - [3:0] */
  6025. /*
  6026. * R12547 (0x3103) - Write Sequencer 259
  6027. */
  6028. #define WM8995_WSEQ_EOS64 0x0100 /* WSEQ_EOS64 */
  6029. #define WM8995_WSEQ_EOS64_MASK 0x0100 /* WSEQ_EOS64 */
  6030. #define WM8995_WSEQ_EOS64_SHIFT 8 /* WSEQ_EOS64 */
  6031. #define WM8995_WSEQ_EOS64_WIDTH 1 /* WSEQ_EOS64 */
  6032. #define WM8995_WSEQ_DELAY64_MASK 0x000F /* WSEQ_DELAY64 - [3:0] */
  6033. #define WM8995_WSEQ_DELAY64_SHIFT 0 /* WSEQ_DELAY64 - [3:0] */
  6034. #define WM8995_WSEQ_DELAY64_WIDTH 4 /* WSEQ_DELAY64 - [3:0] */
  6035. /*
  6036. * R12548 (0x3104) - Write Sequencer 260
  6037. */
  6038. #define WM8995_WSEQ_ADDR65_MASK 0x3FFF /* WSEQ_ADDR65 - [13:0] */
  6039. #define WM8995_WSEQ_ADDR65_SHIFT 0 /* WSEQ_ADDR65 - [13:0] */
  6040. #define WM8995_WSEQ_ADDR65_WIDTH 14 /* WSEQ_ADDR65 - [13:0] */
  6041. /*
  6042. * R12549 (0x3105) - Write Sequencer 261
  6043. */
  6044. #define WM8995_WSEQ_DATA65_MASK 0x00FF /* WSEQ_DATA65 - [7:0] */
  6045. #define WM8995_WSEQ_DATA65_SHIFT 0 /* WSEQ_DATA65 - [7:0] */
  6046. #define WM8995_WSEQ_DATA65_WIDTH 8 /* WSEQ_DATA65 - [7:0] */
  6047. /*
  6048. * R12550 (0x3106) - Write Sequencer 262
  6049. */
  6050. #define WM8995_WSEQ_DATA_WIDTH65_MASK 0x0700 /* WSEQ_DATA_WIDTH65 - [10:8] */
  6051. #define WM8995_WSEQ_DATA_WIDTH65_SHIFT 8 /* WSEQ_DATA_WIDTH65 - [10:8] */
  6052. #define WM8995_WSEQ_DATA_WIDTH65_WIDTH 3 /* WSEQ_DATA_WIDTH65 - [10:8] */
  6053. #define WM8995_WSEQ_DATA_START65_MASK 0x000F /* WSEQ_DATA_START65 - [3:0] */
  6054. #define WM8995_WSEQ_DATA_START65_SHIFT 0 /* WSEQ_DATA_START65 - [3:0] */
  6055. #define WM8995_WSEQ_DATA_START65_WIDTH 4 /* WSEQ_DATA_START65 - [3:0] */
  6056. /*
  6057. * R12551 (0x3107) - Write Sequencer 263
  6058. */
  6059. #define WM8995_WSEQ_EOS65 0x0100 /* WSEQ_EOS65 */
  6060. #define WM8995_WSEQ_EOS65_MASK 0x0100 /* WSEQ_EOS65 */
  6061. #define WM8995_WSEQ_EOS65_SHIFT 8 /* WSEQ_EOS65 */
  6062. #define WM8995_WSEQ_EOS65_WIDTH 1 /* WSEQ_EOS65 */
  6063. #define WM8995_WSEQ_DELAY65_MASK 0x000F /* WSEQ_DELAY65 - [3:0] */
  6064. #define WM8995_WSEQ_DELAY65_SHIFT 0 /* WSEQ_DELAY65 - [3:0] */
  6065. #define WM8995_WSEQ_DELAY65_WIDTH 4 /* WSEQ_DELAY65 - [3:0] */
  6066. /*
  6067. * R12552 (0x3108) - Write Sequencer 264
  6068. */
  6069. #define WM8995_WSEQ_ADDR66_MASK 0x3FFF /* WSEQ_ADDR66 - [13:0] */
  6070. #define WM8995_WSEQ_ADDR66_SHIFT 0 /* WSEQ_ADDR66 - [13:0] */
  6071. #define WM8995_WSEQ_ADDR66_WIDTH 14 /* WSEQ_ADDR66 - [13:0] */
  6072. /*
  6073. * R12553 (0x3109) - Write Sequencer 265
  6074. */
  6075. #define WM8995_WSEQ_DATA66_MASK 0x00FF /* WSEQ_DATA66 - [7:0] */
  6076. #define WM8995_WSEQ_DATA66_SHIFT 0 /* WSEQ_DATA66 - [7:0] */
  6077. #define WM8995_WSEQ_DATA66_WIDTH 8 /* WSEQ_DATA66 - [7:0] */
  6078. /*
  6079. * R12554 (0x310A) - Write Sequencer 266
  6080. */
  6081. #define WM8995_WSEQ_DATA_WIDTH66_MASK 0x0700 /* WSEQ_DATA_WIDTH66 - [10:8] */
  6082. #define WM8995_WSEQ_DATA_WIDTH66_SHIFT 8 /* WSEQ_DATA_WIDTH66 - [10:8] */
  6083. #define WM8995_WSEQ_DATA_WIDTH66_WIDTH 3 /* WSEQ_DATA_WIDTH66 - [10:8] */
  6084. #define WM8995_WSEQ_DATA_START66_MASK 0x000F /* WSEQ_DATA_START66 - [3:0] */
  6085. #define WM8995_WSEQ_DATA_START66_SHIFT 0 /* WSEQ_DATA_START66 - [3:0] */
  6086. #define WM8995_WSEQ_DATA_START66_WIDTH 4 /* WSEQ_DATA_START66 - [3:0] */
  6087. /*
  6088. * R12555 (0x310B) - Write Sequencer 267
  6089. */
  6090. #define WM8995_WSEQ_EOS66 0x0100 /* WSEQ_EOS66 */
  6091. #define WM8995_WSEQ_EOS66_MASK 0x0100 /* WSEQ_EOS66 */
  6092. #define WM8995_WSEQ_EOS66_SHIFT 8 /* WSEQ_EOS66 */
  6093. #define WM8995_WSEQ_EOS66_WIDTH 1 /* WSEQ_EOS66 */
  6094. #define WM8995_WSEQ_DELAY66_MASK 0x000F /* WSEQ_DELAY66 - [3:0] */
  6095. #define WM8995_WSEQ_DELAY66_SHIFT 0 /* WSEQ_DELAY66 - [3:0] */
  6096. #define WM8995_WSEQ_DELAY66_WIDTH 4 /* WSEQ_DELAY66 - [3:0] */
  6097. /*
  6098. * R12556 (0x310C) - Write Sequencer 268
  6099. */
  6100. #define WM8995_WSEQ_ADDR67_MASK 0x3FFF /* WSEQ_ADDR67 - [13:0] */
  6101. #define WM8995_WSEQ_ADDR67_SHIFT 0 /* WSEQ_ADDR67 - [13:0] */
  6102. #define WM8995_WSEQ_ADDR67_WIDTH 14 /* WSEQ_ADDR67 - [13:0] */
  6103. /*
  6104. * R12557 (0x310D) - Write Sequencer 269
  6105. */
  6106. #define WM8995_WSEQ_DATA67_MASK 0x00FF /* WSEQ_DATA67 - [7:0] */
  6107. #define WM8995_WSEQ_DATA67_SHIFT 0 /* WSEQ_DATA67 - [7:0] */
  6108. #define WM8995_WSEQ_DATA67_WIDTH 8 /* WSEQ_DATA67 - [7:0] */
  6109. /*
  6110. * R12558 (0x310E) - Write Sequencer 270
  6111. */
  6112. #define WM8995_WSEQ_DATA_WIDTH67_MASK 0x0700 /* WSEQ_DATA_WIDTH67 - [10:8] */
  6113. #define WM8995_WSEQ_DATA_WIDTH67_SHIFT 8 /* WSEQ_DATA_WIDTH67 - [10:8] */
  6114. #define WM8995_WSEQ_DATA_WIDTH67_WIDTH 3 /* WSEQ_DATA_WIDTH67 - [10:8] */
  6115. #define WM8995_WSEQ_DATA_START67_MASK 0x000F /* WSEQ_DATA_START67 - [3:0] */
  6116. #define WM8995_WSEQ_DATA_START67_SHIFT 0 /* WSEQ_DATA_START67 - [3:0] */
  6117. #define WM8995_WSEQ_DATA_START67_WIDTH 4 /* WSEQ_DATA_START67 - [3:0] */
  6118. /*
  6119. * R12559 (0x310F) - Write Sequencer 271
  6120. */
  6121. #define WM8995_WSEQ_EOS67 0x0100 /* WSEQ_EOS67 */
  6122. #define WM8995_WSEQ_EOS67_MASK 0x0100 /* WSEQ_EOS67 */
  6123. #define WM8995_WSEQ_EOS67_SHIFT 8 /* WSEQ_EOS67 */
  6124. #define WM8995_WSEQ_EOS67_WIDTH 1 /* WSEQ_EOS67 */
  6125. #define WM8995_WSEQ_DELAY67_MASK 0x000F /* WSEQ_DELAY67 - [3:0] */
  6126. #define WM8995_WSEQ_DELAY67_SHIFT 0 /* WSEQ_DELAY67 - [3:0] */
  6127. #define WM8995_WSEQ_DELAY67_WIDTH 4 /* WSEQ_DELAY67 - [3:0] */
  6128. /*
  6129. * R12560 (0x3110) - Write Sequencer 272
  6130. */
  6131. #define WM8995_WSEQ_ADDR68_MASK 0x3FFF /* WSEQ_ADDR68 - [13:0] */
  6132. #define WM8995_WSEQ_ADDR68_SHIFT 0 /* WSEQ_ADDR68 - [13:0] */
  6133. #define WM8995_WSEQ_ADDR68_WIDTH 14 /* WSEQ_ADDR68 - [13:0] */
  6134. /*
  6135. * R12561 (0x3111) - Write Sequencer 273
  6136. */
  6137. #define WM8995_WSEQ_DATA68_MASK 0x00FF /* WSEQ_DATA68 - [7:0] */
  6138. #define WM8995_WSEQ_DATA68_SHIFT 0 /* WSEQ_DATA68 - [7:0] */
  6139. #define WM8995_WSEQ_DATA68_WIDTH 8 /* WSEQ_DATA68 - [7:0] */
  6140. /*
  6141. * R12562 (0x3112) - Write Sequencer 274
  6142. */
  6143. #define WM8995_WSEQ_DATA_WIDTH68_MASK 0x0700 /* WSEQ_DATA_WIDTH68 - [10:8] */
  6144. #define WM8995_WSEQ_DATA_WIDTH68_SHIFT 8 /* WSEQ_DATA_WIDTH68 - [10:8] */
  6145. #define WM8995_WSEQ_DATA_WIDTH68_WIDTH 3 /* WSEQ_DATA_WIDTH68 - [10:8] */
  6146. #define WM8995_WSEQ_DATA_START68_MASK 0x000F /* WSEQ_DATA_START68 - [3:0] */
  6147. #define WM8995_WSEQ_DATA_START68_SHIFT 0 /* WSEQ_DATA_START68 - [3:0] */
  6148. #define WM8995_WSEQ_DATA_START68_WIDTH 4 /* WSEQ_DATA_START68 - [3:0] */
  6149. /*
  6150. * R12563 (0x3113) - Write Sequencer 275
  6151. */
  6152. #define WM8995_WSEQ_EOS68 0x0100 /* WSEQ_EOS68 */
  6153. #define WM8995_WSEQ_EOS68_MASK 0x0100 /* WSEQ_EOS68 */
  6154. #define WM8995_WSEQ_EOS68_SHIFT 8 /* WSEQ_EOS68 */
  6155. #define WM8995_WSEQ_EOS68_WIDTH 1 /* WSEQ_EOS68 */
  6156. #define WM8995_WSEQ_DELAY68_MASK 0x000F /* WSEQ_DELAY68 - [3:0] */
  6157. #define WM8995_WSEQ_DELAY68_SHIFT 0 /* WSEQ_DELAY68 - [3:0] */
  6158. #define WM8995_WSEQ_DELAY68_WIDTH 4 /* WSEQ_DELAY68 - [3:0] */
  6159. /*
  6160. * R12564 (0x3114) - Write Sequencer 276
  6161. */
  6162. #define WM8995_WSEQ_ADDR69_MASK 0x3FFF /* WSEQ_ADDR69 - [13:0] */
  6163. #define WM8995_WSEQ_ADDR69_SHIFT 0 /* WSEQ_ADDR69 - [13:0] */
  6164. #define WM8995_WSEQ_ADDR69_WIDTH 14 /* WSEQ_ADDR69 - [13:0] */
  6165. /*
  6166. * R12565 (0x3115) - Write Sequencer 277
  6167. */
  6168. #define WM8995_WSEQ_DATA69_MASK 0x00FF /* WSEQ_DATA69 - [7:0] */
  6169. #define WM8995_WSEQ_DATA69_SHIFT 0 /* WSEQ_DATA69 - [7:0] */
  6170. #define WM8995_WSEQ_DATA69_WIDTH 8 /* WSEQ_DATA69 - [7:0] */
  6171. /*
  6172. * R12566 (0x3116) - Write Sequencer 278
  6173. */
  6174. #define WM8995_WSEQ_DATA_WIDTH69_MASK 0x0700 /* WSEQ_DATA_WIDTH69 - [10:8] */
  6175. #define WM8995_WSEQ_DATA_WIDTH69_SHIFT 8 /* WSEQ_DATA_WIDTH69 - [10:8] */
  6176. #define WM8995_WSEQ_DATA_WIDTH69_WIDTH 3 /* WSEQ_DATA_WIDTH69 - [10:8] */
  6177. #define WM8995_WSEQ_DATA_START69_MASK 0x000F /* WSEQ_DATA_START69 - [3:0] */
  6178. #define WM8995_WSEQ_DATA_START69_SHIFT 0 /* WSEQ_DATA_START69 - [3:0] */
  6179. #define WM8995_WSEQ_DATA_START69_WIDTH 4 /* WSEQ_DATA_START69 - [3:0] */
  6180. /*
  6181. * R12567 (0x3117) - Write Sequencer 279
  6182. */
  6183. #define WM8995_WSEQ_EOS69 0x0100 /* WSEQ_EOS69 */
  6184. #define WM8995_WSEQ_EOS69_MASK 0x0100 /* WSEQ_EOS69 */
  6185. #define WM8995_WSEQ_EOS69_SHIFT 8 /* WSEQ_EOS69 */
  6186. #define WM8995_WSEQ_EOS69_WIDTH 1 /* WSEQ_EOS69 */
  6187. #define WM8995_WSEQ_DELAY69_MASK 0x000F /* WSEQ_DELAY69 - [3:0] */
  6188. #define WM8995_WSEQ_DELAY69_SHIFT 0 /* WSEQ_DELAY69 - [3:0] */
  6189. #define WM8995_WSEQ_DELAY69_WIDTH 4 /* WSEQ_DELAY69 - [3:0] */
  6190. /*
  6191. * R12568 (0x3118) - Write Sequencer 280
  6192. */
  6193. #define WM8995_WSEQ_ADDR70_MASK 0x3FFF /* WSEQ_ADDR70 - [13:0] */
  6194. #define WM8995_WSEQ_ADDR70_SHIFT 0 /* WSEQ_ADDR70 - [13:0] */
  6195. #define WM8995_WSEQ_ADDR70_WIDTH 14 /* WSEQ_ADDR70 - [13:0] */
  6196. /*
  6197. * R12569 (0x3119) - Write Sequencer 281
  6198. */
  6199. #define WM8995_WSEQ_DATA70_MASK 0x00FF /* WSEQ_DATA70 - [7:0] */
  6200. #define WM8995_WSEQ_DATA70_SHIFT 0 /* WSEQ_DATA70 - [7:0] */
  6201. #define WM8995_WSEQ_DATA70_WIDTH 8 /* WSEQ_DATA70 - [7:0] */
  6202. /*
  6203. * R12570 (0x311A) - Write Sequencer 282
  6204. */
  6205. #define WM8995_WSEQ_DATA_WIDTH70_MASK 0x0700 /* WSEQ_DATA_WIDTH70 - [10:8] */
  6206. #define WM8995_WSEQ_DATA_WIDTH70_SHIFT 8 /* WSEQ_DATA_WIDTH70 - [10:8] */
  6207. #define WM8995_WSEQ_DATA_WIDTH70_WIDTH 3 /* WSEQ_DATA_WIDTH70 - [10:8] */
  6208. #define WM8995_WSEQ_DATA_START70_MASK 0x000F /* WSEQ_DATA_START70 - [3:0] */
  6209. #define WM8995_WSEQ_DATA_START70_SHIFT 0 /* WSEQ_DATA_START70 - [3:0] */
  6210. #define WM8995_WSEQ_DATA_START70_WIDTH 4 /* WSEQ_DATA_START70 - [3:0] */
  6211. /*
  6212. * R12571 (0x311B) - Write Sequencer 283
  6213. */
  6214. #define WM8995_WSEQ_EOS70 0x0100 /* WSEQ_EOS70 */
  6215. #define WM8995_WSEQ_EOS70_MASK 0x0100 /* WSEQ_EOS70 */
  6216. #define WM8995_WSEQ_EOS70_SHIFT 8 /* WSEQ_EOS70 */
  6217. #define WM8995_WSEQ_EOS70_WIDTH 1 /* WSEQ_EOS70 */
  6218. #define WM8995_WSEQ_DELAY70_MASK 0x000F /* WSEQ_DELAY70 - [3:0] */
  6219. #define WM8995_WSEQ_DELAY70_SHIFT 0 /* WSEQ_DELAY70 - [3:0] */
  6220. #define WM8995_WSEQ_DELAY70_WIDTH 4 /* WSEQ_DELAY70 - [3:0] */
  6221. /*
  6222. * R12572 (0x311C) - Write Sequencer 284
  6223. */
  6224. #define WM8995_WSEQ_ADDR71_MASK 0x3FFF /* WSEQ_ADDR71 - [13:0] */
  6225. #define WM8995_WSEQ_ADDR71_SHIFT 0 /* WSEQ_ADDR71 - [13:0] */
  6226. #define WM8995_WSEQ_ADDR71_WIDTH 14 /* WSEQ_ADDR71 - [13:0] */
  6227. /*
  6228. * R12573 (0x311D) - Write Sequencer 285
  6229. */
  6230. #define WM8995_WSEQ_DATA71_MASK 0x00FF /* WSEQ_DATA71 - [7:0] */
  6231. #define WM8995_WSEQ_DATA71_SHIFT 0 /* WSEQ_DATA71 - [7:0] */
  6232. #define WM8995_WSEQ_DATA71_WIDTH 8 /* WSEQ_DATA71 - [7:0] */
  6233. /*
  6234. * R12574 (0x311E) - Write Sequencer 286
  6235. */
  6236. #define WM8995_WSEQ_DATA_WIDTH71_MASK 0x0700 /* WSEQ_DATA_WIDTH71 - [10:8] */
  6237. #define WM8995_WSEQ_DATA_WIDTH71_SHIFT 8 /* WSEQ_DATA_WIDTH71 - [10:8] */
  6238. #define WM8995_WSEQ_DATA_WIDTH71_WIDTH 3 /* WSEQ_DATA_WIDTH71 - [10:8] */
  6239. #define WM8995_WSEQ_DATA_START71_MASK 0x000F /* WSEQ_DATA_START71 - [3:0] */
  6240. #define WM8995_WSEQ_DATA_START71_SHIFT 0 /* WSEQ_DATA_START71 - [3:0] */
  6241. #define WM8995_WSEQ_DATA_START71_WIDTH 4 /* WSEQ_DATA_START71 - [3:0] */
  6242. /*
  6243. * R12575 (0x311F) - Write Sequencer 287
  6244. */
  6245. #define WM8995_WSEQ_EOS71 0x0100 /* WSEQ_EOS71 */
  6246. #define WM8995_WSEQ_EOS71_MASK 0x0100 /* WSEQ_EOS71 */
  6247. #define WM8995_WSEQ_EOS71_SHIFT 8 /* WSEQ_EOS71 */
  6248. #define WM8995_WSEQ_EOS71_WIDTH 1 /* WSEQ_EOS71 */
  6249. #define WM8995_WSEQ_DELAY71_MASK 0x000F /* WSEQ_DELAY71 - [3:0] */
  6250. #define WM8995_WSEQ_DELAY71_SHIFT 0 /* WSEQ_DELAY71 - [3:0] */
  6251. #define WM8995_WSEQ_DELAY71_WIDTH 4 /* WSEQ_DELAY71 - [3:0] */
  6252. /*
  6253. * R12576 (0x3120) - Write Sequencer 288
  6254. */
  6255. #define WM8995_WSEQ_ADDR72_MASK 0x3FFF /* WSEQ_ADDR72 - [13:0] */
  6256. #define WM8995_WSEQ_ADDR72_SHIFT 0 /* WSEQ_ADDR72 - [13:0] */
  6257. #define WM8995_WSEQ_ADDR72_WIDTH 14 /* WSEQ_ADDR72 - [13:0] */
  6258. /*
  6259. * R12577 (0x3121) - Write Sequencer 289
  6260. */
  6261. #define WM8995_WSEQ_DATA72_MASK 0x00FF /* WSEQ_DATA72 - [7:0] */
  6262. #define WM8995_WSEQ_DATA72_SHIFT 0 /* WSEQ_DATA72 - [7:0] */
  6263. #define WM8995_WSEQ_DATA72_WIDTH 8 /* WSEQ_DATA72 - [7:0] */
  6264. /*
  6265. * R12578 (0x3122) - Write Sequencer 290
  6266. */
  6267. #define WM8995_WSEQ_DATA_WIDTH72_MASK 0x0700 /* WSEQ_DATA_WIDTH72 - [10:8] */
  6268. #define WM8995_WSEQ_DATA_WIDTH72_SHIFT 8 /* WSEQ_DATA_WIDTH72 - [10:8] */
  6269. #define WM8995_WSEQ_DATA_WIDTH72_WIDTH 3 /* WSEQ_DATA_WIDTH72 - [10:8] */
  6270. #define WM8995_WSEQ_DATA_START72_MASK 0x000F /* WSEQ_DATA_START72 - [3:0] */
  6271. #define WM8995_WSEQ_DATA_START72_SHIFT 0 /* WSEQ_DATA_START72 - [3:0] */
  6272. #define WM8995_WSEQ_DATA_START72_WIDTH 4 /* WSEQ_DATA_START72 - [3:0] */
  6273. /*
  6274. * R12579 (0x3123) - Write Sequencer 291
  6275. */
  6276. #define WM8995_WSEQ_EOS72 0x0100 /* WSEQ_EOS72 */
  6277. #define WM8995_WSEQ_EOS72_MASK 0x0100 /* WSEQ_EOS72 */
  6278. #define WM8995_WSEQ_EOS72_SHIFT 8 /* WSEQ_EOS72 */
  6279. #define WM8995_WSEQ_EOS72_WIDTH 1 /* WSEQ_EOS72 */
  6280. #define WM8995_WSEQ_DELAY72_MASK 0x000F /* WSEQ_DELAY72 - [3:0] */
  6281. #define WM8995_WSEQ_DELAY72_SHIFT 0 /* WSEQ_DELAY72 - [3:0] */
  6282. #define WM8995_WSEQ_DELAY72_WIDTH 4 /* WSEQ_DELAY72 - [3:0] */
  6283. /*
  6284. * R12580 (0x3124) - Write Sequencer 292
  6285. */
  6286. #define WM8995_WSEQ_ADDR73_MASK 0x3FFF /* WSEQ_ADDR73 - [13:0] */
  6287. #define WM8995_WSEQ_ADDR73_SHIFT 0 /* WSEQ_ADDR73 - [13:0] */
  6288. #define WM8995_WSEQ_ADDR73_WIDTH 14 /* WSEQ_ADDR73 - [13:0] */
  6289. /*
  6290. * R12581 (0x3125) - Write Sequencer 293
  6291. */
  6292. #define WM8995_WSEQ_DATA73_MASK 0x00FF /* WSEQ_DATA73 - [7:0] */
  6293. #define WM8995_WSEQ_DATA73_SHIFT 0 /* WSEQ_DATA73 - [7:0] */
  6294. #define WM8995_WSEQ_DATA73_WIDTH 8 /* WSEQ_DATA73 - [7:0] */
  6295. /*
  6296. * R12582 (0x3126) - Write Sequencer 294
  6297. */
  6298. #define WM8995_WSEQ_DATA_WIDTH73_MASK 0x0700 /* WSEQ_DATA_WIDTH73 - [10:8] */
  6299. #define WM8995_WSEQ_DATA_WIDTH73_SHIFT 8 /* WSEQ_DATA_WIDTH73 - [10:8] */
  6300. #define WM8995_WSEQ_DATA_WIDTH73_WIDTH 3 /* WSEQ_DATA_WIDTH73 - [10:8] */
  6301. #define WM8995_WSEQ_DATA_START73_MASK 0x000F /* WSEQ_DATA_START73 - [3:0] */
  6302. #define WM8995_WSEQ_DATA_START73_SHIFT 0 /* WSEQ_DATA_START73 - [3:0] */
  6303. #define WM8995_WSEQ_DATA_START73_WIDTH 4 /* WSEQ_DATA_START73 - [3:0] */
  6304. /*
  6305. * R12583 (0x3127) - Write Sequencer 295
  6306. */
  6307. #define WM8995_WSEQ_EOS73 0x0100 /* WSEQ_EOS73 */
  6308. #define WM8995_WSEQ_EOS73_MASK 0x0100 /* WSEQ_EOS73 */
  6309. #define WM8995_WSEQ_EOS73_SHIFT 8 /* WSEQ_EOS73 */
  6310. #define WM8995_WSEQ_EOS73_WIDTH 1 /* WSEQ_EOS73 */
  6311. #define WM8995_WSEQ_DELAY73_MASK 0x000F /* WSEQ_DELAY73 - [3:0] */
  6312. #define WM8995_WSEQ_DELAY73_SHIFT 0 /* WSEQ_DELAY73 - [3:0] */
  6313. #define WM8995_WSEQ_DELAY73_WIDTH 4 /* WSEQ_DELAY73 - [3:0] */
  6314. /*
  6315. * R12584 (0x3128) - Write Sequencer 296
  6316. */
  6317. #define WM8995_WSEQ_ADDR74_MASK 0x3FFF /* WSEQ_ADDR74 - [13:0] */
  6318. #define WM8995_WSEQ_ADDR74_SHIFT 0 /* WSEQ_ADDR74 - [13:0] */
  6319. #define WM8995_WSEQ_ADDR74_WIDTH 14 /* WSEQ_ADDR74 - [13:0] */
  6320. /*
  6321. * R12585 (0x3129) - Write Sequencer 297
  6322. */
  6323. #define WM8995_WSEQ_DATA74_MASK 0x00FF /* WSEQ_DATA74 - [7:0] */
  6324. #define WM8995_WSEQ_DATA74_SHIFT 0 /* WSEQ_DATA74 - [7:0] */
  6325. #define WM8995_WSEQ_DATA74_WIDTH 8 /* WSEQ_DATA74 - [7:0] */
  6326. /*
  6327. * R12586 (0x312A) - Write Sequencer 298
  6328. */
  6329. #define WM8995_WSEQ_DATA_WIDTH74_MASK 0x0700 /* WSEQ_DATA_WIDTH74 - [10:8] */
  6330. #define WM8995_WSEQ_DATA_WIDTH74_SHIFT 8 /* WSEQ_DATA_WIDTH74 - [10:8] */
  6331. #define WM8995_WSEQ_DATA_WIDTH74_WIDTH 3 /* WSEQ_DATA_WIDTH74 - [10:8] */
  6332. #define WM8995_WSEQ_DATA_START74_MASK 0x000F /* WSEQ_DATA_START74 - [3:0] */
  6333. #define WM8995_WSEQ_DATA_START74_SHIFT 0 /* WSEQ_DATA_START74 - [3:0] */
  6334. #define WM8995_WSEQ_DATA_START74_WIDTH 4 /* WSEQ_DATA_START74 - [3:0] */
  6335. /*
  6336. * R12587 (0x312B) - Write Sequencer 299
  6337. */
  6338. #define WM8995_WSEQ_EOS74 0x0100 /* WSEQ_EOS74 */
  6339. #define WM8995_WSEQ_EOS74_MASK 0x0100 /* WSEQ_EOS74 */
  6340. #define WM8995_WSEQ_EOS74_SHIFT 8 /* WSEQ_EOS74 */
  6341. #define WM8995_WSEQ_EOS74_WIDTH 1 /* WSEQ_EOS74 */
  6342. #define WM8995_WSEQ_DELAY74_MASK 0x000F /* WSEQ_DELAY74 - [3:0] */
  6343. #define WM8995_WSEQ_DELAY74_SHIFT 0 /* WSEQ_DELAY74 - [3:0] */
  6344. #define WM8995_WSEQ_DELAY74_WIDTH 4 /* WSEQ_DELAY74 - [3:0] */
  6345. /*
  6346. * R12588 (0x312C) - Write Sequencer 300
  6347. */
  6348. #define WM8995_WSEQ_ADDR75_MASK 0x3FFF /* WSEQ_ADDR75 - [13:0] */
  6349. #define WM8995_WSEQ_ADDR75_SHIFT 0 /* WSEQ_ADDR75 - [13:0] */
  6350. #define WM8995_WSEQ_ADDR75_WIDTH 14 /* WSEQ_ADDR75 - [13:0] */
  6351. /*
  6352. * R12589 (0x312D) - Write Sequencer 301
  6353. */
  6354. #define WM8995_WSEQ_DATA75_MASK 0x00FF /* WSEQ_DATA75 - [7:0] */
  6355. #define WM8995_WSEQ_DATA75_SHIFT 0 /* WSEQ_DATA75 - [7:0] */
  6356. #define WM8995_WSEQ_DATA75_WIDTH 8 /* WSEQ_DATA75 - [7:0] */
  6357. /*
  6358. * R12590 (0x312E) - Write Sequencer 302
  6359. */
  6360. #define WM8995_WSEQ_DATA_WIDTH75_MASK 0x0700 /* WSEQ_DATA_WIDTH75 - [10:8] */
  6361. #define WM8995_WSEQ_DATA_WIDTH75_SHIFT 8 /* WSEQ_DATA_WIDTH75 - [10:8] */
  6362. #define WM8995_WSEQ_DATA_WIDTH75_WIDTH 3 /* WSEQ_DATA_WIDTH75 - [10:8] */
  6363. #define WM8995_WSEQ_DATA_START75_MASK 0x000F /* WSEQ_DATA_START75 - [3:0] */
  6364. #define WM8995_WSEQ_DATA_START75_SHIFT 0 /* WSEQ_DATA_START75 - [3:0] */
  6365. #define WM8995_WSEQ_DATA_START75_WIDTH 4 /* WSEQ_DATA_START75 - [3:0] */
  6366. /*
  6367. * R12591 (0x312F) - Write Sequencer 303
  6368. */
  6369. #define WM8995_WSEQ_EOS75 0x0100 /* WSEQ_EOS75 */
  6370. #define WM8995_WSEQ_EOS75_MASK 0x0100 /* WSEQ_EOS75 */
  6371. #define WM8995_WSEQ_EOS75_SHIFT 8 /* WSEQ_EOS75 */
  6372. #define WM8995_WSEQ_EOS75_WIDTH 1 /* WSEQ_EOS75 */
  6373. #define WM8995_WSEQ_DELAY75_MASK 0x000F /* WSEQ_DELAY75 - [3:0] */
  6374. #define WM8995_WSEQ_DELAY75_SHIFT 0 /* WSEQ_DELAY75 - [3:0] */
  6375. #define WM8995_WSEQ_DELAY75_WIDTH 4 /* WSEQ_DELAY75 - [3:0] */
  6376. /*
  6377. * R12592 (0x3130) - Write Sequencer 304
  6378. */
  6379. #define WM8995_WSEQ_ADDR76_MASK 0x3FFF /* WSEQ_ADDR76 - [13:0] */
  6380. #define WM8995_WSEQ_ADDR76_SHIFT 0 /* WSEQ_ADDR76 - [13:0] */
  6381. #define WM8995_WSEQ_ADDR76_WIDTH 14 /* WSEQ_ADDR76 - [13:0] */
  6382. /*
  6383. * R12593 (0x3131) - Write Sequencer 305
  6384. */
  6385. #define WM8995_WSEQ_DATA76_MASK 0x00FF /* WSEQ_DATA76 - [7:0] */
  6386. #define WM8995_WSEQ_DATA76_SHIFT 0 /* WSEQ_DATA76 - [7:0] */
  6387. #define WM8995_WSEQ_DATA76_WIDTH 8 /* WSEQ_DATA76 - [7:0] */
  6388. /*
  6389. * R12594 (0x3132) - Write Sequencer 306
  6390. */
  6391. #define WM8995_WSEQ_DATA_WIDTH76_MASK 0x0700 /* WSEQ_DATA_WIDTH76 - [10:8] */
  6392. #define WM8995_WSEQ_DATA_WIDTH76_SHIFT 8 /* WSEQ_DATA_WIDTH76 - [10:8] */
  6393. #define WM8995_WSEQ_DATA_WIDTH76_WIDTH 3 /* WSEQ_DATA_WIDTH76 - [10:8] */
  6394. #define WM8995_WSEQ_DATA_START76_MASK 0x000F /* WSEQ_DATA_START76 - [3:0] */
  6395. #define WM8995_WSEQ_DATA_START76_SHIFT 0 /* WSEQ_DATA_START76 - [3:0] */
  6396. #define WM8995_WSEQ_DATA_START76_WIDTH 4 /* WSEQ_DATA_START76 - [3:0] */
  6397. /*
  6398. * R12595 (0x3133) - Write Sequencer 307
  6399. */
  6400. #define WM8995_WSEQ_EOS76 0x0100 /* WSEQ_EOS76 */
  6401. #define WM8995_WSEQ_EOS76_MASK 0x0100 /* WSEQ_EOS76 */
  6402. #define WM8995_WSEQ_EOS76_SHIFT 8 /* WSEQ_EOS76 */
  6403. #define WM8995_WSEQ_EOS76_WIDTH 1 /* WSEQ_EOS76 */
  6404. #define WM8995_WSEQ_DELAY76_MASK 0x000F /* WSEQ_DELAY76 - [3:0] */
  6405. #define WM8995_WSEQ_DELAY76_SHIFT 0 /* WSEQ_DELAY76 - [3:0] */
  6406. #define WM8995_WSEQ_DELAY76_WIDTH 4 /* WSEQ_DELAY76 - [3:0] */
  6407. /*
  6408. * R12596 (0x3134) - Write Sequencer 308
  6409. */
  6410. #define WM8995_WSEQ_ADDR77_MASK 0x3FFF /* WSEQ_ADDR77 - [13:0] */
  6411. #define WM8995_WSEQ_ADDR77_SHIFT 0 /* WSEQ_ADDR77 - [13:0] */
  6412. #define WM8995_WSEQ_ADDR77_WIDTH 14 /* WSEQ_ADDR77 - [13:0] */
  6413. /*
  6414. * R12597 (0x3135) - Write Sequencer 309
  6415. */
  6416. #define WM8995_WSEQ_DATA77_MASK 0x00FF /* WSEQ_DATA77 - [7:0] */
  6417. #define WM8995_WSEQ_DATA77_SHIFT 0 /* WSEQ_DATA77 - [7:0] */
  6418. #define WM8995_WSEQ_DATA77_WIDTH 8 /* WSEQ_DATA77 - [7:0] */
  6419. /*
  6420. * R12598 (0x3136) - Write Sequencer 310
  6421. */
  6422. #define WM8995_WSEQ_DATA_WIDTH77_MASK 0x0700 /* WSEQ_DATA_WIDTH77 - [10:8] */
  6423. #define WM8995_WSEQ_DATA_WIDTH77_SHIFT 8 /* WSEQ_DATA_WIDTH77 - [10:8] */
  6424. #define WM8995_WSEQ_DATA_WIDTH77_WIDTH 3 /* WSEQ_DATA_WIDTH77 - [10:8] */
  6425. #define WM8995_WSEQ_DATA_START77_MASK 0x000F /* WSEQ_DATA_START77 - [3:0] */
  6426. #define WM8995_WSEQ_DATA_START77_SHIFT 0 /* WSEQ_DATA_START77 - [3:0] */
  6427. #define WM8995_WSEQ_DATA_START77_WIDTH 4 /* WSEQ_DATA_START77 - [3:0] */
  6428. /*
  6429. * R12599 (0x3137) - Write Sequencer 311
  6430. */
  6431. #define WM8995_WSEQ_EOS77 0x0100 /* WSEQ_EOS77 */
  6432. #define WM8995_WSEQ_EOS77_MASK 0x0100 /* WSEQ_EOS77 */
  6433. #define WM8995_WSEQ_EOS77_SHIFT 8 /* WSEQ_EOS77 */
  6434. #define WM8995_WSEQ_EOS77_WIDTH 1 /* WSEQ_EOS77 */
  6435. #define WM8995_WSEQ_DELAY77_MASK 0x000F /* WSEQ_DELAY77 - [3:0] */
  6436. #define WM8995_WSEQ_DELAY77_SHIFT 0 /* WSEQ_DELAY77 - [3:0] */
  6437. #define WM8995_WSEQ_DELAY77_WIDTH 4 /* WSEQ_DELAY77 - [3:0] */
  6438. /*
  6439. * R12600 (0x3138) - Write Sequencer 312
  6440. */
  6441. #define WM8995_WSEQ_ADDR78_MASK 0x3FFF /* WSEQ_ADDR78 - [13:0] */
  6442. #define WM8995_WSEQ_ADDR78_SHIFT 0 /* WSEQ_ADDR78 - [13:0] */
  6443. #define WM8995_WSEQ_ADDR78_WIDTH 14 /* WSEQ_ADDR78 - [13:0] */
  6444. /*
  6445. * R12601 (0x3139) - Write Sequencer 313
  6446. */
  6447. #define WM8995_WSEQ_DATA78_MASK 0x00FF /* WSEQ_DATA78 - [7:0] */
  6448. #define WM8995_WSEQ_DATA78_SHIFT 0 /* WSEQ_DATA78 - [7:0] */
  6449. #define WM8995_WSEQ_DATA78_WIDTH 8 /* WSEQ_DATA78 - [7:0] */
  6450. /*
  6451. * R12602 (0x313A) - Write Sequencer 314
  6452. */
  6453. #define WM8995_WSEQ_DATA_WIDTH78_MASK 0x0700 /* WSEQ_DATA_WIDTH78 - [10:8] */
  6454. #define WM8995_WSEQ_DATA_WIDTH78_SHIFT 8 /* WSEQ_DATA_WIDTH78 - [10:8] */
  6455. #define WM8995_WSEQ_DATA_WIDTH78_WIDTH 3 /* WSEQ_DATA_WIDTH78 - [10:8] */
  6456. #define WM8995_WSEQ_DATA_START78_MASK 0x000F /* WSEQ_DATA_START78 - [3:0] */
  6457. #define WM8995_WSEQ_DATA_START78_SHIFT 0 /* WSEQ_DATA_START78 - [3:0] */
  6458. #define WM8995_WSEQ_DATA_START78_WIDTH 4 /* WSEQ_DATA_START78 - [3:0] */
  6459. /*
  6460. * R12603 (0x313B) - Write Sequencer 315
  6461. */
  6462. #define WM8995_WSEQ_EOS78 0x0100 /* WSEQ_EOS78 */
  6463. #define WM8995_WSEQ_EOS78_MASK 0x0100 /* WSEQ_EOS78 */
  6464. #define WM8995_WSEQ_EOS78_SHIFT 8 /* WSEQ_EOS78 */
  6465. #define WM8995_WSEQ_EOS78_WIDTH 1 /* WSEQ_EOS78 */
  6466. #define WM8995_WSEQ_DELAY78_MASK 0x000F /* WSEQ_DELAY78 - [3:0] */
  6467. #define WM8995_WSEQ_DELAY78_SHIFT 0 /* WSEQ_DELAY78 - [3:0] */
  6468. #define WM8995_WSEQ_DELAY78_WIDTH 4 /* WSEQ_DELAY78 - [3:0] */
  6469. /*
  6470. * R12604 (0x313C) - Write Sequencer 316
  6471. */
  6472. #define WM8995_WSEQ_ADDR79_MASK 0x3FFF /* WSEQ_ADDR79 - [13:0] */
  6473. #define WM8995_WSEQ_ADDR79_SHIFT 0 /* WSEQ_ADDR79 - [13:0] */
  6474. #define WM8995_WSEQ_ADDR79_WIDTH 14 /* WSEQ_ADDR79 - [13:0] */
  6475. /*
  6476. * R12605 (0x313D) - Write Sequencer 317
  6477. */
  6478. #define WM8995_WSEQ_DATA79_MASK 0x00FF /* WSEQ_DATA79 - [7:0] */
  6479. #define WM8995_WSEQ_DATA79_SHIFT 0 /* WSEQ_DATA79 - [7:0] */
  6480. #define WM8995_WSEQ_DATA79_WIDTH 8 /* WSEQ_DATA79 - [7:0] */
  6481. /*
  6482. * R12606 (0x313E) - Write Sequencer 318
  6483. */
  6484. #define WM8995_WSEQ_DATA_WIDTH79_MASK 0x0700 /* WSEQ_DATA_WIDTH79 - [10:8] */
  6485. #define WM8995_WSEQ_DATA_WIDTH79_SHIFT 8 /* WSEQ_DATA_WIDTH79 - [10:8] */
  6486. #define WM8995_WSEQ_DATA_WIDTH79_WIDTH 3 /* WSEQ_DATA_WIDTH79 - [10:8] */
  6487. #define WM8995_WSEQ_DATA_START79_MASK 0x000F /* WSEQ_DATA_START79 - [3:0] */
  6488. #define WM8995_WSEQ_DATA_START79_SHIFT 0 /* WSEQ_DATA_START79 - [3:0] */
  6489. #define WM8995_WSEQ_DATA_START79_WIDTH 4 /* WSEQ_DATA_START79 - [3:0] */
  6490. /*
  6491. * R12607 (0x313F) - Write Sequencer 319
  6492. */
  6493. #define WM8995_WSEQ_EOS79 0x0100 /* WSEQ_EOS79 */
  6494. #define WM8995_WSEQ_EOS79_MASK 0x0100 /* WSEQ_EOS79 */
  6495. #define WM8995_WSEQ_EOS79_SHIFT 8 /* WSEQ_EOS79 */
  6496. #define WM8995_WSEQ_EOS79_WIDTH 1 /* WSEQ_EOS79 */
  6497. #define WM8995_WSEQ_DELAY79_MASK 0x000F /* WSEQ_DELAY79 - [3:0] */
  6498. #define WM8995_WSEQ_DELAY79_SHIFT 0 /* WSEQ_DELAY79 - [3:0] */
  6499. #define WM8995_WSEQ_DELAY79_WIDTH 4 /* WSEQ_DELAY79 - [3:0] */
  6500. /*
  6501. * R12608 (0x3140) - Write Sequencer 320
  6502. */
  6503. #define WM8995_WSEQ_ADDR80_MASK 0x3FFF /* WSEQ_ADDR80 - [13:0] */
  6504. #define WM8995_WSEQ_ADDR80_SHIFT 0 /* WSEQ_ADDR80 - [13:0] */
  6505. #define WM8995_WSEQ_ADDR80_WIDTH 14 /* WSEQ_ADDR80 - [13:0] */
  6506. /*
  6507. * R12609 (0x3141) - Write Sequencer 321
  6508. */
  6509. #define WM8995_WSEQ_DATA80_MASK 0x00FF /* WSEQ_DATA80 - [7:0] */
  6510. #define WM8995_WSEQ_DATA80_SHIFT 0 /* WSEQ_DATA80 - [7:0] */
  6511. #define WM8995_WSEQ_DATA80_WIDTH 8 /* WSEQ_DATA80 - [7:0] */
  6512. /*
  6513. * R12610 (0x3142) - Write Sequencer 322
  6514. */
  6515. #define WM8995_WSEQ_DATA_WIDTH80_MASK 0x0700 /* WSEQ_DATA_WIDTH80 - [10:8] */
  6516. #define WM8995_WSEQ_DATA_WIDTH80_SHIFT 8 /* WSEQ_DATA_WIDTH80 - [10:8] */
  6517. #define WM8995_WSEQ_DATA_WIDTH80_WIDTH 3 /* WSEQ_DATA_WIDTH80 - [10:8] */
  6518. #define WM8995_WSEQ_DATA_START80_MASK 0x000F /* WSEQ_DATA_START80 - [3:0] */
  6519. #define WM8995_WSEQ_DATA_START80_SHIFT 0 /* WSEQ_DATA_START80 - [3:0] */
  6520. #define WM8995_WSEQ_DATA_START80_WIDTH 4 /* WSEQ_DATA_START80 - [3:0] */
  6521. /*
  6522. * R12611 (0x3143) - Write Sequencer 323
  6523. */
  6524. #define WM8995_WSEQ_EOS80 0x0100 /* WSEQ_EOS80 */
  6525. #define WM8995_WSEQ_EOS80_MASK 0x0100 /* WSEQ_EOS80 */
  6526. #define WM8995_WSEQ_EOS80_SHIFT 8 /* WSEQ_EOS80 */
  6527. #define WM8995_WSEQ_EOS80_WIDTH 1 /* WSEQ_EOS80 */
  6528. #define WM8995_WSEQ_DELAY80_MASK 0x000F /* WSEQ_DELAY80 - [3:0] */
  6529. #define WM8995_WSEQ_DELAY80_SHIFT 0 /* WSEQ_DELAY80 - [3:0] */
  6530. #define WM8995_WSEQ_DELAY80_WIDTH 4 /* WSEQ_DELAY80 - [3:0] */
  6531. /*
  6532. * R12612 (0x3144) - Write Sequencer 324
  6533. */
  6534. #define WM8995_WSEQ_ADDR81_MASK 0x3FFF /* WSEQ_ADDR81 - [13:0] */
  6535. #define WM8995_WSEQ_ADDR81_SHIFT 0 /* WSEQ_ADDR81 - [13:0] */
  6536. #define WM8995_WSEQ_ADDR81_WIDTH 14 /* WSEQ_ADDR81 - [13:0] */
  6537. /*
  6538. * R12613 (0x3145) - Write Sequencer 325
  6539. */
  6540. #define WM8995_WSEQ_DATA81_MASK 0x00FF /* WSEQ_DATA81 - [7:0] */
  6541. #define WM8995_WSEQ_DATA81_SHIFT 0 /* WSEQ_DATA81 - [7:0] */
  6542. #define WM8995_WSEQ_DATA81_WIDTH 8 /* WSEQ_DATA81 - [7:0] */
  6543. /*
  6544. * R12614 (0x3146) - Write Sequencer 326
  6545. */
  6546. #define WM8995_WSEQ_DATA_WIDTH81_MASK 0x0700 /* WSEQ_DATA_WIDTH81 - [10:8] */
  6547. #define WM8995_WSEQ_DATA_WIDTH81_SHIFT 8 /* WSEQ_DATA_WIDTH81 - [10:8] */
  6548. #define WM8995_WSEQ_DATA_WIDTH81_WIDTH 3 /* WSEQ_DATA_WIDTH81 - [10:8] */
  6549. #define WM8995_WSEQ_DATA_START81_MASK 0x000F /* WSEQ_DATA_START81 - [3:0] */
  6550. #define WM8995_WSEQ_DATA_START81_SHIFT 0 /* WSEQ_DATA_START81 - [3:0] */
  6551. #define WM8995_WSEQ_DATA_START81_WIDTH 4 /* WSEQ_DATA_START81 - [3:0] */
  6552. /*
  6553. * R12615 (0x3147) - Write Sequencer 327
  6554. */
  6555. #define WM8995_WSEQ_EOS81 0x0100 /* WSEQ_EOS81 */
  6556. #define WM8995_WSEQ_EOS81_MASK 0x0100 /* WSEQ_EOS81 */
  6557. #define WM8995_WSEQ_EOS81_SHIFT 8 /* WSEQ_EOS81 */
  6558. #define WM8995_WSEQ_EOS81_WIDTH 1 /* WSEQ_EOS81 */
  6559. #define WM8995_WSEQ_DELAY81_MASK 0x000F /* WSEQ_DELAY81 - [3:0] */
  6560. #define WM8995_WSEQ_DELAY81_SHIFT 0 /* WSEQ_DELAY81 - [3:0] */
  6561. #define WM8995_WSEQ_DELAY81_WIDTH 4 /* WSEQ_DELAY81 - [3:0] */
  6562. /*
  6563. * R12616 (0x3148) - Write Sequencer 328
  6564. */
  6565. #define WM8995_WSEQ_ADDR82_MASK 0x3FFF /* WSEQ_ADDR82 - [13:0] */
  6566. #define WM8995_WSEQ_ADDR82_SHIFT 0 /* WSEQ_ADDR82 - [13:0] */
  6567. #define WM8995_WSEQ_ADDR82_WIDTH 14 /* WSEQ_ADDR82 - [13:0] */
  6568. /*
  6569. * R12617 (0x3149) - Write Sequencer 329
  6570. */
  6571. #define WM8995_WSEQ_DATA82_MASK 0x00FF /* WSEQ_DATA82 - [7:0] */
  6572. #define WM8995_WSEQ_DATA82_SHIFT 0 /* WSEQ_DATA82 - [7:0] */
  6573. #define WM8995_WSEQ_DATA82_WIDTH 8 /* WSEQ_DATA82 - [7:0] */
  6574. /*
  6575. * R12618 (0x314A) - Write Sequencer 330
  6576. */
  6577. #define WM8995_WSEQ_DATA_WIDTH82_MASK 0x0700 /* WSEQ_DATA_WIDTH82 - [10:8] */
  6578. #define WM8995_WSEQ_DATA_WIDTH82_SHIFT 8 /* WSEQ_DATA_WIDTH82 - [10:8] */
  6579. #define WM8995_WSEQ_DATA_WIDTH82_WIDTH 3 /* WSEQ_DATA_WIDTH82 - [10:8] */
  6580. #define WM8995_WSEQ_DATA_START82_MASK 0x000F /* WSEQ_DATA_START82 - [3:0] */
  6581. #define WM8995_WSEQ_DATA_START82_SHIFT 0 /* WSEQ_DATA_START82 - [3:0] */
  6582. #define WM8995_WSEQ_DATA_START82_WIDTH 4 /* WSEQ_DATA_START82 - [3:0] */
  6583. /*
  6584. * R12619 (0x314B) - Write Sequencer 331
  6585. */
  6586. #define WM8995_WSEQ_EOS82 0x0100 /* WSEQ_EOS82 */
  6587. #define WM8995_WSEQ_EOS82_MASK 0x0100 /* WSEQ_EOS82 */
  6588. #define WM8995_WSEQ_EOS82_SHIFT 8 /* WSEQ_EOS82 */
  6589. #define WM8995_WSEQ_EOS82_WIDTH 1 /* WSEQ_EOS82 */
  6590. #define WM8995_WSEQ_DELAY82_MASK 0x000F /* WSEQ_DELAY82 - [3:0] */
  6591. #define WM8995_WSEQ_DELAY82_SHIFT 0 /* WSEQ_DELAY82 - [3:0] */
  6592. #define WM8995_WSEQ_DELAY82_WIDTH 4 /* WSEQ_DELAY82 - [3:0] */
  6593. /*
  6594. * R12620 (0x314C) - Write Sequencer 332
  6595. */
  6596. #define WM8995_WSEQ_ADDR83_MASK 0x3FFF /* WSEQ_ADDR83 - [13:0] */
  6597. #define WM8995_WSEQ_ADDR83_SHIFT 0 /* WSEQ_ADDR83 - [13:0] */
  6598. #define WM8995_WSEQ_ADDR83_WIDTH 14 /* WSEQ_ADDR83 - [13:0] */
  6599. /*
  6600. * R12621 (0x314D) - Write Sequencer 333
  6601. */
  6602. #define WM8995_WSEQ_DATA83_MASK 0x00FF /* WSEQ_DATA83 - [7:0] */
  6603. #define WM8995_WSEQ_DATA83_SHIFT 0 /* WSEQ_DATA83 - [7:0] */
  6604. #define WM8995_WSEQ_DATA83_WIDTH 8 /* WSEQ_DATA83 - [7:0] */
  6605. /*
  6606. * R12622 (0x314E) - Write Sequencer 334
  6607. */
  6608. #define WM8995_WSEQ_DATA_WIDTH83_MASK 0x0700 /* WSEQ_DATA_WIDTH83 - [10:8] */
  6609. #define WM8995_WSEQ_DATA_WIDTH83_SHIFT 8 /* WSEQ_DATA_WIDTH83 - [10:8] */
  6610. #define WM8995_WSEQ_DATA_WIDTH83_WIDTH 3 /* WSEQ_DATA_WIDTH83 - [10:8] */
  6611. #define WM8995_WSEQ_DATA_START83_MASK 0x000F /* WSEQ_DATA_START83 - [3:0] */
  6612. #define WM8995_WSEQ_DATA_START83_SHIFT 0 /* WSEQ_DATA_START83 - [3:0] */
  6613. #define WM8995_WSEQ_DATA_START83_WIDTH 4 /* WSEQ_DATA_START83 - [3:0] */
  6614. /*
  6615. * R12623 (0x314F) - Write Sequencer 335
  6616. */
  6617. #define WM8995_WSEQ_EOS83 0x0100 /* WSEQ_EOS83 */
  6618. #define WM8995_WSEQ_EOS83_MASK 0x0100 /* WSEQ_EOS83 */
  6619. #define WM8995_WSEQ_EOS83_SHIFT 8 /* WSEQ_EOS83 */
  6620. #define WM8995_WSEQ_EOS83_WIDTH 1 /* WSEQ_EOS83 */
  6621. #define WM8995_WSEQ_DELAY83_MASK 0x000F /* WSEQ_DELAY83 - [3:0] */
  6622. #define WM8995_WSEQ_DELAY83_SHIFT 0 /* WSEQ_DELAY83 - [3:0] */
  6623. #define WM8995_WSEQ_DELAY83_WIDTH 4 /* WSEQ_DELAY83 - [3:0] */
  6624. /*
  6625. * R12624 (0x3150) - Write Sequencer 336
  6626. */
  6627. #define WM8995_WSEQ_ADDR84_MASK 0x3FFF /* WSEQ_ADDR84 - [13:0] */
  6628. #define WM8995_WSEQ_ADDR84_SHIFT 0 /* WSEQ_ADDR84 - [13:0] */
  6629. #define WM8995_WSEQ_ADDR84_WIDTH 14 /* WSEQ_ADDR84 - [13:0] */
  6630. /*
  6631. * R12625 (0x3151) - Write Sequencer 337
  6632. */
  6633. #define WM8995_WSEQ_DATA84_MASK 0x00FF /* WSEQ_DATA84 - [7:0] */
  6634. #define WM8995_WSEQ_DATA84_SHIFT 0 /* WSEQ_DATA84 - [7:0] */
  6635. #define WM8995_WSEQ_DATA84_WIDTH 8 /* WSEQ_DATA84 - [7:0] */
  6636. /*
  6637. * R12626 (0x3152) - Write Sequencer 338
  6638. */
  6639. #define WM8995_WSEQ_DATA_WIDTH84_MASK 0x0700 /* WSEQ_DATA_WIDTH84 - [10:8] */
  6640. #define WM8995_WSEQ_DATA_WIDTH84_SHIFT 8 /* WSEQ_DATA_WIDTH84 - [10:8] */
  6641. #define WM8995_WSEQ_DATA_WIDTH84_WIDTH 3 /* WSEQ_DATA_WIDTH84 - [10:8] */
  6642. #define WM8995_WSEQ_DATA_START84_MASK 0x000F /* WSEQ_DATA_START84 - [3:0] */
  6643. #define WM8995_WSEQ_DATA_START84_SHIFT 0 /* WSEQ_DATA_START84 - [3:0] */
  6644. #define WM8995_WSEQ_DATA_START84_WIDTH 4 /* WSEQ_DATA_START84 - [3:0] */
  6645. /*
  6646. * R12627 (0x3153) - Write Sequencer 339
  6647. */
  6648. #define WM8995_WSEQ_EOS84 0x0100 /* WSEQ_EOS84 */
  6649. #define WM8995_WSEQ_EOS84_MASK 0x0100 /* WSEQ_EOS84 */
  6650. #define WM8995_WSEQ_EOS84_SHIFT 8 /* WSEQ_EOS84 */
  6651. #define WM8995_WSEQ_EOS84_WIDTH 1 /* WSEQ_EOS84 */
  6652. #define WM8995_WSEQ_DELAY84_MASK 0x000F /* WSEQ_DELAY84 - [3:0] */
  6653. #define WM8995_WSEQ_DELAY84_SHIFT 0 /* WSEQ_DELAY84 - [3:0] */
  6654. #define WM8995_WSEQ_DELAY84_WIDTH 4 /* WSEQ_DELAY84 - [3:0] */
  6655. /*
  6656. * R12628 (0x3154) - Write Sequencer 340
  6657. */
  6658. #define WM8995_WSEQ_ADDR85_MASK 0x3FFF /* WSEQ_ADDR85 - [13:0] */
  6659. #define WM8995_WSEQ_ADDR85_SHIFT 0 /* WSEQ_ADDR85 - [13:0] */
  6660. #define WM8995_WSEQ_ADDR85_WIDTH 14 /* WSEQ_ADDR85 - [13:0] */
  6661. /*
  6662. * R12629 (0x3155) - Write Sequencer 341
  6663. */
  6664. #define WM8995_WSEQ_DATA85_MASK 0x00FF /* WSEQ_DATA85 - [7:0] */
  6665. #define WM8995_WSEQ_DATA85_SHIFT 0 /* WSEQ_DATA85 - [7:0] */
  6666. #define WM8995_WSEQ_DATA85_WIDTH 8 /* WSEQ_DATA85 - [7:0] */
  6667. /*
  6668. * R12630 (0x3156) - Write Sequencer 342
  6669. */
  6670. #define WM8995_WSEQ_DATA_WIDTH85_MASK 0x0700 /* WSEQ_DATA_WIDTH85 - [10:8] */
  6671. #define WM8995_WSEQ_DATA_WIDTH85_SHIFT 8 /* WSEQ_DATA_WIDTH85 - [10:8] */
  6672. #define WM8995_WSEQ_DATA_WIDTH85_WIDTH 3 /* WSEQ_DATA_WIDTH85 - [10:8] */
  6673. #define WM8995_WSEQ_DATA_START85_MASK 0x000F /* WSEQ_DATA_START85 - [3:0] */
  6674. #define WM8995_WSEQ_DATA_START85_SHIFT 0 /* WSEQ_DATA_START85 - [3:0] */
  6675. #define WM8995_WSEQ_DATA_START85_WIDTH 4 /* WSEQ_DATA_START85 - [3:0] */
  6676. /*
  6677. * R12631 (0x3157) - Write Sequencer 343
  6678. */
  6679. #define WM8995_WSEQ_EOS85 0x0100 /* WSEQ_EOS85 */
  6680. #define WM8995_WSEQ_EOS85_MASK 0x0100 /* WSEQ_EOS85 */
  6681. #define WM8995_WSEQ_EOS85_SHIFT 8 /* WSEQ_EOS85 */
  6682. #define WM8995_WSEQ_EOS85_WIDTH 1 /* WSEQ_EOS85 */
  6683. #define WM8995_WSEQ_DELAY85_MASK 0x000F /* WSEQ_DELAY85 - [3:0] */
  6684. #define WM8995_WSEQ_DELAY85_SHIFT 0 /* WSEQ_DELAY85 - [3:0] */
  6685. #define WM8995_WSEQ_DELAY85_WIDTH 4 /* WSEQ_DELAY85 - [3:0] */
  6686. /*
  6687. * R12632 (0x3158) - Write Sequencer 344
  6688. */
  6689. #define WM8995_WSEQ_ADDR86_MASK 0x3FFF /* WSEQ_ADDR86 - [13:0] */
  6690. #define WM8995_WSEQ_ADDR86_SHIFT 0 /* WSEQ_ADDR86 - [13:0] */
  6691. #define WM8995_WSEQ_ADDR86_WIDTH 14 /* WSEQ_ADDR86 - [13:0] */
  6692. /*
  6693. * R12633 (0x3159) - Write Sequencer 345
  6694. */
  6695. #define WM8995_WSEQ_DATA86_MASK 0x00FF /* WSEQ_DATA86 - [7:0] */
  6696. #define WM8995_WSEQ_DATA86_SHIFT 0 /* WSEQ_DATA86 - [7:0] */
  6697. #define WM8995_WSEQ_DATA86_WIDTH 8 /* WSEQ_DATA86 - [7:0] */
  6698. /*
  6699. * R12634 (0x315A) - Write Sequencer 346
  6700. */
  6701. #define WM8995_WSEQ_DATA_WIDTH86_MASK 0x0700 /* WSEQ_DATA_WIDTH86 - [10:8] */
  6702. #define WM8995_WSEQ_DATA_WIDTH86_SHIFT 8 /* WSEQ_DATA_WIDTH86 - [10:8] */
  6703. #define WM8995_WSEQ_DATA_WIDTH86_WIDTH 3 /* WSEQ_DATA_WIDTH86 - [10:8] */
  6704. #define WM8995_WSEQ_DATA_START86_MASK 0x000F /* WSEQ_DATA_START86 - [3:0] */
  6705. #define WM8995_WSEQ_DATA_START86_SHIFT 0 /* WSEQ_DATA_START86 - [3:0] */
  6706. #define WM8995_WSEQ_DATA_START86_WIDTH 4 /* WSEQ_DATA_START86 - [3:0] */
  6707. /*
  6708. * R12635 (0x315B) - Write Sequencer 347
  6709. */
  6710. #define WM8995_WSEQ_EOS86 0x0100 /* WSEQ_EOS86 */
  6711. #define WM8995_WSEQ_EOS86_MASK 0x0100 /* WSEQ_EOS86 */
  6712. #define WM8995_WSEQ_EOS86_SHIFT 8 /* WSEQ_EOS86 */
  6713. #define WM8995_WSEQ_EOS86_WIDTH 1 /* WSEQ_EOS86 */
  6714. #define WM8995_WSEQ_DELAY86_MASK 0x000F /* WSEQ_DELAY86 - [3:0] */
  6715. #define WM8995_WSEQ_DELAY86_SHIFT 0 /* WSEQ_DELAY86 - [3:0] */
  6716. #define WM8995_WSEQ_DELAY86_WIDTH 4 /* WSEQ_DELAY86 - [3:0] */
  6717. /*
  6718. * R12636 (0x315C) - Write Sequencer 348
  6719. */
  6720. #define WM8995_WSEQ_ADDR87_MASK 0x3FFF /* WSEQ_ADDR87 - [13:0] */
  6721. #define WM8995_WSEQ_ADDR87_SHIFT 0 /* WSEQ_ADDR87 - [13:0] */
  6722. #define WM8995_WSEQ_ADDR87_WIDTH 14 /* WSEQ_ADDR87 - [13:0] */
  6723. /*
  6724. * R12637 (0x315D) - Write Sequencer 349
  6725. */
  6726. #define WM8995_WSEQ_DATA87_MASK 0x00FF /* WSEQ_DATA87 - [7:0] */
  6727. #define WM8995_WSEQ_DATA87_SHIFT 0 /* WSEQ_DATA87 - [7:0] */
  6728. #define WM8995_WSEQ_DATA87_WIDTH 8 /* WSEQ_DATA87 - [7:0] */
  6729. /*
  6730. * R12638 (0x315E) - Write Sequencer 350
  6731. */
  6732. #define WM8995_WSEQ_DATA_WIDTH87_MASK 0x0700 /* WSEQ_DATA_WIDTH87 - [10:8] */
  6733. #define WM8995_WSEQ_DATA_WIDTH87_SHIFT 8 /* WSEQ_DATA_WIDTH87 - [10:8] */
  6734. #define WM8995_WSEQ_DATA_WIDTH87_WIDTH 3 /* WSEQ_DATA_WIDTH87 - [10:8] */
  6735. #define WM8995_WSEQ_DATA_START87_MASK 0x000F /* WSEQ_DATA_START87 - [3:0] */
  6736. #define WM8995_WSEQ_DATA_START87_SHIFT 0 /* WSEQ_DATA_START87 - [3:0] */
  6737. #define WM8995_WSEQ_DATA_START87_WIDTH 4 /* WSEQ_DATA_START87 - [3:0] */
  6738. /*
  6739. * R12639 (0x315F) - Write Sequencer 351
  6740. */
  6741. #define WM8995_WSEQ_EOS87 0x0100 /* WSEQ_EOS87 */
  6742. #define WM8995_WSEQ_EOS87_MASK 0x0100 /* WSEQ_EOS87 */
  6743. #define WM8995_WSEQ_EOS87_SHIFT 8 /* WSEQ_EOS87 */
  6744. #define WM8995_WSEQ_EOS87_WIDTH 1 /* WSEQ_EOS87 */
  6745. #define WM8995_WSEQ_DELAY87_MASK 0x000F /* WSEQ_DELAY87 - [3:0] */
  6746. #define WM8995_WSEQ_DELAY87_SHIFT 0 /* WSEQ_DELAY87 - [3:0] */
  6747. #define WM8995_WSEQ_DELAY87_WIDTH 4 /* WSEQ_DELAY87 - [3:0] */
  6748. /*
  6749. * R12640 (0x3160) - Write Sequencer 352
  6750. */
  6751. #define WM8995_WSEQ_ADDR88_MASK 0x3FFF /* WSEQ_ADDR88 - [13:0] */
  6752. #define WM8995_WSEQ_ADDR88_SHIFT 0 /* WSEQ_ADDR88 - [13:0] */
  6753. #define WM8995_WSEQ_ADDR88_WIDTH 14 /* WSEQ_ADDR88 - [13:0] */
  6754. /*
  6755. * R12641 (0x3161) - Write Sequencer 353
  6756. */
  6757. #define WM8995_WSEQ_DATA88_MASK 0x00FF /* WSEQ_DATA88 - [7:0] */
  6758. #define WM8995_WSEQ_DATA88_SHIFT 0 /* WSEQ_DATA88 - [7:0] */
  6759. #define WM8995_WSEQ_DATA88_WIDTH 8 /* WSEQ_DATA88 - [7:0] */
  6760. /*
  6761. * R12642 (0x3162) - Write Sequencer 354
  6762. */
  6763. #define WM8995_WSEQ_DATA_WIDTH88_MASK 0x0700 /* WSEQ_DATA_WIDTH88 - [10:8] */
  6764. #define WM8995_WSEQ_DATA_WIDTH88_SHIFT 8 /* WSEQ_DATA_WIDTH88 - [10:8] */
  6765. #define WM8995_WSEQ_DATA_WIDTH88_WIDTH 3 /* WSEQ_DATA_WIDTH88 - [10:8] */
  6766. #define WM8995_WSEQ_DATA_START88_MASK 0x000F /* WSEQ_DATA_START88 - [3:0] */
  6767. #define WM8995_WSEQ_DATA_START88_SHIFT 0 /* WSEQ_DATA_START88 - [3:0] */
  6768. #define WM8995_WSEQ_DATA_START88_WIDTH 4 /* WSEQ_DATA_START88 - [3:0] */
  6769. /*
  6770. * R12643 (0x3163) - Write Sequencer 355
  6771. */
  6772. #define WM8995_WSEQ_EOS88 0x0100 /* WSEQ_EOS88 */
  6773. #define WM8995_WSEQ_EOS88_MASK 0x0100 /* WSEQ_EOS88 */
  6774. #define WM8995_WSEQ_EOS88_SHIFT 8 /* WSEQ_EOS88 */
  6775. #define WM8995_WSEQ_EOS88_WIDTH 1 /* WSEQ_EOS88 */
  6776. #define WM8995_WSEQ_DELAY88_MASK 0x000F /* WSEQ_DELAY88 - [3:0] */
  6777. #define WM8995_WSEQ_DELAY88_SHIFT 0 /* WSEQ_DELAY88 - [3:0] */
  6778. #define WM8995_WSEQ_DELAY88_WIDTH 4 /* WSEQ_DELAY88 - [3:0] */
  6779. /*
  6780. * R12644 (0x3164) - Write Sequencer 356
  6781. */
  6782. #define WM8995_WSEQ_ADDR89_MASK 0x3FFF /* WSEQ_ADDR89 - [13:0] */
  6783. #define WM8995_WSEQ_ADDR89_SHIFT 0 /* WSEQ_ADDR89 - [13:0] */
  6784. #define WM8995_WSEQ_ADDR89_WIDTH 14 /* WSEQ_ADDR89 - [13:0] */
  6785. /*
  6786. * R12645 (0x3165) - Write Sequencer 357
  6787. */
  6788. #define WM8995_WSEQ_DATA89_MASK 0x00FF /* WSEQ_DATA89 - [7:0] */
  6789. #define WM8995_WSEQ_DATA89_SHIFT 0 /* WSEQ_DATA89 - [7:0] */
  6790. #define WM8995_WSEQ_DATA89_WIDTH 8 /* WSEQ_DATA89 - [7:0] */
  6791. /*
  6792. * R12646 (0x3166) - Write Sequencer 358
  6793. */
  6794. #define WM8995_WSEQ_DATA_WIDTH89_MASK 0x0700 /* WSEQ_DATA_WIDTH89 - [10:8] */
  6795. #define WM8995_WSEQ_DATA_WIDTH89_SHIFT 8 /* WSEQ_DATA_WIDTH89 - [10:8] */
  6796. #define WM8995_WSEQ_DATA_WIDTH89_WIDTH 3 /* WSEQ_DATA_WIDTH89 - [10:8] */
  6797. #define WM8995_WSEQ_DATA_START89_MASK 0x000F /* WSEQ_DATA_START89 - [3:0] */
  6798. #define WM8995_WSEQ_DATA_START89_SHIFT 0 /* WSEQ_DATA_START89 - [3:0] */
  6799. #define WM8995_WSEQ_DATA_START89_WIDTH 4 /* WSEQ_DATA_START89 - [3:0] */
  6800. /*
  6801. * R12647 (0x3167) - Write Sequencer 359
  6802. */
  6803. #define WM8995_WSEQ_EOS89 0x0100 /* WSEQ_EOS89 */
  6804. #define WM8995_WSEQ_EOS89_MASK 0x0100 /* WSEQ_EOS89 */
  6805. #define WM8995_WSEQ_EOS89_SHIFT 8 /* WSEQ_EOS89 */
  6806. #define WM8995_WSEQ_EOS89_WIDTH 1 /* WSEQ_EOS89 */
  6807. #define WM8995_WSEQ_DELAY89_MASK 0x000F /* WSEQ_DELAY89 - [3:0] */
  6808. #define WM8995_WSEQ_DELAY89_SHIFT 0 /* WSEQ_DELAY89 - [3:0] */
  6809. #define WM8995_WSEQ_DELAY89_WIDTH 4 /* WSEQ_DELAY89 - [3:0] */
  6810. /*
  6811. * R12648 (0x3168) - Write Sequencer 360
  6812. */
  6813. #define WM8995_WSEQ_ADDR90_MASK 0x3FFF /* WSEQ_ADDR90 - [13:0] */
  6814. #define WM8995_WSEQ_ADDR90_SHIFT 0 /* WSEQ_ADDR90 - [13:0] */
  6815. #define WM8995_WSEQ_ADDR90_WIDTH 14 /* WSEQ_ADDR90 - [13:0] */
  6816. /*
  6817. * R12649 (0x3169) - Write Sequencer 361
  6818. */
  6819. #define WM8995_WSEQ_DATA90_MASK 0x00FF /* WSEQ_DATA90 - [7:0] */
  6820. #define WM8995_WSEQ_DATA90_SHIFT 0 /* WSEQ_DATA90 - [7:0] */
  6821. #define WM8995_WSEQ_DATA90_WIDTH 8 /* WSEQ_DATA90 - [7:0] */
  6822. /*
  6823. * R12650 (0x316A) - Write Sequencer 362
  6824. */
  6825. #define WM8995_WSEQ_DATA_WIDTH90_MASK 0x0700 /* WSEQ_DATA_WIDTH90 - [10:8] */
  6826. #define WM8995_WSEQ_DATA_WIDTH90_SHIFT 8 /* WSEQ_DATA_WIDTH90 - [10:8] */
  6827. #define WM8995_WSEQ_DATA_WIDTH90_WIDTH 3 /* WSEQ_DATA_WIDTH90 - [10:8] */
  6828. #define WM8995_WSEQ_DATA_START90_MASK 0x000F /* WSEQ_DATA_START90 - [3:0] */
  6829. #define WM8995_WSEQ_DATA_START90_SHIFT 0 /* WSEQ_DATA_START90 - [3:0] */
  6830. #define WM8995_WSEQ_DATA_START90_WIDTH 4 /* WSEQ_DATA_START90 - [3:0] */
  6831. /*
  6832. * R12651 (0x316B) - Write Sequencer 363
  6833. */
  6834. #define WM8995_WSEQ_EOS90 0x0100 /* WSEQ_EOS90 */
  6835. #define WM8995_WSEQ_EOS90_MASK 0x0100 /* WSEQ_EOS90 */
  6836. #define WM8995_WSEQ_EOS90_SHIFT 8 /* WSEQ_EOS90 */
  6837. #define WM8995_WSEQ_EOS90_WIDTH 1 /* WSEQ_EOS90 */
  6838. #define WM8995_WSEQ_DELAY90_MASK 0x000F /* WSEQ_DELAY90 - [3:0] */
  6839. #define WM8995_WSEQ_DELAY90_SHIFT 0 /* WSEQ_DELAY90 - [3:0] */
  6840. #define WM8995_WSEQ_DELAY90_WIDTH 4 /* WSEQ_DELAY90 - [3:0] */
  6841. /*
  6842. * R12652 (0x316C) - Write Sequencer 364
  6843. */
  6844. #define WM8995_WSEQ_ADDR91_MASK 0x3FFF /* WSEQ_ADDR91 - [13:0] */
  6845. #define WM8995_WSEQ_ADDR91_SHIFT 0 /* WSEQ_ADDR91 - [13:0] */
  6846. #define WM8995_WSEQ_ADDR91_WIDTH 14 /* WSEQ_ADDR91 - [13:0] */
  6847. /*
  6848. * R12653 (0x316D) - Write Sequencer 365
  6849. */
  6850. #define WM8995_WSEQ_DATA91_MASK 0x00FF /* WSEQ_DATA91 - [7:0] */
  6851. #define WM8995_WSEQ_DATA91_SHIFT 0 /* WSEQ_DATA91 - [7:0] */
  6852. #define WM8995_WSEQ_DATA91_WIDTH 8 /* WSEQ_DATA91 - [7:0] */
  6853. /*
  6854. * R12654 (0x316E) - Write Sequencer 366
  6855. */
  6856. #define WM8995_WSEQ_DATA_WIDTH91_MASK 0x0700 /* WSEQ_DATA_WIDTH91 - [10:8] */
  6857. #define WM8995_WSEQ_DATA_WIDTH91_SHIFT 8 /* WSEQ_DATA_WIDTH91 - [10:8] */
  6858. #define WM8995_WSEQ_DATA_WIDTH91_WIDTH 3 /* WSEQ_DATA_WIDTH91 - [10:8] */
  6859. #define WM8995_WSEQ_DATA_START91_MASK 0x000F /* WSEQ_DATA_START91 - [3:0] */
  6860. #define WM8995_WSEQ_DATA_START91_SHIFT 0 /* WSEQ_DATA_START91 - [3:0] */
  6861. #define WM8995_WSEQ_DATA_START91_WIDTH 4 /* WSEQ_DATA_START91 - [3:0] */
  6862. /*
  6863. * R12655 (0x316F) - Write Sequencer 367
  6864. */
  6865. #define WM8995_WSEQ_EOS91 0x0100 /* WSEQ_EOS91 */
  6866. #define WM8995_WSEQ_EOS91_MASK 0x0100 /* WSEQ_EOS91 */
  6867. #define WM8995_WSEQ_EOS91_SHIFT 8 /* WSEQ_EOS91 */
  6868. #define WM8995_WSEQ_EOS91_WIDTH 1 /* WSEQ_EOS91 */
  6869. #define WM8995_WSEQ_DELAY91_MASK 0x000F /* WSEQ_DELAY91 - [3:0] */
  6870. #define WM8995_WSEQ_DELAY91_SHIFT 0 /* WSEQ_DELAY91 - [3:0] */
  6871. #define WM8995_WSEQ_DELAY91_WIDTH 4 /* WSEQ_DELAY91 - [3:0] */
  6872. /*
  6873. * R12656 (0x3170) - Write Sequencer 368
  6874. */
  6875. #define WM8995_WSEQ_ADDR92_MASK 0x3FFF /* WSEQ_ADDR92 - [13:0] */
  6876. #define WM8995_WSEQ_ADDR92_SHIFT 0 /* WSEQ_ADDR92 - [13:0] */
  6877. #define WM8995_WSEQ_ADDR92_WIDTH 14 /* WSEQ_ADDR92 - [13:0] */
  6878. /*
  6879. * R12657 (0x3171) - Write Sequencer 369
  6880. */
  6881. #define WM8995_WSEQ_DATA92_MASK 0x00FF /* WSEQ_DATA92 - [7:0] */
  6882. #define WM8995_WSEQ_DATA92_SHIFT 0 /* WSEQ_DATA92 - [7:0] */
  6883. #define WM8995_WSEQ_DATA92_WIDTH 8 /* WSEQ_DATA92 - [7:0] */
  6884. /*
  6885. * R12658 (0x3172) - Write Sequencer 370
  6886. */
  6887. #define WM8995_WSEQ_DATA_WIDTH92_MASK 0x0700 /* WSEQ_DATA_WIDTH92 - [10:8] */
  6888. #define WM8995_WSEQ_DATA_WIDTH92_SHIFT 8 /* WSEQ_DATA_WIDTH92 - [10:8] */
  6889. #define WM8995_WSEQ_DATA_WIDTH92_WIDTH 3 /* WSEQ_DATA_WIDTH92 - [10:8] */
  6890. #define WM8995_WSEQ_DATA_START92_MASK 0x000F /* WSEQ_DATA_START92 - [3:0] */
  6891. #define WM8995_WSEQ_DATA_START92_SHIFT 0 /* WSEQ_DATA_START92 - [3:0] */
  6892. #define WM8995_WSEQ_DATA_START92_WIDTH 4 /* WSEQ_DATA_START92 - [3:0] */
  6893. /*
  6894. * R12659 (0x3173) - Write Sequencer 371
  6895. */
  6896. #define WM8995_WSEQ_EOS92 0x0100 /* WSEQ_EOS92 */
  6897. #define WM8995_WSEQ_EOS92_MASK 0x0100 /* WSEQ_EOS92 */
  6898. #define WM8995_WSEQ_EOS92_SHIFT 8 /* WSEQ_EOS92 */
  6899. #define WM8995_WSEQ_EOS92_WIDTH 1 /* WSEQ_EOS92 */
  6900. #define WM8995_WSEQ_DELAY92_MASK 0x000F /* WSEQ_DELAY92 - [3:0] */
  6901. #define WM8995_WSEQ_DELAY92_SHIFT 0 /* WSEQ_DELAY92 - [3:0] */
  6902. #define WM8995_WSEQ_DELAY92_WIDTH 4 /* WSEQ_DELAY92 - [3:0] */
  6903. /*
  6904. * R12660 (0x3174) - Write Sequencer 372
  6905. */
  6906. #define WM8995_WSEQ_ADDR93_MASK 0x3FFF /* WSEQ_ADDR93 - [13:0] */
  6907. #define WM8995_WSEQ_ADDR93_SHIFT 0 /* WSEQ_ADDR93 - [13:0] */
  6908. #define WM8995_WSEQ_ADDR93_WIDTH 14 /* WSEQ_ADDR93 - [13:0] */
  6909. /*
  6910. * R12661 (0x3175) - Write Sequencer 373
  6911. */
  6912. #define WM8995_WSEQ_DATA93_MASK 0x00FF /* WSEQ_DATA93 - [7:0] */
  6913. #define WM8995_WSEQ_DATA93_SHIFT 0 /* WSEQ_DATA93 - [7:0] */
  6914. #define WM8995_WSEQ_DATA93_WIDTH 8 /* WSEQ_DATA93 - [7:0] */
  6915. /*
  6916. * R12662 (0x3176) - Write Sequencer 374
  6917. */
  6918. #define WM8995_WSEQ_DATA_WIDTH93_MASK 0x0700 /* WSEQ_DATA_WIDTH93 - [10:8] */
  6919. #define WM8995_WSEQ_DATA_WIDTH93_SHIFT 8 /* WSEQ_DATA_WIDTH93 - [10:8] */
  6920. #define WM8995_WSEQ_DATA_WIDTH93_WIDTH 3 /* WSEQ_DATA_WIDTH93 - [10:8] */
  6921. #define WM8995_WSEQ_DATA_START93_MASK 0x000F /* WSEQ_DATA_START93 - [3:0] */
  6922. #define WM8995_WSEQ_DATA_START93_SHIFT 0 /* WSEQ_DATA_START93 - [3:0] */
  6923. #define WM8995_WSEQ_DATA_START93_WIDTH 4 /* WSEQ_DATA_START93 - [3:0] */
  6924. /*
  6925. * R12663 (0x3177) - Write Sequencer 375
  6926. */
  6927. #define WM8995_WSEQ_EOS93 0x0100 /* WSEQ_EOS93 */
  6928. #define WM8995_WSEQ_EOS93_MASK 0x0100 /* WSEQ_EOS93 */
  6929. #define WM8995_WSEQ_EOS93_SHIFT 8 /* WSEQ_EOS93 */
  6930. #define WM8995_WSEQ_EOS93_WIDTH 1 /* WSEQ_EOS93 */
  6931. #define WM8995_WSEQ_DELAY93_MASK 0x000F /* WSEQ_DELAY93 - [3:0] */
  6932. #define WM8995_WSEQ_DELAY93_SHIFT 0 /* WSEQ_DELAY93 - [3:0] */
  6933. #define WM8995_WSEQ_DELAY93_WIDTH 4 /* WSEQ_DELAY93 - [3:0] */
  6934. /*
  6935. * R12664 (0x3178) - Write Sequencer 376
  6936. */
  6937. #define WM8995_WSEQ_ADDR94_MASK 0x3FFF /* WSEQ_ADDR94 - [13:0] */
  6938. #define WM8995_WSEQ_ADDR94_SHIFT 0 /* WSEQ_ADDR94 - [13:0] */
  6939. #define WM8995_WSEQ_ADDR94_WIDTH 14 /* WSEQ_ADDR94 - [13:0] */
  6940. /*
  6941. * R12665 (0x3179) - Write Sequencer 377
  6942. */
  6943. #define WM8995_WSEQ_DATA94_MASK 0x00FF /* WSEQ_DATA94 - [7:0] */
  6944. #define WM8995_WSEQ_DATA94_SHIFT 0 /* WSEQ_DATA94 - [7:0] */
  6945. #define WM8995_WSEQ_DATA94_WIDTH 8 /* WSEQ_DATA94 - [7:0] */
  6946. /*
  6947. * R12666 (0x317A) - Write Sequencer 378
  6948. */
  6949. #define WM8995_WSEQ_DATA_WIDTH94_MASK 0x0700 /* WSEQ_DATA_WIDTH94 - [10:8] */
  6950. #define WM8995_WSEQ_DATA_WIDTH94_SHIFT 8 /* WSEQ_DATA_WIDTH94 - [10:8] */
  6951. #define WM8995_WSEQ_DATA_WIDTH94_WIDTH 3 /* WSEQ_DATA_WIDTH94 - [10:8] */
  6952. #define WM8995_WSEQ_DATA_START94_MASK 0x000F /* WSEQ_DATA_START94 - [3:0] */
  6953. #define WM8995_WSEQ_DATA_START94_SHIFT 0 /* WSEQ_DATA_START94 - [3:0] */
  6954. #define WM8995_WSEQ_DATA_START94_WIDTH 4 /* WSEQ_DATA_START94 - [3:0] */
  6955. /*
  6956. * R12667 (0x317B) - Write Sequencer 379
  6957. */
  6958. #define WM8995_WSEQ_EOS94 0x0100 /* WSEQ_EOS94 */
  6959. #define WM8995_WSEQ_EOS94_MASK 0x0100 /* WSEQ_EOS94 */
  6960. #define WM8995_WSEQ_EOS94_SHIFT 8 /* WSEQ_EOS94 */
  6961. #define WM8995_WSEQ_EOS94_WIDTH 1 /* WSEQ_EOS94 */
  6962. #define WM8995_WSEQ_DELAY94_MASK 0x000F /* WSEQ_DELAY94 - [3:0] */
  6963. #define WM8995_WSEQ_DELAY94_SHIFT 0 /* WSEQ_DELAY94 - [3:0] */
  6964. #define WM8995_WSEQ_DELAY94_WIDTH 4 /* WSEQ_DELAY94 - [3:0] */
  6965. /*
  6966. * R12668 (0x317C) - Write Sequencer 380
  6967. */
  6968. #define WM8995_WSEQ_ADDR95_MASK 0x3FFF /* WSEQ_ADDR95 - [13:0] */
  6969. #define WM8995_WSEQ_ADDR95_SHIFT 0 /* WSEQ_ADDR95 - [13:0] */
  6970. #define WM8995_WSEQ_ADDR95_WIDTH 14 /* WSEQ_ADDR95 - [13:0] */
  6971. /*
  6972. * R12669 (0x317D) - Write Sequencer 381
  6973. */
  6974. #define WM8995_WSEQ_DATA95_MASK 0x00FF /* WSEQ_DATA95 - [7:0] */
  6975. #define WM8995_WSEQ_DATA95_SHIFT 0 /* WSEQ_DATA95 - [7:0] */
  6976. #define WM8995_WSEQ_DATA95_WIDTH 8 /* WSEQ_DATA95 - [7:0] */
  6977. /*
  6978. * R12670 (0x317E) - Write Sequencer 382
  6979. */
  6980. #define WM8995_WSEQ_DATA_WIDTH95_MASK 0x0700 /* WSEQ_DATA_WIDTH95 - [10:8] */
  6981. #define WM8995_WSEQ_DATA_WIDTH95_SHIFT 8 /* WSEQ_DATA_WIDTH95 - [10:8] */
  6982. #define WM8995_WSEQ_DATA_WIDTH95_WIDTH 3 /* WSEQ_DATA_WIDTH95 - [10:8] */
  6983. #define WM8995_WSEQ_DATA_START95_MASK 0x000F /* WSEQ_DATA_START95 - [3:0] */
  6984. #define WM8995_WSEQ_DATA_START95_SHIFT 0 /* WSEQ_DATA_START95 - [3:0] */
  6985. #define WM8995_WSEQ_DATA_START95_WIDTH 4 /* WSEQ_DATA_START95 - [3:0] */
  6986. /*
  6987. * R12671 (0x317F) - Write Sequencer 383
  6988. */
  6989. #define WM8995_WSEQ_EOS95 0x0100 /* WSEQ_EOS95 */
  6990. #define WM8995_WSEQ_EOS95_MASK 0x0100 /* WSEQ_EOS95 */
  6991. #define WM8995_WSEQ_EOS95_SHIFT 8 /* WSEQ_EOS95 */
  6992. #define WM8995_WSEQ_EOS95_WIDTH 1 /* WSEQ_EOS95 */
  6993. #define WM8995_WSEQ_DELAY95_MASK 0x000F /* WSEQ_DELAY95 - [3:0] */
  6994. #define WM8995_WSEQ_DELAY95_SHIFT 0 /* WSEQ_DELAY95 - [3:0] */
  6995. #define WM8995_WSEQ_DELAY95_WIDTH 4 /* WSEQ_DELAY95 - [3:0] */
  6996. /*
  6997. * R12672 (0x3180) - Write Sequencer 384
  6998. */
  6999. #define WM8995_WSEQ_ADDR96_MASK 0x3FFF /* WSEQ_ADDR96 - [13:0] */
  7000. #define WM8995_WSEQ_ADDR96_SHIFT 0 /* WSEQ_ADDR96 - [13:0] */
  7001. #define WM8995_WSEQ_ADDR96_WIDTH 14 /* WSEQ_ADDR96 - [13:0] */
  7002. /*
  7003. * R12673 (0x3181) - Write Sequencer 385
  7004. */
  7005. #define WM8995_WSEQ_DATA96_MASK 0x00FF /* WSEQ_DATA96 - [7:0] */
  7006. #define WM8995_WSEQ_DATA96_SHIFT 0 /* WSEQ_DATA96 - [7:0] */
  7007. #define WM8995_WSEQ_DATA96_WIDTH 8 /* WSEQ_DATA96 - [7:0] */
  7008. /*
  7009. * R12674 (0x3182) - Write Sequencer 386
  7010. */
  7011. #define WM8995_WSEQ_DATA_WIDTH96_MASK 0x0700 /* WSEQ_DATA_WIDTH96 - [10:8] */
  7012. #define WM8995_WSEQ_DATA_WIDTH96_SHIFT 8 /* WSEQ_DATA_WIDTH96 - [10:8] */
  7013. #define WM8995_WSEQ_DATA_WIDTH96_WIDTH 3 /* WSEQ_DATA_WIDTH96 - [10:8] */
  7014. #define WM8995_WSEQ_DATA_START96_MASK 0x000F /* WSEQ_DATA_START96 - [3:0] */
  7015. #define WM8995_WSEQ_DATA_START96_SHIFT 0 /* WSEQ_DATA_START96 - [3:0] */
  7016. #define WM8995_WSEQ_DATA_START96_WIDTH 4 /* WSEQ_DATA_START96 - [3:0] */
  7017. /*
  7018. * R12675 (0x3183) - Write Sequencer 387
  7019. */
  7020. #define WM8995_WSEQ_EOS96 0x0100 /* WSEQ_EOS96 */
  7021. #define WM8995_WSEQ_EOS96_MASK 0x0100 /* WSEQ_EOS96 */
  7022. #define WM8995_WSEQ_EOS96_SHIFT 8 /* WSEQ_EOS96 */
  7023. #define WM8995_WSEQ_EOS96_WIDTH 1 /* WSEQ_EOS96 */
  7024. #define WM8995_WSEQ_DELAY96_MASK 0x000F /* WSEQ_DELAY96 - [3:0] */
  7025. #define WM8995_WSEQ_DELAY96_SHIFT 0 /* WSEQ_DELAY96 - [3:0] */
  7026. #define WM8995_WSEQ_DELAY96_WIDTH 4 /* WSEQ_DELAY96 - [3:0] */
  7027. /*
  7028. * R12676 (0x3184) - Write Sequencer 388
  7029. */
  7030. #define WM8995_WSEQ_ADDR97_MASK 0x3FFF /* WSEQ_ADDR97 - [13:0] */
  7031. #define WM8995_WSEQ_ADDR97_SHIFT 0 /* WSEQ_ADDR97 - [13:0] */
  7032. #define WM8995_WSEQ_ADDR97_WIDTH 14 /* WSEQ_ADDR97 - [13:0] */
  7033. /*
  7034. * R12677 (0x3185) - Write Sequencer 389
  7035. */
  7036. #define WM8995_WSEQ_DATA97_MASK 0x00FF /* WSEQ_DATA97 - [7:0] */
  7037. #define WM8995_WSEQ_DATA97_SHIFT 0 /* WSEQ_DATA97 - [7:0] */
  7038. #define WM8995_WSEQ_DATA97_WIDTH 8 /* WSEQ_DATA97 - [7:0] */
  7039. /*
  7040. * R12678 (0x3186) - Write Sequencer 390
  7041. */
  7042. #define WM8995_WSEQ_DATA_WIDTH97_MASK 0x0700 /* WSEQ_DATA_WIDTH97 - [10:8] */
  7043. #define WM8995_WSEQ_DATA_WIDTH97_SHIFT 8 /* WSEQ_DATA_WIDTH97 - [10:8] */
  7044. #define WM8995_WSEQ_DATA_WIDTH97_WIDTH 3 /* WSEQ_DATA_WIDTH97 - [10:8] */
  7045. #define WM8995_WSEQ_DATA_START97_MASK 0x000F /* WSEQ_DATA_START97 - [3:0] */
  7046. #define WM8995_WSEQ_DATA_START97_SHIFT 0 /* WSEQ_DATA_START97 - [3:0] */
  7047. #define WM8995_WSEQ_DATA_START97_WIDTH 4 /* WSEQ_DATA_START97 - [3:0] */
  7048. /*
  7049. * R12679 (0x3187) - Write Sequencer 391
  7050. */
  7051. #define WM8995_WSEQ_EOS97 0x0100 /* WSEQ_EOS97 */
  7052. #define WM8995_WSEQ_EOS97_MASK 0x0100 /* WSEQ_EOS97 */
  7053. #define WM8995_WSEQ_EOS97_SHIFT 8 /* WSEQ_EOS97 */
  7054. #define WM8995_WSEQ_EOS97_WIDTH 1 /* WSEQ_EOS97 */
  7055. #define WM8995_WSEQ_DELAY97_MASK 0x000F /* WSEQ_DELAY97 - [3:0] */
  7056. #define WM8995_WSEQ_DELAY97_SHIFT 0 /* WSEQ_DELAY97 - [3:0] */
  7057. #define WM8995_WSEQ_DELAY97_WIDTH 4 /* WSEQ_DELAY97 - [3:0] */
  7058. /*
  7059. * R12680 (0x3188) - Write Sequencer 392
  7060. */
  7061. #define WM8995_WSEQ_ADDR98_MASK 0x3FFF /* WSEQ_ADDR98 - [13:0] */
  7062. #define WM8995_WSEQ_ADDR98_SHIFT 0 /* WSEQ_ADDR98 - [13:0] */
  7063. #define WM8995_WSEQ_ADDR98_WIDTH 14 /* WSEQ_ADDR98 - [13:0] */
  7064. /*
  7065. * R12681 (0x3189) - Write Sequencer 393
  7066. */
  7067. #define WM8995_WSEQ_DATA98_MASK 0x00FF /* WSEQ_DATA98 - [7:0] */
  7068. #define WM8995_WSEQ_DATA98_SHIFT 0 /* WSEQ_DATA98 - [7:0] */
  7069. #define WM8995_WSEQ_DATA98_WIDTH 8 /* WSEQ_DATA98 - [7:0] */
  7070. /*
  7071. * R12682 (0x318A) - Write Sequencer 394
  7072. */
  7073. #define WM8995_WSEQ_DATA_WIDTH98_MASK 0x0700 /* WSEQ_DATA_WIDTH98 - [10:8] */
  7074. #define WM8995_WSEQ_DATA_WIDTH98_SHIFT 8 /* WSEQ_DATA_WIDTH98 - [10:8] */
  7075. #define WM8995_WSEQ_DATA_WIDTH98_WIDTH 3 /* WSEQ_DATA_WIDTH98 - [10:8] */
  7076. #define WM8995_WSEQ_DATA_START98_MASK 0x000F /* WSEQ_DATA_START98 - [3:0] */
  7077. #define WM8995_WSEQ_DATA_START98_SHIFT 0 /* WSEQ_DATA_START98 - [3:0] */
  7078. #define WM8995_WSEQ_DATA_START98_WIDTH 4 /* WSEQ_DATA_START98 - [3:0] */
  7079. /*
  7080. * R12683 (0x318B) - Write Sequencer 395
  7081. */
  7082. #define WM8995_WSEQ_EOS98 0x0100 /* WSEQ_EOS98 */
  7083. #define WM8995_WSEQ_EOS98_MASK 0x0100 /* WSEQ_EOS98 */
  7084. #define WM8995_WSEQ_EOS98_SHIFT 8 /* WSEQ_EOS98 */
  7085. #define WM8995_WSEQ_EOS98_WIDTH 1 /* WSEQ_EOS98 */
  7086. #define WM8995_WSEQ_DELAY98_MASK 0x000F /* WSEQ_DELAY98 - [3:0] */
  7087. #define WM8995_WSEQ_DELAY98_SHIFT 0 /* WSEQ_DELAY98 - [3:0] */
  7088. #define WM8995_WSEQ_DELAY98_WIDTH 4 /* WSEQ_DELAY98 - [3:0] */
  7089. /*
  7090. * R12684 (0x318C) - Write Sequencer 396
  7091. */
  7092. #define WM8995_WSEQ_ADDR99_MASK 0x3FFF /* WSEQ_ADDR99 - [13:0] */
  7093. #define WM8995_WSEQ_ADDR99_SHIFT 0 /* WSEQ_ADDR99 - [13:0] */
  7094. #define WM8995_WSEQ_ADDR99_WIDTH 14 /* WSEQ_ADDR99 - [13:0] */
  7095. /*
  7096. * R12685 (0x318D) - Write Sequencer 397
  7097. */
  7098. #define WM8995_WSEQ_DATA99_MASK 0x00FF /* WSEQ_DATA99 - [7:0] */
  7099. #define WM8995_WSEQ_DATA99_SHIFT 0 /* WSEQ_DATA99 - [7:0] */
  7100. #define WM8995_WSEQ_DATA99_WIDTH 8 /* WSEQ_DATA99 - [7:0] */
  7101. /*
  7102. * R12686 (0x318E) - Write Sequencer 398
  7103. */
  7104. #define WM8995_WSEQ_DATA_WIDTH99_MASK 0x0700 /* WSEQ_DATA_WIDTH99 - [10:8] */
  7105. #define WM8995_WSEQ_DATA_WIDTH99_SHIFT 8 /* WSEQ_DATA_WIDTH99 - [10:8] */
  7106. #define WM8995_WSEQ_DATA_WIDTH99_WIDTH 3 /* WSEQ_DATA_WIDTH99 - [10:8] */
  7107. #define WM8995_WSEQ_DATA_START99_MASK 0x000F /* WSEQ_DATA_START99 - [3:0] */
  7108. #define WM8995_WSEQ_DATA_START99_SHIFT 0 /* WSEQ_DATA_START99 - [3:0] */
  7109. #define WM8995_WSEQ_DATA_START99_WIDTH 4 /* WSEQ_DATA_START99 - [3:0] */
  7110. /*
  7111. * R12687 (0x318F) - Write Sequencer 399
  7112. */
  7113. #define WM8995_WSEQ_EOS99 0x0100 /* WSEQ_EOS99 */
  7114. #define WM8995_WSEQ_EOS99_MASK 0x0100 /* WSEQ_EOS99 */
  7115. #define WM8995_WSEQ_EOS99_SHIFT 8 /* WSEQ_EOS99 */
  7116. #define WM8995_WSEQ_EOS99_WIDTH 1 /* WSEQ_EOS99 */
  7117. #define WM8995_WSEQ_DELAY99_MASK 0x000F /* WSEQ_DELAY99 - [3:0] */
  7118. #define WM8995_WSEQ_DELAY99_SHIFT 0 /* WSEQ_DELAY99 - [3:0] */
  7119. #define WM8995_WSEQ_DELAY99_WIDTH 4 /* WSEQ_DELAY99 - [3:0] */
  7120. /*
  7121. * R12688 (0x3190) - Write Sequencer 400
  7122. */
  7123. #define WM8995_WSEQ_ADDR100_MASK 0x3FFF /* WSEQ_ADDR100 - [13:0] */
  7124. #define WM8995_WSEQ_ADDR100_SHIFT 0 /* WSEQ_ADDR100 - [13:0] */
  7125. #define WM8995_WSEQ_ADDR100_WIDTH 14 /* WSEQ_ADDR100 - [13:0] */
  7126. /*
  7127. * R12689 (0x3191) - Write Sequencer 401
  7128. */
  7129. #define WM8995_WSEQ_DATA100_MASK 0x00FF /* WSEQ_DATA100 - [7:0] */
  7130. #define WM8995_WSEQ_DATA100_SHIFT 0 /* WSEQ_DATA100 - [7:0] */
  7131. #define WM8995_WSEQ_DATA100_WIDTH 8 /* WSEQ_DATA100 - [7:0] */
  7132. /*
  7133. * R12690 (0x3192) - Write Sequencer 402
  7134. */
  7135. #define WM8995_WSEQ_DATA_WIDTH100_MASK 0x0700 /* WSEQ_DATA_WIDTH100 - [10:8] */
  7136. #define WM8995_WSEQ_DATA_WIDTH100_SHIFT 8 /* WSEQ_DATA_WIDTH100 - [10:8] */
  7137. #define WM8995_WSEQ_DATA_WIDTH100_WIDTH 3 /* WSEQ_DATA_WIDTH100 - [10:8] */
  7138. #define WM8995_WSEQ_DATA_START100_MASK 0x000F /* WSEQ_DATA_START100 - [3:0] */
  7139. #define WM8995_WSEQ_DATA_START100_SHIFT 0 /* WSEQ_DATA_START100 - [3:0] */
  7140. #define WM8995_WSEQ_DATA_START100_WIDTH 4 /* WSEQ_DATA_START100 - [3:0] */
  7141. /*
  7142. * R12691 (0x3193) - Write Sequencer 403
  7143. */
  7144. #define WM8995_WSEQ_EOS100 0x0100 /* WSEQ_EOS100 */
  7145. #define WM8995_WSEQ_EOS100_MASK 0x0100 /* WSEQ_EOS100 */
  7146. #define WM8995_WSEQ_EOS100_SHIFT 8 /* WSEQ_EOS100 */
  7147. #define WM8995_WSEQ_EOS100_WIDTH 1 /* WSEQ_EOS100 */
  7148. #define WM8995_WSEQ_DELAY100_MASK 0x000F /* WSEQ_DELAY100 - [3:0] */
  7149. #define WM8995_WSEQ_DELAY100_SHIFT 0 /* WSEQ_DELAY100 - [3:0] */
  7150. #define WM8995_WSEQ_DELAY100_WIDTH 4 /* WSEQ_DELAY100 - [3:0] */
  7151. /*
  7152. * R12692 (0x3194) - Write Sequencer 404
  7153. */
  7154. #define WM8995_WSEQ_ADDR101_MASK 0x3FFF /* WSEQ_ADDR101 - [13:0] */
  7155. #define WM8995_WSEQ_ADDR101_SHIFT 0 /* WSEQ_ADDR101 - [13:0] */
  7156. #define WM8995_WSEQ_ADDR101_WIDTH 14 /* WSEQ_ADDR101 - [13:0] */
  7157. /*
  7158. * R12693 (0x3195) - Write Sequencer 405
  7159. */
  7160. #define WM8995_WSEQ_DATA101_MASK 0x00FF /* WSEQ_DATA101 - [7:0] */
  7161. #define WM8995_WSEQ_DATA101_SHIFT 0 /* WSEQ_DATA101 - [7:0] */
  7162. #define WM8995_WSEQ_DATA101_WIDTH 8 /* WSEQ_DATA101 - [7:0] */
  7163. /*
  7164. * R12694 (0x3196) - Write Sequencer 406
  7165. */
  7166. #define WM8995_WSEQ_DATA_WIDTH101_MASK 0x0700 /* WSEQ_DATA_WIDTH101 - [10:8] */
  7167. #define WM8995_WSEQ_DATA_WIDTH101_SHIFT 8 /* WSEQ_DATA_WIDTH101 - [10:8] */
  7168. #define WM8995_WSEQ_DATA_WIDTH101_WIDTH 3 /* WSEQ_DATA_WIDTH101 - [10:8] */
  7169. #define WM8995_WSEQ_DATA_START101_MASK 0x000F /* WSEQ_DATA_START101 - [3:0] */
  7170. #define WM8995_WSEQ_DATA_START101_SHIFT 0 /* WSEQ_DATA_START101 - [3:0] */
  7171. #define WM8995_WSEQ_DATA_START101_WIDTH 4 /* WSEQ_DATA_START101 - [3:0] */
  7172. /*
  7173. * R12695 (0x3197) - Write Sequencer 407
  7174. */
  7175. #define WM8995_WSEQ_EOS101 0x0100 /* WSEQ_EOS101 */
  7176. #define WM8995_WSEQ_EOS101_MASK 0x0100 /* WSEQ_EOS101 */
  7177. #define WM8995_WSEQ_EOS101_SHIFT 8 /* WSEQ_EOS101 */
  7178. #define WM8995_WSEQ_EOS101_WIDTH 1 /* WSEQ_EOS101 */
  7179. #define WM8995_WSEQ_DELAY101_MASK 0x000F /* WSEQ_DELAY101 - [3:0] */
  7180. #define WM8995_WSEQ_DELAY101_SHIFT 0 /* WSEQ_DELAY101 - [3:0] */
  7181. #define WM8995_WSEQ_DELAY101_WIDTH 4 /* WSEQ_DELAY101 - [3:0] */
  7182. /*
  7183. * R12696 (0x3198) - Write Sequencer 408
  7184. */
  7185. #define WM8995_WSEQ_ADDR102_MASK 0x3FFF /* WSEQ_ADDR102 - [13:0] */
  7186. #define WM8995_WSEQ_ADDR102_SHIFT 0 /* WSEQ_ADDR102 - [13:0] */
  7187. #define WM8995_WSEQ_ADDR102_WIDTH 14 /* WSEQ_ADDR102 - [13:0] */
  7188. /*
  7189. * R12697 (0x3199) - Write Sequencer 409
  7190. */
  7191. #define WM8995_WSEQ_DATA102_MASK 0x00FF /* WSEQ_DATA102 - [7:0] */
  7192. #define WM8995_WSEQ_DATA102_SHIFT 0 /* WSEQ_DATA102 - [7:0] */
  7193. #define WM8995_WSEQ_DATA102_WIDTH 8 /* WSEQ_DATA102 - [7:0] */
  7194. /*
  7195. * R12698 (0x319A) - Write Sequencer 410
  7196. */
  7197. #define WM8995_WSEQ_DATA_WIDTH102_MASK 0x0700 /* WSEQ_DATA_WIDTH102 - [10:8] */
  7198. #define WM8995_WSEQ_DATA_WIDTH102_SHIFT 8 /* WSEQ_DATA_WIDTH102 - [10:8] */
  7199. #define WM8995_WSEQ_DATA_WIDTH102_WIDTH 3 /* WSEQ_DATA_WIDTH102 - [10:8] */
  7200. #define WM8995_WSEQ_DATA_START102_MASK 0x000F /* WSEQ_DATA_START102 - [3:0] */
  7201. #define WM8995_WSEQ_DATA_START102_SHIFT 0 /* WSEQ_DATA_START102 - [3:0] */
  7202. #define WM8995_WSEQ_DATA_START102_WIDTH 4 /* WSEQ_DATA_START102 - [3:0] */
  7203. /*
  7204. * R12699 (0x319B) - Write Sequencer 411
  7205. */
  7206. #define WM8995_WSEQ_EOS102 0x0100 /* WSEQ_EOS102 */
  7207. #define WM8995_WSEQ_EOS102_MASK 0x0100 /* WSEQ_EOS102 */
  7208. #define WM8995_WSEQ_EOS102_SHIFT 8 /* WSEQ_EOS102 */
  7209. #define WM8995_WSEQ_EOS102_WIDTH 1 /* WSEQ_EOS102 */
  7210. #define WM8995_WSEQ_DELAY102_MASK 0x000F /* WSEQ_DELAY102 - [3:0] */
  7211. #define WM8995_WSEQ_DELAY102_SHIFT 0 /* WSEQ_DELAY102 - [3:0] */
  7212. #define WM8995_WSEQ_DELAY102_WIDTH 4 /* WSEQ_DELAY102 - [3:0] */
  7213. /*
  7214. * R12700 (0x319C) - Write Sequencer 412
  7215. */
  7216. #define WM8995_WSEQ_ADDR103_MASK 0x3FFF /* WSEQ_ADDR103 - [13:0] */
  7217. #define WM8995_WSEQ_ADDR103_SHIFT 0 /* WSEQ_ADDR103 - [13:0] */
  7218. #define WM8995_WSEQ_ADDR103_WIDTH 14 /* WSEQ_ADDR103 - [13:0] */
  7219. /*
  7220. * R12701 (0x319D) - Write Sequencer 413
  7221. */
  7222. #define WM8995_WSEQ_DATA103_MASK 0x00FF /* WSEQ_DATA103 - [7:0] */
  7223. #define WM8995_WSEQ_DATA103_SHIFT 0 /* WSEQ_DATA103 - [7:0] */
  7224. #define WM8995_WSEQ_DATA103_WIDTH 8 /* WSEQ_DATA103 - [7:0] */
  7225. /*
  7226. * R12702 (0x319E) - Write Sequencer 414
  7227. */
  7228. #define WM8995_WSEQ_DATA_WIDTH103_MASK 0x0700 /* WSEQ_DATA_WIDTH103 - [10:8] */
  7229. #define WM8995_WSEQ_DATA_WIDTH103_SHIFT 8 /* WSEQ_DATA_WIDTH103 - [10:8] */
  7230. #define WM8995_WSEQ_DATA_WIDTH103_WIDTH 3 /* WSEQ_DATA_WIDTH103 - [10:8] */
  7231. #define WM8995_WSEQ_DATA_START103_MASK 0x000F /* WSEQ_DATA_START103 - [3:0] */
  7232. #define WM8995_WSEQ_DATA_START103_SHIFT 0 /* WSEQ_DATA_START103 - [3:0] */
  7233. #define WM8995_WSEQ_DATA_START103_WIDTH 4 /* WSEQ_DATA_START103 - [3:0] */
  7234. /*
  7235. * R12703 (0x319F) - Write Sequencer 415
  7236. */
  7237. #define WM8995_WSEQ_EOS103 0x0100 /* WSEQ_EOS103 */
  7238. #define WM8995_WSEQ_EOS103_MASK 0x0100 /* WSEQ_EOS103 */
  7239. #define WM8995_WSEQ_EOS103_SHIFT 8 /* WSEQ_EOS103 */
  7240. #define WM8995_WSEQ_EOS103_WIDTH 1 /* WSEQ_EOS103 */
  7241. #define WM8995_WSEQ_DELAY103_MASK 0x000F /* WSEQ_DELAY103 - [3:0] */
  7242. #define WM8995_WSEQ_DELAY103_SHIFT 0 /* WSEQ_DELAY103 - [3:0] */
  7243. #define WM8995_WSEQ_DELAY103_WIDTH 4 /* WSEQ_DELAY103 - [3:0] */
  7244. /*
  7245. * R12704 (0x31A0) - Write Sequencer 416
  7246. */
  7247. #define WM8995_WSEQ_ADDR104_MASK 0x3FFF /* WSEQ_ADDR104 - [13:0] */
  7248. #define WM8995_WSEQ_ADDR104_SHIFT 0 /* WSEQ_ADDR104 - [13:0] */
  7249. #define WM8995_WSEQ_ADDR104_WIDTH 14 /* WSEQ_ADDR104 - [13:0] */
  7250. /*
  7251. * R12705 (0x31A1) - Write Sequencer 417
  7252. */
  7253. #define WM8995_WSEQ_DATA104_MASK 0x00FF /* WSEQ_DATA104 - [7:0] */
  7254. #define WM8995_WSEQ_DATA104_SHIFT 0 /* WSEQ_DATA104 - [7:0] */
  7255. #define WM8995_WSEQ_DATA104_WIDTH 8 /* WSEQ_DATA104 - [7:0] */
  7256. /*
  7257. * R12706 (0x31A2) - Write Sequencer 418
  7258. */
  7259. #define WM8995_WSEQ_DATA_WIDTH104_MASK 0x0700 /* WSEQ_DATA_WIDTH104 - [10:8] */
  7260. #define WM8995_WSEQ_DATA_WIDTH104_SHIFT 8 /* WSEQ_DATA_WIDTH104 - [10:8] */
  7261. #define WM8995_WSEQ_DATA_WIDTH104_WIDTH 3 /* WSEQ_DATA_WIDTH104 - [10:8] */
  7262. #define WM8995_WSEQ_DATA_START104_MASK 0x000F /* WSEQ_DATA_START104 - [3:0] */
  7263. #define WM8995_WSEQ_DATA_START104_SHIFT 0 /* WSEQ_DATA_START104 - [3:0] */
  7264. #define WM8995_WSEQ_DATA_START104_WIDTH 4 /* WSEQ_DATA_START104 - [3:0] */
  7265. /*
  7266. * R12707 (0x31A3) - Write Sequencer 419
  7267. */
  7268. #define WM8995_WSEQ_EOS104 0x0100 /* WSEQ_EOS104 */
  7269. #define WM8995_WSEQ_EOS104_MASK 0x0100 /* WSEQ_EOS104 */
  7270. #define WM8995_WSEQ_EOS104_SHIFT 8 /* WSEQ_EOS104 */
  7271. #define WM8995_WSEQ_EOS104_WIDTH 1 /* WSEQ_EOS104 */
  7272. #define WM8995_WSEQ_DELAY104_MASK 0x000F /* WSEQ_DELAY104 - [3:0] */
  7273. #define WM8995_WSEQ_DELAY104_SHIFT 0 /* WSEQ_DELAY104 - [3:0] */
  7274. #define WM8995_WSEQ_DELAY104_WIDTH 4 /* WSEQ_DELAY104 - [3:0] */
  7275. /*
  7276. * R12708 (0x31A4) - Write Sequencer 420
  7277. */
  7278. #define WM8995_WSEQ_ADDR105_MASK 0x3FFF /* WSEQ_ADDR105 - [13:0] */
  7279. #define WM8995_WSEQ_ADDR105_SHIFT 0 /* WSEQ_ADDR105 - [13:0] */
  7280. #define WM8995_WSEQ_ADDR105_WIDTH 14 /* WSEQ_ADDR105 - [13:0] */
  7281. /*
  7282. * R12709 (0x31A5) - Write Sequencer 421
  7283. */
  7284. #define WM8995_WSEQ_DATA105_MASK 0x00FF /* WSEQ_DATA105 - [7:0] */
  7285. #define WM8995_WSEQ_DATA105_SHIFT 0 /* WSEQ_DATA105 - [7:0] */
  7286. #define WM8995_WSEQ_DATA105_WIDTH 8 /* WSEQ_DATA105 - [7:0] */
  7287. /*
  7288. * R12710 (0x31A6) - Write Sequencer 422
  7289. */
  7290. #define WM8995_WSEQ_DATA_WIDTH105_MASK 0x0700 /* WSEQ_DATA_WIDTH105 - [10:8] */
  7291. #define WM8995_WSEQ_DATA_WIDTH105_SHIFT 8 /* WSEQ_DATA_WIDTH105 - [10:8] */
  7292. #define WM8995_WSEQ_DATA_WIDTH105_WIDTH 3 /* WSEQ_DATA_WIDTH105 - [10:8] */
  7293. #define WM8995_WSEQ_DATA_START105_MASK 0x000F /* WSEQ_DATA_START105 - [3:0] */
  7294. #define WM8995_WSEQ_DATA_START105_SHIFT 0 /* WSEQ_DATA_START105 - [3:0] */
  7295. #define WM8995_WSEQ_DATA_START105_WIDTH 4 /* WSEQ_DATA_START105 - [3:0] */
  7296. /*
  7297. * R12711 (0x31A7) - Write Sequencer 423
  7298. */
  7299. #define WM8995_WSEQ_EOS105 0x0100 /* WSEQ_EOS105 */
  7300. #define WM8995_WSEQ_EOS105_MASK 0x0100 /* WSEQ_EOS105 */
  7301. #define WM8995_WSEQ_EOS105_SHIFT 8 /* WSEQ_EOS105 */
  7302. #define WM8995_WSEQ_EOS105_WIDTH 1 /* WSEQ_EOS105 */
  7303. #define WM8995_WSEQ_DELAY105_MASK 0x000F /* WSEQ_DELAY105 - [3:0] */
  7304. #define WM8995_WSEQ_DELAY105_SHIFT 0 /* WSEQ_DELAY105 - [3:0] */
  7305. #define WM8995_WSEQ_DELAY105_WIDTH 4 /* WSEQ_DELAY105 - [3:0] */
  7306. /*
  7307. * R12712 (0x31A8) - Write Sequencer 424
  7308. */
  7309. #define WM8995_WSEQ_ADDR106_MASK 0x3FFF /* WSEQ_ADDR106 - [13:0] */
  7310. #define WM8995_WSEQ_ADDR106_SHIFT 0 /* WSEQ_ADDR106 - [13:0] */
  7311. #define WM8995_WSEQ_ADDR106_WIDTH 14 /* WSEQ_ADDR106 - [13:0] */
  7312. /*
  7313. * R12713 (0x31A9) - Write Sequencer 425
  7314. */
  7315. #define WM8995_WSEQ_DATA106_MASK 0x00FF /* WSEQ_DATA106 - [7:0] */
  7316. #define WM8995_WSEQ_DATA106_SHIFT 0 /* WSEQ_DATA106 - [7:0] */
  7317. #define WM8995_WSEQ_DATA106_WIDTH 8 /* WSEQ_DATA106 - [7:0] */
  7318. /*
  7319. * R12714 (0x31AA) - Write Sequencer 426
  7320. */
  7321. #define WM8995_WSEQ_DATA_WIDTH106_MASK 0x0700 /* WSEQ_DATA_WIDTH106 - [10:8] */
  7322. #define WM8995_WSEQ_DATA_WIDTH106_SHIFT 8 /* WSEQ_DATA_WIDTH106 - [10:8] */
  7323. #define WM8995_WSEQ_DATA_WIDTH106_WIDTH 3 /* WSEQ_DATA_WIDTH106 - [10:8] */
  7324. #define WM8995_WSEQ_DATA_START106_MASK 0x000F /* WSEQ_DATA_START106 - [3:0] */
  7325. #define WM8995_WSEQ_DATA_START106_SHIFT 0 /* WSEQ_DATA_START106 - [3:0] */
  7326. #define WM8995_WSEQ_DATA_START106_WIDTH 4 /* WSEQ_DATA_START106 - [3:0] */
  7327. /*
  7328. * R12715 (0x31AB) - Write Sequencer 427
  7329. */
  7330. #define WM8995_WSEQ_EOS106 0x0100 /* WSEQ_EOS106 */
  7331. #define WM8995_WSEQ_EOS106_MASK 0x0100 /* WSEQ_EOS106 */
  7332. #define WM8995_WSEQ_EOS106_SHIFT 8 /* WSEQ_EOS106 */
  7333. #define WM8995_WSEQ_EOS106_WIDTH 1 /* WSEQ_EOS106 */
  7334. #define WM8995_WSEQ_DELAY106_MASK 0x000F /* WSEQ_DELAY106 - [3:0] */
  7335. #define WM8995_WSEQ_DELAY106_SHIFT 0 /* WSEQ_DELAY106 - [3:0] */
  7336. #define WM8995_WSEQ_DELAY106_WIDTH 4 /* WSEQ_DELAY106 - [3:0] */
  7337. /*
  7338. * R12716 (0x31AC) - Write Sequencer 428
  7339. */
  7340. #define WM8995_WSEQ_ADDR107_MASK 0x3FFF /* WSEQ_ADDR107 - [13:0] */
  7341. #define WM8995_WSEQ_ADDR107_SHIFT 0 /* WSEQ_ADDR107 - [13:0] */
  7342. #define WM8995_WSEQ_ADDR107_WIDTH 14 /* WSEQ_ADDR107 - [13:0] */
  7343. /*
  7344. * R12717 (0x31AD) - Write Sequencer 429
  7345. */
  7346. #define WM8995_WSEQ_DATA107_MASK 0x00FF /* WSEQ_DATA107 - [7:0] */
  7347. #define WM8995_WSEQ_DATA107_SHIFT 0 /* WSEQ_DATA107 - [7:0] */
  7348. #define WM8995_WSEQ_DATA107_WIDTH 8 /* WSEQ_DATA107 - [7:0] */
  7349. /*
  7350. * R12718 (0x31AE) - Write Sequencer 430
  7351. */
  7352. #define WM8995_WSEQ_DATA_WIDTH107_MASK 0x0700 /* WSEQ_DATA_WIDTH107 - [10:8] */
  7353. #define WM8995_WSEQ_DATA_WIDTH107_SHIFT 8 /* WSEQ_DATA_WIDTH107 - [10:8] */
  7354. #define WM8995_WSEQ_DATA_WIDTH107_WIDTH 3 /* WSEQ_DATA_WIDTH107 - [10:8] */
  7355. #define WM8995_WSEQ_DATA_START107_MASK 0x000F /* WSEQ_DATA_START107 - [3:0] */
  7356. #define WM8995_WSEQ_DATA_START107_SHIFT 0 /* WSEQ_DATA_START107 - [3:0] */
  7357. #define WM8995_WSEQ_DATA_START107_WIDTH 4 /* WSEQ_DATA_START107 - [3:0] */
  7358. /*
  7359. * R12719 (0x31AF) - Write Sequencer 431
  7360. */
  7361. #define WM8995_WSEQ_EOS107 0x0100 /* WSEQ_EOS107 */
  7362. #define WM8995_WSEQ_EOS107_MASK 0x0100 /* WSEQ_EOS107 */
  7363. #define WM8995_WSEQ_EOS107_SHIFT 8 /* WSEQ_EOS107 */
  7364. #define WM8995_WSEQ_EOS107_WIDTH 1 /* WSEQ_EOS107 */
  7365. #define WM8995_WSEQ_DELAY107_MASK 0x000F /* WSEQ_DELAY107 - [3:0] */
  7366. #define WM8995_WSEQ_DELAY107_SHIFT 0 /* WSEQ_DELAY107 - [3:0] */
  7367. #define WM8995_WSEQ_DELAY107_WIDTH 4 /* WSEQ_DELAY107 - [3:0] */
  7368. /*
  7369. * R12720 (0x31B0) - Write Sequencer 432
  7370. */
  7371. #define WM8995_WSEQ_ADDR108_MASK 0x3FFF /* WSEQ_ADDR108 - [13:0] */
  7372. #define WM8995_WSEQ_ADDR108_SHIFT 0 /* WSEQ_ADDR108 - [13:0] */
  7373. #define WM8995_WSEQ_ADDR108_WIDTH 14 /* WSEQ_ADDR108 - [13:0] */
  7374. /*
  7375. * R12721 (0x31B1) - Write Sequencer 433
  7376. */
  7377. #define WM8995_WSEQ_DATA108_MASK 0x00FF /* WSEQ_DATA108 - [7:0] */
  7378. #define WM8995_WSEQ_DATA108_SHIFT 0 /* WSEQ_DATA108 - [7:0] */
  7379. #define WM8995_WSEQ_DATA108_WIDTH 8 /* WSEQ_DATA108 - [7:0] */
  7380. /*
  7381. * R12722 (0x31B2) - Write Sequencer 434
  7382. */
  7383. #define WM8995_WSEQ_DATA_WIDTH108_MASK 0x0700 /* WSEQ_DATA_WIDTH108 - [10:8] */
  7384. #define WM8995_WSEQ_DATA_WIDTH108_SHIFT 8 /* WSEQ_DATA_WIDTH108 - [10:8] */
  7385. #define WM8995_WSEQ_DATA_WIDTH108_WIDTH 3 /* WSEQ_DATA_WIDTH108 - [10:8] */
  7386. #define WM8995_WSEQ_DATA_START108_MASK 0x000F /* WSEQ_DATA_START108 - [3:0] */
  7387. #define WM8995_WSEQ_DATA_START108_SHIFT 0 /* WSEQ_DATA_START108 - [3:0] */
  7388. #define WM8995_WSEQ_DATA_START108_WIDTH 4 /* WSEQ_DATA_START108 - [3:0] */
  7389. /*
  7390. * R12723 (0x31B3) - Write Sequencer 435
  7391. */
  7392. #define WM8995_WSEQ_EOS108 0x0100 /* WSEQ_EOS108 */
  7393. #define WM8995_WSEQ_EOS108_MASK 0x0100 /* WSEQ_EOS108 */
  7394. #define WM8995_WSEQ_EOS108_SHIFT 8 /* WSEQ_EOS108 */
  7395. #define WM8995_WSEQ_EOS108_WIDTH 1 /* WSEQ_EOS108 */
  7396. #define WM8995_WSEQ_DELAY108_MASK 0x000F /* WSEQ_DELAY108 - [3:0] */
  7397. #define WM8995_WSEQ_DELAY108_SHIFT 0 /* WSEQ_DELAY108 - [3:0] */
  7398. #define WM8995_WSEQ_DELAY108_WIDTH 4 /* WSEQ_DELAY108 - [3:0] */
  7399. /*
  7400. * R12724 (0x31B4) - Write Sequencer 436
  7401. */
  7402. #define WM8995_WSEQ_ADDR109_MASK 0x3FFF /* WSEQ_ADDR109 - [13:0] */
  7403. #define WM8995_WSEQ_ADDR109_SHIFT 0 /* WSEQ_ADDR109 - [13:0] */
  7404. #define WM8995_WSEQ_ADDR109_WIDTH 14 /* WSEQ_ADDR109 - [13:0] */
  7405. /*
  7406. * R12725 (0x31B5) - Write Sequencer 437
  7407. */
  7408. #define WM8995_WSEQ_DATA109_MASK 0x00FF /* WSEQ_DATA109 - [7:0] */
  7409. #define WM8995_WSEQ_DATA109_SHIFT 0 /* WSEQ_DATA109 - [7:0] */
  7410. #define WM8995_WSEQ_DATA109_WIDTH 8 /* WSEQ_DATA109 - [7:0] */
  7411. /*
  7412. * R12726 (0x31B6) - Write Sequencer 438
  7413. */
  7414. #define WM8995_WSEQ_DATA_WIDTH109_MASK 0x0700 /* WSEQ_DATA_WIDTH109 - [10:8] */
  7415. #define WM8995_WSEQ_DATA_WIDTH109_SHIFT 8 /* WSEQ_DATA_WIDTH109 - [10:8] */
  7416. #define WM8995_WSEQ_DATA_WIDTH109_WIDTH 3 /* WSEQ_DATA_WIDTH109 - [10:8] */
  7417. #define WM8995_WSEQ_DATA_START109_MASK 0x000F /* WSEQ_DATA_START109 - [3:0] */
  7418. #define WM8995_WSEQ_DATA_START109_SHIFT 0 /* WSEQ_DATA_START109 - [3:0] */
  7419. #define WM8995_WSEQ_DATA_START109_WIDTH 4 /* WSEQ_DATA_START109 - [3:0] */
  7420. /*
  7421. * R12727 (0x31B7) - Write Sequencer 439
  7422. */
  7423. #define WM8995_WSEQ_EOS109 0x0100 /* WSEQ_EOS109 */
  7424. #define WM8995_WSEQ_EOS109_MASK 0x0100 /* WSEQ_EOS109 */
  7425. #define WM8995_WSEQ_EOS109_SHIFT 8 /* WSEQ_EOS109 */
  7426. #define WM8995_WSEQ_EOS109_WIDTH 1 /* WSEQ_EOS109 */
  7427. #define WM8995_WSEQ_DELAY109_MASK 0x000F /* WSEQ_DELAY109 - [3:0] */
  7428. #define WM8995_WSEQ_DELAY109_SHIFT 0 /* WSEQ_DELAY109 - [3:0] */
  7429. #define WM8995_WSEQ_DELAY109_WIDTH 4 /* WSEQ_DELAY109 - [3:0] */
  7430. /*
  7431. * R12728 (0x31B8) - Write Sequencer 440
  7432. */
  7433. #define WM8995_WSEQ_ADDR110_MASK 0x3FFF /* WSEQ_ADDR110 - [13:0] */
  7434. #define WM8995_WSEQ_ADDR110_SHIFT 0 /* WSEQ_ADDR110 - [13:0] */
  7435. #define WM8995_WSEQ_ADDR110_WIDTH 14 /* WSEQ_ADDR110 - [13:0] */
  7436. /*
  7437. * R12729 (0x31B9) - Write Sequencer 441
  7438. */
  7439. #define WM8995_WSEQ_DATA110_MASK 0x00FF /* WSEQ_DATA110 - [7:0] */
  7440. #define WM8995_WSEQ_DATA110_SHIFT 0 /* WSEQ_DATA110 - [7:0] */
  7441. #define WM8995_WSEQ_DATA110_WIDTH 8 /* WSEQ_DATA110 - [7:0] */
  7442. /*
  7443. * R12730 (0x31BA) - Write Sequencer 442
  7444. */
  7445. #define WM8995_WSEQ_DATA_WIDTH110_MASK 0x0700 /* WSEQ_DATA_WIDTH110 - [10:8] */
  7446. #define WM8995_WSEQ_DATA_WIDTH110_SHIFT 8 /* WSEQ_DATA_WIDTH110 - [10:8] */
  7447. #define WM8995_WSEQ_DATA_WIDTH110_WIDTH 3 /* WSEQ_DATA_WIDTH110 - [10:8] */
  7448. #define WM8995_WSEQ_DATA_START110_MASK 0x000F /* WSEQ_DATA_START110 - [3:0] */
  7449. #define WM8995_WSEQ_DATA_START110_SHIFT 0 /* WSEQ_DATA_START110 - [3:0] */
  7450. #define WM8995_WSEQ_DATA_START110_WIDTH 4 /* WSEQ_DATA_START110 - [3:0] */
  7451. /*
  7452. * R12731 (0x31BB) - Write Sequencer 443
  7453. */
  7454. #define WM8995_WSEQ_EOS110 0x0100 /* WSEQ_EOS110 */
  7455. #define WM8995_WSEQ_EOS110_MASK 0x0100 /* WSEQ_EOS110 */
  7456. #define WM8995_WSEQ_EOS110_SHIFT 8 /* WSEQ_EOS110 */
  7457. #define WM8995_WSEQ_EOS110_WIDTH 1 /* WSEQ_EOS110 */
  7458. #define WM8995_WSEQ_DELAY110_MASK 0x000F /* WSEQ_DELAY110 - [3:0] */
  7459. #define WM8995_WSEQ_DELAY110_SHIFT 0 /* WSEQ_DELAY110 - [3:0] */
  7460. #define WM8995_WSEQ_DELAY110_WIDTH 4 /* WSEQ_DELAY110 - [3:0] */
  7461. /*
  7462. * R12732 (0x31BC) - Write Sequencer 444
  7463. */
  7464. #define WM8995_WSEQ_ADDR111_MASK 0x3FFF /* WSEQ_ADDR111 - [13:0] */
  7465. #define WM8995_WSEQ_ADDR111_SHIFT 0 /* WSEQ_ADDR111 - [13:0] */
  7466. #define WM8995_WSEQ_ADDR111_WIDTH 14 /* WSEQ_ADDR111 - [13:0] */
  7467. /*
  7468. * R12733 (0x31BD) - Write Sequencer 445
  7469. */
  7470. #define WM8995_WSEQ_DATA111_MASK 0x00FF /* WSEQ_DATA111 - [7:0] */
  7471. #define WM8995_WSEQ_DATA111_SHIFT 0 /* WSEQ_DATA111 - [7:0] */
  7472. #define WM8995_WSEQ_DATA111_WIDTH 8 /* WSEQ_DATA111 - [7:0] */
  7473. /*
  7474. * R12734 (0x31BE) - Write Sequencer 446
  7475. */
  7476. #define WM8995_WSEQ_DATA_WIDTH111_MASK 0x0700 /* WSEQ_DATA_WIDTH111 - [10:8] */
  7477. #define WM8995_WSEQ_DATA_WIDTH111_SHIFT 8 /* WSEQ_DATA_WIDTH111 - [10:8] */
  7478. #define WM8995_WSEQ_DATA_WIDTH111_WIDTH 3 /* WSEQ_DATA_WIDTH111 - [10:8] */
  7479. #define WM8995_WSEQ_DATA_START111_MASK 0x000F /* WSEQ_DATA_START111 - [3:0] */
  7480. #define WM8995_WSEQ_DATA_START111_SHIFT 0 /* WSEQ_DATA_START111 - [3:0] */
  7481. #define WM8995_WSEQ_DATA_START111_WIDTH 4 /* WSEQ_DATA_START111 - [3:0] */
  7482. /*
  7483. * R12735 (0x31BF) - Write Sequencer 447
  7484. */
  7485. #define WM8995_WSEQ_EOS111 0x0100 /* WSEQ_EOS111 */
  7486. #define WM8995_WSEQ_EOS111_MASK 0x0100 /* WSEQ_EOS111 */
  7487. #define WM8995_WSEQ_EOS111_SHIFT 8 /* WSEQ_EOS111 */
  7488. #define WM8995_WSEQ_EOS111_WIDTH 1 /* WSEQ_EOS111 */
  7489. #define WM8995_WSEQ_DELAY111_MASK 0x000F /* WSEQ_DELAY111 - [3:0] */
  7490. #define WM8995_WSEQ_DELAY111_SHIFT 0 /* WSEQ_DELAY111 - [3:0] */
  7491. #define WM8995_WSEQ_DELAY111_WIDTH 4 /* WSEQ_DELAY111 - [3:0] */
  7492. /*
  7493. * R12736 (0x31C0) - Write Sequencer 448
  7494. */
  7495. #define WM8995_WSEQ_ADDR112_MASK 0x3FFF /* WSEQ_ADDR112 - [13:0] */
  7496. #define WM8995_WSEQ_ADDR112_SHIFT 0 /* WSEQ_ADDR112 - [13:0] */
  7497. #define WM8995_WSEQ_ADDR112_WIDTH 14 /* WSEQ_ADDR112 - [13:0] */
  7498. /*
  7499. * R12737 (0x31C1) - Write Sequencer 449
  7500. */
  7501. #define WM8995_WSEQ_DATA112_MASK 0x00FF /* WSEQ_DATA112 - [7:0] */
  7502. #define WM8995_WSEQ_DATA112_SHIFT 0 /* WSEQ_DATA112 - [7:0] */
  7503. #define WM8995_WSEQ_DATA112_WIDTH 8 /* WSEQ_DATA112 - [7:0] */
  7504. /*
  7505. * R12738 (0x31C2) - Write Sequencer 450
  7506. */
  7507. #define WM8995_WSEQ_DATA_WIDTH112_MASK 0x0700 /* WSEQ_DATA_WIDTH112 - [10:8] */
  7508. #define WM8995_WSEQ_DATA_WIDTH112_SHIFT 8 /* WSEQ_DATA_WIDTH112 - [10:8] */
  7509. #define WM8995_WSEQ_DATA_WIDTH112_WIDTH 3 /* WSEQ_DATA_WIDTH112 - [10:8] */
  7510. #define WM8995_WSEQ_DATA_START112_MASK 0x000F /* WSEQ_DATA_START112 - [3:0] */
  7511. #define WM8995_WSEQ_DATA_START112_SHIFT 0 /* WSEQ_DATA_START112 - [3:0] */
  7512. #define WM8995_WSEQ_DATA_START112_WIDTH 4 /* WSEQ_DATA_START112 - [3:0] */
  7513. /*
  7514. * R12739 (0x31C3) - Write Sequencer 451
  7515. */
  7516. #define WM8995_WSEQ_EOS112 0x0100 /* WSEQ_EOS112 */
  7517. #define WM8995_WSEQ_EOS112_MASK 0x0100 /* WSEQ_EOS112 */
  7518. #define WM8995_WSEQ_EOS112_SHIFT 8 /* WSEQ_EOS112 */
  7519. #define WM8995_WSEQ_EOS112_WIDTH 1 /* WSEQ_EOS112 */
  7520. #define WM8995_WSEQ_DELAY112_MASK 0x000F /* WSEQ_DELAY112 - [3:0] */
  7521. #define WM8995_WSEQ_DELAY112_SHIFT 0 /* WSEQ_DELAY112 - [3:0] */
  7522. #define WM8995_WSEQ_DELAY112_WIDTH 4 /* WSEQ_DELAY112 - [3:0] */
  7523. /*
  7524. * R12740 (0x31C4) - Write Sequencer 452
  7525. */
  7526. #define WM8995_WSEQ_ADDR113_MASK 0x3FFF /* WSEQ_ADDR113 - [13:0] */
  7527. #define WM8995_WSEQ_ADDR113_SHIFT 0 /* WSEQ_ADDR113 - [13:0] */
  7528. #define WM8995_WSEQ_ADDR113_WIDTH 14 /* WSEQ_ADDR113 - [13:0] */
  7529. /*
  7530. * R12741 (0x31C5) - Write Sequencer 453
  7531. */
  7532. #define WM8995_WSEQ_DATA113_MASK 0x00FF /* WSEQ_DATA113 - [7:0] */
  7533. #define WM8995_WSEQ_DATA113_SHIFT 0 /* WSEQ_DATA113 - [7:0] */
  7534. #define WM8995_WSEQ_DATA113_WIDTH 8 /* WSEQ_DATA113 - [7:0] */
  7535. /*
  7536. * R12742 (0x31C6) - Write Sequencer 454
  7537. */
  7538. #define WM8995_WSEQ_DATA_WIDTH113_MASK 0x0700 /* WSEQ_DATA_WIDTH113 - [10:8] */
  7539. #define WM8995_WSEQ_DATA_WIDTH113_SHIFT 8 /* WSEQ_DATA_WIDTH113 - [10:8] */
  7540. #define WM8995_WSEQ_DATA_WIDTH113_WIDTH 3 /* WSEQ_DATA_WIDTH113 - [10:8] */
  7541. #define WM8995_WSEQ_DATA_START113_MASK 0x000F /* WSEQ_DATA_START113 - [3:0] */
  7542. #define WM8995_WSEQ_DATA_START113_SHIFT 0 /* WSEQ_DATA_START113 - [3:0] */
  7543. #define WM8995_WSEQ_DATA_START113_WIDTH 4 /* WSEQ_DATA_START113 - [3:0] */
  7544. /*
  7545. * R12743 (0x31C7) - Write Sequencer 455
  7546. */
  7547. #define WM8995_WSEQ_EOS113 0x0100 /* WSEQ_EOS113 */
  7548. #define WM8995_WSEQ_EOS113_MASK 0x0100 /* WSEQ_EOS113 */
  7549. #define WM8995_WSEQ_EOS113_SHIFT 8 /* WSEQ_EOS113 */
  7550. #define WM8995_WSEQ_EOS113_WIDTH 1 /* WSEQ_EOS113 */
  7551. #define WM8995_WSEQ_DELAY113_MASK 0x000F /* WSEQ_DELAY113 - [3:0] */
  7552. #define WM8995_WSEQ_DELAY113_SHIFT 0 /* WSEQ_DELAY113 - [3:0] */
  7553. #define WM8995_WSEQ_DELAY113_WIDTH 4 /* WSEQ_DELAY113 - [3:0] */
  7554. /*
  7555. * R12744 (0x31C8) - Write Sequencer 456
  7556. */
  7557. #define WM8995_WSEQ_ADDR114_MASK 0x3FFF /* WSEQ_ADDR114 - [13:0] */
  7558. #define WM8995_WSEQ_ADDR114_SHIFT 0 /* WSEQ_ADDR114 - [13:0] */
  7559. #define WM8995_WSEQ_ADDR114_WIDTH 14 /* WSEQ_ADDR114 - [13:0] */
  7560. /*
  7561. * R12745 (0x31C9) - Write Sequencer 457
  7562. */
  7563. #define WM8995_WSEQ_DATA114_MASK 0x00FF /* WSEQ_DATA114 - [7:0] */
  7564. #define WM8995_WSEQ_DATA114_SHIFT 0 /* WSEQ_DATA114 - [7:0] */
  7565. #define WM8995_WSEQ_DATA114_WIDTH 8 /* WSEQ_DATA114 - [7:0] */
  7566. /*
  7567. * R12746 (0x31CA) - Write Sequencer 458
  7568. */
  7569. #define WM8995_WSEQ_DATA_WIDTH114_MASK 0x0700 /* WSEQ_DATA_WIDTH114 - [10:8] */
  7570. #define WM8995_WSEQ_DATA_WIDTH114_SHIFT 8 /* WSEQ_DATA_WIDTH114 - [10:8] */
  7571. #define WM8995_WSEQ_DATA_WIDTH114_WIDTH 3 /* WSEQ_DATA_WIDTH114 - [10:8] */
  7572. #define WM8995_WSEQ_DATA_START114_MASK 0x000F /* WSEQ_DATA_START114 - [3:0] */
  7573. #define WM8995_WSEQ_DATA_START114_SHIFT 0 /* WSEQ_DATA_START114 - [3:0] */
  7574. #define WM8995_WSEQ_DATA_START114_WIDTH 4 /* WSEQ_DATA_START114 - [3:0] */
  7575. /*
  7576. * R12747 (0x31CB) - Write Sequencer 459
  7577. */
  7578. #define WM8995_WSEQ_EOS114 0x0100 /* WSEQ_EOS114 */
  7579. #define WM8995_WSEQ_EOS114_MASK 0x0100 /* WSEQ_EOS114 */
  7580. #define WM8995_WSEQ_EOS114_SHIFT 8 /* WSEQ_EOS114 */
  7581. #define WM8995_WSEQ_EOS114_WIDTH 1 /* WSEQ_EOS114 */
  7582. #define WM8995_WSEQ_DELAY114_MASK 0x000F /* WSEQ_DELAY114 - [3:0] */
  7583. #define WM8995_WSEQ_DELAY114_SHIFT 0 /* WSEQ_DELAY114 - [3:0] */
  7584. #define WM8995_WSEQ_DELAY114_WIDTH 4 /* WSEQ_DELAY114 - [3:0] */
  7585. /*
  7586. * R12748 (0x31CC) - Write Sequencer 460
  7587. */
  7588. #define WM8995_WSEQ_ADDR115_MASK 0x3FFF /* WSEQ_ADDR115 - [13:0] */
  7589. #define WM8995_WSEQ_ADDR115_SHIFT 0 /* WSEQ_ADDR115 - [13:0] */
  7590. #define WM8995_WSEQ_ADDR115_WIDTH 14 /* WSEQ_ADDR115 - [13:0] */
  7591. /*
  7592. * R12749 (0x31CD) - Write Sequencer 461
  7593. */
  7594. #define WM8995_WSEQ_DATA115_MASK 0x00FF /* WSEQ_DATA115 - [7:0] */
  7595. #define WM8995_WSEQ_DATA115_SHIFT 0 /* WSEQ_DATA115 - [7:0] */
  7596. #define WM8995_WSEQ_DATA115_WIDTH 8 /* WSEQ_DATA115 - [7:0] */
  7597. /*
  7598. * R12750 (0x31CE) - Write Sequencer 462
  7599. */
  7600. #define WM8995_WSEQ_DATA_WIDTH115_MASK 0x0700 /* WSEQ_DATA_WIDTH115 - [10:8] */
  7601. #define WM8995_WSEQ_DATA_WIDTH115_SHIFT 8 /* WSEQ_DATA_WIDTH115 - [10:8] */
  7602. #define WM8995_WSEQ_DATA_WIDTH115_WIDTH 3 /* WSEQ_DATA_WIDTH115 - [10:8] */
  7603. #define WM8995_WSEQ_DATA_START115_MASK 0x000F /* WSEQ_DATA_START115 - [3:0] */
  7604. #define WM8995_WSEQ_DATA_START115_SHIFT 0 /* WSEQ_DATA_START115 - [3:0] */
  7605. #define WM8995_WSEQ_DATA_START115_WIDTH 4 /* WSEQ_DATA_START115 - [3:0] */
  7606. /*
  7607. * R12751 (0x31CF) - Write Sequencer 463
  7608. */
  7609. #define WM8995_WSEQ_EOS115 0x0100 /* WSEQ_EOS115 */
  7610. #define WM8995_WSEQ_EOS115_MASK 0x0100 /* WSEQ_EOS115 */
  7611. #define WM8995_WSEQ_EOS115_SHIFT 8 /* WSEQ_EOS115 */
  7612. #define WM8995_WSEQ_EOS115_WIDTH 1 /* WSEQ_EOS115 */
  7613. #define WM8995_WSEQ_DELAY115_MASK 0x000F /* WSEQ_DELAY115 - [3:0] */
  7614. #define WM8995_WSEQ_DELAY115_SHIFT 0 /* WSEQ_DELAY115 - [3:0] */
  7615. #define WM8995_WSEQ_DELAY115_WIDTH 4 /* WSEQ_DELAY115 - [3:0] */
  7616. /*
  7617. * R12752 (0x31D0) - Write Sequencer 464
  7618. */
  7619. #define WM8995_WSEQ_ADDR116_MASK 0x3FFF /* WSEQ_ADDR116 - [13:0] */
  7620. #define WM8995_WSEQ_ADDR116_SHIFT 0 /* WSEQ_ADDR116 - [13:0] */
  7621. #define WM8995_WSEQ_ADDR116_WIDTH 14 /* WSEQ_ADDR116 - [13:0] */
  7622. /*
  7623. * R12753 (0x31D1) - Write Sequencer 465
  7624. */
  7625. #define WM8995_WSEQ_DATA116_MASK 0x00FF /* WSEQ_DATA116 - [7:0] */
  7626. #define WM8995_WSEQ_DATA116_SHIFT 0 /* WSEQ_DATA116 - [7:0] */
  7627. #define WM8995_WSEQ_DATA116_WIDTH 8 /* WSEQ_DATA116 - [7:0] */
  7628. /*
  7629. * R12754 (0x31D2) - Write Sequencer 466
  7630. */
  7631. #define WM8995_WSEQ_DATA_WIDTH116_MASK 0x0700 /* WSEQ_DATA_WIDTH116 - [10:8] */
  7632. #define WM8995_WSEQ_DATA_WIDTH116_SHIFT 8 /* WSEQ_DATA_WIDTH116 - [10:8] */
  7633. #define WM8995_WSEQ_DATA_WIDTH116_WIDTH 3 /* WSEQ_DATA_WIDTH116 - [10:8] */
  7634. #define WM8995_WSEQ_DATA_START116_MASK 0x000F /* WSEQ_DATA_START116 - [3:0] */
  7635. #define WM8995_WSEQ_DATA_START116_SHIFT 0 /* WSEQ_DATA_START116 - [3:0] */
  7636. #define WM8995_WSEQ_DATA_START116_WIDTH 4 /* WSEQ_DATA_START116 - [3:0] */
  7637. /*
  7638. * R12755 (0x31D3) - Write Sequencer 467
  7639. */
  7640. #define WM8995_WSEQ_EOS116 0x0100 /* WSEQ_EOS116 */
  7641. #define WM8995_WSEQ_EOS116_MASK 0x0100 /* WSEQ_EOS116 */
  7642. #define WM8995_WSEQ_EOS116_SHIFT 8 /* WSEQ_EOS116 */
  7643. #define WM8995_WSEQ_EOS116_WIDTH 1 /* WSEQ_EOS116 */
  7644. #define WM8995_WSEQ_DELAY116_MASK 0x000F /* WSEQ_DELAY116 - [3:0] */
  7645. #define WM8995_WSEQ_DELAY116_SHIFT 0 /* WSEQ_DELAY116 - [3:0] */
  7646. #define WM8995_WSEQ_DELAY116_WIDTH 4 /* WSEQ_DELAY116 - [3:0] */
  7647. /*
  7648. * R12756 (0x31D4) - Write Sequencer 468
  7649. */
  7650. #define WM8995_WSEQ_ADDR117_MASK 0x3FFF /* WSEQ_ADDR117 - [13:0] */
  7651. #define WM8995_WSEQ_ADDR117_SHIFT 0 /* WSEQ_ADDR117 - [13:0] */
  7652. #define WM8995_WSEQ_ADDR117_WIDTH 14 /* WSEQ_ADDR117 - [13:0] */
  7653. /*
  7654. * R12757 (0x31D5) - Write Sequencer 469
  7655. */
  7656. #define WM8995_WSEQ_DATA117_MASK 0x00FF /* WSEQ_DATA117 - [7:0] */
  7657. #define WM8995_WSEQ_DATA117_SHIFT 0 /* WSEQ_DATA117 - [7:0] */
  7658. #define WM8995_WSEQ_DATA117_WIDTH 8 /* WSEQ_DATA117 - [7:0] */
  7659. /*
  7660. * R12758 (0x31D6) - Write Sequencer 470
  7661. */
  7662. #define WM8995_WSEQ_DATA_WIDTH117_MASK 0x0700 /* WSEQ_DATA_WIDTH117 - [10:8] */
  7663. #define WM8995_WSEQ_DATA_WIDTH117_SHIFT 8 /* WSEQ_DATA_WIDTH117 - [10:8] */
  7664. #define WM8995_WSEQ_DATA_WIDTH117_WIDTH 3 /* WSEQ_DATA_WIDTH117 - [10:8] */
  7665. #define WM8995_WSEQ_DATA_START117_MASK 0x000F /* WSEQ_DATA_START117 - [3:0] */
  7666. #define WM8995_WSEQ_DATA_START117_SHIFT 0 /* WSEQ_DATA_START117 - [3:0] */
  7667. #define WM8995_WSEQ_DATA_START117_WIDTH 4 /* WSEQ_DATA_START117 - [3:0] */
  7668. /*
  7669. * R12759 (0x31D7) - Write Sequencer 471
  7670. */
  7671. #define WM8995_WSEQ_EOS117 0x0100 /* WSEQ_EOS117 */
  7672. #define WM8995_WSEQ_EOS117_MASK 0x0100 /* WSEQ_EOS117 */
  7673. #define WM8995_WSEQ_EOS117_SHIFT 8 /* WSEQ_EOS117 */
  7674. #define WM8995_WSEQ_EOS117_WIDTH 1 /* WSEQ_EOS117 */
  7675. #define WM8995_WSEQ_DELAY117_MASK 0x000F /* WSEQ_DELAY117 - [3:0] */
  7676. #define WM8995_WSEQ_DELAY117_SHIFT 0 /* WSEQ_DELAY117 - [3:0] */
  7677. #define WM8995_WSEQ_DELAY117_WIDTH 4 /* WSEQ_DELAY117 - [3:0] */
  7678. /*
  7679. * R12760 (0x31D8) - Write Sequencer 472
  7680. */
  7681. #define WM8995_WSEQ_ADDR118_MASK 0x3FFF /* WSEQ_ADDR118 - [13:0] */
  7682. #define WM8995_WSEQ_ADDR118_SHIFT 0 /* WSEQ_ADDR118 - [13:0] */
  7683. #define WM8995_WSEQ_ADDR118_WIDTH 14 /* WSEQ_ADDR118 - [13:0] */
  7684. /*
  7685. * R12761 (0x31D9) - Write Sequencer 473
  7686. */
  7687. #define WM8995_WSEQ_DATA118_MASK 0x00FF /* WSEQ_DATA118 - [7:0] */
  7688. #define WM8995_WSEQ_DATA118_SHIFT 0 /* WSEQ_DATA118 - [7:0] */
  7689. #define WM8995_WSEQ_DATA118_WIDTH 8 /* WSEQ_DATA118 - [7:0] */
  7690. /*
  7691. * R12762 (0x31DA) - Write Sequencer 474
  7692. */
  7693. #define WM8995_WSEQ_DATA_WIDTH118_MASK 0x0700 /* WSEQ_DATA_WIDTH118 - [10:8] */
  7694. #define WM8995_WSEQ_DATA_WIDTH118_SHIFT 8 /* WSEQ_DATA_WIDTH118 - [10:8] */
  7695. #define WM8995_WSEQ_DATA_WIDTH118_WIDTH 3 /* WSEQ_DATA_WIDTH118 - [10:8] */
  7696. #define WM8995_WSEQ_DATA_START118_MASK 0x000F /* WSEQ_DATA_START118 - [3:0] */
  7697. #define WM8995_WSEQ_DATA_START118_SHIFT 0 /* WSEQ_DATA_START118 - [3:0] */
  7698. #define WM8995_WSEQ_DATA_START118_WIDTH 4 /* WSEQ_DATA_START118 - [3:0] */
  7699. /*
  7700. * R12763 (0x31DB) - Write Sequencer 475
  7701. */
  7702. #define WM8995_WSEQ_EOS118 0x0100 /* WSEQ_EOS118 */
  7703. #define WM8995_WSEQ_EOS118_MASK 0x0100 /* WSEQ_EOS118 */
  7704. #define WM8995_WSEQ_EOS118_SHIFT 8 /* WSEQ_EOS118 */
  7705. #define WM8995_WSEQ_EOS118_WIDTH 1 /* WSEQ_EOS118 */
  7706. #define WM8995_WSEQ_DELAY118_MASK 0x000F /* WSEQ_DELAY118 - [3:0] */
  7707. #define WM8995_WSEQ_DELAY118_SHIFT 0 /* WSEQ_DELAY118 - [3:0] */
  7708. #define WM8995_WSEQ_DELAY118_WIDTH 4 /* WSEQ_DELAY118 - [3:0] */
  7709. /*
  7710. * R12764 (0x31DC) - Write Sequencer 476
  7711. */
  7712. #define WM8995_WSEQ_ADDR119_MASK 0x3FFF /* WSEQ_ADDR119 - [13:0] */
  7713. #define WM8995_WSEQ_ADDR119_SHIFT 0 /* WSEQ_ADDR119 - [13:0] */
  7714. #define WM8995_WSEQ_ADDR119_WIDTH 14 /* WSEQ_ADDR119 - [13:0] */
  7715. /*
  7716. * R12765 (0x31DD) - Write Sequencer 477
  7717. */
  7718. #define WM8995_WSEQ_DATA119_MASK 0x00FF /* WSEQ_DATA119 - [7:0] */
  7719. #define WM8995_WSEQ_DATA119_SHIFT 0 /* WSEQ_DATA119 - [7:0] */
  7720. #define WM8995_WSEQ_DATA119_WIDTH 8 /* WSEQ_DATA119 - [7:0] */
  7721. /*
  7722. * R12766 (0x31DE) - Write Sequencer 478
  7723. */
  7724. #define WM8995_WSEQ_DATA_WIDTH119_MASK 0x0700 /* WSEQ_DATA_WIDTH119 - [10:8] */
  7725. #define WM8995_WSEQ_DATA_WIDTH119_SHIFT 8 /* WSEQ_DATA_WIDTH119 - [10:8] */
  7726. #define WM8995_WSEQ_DATA_WIDTH119_WIDTH 3 /* WSEQ_DATA_WIDTH119 - [10:8] */
  7727. #define WM8995_WSEQ_DATA_START119_MASK 0x000F /* WSEQ_DATA_START119 - [3:0] */
  7728. #define WM8995_WSEQ_DATA_START119_SHIFT 0 /* WSEQ_DATA_START119 - [3:0] */
  7729. #define WM8995_WSEQ_DATA_START119_WIDTH 4 /* WSEQ_DATA_START119 - [3:0] */
  7730. /*
  7731. * R12767 (0x31DF) - Write Sequencer 479
  7732. */
  7733. #define WM8995_WSEQ_EOS119 0x0100 /* WSEQ_EOS119 */
  7734. #define WM8995_WSEQ_EOS119_MASK 0x0100 /* WSEQ_EOS119 */
  7735. #define WM8995_WSEQ_EOS119_SHIFT 8 /* WSEQ_EOS119 */
  7736. #define WM8995_WSEQ_EOS119_WIDTH 1 /* WSEQ_EOS119 */
  7737. #define WM8995_WSEQ_DELAY119_MASK 0x000F /* WSEQ_DELAY119 - [3:0] */
  7738. #define WM8995_WSEQ_DELAY119_SHIFT 0 /* WSEQ_DELAY119 - [3:0] */
  7739. #define WM8995_WSEQ_DELAY119_WIDTH 4 /* WSEQ_DELAY119 - [3:0] */
  7740. /*
  7741. * R12768 (0x31E0) - Write Sequencer 480
  7742. */
  7743. #define WM8995_WSEQ_ADDR120_MASK 0x3FFF /* WSEQ_ADDR120 - [13:0] */
  7744. #define WM8995_WSEQ_ADDR120_SHIFT 0 /* WSEQ_ADDR120 - [13:0] */
  7745. #define WM8995_WSEQ_ADDR120_WIDTH 14 /* WSEQ_ADDR120 - [13:0] */
  7746. /*
  7747. * R12769 (0x31E1) - Write Sequencer 481
  7748. */
  7749. #define WM8995_WSEQ_DATA120_MASK 0x00FF /* WSEQ_DATA120 - [7:0] */
  7750. #define WM8995_WSEQ_DATA120_SHIFT 0 /* WSEQ_DATA120 - [7:0] */
  7751. #define WM8995_WSEQ_DATA120_WIDTH 8 /* WSEQ_DATA120 - [7:0] */
  7752. /*
  7753. * R12770 (0x31E2) - Write Sequencer 482
  7754. */
  7755. #define WM8995_WSEQ_DATA_WIDTH120_MASK 0x0700 /* WSEQ_DATA_WIDTH120 - [10:8] */
  7756. #define WM8995_WSEQ_DATA_WIDTH120_SHIFT 8 /* WSEQ_DATA_WIDTH120 - [10:8] */
  7757. #define WM8995_WSEQ_DATA_WIDTH120_WIDTH 3 /* WSEQ_DATA_WIDTH120 - [10:8] */
  7758. #define WM8995_WSEQ_DATA_START120_MASK 0x000F /* WSEQ_DATA_START120 - [3:0] */
  7759. #define WM8995_WSEQ_DATA_START120_SHIFT 0 /* WSEQ_DATA_START120 - [3:0] */
  7760. #define WM8995_WSEQ_DATA_START120_WIDTH 4 /* WSEQ_DATA_START120 - [3:0] */
  7761. /*
  7762. * R12771 (0x31E3) - Write Sequencer 483
  7763. */
  7764. #define WM8995_WSEQ_EOS120 0x0100 /* WSEQ_EOS120 */
  7765. #define WM8995_WSEQ_EOS120_MASK 0x0100 /* WSEQ_EOS120 */
  7766. #define WM8995_WSEQ_EOS120_SHIFT 8 /* WSEQ_EOS120 */
  7767. #define WM8995_WSEQ_EOS120_WIDTH 1 /* WSEQ_EOS120 */
  7768. #define WM8995_WSEQ_DELAY120_MASK 0x000F /* WSEQ_DELAY120 - [3:0] */
  7769. #define WM8995_WSEQ_DELAY120_SHIFT 0 /* WSEQ_DELAY120 - [3:0] */
  7770. #define WM8995_WSEQ_DELAY120_WIDTH 4 /* WSEQ_DELAY120 - [3:0] */
  7771. /*
  7772. * R12772 (0x31E4) - Write Sequencer 484
  7773. */
  7774. #define WM8995_WSEQ_ADDR121_MASK 0x3FFF /* WSEQ_ADDR121 - [13:0] */
  7775. #define WM8995_WSEQ_ADDR121_SHIFT 0 /* WSEQ_ADDR121 - [13:0] */
  7776. #define WM8995_WSEQ_ADDR121_WIDTH 14 /* WSEQ_ADDR121 - [13:0] */
  7777. /*
  7778. * R12773 (0x31E5) - Write Sequencer 485
  7779. */
  7780. #define WM8995_WSEQ_DATA121_MASK 0x00FF /* WSEQ_DATA121 - [7:0] */
  7781. #define WM8995_WSEQ_DATA121_SHIFT 0 /* WSEQ_DATA121 - [7:0] */
  7782. #define WM8995_WSEQ_DATA121_WIDTH 8 /* WSEQ_DATA121 - [7:0] */
  7783. /*
  7784. * R12774 (0x31E6) - Write Sequencer 486
  7785. */
  7786. #define WM8995_WSEQ_DATA_WIDTH121_MASK 0x0700 /* WSEQ_DATA_WIDTH121 - [10:8] */
  7787. #define WM8995_WSEQ_DATA_WIDTH121_SHIFT 8 /* WSEQ_DATA_WIDTH121 - [10:8] */
  7788. #define WM8995_WSEQ_DATA_WIDTH121_WIDTH 3 /* WSEQ_DATA_WIDTH121 - [10:8] */
  7789. #define WM8995_WSEQ_DATA_START121_MASK 0x000F /* WSEQ_DATA_START121 - [3:0] */
  7790. #define WM8995_WSEQ_DATA_START121_SHIFT 0 /* WSEQ_DATA_START121 - [3:0] */
  7791. #define WM8995_WSEQ_DATA_START121_WIDTH 4 /* WSEQ_DATA_START121 - [3:0] */
  7792. /*
  7793. * R12775 (0x31E7) - Write Sequencer 487
  7794. */
  7795. #define WM8995_WSEQ_EOS121 0x0100 /* WSEQ_EOS121 */
  7796. #define WM8995_WSEQ_EOS121_MASK 0x0100 /* WSEQ_EOS121 */
  7797. #define WM8995_WSEQ_EOS121_SHIFT 8 /* WSEQ_EOS121 */
  7798. #define WM8995_WSEQ_EOS121_WIDTH 1 /* WSEQ_EOS121 */
  7799. #define WM8995_WSEQ_DELAY121_MASK 0x000F /* WSEQ_DELAY121 - [3:0] */
  7800. #define WM8995_WSEQ_DELAY121_SHIFT 0 /* WSEQ_DELAY121 - [3:0] */
  7801. #define WM8995_WSEQ_DELAY121_WIDTH 4 /* WSEQ_DELAY121 - [3:0] */
  7802. /*
  7803. * R12776 (0x31E8) - Write Sequencer 488
  7804. */
  7805. #define WM8995_WSEQ_ADDR122_MASK 0x3FFF /* WSEQ_ADDR122 - [13:0] */
  7806. #define WM8995_WSEQ_ADDR122_SHIFT 0 /* WSEQ_ADDR122 - [13:0] */
  7807. #define WM8995_WSEQ_ADDR122_WIDTH 14 /* WSEQ_ADDR122 - [13:0] */
  7808. /*
  7809. * R12777 (0x31E9) - Write Sequencer 489
  7810. */
  7811. #define WM8995_WSEQ_DATA122_MASK 0x00FF /* WSEQ_DATA122 - [7:0] */
  7812. #define WM8995_WSEQ_DATA122_SHIFT 0 /* WSEQ_DATA122 - [7:0] */
  7813. #define WM8995_WSEQ_DATA122_WIDTH 8 /* WSEQ_DATA122 - [7:0] */
  7814. /*
  7815. * R12778 (0x31EA) - Write Sequencer 490
  7816. */
  7817. #define WM8995_WSEQ_DATA_WIDTH122_MASK 0x0700 /* WSEQ_DATA_WIDTH122 - [10:8] */
  7818. #define WM8995_WSEQ_DATA_WIDTH122_SHIFT 8 /* WSEQ_DATA_WIDTH122 - [10:8] */
  7819. #define WM8995_WSEQ_DATA_WIDTH122_WIDTH 3 /* WSEQ_DATA_WIDTH122 - [10:8] */
  7820. #define WM8995_WSEQ_DATA_START122_MASK 0x000F /* WSEQ_DATA_START122 - [3:0] */
  7821. #define WM8995_WSEQ_DATA_START122_SHIFT 0 /* WSEQ_DATA_START122 - [3:0] */
  7822. #define WM8995_WSEQ_DATA_START122_WIDTH 4 /* WSEQ_DATA_START122 - [3:0] */
  7823. /*
  7824. * R12779 (0x31EB) - Write Sequencer 491
  7825. */
  7826. #define WM8995_WSEQ_EOS122 0x0100 /* WSEQ_EOS122 */
  7827. #define WM8995_WSEQ_EOS122_MASK 0x0100 /* WSEQ_EOS122 */
  7828. #define WM8995_WSEQ_EOS122_SHIFT 8 /* WSEQ_EOS122 */
  7829. #define WM8995_WSEQ_EOS122_WIDTH 1 /* WSEQ_EOS122 */
  7830. #define WM8995_WSEQ_DELAY122_MASK 0x000F /* WSEQ_DELAY122 - [3:0] */
  7831. #define WM8995_WSEQ_DELAY122_SHIFT 0 /* WSEQ_DELAY122 - [3:0] */
  7832. #define WM8995_WSEQ_DELAY122_WIDTH 4 /* WSEQ_DELAY122 - [3:0] */
  7833. /*
  7834. * R12780 (0x31EC) - Write Sequencer 492
  7835. */
  7836. #define WM8995_WSEQ_ADDR123_MASK 0x3FFF /* WSEQ_ADDR123 - [13:0] */
  7837. #define WM8995_WSEQ_ADDR123_SHIFT 0 /* WSEQ_ADDR123 - [13:0] */
  7838. #define WM8995_WSEQ_ADDR123_WIDTH 14 /* WSEQ_ADDR123 - [13:0] */
  7839. /*
  7840. * R12781 (0x31ED) - Write Sequencer 493
  7841. */
  7842. #define WM8995_WSEQ_DATA123_MASK 0x00FF /* WSEQ_DATA123 - [7:0] */
  7843. #define WM8995_WSEQ_DATA123_SHIFT 0 /* WSEQ_DATA123 - [7:0] */
  7844. #define WM8995_WSEQ_DATA123_WIDTH 8 /* WSEQ_DATA123 - [7:0] */
  7845. /*
  7846. * R12782 (0x31EE) - Write Sequencer 494
  7847. */
  7848. #define WM8995_WSEQ_DATA_WIDTH123_MASK 0x0700 /* WSEQ_DATA_WIDTH123 - [10:8] */
  7849. #define WM8995_WSEQ_DATA_WIDTH123_SHIFT 8 /* WSEQ_DATA_WIDTH123 - [10:8] */
  7850. #define WM8995_WSEQ_DATA_WIDTH123_WIDTH 3 /* WSEQ_DATA_WIDTH123 - [10:8] */
  7851. #define WM8995_WSEQ_DATA_START123_MASK 0x000F /* WSEQ_DATA_START123 - [3:0] */
  7852. #define WM8995_WSEQ_DATA_START123_SHIFT 0 /* WSEQ_DATA_START123 - [3:0] */
  7853. #define WM8995_WSEQ_DATA_START123_WIDTH 4 /* WSEQ_DATA_START123 - [3:0] */
  7854. /*
  7855. * R12783 (0x31EF) - Write Sequencer 495
  7856. */
  7857. #define WM8995_WSEQ_EOS123 0x0100 /* WSEQ_EOS123 */
  7858. #define WM8995_WSEQ_EOS123_MASK 0x0100 /* WSEQ_EOS123 */
  7859. #define WM8995_WSEQ_EOS123_SHIFT 8 /* WSEQ_EOS123 */
  7860. #define WM8995_WSEQ_EOS123_WIDTH 1 /* WSEQ_EOS123 */
  7861. #define WM8995_WSEQ_DELAY123_MASK 0x000F /* WSEQ_DELAY123 - [3:0] */
  7862. #define WM8995_WSEQ_DELAY123_SHIFT 0 /* WSEQ_DELAY123 - [3:0] */
  7863. #define WM8995_WSEQ_DELAY123_WIDTH 4 /* WSEQ_DELAY123 - [3:0] */
  7864. /*
  7865. * R12784 (0x31F0) - Write Sequencer 496
  7866. */
  7867. #define WM8995_WSEQ_ADDR124_MASK 0x3FFF /* WSEQ_ADDR124 - [13:0] */
  7868. #define WM8995_WSEQ_ADDR124_SHIFT 0 /* WSEQ_ADDR124 - [13:0] */
  7869. #define WM8995_WSEQ_ADDR124_WIDTH 14 /* WSEQ_ADDR124 - [13:0] */
  7870. /*
  7871. * R12785 (0x31F1) - Write Sequencer 497
  7872. */
  7873. #define WM8995_WSEQ_DATA124_MASK 0x00FF /* WSEQ_DATA124 - [7:0] */
  7874. #define WM8995_WSEQ_DATA124_SHIFT 0 /* WSEQ_DATA124 - [7:0] */
  7875. #define WM8995_WSEQ_DATA124_WIDTH 8 /* WSEQ_DATA124 - [7:0] */
  7876. /*
  7877. * R12786 (0x31F2) - Write Sequencer 498
  7878. */
  7879. #define WM8995_WSEQ_DATA_WIDTH124_MASK 0x0700 /* WSEQ_DATA_WIDTH124 - [10:8] */
  7880. #define WM8995_WSEQ_DATA_WIDTH124_SHIFT 8 /* WSEQ_DATA_WIDTH124 - [10:8] */
  7881. #define WM8995_WSEQ_DATA_WIDTH124_WIDTH 3 /* WSEQ_DATA_WIDTH124 - [10:8] */
  7882. #define WM8995_WSEQ_DATA_START124_MASK 0x000F /* WSEQ_DATA_START124 - [3:0] */
  7883. #define WM8995_WSEQ_DATA_START124_SHIFT 0 /* WSEQ_DATA_START124 - [3:0] */
  7884. #define WM8995_WSEQ_DATA_START124_WIDTH 4 /* WSEQ_DATA_START124 - [3:0] */
  7885. /*
  7886. * R12787 (0x31F3) - Write Sequencer 499
  7887. */
  7888. #define WM8995_WSEQ_EOS124 0x0100 /* WSEQ_EOS124 */
  7889. #define WM8995_WSEQ_EOS124_MASK 0x0100 /* WSEQ_EOS124 */
  7890. #define WM8995_WSEQ_EOS124_SHIFT 8 /* WSEQ_EOS124 */
  7891. #define WM8995_WSEQ_EOS124_WIDTH 1 /* WSEQ_EOS124 */
  7892. #define WM8995_WSEQ_DELAY124_MASK 0x000F /* WSEQ_DELAY124 - [3:0] */
  7893. #define WM8995_WSEQ_DELAY124_SHIFT 0 /* WSEQ_DELAY124 - [3:0] */
  7894. #define WM8995_WSEQ_DELAY124_WIDTH 4 /* WSEQ_DELAY124 - [3:0] */
  7895. /*
  7896. * R12788 (0x31F4) - Write Sequencer 500
  7897. */
  7898. #define WM8995_WSEQ_ADDR125_MASK 0x3FFF /* WSEQ_ADDR125 - [13:0] */
  7899. #define WM8995_WSEQ_ADDR125_SHIFT 0 /* WSEQ_ADDR125 - [13:0] */
  7900. #define WM8995_WSEQ_ADDR125_WIDTH 14 /* WSEQ_ADDR125 - [13:0] */
  7901. /*
  7902. * R12789 (0x31F5) - Write Sequencer 501
  7903. */
  7904. #define WM8995_WSEQ_DATA125_MASK 0x00FF /* WSEQ_DATA125 - [7:0] */
  7905. #define WM8995_WSEQ_DATA125_SHIFT 0 /* WSEQ_DATA125 - [7:0] */
  7906. #define WM8995_WSEQ_DATA125_WIDTH 8 /* WSEQ_DATA125 - [7:0] */
  7907. /*
  7908. * R12790 (0x31F6) - Write Sequencer 502
  7909. */
  7910. #define WM8995_WSEQ_DATA_WIDTH125_MASK 0x0700 /* WSEQ_DATA_WIDTH125 - [10:8] */
  7911. #define WM8995_WSEQ_DATA_WIDTH125_SHIFT 8 /* WSEQ_DATA_WIDTH125 - [10:8] */
  7912. #define WM8995_WSEQ_DATA_WIDTH125_WIDTH 3 /* WSEQ_DATA_WIDTH125 - [10:8] */
  7913. #define WM8995_WSEQ_DATA_START125_MASK 0x000F /* WSEQ_DATA_START125 - [3:0] */
  7914. #define WM8995_WSEQ_DATA_START125_SHIFT 0 /* WSEQ_DATA_START125 - [3:0] */
  7915. #define WM8995_WSEQ_DATA_START125_WIDTH 4 /* WSEQ_DATA_START125 - [3:0] */
  7916. /*
  7917. * R12791 (0x31F7) - Write Sequencer 503
  7918. */
  7919. #define WM8995_WSEQ_EOS125 0x0100 /* WSEQ_EOS125 */
  7920. #define WM8995_WSEQ_EOS125_MASK 0x0100 /* WSEQ_EOS125 */
  7921. #define WM8995_WSEQ_EOS125_SHIFT 8 /* WSEQ_EOS125 */
  7922. #define WM8995_WSEQ_EOS125_WIDTH 1 /* WSEQ_EOS125 */
  7923. #define WM8995_WSEQ_DELAY125_MASK 0x000F /* WSEQ_DELAY125 - [3:0] */
  7924. #define WM8995_WSEQ_DELAY125_SHIFT 0 /* WSEQ_DELAY125 - [3:0] */
  7925. #define WM8995_WSEQ_DELAY125_WIDTH 4 /* WSEQ_DELAY125 - [3:0] */
  7926. /*
  7927. * R12792 (0x31F8) - Write Sequencer 504
  7928. */
  7929. #define WM8995_WSEQ_ADDR126_MASK 0x3FFF /* WSEQ_ADDR126 - [13:0] */
  7930. #define WM8995_WSEQ_ADDR126_SHIFT 0 /* WSEQ_ADDR126 - [13:0] */
  7931. #define WM8995_WSEQ_ADDR126_WIDTH 14 /* WSEQ_ADDR126 - [13:0] */
  7932. /*
  7933. * R12793 (0x31F9) - Write Sequencer 505
  7934. */
  7935. #define WM8995_WSEQ_DATA126_MASK 0x00FF /* WSEQ_DATA126 - [7:0] */
  7936. #define WM8995_WSEQ_DATA126_SHIFT 0 /* WSEQ_DATA126 - [7:0] */
  7937. #define WM8995_WSEQ_DATA126_WIDTH 8 /* WSEQ_DATA126 - [7:0] */
  7938. /*
  7939. * R12794 (0x31FA) - Write Sequencer 506
  7940. */
  7941. #define WM8995_WSEQ_DATA_WIDTH126_MASK 0x0700 /* WSEQ_DATA_WIDTH126 - [10:8] */
  7942. #define WM8995_WSEQ_DATA_WIDTH126_SHIFT 8 /* WSEQ_DATA_WIDTH126 - [10:8] */
  7943. #define WM8995_WSEQ_DATA_WIDTH126_WIDTH 3 /* WSEQ_DATA_WIDTH126 - [10:8] */
  7944. #define WM8995_WSEQ_DATA_START126_MASK 0x000F /* WSEQ_DATA_START126 - [3:0] */
  7945. #define WM8995_WSEQ_DATA_START126_SHIFT 0 /* WSEQ_DATA_START126 - [3:0] */
  7946. #define WM8995_WSEQ_DATA_START126_WIDTH 4 /* WSEQ_DATA_START126 - [3:0] */
  7947. /*
  7948. * R12795 (0x31FB) - Write Sequencer 507
  7949. */
  7950. #define WM8995_WSEQ_EOS126 0x0100 /* WSEQ_EOS126 */
  7951. #define WM8995_WSEQ_EOS126_MASK 0x0100 /* WSEQ_EOS126 */
  7952. #define WM8995_WSEQ_EOS126_SHIFT 8 /* WSEQ_EOS126 */
  7953. #define WM8995_WSEQ_EOS126_WIDTH 1 /* WSEQ_EOS126 */
  7954. #define WM8995_WSEQ_DELAY126_MASK 0x000F /* WSEQ_DELAY126 - [3:0] */
  7955. #define WM8995_WSEQ_DELAY126_SHIFT 0 /* WSEQ_DELAY126 - [3:0] */
  7956. #define WM8995_WSEQ_DELAY126_WIDTH 4 /* WSEQ_DELAY126 - [3:0] */
  7957. /*
  7958. * R12796 (0x31FC) - Write Sequencer 508
  7959. */
  7960. #define WM8995_WSEQ_ADDR127_MASK 0x3FFF /* WSEQ_ADDR127 - [13:0] */
  7961. #define WM8995_WSEQ_ADDR127_SHIFT 0 /* WSEQ_ADDR127 - [13:0] */
  7962. #define WM8995_WSEQ_ADDR127_WIDTH 14 /* WSEQ_ADDR127 - [13:0] */
  7963. /*
  7964. * R12797 (0x31FD) - Write Sequencer 509
  7965. */
  7966. #define WM8995_WSEQ_DATA127_MASK 0x00FF /* WSEQ_DATA127 - [7:0] */
  7967. #define WM8995_WSEQ_DATA127_SHIFT 0 /* WSEQ_DATA127 - [7:0] */
  7968. #define WM8995_WSEQ_DATA127_WIDTH 8 /* WSEQ_DATA127 - [7:0] */
  7969. /*
  7970. * R12798 (0x31FE) - Write Sequencer 510
  7971. */
  7972. #define WM8995_WSEQ_DATA_WIDTH127_MASK 0x0700 /* WSEQ_DATA_WIDTH127 - [10:8] */
  7973. #define WM8995_WSEQ_DATA_WIDTH127_SHIFT 8 /* WSEQ_DATA_WIDTH127 - [10:8] */
  7974. #define WM8995_WSEQ_DATA_WIDTH127_WIDTH 3 /* WSEQ_DATA_WIDTH127 - [10:8] */
  7975. #define WM8995_WSEQ_DATA_START127_MASK 0x000F /* WSEQ_DATA_START127 - [3:0] */
  7976. #define WM8995_WSEQ_DATA_START127_SHIFT 0 /* WSEQ_DATA_START127 - [3:0] */
  7977. #define WM8995_WSEQ_DATA_START127_WIDTH 4 /* WSEQ_DATA_START127 - [3:0] */
  7978. /*
  7979. * R12799 (0x31FF) - Write Sequencer 511
  7980. */
  7981. #define WM8995_WSEQ_EOS127 0x0100 /* WSEQ_EOS127 */
  7982. #define WM8995_WSEQ_EOS127_MASK 0x0100 /* WSEQ_EOS127 */
  7983. #define WM8995_WSEQ_EOS127_SHIFT 8 /* WSEQ_EOS127 */
  7984. #define WM8995_WSEQ_EOS127_WIDTH 1 /* WSEQ_EOS127 */
  7985. #define WM8995_WSEQ_DELAY127_MASK 0x000F /* WSEQ_DELAY127 - [3:0] */
  7986. #define WM8995_WSEQ_DELAY127_SHIFT 0 /* WSEQ_DELAY127 - [3:0] */
  7987. #define WM8995_WSEQ_DELAY127_WIDTH 4 /* WSEQ_DELAY127 - [3:0] */
  7988. #define WM8995_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  7989. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  7990. .info = snd_soc_info_volsw, \
  7991. .get = snd_soc_dapm_get_volsw, .put = wm8995_put_class_w, \
  7992. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) \
  7993. }
  7994. struct wm8995_reg_access {
  7995. u16 read;
  7996. u16 write;
  7997. u16 vol;
  7998. };
  7999. /* Sources for AIF1/2 SYSCLK - use with set_dai_sysclk() */
  8000. enum clk_src {
  8001. WM8995_SYSCLK_MCLK1 = 1,
  8002. WM8995_SYSCLK_MCLK2,
  8003. WM8995_SYSCLK_FLL1,
  8004. WM8995_SYSCLK_FLL2,
  8005. WM8995_SYSCLK_OPCLK
  8006. };
  8007. #define WM8995_FLL1 1
  8008. #define WM8995_FLL2 2
  8009. #define WM8995_FLL_SRC_MCLK1 1
  8010. #define WM8995_FLL_SRC_MCLK2 2
  8011. #define WM8995_FLL_SRC_LRCLK 3
  8012. #define WM8995_FLL_SRC_BCLK 4
  8013. #endif /* _WM8995_H */