be_cmds.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. /* Must be a power of 2 or else MODULO will BUG_ON */
  21. static int be_get_temp_freq = 64;
  22. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  23. {
  24. return wrb->payload.embedded_payload;
  25. }
  26. static void be_mcc_notify(struct be_adapter *adapter)
  27. {
  28. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  29. u32 val = 0;
  30. if (be_error(adapter))
  31. return;
  32. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  33. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  34. wmb();
  35. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  36. }
  37. /* To check if valid bit is set, check the entire word as we don't know
  38. * the endianness of the data (old entry is host endian while a new entry is
  39. * little endian) */
  40. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  41. {
  42. if (compl->flags != 0) {
  43. compl->flags = le32_to_cpu(compl->flags);
  44. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  45. return true;
  46. } else {
  47. return false;
  48. }
  49. }
  50. /* Need to reset the entire word that houses the valid bit */
  51. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  52. {
  53. compl->flags = 0;
  54. }
  55. static int be_mcc_compl_process(struct be_adapter *adapter,
  56. struct be_mcc_compl *compl)
  57. {
  58. u16 compl_status, extd_status;
  59. /* Just swap the status to host endian; mcc tag is opaquely copied
  60. * from mcc_wrb */
  61. be_dws_le_to_cpu(compl, 4);
  62. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  63. CQE_STATUS_COMPL_MASK;
  64. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  65. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  66. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  67. adapter->flash_status = compl_status;
  68. complete(&adapter->flash_compl);
  69. }
  70. if (compl_status == MCC_STATUS_SUCCESS) {
  71. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  72. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  73. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  74. be_parse_stats(adapter);
  75. adapter->stats_cmd_sent = false;
  76. }
  77. if (compl->tag0 ==
  78. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  79. struct be_mcc_wrb *mcc_wrb =
  80. queue_index_node(&adapter->mcc_obj.q,
  81. compl->tag1);
  82. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  83. embedded_payload(mcc_wrb);
  84. adapter->drv_stats.be_on_die_temperature =
  85. resp->on_die_temperature;
  86. }
  87. } else {
  88. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  89. be_get_temp_freq = 0;
  90. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  91. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  92. goto done;
  93. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  94. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  95. "permitted to execute this cmd (opcode %d)\n",
  96. compl->tag0);
  97. } else {
  98. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  99. CQE_STATUS_EXTD_MASK;
  100. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  101. "status %d, extd-status %d\n",
  102. compl->tag0, compl_status, extd_status);
  103. }
  104. }
  105. done:
  106. return compl_status;
  107. }
  108. /* Link state evt is a string of bytes; no need for endian swapping */
  109. static void be_async_link_state_process(struct be_adapter *adapter,
  110. struct be_async_event_link_state *evt)
  111. {
  112. /* When link status changes, link speed must be re-queried from FW */
  113. adapter->link_speed = -1;
  114. /* For the initial link status do not rely on the ASYNC event as
  115. * it may not be received in some cases.
  116. */
  117. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  118. be_link_status_update(adapter, evt->port_link_status);
  119. }
  120. /* Grp5 CoS Priority evt */
  121. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  122. struct be_async_event_grp5_cos_priority *evt)
  123. {
  124. if (evt->valid) {
  125. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  126. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  127. adapter->recommended_prio =
  128. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  129. }
  130. }
  131. /* Grp5 QOS Speed evt */
  132. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  133. struct be_async_event_grp5_qos_link_speed *evt)
  134. {
  135. if (evt->physical_port == adapter->port_num) {
  136. /* qos_link_speed is in units of 10 Mbps */
  137. adapter->link_speed = evt->qos_link_speed * 10;
  138. }
  139. }
  140. /*Grp5 PVID evt*/
  141. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  142. struct be_async_event_grp5_pvid_state *evt)
  143. {
  144. if (evt->enabled)
  145. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  146. else
  147. adapter->pvid = 0;
  148. }
  149. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  150. u32 trailer, struct be_mcc_compl *evt)
  151. {
  152. u8 event_type = 0;
  153. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  154. ASYNC_TRAILER_EVENT_TYPE_MASK;
  155. switch (event_type) {
  156. case ASYNC_EVENT_COS_PRIORITY:
  157. be_async_grp5_cos_priority_process(adapter,
  158. (struct be_async_event_grp5_cos_priority *)evt);
  159. break;
  160. case ASYNC_EVENT_QOS_SPEED:
  161. be_async_grp5_qos_speed_process(adapter,
  162. (struct be_async_event_grp5_qos_link_speed *)evt);
  163. break;
  164. case ASYNC_EVENT_PVID_STATE:
  165. be_async_grp5_pvid_state_process(adapter,
  166. (struct be_async_event_grp5_pvid_state *)evt);
  167. break;
  168. default:
  169. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  170. break;
  171. }
  172. }
  173. static inline bool is_link_state_evt(u32 trailer)
  174. {
  175. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  176. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  177. ASYNC_EVENT_CODE_LINK_STATE;
  178. }
  179. static inline bool is_grp5_evt(u32 trailer)
  180. {
  181. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  182. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  183. ASYNC_EVENT_CODE_GRP_5);
  184. }
  185. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  186. {
  187. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  188. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  189. if (be_mcc_compl_is_new(compl)) {
  190. queue_tail_inc(mcc_cq);
  191. return compl;
  192. }
  193. return NULL;
  194. }
  195. void be_async_mcc_enable(struct be_adapter *adapter)
  196. {
  197. spin_lock_bh(&adapter->mcc_cq_lock);
  198. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  199. adapter->mcc_obj.rearm_cq = true;
  200. spin_unlock_bh(&adapter->mcc_cq_lock);
  201. }
  202. void be_async_mcc_disable(struct be_adapter *adapter)
  203. {
  204. adapter->mcc_obj.rearm_cq = false;
  205. }
  206. int be_process_mcc(struct be_adapter *adapter)
  207. {
  208. struct be_mcc_compl *compl;
  209. int num = 0, status = 0;
  210. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  211. spin_lock_bh(&adapter->mcc_cq_lock);
  212. while ((compl = be_mcc_compl_get(adapter))) {
  213. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  214. /* Interpret flags as an async trailer */
  215. if (is_link_state_evt(compl->flags))
  216. be_async_link_state_process(adapter,
  217. (struct be_async_event_link_state *) compl);
  218. else if (is_grp5_evt(compl->flags))
  219. be_async_grp5_evt_process(adapter,
  220. compl->flags, compl);
  221. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  222. status = be_mcc_compl_process(adapter, compl);
  223. atomic_dec(&mcc_obj->q.used);
  224. }
  225. be_mcc_compl_use(compl);
  226. num++;
  227. }
  228. if (num)
  229. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  230. spin_unlock_bh(&adapter->mcc_cq_lock);
  231. return status;
  232. }
  233. /* Wait till no more pending mcc requests are present */
  234. static int be_mcc_wait_compl(struct be_adapter *adapter)
  235. {
  236. #define mcc_timeout 120000 /* 12s timeout */
  237. int i, status = 0;
  238. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  239. for (i = 0; i < mcc_timeout; i++) {
  240. if (be_error(adapter))
  241. return -EIO;
  242. status = be_process_mcc(adapter);
  243. if (atomic_read(&mcc_obj->q.used) == 0)
  244. break;
  245. udelay(100);
  246. }
  247. if (i == mcc_timeout) {
  248. dev_err(&adapter->pdev->dev, "FW not responding\n");
  249. adapter->fw_timeout = true;
  250. return -1;
  251. }
  252. return status;
  253. }
  254. /* Notify MCC requests and wait for completion */
  255. static int be_mcc_notify_wait(struct be_adapter *adapter)
  256. {
  257. be_mcc_notify(adapter);
  258. return be_mcc_wait_compl(adapter);
  259. }
  260. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  261. {
  262. int msecs = 0;
  263. u32 ready;
  264. do {
  265. if (be_error(adapter))
  266. return -EIO;
  267. ready = ioread32(db);
  268. if (ready == 0xffffffff)
  269. return -1;
  270. ready &= MPU_MAILBOX_DB_RDY_MASK;
  271. if (ready)
  272. break;
  273. if (msecs > 4000) {
  274. dev_err(&adapter->pdev->dev, "FW not responding\n");
  275. adapter->fw_timeout = true;
  276. be_detect_dump_ue(adapter);
  277. return -1;
  278. }
  279. msleep(1);
  280. msecs++;
  281. } while (true);
  282. return 0;
  283. }
  284. /*
  285. * Insert the mailbox address into the doorbell in two steps
  286. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  287. */
  288. static int be_mbox_notify_wait(struct be_adapter *adapter)
  289. {
  290. int status;
  291. u32 val = 0;
  292. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  293. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  294. struct be_mcc_mailbox *mbox = mbox_mem->va;
  295. struct be_mcc_compl *compl = &mbox->compl;
  296. /* wait for ready to be set */
  297. status = be_mbox_db_ready_wait(adapter, db);
  298. if (status != 0)
  299. return status;
  300. val |= MPU_MAILBOX_DB_HI_MASK;
  301. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  302. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  303. iowrite32(val, db);
  304. /* wait for ready to be set */
  305. status = be_mbox_db_ready_wait(adapter, db);
  306. if (status != 0)
  307. return status;
  308. val = 0;
  309. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  310. val |= (u32)(mbox_mem->dma >> 4) << 2;
  311. iowrite32(val, db);
  312. status = be_mbox_db_ready_wait(adapter, db);
  313. if (status != 0)
  314. return status;
  315. /* A cq entry has been made now */
  316. if (be_mcc_compl_is_new(compl)) {
  317. status = be_mcc_compl_process(adapter, &mbox->compl);
  318. be_mcc_compl_use(compl);
  319. if (status)
  320. return status;
  321. } else {
  322. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  323. return -1;
  324. }
  325. return 0;
  326. }
  327. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  328. {
  329. u32 sem;
  330. if (lancer_chip(adapter))
  331. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  332. else
  333. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  334. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  335. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  336. return -1;
  337. else
  338. return 0;
  339. }
  340. int be_cmd_POST(struct be_adapter *adapter)
  341. {
  342. u16 stage;
  343. int status, timeout = 0;
  344. struct device *dev = &adapter->pdev->dev;
  345. do {
  346. status = be_POST_stage_get(adapter, &stage);
  347. if (status) {
  348. dev_err(dev, "POST error; stage=0x%x\n", stage);
  349. return -1;
  350. } else if (stage != POST_STAGE_ARMFW_RDY) {
  351. if (msleep_interruptible(2000)) {
  352. dev_err(dev, "Waiting for POST aborted\n");
  353. return -EINTR;
  354. }
  355. timeout += 2;
  356. } else {
  357. return 0;
  358. }
  359. } while (timeout < 60);
  360. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  361. return -1;
  362. }
  363. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  364. {
  365. return &wrb->payload.sgl[0];
  366. }
  367. /* Don't touch the hdr after it's prepared */
  368. /* mem will be NULL for embedded commands */
  369. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  370. u8 subsystem, u8 opcode, int cmd_len,
  371. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  372. {
  373. struct be_sge *sge;
  374. req_hdr->opcode = opcode;
  375. req_hdr->subsystem = subsystem;
  376. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  377. req_hdr->version = 0;
  378. wrb->tag0 = opcode;
  379. wrb->tag1 = subsystem;
  380. wrb->payload_length = cmd_len;
  381. if (mem) {
  382. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  383. MCC_WRB_SGE_CNT_SHIFT;
  384. sge = nonembedded_sgl(wrb);
  385. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  386. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  387. sge->len = cpu_to_le32(mem->size);
  388. } else
  389. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  390. be_dws_cpu_to_le(wrb, 8);
  391. }
  392. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  393. struct be_dma_mem *mem)
  394. {
  395. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  396. u64 dma = (u64)mem->dma;
  397. for (i = 0; i < buf_pages; i++) {
  398. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  399. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  400. dma += PAGE_SIZE_4K;
  401. }
  402. }
  403. /* Converts interrupt delay in microseconds to multiplier value */
  404. static u32 eq_delay_to_mult(u32 usec_delay)
  405. {
  406. #define MAX_INTR_RATE 651042
  407. const u32 round = 10;
  408. u32 multiplier;
  409. if (usec_delay == 0)
  410. multiplier = 0;
  411. else {
  412. u32 interrupt_rate = 1000000 / usec_delay;
  413. /* Max delay, corresponding to the lowest interrupt rate */
  414. if (interrupt_rate == 0)
  415. multiplier = 1023;
  416. else {
  417. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  418. multiplier /= interrupt_rate;
  419. /* Round the multiplier to the closest value.*/
  420. multiplier = (multiplier + round/2) / round;
  421. multiplier = min(multiplier, (u32)1023);
  422. }
  423. }
  424. return multiplier;
  425. }
  426. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  427. {
  428. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  429. struct be_mcc_wrb *wrb
  430. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  431. memset(wrb, 0, sizeof(*wrb));
  432. return wrb;
  433. }
  434. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  435. {
  436. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  437. struct be_mcc_wrb *wrb;
  438. if (atomic_read(&mccq->used) >= mccq->len) {
  439. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  440. return NULL;
  441. }
  442. wrb = queue_head_node(mccq);
  443. queue_head_inc(mccq);
  444. atomic_inc(&mccq->used);
  445. memset(wrb, 0, sizeof(*wrb));
  446. return wrb;
  447. }
  448. /* Tell fw we're about to start firing cmds by writing a
  449. * special pattern across the wrb hdr; uses mbox
  450. */
  451. int be_cmd_fw_init(struct be_adapter *adapter)
  452. {
  453. u8 *wrb;
  454. int status;
  455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  456. return -1;
  457. wrb = (u8 *)wrb_from_mbox(adapter);
  458. *wrb++ = 0xFF;
  459. *wrb++ = 0x12;
  460. *wrb++ = 0x34;
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0x56;
  464. *wrb++ = 0x78;
  465. *wrb = 0xFF;
  466. status = be_mbox_notify_wait(adapter);
  467. mutex_unlock(&adapter->mbox_lock);
  468. return status;
  469. }
  470. /* Tell fw we're done with firing cmds by writing a
  471. * special pattern across the wrb hdr; uses mbox
  472. */
  473. int be_cmd_fw_clean(struct be_adapter *adapter)
  474. {
  475. u8 *wrb;
  476. int status;
  477. if (mutex_lock_interruptible(&adapter->mbox_lock))
  478. return -1;
  479. wrb = (u8 *)wrb_from_mbox(adapter);
  480. *wrb++ = 0xFF;
  481. *wrb++ = 0xAA;
  482. *wrb++ = 0xBB;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xFF;
  485. *wrb++ = 0xCC;
  486. *wrb++ = 0xDD;
  487. *wrb = 0xFF;
  488. status = be_mbox_notify_wait(adapter);
  489. mutex_unlock(&adapter->mbox_lock);
  490. return status;
  491. }
  492. int be_cmd_eq_create(struct be_adapter *adapter,
  493. struct be_queue_info *eq, int eq_delay)
  494. {
  495. struct be_mcc_wrb *wrb;
  496. struct be_cmd_req_eq_create *req;
  497. struct be_dma_mem *q_mem = &eq->dma_mem;
  498. int status;
  499. if (mutex_lock_interruptible(&adapter->mbox_lock))
  500. return -1;
  501. wrb = wrb_from_mbox(adapter);
  502. req = embedded_payload(wrb);
  503. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  504. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  505. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  506. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  507. /* 4byte eqe*/
  508. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  509. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  510. __ilog2_u32(eq->len/256));
  511. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  512. eq_delay_to_mult(eq_delay));
  513. be_dws_cpu_to_le(req->context, sizeof(req->context));
  514. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  515. status = be_mbox_notify_wait(adapter);
  516. if (!status) {
  517. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  518. eq->id = le16_to_cpu(resp->eq_id);
  519. eq->created = true;
  520. }
  521. mutex_unlock(&adapter->mbox_lock);
  522. return status;
  523. }
  524. /* Use MCC */
  525. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  526. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  527. {
  528. struct be_mcc_wrb *wrb;
  529. struct be_cmd_req_mac_query *req;
  530. int status;
  531. spin_lock_bh(&adapter->mcc_lock);
  532. wrb = wrb_from_mccq(adapter);
  533. if (!wrb) {
  534. status = -EBUSY;
  535. goto err;
  536. }
  537. req = embedded_payload(wrb);
  538. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  539. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  540. req->type = type;
  541. if (permanent) {
  542. req->permanent = 1;
  543. } else {
  544. req->if_id = cpu_to_le16((u16) if_handle);
  545. req->pmac_id = cpu_to_le32(pmac_id);
  546. req->permanent = 0;
  547. }
  548. status = be_mcc_notify_wait(adapter);
  549. if (!status) {
  550. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  551. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  552. }
  553. err:
  554. spin_unlock_bh(&adapter->mcc_lock);
  555. return status;
  556. }
  557. /* Uses synchronous MCCQ */
  558. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  559. u32 if_id, u32 *pmac_id, u32 domain)
  560. {
  561. struct be_mcc_wrb *wrb;
  562. struct be_cmd_req_pmac_add *req;
  563. int status;
  564. spin_lock_bh(&adapter->mcc_lock);
  565. wrb = wrb_from_mccq(adapter);
  566. if (!wrb) {
  567. status = -EBUSY;
  568. goto err;
  569. }
  570. req = embedded_payload(wrb);
  571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  572. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  573. req->hdr.domain = domain;
  574. req->if_id = cpu_to_le32(if_id);
  575. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  576. status = be_mcc_notify_wait(adapter);
  577. if (!status) {
  578. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  579. *pmac_id = le32_to_cpu(resp->pmac_id);
  580. }
  581. err:
  582. spin_unlock_bh(&adapter->mcc_lock);
  583. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  584. status = -EPERM;
  585. return status;
  586. }
  587. /* Uses synchronous MCCQ */
  588. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  589. {
  590. struct be_mcc_wrb *wrb;
  591. struct be_cmd_req_pmac_del *req;
  592. int status;
  593. if (pmac_id == -1)
  594. return 0;
  595. spin_lock_bh(&adapter->mcc_lock);
  596. wrb = wrb_from_mccq(adapter);
  597. if (!wrb) {
  598. status = -EBUSY;
  599. goto err;
  600. }
  601. req = embedded_payload(wrb);
  602. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  603. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  604. req->hdr.domain = dom;
  605. req->if_id = cpu_to_le32(if_id);
  606. req->pmac_id = cpu_to_le32(pmac_id);
  607. status = be_mcc_notify_wait(adapter);
  608. err:
  609. spin_unlock_bh(&adapter->mcc_lock);
  610. return status;
  611. }
  612. /* Uses Mbox */
  613. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  614. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  615. {
  616. struct be_mcc_wrb *wrb;
  617. struct be_cmd_req_cq_create *req;
  618. struct be_dma_mem *q_mem = &cq->dma_mem;
  619. void *ctxt;
  620. int status;
  621. if (mutex_lock_interruptible(&adapter->mbox_lock))
  622. return -1;
  623. wrb = wrb_from_mbox(adapter);
  624. req = embedded_payload(wrb);
  625. ctxt = &req->context;
  626. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  627. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  628. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  629. if (lancer_chip(adapter)) {
  630. req->hdr.version = 2;
  631. req->page_size = 1; /* 1 for 4K */
  632. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  633. no_delay);
  634. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  635. __ilog2_u32(cq->len/256));
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  638. ctxt, 1);
  639. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  640. ctxt, eq->id);
  641. } else {
  642. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  643. coalesce_wm);
  644. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  645. ctxt, no_delay);
  646. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  647. __ilog2_u32(cq->len/256));
  648. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  649. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  650. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  651. }
  652. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  653. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  654. status = be_mbox_notify_wait(adapter);
  655. if (!status) {
  656. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  657. cq->id = le16_to_cpu(resp->cq_id);
  658. cq->created = true;
  659. }
  660. mutex_unlock(&adapter->mbox_lock);
  661. return status;
  662. }
  663. static u32 be_encoded_q_len(int q_len)
  664. {
  665. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  666. if (len_encoded == 16)
  667. len_encoded = 0;
  668. return len_encoded;
  669. }
  670. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  671. struct be_queue_info *mccq,
  672. struct be_queue_info *cq)
  673. {
  674. struct be_mcc_wrb *wrb;
  675. struct be_cmd_req_mcc_ext_create *req;
  676. struct be_dma_mem *q_mem = &mccq->dma_mem;
  677. void *ctxt;
  678. int status;
  679. if (mutex_lock_interruptible(&adapter->mbox_lock))
  680. return -1;
  681. wrb = wrb_from_mbox(adapter);
  682. req = embedded_payload(wrb);
  683. ctxt = &req->context;
  684. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  685. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  686. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  687. if (lancer_chip(adapter)) {
  688. req->hdr.version = 1;
  689. req->cq_id = cpu_to_le16(cq->id);
  690. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  691. be_encoded_q_len(mccq->len));
  692. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  693. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  694. ctxt, cq->id);
  695. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  696. ctxt, 1);
  697. } else {
  698. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  699. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  700. be_encoded_q_len(mccq->len));
  701. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  702. }
  703. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  704. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  705. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  706. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  707. status = be_mbox_notify_wait(adapter);
  708. if (!status) {
  709. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  710. mccq->id = le16_to_cpu(resp->id);
  711. mccq->created = true;
  712. }
  713. mutex_unlock(&adapter->mbox_lock);
  714. return status;
  715. }
  716. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  717. struct be_queue_info *mccq,
  718. struct be_queue_info *cq)
  719. {
  720. struct be_mcc_wrb *wrb;
  721. struct be_cmd_req_mcc_create *req;
  722. struct be_dma_mem *q_mem = &mccq->dma_mem;
  723. void *ctxt;
  724. int status;
  725. if (mutex_lock_interruptible(&adapter->mbox_lock))
  726. return -1;
  727. wrb = wrb_from_mbox(adapter);
  728. req = embedded_payload(wrb);
  729. ctxt = &req->context;
  730. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  731. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  732. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  733. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  734. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  735. be_encoded_q_len(mccq->len));
  736. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  737. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  738. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  739. status = be_mbox_notify_wait(adapter);
  740. if (!status) {
  741. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  742. mccq->id = le16_to_cpu(resp->id);
  743. mccq->created = true;
  744. }
  745. mutex_unlock(&adapter->mbox_lock);
  746. return status;
  747. }
  748. int be_cmd_mccq_create(struct be_adapter *adapter,
  749. struct be_queue_info *mccq,
  750. struct be_queue_info *cq)
  751. {
  752. int status;
  753. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  754. if (status && !lancer_chip(adapter)) {
  755. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  756. "or newer to avoid conflicting priorities between NIC "
  757. "and FCoE traffic");
  758. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  759. }
  760. return status;
  761. }
  762. int be_cmd_txq_create(struct be_adapter *adapter,
  763. struct be_queue_info *txq,
  764. struct be_queue_info *cq)
  765. {
  766. struct be_mcc_wrb *wrb;
  767. struct be_cmd_req_eth_tx_create *req;
  768. struct be_dma_mem *q_mem = &txq->dma_mem;
  769. void *ctxt;
  770. int status;
  771. spin_lock_bh(&adapter->mcc_lock);
  772. wrb = wrb_from_mccq(adapter);
  773. if (!wrb) {
  774. status = -EBUSY;
  775. goto err;
  776. }
  777. req = embedded_payload(wrb);
  778. ctxt = &req->context;
  779. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  780. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  781. if (lancer_chip(adapter)) {
  782. req->hdr.version = 1;
  783. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  784. adapter->if_handle);
  785. }
  786. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  787. req->ulp_num = BE_ULP1_NUM;
  788. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  789. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  790. be_encoded_q_len(txq->len));
  791. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  792. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  793. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  794. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  795. status = be_mcc_notify_wait(adapter);
  796. if (!status) {
  797. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  798. txq->id = le16_to_cpu(resp->cid);
  799. txq->created = true;
  800. }
  801. err:
  802. spin_unlock_bh(&adapter->mcc_lock);
  803. return status;
  804. }
  805. /* Uses MCC */
  806. int be_cmd_rxq_create(struct be_adapter *adapter,
  807. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  808. u32 if_id, u32 rss, u8 *rss_id)
  809. {
  810. struct be_mcc_wrb *wrb;
  811. struct be_cmd_req_eth_rx_create *req;
  812. struct be_dma_mem *q_mem = &rxq->dma_mem;
  813. int status;
  814. spin_lock_bh(&adapter->mcc_lock);
  815. wrb = wrb_from_mccq(adapter);
  816. if (!wrb) {
  817. status = -EBUSY;
  818. goto err;
  819. }
  820. req = embedded_payload(wrb);
  821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  822. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  823. req->cq_id = cpu_to_le16(cq_id);
  824. req->frag_size = fls(frag_size) - 1;
  825. req->num_pages = 2;
  826. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  827. req->interface_id = cpu_to_le32(if_id);
  828. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  829. req->rss_queue = cpu_to_le32(rss);
  830. status = be_mcc_notify_wait(adapter);
  831. if (!status) {
  832. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  833. rxq->id = le16_to_cpu(resp->id);
  834. rxq->created = true;
  835. *rss_id = resp->rss_id;
  836. }
  837. err:
  838. spin_unlock_bh(&adapter->mcc_lock);
  839. return status;
  840. }
  841. /* Generic destroyer function for all types of queues
  842. * Uses Mbox
  843. */
  844. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  845. int queue_type)
  846. {
  847. struct be_mcc_wrb *wrb;
  848. struct be_cmd_req_q_destroy *req;
  849. u8 subsys = 0, opcode = 0;
  850. int status;
  851. if (mutex_lock_interruptible(&adapter->mbox_lock))
  852. return -1;
  853. wrb = wrb_from_mbox(adapter);
  854. req = embedded_payload(wrb);
  855. switch (queue_type) {
  856. case QTYPE_EQ:
  857. subsys = CMD_SUBSYSTEM_COMMON;
  858. opcode = OPCODE_COMMON_EQ_DESTROY;
  859. break;
  860. case QTYPE_CQ:
  861. subsys = CMD_SUBSYSTEM_COMMON;
  862. opcode = OPCODE_COMMON_CQ_DESTROY;
  863. break;
  864. case QTYPE_TXQ:
  865. subsys = CMD_SUBSYSTEM_ETH;
  866. opcode = OPCODE_ETH_TX_DESTROY;
  867. break;
  868. case QTYPE_RXQ:
  869. subsys = CMD_SUBSYSTEM_ETH;
  870. opcode = OPCODE_ETH_RX_DESTROY;
  871. break;
  872. case QTYPE_MCCQ:
  873. subsys = CMD_SUBSYSTEM_COMMON;
  874. opcode = OPCODE_COMMON_MCC_DESTROY;
  875. break;
  876. default:
  877. BUG();
  878. }
  879. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  880. NULL);
  881. req->id = cpu_to_le16(q->id);
  882. status = be_mbox_notify_wait(adapter);
  883. if (!status)
  884. q->created = false;
  885. mutex_unlock(&adapter->mbox_lock);
  886. return status;
  887. }
  888. /* Uses MCC */
  889. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  890. {
  891. struct be_mcc_wrb *wrb;
  892. struct be_cmd_req_q_destroy *req;
  893. int status;
  894. spin_lock_bh(&adapter->mcc_lock);
  895. wrb = wrb_from_mccq(adapter);
  896. if (!wrb) {
  897. status = -EBUSY;
  898. goto err;
  899. }
  900. req = embedded_payload(wrb);
  901. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  902. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  903. req->id = cpu_to_le16(q->id);
  904. status = be_mcc_notify_wait(adapter);
  905. if (!status)
  906. q->created = false;
  907. err:
  908. spin_unlock_bh(&adapter->mcc_lock);
  909. return status;
  910. }
  911. /* Create an rx filtering policy configuration on an i/f
  912. * Uses MCCQ
  913. */
  914. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  915. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  916. {
  917. struct be_mcc_wrb *wrb;
  918. struct be_cmd_req_if_create *req;
  919. int status;
  920. spin_lock_bh(&adapter->mcc_lock);
  921. wrb = wrb_from_mccq(adapter);
  922. if (!wrb) {
  923. status = -EBUSY;
  924. goto err;
  925. }
  926. req = embedded_payload(wrb);
  927. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  928. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  929. req->hdr.domain = domain;
  930. req->capability_flags = cpu_to_le32(cap_flags);
  931. req->enable_flags = cpu_to_le32(en_flags);
  932. if (mac)
  933. memcpy(req->mac_addr, mac, ETH_ALEN);
  934. else
  935. req->pmac_invalid = true;
  936. status = be_mcc_notify_wait(adapter);
  937. if (!status) {
  938. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  939. *if_handle = le32_to_cpu(resp->interface_id);
  940. if (mac)
  941. *pmac_id = le32_to_cpu(resp->pmac_id);
  942. }
  943. err:
  944. spin_unlock_bh(&adapter->mcc_lock);
  945. return status;
  946. }
  947. /* Uses MCCQ */
  948. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  949. {
  950. struct be_mcc_wrb *wrb;
  951. struct be_cmd_req_if_destroy *req;
  952. int status;
  953. if (interface_id == -1)
  954. return 0;
  955. spin_lock_bh(&adapter->mcc_lock);
  956. wrb = wrb_from_mccq(adapter);
  957. if (!wrb) {
  958. status = -EBUSY;
  959. goto err;
  960. }
  961. req = embedded_payload(wrb);
  962. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  963. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  964. req->hdr.domain = domain;
  965. req->interface_id = cpu_to_le32(interface_id);
  966. status = be_mcc_notify_wait(adapter);
  967. err:
  968. spin_unlock_bh(&adapter->mcc_lock);
  969. return status;
  970. }
  971. /* Get stats is a non embedded command: the request is not embedded inside
  972. * WRB but is a separate dma memory block
  973. * Uses asynchronous MCC
  974. */
  975. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  976. {
  977. struct be_mcc_wrb *wrb;
  978. struct be_cmd_req_hdr *hdr;
  979. int status = 0;
  980. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  981. be_cmd_get_die_temperature(adapter);
  982. spin_lock_bh(&adapter->mcc_lock);
  983. wrb = wrb_from_mccq(adapter);
  984. if (!wrb) {
  985. status = -EBUSY;
  986. goto err;
  987. }
  988. hdr = nonemb_cmd->va;
  989. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  990. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  991. if (adapter->generation == BE_GEN3)
  992. hdr->version = 1;
  993. be_mcc_notify(adapter);
  994. adapter->stats_cmd_sent = true;
  995. err:
  996. spin_unlock_bh(&adapter->mcc_lock);
  997. return status;
  998. }
  999. /* Lancer Stats */
  1000. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1001. struct be_dma_mem *nonemb_cmd)
  1002. {
  1003. struct be_mcc_wrb *wrb;
  1004. struct lancer_cmd_req_pport_stats *req;
  1005. int status = 0;
  1006. spin_lock_bh(&adapter->mcc_lock);
  1007. wrb = wrb_from_mccq(adapter);
  1008. if (!wrb) {
  1009. status = -EBUSY;
  1010. goto err;
  1011. }
  1012. req = nonemb_cmd->va;
  1013. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1014. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1015. nonemb_cmd);
  1016. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1017. req->cmd_params.params.reset_stats = 0;
  1018. be_mcc_notify(adapter);
  1019. adapter->stats_cmd_sent = true;
  1020. err:
  1021. spin_unlock_bh(&adapter->mcc_lock);
  1022. return status;
  1023. }
  1024. /* Uses synchronous mcc */
  1025. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1026. u16 *link_speed, u8 *link_status, u32 dom)
  1027. {
  1028. struct be_mcc_wrb *wrb;
  1029. struct be_cmd_req_link_status *req;
  1030. int status;
  1031. spin_lock_bh(&adapter->mcc_lock);
  1032. if (link_status)
  1033. *link_status = LINK_DOWN;
  1034. wrb = wrb_from_mccq(adapter);
  1035. if (!wrb) {
  1036. status = -EBUSY;
  1037. goto err;
  1038. }
  1039. req = embedded_payload(wrb);
  1040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1041. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1042. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1043. req->hdr.version = 1;
  1044. req->hdr.domain = dom;
  1045. status = be_mcc_notify_wait(adapter);
  1046. if (!status) {
  1047. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1048. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1049. if (link_speed)
  1050. *link_speed = le16_to_cpu(resp->link_speed);
  1051. if (mac_speed)
  1052. *mac_speed = resp->mac_speed;
  1053. }
  1054. if (link_status)
  1055. *link_status = resp->logical_link_status;
  1056. }
  1057. err:
  1058. spin_unlock_bh(&adapter->mcc_lock);
  1059. return status;
  1060. }
  1061. /* Uses synchronous mcc */
  1062. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1063. {
  1064. struct be_mcc_wrb *wrb;
  1065. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1066. u16 mccq_index;
  1067. int status;
  1068. spin_lock_bh(&adapter->mcc_lock);
  1069. mccq_index = adapter->mcc_obj.q.head;
  1070. wrb = wrb_from_mccq(adapter);
  1071. if (!wrb) {
  1072. status = -EBUSY;
  1073. goto err;
  1074. }
  1075. req = embedded_payload(wrb);
  1076. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1077. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1078. wrb, NULL);
  1079. wrb->tag1 = mccq_index;
  1080. be_mcc_notify(adapter);
  1081. err:
  1082. spin_unlock_bh(&adapter->mcc_lock);
  1083. return status;
  1084. }
  1085. /* Uses synchronous mcc */
  1086. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1087. {
  1088. struct be_mcc_wrb *wrb;
  1089. struct be_cmd_req_get_fat *req;
  1090. int status;
  1091. spin_lock_bh(&adapter->mcc_lock);
  1092. wrb = wrb_from_mccq(adapter);
  1093. if (!wrb) {
  1094. status = -EBUSY;
  1095. goto err;
  1096. }
  1097. req = embedded_payload(wrb);
  1098. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1099. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1100. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1101. status = be_mcc_notify_wait(adapter);
  1102. if (!status) {
  1103. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1104. if (log_size && resp->log_size)
  1105. *log_size = le32_to_cpu(resp->log_size) -
  1106. sizeof(u32);
  1107. }
  1108. err:
  1109. spin_unlock_bh(&adapter->mcc_lock);
  1110. return status;
  1111. }
  1112. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1113. {
  1114. struct be_dma_mem get_fat_cmd;
  1115. struct be_mcc_wrb *wrb;
  1116. struct be_cmd_req_get_fat *req;
  1117. u32 offset = 0, total_size, buf_size,
  1118. log_offset = sizeof(u32), payload_len;
  1119. int status;
  1120. if (buf_len == 0)
  1121. return;
  1122. total_size = buf_len;
  1123. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1124. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1125. get_fat_cmd.size,
  1126. &get_fat_cmd.dma);
  1127. if (!get_fat_cmd.va) {
  1128. status = -ENOMEM;
  1129. dev_err(&adapter->pdev->dev,
  1130. "Memory allocation failure while retrieving FAT data\n");
  1131. return;
  1132. }
  1133. spin_lock_bh(&adapter->mcc_lock);
  1134. while (total_size) {
  1135. buf_size = min(total_size, (u32)60*1024);
  1136. total_size -= buf_size;
  1137. wrb = wrb_from_mccq(adapter);
  1138. if (!wrb) {
  1139. status = -EBUSY;
  1140. goto err;
  1141. }
  1142. req = get_fat_cmd.va;
  1143. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1144. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1145. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1146. &get_fat_cmd);
  1147. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1148. req->read_log_offset = cpu_to_le32(log_offset);
  1149. req->read_log_length = cpu_to_le32(buf_size);
  1150. req->data_buffer_size = cpu_to_le32(buf_size);
  1151. status = be_mcc_notify_wait(adapter);
  1152. if (!status) {
  1153. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1154. memcpy(buf + offset,
  1155. resp->data_buffer,
  1156. le32_to_cpu(resp->read_log_length));
  1157. } else {
  1158. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1159. goto err;
  1160. }
  1161. offset += buf_size;
  1162. log_offset += buf_size;
  1163. }
  1164. err:
  1165. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1166. get_fat_cmd.va,
  1167. get_fat_cmd.dma);
  1168. spin_unlock_bh(&adapter->mcc_lock);
  1169. }
  1170. /* Uses synchronous mcc */
  1171. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1172. char *fw_on_flash)
  1173. {
  1174. struct be_mcc_wrb *wrb;
  1175. struct be_cmd_req_get_fw_version *req;
  1176. int status;
  1177. spin_lock_bh(&adapter->mcc_lock);
  1178. wrb = wrb_from_mccq(adapter);
  1179. if (!wrb) {
  1180. status = -EBUSY;
  1181. goto err;
  1182. }
  1183. req = embedded_payload(wrb);
  1184. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1186. status = be_mcc_notify_wait(adapter);
  1187. if (!status) {
  1188. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1189. strcpy(fw_ver, resp->firmware_version_string);
  1190. if (fw_on_flash)
  1191. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1192. }
  1193. err:
  1194. spin_unlock_bh(&adapter->mcc_lock);
  1195. return status;
  1196. }
  1197. /* set the EQ delay interval of an EQ to specified value
  1198. * Uses async mcc
  1199. */
  1200. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1201. {
  1202. struct be_mcc_wrb *wrb;
  1203. struct be_cmd_req_modify_eq_delay *req;
  1204. int status = 0;
  1205. spin_lock_bh(&adapter->mcc_lock);
  1206. wrb = wrb_from_mccq(adapter);
  1207. if (!wrb) {
  1208. status = -EBUSY;
  1209. goto err;
  1210. }
  1211. req = embedded_payload(wrb);
  1212. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1213. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1214. req->num_eq = cpu_to_le32(1);
  1215. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1216. req->delay[0].phase = 0;
  1217. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1218. be_mcc_notify(adapter);
  1219. err:
  1220. spin_unlock_bh(&adapter->mcc_lock);
  1221. return status;
  1222. }
  1223. /* Uses sycnhronous mcc */
  1224. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1225. u32 num, bool untagged, bool promiscuous)
  1226. {
  1227. struct be_mcc_wrb *wrb;
  1228. struct be_cmd_req_vlan_config *req;
  1229. int status;
  1230. spin_lock_bh(&adapter->mcc_lock);
  1231. wrb = wrb_from_mccq(adapter);
  1232. if (!wrb) {
  1233. status = -EBUSY;
  1234. goto err;
  1235. }
  1236. req = embedded_payload(wrb);
  1237. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1238. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1239. req->interface_id = if_id;
  1240. req->promiscuous = promiscuous;
  1241. req->untagged = untagged;
  1242. req->num_vlan = num;
  1243. if (!promiscuous) {
  1244. memcpy(req->normal_vlan, vtag_array,
  1245. req->num_vlan * sizeof(vtag_array[0]));
  1246. }
  1247. status = be_mcc_notify_wait(adapter);
  1248. err:
  1249. spin_unlock_bh(&adapter->mcc_lock);
  1250. return status;
  1251. }
  1252. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1253. {
  1254. struct be_mcc_wrb *wrb;
  1255. struct be_dma_mem *mem = &adapter->rx_filter;
  1256. struct be_cmd_req_rx_filter *req = mem->va;
  1257. int status;
  1258. spin_lock_bh(&adapter->mcc_lock);
  1259. wrb = wrb_from_mccq(adapter);
  1260. if (!wrb) {
  1261. status = -EBUSY;
  1262. goto err;
  1263. }
  1264. memset(req, 0, sizeof(*req));
  1265. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1266. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1267. wrb, mem);
  1268. req->if_id = cpu_to_le32(adapter->if_handle);
  1269. if (flags & IFF_PROMISC) {
  1270. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1271. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1272. if (value == ON)
  1273. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1274. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1275. } else if (flags & IFF_ALLMULTI) {
  1276. req->if_flags_mask = req->if_flags =
  1277. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1278. } else {
  1279. struct netdev_hw_addr *ha;
  1280. int i = 0;
  1281. req->if_flags_mask = req->if_flags =
  1282. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1283. /* Reset mcast promisc mode if already set by setting mask
  1284. * and not setting flags field
  1285. */
  1286. req->if_flags_mask |=
  1287. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1288. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1289. netdev_for_each_mc_addr(ha, adapter->netdev)
  1290. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1291. }
  1292. status = be_mcc_notify_wait(adapter);
  1293. err:
  1294. spin_unlock_bh(&adapter->mcc_lock);
  1295. return status;
  1296. }
  1297. /* Uses synchrounous mcc */
  1298. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1299. {
  1300. struct be_mcc_wrb *wrb;
  1301. struct be_cmd_req_set_flow_control *req;
  1302. int status;
  1303. spin_lock_bh(&adapter->mcc_lock);
  1304. wrb = wrb_from_mccq(adapter);
  1305. if (!wrb) {
  1306. status = -EBUSY;
  1307. goto err;
  1308. }
  1309. req = embedded_payload(wrb);
  1310. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1311. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1312. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1313. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1314. status = be_mcc_notify_wait(adapter);
  1315. err:
  1316. spin_unlock_bh(&adapter->mcc_lock);
  1317. return status;
  1318. }
  1319. /* Uses sycn mcc */
  1320. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1321. {
  1322. struct be_mcc_wrb *wrb;
  1323. struct be_cmd_req_get_flow_control *req;
  1324. int status;
  1325. spin_lock_bh(&adapter->mcc_lock);
  1326. wrb = wrb_from_mccq(adapter);
  1327. if (!wrb) {
  1328. status = -EBUSY;
  1329. goto err;
  1330. }
  1331. req = embedded_payload(wrb);
  1332. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1333. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1334. status = be_mcc_notify_wait(adapter);
  1335. if (!status) {
  1336. struct be_cmd_resp_get_flow_control *resp =
  1337. embedded_payload(wrb);
  1338. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1339. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1340. }
  1341. err:
  1342. spin_unlock_bh(&adapter->mcc_lock);
  1343. return status;
  1344. }
  1345. /* Uses mbox */
  1346. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1347. u32 *mode, u32 *caps)
  1348. {
  1349. struct be_mcc_wrb *wrb;
  1350. struct be_cmd_req_query_fw_cfg *req;
  1351. int status;
  1352. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1353. return -1;
  1354. wrb = wrb_from_mbox(adapter);
  1355. req = embedded_payload(wrb);
  1356. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1357. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1358. status = be_mbox_notify_wait(adapter);
  1359. if (!status) {
  1360. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1361. *port_num = le32_to_cpu(resp->phys_port);
  1362. *mode = le32_to_cpu(resp->function_mode);
  1363. *caps = le32_to_cpu(resp->function_caps);
  1364. }
  1365. mutex_unlock(&adapter->mbox_lock);
  1366. return status;
  1367. }
  1368. /* Uses mbox */
  1369. int be_cmd_reset_function(struct be_adapter *adapter)
  1370. {
  1371. struct be_mcc_wrb *wrb;
  1372. struct be_cmd_req_hdr *req;
  1373. int status;
  1374. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1375. return -1;
  1376. wrb = wrb_from_mbox(adapter);
  1377. req = embedded_payload(wrb);
  1378. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1379. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1380. status = be_mbox_notify_wait(adapter);
  1381. mutex_unlock(&adapter->mbox_lock);
  1382. return status;
  1383. }
  1384. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1385. {
  1386. struct be_mcc_wrb *wrb;
  1387. struct be_cmd_req_rss_config *req;
  1388. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1389. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1390. 0x3ea83c02, 0x4a110304};
  1391. int status;
  1392. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1393. return -1;
  1394. wrb = wrb_from_mbox(adapter);
  1395. req = embedded_payload(wrb);
  1396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1397. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1398. req->if_id = cpu_to_le32(adapter->if_handle);
  1399. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1400. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1401. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1402. memcpy(req->cpu_table, rsstable, table_size);
  1403. memcpy(req->hash, myhash, sizeof(myhash));
  1404. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1405. status = be_mbox_notify_wait(adapter);
  1406. mutex_unlock(&adapter->mbox_lock);
  1407. return status;
  1408. }
  1409. /* Uses sync mcc */
  1410. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1411. u8 bcn, u8 sts, u8 state)
  1412. {
  1413. struct be_mcc_wrb *wrb;
  1414. struct be_cmd_req_enable_disable_beacon *req;
  1415. int status;
  1416. spin_lock_bh(&adapter->mcc_lock);
  1417. wrb = wrb_from_mccq(adapter);
  1418. if (!wrb) {
  1419. status = -EBUSY;
  1420. goto err;
  1421. }
  1422. req = embedded_payload(wrb);
  1423. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1424. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1425. req->port_num = port_num;
  1426. req->beacon_state = state;
  1427. req->beacon_duration = bcn;
  1428. req->status_duration = sts;
  1429. status = be_mcc_notify_wait(adapter);
  1430. err:
  1431. spin_unlock_bh(&adapter->mcc_lock);
  1432. return status;
  1433. }
  1434. /* Uses sync mcc */
  1435. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1436. {
  1437. struct be_mcc_wrb *wrb;
  1438. struct be_cmd_req_get_beacon_state *req;
  1439. int status;
  1440. spin_lock_bh(&adapter->mcc_lock);
  1441. wrb = wrb_from_mccq(adapter);
  1442. if (!wrb) {
  1443. status = -EBUSY;
  1444. goto err;
  1445. }
  1446. req = embedded_payload(wrb);
  1447. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1448. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1449. req->port_num = port_num;
  1450. status = be_mcc_notify_wait(adapter);
  1451. if (!status) {
  1452. struct be_cmd_resp_get_beacon_state *resp =
  1453. embedded_payload(wrb);
  1454. *state = resp->beacon_state;
  1455. }
  1456. err:
  1457. spin_unlock_bh(&adapter->mcc_lock);
  1458. return status;
  1459. }
  1460. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1461. u32 data_size, u32 data_offset, const char *obj_name,
  1462. u32 *data_written, u8 *addn_status)
  1463. {
  1464. struct be_mcc_wrb *wrb;
  1465. struct lancer_cmd_req_write_object *req;
  1466. struct lancer_cmd_resp_write_object *resp;
  1467. void *ctxt = NULL;
  1468. int status;
  1469. spin_lock_bh(&adapter->mcc_lock);
  1470. adapter->flash_status = 0;
  1471. wrb = wrb_from_mccq(adapter);
  1472. if (!wrb) {
  1473. status = -EBUSY;
  1474. goto err_unlock;
  1475. }
  1476. req = embedded_payload(wrb);
  1477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1478. OPCODE_COMMON_WRITE_OBJECT,
  1479. sizeof(struct lancer_cmd_req_write_object), wrb,
  1480. NULL);
  1481. ctxt = &req->context;
  1482. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1483. write_length, ctxt, data_size);
  1484. if (data_size == 0)
  1485. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1486. eof, ctxt, 1);
  1487. else
  1488. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1489. eof, ctxt, 0);
  1490. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1491. req->write_offset = cpu_to_le32(data_offset);
  1492. strcpy(req->object_name, obj_name);
  1493. req->descriptor_count = cpu_to_le32(1);
  1494. req->buf_len = cpu_to_le32(data_size);
  1495. req->addr_low = cpu_to_le32((cmd->dma +
  1496. sizeof(struct lancer_cmd_req_write_object))
  1497. & 0xFFFFFFFF);
  1498. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1499. sizeof(struct lancer_cmd_req_write_object)));
  1500. be_mcc_notify(adapter);
  1501. spin_unlock_bh(&adapter->mcc_lock);
  1502. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1503. msecs_to_jiffies(12000)))
  1504. status = -1;
  1505. else
  1506. status = adapter->flash_status;
  1507. resp = embedded_payload(wrb);
  1508. if (!status) {
  1509. *data_written = le32_to_cpu(resp->actual_write_len);
  1510. } else {
  1511. *addn_status = resp->additional_status;
  1512. status = resp->status;
  1513. }
  1514. return status;
  1515. err_unlock:
  1516. spin_unlock_bh(&adapter->mcc_lock);
  1517. return status;
  1518. }
  1519. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1520. u32 data_size, u32 data_offset, const char *obj_name,
  1521. u32 *data_read, u32 *eof, u8 *addn_status)
  1522. {
  1523. struct be_mcc_wrb *wrb;
  1524. struct lancer_cmd_req_read_object *req;
  1525. struct lancer_cmd_resp_read_object *resp;
  1526. int status;
  1527. spin_lock_bh(&adapter->mcc_lock);
  1528. wrb = wrb_from_mccq(adapter);
  1529. if (!wrb) {
  1530. status = -EBUSY;
  1531. goto err_unlock;
  1532. }
  1533. req = embedded_payload(wrb);
  1534. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1535. OPCODE_COMMON_READ_OBJECT,
  1536. sizeof(struct lancer_cmd_req_read_object), wrb,
  1537. NULL);
  1538. req->desired_read_len = cpu_to_le32(data_size);
  1539. req->read_offset = cpu_to_le32(data_offset);
  1540. strcpy(req->object_name, obj_name);
  1541. req->descriptor_count = cpu_to_le32(1);
  1542. req->buf_len = cpu_to_le32(data_size);
  1543. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1544. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1545. status = be_mcc_notify_wait(adapter);
  1546. resp = embedded_payload(wrb);
  1547. if (!status) {
  1548. *data_read = le32_to_cpu(resp->actual_read_len);
  1549. *eof = le32_to_cpu(resp->eof);
  1550. } else {
  1551. *addn_status = resp->additional_status;
  1552. }
  1553. err_unlock:
  1554. spin_unlock_bh(&adapter->mcc_lock);
  1555. return status;
  1556. }
  1557. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1558. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1559. {
  1560. struct be_mcc_wrb *wrb;
  1561. struct be_cmd_write_flashrom *req;
  1562. int status;
  1563. spin_lock_bh(&adapter->mcc_lock);
  1564. adapter->flash_status = 0;
  1565. wrb = wrb_from_mccq(adapter);
  1566. if (!wrb) {
  1567. status = -EBUSY;
  1568. goto err_unlock;
  1569. }
  1570. req = cmd->va;
  1571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1572. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1573. req->params.op_type = cpu_to_le32(flash_type);
  1574. req->params.op_code = cpu_to_le32(flash_opcode);
  1575. req->params.data_buf_size = cpu_to_le32(buf_size);
  1576. be_mcc_notify(adapter);
  1577. spin_unlock_bh(&adapter->mcc_lock);
  1578. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1579. msecs_to_jiffies(40000)))
  1580. status = -1;
  1581. else
  1582. status = adapter->flash_status;
  1583. return status;
  1584. err_unlock:
  1585. spin_unlock_bh(&adapter->mcc_lock);
  1586. return status;
  1587. }
  1588. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1589. int offset)
  1590. {
  1591. struct be_mcc_wrb *wrb;
  1592. struct be_cmd_write_flashrom *req;
  1593. int status;
  1594. spin_lock_bh(&adapter->mcc_lock);
  1595. wrb = wrb_from_mccq(adapter);
  1596. if (!wrb) {
  1597. status = -EBUSY;
  1598. goto err;
  1599. }
  1600. req = embedded_payload(wrb);
  1601. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1602. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1603. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1604. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1605. req->params.offset = cpu_to_le32(offset);
  1606. req->params.data_buf_size = cpu_to_le32(0x4);
  1607. status = be_mcc_notify_wait(adapter);
  1608. if (!status)
  1609. memcpy(flashed_crc, req->params.data_buf, 4);
  1610. err:
  1611. spin_unlock_bh(&adapter->mcc_lock);
  1612. return status;
  1613. }
  1614. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1615. struct be_dma_mem *nonemb_cmd)
  1616. {
  1617. struct be_mcc_wrb *wrb;
  1618. struct be_cmd_req_acpi_wol_magic_config *req;
  1619. int status;
  1620. spin_lock_bh(&adapter->mcc_lock);
  1621. wrb = wrb_from_mccq(adapter);
  1622. if (!wrb) {
  1623. status = -EBUSY;
  1624. goto err;
  1625. }
  1626. req = nonemb_cmd->va;
  1627. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1628. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1629. nonemb_cmd);
  1630. memcpy(req->magic_mac, mac, ETH_ALEN);
  1631. status = be_mcc_notify_wait(adapter);
  1632. err:
  1633. spin_unlock_bh(&adapter->mcc_lock);
  1634. return status;
  1635. }
  1636. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1637. u8 loopback_type, u8 enable)
  1638. {
  1639. struct be_mcc_wrb *wrb;
  1640. struct be_cmd_req_set_lmode *req;
  1641. int status;
  1642. spin_lock_bh(&adapter->mcc_lock);
  1643. wrb = wrb_from_mccq(adapter);
  1644. if (!wrb) {
  1645. status = -EBUSY;
  1646. goto err;
  1647. }
  1648. req = embedded_payload(wrb);
  1649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1650. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1651. NULL);
  1652. req->src_port = port_num;
  1653. req->dest_port = port_num;
  1654. req->loopback_type = loopback_type;
  1655. req->loopback_state = enable;
  1656. status = be_mcc_notify_wait(adapter);
  1657. err:
  1658. spin_unlock_bh(&adapter->mcc_lock);
  1659. return status;
  1660. }
  1661. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1662. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1663. {
  1664. struct be_mcc_wrb *wrb;
  1665. struct be_cmd_req_loopback_test *req;
  1666. int status;
  1667. spin_lock_bh(&adapter->mcc_lock);
  1668. wrb = wrb_from_mccq(adapter);
  1669. if (!wrb) {
  1670. status = -EBUSY;
  1671. goto err;
  1672. }
  1673. req = embedded_payload(wrb);
  1674. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1675. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1676. req->hdr.timeout = cpu_to_le32(4);
  1677. req->pattern = cpu_to_le64(pattern);
  1678. req->src_port = cpu_to_le32(port_num);
  1679. req->dest_port = cpu_to_le32(port_num);
  1680. req->pkt_size = cpu_to_le32(pkt_size);
  1681. req->num_pkts = cpu_to_le32(num_pkts);
  1682. req->loopback_type = cpu_to_le32(loopback_type);
  1683. status = be_mcc_notify_wait(adapter);
  1684. if (!status) {
  1685. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1686. status = le32_to_cpu(resp->status);
  1687. }
  1688. err:
  1689. spin_unlock_bh(&adapter->mcc_lock);
  1690. return status;
  1691. }
  1692. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1693. u32 byte_cnt, struct be_dma_mem *cmd)
  1694. {
  1695. struct be_mcc_wrb *wrb;
  1696. struct be_cmd_req_ddrdma_test *req;
  1697. int status;
  1698. int i, j = 0;
  1699. spin_lock_bh(&adapter->mcc_lock);
  1700. wrb = wrb_from_mccq(adapter);
  1701. if (!wrb) {
  1702. status = -EBUSY;
  1703. goto err;
  1704. }
  1705. req = cmd->va;
  1706. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1707. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1708. req->pattern = cpu_to_le64(pattern);
  1709. req->byte_count = cpu_to_le32(byte_cnt);
  1710. for (i = 0; i < byte_cnt; i++) {
  1711. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1712. j++;
  1713. if (j > 7)
  1714. j = 0;
  1715. }
  1716. status = be_mcc_notify_wait(adapter);
  1717. if (!status) {
  1718. struct be_cmd_resp_ddrdma_test *resp;
  1719. resp = cmd->va;
  1720. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1721. resp->snd_err) {
  1722. status = -1;
  1723. }
  1724. }
  1725. err:
  1726. spin_unlock_bh(&adapter->mcc_lock);
  1727. return status;
  1728. }
  1729. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1730. struct be_dma_mem *nonemb_cmd)
  1731. {
  1732. struct be_mcc_wrb *wrb;
  1733. struct be_cmd_req_seeprom_read *req;
  1734. struct be_sge *sge;
  1735. int status;
  1736. spin_lock_bh(&adapter->mcc_lock);
  1737. wrb = wrb_from_mccq(adapter);
  1738. if (!wrb) {
  1739. status = -EBUSY;
  1740. goto err;
  1741. }
  1742. req = nonemb_cmd->va;
  1743. sge = nonembedded_sgl(wrb);
  1744. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1745. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1746. nonemb_cmd);
  1747. status = be_mcc_notify_wait(adapter);
  1748. err:
  1749. spin_unlock_bh(&adapter->mcc_lock);
  1750. return status;
  1751. }
  1752. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1753. struct be_phy_info *phy_info)
  1754. {
  1755. struct be_mcc_wrb *wrb;
  1756. struct be_cmd_req_get_phy_info *req;
  1757. struct be_dma_mem cmd;
  1758. int status;
  1759. spin_lock_bh(&adapter->mcc_lock);
  1760. wrb = wrb_from_mccq(adapter);
  1761. if (!wrb) {
  1762. status = -EBUSY;
  1763. goto err;
  1764. }
  1765. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1766. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1767. &cmd.dma);
  1768. if (!cmd.va) {
  1769. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1770. status = -ENOMEM;
  1771. goto err;
  1772. }
  1773. req = cmd.va;
  1774. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1775. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1776. wrb, &cmd);
  1777. status = be_mcc_notify_wait(adapter);
  1778. if (!status) {
  1779. struct be_phy_info *resp_phy_info =
  1780. cmd.va + sizeof(struct be_cmd_req_hdr);
  1781. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1782. phy_info->interface_type =
  1783. le16_to_cpu(resp_phy_info->interface_type);
  1784. }
  1785. pci_free_consistent(adapter->pdev, cmd.size,
  1786. cmd.va, cmd.dma);
  1787. err:
  1788. spin_unlock_bh(&adapter->mcc_lock);
  1789. return status;
  1790. }
  1791. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1792. {
  1793. struct be_mcc_wrb *wrb;
  1794. struct be_cmd_req_set_qos *req;
  1795. int status;
  1796. spin_lock_bh(&adapter->mcc_lock);
  1797. wrb = wrb_from_mccq(adapter);
  1798. if (!wrb) {
  1799. status = -EBUSY;
  1800. goto err;
  1801. }
  1802. req = embedded_payload(wrb);
  1803. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1804. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1805. req->hdr.domain = domain;
  1806. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1807. req->max_bps_nic = cpu_to_le32(bps);
  1808. status = be_mcc_notify_wait(adapter);
  1809. err:
  1810. spin_unlock_bh(&adapter->mcc_lock);
  1811. return status;
  1812. }
  1813. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1814. {
  1815. struct be_mcc_wrb *wrb;
  1816. struct be_cmd_req_cntl_attribs *req;
  1817. struct be_cmd_resp_cntl_attribs *resp;
  1818. int status;
  1819. int payload_len = max(sizeof(*req), sizeof(*resp));
  1820. struct mgmt_controller_attrib *attribs;
  1821. struct be_dma_mem attribs_cmd;
  1822. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1823. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1824. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1825. &attribs_cmd.dma);
  1826. if (!attribs_cmd.va) {
  1827. dev_err(&adapter->pdev->dev,
  1828. "Memory allocation failure\n");
  1829. return -ENOMEM;
  1830. }
  1831. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1832. return -1;
  1833. wrb = wrb_from_mbox(adapter);
  1834. if (!wrb) {
  1835. status = -EBUSY;
  1836. goto err;
  1837. }
  1838. req = attribs_cmd.va;
  1839. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1840. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1841. &attribs_cmd);
  1842. status = be_mbox_notify_wait(adapter);
  1843. if (!status) {
  1844. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1845. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1846. }
  1847. err:
  1848. mutex_unlock(&adapter->mbox_lock);
  1849. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1850. attribs_cmd.dma);
  1851. return status;
  1852. }
  1853. /* Uses mbox */
  1854. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1855. {
  1856. struct be_mcc_wrb *wrb;
  1857. struct be_cmd_req_set_func_cap *req;
  1858. int status;
  1859. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1860. return -1;
  1861. wrb = wrb_from_mbox(adapter);
  1862. if (!wrb) {
  1863. status = -EBUSY;
  1864. goto err;
  1865. }
  1866. req = embedded_payload(wrb);
  1867. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1868. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1869. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1870. CAPABILITY_BE3_NATIVE_ERX_API);
  1871. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1872. status = be_mbox_notify_wait(adapter);
  1873. if (!status) {
  1874. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1875. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1876. CAPABILITY_BE3_NATIVE_ERX_API;
  1877. }
  1878. err:
  1879. mutex_unlock(&adapter->mbox_lock);
  1880. return status;
  1881. }
  1882. /* Uses synchronous MCCQ */
  1883. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1884. bool *pmac_id_active, u32 *pmac_id, u8 *mac)
  1885. {
  1886. struct be_mcc_wrb *wrb;
  1887. struct be_cmd_req_get_mac_list *req;
  1888. int status;
  1889. int mac_count;
  1890. struct be_dma_mem get_mac_list_cmd;
  1891. int i;
  1892. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1893. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1894. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1895. get_mac_list_cmd.size,
  1896. &get_mac_list_cmd.dma);
  1897. if (!get_mac_list_cmd.va) {
  1898. dev_err(&adapter->pdev->dev,
  1899. "Memory allocation failure during GET_MAC_LIST\n");
  1900. return -ENOMEM;
  1901. }
  1902. spin_lock_bh(&adapter->mcc_lock);
  1903. wrb = wrb_from_mccq(adapter);
  1904. if (!wrb) {
  1905. status = -EBUSY;
  1906. goto out;
  1907. }
  1908. req = get_mac_list_cmd.va;
  1909. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1910. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1911. wrb, &get_mac_list_cmd);
  1912. req->hdr.domain = domain;
  1913. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  1914. req->perm_override = 1;
  1915. status = be_mcc_notify_wait(adapter);
  1916. if (!status) {
  1917. struct be_cmd_resp_get_mac_list *resp =
  1918. get_mac_list_cmd.va;
  1919. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  1920. /* Mac list returned could contain one or more active mac_ids
  1921. * or one or more pseudo permanant mac addresses. If an active
  1922. * mac_id is present, return first active mac_id found
  1923. */
  1924. for (i = 0; i < mac_count; i++) {
  1925. struct get_list_macaddr *mac_entry;
  1926. u16 mac_addr_size;
  1927. u32 mac_id;
  1928. mac_entry = &resp->macaddr_list[i];
  1929. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  1930. /* mac_id is a 32 bit value and mac_addr size
  1931. * is 6 bytes
  1932. */
  1933. if (mac_addr_size == sizeof(u32)) {
  1934. *pmac_id_active = true;
  1935. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  1936. *pmac_id = le32_to_cpu(mac_id);
  1937. goto out;
  1938. }
  1939. }
  1940. /* If no active mac_id found, return first pseudo mac addr */
  1941. *pmac_id_active = false;
  1942. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  1943. ETH_ALEN);
  1944. }
  1945. out:
  1946. spin_unlock_bh(&adapter->mcc_lock);
  1947. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  1948. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  1949. return status;
  1950. }
  1951. /* Uses synchronous MCCQ */
  1952. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1953. u8 mac_count, u32 domain)
  1954. {
  1955. struct be_mcc_wrb *wrb;
  1956. struct be_cmd_req_set_mac_list *req;
  1957. int status;
  1958. struct be_dma_mem cmd;
  1959. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1960. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1961. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1962. &cmd.dma, GFP_KERNEL);
  1963. if (!cmd.va) {
  1964. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1965. return -ENOMEM;
  1966. }
  1967. spin_lock_bh(&adapter->mcc_lock);
  1968. wrb = wrb_from_mccq(adapter);
  1969. if (!wrb) {
  1970. status = -EBUSY;
  1971. goto err;
  1972. }
  1973. req = cmd.va;
  1974. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1975. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1976. wrb, &cmd);
  1977. req->hdr.domain = domain;
  1978. req->mac_count = mac_count;
  1979. if (mac_count)
  1980. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1981. status = be_mcc_notify_wait(adapter);
  1982. err:
  1983. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1984. cmd.va, cmd.dma);
  1985. spin_unlock_bh(&adapter->mcc_lock);
  1986. return status;
  1987. }
  1988. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1989. u32 domain, u16 intf_id)
  1990. {
  1991. struct be_mcc_wrb *wrb;
  1992. struct be_cmd_req_set_hsw_config *req;
  1993. void *ctxt;
  1994. int status;
  1995. spin_lock_bh(&adapter->mcc_lock);
  1996. wrb = wrb_from_mccq(adapter);
  1997. if (!wrb) {
  1998. status = -EBUSY;
  1999. goto err;
  2000. }
  2001. req = embedded_payload(wrb);
  2002. ctxt = &req->context;
  2003. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2004. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2005. req->hdr.domain = domain;
  2006. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2007. if (pvid) {
  2008. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2009. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2010. }
  2011. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2012. status = be_mcc_notify_wait(adapter);
  2013. err:
  2014. spin_unlock_bh(&adapter->mcc_lock);
  2015. return status;
  2016. }
  2017. /* Get Hyper switch config */
  2018. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2019. u32 domain, u16 intf_id)
  2020. {
  2021. struct be_mcc_wrb *wrb;
  2022. struct be_cmd_req_get_hsw_config *req;
  2023. void *ctxt;
  2024. int status;
  2025. u16 vid;
  2026. spin_lock_bh(&adapter->mcc_lock);
  2027. wrb = wrb_from_mccq(adapter);
  2028. if (!wrb) {
  2029. status = -EBUSY;
  2030. goto err;
  2031. }
  2032. req = embedded_payload(wrb);
  2033. ctxt = &req->context;
  2034. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2035. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2036. req->hdr.domain = domain;
  2037. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2038. intf_id);
  2039. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2040. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2041. status = be_mcc_notify_wait(adapter);
  2042. if (!status) {
  2043. struct be_cmd_resp_get_hsw_config *resp =
  2044. embedded_payload(wrb);
  2045. be_dws_le_to_cpu(&resp->context,
  2046. sizeof(resp->context));
  2047. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2048. pvid, &resp->context);
  2049. *pvid = le16_to_cpu(vid);
  2050. }
  2051. err:
  2052. spin_unlock_bh(&adapter->mcc_lock);
  2053. return status;
  2054. }
  2055. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2056. {
  2057. struct be_mcc_wrb *wrb;
  2058. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2059. int status;
  2060. int payload_len = sizeof(*req);
  2061. struct be_dma_mem cmd;
  2062. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2063. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2064. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2065. &cmd.dma);
  2066. if (!cmd.va) {
  2067. dev_err(&adapter->pdev->dev,
  2068. "Memory allocation failure\n");
  2069. return -ENOMEM;
  2070. }
  2071. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2072. return -1;
  2073. wrb = wrb_from_mbox(adapter);
  2074. if (!wrb) {
  2075. status = -EBUSY;
  2076. goto err;
  2077. }
  2078. req = cmd.va;
  2079. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2080. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2081. payload_len, wrb, &cmd);
  2082. req->hdr.version = 1;
  2083. req->query_options = BE_GET_WOL_CAP;
  2084. status = be_mbox_notify_wait(adapter);
  2085. if (!status) {
  2086. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2087. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2088. /* the command could succeed misleadingly on old f/w
  2089. * which is not aware of the V1 version. fake an error. */
  2090. if (resp->hdr.response_length < payload_len) {
  2091. status = -1;
  2092. goto err;
  2093. }
  2094. adapter->wol_cap = resp->wol_settings;
  2095. }
  2096. err:
  2097. mutex_unlock(&adapter->mbox_lock);
  2098. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2099. return status;
  2100. }
  2101. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2102. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2103. {
  2104. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2105. struct be_mcc_wrb *wrb;
  2106. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2107. struct be_cmd_req_hdr *req;
  2108. struct be_cmd_resp_hdr *resp;
  2109. int status;
  2110. spin_lock_bh(&adapter->mcc_lock);
  2111. wrb = wrb_from_mccq(adapter);
  2112. if (!wrb) {
  2113. status = -EBUSY;
  2114. goto err;
  2115. }
  2116. req = embedded_payload(wrb);
  2117. resp = embedded_payload(wrb);
  2118. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2119. hdr->opcode, wrb_payload_size, wrb, NULL);
  2120. memcpy(req, wrb_payload, wrb_payload_size);
  2121. be_dws_cpu_to_le(req, wrb_payload_size);
  2122. status = be_mcc_notify_wait(adapter);
  2123. if (cmd_status)
  2124. *cmd_status = (status & 0xffff);
  2125. if (ext_status)
  2126. *ext_status = 0;
  2127. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2128. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2129. err:
  2130. spin_unlock_bh(&adapter->mcc_lock);
  2131. return status;
  2132. }
  2133. EXPORT_SYMBOL(be_roce_mcc_cmd);