main.c 142 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. SDIO support
  9. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  10. Some parts of the code in this file are derived from the ipw2200
  11. driver Copyright(c) 2003 - 2004 Intel Corporation.
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; see the file COPYING. If not, write to
  22. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  23. Boston, MA 02110-1301, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/firmware.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/slab.h>
  36. #include <asm/unaligned.h>
  37. #include "b43.h"
  38. #include "main.h"
  39. #include "debugfs.h"
  40. #include "phy_common.h"
  41. #include "phy_g.h"
  42. #include "phy_n.h"
  43. #include "dma.h"
  44. #include "pio.h"
  45. #include "sysfs.h"
  46. #include "xmit.h"
  47. #include "lo.h"
  48. #include "pcmcia.h"
  49. #include "sdio.h"
  50. #include <linux/mmc/sdio_func.h>
  51. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  52. MODULE_AUTHOR("Martin Langer");
  53. MODULE_AUTHOR("Stefano Brivio");
  54. MODULE_AUTHOR("Michael Buesch");
  55. MODULE_AUTHOR("Gábor Stefanik");
  56. MODULE_LICENSE("GPL");
  57. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  58. MODULE_FIRMWARE("b43/ucode11.fw");
  59. MODULE_FIRMWARE("b43/ucode13.fw");
  60. MODULE_FIRMWARE("b43/ucode14.fw");
  61. MODULE_FIRMWARE("b43/ucode15.fw");
  62. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  63. MODULE_FIRMWARE("b43/ucode5.fw");
  64. MODULE_FIRMWARE("b43/ucode9.fw");
  65. static int modparam_bad_frames_preempt;
  66. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  67. MODULE_PARM_DESC(bad_frames_preempt,
  68. "enable(1) / disable(0) Bad Frames Preemption");
  69. static char modparam_fwpostfix[16];
  70. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  71. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  72. static int modparam_hwpctl;
  73. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  74. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  75. static int modparam_nohwcrypt;
  76. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  77. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  78. static int modparam_hwtkip;
  79. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  80. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  81. static int modparam_qos = 1;
  82. module_param_named(qos, modparam_qos, int, 0444);
  83. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  84. static int modparam_btcoex = 1;
  85. module_param_named(btcoex, modparam_btcoex, int, 0444);
  86. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  87. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  88. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  89. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  90. static int b43_modparam_pio = B43_PIO_DEFAULT;
  91. module_param_named(pio, b43_modparam_pio, int, 0644);
  92. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  93. #ifdef CONFIG_B43_BCMA
  94. static const struct bcma_device_id b43_bcma_tbl[] = {
  95. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  97. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  99. BCMA_CORETABLE_END
  100. };
  101. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  102. #endif
  103. #ifdef CONFIG_B43_SSB
  104. static const struct ssb_device_id b43_ssb_tbl[] = {
  105. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  106. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  107. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  115. SSB_DEVTABLE_END
  116. };
  117. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  118. #endif
  119. /* Channel and ratetables are shared for all devices.
  120. * They can't be const, because ieee80211 puts some precalculated
  121. * data in there. This data is the same for all devices, so we don't
  122. * get concurrency issues */
  123. #define RATETAB_ENT(_rateid, _flags) \
  124. { \
  125. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  126. .hw_value = (_rateid), \
  127. .flags = (_flags), \
  128. }
  129. /*
  130. * NOTE: When changing this, sync with xmit.c's
  131. * b43_plcp_get_bitrate_idx_* functions!
  132. */
  133. static struct ieee80211_rate __b43_ratetable[] = {
  134. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  135. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  136. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  137. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  138. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  139. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  140. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  141. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  146. };
  147. #define b43_a_ratetable (__b43_ratetable + 4)
  148. #define b43_a_ratetable_size 8
  149. #define b43_b_ratetable (__b43_ratetable + 0)
  150. #define b43_b_ratetable_size 4
  151. #define b43_g_ratetable (__b43_ratetable + 0)
  152. #define b43_g_ratetable_size 12
  153. #define CHAN4G(_channel, _freq, _flags) { \
  154. .band = IEEE80211_BAND_2GHZ, \
  155. .center_freq = (_freq), \
  156. .hw_value = (_channel), \
  157. .flags = (_flags), \
  158. .max_antenna_gain = 0, \
  159. .max_power = 30, \
  160. }
  161. static struct ieee80211_channel b43_2ghz_chantable[] = {
  162. CHAN4G(1, 2412, 0),
  163. CHAN4G(2, 2417, 0),
  164. CHAN4G(3, 2422, 0),
  165. CHAN4G(4, 2427, 0),
  166. CHAN4G(5, 2432, 0),
  167. CHAN4G(6, 2437, 0),
  168. CHAN4G(7, 2442, 0),
  169. CHAN4G(8, 2447, 0),
  170. CHAN4G(9, 2452, 0),
  171. CHAN4G(10, 2457, 0),
  172. CHAN4G(11, 2462, 0),
  173. CHAN4G(12, 2467, 0),
  174. CHAN4G(13, 2472, 0),
  175. CHAN4G(14, 2484, 0),
  176. };
  177. #undef CHAN4G
  178. #define CHAN5G(_channel, _flags) { \
  179. .band = IEEE80211_BAND_5GHZ, \
  180. .center_freq = 5000 + (5 * (_channel)), \
  181. .hw_value = (_channel), \
  182. .flags = (_flags), \
  183. .max_antenna_gain = 0, \
  184. .max_power = 30, \
  185. }
  186. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  187. CHAN5G(32, 0), CHAN5G(34, 0),
  188. CHAN5G(36, 0), CHAN5G(38, 0),
  189. CHAN5G(40, 0), CHAN5G(42, 0),
  190. CHAN5G(44, 0), CHAN5G(46, 0),
  191. CHAN5G(48, 0), CHAN5G(50, 0),
  192. CHAN5G(52, 0), CHAN5G(54, 0),
  193. CHAN5G(56, 0), CHAN5G(58, 0),
  194. CHAN5G(60, 0), CHAN5G(62, 0),
  195. CHAN5G(64, 0), CHAN5G(66, 0),
  196. CHAN5G(68, 0), CHAN5G(70, 0),
  197. CHAN5G(72, 0), CHAN5G(74, 0),
  198. CHAN5G(76, 0), CHAN5G(78, 0),
  199. CHAN5G(80, 0), CHAN5G(82, 0),
  200. CHAN5G(84, 0), CHAN5G(86, 0),
  201. CHAN5G(88, 0), CHAN5G(90, 0),
  202. CHAN5G(92, 0), CHAN5G(94, 0),
  203. CHAN5G(96, 0), CHAN5G(98, 0),
  204. CHAN5G(100, 0), CHAN5G(102, 0),
  205. CHAN5G(104, 0), CHAN5G(106, 0),
  206. CHAN5G(108, 0), CHAN5G(110, 0),
  207. CHAN5G(112, 0), CHAN5G(114, 0),
  208. CHAN5G(116, 0), CHAN5G(118, 0),
  209. CHAN5G(120, 0), CHAN5G(122, 0),
  210. CHAN5G(124, 0), CHAN5G(126, 0),
  211. CHAN5G(128, 0), CHAN5G(130, 0),
  212. CHAN5G(132, 0), CHAN5G(134, 0),
  213. CHAN5G(136, 0), CHAN5G(138, 0),
  214. CHAN5G(140, 0), CHAN5G(142, 0),
  215. CHAN5G(144, 0), CHAN5G(145, 0),
  216. CHAN5G(146, 0), CHAN5G(147, 0),
  217. CHAN5G(148, 0), CHAN5G(149, 0),
  218. CHAN5G(150, 0), CHAN5G(151, 0),
  219. CHAN5G(152, 0), CHAN5G(153, 0),
  220. CHAN5G(154, 0), CHAN5G(155, 0),
  221. CHAN5G(156, 0), CHAN5G(157, 0),
  222. CHAN5G(158, 0), CHAN5G(159, 0),
  223. CHAN5G(160, 0), CHAN5G(161, 0),
  224. CHAN5G(162, 0), CHAN5G(163, 0),
  225. CHAN5G(164, 0), CHAN5G(165, 0),
  226. CHAN5G(166, 0), CHAN5G(168, 0),
  227. CHAN5G(170, 0), CHAN5G(172, 0),
  228. CHAN5G(174, 0), CHAN5G(176, 0),
  229. CHAN5G(178, 0), CHAN5G(180, 0),
  230. CHAN5G(182, 0), CHAN5G(184, 0),
  231. CHAN5G(186, 0), CHAN5G(188, 0),
  232. CHAN5G(190, 0), CHAN5G(192, 0),
  233. CHAN5G(194, 0), CHAN5G(196, 0),
  234. CHAN5G(198, 0), CHAN5G(200, 0),
  235. CHAN5G(202, 0), CHAN5G(204, 0),
  236. CHAN5G(206, 0), CHAN5G(208, 0),
  237. CHAN5G(210, 0), CHAN5G(212, 0),
  238. CHAN5G(214, 0), CHAN5G(216, 0),
  239. CHAN5G(218, 0), CHAN5G(220, 0),
  240. CHAN5G(222, 0), CHAN5G(224, 0),
  241. CHAN5G(226, 0), CHAN5G(228, 0),
  242. };
  243. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  244. CHAN5G(34, 0), CHAN5G(36, 0),
  245. CHAN5G(38, 0), CHAN5G(40, 0),
  246. CHAN5G(42, 0), CHAN5G(44, 0),
  247. CHAN5G(46, 0), CHAN5G(48, 0),
  248. CHAN5G(52, 0), CHAN5G(56, 0),
  249. CHAN5G(60, 0), CHAN5G(64, 0),
  250. CHAN5G(100, 0), CHAN5G(104, 0),
  251. CHAN5G(108, 0), CHAN5G(112, 0),
  252. CHAN5G(116, 0), CHAN5G(120, 0),
  253. CHAN5G(124, 0), CHAN5G(128, 0),
  254. CHAN5G(132, 0), CHAN5G(136, 0),
  255. CHAN5G(140, 0), CHAN5G(149, 0),
  256. CHAN5G(153, 0), CHAN5G(157, 0),
  257. CHAN5G(161, 0), CHAN5G(165, 0),
  258. CHAN5G(184, 0), CHAN5G(188, 0),
  259. CHAN5G(192, 0), CHAN5G(196, 0),
  260. CHAN5G(200, 0), CHAN5G(204, 0),
  261. CHAN5G(208, 0), CHAN5G(212, 0),
  262. CHAN5G(216, 0),
  263. };
  264. #undef CHAN5G
  265. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  266. .band = IEEE80211_BAND_5GHZ,
  267. .channels = b43_5ghz_nphy_chantable,
  268. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  269. .bitrates = b43_a_ratetable,
  270. .n_bitrates = b43_a_ratetable_size,
  271. };
  272. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  273. .band = IEEE80211_BAND_5GHZ,
  274. .channels = b43_5ghz_aphy_chantable,
  275. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  276. .bitrates = b43_a_ratetable,
  277. .n_bitrates = b43_a_ratetable_size,
  278. };
  279. static struct ieee80211_supported_band b43_band_2GHz = {
  280. .band = IEEE80211_BAND_2GHZ,
  281. .channels = b43_2ghz_chantable,
  282. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  283. .bitrates = b43_g_ratetable,
  284. .n_bitrates = b43_g_ratetable_size,
  285. };
  286. static void b43_wireless_core_exit(struct b43_wldev *dev);
  287. static int b43_wireless_core_init(struct b43_wldev *dev);
  288. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  289. static int b43_wireless_core_start(struct b43_wldev *dev);
  290. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  291. struct ieee80211_vif *vif,
  292. struct ieee80211_bss_conf *conf,
  293. u32 changed);
  294. static int b43_ratelimit(struct b43_wl *wl)
  295. {
  296. if (!wl || !wl->current_dev)
  297. return 1;
  298. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  299. return 1;
  300. /* We are up and running.
  301. * Ratelimit the messages to avoid DoS over the net. */
  302. return net_ratelimit();
  303. }
  304. void b43info(struct b43_wl *wl, const char *fmt, ...)
  305. {
  306. struct va_format vaf;
  307. va_list args;
  308. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  309. return;
  310. if (!b43_ratelimit(wl))
  311. return;
  312. va_start(args, fmt);
  313. vaf.fmt = fmt;
  314. vaf.va = &args;
  315. printk(KERN_INFO "b43-%s: %pV",
  316. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  317. va_end(args);
  318. }
  319. void b43err(struct b43_wl *wl, const char *fmt, ...)
  320. {
  321. struct va_format vaf;
  322. va_list args;
  323. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  324. return;
  325. if (!b43_ratelimit(wl))
  326. return;
  327. va_start(args, fmt);
  328. vaf.fmt = fmt;
  329. vaf.va = &args;
  330. printk(KERN_ERR "b43-%s ERROR: %pV",
  331. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  332. va_end(args);
  333. }
  334. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  335. {
  336. struct va_format vaf;
  337. va_list args;
  338. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  339. return;
  340. if (!b43_ratelimit(wl))
  341. return;
  342. va_start(args, fmt);
  343. vaf.fmt = fmt;
  344. vaf.va = &args;
  345. printk(KERN_WARNING "b43-%s warning: %pV",
  346. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  347. va_end(args);
  348. }
  349. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  350. {
  351. struct va_format vaf;
  352. va_list args;
  353. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  354. return;
  355. va_start(args, fmt);
  356. vaf.fmt = fmt;
  357. vaf.va = &args;
  358. printk(KERN_DEBUG "b43-%s debug: %pV",
  359. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  360. va_end(args);
  361. }
  362. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  363. {
  364. u32 macctl;
  365. B43_WARN_ON(offset % 4 != 0);
  366. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  367. if (macctl & B43_MACCTL_BE)
  368. val = swab32(val);
  369. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  370. mmiowb();
  371. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  372. }
  373. static inline void b43_shm_control_word(struct b43_wldev *dev,
  374. u16 routing, u16 offset)
  375. {
  376. u32 control;
  377. /* "offset" is the WORD offset. */
  378. control = routing;
  379. control <<= 16;
  380. control |= offset;
  381. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  382. }
  383. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  384. {
  385. u32 ret;
  386. if (routing == B43_SHM_SHARED) {
  387. B43_WARN_ON(offset & 0x0001);
  388. if (offset & 0x0003) {
  389. /* Unaligned access */
  390. b43_shm_control_word(dev, routing, offset >> 2);
  391. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  392. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  393. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  394. goto out;
  395. }
  396. offset >>= 2;
  397. }
  398. b43_shm_control_word(dev, routing, offset);
  399. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  400. out:
  401. return ret;
  402. }
  403. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  404. {
  405. u16 ret;
  406. if (routing == B43_SHM_SHARED) {
  407. B43_WARN_ON(offset & 0x0001);
  408. if (offset & 0x0003) {
  409. /* Unaligned access */
  410. b43_shm_control_word(dev, routing, offset >> 2);
  411. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  412. goto out;
  413. }
  414. offset >>= 2;
  415. }
  416. b43_shm_control_word(dev, routing, offset);
  417. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  418. out:
  419. return ret;
  420. }
  421. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  422. {
  423. if (routing == B43_SHM_SHARED) {
  424. B43_WARN_ON(offset & 0x0001);
  425. if (offset & 0x0003) {
  426. /* Unaligned access */
  427. b43_shm_control_word(dev, routing, offset >> 2);
  428. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  429. value & 0xFFFF);
  430. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  431. b43_write16(dev, B43_MMIO_SHM_DATA,
  432. (value >> 16) & 0xFFFF);
  433. return;
  434. }
  435. offset >>= 2;
  436. }
  437. b43_shm_control_word(dev, routing, offset);
  438. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  439. }
  440. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  441. {
  442. if (routing == B43_SHM_SHARED) {
  443. B43_WARN_ON(offset & 0x0001);
  444. if (offset & 0x0003) {
  445. /* Unaligned access */
  446. b43_shm_control_word(dev, routing, offset >> 2);
  447. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  448. return;
  449. }
  450. offset >>= 2;
  451. }
  452. b43_shm_control_word(dev, routing, offset);
  453. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  454. }
  455. /* Read HostFlags */
  456. u64 b43_hf_read(struct b43_wldev *dev)
  457. {
  458. u64 ret;
  459. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  460. ret <<= 16;
  461. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  462. ret <<= 16;
  463. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  464. return ret;
  465. }
  466. /* Write HostFlags */
  467. void b43_hf_write(struct b43_wldev *dev, u64 value)
  468. {
  469. u16 lo, mi, hi;
  470. lo = (value & 0x00000000FFFFULL);
  471. mi = (value & 0x0000FFFF0000ULL) >> 16;
  472. hi = (value & 0xFFFF00000000ULL) >> 32;
  473. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  474. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  475. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  476. }
  477. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  478. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  479. {
  480. B43_WARN_ON(!dev->fw.opensource);
  481. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  482. }
  483. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  484. {
  485. u32 low, high;
  486. B43_WARN_ON(dev->dev->core_rev < 3);
  487. /* The hardware guarantees us an atomic read, if we
  488. * read the low register first. */
  489. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  490. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  491. *tsf = high;
  492. *tsf <<= 32;
  493. *tsf |= low;
  494. }
  495. static void b43_time_lock(struct b43_wldev *dev)
  496. {
  497. u32 macctl;
  498. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  499. macctl |= B43_MACCTL_TBTTHOLD;
  500. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  501. /* Commit the write */
  502. b43_read32(dev, B43_MMIO_MACCTL);
  503. }
  504. static void b43_time_unlock(struct b43_wldev *dev)
  505. {
  506. u32 macctl;
  507. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  508. macctl &= ~B43_MACCTL_TBTTHOLD;
  509. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  510. /* Commit the write */
  511. b43_read32(dev, B43_MMIO_MACCTL);
  512. }
  513. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  514. {
  515. u32 low, high;
  516. B43_WARN_ON(dev->dev->core_rev < 3);
  517. low = tsf;
  518. high = (tsf >> 32);
  519. /* The hardware guarantees us an atomic write, if we
  520. * write the low register first. */
  521. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  522. mmiowb();
  523. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  524. mmiowb();
  525. }
  526. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  527. {
  528. b43_time_lock(dev);
  529. b43_tsf_write_locked(dev, tsf);
  530. b43_time_unlock(dev);
  531. }
  532. static
  533. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  534. {
  535. static const u8 zero_addr[ETH_ALEN] = { 0 };
  536. u16 data;
  537. if (!mac)
  538. mac = zero_addr;
  539. offset |= 0x0020;
  540. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  541. data = mac[0];
  542. data |= mac[1] << 8;
  543. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  544. data = mac[2];
  545. data |= mac[3] << 8;
  546. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  547. data = mac[4];
  548. data |= mac[5] << 8;
  549. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  550. }
  551. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  552. {
  553. const u8 *mac;
  554. const u8 *bssid;
  555. u8 mac_bssid[ETH_ALEN * 2];
  556. int i;
  557. u32 tmp;
  558. bssid = dev->wl->bssid;
  559. mac = dev->wl->mac_addr;
  560. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  561. memcpy(mac_bssid, mac, ETH_ALEN);
  562. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  563. /* Write our MAC address and BSSID to template ram */
  564. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  565. tmp = (u32) (mac_bssid[i + 0]);
  566. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  567. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  568. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  569. b43_ram_write(dev, 0x20 + i, tmp);
  570. }
  571. }
  572. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  573. {
  574. b43_write_mac_bssid_templates(dev);
  575. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  576. }
  577. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  578. {
  579. /* slot_time is in usec. */
  580. /* This test used to exit for all but a G PHY. */
  581. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  582. return;
  583. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  584. /* Shared memory location 0x0010 is the slot time and should be
  585. * set to slot_time; however, this register is initially 0 and changing
  586. * the value adversely affects the transmit rate for BCM4311
  587. * devices. Until this behavior is unterstood, delete this step
  588. *
  589. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  590. */
  591. }
  592. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  593. {
  594. b43_set_slot_time(dev, 9);
  595. }
  596. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  597. {
  598. b43_set_slot_time(dev, 20);
  599. }
  600. /* DummyTransmission function, as documented on
  601. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  602. */
  603. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  604. {
  605. struct b43_phy *phy = &dev->phy;
  606. unsigned int i, max_loop;
  607. u16 value;
  608. u32 buffer[5] = {
  609. 0x00000000,
  610. 0x00D40000,
  611. 0x00000000,
  612. 0x01000000,
  613. 0x00000000,
  614. };
  615. if (ofdm) {
  616. max_loop = 0x1E;
  617. buffer[0] = 0x000201CC;
  618. } else {
  619. max_loop = 0xFA;
  620. buffer[0] = 0x000B846E;
  621. }
  622. for (i = 0; i < 5; i++)
  623. b43_ram_write(dev, i * 4, buffer[i]);
  624. b43_write16(dev, 0x0568, 0x0000);
  625. if (dev->dev->core_rev < 11)
  626. b43_write16(dev, 0x07C0, 0x0000);
  627. else
  628. b43_write16(dev, 0x07C0, 0x0100);
  629. value = (ofdm ? 0x41 : 0x40);
  630. b43_write16(dev, 0x050C, value);
  631. if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
  632. b43_write16(dev, 0x0514, 0x1A02);
  633. b43_write16(dev, 0x0508, 0x0000);
  634. b43_write16(dev, 0x050A, 0x0000);
  635. b43_write16(dev, 0x054C, 0x0000);
  636. b43_write16(dev, 0x056A, 0x0014);
  637. b43_write16(dev, 0x0568, 0x0826);
  638. b43_write16(dev, 0x0500, 0x0000);
  639. if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
  640. //SPEC TODO
  641. }
  642. switch (phy->type) {
  643. case B43_PHYTYPE_N:
  644. b43_write16(dev, 0x0502, 0x00D0);
  645. break;
  646. case B43_PHYTYPE_LP:
  647. b43_write16(dev, 0x0502, 0x0050);
  648. break;
  649. default:
  650. b43_write16(dev, 0x0502, 0x0030);
  651. }
  652. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  653. b43_radio_write16(dev, 0x0051, 0x0017);
  654. for (i = 0x00; i < max_loop; i++) {
  655. value = b43_read16(dev, 0x050E);
  656. if (value & 0x0080)
  657. break;
  658. udelay(10);
  659. }
  660. for (i = 0x00; i < 0x0A; i++) {
  661. value = b43_read16(dev, 0x050E);
  662. if (value & 0x0400)
  663. break;
  664. udelay(10);
  665. }
  666. for (i = 0x00; i < 0x19; i++) {
  667. value = b43_read16(dev, 0x0690);
  668. if (!(value & 0x0100))
  669. break;
  670. udelay(10);
  671. }
  672. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  673. b43_radio_write16(dev, 0x0051, 0x0037);
  674. }
  675. static void key_write(struct b43_wldev *dev,
  676. u8 index, u8 algorithm, const u8 *key)
  677. {
  678. unsigned int i;
  679. u32 offset;
  680. u16 value;
  681. u16 kidx;
  682. /* Key index/algo block */
  683. kidx = b43_kidx_to_fw(dev, index);
  684. value = ((kidx << 4) | algorithm);
  685. b43_shm_write16(dev, B43_SHM_SHARED,
  686. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  687. /* Write the key to the Key Table Pointer offset */
  688. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  689. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  690. value = key[i];
  691. value |= (u16) (key[i + 1]) << 8;
  692. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  693. }
  694. }
  695. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  696. {
  697. u32 addrtmp[2] = { 0, 0, };
  698. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  699. if (b43_new_kidx_api(dev))
  700. pairwise_keys_start = B43_NR_GROUP_KEYS;
  701. B43_WARN_ON(index < pairwise_keys_start);
  702. /* We have four default TX keys and possibly four default RX keys.
  703. * Physical mac 0 is mapped to physical key 4 or 8, depending
  704. * on the firmware version.
  705. * So we must adjust the index here.
  706. */
  707. index -= pairwise_keys_start;
  708. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  709. if (addr) {
  710. addrtmp[0] = addr[0];
  711. addrtmp[0] |= ((u32) (addr[1]) << 8);
  712. addrtmp[0] |= ((u32) (addr[2]) << 16);
  713. addrtmp[0] |= ((u32) (addr[3]) << 24);
  714. addrtmp[1] = addr[4];
  715. addrtmp[1] |= ((u32) (addr[5]) << 8);
  716. }
  717. /* Receive match transmitter address (RCMTA) mechanism */
  718. b43_shm_write32(dev, B43_SHM_RCMTA,
  719. (index * 2) + 0, addrtmp[0]);
  720. b43_shm_write16(dev, B43_SHM_RCMTA,
  721. (index * 2) + 1, addrtmp[1]);
  722. }
  723. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  724. * When a packet is received, the iv32 is checked.
  725. * - if it doesn't the packet is returned without modification (and software
  726. * decryption can be done). That's what happen when iv16 wrap.
  727. * - if it does, the rc4 key is computed, and decryption is tried.
  728. * Either it will success and B43_RX_MAC_DEC is returned,
  729. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  730. * and the packet is not usable (it got modified by the ucode).
  731. * So in order to never have B43_RX_MAC_DECERR, we should provide
  732. * a iv32 and phase1key that match. Because we drop packets in case of
  733. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  734. * packets will be lost without higher layer knowing (ie no resync possible
  735. * until next wrap).
  736. *
  737. * NOTE : this should support 50 key like RCMTA because
  738. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  739. */
  740. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  741. u16 *phase1key)
  742. {
  743. unsigned int i;
  744. u32 offset;
  745. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  746. if (!modparam_hwtkip)
  747. return;
  748. if (b43_new_kidx_api(dev))
  749. pairwise_keys_start = B43_NR_GROUP_KEYS;
  750. B43_WARN_ON(index < pairwise_keys_start);
  751. /* We have four default TX keys and possibly four default RX keys.
  752. * Physical mac 0 is mapped to physical key 4 or 8, depending
  753. * on the firmware version.
  754. * So we must adjust the index here.
  755. */
  756. index -= pairwise_keys_start;
  757. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  758. if (b43_debug(dev, B43_DBG_KEYS)) {
  759. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  760. index, iv32);
  761. }
  762. /* Write the key to the RX tkip shared mem */
  763. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  764. for (i = 0; i < 10; i += 2) {
  765. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  766. phase1key ? phase1key[i / 2] : 0);
  767. }
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  769. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  770. }
  771. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  772. struct ieee80211_vif *vif,
  773. struct ieee80211_key_conf *keyconf,
  774. struct ieee80211_sta *sta,
  775. u32 iv32, u16 *phase1key)
  776. {
  777. struct b43_wl *wl = hw_to_b43_wl(hw);
  778. struct b43_wldev *dev;
  779. int index = keyconf->hw_key_idx;
  780. if (B43_WARN_ON(!modparam_hwtkip))
  781. return;
  782. /* This is only called from the RX path through mac80211, where
  783. * our mutex is already locked. */
  784. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  785. dev = wl->current_dev;
  786. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  787. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  788. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  789. /* only pairwise TKIP keys are supported right now */
  790. if (WARN_ON(!sta))
  791. return;
  792. keymac_write(dev, index, sta->addr);
  793. }
  794. static void do_key_write(struct b43_wldev *dev,
  795. u8 index, u8 algorithm,
  796. const u8 *key, size_t key_len, const u8 *mac_addr)
  797. {
  798. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  799. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  800. if (b43_new_kidx_api(dev))
  801. pairwise_keys_start = B43_NR_GROUP_KEYS;
  802. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  803. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  804. if (index >= pairwise_keys_start)
  805. keymac_write(dev, index, NULL); /* First zero out mac. */
  806. if (algorithm == B43_SEC_ALGO_TKIP) {
  807. /*
  808. * We should provide an initial iv32, phase1key pair.
  809. * We could start with iv32=0 and compute the corresponding
  810. * phase1key, but this means calling ieee80211_get_tkip_key
  811. * with a fake skb (or export other tkip function).
  812. * Because we are lazy we hope iv32 won't start with
  813. * 0xffffffff and let's b43_op_update_tkip_key provide a
  814. * correct pair.
  815. */
  816. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  817. } else if (index >= pairwise_keys_start) /* clear it */
  818. rx_tkip_phase1_write(dev, index, 0, NULL);
  819. if (key)
  820. memcpy(buf, key, key_len);
  821. key_write(dev, index, algorithm, buf);
  822. if (index >= pairwise_keys_start)
  823. keymac_write(dev, index, mac_addr);
  824. dev->key[index].algorithm = algorithm;
  825. }
  826. static int b43_key_write(struct b43_wldev *dev,
  827. int index, u8 algorithm,
  828. const u8 *key, size_t key_len,
  829. const u8 *mac_addr,
  830. struct ieee80211_key_conf *keyconf)
  831. {
  832. int i;
  833. int pairwise_keys_start;
  834. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  835. * - Temporal Encryption Key (128 bits)
  836. * - Temporal Authenticator Tx MIC Key (64 bits)
  837. * - Temporal Authenticator Rx MIC Key (64 bits)
  838. *
  839. * Hardware only store TEK
  840. */
  841. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  842. key_len = 16;
  843. if (key_len > B43_SEC_KEYSIZE)
  844. return -EINVAL;
  845. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  846. /* Check that we don't already have this key. */
  847. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  848. }
  849. if (index < 0) {
  850. /* Pairwise key. Get an empty slot for the key. */
  851. if (b43_new_kidx_api(dev))
  852. pairwise_keys_start = B43_NR_GROUP_KEYS;
  853. else
  854. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  855. for (i = pairwise_keys_start;
  856. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  857. i++) {
  858. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  859. if (!dev->key[i].keyconf) {
  860. /* found empty */
  861. index = i;
  862. break;
  863. }
  864. }
  865. if (index < 0) {
  866. b43warn(dev->wl, "Out of hardware key memory\n");
  867. return -ENOSPC;
  868. }
  869. } else
  870. B43_WARN_ON(index > 3);
  871. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  872. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  873. /* Default RX key */
  874. B43_WARN_ON(mac_addr);
  875. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  876. }
  877. keyconf->hw_key_idx = index;
  878. dev->key[index].keyconf = keyconf;
  879. return 0;
  880. }
  881. static int b43_key_clear(struct b43_wldev *dev, int index)
  882. {
  883. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  884. return -EINVAL;
  885. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  886. NULL, B43_SEC_KEYSIZE, NULL);
  887. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  888. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  889. NULL, B43_SEC_KEYSIZE, NULL);
  890. }
  891. dev->key[index].keyconf = NULL;
  892. return 0;
  893. }
  894. static void b43_clear_keys(struct b43_wldev *dev)
  895. {
  896. int i, count;
  897. if (b43_new_kidx_api(dev))
  898. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  899. else
  900. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  901. for (i = 0; i < count; i++)
  902. b43_key_clear(dev, i);
  903. }
  904. static void b43_dump_keymemory(struct b43_wldev *dev)
  905. {
  906. unsigned int i, index, count, offset, pairwise_keys_start;
  907. u8 mac[ETH_ALEN];
  908. u16 algo;
  909. u32 rcmta0;
  910. u16 rcmta1;
  911. u64 hf;
  912. struct b43_key *key;
  913. if (!b43_debug(dev, B43_DBG_KEYS))
  914. return;
  915. hf = b43_hf_read(dev);
  916. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  917. !!(hf & B43_HF_USEDEFKEYS));
  918. if (b43_new_kidx_api(dev)) {
  919. pairwise_keys_start = B43_NR_GROUP_KEYS;
  920. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  921. } else {
  922. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  923. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  924. }
  925. for (index = 0; index < count; index++) {
  926. key = &(dev->key[index]);
  927. printk(KERN_DEBUG "Key slot %02u: %s",
  928. index, (key->keyconf == NULL) ? " " : "*");
  929. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  930. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  931. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  932. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  933. }
  934. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  935. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  936. printk(" Algo: %04X/%02X", algo, key->algorithm);
  937. if (index >= pairwise_keys_start) {
  938. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  939. printk(" TKIP: ");
  940. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  941. for (i = 0; i < 14; i += 2) {
  942. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  943. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  944. }
  945. }
  946. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  947. ((index - pairwise_keys_start) * 2) + 0);
  948. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  949. ((index - pairwise_keys_start) * 2) + 1);
  950. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  951. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  952. printk(" MAC: %pM", mac);
  953. } else
  954. printk(" DEFAULT KEY");
  955. printk("\n");
  956. }
  957. }
  958. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  959. {
  960. u32 macctl;
  961. u16 ucstat;
  962. bool hwps;
  963. bool awake;
  964. int i;
  965. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  966. (ps_flags & B43_PS_DISABLED));
  967. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  968. if (ps_flags & B43_PS_ENABLED) {
  969. hwps = 1;
  970. } else if (ps_flags & B43_PS_DISABLED) {
  971. hwps = 0;
  972. } else {
  973. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  974. // and thus is not an AP and we are associated, set bit 25
  975. }
  976. if (ps_flags & B43_PS_AWAKE) {
  977. awake = 1;
  978. } else if (ps_flags & B43_PS_ASLEEP) {
  979. awake = 0;
  980. } else {
  981. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  982. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  983. // successful, set bit26
  984. }
  985. /* FIXME: For now we force awake-on and hwps-off */
  986. hwps = 0;
  987. awake = 1;
  988. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  989. if (hwps)
  990. macctl |= B43_MACCTL_HWPS;
  991. else
  992. macctl &= ~B43_MACCTL_HWPS;
  993. if (awake)
  994. macctl |= B43_MACCTL_AWAKE;
  995. else
  996. macctl &= ~B43_MACCTL_AWAKE;
  997. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  998. /* Commit write */
  999. b43_read32(dev, B43_MMIO_MACCTL);
  1000. if (awake && dev->dev->core_rev >= 5) {
  1001. /* Wait for the microcode to wake up. */
  1002. for (i = 0; i < 100; i++) {
  1003. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1004. B43_SHM_SH_UCODESTAT);
  1005. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1006. break;
  1007. udelay(10);
  1008. }
  1009. }
  1010. }
  1011. #ifdef CONFIG_B43_BCMA
  1012. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1013. {
  1014. u32 flags;
  1015. /* Put PHY into reset */
  1016. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1017. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1018. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1019. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1020. udelay(2);
  1021. /* Take PHY out of reset */
  1022. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1023. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1024. flags |= BCMA_IOCTL_FGC;
  1025. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1026. udelay(1);
  1027. /* Do not force clock anymore */
  1028. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1029. flags &= ~BCMA_IOCTL_FGC;
  1030. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1031. udelay(1);
  1032. }
  1033. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1034. {
  1035. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1036. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1037. b43_bcma_phy_reset(dev);
  1038. bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
  1039. }
  1040. #endif
  1041. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1042. {
  1043. struct ssb_device *sdev = dev->dev->sdev;
  1044. u32 tmslow;
  1045. u32 flags = 0;
  1046. if (gmode)
  1047. flags |= B43_TMSLOW_GMODE;
  1048. flags |= B43_TMSLOW_PHYCLKEN;
  1049. flags |= B43_TMSLOW_PHYRESET;
  1050. if (dev->phy.type == B43_PHYTYPE_N)
  1051. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1052. b43_device_enable(dev, flags);
  1053. msleep(2); /* Wait for the PLL to turn on. */
  1054. /* Now take the PHY out of Reset again */
  1055. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1056. tmslow |= SSB_TMSLOW_FGC;
  1057. tmslow &= ~B43_TMSLOW_PHYRESET;
  1058. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1059. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1060. msleep(1);
  1061. tmslow &= ~SSB_TMSLOW_FGC;
  1062. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1063. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1064. msleep(1);
  1065. }
  1066. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1067. {
  1068. u32 macctl;
  1069. switch (dev->dev->bus_type) {
  1070. #ifdef CONFIG_B43_BCMA
  1071. case B43_BUS_BCMA:
  1072. b43_bcma_wireless_core_reset(dev, gmode);
  1073. break;
  1074. #endif
  1075. #ifdef CONFIG_B43_SSB
  1076. case B43_BUS_SSB:
  1077. b43_ssb_wireless_core_reset(dev, gmode);
  1078. break;
  1079. #endif
  1080. }
  1081. /* Turn Analog ON, but only if we already know the PHY-type.
  1082. * This protects against very early setup where we don't know the
  1083. * PHY-type, yet. wireless_core_reset will be called once again later,
  1084. * when we know the PHY-type. */
  1085. if (dev->phy.ops)
  1086. dev->phy.ops->switch_analog(dev, 1);
  1087. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1088. macctl &= ~B43_MACCTL_GMODE;
  1089. if (gmode)
  1090. macctl |= B43_MACCTL_GMODE;
  1091. macctl |= B43_MACCTL_IHR_ENABLED;
  1092. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1093. }
  1094. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1095. {
  1096. u32 v0, v1;
  1097. u16 tmp;
  1098. struct b43_txstatus stat;
  1099. while (1) {
  1100. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1101. if (!(v0 & 0x00000001))
  1102. break;
  1103. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1104. stat.cookie = (v0 >> 16);
  1105. stat.seq = (v1 & 0x0000FFFF);
  1106. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1107. tmp = (v0 & 0x0000FFFF);
  1108. stat.frame_count = ((tmp & 0xF000) >> 12);
  1109. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1110. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1111. stat.pm_indicated = !!(tmp & 0x0080);
  1112. stat.intermediate = !!(tmp & 0x0040);
  1113. stat.for_ampdu = !!(tmp & 0x0020);
  1114. stat.acked = !!(tmp & 0x0002);
  1115. b43_handle_txstatus(dev, &stat);
  1116. }
  1117. }
  1118. static void drain_txstatus_queue(struct b43_wldev *dev)
  1119. {
  1120. u32 dummy;
  1121. if (dev->dev->core_rev < 5)
  1122. return;
  1123. /* Read all entries from the microcode TXstatus FIFO
  1124. * and throw them away.
  1125. */
  1126. while (1) {
  1127. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1128. if (!(dummy & 0x00000001))
  1129. break;
  1130. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1131. }
  1132. }
  1133. static u32 b43_jssi_read(struct b43_wldev *dev)
  1134. {
  1135. u32 val = 0;
  1136. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1137. val <<= 16;
  1138. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1139. return val;
  1140. }
  1141. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1142. {
  1143. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1144. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1145. }
  1146. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1147. {
  1148. b43_jssi_write(dev, 0x7F7F7F7F);
  1149. b43_write32(dev, B43_MMIO_MACCMD,
  1150. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1151. }
  1152. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1153. {
  1154. /* Top half of Link Quality calculation. */
  1155. if (dev->phy.type != B43_PHYTYPE_G)
  1156. return;
  1157. if (dev->noisecalc.calculation_running)
  1158. return;
  1159. dev->noisecalc.calculation_running = 1;
  1160. dev->noisecalc.nr_samples = 0;
  1161. b43_generate_noise_sample(dev);
  1162. }
  1163. static void handle_irq_noise(struct b43_wldev *dev)
  1164. {
  1165. struct b43_phy_g *phy = dev->phy.g;
  1166. u16 tmp;
  1167. u8 noise[4];
  1168. u8 i, j;
  1169. s32 average;
  1170. /* Bottom half of Link Quality calculation. */
  1171. if (dev->phy.type != B43_PHYTYPE_G)
  1172. return;
  1173. /* Possible race condition: It might be possible that the user
  1174. * changed to a different channel in the meantime since we
  1175. * started the calculation. We ignore that fact, since it's
  1176. * not really that much of a problem. The background noise is
  1177. * an estimation only anyway. Slightly wrong results will get damped
  1178. * by the averaging of the 8 sample rounds. Additionally the
  1179. * value is shortlived. So it will be replaced by the next noise
  1180. * calculation round soon. */
  1181. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1182. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1183. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1184. noise[2] == 0x7F || noise[3] == 0x7F)
  1185. goto generate_new;
  1186. /* Get the noise samples. */
  1187. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1188. i = dev->noisecalc.nr_samples;
  1189. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1190. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1191. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1192. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1193. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1194. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1195. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1196. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1197. dev->noisecalc.nr_samples++;
  1198. if (dev->noisecalc.nr_samples == 8) {
  1199. /* Calculate the Link Quality by the noise samples. */
  1200. average = 0;
  1201. for (i = 0; i < 8; i++) {
  1202. for (j = 0; j < 4; j++)
  1203. average += dev->noisecalc.samples[i][j];
  1204. }
  1205. average /= (8 * 4);
  1206. average *= 125;
  1207. average += 64;
  1208. average /= 128;
  1209. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1210. tmp = (tmp / 128) & 0x1F;
  1211. if (tmp >= 8)
  1212. average += 2;
  1213. else
  1214. average -= 25;
  1215. if (tmp == 8)
  1216. average -= 72;
  1217. else
  1218. average -= 48;
  1219. dev->stats.link_noise = average;
  1220. dev->noisecalc.calculation_running = 0;
  1221. return;
  1222. }
  1223. generate_new:
  1224. b43_generate_noise_sample(dev);
  1225. }
  1226. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1227. {
  1228. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1229. ///TODO: PS TBTT
  1230. } else {
  1231. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1232. b43_power_saving_ctl_bits(dev, 0);
  1233. }
  1234. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1235. dev->dfq_valid = 1;
  1236. }
  1237. static void handle_irq_atim_end(struct b43_wldev *dev)
  1238. {
  1239. if (dev->dfq_valid) {
  1240. b43_write32(dev, B43_MMIO_MACCMD,
  1241. b43_read32(dev, B43_MMIO_MACCMD)
  1242. | B43_MACCMD_DFQ_VALID);
  1243. dev->dfq_valid = 0;
  1244. }
  1245. }
  1246. static void handle_irq_pmq(struct b43_wldev *dev)
  1247. {
  1248. u32 tmp;
  1249. //TODO: AP mode.
  1250. while (1) {
  1251. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1252. if (!(tmp & 0x00000008))
  1253. break;
  1254. }
  1255. /* 16bit write is odd, but correct. */
  1256. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1257. }
  1258. static void b43_write_template_common(struct b43_wldev *dev,
  1259. const u8 *data, u16 size,
  1260. u16 ram_offset,
  1261. u16 shm_size_offset, u8 rate)
  1262. {
  1263. u32 i, tmp;
  1264. struct b43_plcp_hdr4 plcp;
  1265. plcp.data = 0;
  1266. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1267. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1268. ram_offset += sizeof(u32);
  1269. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1270. * So leave the first two bytes of the next write blank.
  1271. */
  1272. tmp = (u32) (data[0]) << 16;
  1273. tmp |= (u32) (data[1]) << 24;
  1274. b43_ram_write(dev, ram_offset, tmp);
  1275. ram_offset += sizeof(u32);
  1276. for (i = 2; i < size; i += sizeof(u32)) {
  1277. tmp = (u32) (data[i + 0]);
  1278. if (i + 1 < size)
  1279. tmp |= (u32) (data[i + 1]) << 8;
  1280. if (i + 2 < size)
  1281. tmp |= (u32) (data[i + 2]) << 16;
  1282. if (i + 3 < size)
  1283. tmp |= (u32) (data[i + 3]) << 24;
  1284. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1285. }
  1286. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1287. size + sizeof(struct b43_plcp_hdr6));
  1288. }
  1289. /* Check if the use of the antenna that ieee80211 told us to
  1290. * use is possible. This will fall back to DEFAULT.
  1291. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1292. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1293. u8 antenna_nr)
  1294. {
  1295. u8 antenna_mask;
  1296. if (antenna_nr == 0) {
  1297. /* Zero means "use default antenna". That's always OK. */
  1298. return 0;
  1299. }
  1300. /* Get the mask of available antennas. */
  1301. if (dev->phy.gmode)
  1302. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1303. else
  1304. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1305. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1306. /* This antenna is not available. Fall back to default. */
  1307. return 0;
  1308. }
  1309. return antenna_nr;
  1310. }
  1311. /* Convert a b43 antenna number value to the PHY TX control value. */
  1312. static u16 b43_antenna_to_phyctl(int antenna)
  1313. {
  1314. switch (antenna) {
  1315. case B43_ANTENNA0:
  1316. return B43_TXH_PHY_ANT0;
  1317. case B43_ANTENNA1:
  1318. return B43_TXH_PHY_ANT1;
  1319. case B43_ANTENNA2:
  1320. return B43_TXH_PHY_ANT2;
  1321. case B43_ANTENNA3:
  1322. return B43_TXH_PHY_ANT3;
  1323. case B43_ANTENNA_AUTO0:
  1324. case B43_ANTENNA_AUTO1:
  1325. return B43_TXH_PHY_ANT01AUTO;
  1326. }
  1327. B43_WARN_ON(1);
  1328. return 0;
  1329. }
  1330. static void b43_write_beacon_template(struct b43_wldev *dev,
  1331. u16 ram_offset,
  1332. u16 shm_size_offset)
  1333. {
  1334. unsigned int i, len, variable_len;
  1335. const struct ieee80211_mgmt *bcn;
  1336. const u8 *ie;
  1337. bool tim_found = 0;
  1338. unsigned int rate;
  1339. u16 ctl;
  1340. int antenna;
  1341. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1342. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1343. len = min((size_t) dev->wl->current_beacon->len,
  1344. 0x200 - sizeof(struct b43_plcp_hdr6));
  1345. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1346. b43_write_template_common(dev, (const u8 *)bcn,
  1347. len, ram_offset, shm_size_offset, rate);
  1348. /* Write the PHY TX control parameters. */
  1349. antenna = B43_ANTENNA_DEFAULT;
  1350. antenna = b43_antenna_to_phyctl(antenna);
  1351. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1352. /* We can't send beacons with short preamble. Would get PHY errors. */
  1353. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1354. ctl &= ~B43_TXH_PHY_ANT;
  1355. ctl &= ~B43_TXH_PHY_ENC;
  1356. ctl |= antenna;
  1357. if (b43_is_cck_rate(rate))
  1358. ctl |= B43_TXH_PHY_ENC_CCK;
  1359. else
  1360. ctl |= B43_TXH_PHY_ENC_OFDM;
  1361. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1362. /* Find the position of the TIM and the DTIM_period value
  1363. * and write them to SHM. */
  1364. ie = bcn->u.beacon.variable;
  1365. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1366. for (i = 0; i < variable_len - 2; ) {
  1367. uint8_t ie_id, ie_len;
  1368. ie_id = ie[i];
  1369. ie_len = ie[i + 1];
  1370. if (ie_id == 5) {
  1371. u16 tim_position;
  1372. u16 dtim_period;
  1373. /* This is the TIM Information Element */
  1374. /* Check whether the ie_len is in the beacon data range. */
  1375. if (variable_len < ie_len + 2 + i)
  1376. break;
  1377. /* A valid TIM is at least 4 bytes long. */
  1378. if (ie_len < 4)
  1379. break;
  1380. tim_found = 1;
  1381. tim_position = sizeof(struct b43_plcp_hdr6);
  1382. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1383. tim_position += i;
  1384. dtim_period = ie[i + 3];
  1385. b43_shm_write16(dev, B43_SHM_SHARED,
  1386. B43_SHM_SH_TIMBPOS, tim_position);
  1387. b43_shm_write16(dev, B43_SHM_SHARED,
  1388. B43_SHM_SH_DTIMPER, dtim_period);
  1389. break;
  1390. }
  1391. i += ie_len + 2;
  1392. }
  1393. if (!tim_found) {
  1394. /*
  1395. * If ucode wants to modify TIM do it behind the beacon, this
  1396. * will happen, for example, when doing mesh networking.
  1397. */
  1398. b43_shm_write16(dev, B43_SHM_SHARED,
  1399. B43_SHM_SH_TIMBPOS,
  1400. len + sizeof(struct b43_plcp_hdr6));
  1401. b43_shm_write16(dev, B43_SHM_SHARED,
  1402. B43_SHM_SH_DTIMPER, 0);
  1403. }
  1404. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1405. }
  1406. static void b43_upload_beacon0(struct b43_wldev *dev)
  1407. {
  1408. struct b43_wl *wl = dev->wl;
  1409. if (wl->beacon0_uploaded)
  1410. return;
  1411. b43_write_beacon_template(dev, 0x68, 0x18);
  1412. wl->beacon0_uploaded = 1;
  1413. }
  1414. static void b43_upload_beacon1(struct b43_wldev *dev)
  1415. {
  1416. struct b43_wl *wl = dev->wl;
  1417. if (wl->beacon1_uploaded)
  1418. return;
  1419. b43_write_beacon_template(dev, 0x468, 0x1A);
  1420. wl->beacon1_uploaded = 1;
  1421. }
  1422. static void handle_irq_beacon(struct b43_wldev *dev)
  1423. {
  1424. struct b43_wl *wl = dev->wl;
  1425. u32 cmd, beacon0_valid, beacon1_valid;
  1426. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1427. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1428. return;
  1429. /* This is the bottom half of the asynchronous beacon update. */
  1430. /* Ignore interrupt in the future. */
  1431. dev->irq_mask &= ~B43_IRQ_BEACON;
  1432. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1433. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1434. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1435. /* Schedule interrupt manually, if busy. */
  1436. if (beacon0_valid && beacon1_valid) {
  1437. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1438. dev->irq_mask |= B43_IRQ_BEACON;
  1439. return;
  1440. }
  1441. if (unlikely(wl->beacon_templates_virgin)) {
  1442. /* We never uploaded a beacon before.
  1443. * Upload both templates now, but only mark one valid. */
  1444. wl->beacon_templates_virgin = 0;
  1445. b43_upload_beacon0(dev);
  1446. b43_upload_beacon1(dev);
  1447. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1448. cmd |= B43_MACCMD_BEACON0_VALID;
  1449. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1450. } else {
  1451. if (!beacon0_valid) {
  1452. b43_upload_beacon0(dev);
  1453. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1454. cmd |= B43_MACCMD_BEACON0_VALID;
  1455. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1456. } else if (!beacon1_valid) {
  1457. b43_upload_beacon1(dev);
  1458. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1459. cmd |= B43_MACCMD_BEACON1_VALID;
  1460. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1461. }
  1462. }
  1463. }
  1464. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1465. {
  1466. u32 old_irq_mask = dev->irq_mask;
  1467. /* update beacon right away or defer to irq */
  1468. handle_irq_beacon(dev);
  1469. if (old_irq_mask != dev->irq_mask) {
  1470. /* The handler updated the IRQ mask. */
  1471. B43_WARN_ON(!dev->irq_mask);
  1472. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1473. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1474. } else {
  1475. /* Device interrupts are currently disabled. That means
  1476. * we just ran the hardirq handler and scheduled the
  1477. * IRQ thread. The thread will write the IRQ mask when
  1478. * it finished, so there's nothing to do here. Writing
  1479. * the mask _here_ would incorrectly re-enable IRQs. */
  1480. }
  1481. }
  1482. }
  1483. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1484. {
  1485. struct b43_wl *wl = container_of(work, struct b43_wl,
  1486. beacon_update_trigger);
  1487. struct b43_wldev *dev;
  1488. mutex_lock(&wl->mutex);
  1489. dev = wl->current_dev;
  1490. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1491. if (b43_bus_host_is_sdio(dev->dev)) {
  1492. /* wl->mutex is enough. */
  1493. b43_do_beacon_update_trigger_work(dev);
  1494. mmiowb();
  1495. } else {
  1496. spin_lock_irq(&wl->hardirq_lock);
  1497. b43_do_beacon_update_trigger_work(dev);
  1498. mmiowb();
  1499. spin_unlock_irq(&wl->hardirq_lock);
  1500. }
  1501. }
  1502. mutex_unlock(&wl->mutex);
  1503. }
  1504. /* Asynchronously update the packet templates in template RAM.
  1505. * Locking: Requires wl->mutex to be locked. */
  1506. static void b43_update_templates(struct b43_wl *wl)
  1507. {
  1508. struct sk_buff *beacon;
  1509. /* This is the top half of the ansynchronous beacon update.
  1510. * The bottom half is the beacon IRQ.
  1511. * Beacon update must be asynchronous to avoid sending an
  1512. * invalid beacon. This can happen for example, if the firmware
  1513. * transmits a beacon while we are updating it. */
  1514. /* We could modify the existing beacon and set the aid bit in
  1515. * the TIM field, but that would probably require resizing and
  1516. * moving of data within the beacon template.
  1517. * Simply request a new beacon and let mac80211 do the hard work. */
  1518. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1519. if (unlikely(!beacon))
  1520. return;
  1521. if (wl->current_beacon)
  1522. dev_kfree_skb_any(wl->current_beacon);
  1523. wl->current_beacon = beacon;
  1524. wl->beacon0_uploaded = 0;
  1525. wl->beacon1_uploaded = 0;
  1526. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1527. }
  1528. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1529. {
  1530. b43_time_lock(dev);
  1531. if (dev->dev->core_rev >= 3) {
  1532. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1533. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1534. } else {
  1535. b43_write16(dev, 0x606, (beacon_int >> 6));
  1536. b43_write16(dev, 0x610, beacon_int);
  1537. }
  1538. b43_time_unlock(dev);
  1539. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1540. }
  1541. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1542. {
  1543. u16 reason;
  1544. /* Read the register that contains the reason code for the panic. */
  1545. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1546. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1547. switch (reason) {
  1548. default:
  1549. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1550. /* fallthrough */
  1551. case B43_FWPANIC_DIE:
  1552. /* Do not restart the controller or firmware.
  1553. * The device is nonfunctional from now on.
  1554. * Restarting would result in this panic to trigger again,
  1555. * so we avoid that recursion. */
  1556. break;
  1557. case B43_FWPANIC_RESTART:
  1558. b43_controller_restart(dev, "Microcode panic");
  1559. break;
  1560. }
  1561. }
  1562. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1563. {
  1564. unsigned int i, cnt;
  1565. u16 reason, marker_id, marker_line;
  1566. __le16 *buf;
  1567. /* The proprietary firmware doesn't have this IRQ. */
  1568. if (!dev->fw.opensource)
  1569. return;
  1570. /* Read the register that contains the reason code for this IRQ. */
  1571. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1572. switch (reason) {
  1573. case B43_DEBUGIRQ_PANIC:
  1574. b43_handle_firmware_panic(dev);
  1575. break;
  1576. case B43_DEBUGIRQ_DUMP_SHM:
  1577. if (!B43_DEBUG)
  1578. break; /* Only with driver debugging enabled. */
  1579. buf = kmalloc(4096, GFP_ATOMIC);
  1580. if (!buf) {
  1581. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1582. goto out;
  1583. }
  1584. for (i = 0; i < 4096; i += 2) {
  1585. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1586. buf[i / 2] = cpu_to_le16(tmp);
  1587. }
  1588. b43info(dev->wl, "Shared memory dump:\n");
  1589. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1590. 16, 2, buf, 4096, 1);
  1591. kfree(buf);
  1592. break;
  1593. case B43_DEBUGIRQ_DUMP_REGS:
  1594. if (!B43_DEBUG)
  1595. break; /* Only with driver debugging enabled. */
  1596. b43info(dev->wl, "Microcode register dump:\n");
  1597. for (i = 0, cnt = 0; i < 64; i++) {
  1598. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1599. if (cnt == 0)
  1600. printk(KERN_INFO);
  1601. printk("r%02u: 0x%04X ", i, tmp);
  1602. cnt++;
  1603. if (cnt == 6) {
  1604. printk("\n");
  1605. cnt = 0;
  1606. }
  1607. }
  1608. printk("\n");
  1609. break;
  1610. case B43_DEBUGIRQ_MARKER:
  1611. if (!B43_DEBUG)
  1612. break; /* Only with driver debugging enabled. */
  1613. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1614. B43_MARKER_ID_REG);
  1615. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1616. B43_MARKER_LINE_REG);
  1617. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1618. "at line number %u\n",
  1619. marker_id, marker_line);
  1620. break;
  1621. default:
  1622. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1623. reason);
  1624. }
  1625. out:
  1626. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1627. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1628. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1629. }
  1630. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1631. {
  1632. u32 reason;
  1633. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1634. u32 merged_dma_reason = 0;
  1635. int i;
  1636. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1637. return;
  1638. reason = dev->irq_reason;
  1639. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1640. dma_reason[i] = dev->dma_reason[i];
  1641. merged_dma_reason |= dma_reason[i];
  1642. }
  1643. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1644. b43err(dev->wl, "MAC transmission error\n");
  1645. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1646. b43err(dev->wl, "PHY transmission error\n");
  1647. rmb();
  1648. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1649. atomic_set(&dev->phy.txerr_cnt,
  1650. B43_PHY_TX_BADNESS_LIMIT);
  1651. b43err(dev->wl, "Too many PHY TX errors, "
  1652. "restarting the controller\n");
  1653. b43_controller_restart(dev, "PHY TX errors");
  1654. }
  1655. }
  1656. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1657. B43_DMAIRQ_NONFATALMASK))) {
  1658. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1659. b43err(dev->wl, "Fatal DMA error: "
  1660. "0x%08X, 0x%08X, 0x%08X, "
  1661. "0x%08X, 0x%08X, 0x%08X\n",
  1662. dma_reason[0], dma_reason[1],
  1663. dma_reason[2], dma_reason[3],
  1664. dma_reason[4], dma_reason[5]);
  1665. b43err(dev->wl, "This device does not support DMA "
  1666. "on your system. It will now be switched to PIO.\n");
  1667. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1668. dev->use_pio = 1;
  1669. b43_controller_restart(dev, "DMA error");
  1670. return;
  1671. }
  1672. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1673. b43err(dev->wl, "DMA error: "
  1674. "0x%08X, 0x%08X, 0x%08X, "
  1675. "0x%08X, 0x%08X, 0x%08X\n",
  1676. dma_reason[0], dma_reason[1],
  1677. dma_reason[2], dma_reason[3],
  1678. dma_reason[4], dma_reason[5]);
  1679. }
  1680. }
  1681. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1682. handle_irq_ucode_debug(dev);
  1683. if (reason & B43_IRQ_TBTT_INDI)
  1684. handle_irq_tbtt_indication(dev);
  1685. if (reason & B43_IRQ_ATIM_END)
  1686. handle_irq_atim_end(dev);
  1687. if (reason & B43_IRQ_BEACON)
  1688. handle_irq_beacon(dev);
  1689. if (reason & B43_IRQ_PMQ)
  1690. handle_irq_pmq(dev);
  1691. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1692. ;/* TODO */
  1693. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1694. handle_irq_noise(dev);
  1695. /* Check the DMA reason registers for received data. */
  1696. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1697. if (b43_using_pio_transfers(dev))
  1698. b43_pio_rx(dev->pio.rx_queue);
  1699. else
  1700. b43_dma_rx(dev->dma.rx_ring);
  1701. }
  1702. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1703. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1704. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1705. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1706. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1707. if (reason & B43_IRQ_TX_OK)
  1708. handle_irq_transmit_status(dev);
  1709. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1710. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1711. #if B43_DEBUG
  1712. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1713. dev->irq_count++;
  1714. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1715. if (reason & (1 << i))
  1716. dev->irq_bit_count[i]++;
  1717. }
  1718. }
  1719. #endif
  1720. }
  1721. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1722. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1723. {
  1724. struct b43_wldev *dev = dev_id;
  1725. mutex_lock(&dev->wl->mutex);
  1726. b43_do_interrupt_thread(dev);
  1727. mmiowb();
  1728. mutex_unlock(&dev->wl->mutex);
  1729. return IRQ_HANDLED;
  1730. }
  1731. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1732. {
  1733. u32 reason;
  1734. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1735. * On SDIO, this runs under wl->mutex. */
  1736. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1737. if (reason == 0xffffffff) /* shared IRQ */
  1738. return IRQ_NONE;
  1739. reason &= dev->irq_mask;
  1740. if (!reason)
  1741. return IRQ_NONE;
  1742. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1743. & 0x0001DC00;
  1744. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1745. & 0x0000DC00;
  1746. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1747. & 0x0000DC00;
  1748. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1749. & 0x0001DC00;
  1750. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1751. & 0x0000DC00;
  1752. /* Unused ring
  1753. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1754. & 0x0000DC00;
  1755. */
  1756. /* ACK the interrupt. */
  1757. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1758. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1759. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1760. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1761. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1762. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1763. /* Unused ring
  1764. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1765. */
  1766. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1767. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1768. /* Save the reason bitmasks for the IRQ thread handler. */
  1769. dev->irq_reason = reason;
  1770. return IRQ_WAKE_THREAD;
  1771. }
  1772. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1773. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1774. {
  1775. struct b43_wldev *dev = dev_id;
  1776. irqreturn_t ret;
  1777. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1778. return IRQ_NONE;
  1779. spin_lock(&dev->wl->hardirq_lock);
  1780. ret = b43_do_interrupt(dev);
  1781. mmiowb();
  1782. spin_unlock(&dev->wl->hardirq_lock);
  1783. return ret;
  1784. }
  1785. /* SDIO interrupt handler. This runs in process context. */
  1786. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1787. {
  1788. struct b43_wl *wl = dev->wl;
  1789. irqreturn_t ret;
  1790. mutex_lock(&wl->mutex);
  1791. ret = b43_do_interrupt(dev);
  1792. if (ret == IRQ_WAKE_THREAD)
  1793. b43_do_interrupt_thread(dev);
  1794. mutex_unlock(&wl->mutex);
  1795. }
  1796. void b43_do_release_fw(struct b43_firmware_file *fw)
  1797. {
  1798. release_firmware(fw->data);
  1799. fw->data = NULL;
  1800. fw->filename = NULL;
  1801. }
  1802. static void b43_release_firmware(struct b43_wldev *dev)
  1803. {
  1804. b43_do_release_fw(&dev->fw.ucode);
  1805. b43_do_release_fw(&dev->fw.pcm);
  1806. b43_do_release_fw(&dev->fw.initvals);
  1807. b43_do_release_fw(&dev->fw.initvals_band);
  1808. }
  1809. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1810. {
  1811. const char text[] =
  1812. "You must go to " \
  1813. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1814. "and download the correct firmware for this driver version. " \
  1815. "Please carefully read all instructions on this website.\n";
  1816. if (error)
  1817. b43err(wl, text);
  1818. else
  1819. b43warn(wl, text);
  1820. }
  1821. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1822. const char *name,
  1823. struct b43_firmware_file *fw)
  1824. {
  1825. const struct firmware *blob;
  1826. struct b43_fw_header *hdr;
  1827. u32 size;
  1828. int err;
  1829. if (!name) {
  1830. /* Don't fetch anything. Free possibly cached firmware. */
  1831. /* FIXME: We should probably keep it anyway, to save some headache
  1832. * on suspend/resume with multiband devices. */
  1833. b43_do_release_fw(fw);
  1834. return 0;
  1835. }
  1836. if (fw->filename) {
  1837. if ((fw->type == ctx->req_type) &&
  1838. (strcmp(fw->filename, name) == 0))
  1839. return 0; /* Already have this fw. */
  1840. /* Free the cached firmware first. */
  1841. /* FIXME: We should probably do this later after we successfully
  1842. * got the new fw. This could reduce headache with multiband devices.
  1843. * We could also redesign this to cache the firmware for all possible
  1844. * bands all the time. */
  1845. b43_do_release_fw(fw);
  1846. }
  1847. switch (ctx->req_type) {
  1848. case B43_FWTYPE_PROPRIETARY:
  1849. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1850. "b43%s/%s.fw",
  1851. modparam_fwpostfix, name);
  1852. break;
  1853. case B43_FWTYPE_OPENSOURCE:
  1854. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1855. "b43-open%s/%s.fw",
  1856. modparam_fwpostfix, name);
  1857. break;
  1858. default:
  1859. B43_WARN_ON(1);
  1860. return -ENOSYS;
  1861. }
  1862. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1863. if (err == -ENOENT) {
  1864. snprintf(ctx->errors[ctx->req_type],
  1865. sizeof(ctx->errors[ctx->req_type]),
  1866. "Firmware file \"%s\" not found\n", ctx->fwname);
  1867. return err;
  1868. } else if (err) {
  1869. snprintf(ctx->errors[ctx->req_type],
  1870. sizeof(ctx->errors[ctx->req_type]),
  1871. "Firmware file \"%s\" request failed (err=%d)\n",
  1872. ctx->fwname, err);
  1873. return err;
  1874. }
  1875. if (blob->size < sizeof(struct b43_fw_header))
  1876. goto err_format;
  1877. hdr = (struct b43_fw_header *)(blob->data);
  1878. switch (hdr->type) {
  1879. case B43_FW_TYPE_UCODE:
  1880. case B43_FW_TYPE_PCM:
  1881. size = be32_to_cpu(hdr->size);
  1882. if (size != blob->size - sizeof(struct b43_fw_header))
  1883. goto err_format;
  1884. /* fallthrough */
  1885. case B43_FW_TYPE_IV:
  1886. if (hdr->ver != 1)
  1887. goto err_format;
  1888. break;
  1889. default:
  1890. goto err_format;
  1891. }
  1892. fw->data = blob;
  1893. fw->filename = name;
  1894. fw->type = ctx->req_type;
  1895. return 0;
  1896. err_format:
  1897. snprintf(ctx->errors[ctx->req_type],
  1898. sizeof(ctx->errors[ctx->req_type]),
  1899. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1900. release_firmware(blob);
  1901. return -EPROTO;
  1902. }
  1903. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1904. {
  1905. struct b43_wldev *dev = ctx->dev;
  1906. struct b43_firmware *fw = &ctx->dev->fw;
  1907. const u8 rev = ctx->dev->dev->core_rev;
  1908. const char *filename;
  1909. u32 tmshigh;
  1910. int err;
  1911. /* Files for HT and LCN were found by trying one by one */
  1912. /* Get microcode */
  1913. if ((rev >= 5) && (rev <= 10)) {
  1914. filename = "ucode5";
  1915. } else if ((rev >= 11) && (rev <= 12)) {
  1916. filename = "ucode11";
  1917. } else if (rev == 13) {
  1918. filename = "ucode13";
  1919. } else if (rev == 14) {
  1920. filename = "ucode14";
  1921. } else if (rev == 15) {
  1922. filename = "ucode15";
  1923. } else {
  1924. switch (dev->phy.type) {
  1925. case B43_PHYTYPE_N:
  1926. if (rev >= 16)
  1927. filename = "ucode16_mimo";
  1928. else
  1929. goto err_no_ucode;
  1930. break;
  1931. case B43_PHYTYPE_HT:
  1932. if (rev == 29)
  1933. filename = "ucode29_mimo";
  1934. else
  1935. goto err_no_ucode;
  1936. break;
  1937. case B43_PHYTYPE_LCN:
  1938. if (rev == 24)
  1939. filename = "ucode24_mimo";
  1940. else
  1941. goto err_no_ucode;
  1942. break;
  1943. default:
  1944. goto err_no_ucode;
  1945. }
  1946. }
  1947. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1948. if (err)
  1949. goto err_load;
  1950. /* Get PCM code */
  1951. if ((rev >= 5) && (rev <= 10))
  1952. filename = "pcm5";
  1953. else if (rev >= 11)
  1954. filename = NULL;
  1955. else
  1956. goto err_no_pcm;
  1957. fw->pcm_request_failed = 0;
  1958. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1959. if (err == -ENOENT) {
  1960. /* We did not find a PCM file? Not fatal, but
  1961. * core rev <= 10 must do without hwcrypto then. */
  1962. fw->pcm_request_failed = 1;
  1963. } else if (err)
  1964. goto err_load;
  1965. /* Get initvals */
  1966. switch (dev->phy.type) {
  1967. case B43_PHYTYPE_A:
  1968. if ((rev >= 5) && (rev <= 10)) {
  1969. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1970. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1971. filename = "a0g1initvals5";
  1972. else
  1973. filename = "a0g0initvals5";
  1974. } else
  1975. goto err_no_initvals;
  1976. break;
  1977. case B43_PHYTYPE_G:
  1978. if ((rev >= 5) && (rev <= 10))
  1979. filename = "b0g0initvals5";
  1980. else if (rev >= 13)
  1981. filename = "b0g0initvals13";
  1982. else
  1983. goto err_no_initvals;
  1984. break;
  1985. case B43_PHYTYPE_N:
  1986. if (rev >= 16)
  1987. filename = "n0initvals16";
  1988. else if ((rev >= 11) && (rev <= 12))
  1989. filename = "n0initvals11";
  1990. else
  1991. goto err_no_initvals;
  1992. break;
  1993. case B43_PHYTYPE_LP:
  1994. if (rev == 13)
  1995. filename = "lp0initvals13";
  1996. else if (rev == 14)
  1997. filename = "lp0initvals14";
  1998. else if (rev >= 15)
  1999. filename = "lp0initvals15";
  2000. else
  2001. goto err_no_initvals;
  2002. break;
  2003. case B43_PHYTYPE_HT:
  2004. if (rev == 29)
  2005. filename = "ht0initvals29";
  2006. else
  2007. goto err_no_initvals;
  2008. break;
  2009. case B43_PHYTYPE_LCN:
  2010. if (rev == 24)
  2011. filename = "lcn0initvals24";
  2012. else
  2013. goto err_no_initvals;
  2014. break;
  2015. default:
  2016. goto err_no_initvals;
  2017. }
  2018. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  2019. if (err)
  2020. goto err_load;
  2021. /* Get bandswitch initvals */
  2022. switch (dev->phy.type) {
  2023. case B43_PHYTYPE_A:
  2024. if ((rev >= 5) && (rev <= 10)) {
  2025. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2026. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2027. filename = "a0g1bsinitvals5";
  2028. else
  2029. filename = "a0g0bsinitvals5";
  2030. } else if (rev >= 11)
  2031. filename = NULL;
  2032. else
  2033. goto err_no_initvals;
  2034. break;
  2035. case B43_PHYTYPE_G:
  2036. if ((rev >= 5) && (rev <= 10))
  2037. filename = "b0g0bsinitvals5";
  2038. else if (rev >= 11)
  2039. filename = NULL;
  2040. else
  2041. goto err_no_initvals;
  2042. break;
  2043. case B43_PHYTYPE_N:
  2044. if (rev >= 16)
  2045. filename = "n0bsinitvals16";
  2046. else if ((rev >= 11) && (rev <= 12))
  2047. filename = "n0bsinitvals11";
  2048. else
  2049. goto err_no_initvals;
  2050. break;
  2051. case B43_PHYTYPE_LP:
  2052. if (rev == 13)
  2053. filename = "lp0bsinitvals13";
  2054. else if (rev == 14)
  2055. filename = "lp0bsinitvals14";
  2056. else if (rev >= 15)
  2057. filename = "lp0bsinitvals15";
  2058. else
  2059. goto err_no_initvals;
  2060. break;
  2061. case B43_PHYTYPE_HT:
  2062. if (rev == 29)
  2063. filename = "ht0bsinitvals29";
  2064. else
  2065. goto err_no_initvals;
  2066. break;
  2067. case B43_PHYTYPE_LCN:
  2068. if (rev == 24)
  2069. filename = "lcn0bsinitvals24";
  2070. else
  2071. goto err_no_initvals;
  2072. break;
  2073. default:
  2074. goto err_no_initvals;
  2075. }
  2076. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  2077. if (err)
  2078. goto err_load;
  2079. return 0;
  2080. err_no_ucode:
  2081. err = ctx->fatal_failure = -EOPNOTSUPP;
  2082. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2083. "is required for your device (wl-core rev %u)\n", rev);
  2084. goto error;
  2085. err_no_pcm:
  2086. err = ctx->fatal_failure = -EOPNOTSUPP;
  2087. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2088. "is required for your device (wl-core rev %u)\n", rev);
  2089. goto error;
  2090. err_no_initvals:
  2091. err = ctx->fatal_failure = -EOPNOTSUPP;
  2092. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2093. "is required for your device (wl-core rev %u)\n", rev);
  2094. goto error;
  2095. err_load:
  2096. /* We failed to load this firmware image. The error message
  2097. * already is in ctx->errors. Return and let our caller decide
  2098. * what to do. */
  2099. goto error;
  2100. error:
  2101. b43_release_firmware(dev);
  2102. return err;
  2103. }
  2104. static int b43_request_firmware(struct b43_wldev *dev)
  2105. {
  2106. struct b43_request_fw_context *ctx;
  2107. unsigned int i;
  2108. int err;
  2109. const char *errmsg;
  2110. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2111. if (!ctx)
  2112. return -ENOMEM;
  2113. ctx->dev = dev;
  2114. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2115. err = b43_try_request_fw(ctx);
  2116. if (!err)
  2117. goto out; /* Successfully loaded it. */
  2118. err = ctx->fatal_failure;
  2119. if (err)
  2120. goto out;
  2121. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2122. err = b43_try_request_fw(ctx);
  2123. if (!err)
  2124. goto out; /* Successfully loaded it. */
  2125. err = ctx->fatal_failure;
  2126. if (err)
  2127. goto out;
  2128. /* Could not find a usable firmware. Print the errors. */
  2129. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2130. errmsg = ctx->errors[i];
  2131. if (strlen(errmsg))
  2132. b43err(dev->wl, errmsg);
  2133. }
  2134. b43_print_fw_helptext(dev->wl, 1);
  2135. err = -ENOENT;
  2136. out:
  2137. kfree(ctx);
  2138. return err;
  2139. }
  2140. static int b43_upload_microcode(struct b43_wldev *dev)
  2141. {
  2142. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2143. const size_t hdr_len = sizeof(struct b43_fw_header);
  2144. const __be32 *data;
  2145. unsigned int i, len;
  2146. u16 fwrev, fwpatch, fwdate, fwtime;
  2147. u32 tmp, macctl;
  2148. int err = 0;
  2149. /* Jump the microcode PSM to offset 0 */
  2150. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2151. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2152. macctl |= B43_MACCTL_PSM_JMP0;
  2153. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2154. /* Zero out all microcode PSM registers and shared memory. */
  2155. for (i = 0; i < 64; i++)
  2156. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2157. for (i = 0; i < 4096; i += 2)
  2158. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2159. /* Upload Microcode. */
  2160. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2161. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2162. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2163. for (i = 0; i < len; i++) {
  2164. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2165. udelay(10);
  2166. }
  2167. if (dev->fw.pcm.data) {
  2168. /* Upload PCM data. */
  2169. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2170. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2171. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2172. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2173. /* No need for autoinc bit in SHM_HW */
  2174. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2175. for (i = 0; i < len; i++) {
  2176. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2177. udelay(10);
  2178. }
  2179. }
  2180. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2181. /* Start the microcode PSM */
  2182. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2183. macctl &= ~B43_MACCTL_PSM_JMP0;
  2184. macctl |= B43_MACCTL_PSM_RUN;
  2185. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2186. /* Wait for the microcode to load and respond */
  2187. i = 0;
  2188. while (1) {
  2189. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2190. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2191. break;
  2192. i++;
  2193. if (i >= 20) {
  2194. b43err(dev->wl, "Microcode not responding\n");
  2195. b43_print_fw_helptext(dev->wl, 1);
  2196. err = -ENODEV;
  2197. goto error;
  2198. }
  2199. msleep(50);
  2200. }
  2201. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2202. /* Get and check the revisions. */
  2203. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2204. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2205. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2206. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2207. if (fwrev <= 0x128) {
  2208. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2209. "binary drivers older than version 4.x is unsupported. "
  2210. "You must upgrade your firmware files.\n");
  2211. b43_print_fw_helptext(dev->wl, 1);
  2212. err = -EOPNOTSUPP;
  2213. goto error;
  2214. }
  2215. dev->fw.rev = fwrev;
  2216. dev->fw.patch = fwpatch;
  2217. if (dev->fw.rev >= 598)
  2218. dev->fw.hdr_format = B43_FW_HDR_598;
  2219. else if (dev->fw.rev >= 410)
  2220. dev->fw.hdr_format = B43_FW_HDR_410;
  2221. else
  2222. dev->fw.hdr_format = B43_FW_HDR_351;
  2223. dev->fw.opensource = (fwdate == 0xFFFF);
  2224. /* Default to use-all-queues. */
  2225. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2226. dev->qos_enabled = !!modparam_qos;
  2227. /* Default to firmware/hardware crypto acceleration. */
  2228. dev->hwcrypto_enabled = 1;
  2229. if (dev->fw.opensource) {
  2230. u16 fwcapa;
  2231. /* Patchlevel info is encoded in the "time" field. */
  2232. dev->fw.patch = fwtime;
  2233. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2234. dev->fw.rev, dev->fw.patch);
  2235. fwcapa = b43_fwcapa_read(dev);
  2236. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2237. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2238. /* Disable hardware crypto and fall back to software crypto. */
  2239. dev->hwcrypto_enabled = 0;
  2240. }
  2241. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2242. b43info(dev->wl, "QoS not supported by firmware\n");
  2243. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2244. * ieee80211_unregister to make sure the networking core can
  2245. * properly free possible resources. */
  2246. dev->wl->hw->queues = 1;
  2247. dev->qos_enabled = 0;
  2248. }
  2249. } else {
  2250. b43info(dev->wl, "Loading firmware version %u.%u "
  2251. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2252. fwrev, fwpatch,
  2253. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2254. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2255. if (dev->fw.pcm_request_failed) {
  2256. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2257. "Hardware accelerated cryptography is disabled.\n");
  2258. b43_print_fw_helptext(dev->wl, 0);
  2259. }
  2260. }
  2261. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2262. dev->fw.rev, dev->fw.patch);
  2263. wiphy->hw_version = dev->dev->core_id;
  2264. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2265. /* We're over the deadline, but we keep support for old fw
  2266. * until it turns out to be in major conflict with something new. */
  2267. b43warn(dev->wl, "You are using an old firmware image. "
  2268. "Support for old firmware will be removed soon "
  2269. "(official deadline was July 2008).\n");
  2270. b43_print_fw_helptext(dev->wl, 0);
  2271. }
  2272. return 0;
  2273. error:
  2274. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2275. macctl &= ~B43_MACCTL_PSM_RUN;
  2276. macctl |= B43_MACCTL_PSM_JMP0;
  2277. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2278. return err;
  2279. }
  2280. static int b43_write_initvals(struct b43_wldev *dev,
  2281. const struct b43_iv *ivals,
  2282. size_t count,
  2283. size_t array_size)
  2284. {
  2285. const struct b43_iv *iv;
  2286. u16 offset;
  2287. size_t i;
  2288. bool bit32;
  2289. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2290. iv = ivals;
  2291. for (i = 0; i < count; i++) {
  2292. if (array_size < sizeof(iv->offset_size))
  2293. goto err_format;
  2294. array_size -= sizeof(iv->offset_size);
  2295. offset = be16_to_cpu(iv->offset_size);
  2296. bit32 = !!(offset & B43_IV_32BIT);
  2297. offset &= B43_IV_OFFSET_MASK;
  2298. if (offset >= 0x1000)
  2299. goto err_format;
  2300. if (bit32) {
  2301. u32 value;
  2302. if (array_size < sizeof(iv->data.d32))
  2303. goto err_format;
  2304. array_size -= sizeof(iv->data.d32);
  2305. value = get_unaligned_be32(&iv->data.d32);
  2306. b43_write32(dev, offset, value);
  2307. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2308. sizeof(__be16) +
  2309. sizeof(__be32));
  2310. } else {
  2311. u16 value;
  2312. if (array_size < sizeof(iv->data.d16))
  2313. goto err_format;
  2314. array_size -= sizeof(iv->data.d16);
  2315. value = be16_to_cpu(iv->data.d16);
  2316. b43_write16(dev, offset, value);
  2317. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2318. sizeof(__be16) +
  2319. sizeof(__be16));
  2320. }
  2321. }
  2322. if (array_size)
  2323. goto err_format;
  2324. return 0;
  2325. err_format:
  2326. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2327. b43_print_fw_helptext(dev->wl, 1);
  2328. return -EPROTO;
  2329. }
  2330. static int b43_upload_initvals(struct b43_wldev *dev)
  2331. {
  2332. const size_t hdr_len = sizeof(struct b43_fw_header);
  2333. const struct b43_fw_header *hdr;
  2334. struct b43_firmware *fw = &dev->fw;
  2335. const struct b43_iv *ivals;
  2336. size_t count;
  2337. int err;
  2338. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2339. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2340. count = be32_to_cpu(hdr->size);
  2341. err = b43_write_initvals(dev, ivals, count,
  2342. fw->initvals.data->size - hdr_len);
  2343. if (err)
  2344. goto out;
  2345. if (fw->initvals_band.data) {
  2346. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2347. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2348. count = be32_to_cpu(hdr->size);
  2349. err = b43_write_initvals(dev, ivals, count,
  2350. fw->initvals_band.data->size - hdr_len);
  2351. if (err)
  2352. goto out;
  2353. }
  2354. out:
  2355. return err;
  2356. }
  2357. /* Initialize the GPIOs
  2358. * http://bcm-specs.sipsolutions.net/GPIO
  2359. */
  2360. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2361. {
  2362. struct ssb_bus *bus = dev->dev->sdev->bus;
  2363. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2364. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2365. #else
  2366. return bus->chipco.dev;
  2367. #endif
  2368. }
  2369. static int b43_gpio_init(struct b43_wldev *dev)
  2370. {
  2371. struct ssb_device *gpiodev;
  2372. u32 mask, set;
  2373. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2374. & ~B43_MACCTL_GPOUTSMSK);
  2375. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2376. | 0x000F);
  2377. mask = 0x0000001F;
  2378. set = 0x0000000F;
  2379. if (dev->dev->chip_id == 0x4301) {
  2380. mask |= 0x0060;
  2381. set |= 0x0060;
  2382. }
  2383. if (0 /* FIXME: conditional unknown */ ) {
  2384. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2385. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2386. | 0x0100);
  2387. mask |= 0x0180;
  2388. set |= 0x0180;
  2389. }
  2390. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2391. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2392. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2393. | 0x0200);
  2394. mask |= 0x0200;
  2395. set |= 0x0200;
  2396. }
  2397. if (dev->dev->core_rev >= 2)
  2398. mask |= 0x0010; /* FIXME: This is redundant. */
  2399. switch (dev->dev->bus_type) {
  2400. #ifdef CONFIG_B43_BCMA
  2401. case B43_BUS_BCMA:
  2402. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2403. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2404. BCMA_CC_GPIOCTL) & mask) | set);
  2405. break;
  2406. #endif
  2407. #ifdef CONFIG_B43_SSB
  2408. case B43_BUS_SSB:
  2409. gpiodev = b43_ssb_gpio_dev(dev);
  2410. if (gpiodev)
  2411. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2412. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2413. & mask) | set);
  2414. break;
  2415. #endif
  2416. }
  2417. return 0;
  2418. }
  2419. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2420. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2421. {
  2422. struct ssb_device *gpiodev;
  2423. switch (dev->dev->bus_type) {
  2424. #ifdef CONFIG_B43_BCMA
  2425. case B43_BUS_BCMA:
  2426. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2427. 0);
  2428. break;
  2429. #endif
  2430. #ifdef CONFIG_B43_SSB
  2431. case B43_BUS_SSB:
  2432. gpiodev = b43_ssb_gpio_dev(dev);
  2433. if (gpiodev)
  2434. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2435. break;
  2436. #endif
  2437. }
  2438. }
  2439. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2440. void b43_mac_enable(struct b43_wldev *dev)
  2441. {
  2442. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2443. u16 fwstate;
  2444. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2445. B43_SHM_SH_UCODESTAT);
  2446. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2447. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2448. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2449. "should be suspended, but current state is %u\n",
  2450. fwstate);
  2451. }
  2452. }
  2453. dev->mac_suspended--;
  2454. B43_WARN_ON(dev->mac_suspended < 0);
  2455. if (dev->mac_suspended == 0) {
  2456. b43_write32(dev, B43_MMIO_MACCTL,
  2457. b43_read32(dev, B43_MMIO_MACCTL)
  2458. | B43_MACCTL_ENABLED);
  2459. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2460. B43_IRQ_MAC_SUSPENDED);
  2461. /* Commit writes */
  2462. b43_read32(dev, B43_MMIO_MACCTL);
  2463. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2464. b43_power_saving_ctl_bits(dev, 0);
  2465. }
  2466. }
  2467. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2468. void b43_mac_suspend(struct b43_wldev *dev)
  2469. {
  2470. int i;
  2471. u32 tmp;
  2472. might_sleep();
  2473. B43_WARN_ON(dev->mac_suspended < 0);
  2474. if (dev->mac_suspended == 0) {
  2475. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2476. b43_write32(dev, B43_MMIO_MACCTL,
  2477. b43_read32(dev, B43_MMIO_MACCTL)
  2478. & ~B43_MACCTL_ENABLED);
  2479. /* force pci to flush the write */
  2480. b43_read32(dev, B43_MMIO_MACCTL);
  2481. for (i = 35; i; i--) {
  2482. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2483. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2484. goto out;
  2485. udelay(10);
  2486. }
  2487. /* Hm, it seems this will take some time. Use msleep(). */
  2488. for (i = 40; i; i--) {
  2489. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2490. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2491. goto out;
  2492. msleep(1);
  2493. }
  2494. b43err(dev->wl, "MAC suspend failed\n");
  2495. }
  2496. out:
  2497. dev->mac_suspended++;
  2498. }
  2499. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2500. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2501. {
  2502. u32 tmp;
  2503. switch (dev->dev->bus_type) {
  2504. #ifdef CONFIG_B43_BCMA
  2505. case B43_BUS_BCMA:
  2506. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2507. if (on)
  2508. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2509. else
  2510. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2511. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2512. break;
  2513. #endif
  2514. #ifdef CONFIG_B43_SSB
  2515. case B43_BUS_SSB:
  2516. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2517. if (on)
  2518. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2519. else
  2520. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2521. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2522. break;
  2523. #endif
  2524. }
  2525. }
  2526. static void b43_adjust_opmode(struct b43_wldev *dev)
  2527. {
  2528. struct b43_wl *wl = dev->wl;
  2529. u32 ctl;
  2530. u16 cfp_pretbtt;
  2531. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2532. /* Reset status to STA infrastructure mode. */
  2533. ctl &= ~B43_MACCTL_AP;
  2534. ctl &= ~B43_MACCTL_KEEP_CTL;
  2535. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2536. ctl &= ~B43_MACCTL_KEEP_BAD;
  2537. ctl &= ~B43_MACCTL_PROMISC;
  2538. ctl &= ~B43_MACCTL_BEACPROMISC;
  2539. ctl |= B43_MACCTL_INFRA;
  2540. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2541. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2542. ctl |= B43_MACCTL_AP;
  2543. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2544. ctl &= ~B43_MACCTL_INFRA;
  2545. if (wl->filter_flags & FIF_CONTROL)
  2546. ctl |= B43_MACCTL_KEEP_CTL;
  2547. if (wl->filter_flags & FIF_FCSFAIL)
  2548. ctl |= B43_MACCTL_KEEP_BAD;
  2549. if (wl->filter_flags & FIF_PLCPFAIL)
  2550. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2551. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2552. ctl |= B43_MACCTL_PROMISC;
  2553. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2554. ctl |= B43_MACCTL_BEACPROMISC;
  2555. /* Workaround: On old hardware the HW-MAC-address-filter
  2556. * doesn't work properly, so always run promisc in filter
  2557. * it in software. */
  2558. if (dev->dev->core_rev <= 4)
  2559. ctl |= B43_MACCTL_PROMISC;
  2560. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2561. cfp_pretbtt = 2;
  2562. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2563. if (dev->dev->chip_id == 0x4306 &&
  2564. dev->dev->chip_rev == 3)
  2565. cfp_pretbtt = 100;
  2566. else
  2567. cfp_pretbtt = 50;
  2568. }
  2569. b43_write16(dev, 0x612, cfp_pretbtt);
  2570. /* FIXME: We don't currently implement the PMQ mechanism,
  2571. * so always disable it. If we want to implement PMQ,
  2572. * we need to enable it here (clear DISCPMQ) in AP mode.
  2573. */
  2574. if (0 /* ctl & B43_MACCTL_AP */) {
  2575. b43_write32(dev, B43_MMIO_MACCTL,
  2576. b43_read32(dev, B43_MMIO_MACCTL)
  2577. & ~B43_MACCTL_DISCPMQ);
  2578. } else {
  2579. b43_write32(dev, B43_MMIO_MACCTL,
  2580. b43_read32(dev, B43_MMIO_MACCTL)
  2581. | B43_MACCTL_DISCPMQ);
  2582. }
  2583. }
  2584. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2585. {
  2586. u16 offset;
  2587. if (is_ofdm) {
  2588. offset = 0x480;
  2589. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2590. } else {
  2591. offset = 0x4C0;
  2592. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2593. }
  2594. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2595. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2596. }
  2597. static void b43_rate_memory_init(struct b43_wldev *dev)
  2598. {
  2599. switch (dev->phy.type) {
  2600. case B43_PHYTYPE_A:
  2601. case B43_PHYTYPE_G:
  2602. case B43_PHYTYPE_N:
  2603. case B43_PHYTYPE_LP:
  2604. case B43_PHYTYPE_HT:
  2605. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2606. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2607. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2608. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2609. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2610. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2611. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2612. if (dev->phy.type == B43_PHYTYPE_A)
  2613. break;
  2614. /* fallthrough */
  2615. case B43_PHYTYPE_B:
  2616. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2617. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2618. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2619. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2620. break;
  2621. default:
  2622. B43_WARN_ON(1);
  2623. }
  2624. }
  2625. /* Set the default values for the PHY TX Control Words. */
  2626. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2627. {
  2628. u16 ctl = 0;
  2629. ctl |= B43_TXH_PHY_ENC_CCK;
  2630. ctl |= B43_TXH_PHY_ANT01AUTO;
  2631. ctl |= B43_TXH_PHY_TXPWR;
  2632. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2633. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2635. }
  2636. /* Set the TX-Antenna for management frames sent by firmware. */
  2637. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2638. {
  2639. u16 ant;
  2640. u16 tmp;
  2641. ant = b43_antenna_to_phyctl(antenna);
  2642. /* For ACK/CTS */
  2643. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2644. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2645. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2646. /* For Probe Resposes */
  2647. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2648. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2649. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2650. }
  2651. /* This is the opposite of b43_chip_init() */
  2652. static void b43_chip_exit(struct b43_wldev *dev)
  2653. {
  2654. b43_phy_exit(dev);
  2655. b43_gpio_cleanup(dev);
  2656. /* firmware is released later */
  2657. }
  2658. /* Initialize the chip
  2659. * http://bcm-specs.sipsolutions.net/ChipInit
  2660. */
  2661. static int b43_chip_init(struct b43_wldev *dev)
  2662. {
  2663. struct b43_phy *phy = &dev->phy;
  2664. int err;
  2665. u32 macctl;
  2666. u16 value16;
  2667. /* Initialize the MAC control */
  2668. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2669. if (dev->phy.gmode)
  2670. macctl |= B43_MACCTL_GMODE;
  2671. macctl |= B43_MACCTL_INFRA;
  2672. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2673. err = b43_request_firmware(dev);
  2674. if (err)
  2675. goto out;
  2676. err = b43_upload_microcode(dev);
  2677. if (err)
  2678. goto out; /* firmware is released later */
  2679. err = b43_gpio_init(dev);
  2680. if (err)
  2681. goto out; /* firmware is released later */
  2682. err = b43_upload_initvals(dev);
  2683. if (err)
  2684. goto err_gpio_clean;
  2685. /* Turn the Analog on and initialize the PHY. */
  2686. phy->ops->switch_analog(dev, 1);
  2687. err = b43_phy_init(dev);
  2688. if (err)
  2689. goto err_gpio_clean;
  2690. /* Disable Interference Mitigation. */
  2691. if (phy->ops->interf_mitigation)
  2692. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2693. /* Select the antennae */
  2694. if (phy->ops->set_rx_antenna)
  2695. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2696. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2697. if (phy->type == B43_PHYTYPE_B) {
  2698. value16 = b43_read16(dev, 0x005E);
  2699. value16 |= 0x0004;
  2700. b43_write16(dev, 0x005E, value16);
  2701. }
  2702. b43_write32(dev, 0x0100, 0x01000000);
  2703. if (dev->dev->core_rev < 5)
  2704. b43_write32(dev, 0x010C, 0x01000000);
  2705. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2706. & ~B43_MACCTL_INFRA);
  2707. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2708. | B43_MACCTL_INFRA);
  2709. /* Probe Response Timeout value */
  2710. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2711. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2712. /* Initially set the wireless operation mode. */
  2713. b43_adjust_opmode(dev);
  2714. if (dev->dev->core_rev < 3) {
  2715. b43_write16(dev, 0x060E, 0x0000);
  2716. b43_write16(dev, 0x0610, 0x8000);
  2717. b43_write16(dev, 0x0604, 0x0000);
  2718. b43_write16(dev, 0x0606, 0x0200);
  2719. } else {
  2720. b43_write32(dev, 0x0188, 0x80000000);
  2721. b43_write32(dev, 0x018C, 0x02000000);
  2722. }
  2723. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2724. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2725. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2726. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2727. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2728. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2729. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2730. b43_mac_phy_clock_set(dev, true);
  2731. switch (dev->dev->bus_type) {
  2732. #ifdef CONFIG_B43_BCMA
  2733. case B43_BUS_BCMA:
  2734. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2735. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2736. break;
  2737. #endif
  2738. #ifdef CONFIG_B43_SSB
  2739. case B43_BUS_SSB:
  2740. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2741. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2742. break;
  2743. #endif
  2744. }
  2745. err = 0;
  2746. b43dbg(dev->wl, "Chip initialized\n");
  2747. out:
  2748. return err;
  2749. err_gpio_clean:
  2750. b43_gpio_cleanup(dev);
  2751. return err;
  2752. }
  2753. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2754. {
  2755. const struct b43_phy_operations *ops = dev->phy.ops;
  2756. if (ops->pwork_60sec)
  2757. ops->pwork_60sec(dev);
  2758. /* Force check the TX power emission now. */
  2759. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2760. }
  2761. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2762. {
  2763. /* Update device statistics. */
  2764. b43_calculate_link_quality(dev);
  2765. }
  2766. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2767. {
  2768. struct b43_phy *phy = &dev->phy;
  2769. u16 wdr;
  2770. if (dev->fw.opensource) {
  2771. /* Check if the firmware is still alive.
  2772. * It will reset the watchdog counter to 0 in its idle loop. */
  2773. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2774. if (unlikely(wdr)) {
  2775. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2776. b43_controller_restart(dev, "Firmware watchdog");
  2777. return;
  2778. } else {
  2779. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2780. B43_WATCHDOG_REG, 1);
  2781. }
  2782. }
  2783. if (phy->ops->pwork_15sec)
  2784. phy->ops->pwork_15sec(dev);
  2785. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2786. wmb();
  2787. #if B43_DEBUG
  2788. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2789. unsigned int i;
  2790. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2791. dev->irq_count / 15,
  2792. dev->tx_count / 15,
  2793. dev->rx_count / 15);
  2794. dev->irq_count = 0;
  2795. dev->tx_count = 0;
  2796. dev->rx_count = 0;
  2797. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2798. if (dev->irq_bit_count[i]) {
  2799. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2800. dev->irq_bit_count[i] / 15, i, (1 << i));
  2801. dev->irq_bit_count[i] = 0;
  2802. }
  2803. }
  2804. }
  2805. #endif
  2806. }
  2807. static void do_periodic_work(struct b43_wldev *dev)
  2808. {
  2809. unsigned int state;
  2810. state = dev->periodic_state;
  2811. if (state % 4 == 0)
  2812. b43_periodic_every60sec(dev);
  2813. if (state % 2 == 0)
  2814. b43_periodic_every30sec(dev);
  2815. b43_periodic_every15sec(dev);
  2816. }
  2817. /* Periodic work locking policy:
  2818. * The whole periodic work handler is protected by
  2819. * wl->mutex. If another lock is needed somewhere in the
  2820. * pwork callchain, it's acquired in-place, where it's needed.
  2821. */
  2822. static void b43_periodic_work_handler(struct work_struct *work)
  2823. {
  2824. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2825. periodic_work.work);
  2826. struct b43_wl *wl = dev->wl;
  2827. unsigned long delay;
  2828. mutex_lock(&wl->mutex);
  2829. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2830. goto out;
  2831. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2832. goto out_requeue;
  2833. do_periodic_work(dev);
  2834. dev->periodic_state++;
  2835. out_requeue:
  2836. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2837. delay = msecs_to_jiffies(50);
  2838. else
  2839. delay = round_jiffies_relative(HZ * 15);
  2840. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2841. out:
  2842. mutex_unlock(&wl->mutex);
  2843. }
  2844. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2845. {
  2846. struct delayed_work *work = &dev->periodic_work;
  2847. dev->periodic_state = 0;
  2848. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2849. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2850. }
  2851. /* Check if communication with the device works correctly. */
  2852. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2853. {
  2854. u32 v, backup0, backup4;
  2855. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2856. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2857. /* Check for read/write and endianness problems. */
  2858. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2859. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2860. goto error;
  2861. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2862. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2863. goto error;
  2864. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2865. * However, don't bail out on failure, because it's noncritical. */
  2866. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2867. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2868. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2869. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2870. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2871. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2872. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2873. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2874. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2875. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2876. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2877. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2878. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2879. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2880. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2881. /* The 32bit register shadows the two 16bit registers
  2882. * with update sideeffects. Validate this. */
  2883. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2884. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2885. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2886. goto error;
  2887. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2888. goto error;
  2889. }
  2890. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2891. v = b43_read32(dev, B43_MMIO_MACCTL);
  2892. v |= B43_MACCTL_GMODE;
  2893. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2894. goto error;
  2895. return 0;
  2896. error:
  2897. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2898. return -ENODEV;
  2899. }
  2900. static void b43_security_init(struct b43_wldev *dev)
  2901. {
  2902. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2903. /* KTP is a word address, but we address SHM bytewise.
  2904. * So multiply by two.
  2905. */
  2906. dev->ktp *= 2;
  2907. /* Number of RCMTA address slots */
  2908. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2909. /* Clear the key memory. */
  2910. b43_clear_keys(dev);
  2911. }
  2912. #ifdef CONFIG_B43_HWRNG
  2913. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2914. {
  2915. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2916. struct b43_wldev *dev;
  2917. int count = -ENODEV;
  2918. mutex_lock(&wl->mutex);
  2919. dev = wl->current_dev;
  2920. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2921. *data = b43_read16(dev, B43_MMIO_RNG);
  2922. count = sizeof(u16);
  2923. }
  2924. mutex_unlock(&wl->mutex);
  2925. return count;
  2926. }
  2927. #endif /* CONFIG_B43_HWRNG */
  2928. static void b43_rng_exit(struct b43_wl *wl)
  2929. {
  2930. #ifdef CONFIG_B43_HWRNG
  2931. if (wl->rng_initialized)
  2932. hwrng_unregister(&wl->rng);
  2933. #endif /* CONFIG_B43_HWRNG */
  2934. }
  2935. static int b43_rng_init(struct b43_wl *wl)
  2936. {
  2937. int err = 0;
  2938. #ifdef CONFIG_B43_HWRNG
  2939. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2940. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2941. wl->rng.name = wl->rng_name;
  2942. wl->rng.data_read = b43_rng_read;
  2943. wl->rng.priv = (unsigned long)wl;
  2944. wl->rng_initialized = 1;
  2945. err = hwrng_register(&wl->rng);
  2946. if (err) {
  2947. wl->rng_initialized = 0;
  2948. b43err(wl, "Failed to register the random "
  2949. "number generator (%d)\n", err);
  2950. }
  2951. #endif /* CONFIG_B43_HWRNG */
  2952. return err;
  2953. }
  2954. static void b43_tx_work(struct work_struct *work)
  2955. {
  2956. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2957. struct b43_wldev *dev;
  2958. struct sk_buff *skb;
  2959. int err = 0;
  2960. mutex_lock(&wl->mutex);
  2961. dev = wl->current_dev;
  2962. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2963. mutex_unlock(&wl->mutex);
  2964. return;
  2965. }
  2966. while (skb_queue_len(&wl->tx_queue)) {
  2967. skb = skb_dequeue(&wl->tx_queue);
  2968. if (b43_using_pio_transfers(dev))
  2969. err = b43_pio_tx(dev, skb);
  2970. else
  2971. err = b43_dma_tx(dev, skb);
  2972. if (unlikely(err))
  2973. dev_kfree_skb(skb); /* Drop it */
  2974. }
  2975. #if B43_DEBUG
  2976. dev->tx_count++;
  2977. #endif
  2978. mutex_unlock(&wl->mutex);
  2979. }
  2980. static void b43_op_tx(struct ieee80211_hw *hw,
  2981. struct sk_buff *skb)
  2982. {
  2983. struct b43_wl *wl = hw_to_b43_wl(hw);
  2984. if (unlikely(skb->len < 2 + 2 + 6)) {
  2985. /* Too short, this can't be a valid frame. */
  2986. dev_kfree_skb_any(skb);
  2987. return;
  2988. }
  2989. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2990. skb_queue_tail(&wl->tx_queue, skb);
  2991. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2992. }
  2993. static void b43_qos_params_upload(struct b43_wldev *dev,
  2994. const struct ieee80211_tx_queue_params *p,
  2995. u16 shm_offset)
  2996. {
  2997. u16 params[B43_NR_QOSPARAMS];
  2998. int bslots, tmp;
  2999. unsigned int i;
  3000. if (!dev->qos_enabled)
  3001. return;
  3002. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3003. memset(&params, 0, sizeof(params));
  3004. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3005. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3006. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3007. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3008. params[B43_QOSPARAM_AIFS] = p->aifs;
  3009. params[B43_QOSPARAM_BSLOTS] = bslots;
  3010. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3011. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3012. if (i == B43_QOSPARAM_STATUS) {
  3013. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3014. shm_offset + (i * 2));
  3015. /* Mark the parameters as updated. */
  3016. tmp |= 0x100;
  3017. b43_shm_write16(dev, B43_SHM_SHARED,
  3018. shm_offset + (i * 2),
  3019. tmp);
  3020. } else {
  3021. b43_shm_write16(dev, B43_SHM_SHARED,
  3022. shm_offset + (i * 2),
  3023. params[i]);
  3024. }
  3025. }
  3026. }
  3027. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3028. static const u16 b43_qos_shm_offsets[] = {
  3029. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3030. [0] = B43_QOS_VOICE,
  3031. [1] = B43_QOS_VIDEO,
  3032. [2] = B43_QOS_BESTEFFORT,
  3033. [3] = B43_QOS_BACKGROUND,
  3034. };
  3035. /* Update all QOS parameters in hardware. */
  3036. static void b43_qos_upload_all(struct b43_wldev *dev)
  3037. {
  3038. struct b43_wl *wl = dev->wl;
  3039. struct b43_qos_params *params;
  3040. unsigned int i;
  3041. if (!dev->qos_enabled)
  3042. return;
  3043. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3044. ARRAY_SIZE(wl->qos_params));
  3045. b43_mac_suspend(dev);
  3046. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3047. params = &(wl->qos_params[i]);
  3048. b43_qos_params_upload(dev, &(params->p),
  3049. b43_qos_shm_offsets[i]);
  3050. }
  3051. b43_mac_enable(dev);
  3052. }
  3053. static void b43_qos_clear(struct b43_wl *wl)
  3054. {
  3055. struct b43_qos_params *params;
  3056. unsigned int i;
  3057. /* Initialize QoS parameters to sane defaults. */
  3058. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3059. ARRAY_SIZE(wl->qos_params));
  3060. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3061. params = &(wl->qos_params[i]);
  3062. switch (b43_qos_shm_offsets[i]) {
  3063. case B43_QOS_VOICE:
  3064. params->p.txop = 0;
  3065. params->p.aifs = 2;
  3066. params->p.cw_min = 0x0001;
  3067. params->p.cw_max = 0x0001;
  3068. break;
  3069. case B43_QOS_VIDEO:
  3070. params->p.txop = 0;
  3071. params->p.aifs = 2;
  3072. params->p.cw_min = 0x0001;
  3073. params->p.cw_max = 0x0001;
  3074. break;
  3075. case B43_QOS_BESTEFFORT:
  3076. params->p.txop = 0;
  3077. params->p.aifs = 3;
  3078. params->p.cw_min = 0x0001;
  3079. params->p.cw_max = 0x03FF;
  3080. break;
  3081. case B43_QOS_BACKGROUND:
  3082. params->p.txop = 0;
  3083. params->p.aifs = 7;
  3084. params->p.cw_min = 0x0001;
  3085. params->p.cw_max = 0x03FF;
  3086. break;
  3087. default:
  3088. B43_WARN_ON(1);
  3089. }
  3090. }
  3091. }
  3092. /* Initialize the core's QOS capabilities */
  3093. static void b43_qos_init(struct b43_wldev *dev)
  3094. {
  3095. if (!dev->qos_enabled) {
  3096. /* Disable QOS support. */
  3097. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3098. b43_write16(dev, B43_MMIO_IFSCTL,
  3099. b43_read16(dev, B43_MMIO_IFSCTL)
  3100. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3101. b43dbg(dev->wl, "QoS disabled\n");
  3102. return;
  3103. }
  3104. /* Upload the current QOS parameters. */
  3105. b43_qos_upload_all(dev);
  3106. /* Enable QOS support. */
  3107. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3108. b43_write16(dev, B43_MMIO_IFSCTL,
  3109. b43_read16(dev, B43_MMIO_IFSCTL)
  3110. | B43_MMIO_IFSCTL_USE_EDCF);
  3111. b43dbg(dev->wl, "QoS enabled\n");
  3112. }
  3113. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  3114. const struct ieee80211_tx_queue_params *params)
  3115. {
  3116. struct b43_wl *wl = hw_to_b43_wl(hw);
  3117. struct b43_wldev *dev;
  3118. unsigned int queue = (unsigned int)_queue;
  3119. int err = -ENODEV;
  3120. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3121. /* Queue not available or don't support setting
  3122. * params on this queue. Return success to not
  3123. * confuse mac80211. */
  3124. return 0;
  3125. }
  3126. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3127. ARRAY_SIZE(wl->qos_params));
  3128. mutex_lock(&wl->mutex);
  3129. dev = wl->current_dev;
  3130. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3131. goto out_unlock;
  3132. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3133. b43_mac_suspend(dev);
  3134. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3135. b43_qos_shm_offsets[queue]);
  3136. b43_mac_enable(dev);
  3137. err = 0;
  3138. out_unlock:
  3139. mutex_unlock(&wl->mutex);
  3140. return err;
  3141. }
  3142. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3143. struct ieee80211_low_level_stats *stats)
  3144. {
  3145. struct b43_wl *wl = hw_to_b43_wl(hw);
  3146. mutex_lock(&wl->mutex);
  3147. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3148. mutex_unlock(&wl->mutex);
  3149. return 0;
  3150. }
  3151. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  3152. {
  3153. struct b43_wl *wl = hw_to_b43_wl(hw);
  3154. struct b43_wldev *dev;
  3155. u64 tsf;
  3156. mutex_lock(&wl->mutex);
  3157. dev = wl->current_dev;
  3158. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3159. b43_tsf_read(dev, &tsf);
  3160. else
  3161. tsf = 0;
  3162. mutex_unlock(&wl->mutex);
  3163. return tsf;
  3164. }
  3165. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  3166. {
  3167. struct b43_wl *wl = hw_to_b43_wl(hw);
  3168. struct b43_wldev *dev;
  3169. mutex_lock(&wl->mutex);
  3170. dev = wl->current_dev;
  3171. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3172. b43_tsf_write(dev, tsf);
  3173. mutex_unlock(&wl->mutex);
  3174. }
  3175. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3176. {
  3177. u32 tmp;
  3178. switch (dev->dev->bus_type) {
  3179. #ifdef CONFIG_B43_BCMA
  3180. case B43_BUS_BCMA:
  3181. b43err(dev->wl,
  3182. "Putting PHY into reset not supported on BCMA\n");
  3183. break;
  3184. #endif
  3185. #ifdef CONFIG_B43_SSB
  3186. case B43_BUS_SSB:
  3187. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3188. tmp &= ~B43_TMSLOW_GMODE;
  3189. tmp |= B43_TMSLOW_PHYRESET;
  3190. tmp |= SSB_TMSLOW_FGC;
  3191. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3192. msleep(1);
  3193. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3194. tmp &= ~SSB_TMSLOW_FGC;
  3195. tmp |= B43_TMSLOW_PHYRESET;
  3196. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3197. msleep(1);
  3198. break;
  3199. #endif
  3200. }
  3201. }
  3202. static const char *band_to_string(enum ieee80211_band band)
  3203. {
  3204. switch (band) {
  3205. case IEEE80211_BAND_5GHZ:
  3206. return "5";
  3207. case IEEE80211_BAND_2GHZ:
  3208. return "2.4";
  3209. default:
  3210. break;
  3211. }
  3212. B43_WARN_ON(1);
  3213. return "";
  3214. }
  3215. /* Expects wl->mutex locked */
  3216. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3217. {
  3218. struct b43_wldev *up_dev = NULL;
  3219. struct b43_wldev *down_dev;
  3220. struct b43_wldev *d;
  3221. int err;
  3222. bool uninitialized_var(gmode);
  3223. int prev_status;
  3224. /* Find a device and PHY which supports the band. */
  3225. list_for_each_entry(d, &wl->devlist, list) {
  3226. switch (chan->band) {
  3227. case IEEE80211_BAND_5GHZ:
  3228. if (d->phy.supports_5ghz) {
  3229. up_dev = d;
  3230. gmode = 0;
  3231. }
  3232. break;
  3233. case IEEE80211_BAND_2GHZ:
  3234. if (d->phy.supports_2ghz) {
  3235. up_dev = d;
  3236. gmode = 1;
  3237. }
  3238. break;
  3239. default:
  3240. B43_WARN_ON(1);
  3241. return -EINVAL;
  3242. }
  3243. if (up_dev)
  3244. break;
  3245. }
  3246. if (!up_dev) {
  3247. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3248. band_to_string(chan->band));
  3249. return -ENODEV;
  3250. }
  3251. if ((up_dev == wl->current_dev) &&
  3252. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3253. /* This device is already running. */
  3254. return 0;
  3255. }
  3256. b43dbg(wl, "Switching to %s-GHz band\n",
  3257. band_to_string(chan->band));
  3258. down_dev = wl->current_dev;
  3259. prev_status = b43_status(down_dev);
  3260. /* Shutdown the currently running core. */
  3261. if (prev_status >= B43_STAT_STARTED)
  3262. down_dev = b43_wireless_core_stop(down_dev);
  3263. if (prev_status >= B43_STAT_INITIALIZED)
  3264. b43_wireless_core_exit(down_dev);
  3265. if (down_dev != up_dev) {
  3266. /* We switch to a different core, so we put PHY into
  3267. * RESET on the old core. */
  3268. b43_put_phy_into_reset(down_dev);
  3269. }
  3270. /* Now start the new core. */
  3271. up_dev->phy.gmode = gmode;
  3272. if (prev_status >= B43_STAT_INITIALIZED) {
  3273. err = b43_wireless_core_init(up_dev);
  3274. if (err) {
  3275. b43err(wl, "Fatal: Could not initialize device for "
  3276. "selected %s-GHz band\n",
  3277. band_to_string(chan->band));
  3278. goto init_failure;
  3279. }
  3280. }
  3281. if (prev_status >= B43_STAT_STARTED) {
  3282. err = b43_wireless_core_start(up_dev);
  3283. if (err) {
  3284. b43err(wl, "Fatal: Coult not start device for "
  3285. "selected %s-GHz band\n",
  3286. band_to_string(chan->band));
  3287. b43_wireless_core_exit(up_dev);
  3288. goto init_failure;
  3289. }
  3290. }
  3291. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3292. wl->current_dev = up_dev;
  3293. return 0;
  3294. init_failure:
  3295. /* Whoops, failed to init the new core. No core is operating now. */
  3296. wl->current_dev = NULL;
  3297. return err;
  3298. }
  3299. /* Write the short and long frame retry limit values. */
  3300. static void b43_set_retry_limits(struct b43_wldev *dev,
  3301. unsigned int short_retry,
  3302. unsigned int long_retry)
  3303. {
  3304. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3305. * the chip-internal counter. */
  3306. short_retry = min(short_retry, (unsigned int)0xF);
  3307. long_retry = min(long_retry, (unsigned int)0xF);
  3308. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3309. short_retry);
  3310. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3311. long_retry);
  3312. }
  3313. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3314. {
  3315. struct b43_wl *wl = hw_to_b43_wl(hw);
  3316. struct b43_wldev *dev;
  3317. struct b43_phy *phy;
  3318. struct ieee80211_conf *conf = &hw->conf;
  3319. int antenna;
  3320. int err = 0;
  3321. bool reload_bss = false;
  3322. mutex_lock(&wl->mutex);
  3323. dev = wl->current_dev;
  3324. /* Switch the band (if necessary). This might change the active core. */
  3325. err = b43_switch_band(wl, conf->channel);
  3326. if (err)
  3327. goto out_unlock_mutex;
  3328. /* Need to reload all settings if the core changed */
  3329. if (dev != wl->current_dev) {
  3330. dev = wl->current_dev;
  3331. changed = ~0;
  3332. reload_bss = true;
  3333. }
  3334. phy = &dev->phy;
  3335. if (conf_is_ht(conf))
  3336. phy->is_40mhz =
  3337. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3338. else
  3339. phy->is_40mhz = false;
  3340. b43_mac_suspend(dev);
  3341. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3342. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3343. conf->long_frame_max_tx_count);
  3344. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3345. if (!changed)
  3346. goto out_mac_enable;
  3347. /* Switch to the requested channel.
  3348. * The firmware takes care of races with the TX handler. */
  3349. if (conf->channel->hw_value != phy->channel)
  3350. b43_switch_channel(dev, conf->channel->hw_value);
  3351. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3352. /* Adjust the desired TX power level. */
  3353. if (conf->power_level != 0) {
  3354. if (conf->power_level != phy->desired_txpower) {
  3355. phy->desired_txpower = conf->power_level;
  3356. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3357. B43_TXPWR_IGNORE_TSSI);
  3358. }
  3359. }
  3360. /* Antennas for RX and management frame TX. */
  3361. antenna = B43_ANTENNA_DEFAULT;
  3362. b43_mgmtframe_txantenna(dev, antenna);
  3363. antenna = B43_ANTENNA_DEFAULT;
  3364. if (phy->ops->set_rx_antenna)
  3365. phy->ops->set_rx_antenna(dev, antenna);
  3366. if (wl->radio_enabled != phy->radio_on) {
  3367. if (wl->radio_enabled) {
  3368. b43_software_rfkill(dev, false);
  3369. b43info(dev->wl, "Radio turned on by software\n");
  3370. if (!dev->radio_hw_enable) {
  3371. b43info(dev->wl, "The hardware RF-kill button "
  3372. "still turns the radio physically off. "
  3373. "Press the button to turn it on.\n");
  3374. }
  3375. } else {
  3376. b43_software_rfkill(dev, true);
  3377. b43info(dev->wl, "Radio turned off by software\n");
  3378. }
  3379. }
  3380. out_mac_enable:
  3381. b43_mac_enable(dev);
  3382. out_unlock_mutex:
  3383. mutex_unlock(&wl->mutex);
  3384. if (wl->vif && reload_bss)
  3385. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3386. return err;
  3387. }
  3388. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3389. {
  3390. struct ieee80211_supported_band *sband =
  3391. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3392. struct ieee80211_rate *rate;
  3393. int i;
  3394. u16 basic, direct, offset, basic_offset, rateptr;
  3395. for (i = 0; i < sband->n_bitrates; i++) {
  3396. rate = &sband->bitrates[i];
  3397. if (b43_is_cck_rate(rate->hw_value)) {
  3398. direct = B43_SHM_SH_CCKDIRECT;
  3399. basic = B43_SHM_SH_CCKBASIC;
  3400. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3401. offset &= 0xF;
  3402. } else {
  3403. direct = B43_SHM_SH_OFDMDIRECT;
  3404. basic = B43_SHM_SH_OFDMBASIC;
  3405. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3406. offset &= 0xF;
  3407. }
  3408. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3409. if (b43_is_cck_rate(rate->hw_value)) {
  3410. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3411. basic_offset &= 0xF;
  3412. } else {
  3413. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3414. basic_offset &= 0xF;
  3415. }
  3416. /*
  3417. * Get the pointer that we need to point to
  3418. * from the direct map
  3419. */
  3420. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3421. direct + 2 * basic_offset);
  3422. /* and write it to the basic map */
  3423. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3424. rateptr);
  3425. }
  3426. }
  3427. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3428. struct ieee80211_vif *vif,
  3429. struct ieee80211_bss_conf *conf,
  3430. u32 changed)
  3431. {
  3432. struct b43_wl *wl = hw_to_b43_wl(hw);
  3433. struct b43_wldev *dev;
  3434. mutex_lock(&wl->mutex);
  3435. dev = wl->current_dev;
  3436. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3437. goto out_unlock_mutex;
  3438. B43_WARN_ON(wl->vif != vif);
  3439. if (changed & BSS_CHANGED_BSSID) {
  3440. if (conf->bssid)
  3441. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3442. else
  3443. memset(wl->bssid, 0, ETH_ALEN);
  3444. }
  3445. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3446. if (changed & BSS_CHANGED_BEACON &&
  3447. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3448. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3449. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3450. b43_update_templates(wl);
  3451. if (changed & BSS_CHANGED_BSSID)
  3452. b43_write_mac_bssid_templates(dev);
  3453. }
  3454. b43_mac_suspend(dev);
  3455. /* Update templates for AP/mesh mode. */
  3456. if (changed & BSS_CHANGED_BEACON_INT &&
  3457. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3458. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3459. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3460. conf->beacon_int)
  3461. b43_set_beacon_int(dev, conf->beacon_int);
  3462. if (changed & BSS_CHANGED_BASIC_RATES)
  3463. b43_update_basic_rates(dev, conf->basic_rates);
  3464. if (changed & BSS_CHANGED_ERP_SLOT) {
  3465. if (conf->use_short_slot)
  3466. b43_short_slot_timing_enable(dev);
  3467. else
  3468. b43_short_slot_timing_disable(dev);
  3469. }
  3470. b43_mac_enable(dev);
  3471. out_unlock_mutex:
  3472. mutex_unlock(&wl->mutex);
  3473. }
  3474. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3475. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3476. struct ieee80211_key_conf *key)
  3477. {
  3478. struct b43_wl *wl = hw_to_b43_wl(hw);
  3479. struct b43_wldev *dev;
  3480. u8 algorithm;
  3481. u8 index;
  3482. int err;
  3483. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3484. if (modparam_nohwcrypt)
  3485. return -ENOSPC; /* User disabled HW-crypto */
  3486. mutex_lock(&wl->mutex);
  3487. dev = wl->current_dev;
  3488. err = -ENODEV;
  3489. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3490. goto out_unlock;
  3491. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3492. /* We don't have firmware for the crypto engine.
  3493. * Must use software-crypto. */
  3494. err = -EOPNOTSUPP;
  3495. goto out_unlock;
  3496. }
  3497. err = -EINVAL;
  3498. switch (key->cipher) {
  3499. case WLAN_CIPHER_SUITE_WEP40:
  3500. algorithm = B43_SEC_ALGO_WEP40;
  3501. break;
  3502. case WLAN_CIPHER_SUITE_WEP104:
  3503. algorithm = B43_SEC_ALGO_WEP104;
  3504. break;
  3505. case WLAN_CIPHER_SUITE_TKIP:
  3506. algorithm = B43_SEC_ALGO_TKIP;
  3507. break;
  3508. case WLAN_CIPHER_SUITE_CCMP:
  3509. algorithm = B43_SEC_ALGO_AES;
  3510. break;
  3511. default:
  3512. B43_WARN_ON(1);
  3513. goto out_unlock;
  3514. }
  3515. index = (u8) (key->keyidx);
  3516. if (index > 3)
  3517. goto out_unlock;
  3518. switch (cmd) {
  3519. case SET_KEY:
  3520. if (algorithm == B43_SEC_ALGO_TKIP &&
  3521. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3522. !modparam_hwtkip)) {
  3523. /* We support only pairwise key */
  3524. err = -EOPNOTSUPP;
  3525. goto out_unlock;
  3526. }
  3527. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3528. if (WARN_ON(!sta)) {
  3529. err = -EOPNOTSUPP;
  3530. goto out_unlock;
  3531. }
  3532. /* Pairwise key with an assigned MAC address. */
  3533. err = b43_key_write(dev, -1, algorithm,
  3534. key->key, key->keylen,
  3535. sta->addr, key);
  3536. } else {
  3537. /* Group key */
  3538. err = b43_key_write(dev, index, algorithm,
  3539. key->key, key->keylen, NULL, key);
  3540. }
  3541. if (err)
  3542. goto out_unlock;
  3543. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3544. algorithm == B43_SEC_ALGO_WEP104) {
  3545. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3546. } else {
  3547. b43_hf_write(dev,
  3548. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3549. }
  3550. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3551. if (algorithm == B43_SEC_ALGO_TKIP)
  3552. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3553. break;
  3554. case DISABLE_KEY: {
  3555. err = b43_key_clear(dev, key->hw_key_idx);
  3556. if (err)
  3557. goto out_unlock;
  3558. break;
  3559. }
  3560. default:
  3561. B43_WARN_ON(1);
  3562. }
  3563. out_unlock:
  3564. if (!err) {
  3565. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3566. "mac: %pM\n",
  3567. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3568. sta ? sta->addr : bcast_addr);
  3569. b43_dump_keymemory(dev);
  3570. }
  3571. mutex_unlock(&wl->mutex);
  3572. return err;
  3573. }
  3574. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3575. unsigned int changed, unsigned int *fflags,
  3576. u64 multicast)
  3577. {
  3578. struct b43_wl *wl = hw_to_b43_wl(hw);
  3579. struct b43_wldev *dev;
  3580. mutex_lock(&wl->mutex);
  3581. dev = wl->current_dev;
  3582. if (!dev) {
  3583. *fflags = 0;
  3584. goto out_unlock;
  3585. }
  3586. *fflags &= FIF_PROMISC_IN_BSS |
  3587. FIF_ALLMULTI |
  3588. FIF_FCSFAIL |
  3589. FIF_PLCPFAIL |
  3590. FIF_CONTROL |
  3591. FIF_OTHER_BSS |
  3592. FIF_BCN_PRBRESP_PROMISC;
  3593. changed &= FIF_PROMISC_IN_BSS |
  3594. FIF_ALLMULTI |
  3595. FIF_FCSFAIL |
  3596. FIF_PLCPFAIL |
  3597. FIF_CONTROL |
  3598. FIF_OTHER_BSS |
  3599. FIF_BCN_PRBRESP_PROMISC;
  3600. wl->filter_flags = *fflags;
  3601. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3602. b43_adjust_opmode(dev);
  3603. out_unlock:
  3604. mutex_unlock(&wl->mutex);
  3605. }
  3606. /* Locking: wl->mutex
  3607. * Returns the current dev. This might be different from the passed in dev,
  3608. * because the core might be gone away while we unlocked the mutex. */
  3609. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3610. {
  3611. struct b43_wl *wl = dev->wl;
  3612. struct b43_wldev *orig_dev;
  3613. u32 mask;
  3614. redo:
  3615. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3616. return dev;
  3617. /* Cancel work. Unlock to avoid deadlocks. */
  3618. mutex_unlock(&wl->mutex);
  3619. cancel_delayed_work_sync(&dev->periodic_work);
  3620. cancel_work_sync(&wl->tx_work);
  3621. mutex_lock(&wl->mutex);
  3622. dev = wl->current_dev;
  3623. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3624. /* Whoops, aliens ate up the device while we were unlocked. */
  3625. return dev;
  3626. }
  3627. /* Disable interrupts on the device. */
  3628. b43_set_status(dev, B43_STAT_INITIALIZED);
  3629. if (b43_bus_host_is_sdio(dev->dev)) {
  3630. /* wl->mutex is locked. That is enough. */
  3631. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3632. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3633. } else {
  3634. spin_lock_irq(&wl->hardirq_lock);
  3635. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3636. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3637. spin_unlock_irq(&wl->hardirq_lock);
  3638. }
  3639. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3640. orig_dev = dev;
  3641. mutex_unlock(&wl->mutex);
  3642. if (b43_bus_host_is_sdio(dev->dev)) {
  3643. b43_sdio_free_irq(dev);
  3644. } else {
  3645. synchronize_irq(dev->dev->irq);
  3646. free_irq(dev->dev->irq, dev);
  3647. }
  3648. mutex_lock(&wl->mutex);
  3649. dev = wl->current_dev;
  3650. if (!dev)
  3651. return dev;
  3652. if (dev != orig_dev) {
  3653. if (b43_status(dev) >= B43_STAT_STARTED)
  3654. goto redo;
  3655. return dev;
  3656. }
  3657. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3658. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3659. /* Drain the TX queue */
  3660. while (skb_queue_len(&wl->tx_queue))
  3661. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3662. b43_mac_suspend(dev);
  3663. b43_leds_exit(dev);
  3664. b43dbg(wl, "Wireless interface stopped\n");
  3665. return dev;
  3666. }
  3667. /* Locking: wl->mutex */
  3668. static int b43_wireless_core_start(struct b43_wldev *dev)
  3669. {
  3670. int err;
  3671. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3672. drain_txstatus_queue(dev);
  3673. if (b43_bus_host_is_sdio(dev->dev)) {
  3674. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3675. if (err) {
  3676. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3677. goto out;
  3678. }
  3679. } else {
  3680. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3681. b43_interrupt_thread_handler,
  3682. IRQF_SHARED, KBUILD_MODNAME, dev);
  3683. if (err) {
  3684. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3685. dev->dev->irq);
  3686. goto out;
  3687. }
  3688. }
  3689. /* We are ready to run. */
  3690. ieee80211_wake_queues(dev->wl->hw);
  3691. b43_set_status(dev, B43_STAT_STARTED);
  3692. /* Start data flow (TX/RX). */
  3693. b43_mac_enable(dev);
  3694. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3695. /* Start maintenance work */
  3696. b43_periodic_tasks_setup(dev);
  3697. b43_leds_init(dev);
  3698. b43dbg(dev->wl, "Wireless interface started\n");
  3699. out:
  3700. return err;
  3701. }
  3702. /* Get PHY and RADIO versioning numbers */
  3703. static int b43_phy_versioning(struct b43_wldev *dev)
  3704. {
  3705. struct b43_phy *phy = &dev->phy;
  3706. u32 tmp;
  3707. u8 analog_type;
  3708. u8 phy_type;
  3709. u8 phy_rev;
  3710. u16 radio_manuf;
  3711. u16 radio_ver;
  3712. u16 radio_rev;
  3713. int unsupported = 0;
  3714. /* Get PHY versioning */
  3715. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3716. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3717. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3718. phy_rev = (tmp & B43_PHYVER_VERSION);
  3719. switch (phy_type) {
  3720. case B43_PHYTYPE_A:
  3721. if (phy_rev >= 4)
  3722. unsupported = 1;
  3723. break;
  3724. case B43_PHYTYPE_B:
  3725. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3726. && phy_rev != 7)
  3727. unsupported = 1;
  3728. break;
  3729. case B43_PHYTYPE_G:
  3730. if (phy_rev > 9)
  3731. unsupported = 1;
  3732. break;
  3733. #ifdef CONFIG_B43_PHY_N
  3734. case B43_PHYTYPE_N:
  3735. if (phy_rev > 9)
  3736. unsupported = 1;
  3737. break;
  3738. #endif
  3739. #ifdef CONFIG_B43_PHY_LP
  3740. case B43_PHYTYPE_LP:
  3741. if (phy_rev > 2)
  3742. unsupported = 1;
  3743. break;
  3744. #endif
  3745. #ifdef CONFIG_B43_PHY_HT
  3746. case B43_PHYTYPE_HT:
  3747. if (phy_rev > 1)
  3748. unsupported = 1;
  3749. break;
  3750. #endif
  3751. #ifdef CONFIG_B43_PHY_LCN
  3752. case B43_PHYTYPE_LCN:
  3753. if (phy_rev > 1)
  3754. unsupported = 1;
  3755. break;
  3756. #endif
  3757. default:
  3758. unsupported = 1;
  3759. }
  3760. if (unsupported) {
  3761. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3762. "(Analog %u, Type %u, Revision %u)\n",
  3763. analog_type, phy_type, phy_rev);
  3764. return -EOPNOTSUPP;
  3765. }
  3766. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3767. analog_type, phy_type, phy_rev);
  3768. /* Get RADIO versioning */
  3769. if (dev->dev->core_rev >= 24) {
  3770. u16 radio24[3];
  3771. for (tmp = 0; tmp < 3; tmp++) {
  3772. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3773. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3774. }
  3775. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3776. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3777. radio_manuf = 0x17F;
  3778. radio_ver = (radio24[2] << 8) | radio24[1];
  3779. radio_rev = (radio24[0] & 0xF);
  3780. } else {
  3781. if (dev->dev->chip_id == 0x4317) {
  3782. if (dev->dev->chip_rev == 0)
  3783. tmp = 0x3205017F;
  3784. else if (dev->dev->chip_rev == 1)
  3785. tmp = 0x4205017F;
  3786. else
  3787. tmp = 0x5205017F;
  3788. } else {
  3789. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3790. B43_RADIOCTL_ID);
  3791. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3792. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3793. B43_RADIOCTL_ID);
  3794. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3795. << 16;
  3796. }
  3797. radio_manuf = (tmp & 0x00000FFF);
  3798. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3799. radio_rev = (tmp & 0xF0000000) >> 28;
  3800. }
  3801. if (radio_manuf != 0x17F /* Broadcom */)
  3802. unsupported = 1;
  3803. switch (phy_type) {
  3804. case B43_PHYTYPE_A:
  3805. if (radio_ver != 0x2060)
  3806. unsupported = 1;
  3807. if (radio_rev != 1)
  3808. unsupported = 1;
  3809. if (radio_manuf != 0x17F)
  3810. unsupported = 1;
  3811. break;
  3812. case B43_PHYTYPE_B:
  3813. if ((radio_ver & 0xFFF0) != 0x2050)
  3814. unsupported = 1;
  3815. break;
  3816. case B43_PHYTYPE_G:
  3817. if (radio_ver != 0x2050)
  3818. unsupported = 1;
  3819. break;
  3820. case B43_PHYTYPE_N:
  3821. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3822. unsupported = 1;
  3823. break;
  3824. case B43_PHYTYPE_LP:
  3825. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3826. unsupported = 1;
  3827. break;
  3828. case B43_PHYTYPE_HT:
  3829. if (radio_ver != 0x2059)
  3830. unsupported = 1;
  3831. break;
  3832. case B43_PHYTYPE_LCN:
  3833. if (radio_ver != 0x2064)
  3834. unsupported = 1;
  3835. break;
  3836. default:
  3837. B43_WARN_ON(1);
  3838. }
  3839. if (unsupported) {
  3840. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3841. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3842. radio_manuf, radio_ver, radio_rev);
  3843. return -EOPNOTSUPP;
  3844. }
  3845. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3846. radio_manuf, radio_ver, radio_rev);
  3847. phy->radio_manuf = radio_manuf;
  3848. phy->radio_ver = radio_ver;
  3849. phy->radio_rev = radio_rev;
  3850. phy->analog = analog_type;
  3851. phy->type = phy_type;
  3852. phy->rev = phy_rev;
  3853. return 0;
  3854. }
  3855. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3856. struct b43_phy *phy)
  3857. {
  3858. phy->hardware_power_control = !!modparam_hwpctl;
  3859. phy->next_txpwr_check_time = jiffies;
  3860. /* PHY TX errors counter. */
  3861. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3862. #if B43_DEBUG
  3863. phy->phy_locked = 0;
  3864. phy->radio_locked = 0;
  3865. #endif
  3866. }
  3867. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3868. {
  3869. dev->dfq_valid = 0;
  3870. /* Assume the radio is enabled. If it's not enabled, the state will
  3871. * immediately get fixed on the first periodic work run. */
  3872. dev->radio_hw_enable = 1;
  3873. /* Stats */
  3874. memset(&dev->stats, 0, sizeof(dev->stats));
  3875. setup_struct_phy_for_init(dev, &dev->phy);
  3876. /* IRQ related flags */
  3877. dev->irq_reason = 0;
  3878. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3879. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3880. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3881. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3882. dev->mac_suspended = 1;
  3883. /* Noise calculation context */
  3884. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3885. }
  3886. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3887. {
  3888. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3889. u64 hf;
  3890. if (!modparam_btcoex)
  3891. return;
  3892. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3893. return;
  3894. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3895. return;
  3896. hf = b43_hf_read(dev);
  3897. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3898. hf |= B43_HF_BTCOEXALT;
  3899. else
  3900. hf |= B43_HF_BTCOEX;
  3901. b43_hf_write(dev, hf);
  3902. }
  3903. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3904. {
  3905. if (!modparam_btcoex)
  3906. return;
  3907. //TODO
  3908. }
  3909. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3910. {
  3911. struct ssb_bus *bus;
  3912. u32 tmp;
  3913. if (dev->dev->bus_type != B43_BUS_SSB)
  3914. return;
  3915. bus = dev->dev->sdev->bus;
  3916. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3917. (bus->chip_id == 0x4312)) {
  3918. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3919. tmp &= ~SSB_IMCFGLO_REQTO;
  3920. tmp &= ~SSB_IMCFGLO_SERTO;
  3921. tmp |= 0x3;
  3922. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3923. ssb_commit_settings(bus);
  3924. }
  3925. }
  3926. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3927. {
  3928. u16 pu_delay;
  3929. /* The time value is in microseconds. */
  3930. if (dev->phy.type == B43_PHYTYPE_A)
  3931. pu_delay = 3700;
  3932. else
  3933. pu_delay = 1050;
  3934. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3935. pu_delay = 500;
  3936. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3937. pu_delay = max(pu_delay, (u16)2400);
  3938. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3939. }
  3940. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3941. static void b43_set_pretbtt(struct b43_wldev *dev)
  3942. {
  3943. u16 pretbtt;
  3944. /* The time value is in microseconds. */
  3945. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3946. pretbtt = 2;
  3947. } else {
  3948. if (dev->phy.type == B43_PHYTYPE_A)
  3949. pretbtt = 120;
  3950. else
  3951. pretbtt = 250;
  3952. }
  3953. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3954. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3955. }
  3956. /* Shutdown a wireless core */
  3957. /* Locking: wl->mutex */
  3958. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3959. {
  3960. u32 macctl;
  3961. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3962. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3963. return;
  3964. /* Unregister HW RNG driver */
  3965. b43_rng_exit(dev->wl);
  3966. b43_set_status(dev, B43_STAT_UNINIT);
  3967. /* Stop the microcode PSM. */
  3968. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3969. macctl &= ~B43_MACCTL_PSM_RUN;
  3970. macctl |= B43_MACCTL_PSM_JMP0;
  3971. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3972. b43_dma_free(dev);
  3973. b43_pio_free(dev);
  3974. b43_chip_exit(dev);
  3975. dev->phy.ops->switch_analog(dev, 0);
  3976. if (dev->wl->current_beacon) {
  3977. dev_kfree_skb_any(dev->wl->current_beacon);
  3978. dev->wl->current_beacon = NULL;
  3979. }
  3980. b43_device_disable(dev, 0);
  3981. b43_bus_may_powerdown(dev);
  3982. }
  3983. /* Initialize a wireless core */
  3984. static int b43_wireless_core_init(struct b43_wldev *dev)
  3985. {
  3986. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3987. struct b43_phy *phy = &dev->phy;
  3988. int err;
  3989. u64 hf;
  3990. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3991. err = b43_bus_powerup(dev, 0);
  3992. if (err)
  3993. goto out;
  3994. if (!b43_device_is_enabled(dev))
  3995. b43_wireless_core_reset(dev, phy->gmode);
  3996. /* Reset all data structures. */
  3997. setup_struct_wldev_for_init(dev);
  3998. phy->ops->prepare_structs(dev);
  3999. /* Enable IRQ routing to this device. */
  4000. switch (dev->dev->bus_type) {
  4001. #ifdef CONFIG_B43_BCMA
  4002. case B43_BUS_BCMA:
  4003. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
  4004. dev->dev->bdev, true);
  4005. break;
  4006. #endif
  4007. #ifdef CONFIG_B43_SSB
  4008. case B43_BUS_SSB:
  4009. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4010. dev->dev->sdev);
  4011. break;
  4012. #endif
  4013. }
  4014. b43_imcfglo_timeouts_workaround(dev);
  4015. b43_bluetooth_coext_disable(dev);
  4016. if (phy->ops->prepare_hardware) {
  4017. err = phy->ops->prepare_hardware(dev);
  4018. if (err)
  4019. goto err_busdown;
  4020. }
  4021. err = b43_chip_init(dev);
  4022. if (err)
  4023. goto err_busdown;
  4024. b43_shm_write16(dev, B43_SHM_SHARED,
  4025. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4026. hf = b43_hf_read(dev);
  4027. if (phy->type == B43_PHYTYPE_G) {
  4028. hf |= B43_HF_SYMW;
  4029. if (phy->rev == 1)
  4030. hf |= B43_HF_GDCW;
  4031. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4032. hf |= B43_HF_OFDMPABOOST;
  4033. }
  4034. if (phy->radio_ver == 0x2050) {
  4035. if (phy->radio_rev == 6)
  4036. hf |= B43_HF_4318TSSI;
  4037. if (phy->radio_rev < 6)
  4038. hf |= B43_HF_VCORECALC;
  4039. }
  4040. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4041. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4042. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4043. if (dev->dev->bus_type == B43_BUS_SSB &&
  4044. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4045. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4046. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4047. #endif
  4048. hf &= ~B43_HF_SKCFPUP;
  4049. b43_hf_write(dev, hf);
  4050. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4051. B43_DEFAULT_LONG_RETRY_LIMIT);
  4052. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4053. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4054. /* Disable sending probe responses from firmware.
  4055. * Setting the MaxTime to one usec will always trigger
  4056. * a timeout, so we never send any probe resp.
  4057. * A timeout of zero is infinite. */
  4058. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4059. b43_rate_memory_init(dev);
  4060. b43_set_phytxctl_defaults(dev);
  4061. /* Minimum Contention Window */
  4062. if (phy->type == B43_PHYTYPE_B)
  4063. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4064. else
  4065. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4066. /* Maximum Contention Window */
  4067. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4068. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4069. b43_bus_host_is_sdio(dev->dev) ||
  4070. dev->use_pio) {
  4071. dev->__using_pio_transfers = 1;
  4072. err = b43_pio_init(dev);
  4073. } else {
  4074. dev->__using_pio_transfers = 0;
  4075. err = b43_dma_init(dev);
  4076. }
  4077. if (err)
  4078. goto err_chip_exit;
  4079. b43_qos_init(dev);
  4080. b43_set_synth_pu_delay(dev, 1);
  4081. b43_bluetooth_coext_enable(dev);
  4082. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4083. b43_upload_card_macaddress(dev);
  4084. b43_security_init(dev);
  4085. ieee80211_wake_queues(dev->wl->hw);
  4086. b43_set_status(dev, B43_STAT_INITIALIZED);
  4087. /* Register HW RNG driver */
  4088. b43_rng_init(dev->wl);
  4089. out:
  4090. return err;
  4091. err_chip_exit:
  4092. b43_chip_exit(dev);
  4093. err_busdown:
  4094. b43_bus_may_powerdown(dev);
  4095. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4096. return err;
  4097. }
  4098. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4099. struct ieee80211_vif *vif)
  4100. {
  4101. struct b43_wl *wl = hw_to_b43_wl(hw);
  4102. struct b43_wldev *dev;
  4103. int err = -EOPNOTSUPP;
  4104. /* TODO: allow WDS/AP devices to coexist */
  4105. if (vif->type != NL80211_IFTYPE_AP &&
  4106. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4107. vif->type != NL80211_IFTYPE_STATION &&
  4108. vif->type != NL80211_IFTYPE_WDS &&
  4109. vif->type != NL80211_IFTYPE_ADHOC)
  4110. return -EOPNOTSUPP;
  4111. mutex_lock(&wl->mutex);
  4112. if (wl->operating)
  4113. goto out_mutex_unlock;
  4114. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4115. dev = wl->current_dev;
  4116. wl->operating = 1;
  4117. wl->vif = vif;
  4118. wl->if_type = vif->type;
  4119. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4120. b43_adjust_opmode(dev);
  4121. b43_set_pretbtt(dev);
  4122. b43_set_synth_pu_delay(dev, 0);
  4123. b43_upload_card_macaddress(dev);
  4124. err = 0;
  4125. out_mutex_unlock:
  4126. mutex_unlock(&wl->mutex);
  4127. if (err == 0)
  4128. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4129. return err;
  4130. }
  4131. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4132. struct ieee80211_vif *vif)
  4133. {
  4134. struct b43_wl *wl = hw_to_b43_wl(hw);
  4135. struct b43_wldev *dev = wl->current_dev;
  4136. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4137. mutex_lock(&wl->mutex);
  4138. B43_WARN_ON(!wl->operating);
  4139. B43_WARN_ON(wl->vif != vif);
  4140. wl->vif = NULL;
  4141. wl->operating = 0;
  4142. b43_adjust_opmode(dev);
  4143. memset(wl->mac_addr, 0, ETH_ALEN);
  4144. b43_upload_card_macaddress(dev);
  4145. mutex_unlock(&wl->mutex);
  4146. }
  4147. static int b43_op_start(struct ieee80211_hw *hw)
  4148. {
  4149. struct b43_wl *wl = hw_to_b43_wl(hw);
  4150. struct b43_wldev *dev = wl->current_dev;
  4151. int did_init = 0;
  4152. int err = 0;
  4153. /* Kill all old instance specific information to make sure
  4154. * the card won't use it in the short timeframe between start
  4155. * and mac80211 reconfiguring it. */
  4156. memset(wl->bssid, 0, ETH_ALEN);
  4157. memset(wl->mac_addr, 0, ETH_ALEN);
  4158. wl->filter_flags = 0;
  4159. wl->radiotap_enabled = 0;
  4160. b43_qos_clear(wl);
  4161. wl->beacon0_uploaded = 0;
  4162. wl->beacon1_uploaded = 0;
  4163. wl->beacon_templates_virgin = 1;
  4164. wl->radio_enabled = 1;
  4165. mutex_lock(&wl->mutex);
  4166. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4167. err = b43_wireless_core_init(dev);
  4168. if (err)
  4169. goto out_mutex_unlock;
  4170. did_init = 1;
  4171. }
  4172. if (b43_status(dev) < B43_STAT_STARTED) {
  4173. err = b43_wireless_core_start(dev);
  4174. if (err) {
  4175. if (did_init)
  4176. b43_wireless_core_exit(dev);
  4177. goto out_mutex_unlock;
  4178. }
  4179. }
  4180. /* XXX: only do if device doesn't support rfkill irq */
  4181. wiphy_rfkill_start_polling(hw->wiphy);
  4182. out_mutex_unlock:
  4183. mutex_unlock(&wl->mutex);
  4184. /* reload configuration */
  4185. b43_op_config(hw, ~0);
  4186. return err;
  4187. }
  4188. static void b43_op_stop(struct ieee80211_hw *hw)
  4189. {
  4190. struct b43_wl *wl = hw_to_b43_wl(hw);
  4191. struct b43_wldev *dev = wl->current_dev;
  4192. cancel_work_sync(&(wl->beacon_update_trigger));
  4193. mutex_lock(&wl->mutex);
  4194. if (b43_status(dev) >= B43_STAT_STARTED) {
  4195. dev = b43_wireless_core_stop(dev);
  4196. if (!dev)
  4197. goto out_unlock;
  4198. }
  4199. b43_wireless_core_exit(dev);
  4200. wl->radio_enabled = 0;
  4201. out_unlock:
  4202. mutex_unlock(&wl->mutex);
  4203. cancel_work_sync(&(wl->txpower_adjust_work));
  4204. }
  4205. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4206. struct ieee80211_sta *sta, bool set)
  4207. {
  4208. struct b43_wl *wl = hw_to_b43_wl(hw);
  4209. /* FIXME: add locking */
  4210. b43_update_templates(wl);
  4211. return 0;
  4212. }
  4213. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4214. struct ieee80211_vif *vif,
  4215. enum sta_notify_cmd notify_cmd,
  4216. struct ieee80211_sta *sta)
  4217. {
  4218. struct b43_wl *wl = hw_to_b43_wl(hw);
  4219. B43_WARN_ON(!vif || wl->vif != vif);
  4220. }
  4221. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4222. {
  4223. struct b43_wl *wl = hw_to_b43_wl(hw);
  4224. struct b43_wldev *dev;
  4225. mutex_lock(&wl->mutex);
  4226. dev = wl->current_dev;
  4227. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4228. /* Disable CFP update during scan on other channels. */
  4229. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4230. }
  4231. mutex_unlock(&wl->mutex);
  4232. }
  4233. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4234. {
  4235. struct b43_wl *wl = hw_to_b43_wl(hw);
  4236. struct b43_wldev *dev;
  4237. mutex_lock(&wl->mutex);
  4238. dev = wl->current_dev;
  4239. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4240. /* Re-enable CFP update. */
  4241. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4242. }
  4243. mutex_unlock(&wl->mutex);
  4244. }
  4245. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4246. struct survey_info *survey)
  4247. {
  4248. struct b43_wl *wl = hw_to_b43_wl(hw);
  4249. struct b43_wldev *dev = wl->current_dev;
  4250. struct ieee80211_conf *conf = &hw->conf;
  4251. if (idx != 0)
  4252. return -ENOENT;
  4253. survey->channel = conf->channel;
  4254. survey->filled = SURVEY_INFO_NOISE_DBM;
  4255. survey->noise = dev->stats.link_noise;
  4256. return 0;
  4257. }
  4258. static const struct ieee80211_ops b43_hw_ops = {
  4259. .tx = b43_op_tx,
  4260. .conf_tx = b43_op_conf_tx,
  4261. .add_interface = b43_op_add_interface,
  4262. .remove_interface = b43_op_remove_interface,
  4263. .config = b43_op_config,
  4264. .bss_info_changed = b43_op_bss_info_changed,
  4265. .configure_filter = b43_op_configure_filter,
  4266. .set_key = b43_op_set_key,
  4267. .update_tkip_key = b43_op_update_tkip_key,
  4268. .get_stats = b43_op_get_stats,
  4269. .get_tsf = b43_op_get_tsf,
  4270. .set_tsf = b43_op_set_tsf,
  4271. .start = b43_op_start,
  4272. .stop = b43_op_stop,
  4273. .set_tim = b43_op_beacon_set_tim,
  4274. .sta_notify = b43_op_sta_notify,
  4275. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4276. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4277. .get_survey = b43_op_get_survey,
  4278. .rfkill_poll = b43_rfkill_poll,
  4279. };
  4280. /* Hard-reset the chip. Do not call this directly.
  4281. * Use b43_controller_restart()
  4282. */
  4283. static void b43_chip_reset(struct work_struct *work)
  4284. {
  4285. struct b43_wldev *dev =
  4286. container_of(work, struct b43_wldev, restart_work);
  4287. struct b43_wl *wl = dev->wl;
  4288. int err = 0;
  4289. int prev_status;
  4290. mutex_lock(&wl->mutex);
  4291. prev_status = b43_status(dev);
  4292. /* Bring the device down... */
  4293. if (prev_status >= B43_STAT_STARTED) {
  4294. dev = b43_wireless_core_stop(dev);
  4295. if (!dev) {
  4296. err = -ENODEV;
  4297. goto out;
  4298. }
  4299. }
  4300. if (prev_status >= B43_STAT_INITIALIZED)
  4301. b43_wireless_core_exit(dev);
  4302. /* ...and up again. */
  4303. if (prev_status >= B43_STAT_INITIALIZED) {
  4304. err = b43_wireless_core_init(dev);
  4305. if (err)
  4306. goto out;
  4307. }
  4308. if (prev_status >= B43_STAT_STARTED) {
  4309. err = b43_wireless_core_start(dev);
  4310. if (err) {
  4311. b43_wireless_core_exit(dev);
  4312. goto out;
  4313. }
  4314. }
  4315. out:
  4316. if (err)
  4317. wl->current_dev = NULL; /* Failed to init the dev. */
  4318. mutex_unlock(&wl->mutex);
  4319. if (err) {
  4320. b43err(wl, "Controller restart FAILED\n");
  4321. return;
  4322. }
  4323. /* reload configuration */
  4324. b43_op_config(wl->hw, ~0);
  4325. if (wl->vif)
  4326. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4327. b43info(wl, "Controller restarted\n");
  4328. }
  4329. static int b43_setup_bands(struct b43_wldev *dev,
  4330. bool have_2ghz_phy, bool have_5ghz_phy)
  4331. {
  4332. struct ieee80211_hw *hw = dev->wl->hw;
  4333. if (have_2ghz_phy)
  4334. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4335. if (dev->phy.type == B43_PHYTYPE_N) {
  4336. if (have_5ghz_phy)
  4337. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4338. } else {
  4339. if (have_5ghz_phy)
  4340. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4341. }
  4342. dev->phy.supports_2ghz = have_2ghz_phy;
  4343. dev->phy.supports_5ghz = have_5ghz_phy;
  4344. return 0;
  4345. }
  4346. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4347. {
  4348. /* We release firmware that late to not be required to re-request
  4349. * is all the time when we reinit the core. */
  4350. b43_release_firmware(dev);
  4351. b43_phy_free(dev);
  4352. }
  4353. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4354. {
  4355. struct b43_wl *wl = dev->wl;
  4356. struct pci_dev *pdev = NULL;
  4357. int err;
  4358. u32 tmp;
  4359. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4360. /* Do NOT do any device initialization here.
  4361. * Do it in wireless_core_init() instead.
  4362. * This function is for gathering basic information about the HW, only.
  4363. * Also some structs may be set up here. But most likely you want to have
  4364. * that in core_init(), too.
  4365. */
  4366. #ifdef CONFIG_B43_SSB
  4367. if (dev->dev->bus_type == B43_BUS_SSB &&
  4368. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4369. pdev = dev->dev->sdev->bus->host_pci;
  4370. #endif
  4371. err = b43_bus_powerup(dev, 0);
  4372. if (err) {
  4373. b43err(wl, "Bus powerup failed\n");
  4374. goto out;
  4375. }
  4376. /* Get the PHY type. */
  4377. switch (dev->dev->bus_type) {
  4378. #ifdef CONFIG_B43_BCMA
  4379. case B43_BUS_BCMA:
  4380. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4381. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4382. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4383. break;
  4384. #endif
  4385. #ifdef CONFIG_B43_SSB
  4386. case B43_BUS_SSB:
  4387. if (dev->dev->core_rev >= 5) {
  4388. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4389. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4390. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4391. } else
  4392. B43_WARN_ON(1);
  4393. break;
  4394. #endif
  4395. }
  4396. dev->phy.gmode = have_2ghz_phy;
  4397. dev->phy.radio_on = 1;
  4398. b43_wireless_core_reset(dev, dev->phy.gmode);
  4399. err = b43_phy_versioning(dev);
  4400. if (err)
  4401. goto err_powerdown;
  4402. /* Check if this device supports multiband. */
  4403. if (!pdev ||
  4404. (pdev->device != 0x4312 &&
  4405. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4406. /* No multiband support. */
  4407. have_2ghz_phy = 0;
  4408. have_5ghz_phy = 0;
  4409. switch (dev->phy.type) {
  4410. case B43_PHYTYPE_A:
  4411. have_5ghz_phy = 1;
  4412. break;
  4413. case B43_PHYTYPE_LP: //FIXME not always!
  4414. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4415. have_5ghz_phy = 1;
  4416. #endif
  4417. case B43_PHYTYPE_G:
  4418. case B43_PHYTYPE_N:
  4419. case B43_PHYTYPE_HT:
  4420. case B43_PHYTYPE_LCN:
  4421. have_2ghz_phy = 1;
  4422. break;
  4423. default:
  4424. B43_WARN_ON(1);
  4425. }
  4426. }
  4427. if (dev->phy.type == B43_PHYTYPE_A) {
  4428. /* FIXME */
  4429. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4430. err = -EOPNOTSUPP;
  4431. goto err_powerdown;
  4432. }
  4433. if (1 /* disable A-PHY */) {
  4434. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4435. if (dev->phy.type != B43_PHYTYPE_N &&
  4436. dev->phy.type != B43_PHYTYPE_LP) {
  4437. have_2ghz_phy = 1;
  4438. have_5ghz_phy = 0;
  4439. }
  4440. }
  4441. err = b43_phy_allocate(dev);
  4442. if (err)
  4443. goto err_powerdown;
  4444. dev->phy.gmode = have_2ghz_phy;
  4445. b43_wireless_core_reset(dev, dev->phy.gmode);
  4446. err = b43_validate_chipaccess(dev);
  4447. if (err)
  4448. goto err_phy_free;
  4449. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4450. if (err)
  4451. goto err_phy_free;
  4452. /* Now set some default "current_dev" */
  4453. if (!wl->current_dev)
  4454. wl->current_dev = dev;
  4455. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4456. dev->phy.ops->switch_analog(dev, 0);
  4457. b43_device_disable(dev, 0);
  4458. b43_bus_may_powerdown(dev);
  4459. out:
  4460. return err;
  4461. err_phy_free:
  4462. b43_phy_free(dev);
  4463. err_powerdown:
  4464. b43_bus_may_powerdown(dev);
  4465. return err;
  4466. }
  4467. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4468. {
  4469. struct b43_wldev *wldev;
  4470. struct b43_wl *wl;
  4471. /* Do not cancel ieee80211-workqueue based work here.
  4472. * See comment in b43_remove(). */
  4473. wldev = b43_bus_get_wldev(dev);
  4474. wl = wldev->wl;
  4475. b43_debugfs_remove_device(wldev);
  4476. b43_wireless_core_detach(wldev);
  4477. list_del(&wldev->list);
  4478. wl->nr_devs--;
  4479. b43_bus_set_wldev(dev, NULL);
  4480. kfree(wldev);
  4481. }
  4482. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4483. {
  4484. struct b43_wldev *wldev;
  4485. int err = -ENOMEM;
  4486. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4487. if (!wldev)
  4488. goto out;
  4489. wldev->use_pio = b43_modparam_pio;
  4490. wldev->dev = dev;
  4491. wldev->wl = wl;
  4492. b43_set_status(wldev, B43_STAT_UNINIT);
  4493. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4494. INIT_LIST_HEAD(&wldev->list);
  4495. err = b43_wireless_core_attach(wldev);
  4496. if (err)
  4497. goto err_kfree_wldev;
  4498. list_add(&wldev->list, &wl->devlist);
  4499. wl->nr_devs++;
  4500. b43_bus_set_wldev(dev, wldev);
  4501. b43_debugfs_add_device(wldev);
  4502. out:
  4503. return err;
  4504. err_kfree_wldev:
  4505. kfree(wldev);
  4506. return err;
  4507. }
  4508. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4509. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4510. (pdev->device == _device) && \
  4511. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4512. (pdev->subsystem_device == _subdevice) )
  4513. static void b43_sprom_fixup(struct ssb_bus *bus)
  4514. {
  4515. struct pci_dev *pdev;
  4516. /* boardflags workarounds */
  4517. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4518. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4519. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4520. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4521. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4522. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4523. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4524. pdev = bus->host_pci;
  4525. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4526. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4527. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4528. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4529. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4530. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4531. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4532. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4533. }
  4534. }
  4535. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4536. {
  4537. struct ieee80211_hw *hw = wl->hw;
  4538. ssb_set_devtypedata(dev->sdev, NULL);
  4539. ieee80211_free_hw(hw);
  4540. }
  4541. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4542. {
  4543. struct ssb_sprom *sprom = dev->bus_sprom;
  4544. struct ieee80211_hw *hw;
  4545. struct b43_wl *wl;
  4546. char chip_name[6];
  4547. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4548. if (!hw) {
  4549. b43err(NULL, "Could not allocate ieee80211 device\n");
  4550. return ERR_PTR(-ENOMEM);
  4551. }
  4552. wl = hw_to_b43_wl(hw);
  4553. /* fill hw info */
  4554. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4555. IEEE80211_HW_SIGNAL_DBM;
  4556. hw->wiphy->interface_modes =
  4557. BIT(NL80211_IFTYPE_AP) |
  4558. BIT(NL80211_IFTYPE_MESH_POINT) |
  4559. BIT(NL80211_IFTYPE_STATION) |
  4560. BIT(NL80211_IFTYPE_WDS) |
  4561. BIT(NL80211_IFTYPE_ADHOC);
  4562. hw->queues = modparam_qos ? 4 : 1;
  4563. wl->mac80211_initially_registered_queues = hw->queues;
  4564. hw->max_rates = 2;
  4565. SET_IEEE80211_DEV(hw, dev->dev);
  4566. if (is_valid_ether_addr(sprom->et1mac))
  4567. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4568. else
  4569. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4570. /* Initialize struct b43_wl */
  4571. wl->hw = hw;
  4572. mutex_init(&wl->mutex);
  4573. spin_lock_init(&wl->hardirq_lock);
  4574. INIT_LIST_HEAD(&wl->devlist);
  4575. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4576. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4577. INIT_WORK(&wl->tx_work, b43_tx_work);
  4578. skb_queue_head_init(&wl->tx_queue);
  4579. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4580. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4581. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4582. dev->core_rev);
  4583. return wl;
  4584. }
  4585. #ifdef CONFIG_B43_BCMA
  4586. static int b43_bcma_probe(struct bcma_device *core)
  4587. {
  4588. struct b43_bus_dev *dev;
  4589. struct b43_wl *wl;
  4590. int err;
  4591. dev = b43_bus_dev_bcma_init(core);
  4592. if (!dev)
  4593. return -ENODEV;
  4594. wl = b43_wireless_init(dev);
  4595. if (IS_ERR(wl)) {
  4596. err = PTR_ERR(wl);
  4597. goto bcma_out;
  4598. }
  4599. err = b43_one_core_attach(dev, wl);
  4600. if (err)
  4601. goto bcma_err_wireless_exit;
  4602. err = ieee80211_register_hw(wl->hw);
  4603. if (err)
  4604. goto bcma_err_one_core_detach;
  4605. b43_leds_register(wl->current_dev);
  4606. bcma_out:
  4607. return err;
  4608. bcma_err_one_core_detach:
  4609. b43_one_core_detach(dev);
  4610. bcma_err_wireless_exit:
  4611. ieee80211_free_hw(wl->hw);
  4612. return err;
  4613. }
  4614. static void b43_bcma_remove(struct bcma_device *core)
  4615. {
  4616. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4617. struct b43_wl *wl = wldev->wl;
  4618. /* We must cancel any work here before unregistering from ieee80211,
  4619. * as the ieee80211 unreg will destroy the workqueue. */
  4620. cancel_work_sync(&wldev->restart_work);
  4621. /* Restore the queues count before unregistering, because firmware detect
  4622. * might have modified it. Restoring is important, so the networking
  4623. * stack can properly free resources. */
  4624. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4625. b43_leds_stop(wldev);
  4626. ieee80211_unregister_hw(wl->hw);
  4627. b43_one_core_detach(wldev->dev);
  4628. b43_leds_unregister(wl);
  4629. ieee80211_free_hw(wl->hw);
  4630. }
  4631. static struct bcma_driver b43_bcma_driver = {
  4632. .name = KBUILD_MODNAME,
  4633. .id_table = b43_bcma_tbl,
  4634. .probe = b43_bcma_probe,
  4635. .remove = b43_bcma_remove,
  4636. };
  4637. #endif
  4638. #ifdef CONFIG_B43_SSB
  4639. static
  4640. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4641. {
  4642. struct b43_bus_dev *dev;
  4643. struct b43_wl *wl;
  4644. int err;
  4645. int first = 0;
  4646. dev = b43_bus_dev_ssb_init(sdev);
  4647. if (!dev)
  4648. return -ENOMEM;
  4649. wl = ssb_get_devtypedata(sdev);
  4650. if (!wl) {
  4651. /* Probing the first core. Must setup common struct b43_wl */
  4652. first = 1;
  4653. b43_sprom_fixup(sdev->bus);
  4654. wl = b43_wireless_init(dev);
  4655. if (IS_ERR(wl)) {
  4656. err = PTR_ERR(wl);
  4657. goto out;
  4658. }
  4659. ssb_set_devtypedata(sdev, wl);
  4660. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4661. }
  4662. err = b43_one_core_attach(dev, wl);
  4663. if (err)
  4664. goto err_wireless_exit;
  4665. if (first) {
  4666. err = ieee80211_register_hw(wl->hw);
  4667. if (err)
  4668. goto err_one_core_detach;
  4669. b43_leds_register(wl->current_dev);
  4670. }
  4671. out:
  4672. return err;
  4673. err_one_core_detach:
  4674. b43_one_core_detach(dev);
  4675. err_wireless_exit:
  4676. if (first)
  4677. b43_wireless_exit(dev, wl);
  4678. return err;
  4679. }
  4680. static void b43_ssb_remove(struct ssb_device *sdev)
  4681. {
  4682. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4683. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4684. struct b43_bus_dev *dev = wldev->dev;
  4685. /* We must cancel any work here before unregistering from ieee80211,
  4686. * as the ieee80211 unreg will destroy the workqueue. */
  4687. cancel_work_sync(&wldev->restart_work);
  4688. B43_WARN_ON(!wl);
  4689. if (wl->current_dev == wldev) {
  4690. /* Restore the queues count before unregistering, because firmware detect
  4691. * might have modified it. Restoring is important, so the networking
  4692. * stack can properly free resources. */
  4693. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4694. b43_leds_stop(wldev);
  4695. ieee80211_unregister_hw(wl->hw);
  4696. }
  4697. b43_one_core_detach(dev);
  4698. if (list_empty(&wl->devlist)) {
  4699. b43_leds_unregister(wl);
  4700. /* Last core on the chip unregistered.
  4701. * We can destroy common struct b43_wl.
  4702. */
  4703. b43_wireless_exit(dev, wl);
  4704. }
  4705. }
  4706. static struct ssb_driver b43_ssb_driver = {
  4707. .name = KBUILD_MODNAME,
  4708. .id_table = b43_ssb_tbl,
  4709. .probe = b43_ssb_probe,
  4710. .remove = b43_ssb_remove,
  4711. };
  4712. #endif /* CONFIG_B43_SSB */
  4713. /* Perform a hardware reset. This can be called from any context. */
  4714. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4715. {
  4716. /* Must avoid requeueing, if we are in shutdown. */
  4717. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4718. return;
  4719. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4720. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4721. }
  4722. static void b43_print_driverinfo(void)
  4723. {
  4724. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4725. *feat_leds = "", *feat_sdio = "";
  4726. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4727. feat_pci = "P";
  4728. #endif
  4729. #ifdef CONFIG_B43_PCMCIA
  4730. feat_pcmcia = "M";
  4731. #endif
  4732. #ifdef CONFIG_B43_PHY_N
  4733. feat_nphy = "N";
  4734. #endif
  4735. #ifdef CONFIG_B43_LEDS
  4736. feat_leds = "L";
  4737. #endif
  4738. #ifdef CONFIG_B43_SDIO
  4739. feat_sdio = "S";
  4740. #endif
  4741. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4742. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4743. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4744. feat_pci, feat_pcmcia, feat_nphy,
  4745. feat_leds, feat_sdio);
  4746. }
  4747. static int __init b43_init(void)
  4748. {
  4749. int err;
  4750. b43_debugfs_init();
  4751. err = b43_pcmcia_init();
  4752. if (err)
  4753. goto err_dfs_exit;
  4754. err = b43_sdio_init();
  4755. if (err)
  4756. goto err_pcmcia_exit;
  4757. #ifdef CONFIG_B43_BCMA
  4758. err = bcma_driver_register(&b43_bcma_driver);
  4759. if (err)
  4760. goto err_sdio_exit;
  4761. #endif
  4762. #ifdef CONFIG_B43_SSB
  4763. err = ssb_driver_register(&b43_ssb_driver);
  4764. if (err)
  4765. goto err_bcma_driver_exit;
  4766. #endif
  4767. b43_print_driverinfo();
  4768. return err;
  4769. #ifdef CONFIG_B43_SSB
  4770. err_bcma_driver_exit:
  4771. #endif
  4772. #ifdef CONFIG_B43_BCMA
  4773. bcma_driver_unregister(&b43_bcma_driver);
  4774. err_sdio_exit:
  4775. #endif
  4776. b43_sdio_exit();
  4777. err_pcmcia_exit:
  4778. b43_pcmcia_exit();
  4779. err_dfs_exit:
  4780. b43_debugfs_exit();
  4781. return err;
  4782. }
  4783. static void __exit b43_exit(void)
  4784. {
  4785. #ifdef CONFIG_B43_SSB
  4786. ssb_driver_unregister(&b43_ssb_driver);
  4787. #endif
  4788. #ifdef CONFIG_B43_BCMA
  4789. bcma_driver_unregister(&b43_bcma_driver);
  4790. #endif
  4791. b43_sdio_exit();
  4792. b43_pcmcia_exit();
  4793. b43_debugfs_exit();
  4794. }
  4795. module_init(b43_init)
  4796. module_exit(b43_exit)