mmu.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/module.h>
  26. #include <linux/swap.h>
  27. #include <linux/hugetlb.h>
  28. #include <linux/compiler.h>
  29. #include <asm/page.h>
  30. #include <asm/cmpxchg.h>
  31. #include <asm/io.h>
  32. #include <asm/vmx.h>
  33. /*
  34. * When setting this variable to true it enables Two-Dimensional-Paging
  35. * where the hardware walks 2 page tables:
  36. * 1. the guest-virtual to guest-physical
  37. * 2. while doing 1. it walks guest-physical to host-physical
  38. * If the hardware supports that we don't need to do shadow paging.
  39. */
  40. bool tdp_enabled = false;
  41. #undef MMU_DEBUG
  42. #undef AUDIT
  43. #ifdef AUDIT
  44. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  45. #else
  46. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  47. #endif
  48. #ifdef MMU_DEBUG
  49. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  50. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  51. #else
  52. #define pgprintk(x...) do { } while (0)
  53. #define rmap_printk(x...) do { } while (0)
  54. #endif
  55. #if defined(MMU_DEBUG) || defined(AUDIT)
  56. static int dbg = 0;
  57. module_param(dbg, bool, 0644);
  58. #endif
  59. static int oos_shadow = 1;
  60. module_param(oos_shadow, bool, 0644);
  61. #ifndef MMU_DEBUG
  62. #define ASSERT(x) do { } while (0)
  63. #else
  64. #define ASSERT(x) \
  65. if (!(x)) { \
  66. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  67. __FILE__, __LINE__, #x); \
  68. }
  69. #endif
  70. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  71. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  72. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  73. #define PT64_LEVEL_BITS 9
  74. #define PT64_LEVEL_SHIFT(level) \
  75. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  76. #define PT64_LEVEL_MASK(level) \
  77. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  78. #define PT64_INDEX(address, level)\
  79. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  80. #define PT32_LEVEL_BITS 10
  81. #define PT32_LEVEL_SHIFT(level) \
  82. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  83. #define PT32_LEVEL_MASK(level) \
  84. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  85. #define PT32_INDEX(address, level)\
  86. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  87. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  88. #define PT64_DIR_BASE_ADDR_MASK \
  89. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  90. #define PT32_BASE_ADDR_MASK PAGE_MASK
  91. #define PT32_DIR_BASE_ADDR_MASK \
  92. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  93. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  94. | PT64_NX_MASK)
  95. #define PFERR_PRESENT_MASK (1U << 0)
  96. #define PFERR_WRITE_MASK (1U << 1)
  97. #define PFERR_USER_MASK (1U << 2)
  98. #define PFERR_RSVD_MASK (1U << 3)
  99. #define PFERR_FETCH_MASK (1U << 4)
  100. #define PT_DIRECTORY_LEVEL 2
  101. #define PT_PAGE_TABLE_LEVEL 1
  102. #define RMAP_EXT 4
  103. #define ACC_EXEC_MASK 1
  104. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  105. #define ACC_USER_MASK PT_USER_MASK
  106. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  107. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  108. struct kvm_rmap_desc {
  109. u64 *shadow_ptes[RMAP_EXT];
  110. struct kvm_rmap_desc *more;
  111. };
  112. struct kvm_shadow_walk_iterator {
  113. u64 addr;
  114. hpa_t shadow_addr;
  115. int level;
  116. u64 *sptep;
  117. unsigned index;
  118. };
  119. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  120. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  121. shadow_walk_okay(&(_walker)); \
  122. shadow_walk_next(&(_walker)))
  123. struct kvm_unsync_walk {
  124. int (*entry) (struct kvm_mmu_page *sp, struct kvm_unsync_walk *walk);
  125. };
  126. typedef int (*mmu_parent_walk_fn) (struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp);
  127. static struct kmem_cache *pte_chain_cache;
  128. static struct kmem_cache *rmap_desc_cache;
  129. static struct kmem_cache *mmu_page_header_cache;
  130. static u64 __read_mostly shadow_trap_nonpresent_pte;
  131. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  132. static u64 __read_mostly shadow_base_present_pte;
  133. static u64 __read_mostly shadow_nx_mask;
  134. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  135. static u64 __read_mostly shadow_user_mask;
  136. static u64 __read_mostly shadow_accessed_mask;
  137. static u64 __read_mostly shadow_dirty_mask;
  138. static inline u64 rsvd_bits(int s, int e)
  139. {
  140. return ((1ULL << (e - s + 1)) - 1) << s;
  141. }
  142. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  143. {
  144. shadow_trap_nonpresent_pte = trap_pte;
  145. shadow_notrap_nonpresent_pte = notrap_pte;
  146. }
  147. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  148. void kvm_mmu_set_base_ptes(u64 base_pte)
  149. {
  150. shadow_base_present_pte = base_pte;
  151. }
  152. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  153. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  154. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  155. {
  156. shadow_user_mask = user_mask;
  157. shadow_accessed_mask = accessed_mask;
  158. shadow_dirty_mask = dirty_mask;
  159. shadow_nx_mask = nx_mask;
  160. shadow_x_mask = x_mask;
  161. }
  162. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  163. static int is_write_protection(struct kvm_vcpu *vcpu)
  164. {
  165. return vcpu->arch.cr0 & X86_CR0_WP;
  166. }
  167. static int is_cpuid_PSE36(void)
  168. {
  169. return 1;
  170. }
  171. static int is_nx(struct kvm_vcpu *vcpu)
  172. {
  173. return vcpu->arch.shadow_efer & EFER_NX;
  174. }
  175. static int is_shadow_present_pte(u64 pte)
  176. {
  177. return pte != shadow_trap_nonpresent_pte
  178. && pte != shadow_notrap_nonpresent_pte;
  179. }
  180. static int is_large_pte(u64 pte)
  181. {
  182. return pte & PT_PAGE_SIZE_MASK;
  183. }
  184. static int is_writeble_pte(unsigned long pte)
  185. {
  186. return pte & PT_WRITABLE_MASK;
  187. }
  188. static int is_dirty_pte(unsigned long pte)
  189. {
  190. return pte & shadow_dirty_mask;
  191. }
  192. static int is_rmap_pte(u64 pte)
  193. {
  194. return is_shadow_present_pte(pte);
  195. }
  196. static pfn_t spte_to_pfn(u64 pte)
  197. {
  198. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  199. }
  200. static gfn_t pse36_gfn_delta(u32 gpte)
  201. {
  202. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  203. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  204. }
  205. static void set_shadow_pte(u64 *sptep, u64 spte)
  206. {
  207. #ifdef CONFIG_X86_64
  208. set_64bit((unsigned long *)sptep, spte);
  209. #else
  210. set_64bit((unsigned long long *)sptep, spte);
  211. #endif
  212. }
  213. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  214. struct kmem_cache *base_cache, int min)
  215. {
  216. void *obj;
  217. if (cache->nobjs >= min)
  218. return 0;
  219. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  220. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  221. if (!obj)
  222. return -ENOMEM;
  223. cache->objects[cache->nobjs++] = obj;
  224. }
  225. return 0;
  226. }
  227. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  228. {
  229. while (mc->nobjs)
  230. kfree(mc->objects[--mc->nobjs]);
  231. }
  232. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  233. int min)
  234. {
  235. struct page *page;
  236. if (cache->nobjs >= min)
  237. return 0;
  238. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  239. page = alloc_page(GFP_KERNEL);
  240. if (!page)
  241. return -ENOMEM;
  242. set_page_private(page, 0);
  243. cache->objects[cache->nobjs++] = page_address(page);
  244. }
  245. return 0;
  246. }
  247. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  248. {
  249. while (mc->nobjs)
  250. free_page((unsigned long)mc->objects[--mc->nobjs]);
  251. }
  252. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  253. {
  254. int r;
  255. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  256. pte_chain_cache, 4);
  257. if (r)
  258. goto out;
  259. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  260. rmap_desc_cache, 4);
  261. if (r)
  262. goto out;
  263. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  264. if (r)
  265. goto out;
  266. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  267. mmu_page_header_cache, 4);
  268. out:
  269. return r;
  270. }
  271. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  272. {
  273. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  274. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  275. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  276. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  277. }
  278. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  279. size_t size)
  280. {
  281. void *p;
  282. BUG_ON(!mc->nobjs);
  283. p = mc->objects[--mc->nobjs];
  284. return p;
  285. }
  286. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  287. {
  288. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  289. sizeof(struct kvm_pte_chain));
  290. }
  291. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  292. {
  293. kfree(pc);
  294. }
  295. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  296. {
  297. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  298. sizeof(struct kvm_rmap_desc));
  299. }
  300. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  301. {
  302. kfree(rd);
  303. }
  304. /*
  305. * Return the pointer to the largepage write count for a given
  306. * gfn, handling slots that are not large page aligned.
  307. */
  308. static int *slot_largepage_idx(gfn_t gfn, struct kvm_memory_slot *slot)
  309. {
  310. unsigned long idx;
  311. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  312. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  313. return &slot->lpage_info[idx].write_count;
  314. }
  315. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  316. {
  317. int *write_count;
  318. gfn = unalias_gfn(kvm, gfn);
  319. write_count = slot_largepage_idx(gfn,
  320. gfn_to_memslot_unaliased(kvm, gfn));
  321. *write_count += 1;
  322. }
  323. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  324. {
  325. int *write_count;
  326. gfn = unalias_gfn(kvm, gfn);
  327. write_count = slot_largepage_idx(gfn,
  328. gfn_to_memslot_unaliased(kvm, gfn));
  329. *write_count -= 1;
  330. WARN_ON(*write_count < 0);
  331. }
  332. static int has_wrprotected_page(struct kvm *kvm, gfn_t gfn)
  333. {
  334. struct kvm_memory_slot *slot;
  335. int *largepage_idx;
  336. gfn = unalias_gfn(kvm, gfn);
  337. slot = gfn_to_memslot_unaliased(kvm, gfn);
  338. if (slot) {
  339. largepage_idx = slot_largepage_idx(gfn, slot);
  340. return *largepage_idx;
  341. }
  342. return 1;
  343. }
  344. static int host_largepage_backed(struct kvm *kvm, gfn_t gfn)
  345. {
  346. struct vm_area_struct *vma;
  347. unsigned long addr;
  348. int ret = 0;
  349. addr = gfn_to_hva(kvm, gfn);
  350. if (kvm_is_error_hva(addr))
  351. return ret;
  352. down_read(&current->mm->mmap_sem);
  353. vma = find_vma(current->mm, addr);
  354. if (vma && is_vm_hugetlb_page(vma))
  355. ret = 1;
  356. up_read(&current->mm->mmap_sem);
  357. return ret;
  358. }
  359. static int is_largepage_backed(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  360. {
  361. struct kvm_memory_slot *slot;
  362. if (has_wrprotected_page(vcpu->kvm, large_gfn))
  363. return 0;
  364. if (!host_largepage_backed(vcpu->kvm, large_gfn))
  365. return 0;
  366. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  367. if (slot && slot->dirty_bitmap)
  368. return 0;
  369. return 1;
  370. }
  371. /*
  372. * Take gfn and return the reverse mapping to it.
  373. * Note: gfn must be unaliased before this function get called
  374. */
  375. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int lpage)
  376. {
  377. struct kvm_memory_slot *slot;
  378. unsigned long idx;
  379. slot = gfn_to_memslot(kvm, gfn);
  380. if (!lpage)
  381. return &slot->rmap[gfn - slot->base_gfn];
  382. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  383. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  384. return &slot->lpage_info[idx].rmap_pde;
  385. }
  386. /*
  387. * Reverse mapping data structures:
  388. *
  389. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  390. * that points to page_address(page).
  391. *
  392. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  393. * containing more mappings.
  394. *
  395. * Returns the number of rmap entries before the spte was added or zero if
  396. * the spte was not added.
  397. *
  398. */
  399. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn, int lpage)
  400. {
  401. struct kvm_mmu_page *sp;
  402. struct kvm_rmap_desc *desc;
  403. unsigned long *rmapp;
  404. int i, count = 0;
  405. if (!is_rmap_pte(*spte))
  406. return count;
  407. gfn = unalias_gfn(vcpu->kvm, gfn);
  408. sp = page_header(__pa(spte));
  409. sp->gfns[spte - sp->spt] = gfn;
  410. rmapp = gfn_to_rmap(vcpu->kvm, gfn, lpage);
  411. if (!*rmapp) {
  412. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  413. *rmapp = (unsigned long)spte;
  414. } else if (!(*rmapp & 1)) {
  415. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  416. desc = mmu_alloc_rmap_desc(vcpu);
  417. desc->shadow_ptes[0] = (u64 *)*rmapp;
  418. desc->shadow_ptes[1] = spte;
  419. *rmapp = (unsigned long)desc | 1;
  420. } else {
  421. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  422. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  423. while (desc->shadow_ptes[RMAP_EXT-1] && desc->more) {
  424. desc = desc->more;
  425. count += RMAP_EXT;
  426. }
  427. if (desc->shadow_ptes[RMAP_EXT-1]) {
  428. desc->more = mmu_alloc_rmap_desc(vcpu);
  429. desc = desc->more;
  430. }
  431. for (i = 0; desc->shadow_ptes[i]; ++i)
  432. ;
  433. desc->shadow_ptes[i] = spte;
  434. }
  435. return count;
  436. }
  437. static void rmap_desc_remove_entry(unsigned long *rmapp,
  438. struct kvm_rmap_desc *desc,
  439. int i,
  440. struct kvm_rmap_desc *prev_desc)
  441. {
  442. int j;
  443. for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
  444. ;
  445. desc->shadow_ptes[i] = desc->shadow_ptes[j];
  446. desc->shadow_ptes[j] = NULL;
  447. if (j != 0)
  448. return;
  449. if (!prev_desc && !desc->more)
  450. *rmapp = (unsigned long)desc->shadow_ptes[0];
  451. else
  452. if (prev_desc)
  453. prev_desc->more = desc->more;
  454. else
  455. *rmapp = (unsigned long)desc->more | 1;
  456. mmu_free_rmap_desc(desc);
  457. }
  458. static void rmap_remove(struct kvm *kvm, u64 *spte)
  459. {
  460. struct kvm_rmap_desc *desc;
  461. struct kvm_rmap_desc *prev_desc;
  462. struct kvm_mmu_page *sp;
  463. pfn_t pfn;
  464. unsigned long *rmapp;
  465. int i;
  466. if (!is_rmap_pte(*spte))
  467. return;
  468. sp = page_header(__pa(spte));
  469. pfn = spte_to_pfn(*spte);
  470. if (*spte & shadow_accessed_mask)
  471. kvm_set_pfn_accessed(pfn);
  472. if (is_writeble_pte(*spte))
  473. kvm_release_pfn_dirty(pfn);
  474. else
  475. kvm_release_pfn_clean(pfn);
  476. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], is_large_pte(*spte));
  477. if (!*rmapp) {
  478. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  479. BUG();
  480. } else if (!(*rmapp & 1)) {
  481. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  482. if ((u64 *)*rmapp != spte) {
  483. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  484. spte, *spte);
  485. BUG();
  486. }
  487. *rmapp = 0;
  488. } else {
  489. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  490. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  491. prev_desc = NULL;
  492. while (desc) {
  493. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
  494. if (desc->shadow_ptes[i] == spte) {
  495. rmap_desc_remove_entry(rmapp,
  496. desc, i,
  497. prev_desc);
  498. return;
  499. }
  500. prev_desc = desc;
  501. desc = desc->more;
  502. }
  503. BUG();
  504. }
  505. }
  506. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  507. {
  508. struct kvm_rmap_desc *desc;
  509. struct kvm_rmap_desc *prev_desc;
  510. u64 *prev_spte;
  511. int i;
  512. if (!*rmapp)
  513. return NULL;
  514. else if (!(*rmapp & 1)) {
  515. if (!spte)
  516. return (u64 *)*rmapp;
  517. return NULL;
  518. }
  519. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  520. prev_desc = NULL;
  521. prev_spte = NULL;
  522. while (desc) {
  523. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i) {
  524. if (prev_spte == spte)
  525. return desc->shadow_ptes[i];
  526. prev_spte = desc->shadow_ptes[i];
  527. }
  528. desc = desc->more;
  529. }
  530. return NULL;
  531. }
  532. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  533. {
  534. unsigned long *rmapp;
  535. u64 *spte;
  536. int write_protected = 0;
  537. gfn = unalias_gfn(kvm, gfn);
  538. rmapp = gfn_to_rmap(kvm, gfn, 0);
  539. spte = rmap_next(kvm, rmapp, NULL);
  540. while (spte) {
  541. BUG_ON(!spte);
  542. BUG_ON(!(*spte & PT_PRESENT_MASK));
  543. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  544. if (is_writeble_pte(*spte)) {
  545. set_shadow_pte(spte, *spte & ~PT_WRITABLE_MASK);
  546. write_protected = 1;
  547. }
  548. spte = rmap_next(kvm, rmapp, spte);
  549. }
  550. if (write_protected) {
  551. pfn_t pfn;
  552. spte = rmap_next(kvm, rmapp, NULL);
  553. pfn = spte_to_pfn(*spte);
  554. kvm_set_pfn_dirty(pfn);
  555. }
  556. /* check for huge page mappings */
  557. rmapp = gfn_to_rmap(kvm, gfn, 1);
  558. spte = rmap_next(kvm, rmapp, NULL);
  559. while (spte) {
  560. BUG_ON(!spte);
  561. BUG_ON(!(*spte & PT_PRESENT_MASK));
  562. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  563. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  564. if (is_writeble_pte(*spte)) {
  565. rmap_remove(kvm, spte);
  566. --kvm->stat.lpages;
  567. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  568. spte = NULL;
  569. write_protected = 1;
  570. }
  571. spte = rmap_next(kvm, rmapp, spte);
  572. }
  573. return write_protected;
  574. }
  575. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp)
  576. {
  577. u64 *spte;
  578. int need_tlb_flush = 0;
  579. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  580. BUG_ON(!(*spte & PT_PRESENT_MASK));
  581. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  582. rmap_remove(kvm, spte);
  583. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  584. need_tlb_flush = 1;
  585. }
  586. return need_tlb_flush;
  587. }
  588. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  589. int (*handler)(struct kvm *kvm, unsigned long *rmapp))
  590. {
  591. int i;
  592. int retval = 0;
  593. /*
  594. * If mmap_sem isn't taken, we can look the memslots with only
  595. * the mmu_lock by skipping over the slots with userspace_addr == 0.
  596. */
  597. for (i = 0; i < kvm->nmemslots; i++) {
  598. struct kvm_memory_slot *memslot = &kvm->memslots[i];
  599. unsigned long start = memslot->userspace_addr;
  600. unsigned long end;
  601. /* mmu_lock protects userspace_addr */
  602. if (!start)
  603. continue;
  604. end = start + (memslot->npages << PAGE_SHIFT);
  605. if (hva >= start && hva < end) {
  606. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  607. retval |= handler(kvm, &memslot->rmap[gfn_offset]);
  608. retval |= handler(kvm,
  609. &memslot->lpage_info[
  610. gfn_offset /
  611. KVM_PAGES_PER_HPAGE].rmap_pde);
  612. }
  613. }
  614. return retval;
  615. }
  616. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  617. {
  618. return kvm_handle_hva(kvm, hva, kvm_unmap_rmapp);
  619. }
  620. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp)
  621. {
  622. u64 *spte;
  623. int young = 0;
  624. /* always return old for EPT */
  625. if (!shadow_accessed_mask)
  626. return 0;
  627. spte = rmap_next(kvm, rmapp, NULL);
  628. while (spte) {
  629. int _young;
  630. u64 _spte = *spte;
  631. BUG_ON(!(_spte & PT_PRESENT_MASK));
  632. _young = _spte & PT_ACCESSED_MASK;
  633. if (_young) {
  634. young = 1;
  635. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  636. }
  637. spte = rmap_next(kvm, rmapp, spte);
  638. }
  639. return young;
  640. }
  641. #define RMAP_RECYCLE_THRESHOLD 1000
  642. static void rmap_recycle(struct kvm_vcpu *vcpu, gfn_t gfn, int lpage)
  643. {
  644. unsigned long *rmapp;
  645. gfn = unalias_gfn(vcpu->kvm, gfn);
  646. rmapp = gfn_to_rmap(vcpu->kvm, gfn, lpage);
  647. kvm_unmap_rmapp(vcpu->kvm, rmapp);
  648. kvm_flush_remote_tlbs(vcpu->kvm);
  649. }
  650. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  651. {
  652. return kvm_handle_hva(kvm, hva, kvm_age_rmapp);
  653. }
  654. #ifdef MMU_DEBUG
  655. static int is_empty_shadow_page(u64 *spt)
  656. {
  657. u64 *pos;
  658. u64 *end;
  659. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  660. if (is_shadow_present_pte(*pos)) {
  661. printk(KERN_ERR "%s: %p %llx\n", __func__,
  662. pos, *pos);
  663. return 0;
  664. }
  665. return 1;
  666. }
  667. #endif
  668. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  669. {
  670. ASSERT(is_empty_shadow_page(sp->spt));
  671. list_del(&sp->link);
  672. __free_page(virt_to_page(sp->spt));
  673. __free_page(virt_to_page(sp->gfns));
  674. kfree(sp);
  675. ++kvm->arch.n_free_mmu_pages;
  676. }
  677. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  678. {
  679. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  680. }
  681. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  682. u64 *parent_pte)
  683. {
  684. struct kvm_mmu_page *sp;
  685. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  686. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  687. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  688. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  689. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  690. INIT_LIST_HEAD(&sp->oos_link);
  691. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  692. sp->multimapped = 0;
  693. sp->parent_pte = parent_pte;
  694. --vcpu->kvm->arch.n_free_mmu_pages;
  695. return sp;
  696. }
  697. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  698. struct kvm_mmu_page *sp, u64 *parent_pte)
  699. {
  700. struct kvm_pte_chain *pte_chain;
  701. struct hlist_node *node;
  702. int i;
  703. if (!parent_pte)
  704. return;
  705. if (!sp->multimapped) {
  706. u64 *old = sp->parent_pte;
  707. if (!old) {
  708. sp->parent_pte = parent_pte;
  709. return;
  710. }
  711. sp->multimapped = 1;
  712. pte_chain = mmu_alloc_pte_chain(vcpu);
  713. INIT_HLIST_HEAD(&sp->parent_ptes);
  714. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  715. pte_chain->parent_ptes[0] = old;
  716. }
  717. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  718. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  719. continue;
  720. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  721. if (!pte_chain->parent_ptes[i]) {
  722. pte_chain->parent_ptes[i] = parent_pte;
  723. return;
  724. }
  725. }
  726. pte_chain = mmu_alloc_pte_chain(vcpu);
  727. BUG_ON(!pte_chain);
  728. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  729. pte_chain->parent_ptes[0] = parent_pte;
  730. }
  731. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  732. u64 *parent_pte)
  733. {
  734. struct kvm_pte_chain *pte_chain;
  735. struct hlist_node *node;
  736. int i;
  737. if (!sp->multimapped) {
  738. BUG_ON(sp->parent_pte != parent_pte);
  739. sp->parent_pte = NULL;
  740. return;
  741. }
  742. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  743. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  744. if (!pte_chain->parent_ptes[i])
  745. break;
  746. if (pte_chain->parent_ptes[i] != parent_pte)
  747. continue;
  748. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  749. && pte_chain->parent_ptes[i + 1]) {
  750. pte_chain->parent_ptes[i]
  751. = pte_chain->parent_ptes[i + 1];
  752. ++i;
  753. }
  754. pte_chain->parent_ptes[i] = NULL;
  755. if (i == 0) {
  756. hlist_del(&pte_chain->link);
  757. mmu_free_pte_chain(pte_chain);
  758. if (hlist_empty(&sp->parent_ptes)) {
  759. sp->multimapped = 0;
  760. sp->parent_pte = NULL;
  761. }
  762. }
  763. return;
  764. }
  765. BUG();
  766. }
  767. static void mmu_parent_walk(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  768. mmu_parent_walk_fn fn)
  769. {
  770. struct kvm_pte_chain *pte_chain;
  771. struct hlist_node *node;
  772. struct kvm_mmu_page *parent_sp;
  773. int i;
  774. if (!sp->multimapped && sp->parent_pte) {
  775. parent_sp = page_header(__pa(sp->parent_pte));
  776. fn(vcpu, parent_sp);
  777. mmu_parent_walk(vcpu, parent_sp, fn);
  778. return;
  779. }
  780. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  781. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  782. if (!pte_chain->parent_ptes[i])
  783. break;
  784. parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
  785. fn(vcpu, parent_sp);
  786. mmu_parent_walk(vcpu, parent_sp, fn);
  787. }
  788. }
  789. static void kvm_mmu_update_unsync_bitmap(u64 *spte)
  790. {
  791. unsigned int index;
  792. struct kvm_mmu_page *sp = page_header(__pa(spte));
  793. index = spte - sp->spt;
  794. if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
  795. sp->unsync_children++;
  796. WARN_ON(!sp->unsync_children);
  797. }
  798. static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
  799. {
  800. struct kvm_pte_chain *pte_chain;
  801. struct hlist_node *node;
  802. int i;
  803. if (!sp->parent_pte)
  804. return;
  805. if (!sp->multimapped) {
  806. kvm_mmu_update_unsync_bitmap(sp->parent_pte);
  807. return;
  808. }
  809. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  810. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  811. if (!pte_chain->parent_ptes[i])
  812. break;
  813. kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
  814. }
  815. }
  816. static int unsync_walk_fn(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  817. {
  818. kvm_mmu_update_parents_unsync(sp);
  819. return 1;
  820. }
  821. static void kvm_mmu_mark_parents_unsync(struct kvm_vcpu *vcpu,
  822. struct kvm_mmu_page *sp)
  823. {
  824. mmu_parent_walk(vcpu, sp, unsync_walk_fn);
  825. kvm_mmu_update_parents_unsync(sp);
  826. }
  827. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  828. struct kvm_mmu_page *sp)
  829. {
  830. int i;
  831. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  832. sp->spt[i] = shadow_trap_nonpresent_pte;
  833. }
  834. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  835. struct kvm_mmu_page *sp)
  836. {
  837. return 1;
  838. }
  839. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  840. {
  841. }
  842. #define KVM_PAGE_ARRAY_NR 16
  843. struct kvm_mmu_pages {
  844. struct mmu_page_and_offset {
  845. struct kvm_mmu_page *sp;
  846. unsigned int idx;
  847. } page[KVM_PAGE_ARRAY_NR];
  848. unsigned int nr;
  849. };
  850. #define for_each_unsync_children(bitmap, idx) \
  851. for (idx = find_first_bit(bitmap, 512); \
  852. idx < 512; \
  853. idx = find_next_bit(bitmap, 512, idx+1))
  854. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  855. int idx)
  856. {
  857. int i;
  858. if (sp->unsync)
  859. for (i=0; i < pvec->nr; i++)
  860. if (pvec->page[i].sp == sp)
  861. return 0;
  862. pvec->page[pvec->nr].sp = sp;
  863. pvec->page[pvec->nr].idx = idx;
  864. pvec->nr++;
  865. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  866. }
  867. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  868. struct kvm_mmu_pages *pvec)
  869. {
  870. int i, ret, nr_unsync_leaf = 0;
  871. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  872. u64 ent = sp->spt[i];
  873. if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
  874. struct kvm_mmu_page *child;
  875. child = page_header(ent & PT64_BASE_ADDR_MASK);
  876. if (child->unsync_children) {
  877. if (mmu_pages_add(pvec, child, i))
  878. return -ENOSPC;
  879. ret = __mmu_unsync_walk(child, pvec);
  880. if (!ret)
  881. __clear_bit(i, sp->unsync_child_bitmap);
  882. else if (ret > 0)
  883. nr_unsync_leaf += ret;
  884. else
  885. return ret;
  886. }
  887. if (child->unsync) {
  888. nr_unsync_leaf++;
  889. if (mmu_pages_add(pvec, child, i))
  890. return -ENOSPC;
  891. }
  892. }
  893. }
  894. if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
  895. sp->unsync_children = 0;
  896. return nr_unsync_leaf;
  897. }
  898. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  899. struct kvm_mmu_pages *pvec)
  900. {
  901. if (!sp->unsync_children)
  902. return 0;
  903. mmu_pages_add(pvec, sp, 0);
  904. return __mmu_unsync_walk(sp, pvec);
  905. }
  906. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  907. {
  908. unsigned index;
  909. struct hlist_head *bucket;
  910. struct kvm_mmu_page *sp;
  911. struct hlist_node *node;
  912. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  913. index = kvm_page_table_hashfn(gfn);
  914. bucket = &kvm->arch.mmu_page_hash[index];
  915. hlist_for_each_entry(sp, node, bucket, hash_link)
  916. if (sp->gfn == gfn && !sp->role.direct
  917. && !sp->role.invalid) {
  918. pgprintk("%s: found role %x\n",
  919. __func__, sp->role.word);
  920. return sp;
  921. }
  922. return NULL;
  923. }
  924. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  925. {
  926. WARN_ON(!sp->unsync);
  927. sp->unsync = 0;
  928. --kvm->stat.mmu_unsync;
  929. }
  930. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
  931. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  932. {
  933. if (sp->role.glevels != vcpu->arch.mmu.root_level) {
  934. kvm_mmu_zap_page(vcpu->kvm, sp);
  935. return 1;
  936. }
  937. if (rmap_write_protect(vcpu->kvm, sp->gfn))
  938. kvm_flush_remote_tlbs(vcpu->kvm);
  939. kvm_unlink_unsync_page(vcpu->kvm, sp);
  940. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  941. kvm_mmu_zap_page(vcpu->kvm, sp);
  942. return 1;
  943. }
  944. kvm_mmu_flush_tlb(vcpu);
  945. return 0;
  946. }
  947. struct mmu_page_path {
  948. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  949. unsigned int idx[PT64_ROOT_LEVEL-1];
  950. };
  951. #define for_each_sp(pvec, sp, parents, i) \
  952. for (i = mmu_pages_next(&pvec, &parents, -1), \
  953. sp = pvec.page[i].sp; \
  954. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  955. i = mmu_pages_next(&pvec, &parents, i))
  956. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  957. struct mmu_page_path *parents,
  958. int i)
  959. {
  960. int n;
  961. for (n = i+1; n < pvec->nr; n++) {
  962. struct kvm_mmu_page *sp = pvec->page[n].sp;
  963. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  964. parents->idx[0] = pvec->page[n].idx;
  965. return n;
  966. }
  967. parents->parent[sp->role.level-2] = sp;
  968. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  969. }
  970. return n;
  971. }
  972. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  973. {
  974. struct kvm_mmu_page *sp;
  975. unsigned int level = 0;
  976. do {
  977. unsigned int idx = parents->idx[level];
  978. sp = parents->parent[level];
  979. if (!sp)
  980. return;
  981. --sp->unsync_children;
  982. WARN_ON((int)sp->unsync_children < 0);
  983. __clear_bit(idx, sp->unsync_child_bitmap);
  984. level++;
  985. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  986. }
  987. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  988. struct mmu_page_path *parents,
  989. struct kvm_mmu_pages *pvec)
  990. {
  991. parents->parent[parent->role.level-1] = NULL;
  992. pvec->nr = 0;
  993. }
  994. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  995. struct kvm_mmu_page *parent)
  996. {
  997. int i;
  998. struct kvm_mmu_page *sp;
  999. struct mmu_page_path parents;
  1000. struct kvm_mmu_pages pages;
  1001. kvm_mmu_pages_init(parent, &parents, &pages);
  1002. while (mmu_unsync_walk(parent, &pages)) {
  1003. int protected = 0;
  1004. for_each_sp(pages, sp, parents, i)
  1005. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1006. if (protected)
  1007. kvm_flush_remote_tlbs(vcpu->kvm);
  1008. for_each_sp(pages, sp, parents, i) {
  1009. kvm_sync_page(vcpu, sp);
  1010. mmu_pages_clear_parents(&parents);
  1011. }
  1012. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1013. kvm_mmu_pages_init(parent, &parents, &pages);
  1014. }
  1015. }
  1016. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1017. gfn_t gfn,
  1018. gva_t gaddr,
  1019. unsigned level,
  1020. int direct,
  1021. unsigned access,
  1022. u64 *parent_pte)
  1023. {
  1024. union kvm_mmu_page_role role;
  1025. unsigned index;
  1026. unsigned quadrant;
  1027. struct hlist_head *bucket;
  1028. struct kvm_mmu_page *sp;
  1029. struct hlist_node *node, *tmp;
  1030. role = vcpu->arch.mmu.base_role;
  1031. role.level = level;
  1032. role.direct = direct;
  1033. role.access = access;
  1034. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1035. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1036. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1037. role.quadrant = quadrant;
  1038. }
  1039. pgprintk("%s: looking gfn %lx role %x\n", __func__,
  1040. gfn, role.word);
  1041. index = kvm_page_table_hashfn(gfn);
  1042. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1043. hlist_for_each_entry_safe(sp, node, tmp, bucket, hash_link)
  1044. if (sp->gfn == gfn) {
  1045. if (sp->unsync)
  1046. if (kvm_sync_page(vcpu, sp))
  1047. continue;
  1048. if (sp->role.word != role.word)
  1049. continue;
  1050. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1051. if (sp->unsync_children) {
  1052. set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
  1053. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1054. }
  1055. pgprintk("%s: found\n", __func__);
  1056. return sp;
  1057. }
  1058. ++vcpu->kvm->stat.mmu_cache_miss;
  1059. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  1060. if (!sp)
  1061. return sp;
  1062. pgprintk("%s: adding gfn %lx role %x\n", __func__, gfn, role.word);
  1063. sp->gfn = gfn;
  1064. sp->role = role;
  1065. hlist_add_head(&sp->hash_link, bucket);
  1066. if (!direct) {
  1067. if (rmap_write_protect(vcpu->kvm, gfn))
  1068. kvm_flush_remote_tlbs(vcpu->kvm);
  1069. account_shadowed(vcpu->kvm, gfn);
  1070. }
  1071. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1072. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1073. else
  1074. nonpaging_prefetch_page(vcpu, sp);
  1075. return sp;
  1076. }
  1077. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1078. struct kvm_vcpu *vcpu, u64 addr)
  1079. {
  1080. iterator->addr = addr;
  1081. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1082. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1083. if (iterator->level == PT32E_ROOT_LEVEL) {
  1084. iterator->shadow_addr
  1085. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1086. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1087. --iterator->level;
  1088. if (!iterator->shadow_addr)
  1089. iterator->level = 0;
  1090. }
  1091. }
  1092. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1093. {
  1094. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1095. return false;
  1096. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1097. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1098. return true;
  1099. }
  1100. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1101. {
  1102. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1103. --iterator->level;
  1104. }
  1105. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1106. struct kvm_mmu_page *sp)
  1107. {
  1108. unsigned i;
  1109. u64 *pt;
  1110. u64 ent;
  1111. pt = sp->spt;
  1112. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1113. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1114. if (is_shadow_present_pte(pt[i]))
  1115. rmap_remove(kvm, &pt[i]);
  1116. pt[i] = shadow_trap_nonpresent_pte;
  1117. }
  1118. return;
  1119. }
  1120. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1121. ent = pt[i];
  1122. if (is_shadow_present_pte(ent)) {
  1123. if (!is_large_pte(ent)) {
  1124. ent &= PT64_BASE_ADDR_MASK;
  1125. mmu_page_remove_parent_pte(page_header(ent),
  1126. &pt[i]);
  1127. } else {
  1128. --kvm->stat.lpages;
  1129. rmap_remove(kvm, &pt[i]);
  1130. }
  1131. }
  1132. pt[i] = shadow_trap_nonpresent_pte;
  1133. }
  1134. }
  1135. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1136. {
  1137. mmu_page_remove_parent_pte(sp, parent_pte);
  1138. }
  1139. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1140. {
  1141. int i;
  1142. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  1143. if (kvm->vcpus[i])
  1144. kvm->vcpus[i]->arch.last_pte_updated = NULL;
  1145. }
  1146. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1147. {
  1148. u64 *parent_pte;
  1149. while (sp->multimapped || sp->parent_pte) {
  1150. if (!sp->multimapped)
  1151. parent_pte = sp->parent_pte;
  1152. else {
  1153. struct kvm_pte_chain *chain;
  1154. chain = container_of(sp->parent_ptes.first,
  1155. struct kvm_pte_chain, link);
  1156. parent_pte = chain->parent_ptes[0];
  1157. }
  1158. BUG_ON(!parent_pte);
  1159. kvm_mmu_put_page(sp, parent_pte);
  1160. set_shadow_pte(parent_pte, shadow_trap_nonpresent_pte);
  1161. }
  1162. }
  1163. static int mmu_zap_unsync_children(struct kvm *kvm,
  1164. struct kvm_mmu_page *parent)
  1165. {
  1166. int i, zapped = 0;
  1167. struct mmu_page_path parents;
  1168. struct kvm_mmu_pages pages;
  1169. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1170. return 0;
  1171. kvm_mmu_pages_init(parent, &parents, &pages);
  1172. while (mmu_unsync_walk(parent, &pages)) {
  1173. struct kvm_mmu_page *sp;
  1174. for_each_sp(pages, sp, parents, i) {
  1175. kvm_mmu_zap_page(kvm, sp);
  1176. mmu_pages_clear_parents(&parents);
  1177. }
  1178. zapped += pages.nr;
  1179. kvm_mmu_pages_init(parent, &parents, &pages);
  1180. }
  1181. return zapped;
  1182. }
  1183. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1184. {
  1185. int ret;
  1186. ++kvm->stat.mmu_shadow_zapped;
  1187. ret = mmu_zap_unsync_children(kvm, sp);
  1188. kvm_mmu_page_unlink_children(kvm, sp);
  1189. kvm_mmu_unlink_parents(kvm, sp);
  1190. kvm_flush_remote_tlbs(kvm);
  1191. if (!sp->role.invalid && !sp->role.direct)
  1192. unaccount_shadowed(kvm, sp->gfn);
  1193. if (sp->unsync)
  1194. kvm_unlink_unsync_page(kvm, sp);
  1195. if (!sp->root_count) {
  1196. hlist_del(&sp->hash_link);
  1197. kvm_mmu_free_page(kvm, sp);
  1198. } else {
  1199. sp->role.invalid = 1;
  1200. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1201. kvm_reload_remote_mmus(kvm);
  1202. }
  1203. kvm_mmu_reset_last_pte_updated(kvm);
  1204. return ret;
  1205. }
  1206. /*
  1207. * Changing the number of mmu pages allocated to the vm
  1208. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1209. */
  1210. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1211. {
  1212. int used_pages;
  1213. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1214. used_pages = max(0, used_pages);
  1215. /*
  1216. * If we set the number of mmu pages to be smaller be than the
  1217. * number of actived pages , we must to free some mmu pages before we
  1218. * change the value
  1219. */
  1220. if (used_pages > kvm_nr_mmu_pages) {
  1221. while (used_pages > kvm_nr_mmu_pages) {
  1222. struct kvm_mmu_page *page;
  1223. page = container_of(kvm->arch.active_mmu_pages.prev,
  1224. struct kvm_mmu_page, link);
  1225. kvm_mmu_zap_page(kvm, page);
  1226. used_pages--;
  1227. }
  1228. kvm->arch.n_free_mmu_pages = 0;
  1229. }
  1230. else
  1231. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1232. - kvm->arch.n_alloc_mmu_pages;
  1233. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1234. }
  1235. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1236. {
  1237. unsigned index;
  1238. struct hlist_head *bucket;
  1239. struct kvm_mmu_page *sp;
  1240. struct hlist_node *node, *n;
  1241. int r;
  1242. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1243. r = 0;
  1244. index = kvm_page_table_hashfn(gfn);
  1245. bucket = &kvm->arch.mmu_page_hash[index];
  1246. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  1247. if (sp->gfn == gfn && !sp->role.direct) {
  1248. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1249. sp->role.word);
  1250. r = 1;
  1251. if (kvm_mmu_zap_page(kvm, sp))
  1252. n = bucket->first;
  1253. }
  1254. return r;
  1255. }
  1256. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1257. {
  1258. unsigned index;
  1259. struct hlist_head *bucket;
  1260. struct kvm_mmu_page *sp;
  1261. struct hlist_node *node, *nn;
  1262. index = kvm_page_table_hashfn(gfn);
  1263. bucket = &kvm->arch.mmu_page_hash[index];
  1264. hlist_for_each_entry_safe(sp, node, nn, bucket, hash_link) {
  1265. if (sp->gfn == gfn && !sp->role.direct
  1266. && !sp->role.invalid) {
  1267. pgprintk("%s: zap %lx %x\n",
  1268. __func__, gfn, sp->role.word);
  1269. kvm_mmu_zap_page(kvm, sp);
  1270. }
  1271. }
  1272. }
  1273. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1274. {
  1275. int slot = memslot_id(kvm, gfn_to_memslot(kvm, gfn));
  1276. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1277. __set_bit(slot, sp->slot_bitmap);
  1278. }
  1279. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1280. {
  1281. int i;
  1282. u64 *pt = sp->spt;
  1283. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1284. return;
  1285. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1286. if (pt[i] == shadow_notrap_nonpresent_pte)
  1287. set_shadow_pte(&pt[i], shadow_trap_nonpresent_pte);
  1288. }
  1289. }
  1290. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  1291. {
  1292. struct page *page;
  1293. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1294. if (gpa == UNMAPPED_GVA)
  1295. return NULL;
  1296. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1297. return page;
  1298. }
  1299. /*
  1300. * The function is based on mtrr_type_lookup() in
  1301. * arch/x86/kernel/cpu/mtrr/generic.c
  1302. */
  1303. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1304. u64 start, u64 end)
  1305. {
  1306. int i;
  1307. u64 base, mask;
  1308. u8 prev_match, curr_match;
  1309. int num_var_ranges = KVM_NR_VAR_MTRR;
  1310. if (!mtrr_state->enabled)
  1311. return 0xFF;
  1312. /* Make end inclusive end, instead of exclusive */
  1313. end--;
  1314. /* Look in fixed ranges. Just return the type as per start */
  1315. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1316. int idx;
  1317. if (start < 0x80000) {
  1318. idx = 0;
  1319. idx += (start >> 16);
  1320. return mtrr_state->fixed_ranges[idx];
  1321. } else if (start < 0xC0000) {
  1322. idx = 1 * 8;
  1323. idx += ((start - 0x80000) >> 14);
  1324. return mtrr_state->fixed_ranges[idx];
  1325. } else if (start < 0x1000000) {
  1326. idx = 3 * 8;
  1327. idx += ((start - 0xC0000) >> 12);
  1328. return mtrr_state->fixed_ranges[idx];
  1329. }
  1330. }
  1331. /*
  1332. * Look in variable ranges
  1333. * Look of multiple ranges matching this address and pick type
  1334. * as per MTRR precedence
  1335. */
  1336. if (!(mtrr_state->enabled & 2))
  1337. return mtrr_state->def_type;
  1338. prev_match = 0xFF;
  1339. for (i = 0; i < num_var_ranges; ++i) {
  1340. unsigned short start_state, end_state;
  1341. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1342. continue;
  1343. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1344. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1345. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1346. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1347. start_state = ((start & mask) == (base & mask));
  1348. end_state = ((end & mask) == (base & mask));
  1349. if (start_state != end_state)
  1350. return 0xFE;
  1351. if ((start & mask) != (base & mask))
  1352. continue;
  1353. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1354. if (prev_match == 0xFF) {
  1355. prev_match = curr_match;
  1356. continue;
  1357. }
  1358. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1359. curr_match == MTRR_TYPE_UNCACHABLE)
  1360. return MTRR_TYPE_UNCACHABLE;
  1361. if ((prev_match == MTRR_TYPE_WRBACK &&
  1362. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1363. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1364. curr_match == MTRR_TYPE_WRBACK)) {
  1365. prev_match = MTRR_TYPE_WRTHROUGH;
  1366. curr_match = MTRR_TYPE_WRTHROUGH;
  1367. }
  1368. if (prev_match != curr_match)
  1369. return MTRR_TYPE_UNCACHABLE;
  1370. }
  1371. if (prev_match != 0xFF)
  1372. return prev_match;
  1373. return mtrr_state->def_type;
  1374. }
  1375. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1376. {
  1377. u8 mtrr;
  1378. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1379. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1380. if (mtrr == 0xfe || mtrr == 0xff)
  1381. mtrr = MTRR_TYPE_WRBACK;
  1382. return mtrr;
  1383. }
  1384. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1385. static int kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1386. {
  1387. unsigned index;
  1388. struct hlist_head *bucket;
  1389. struct kvm_mmu_page *s;
  1390. struct hlist_node *node, *n;
  1391. index = kvm_page_table_hashfn(sp->gfn);
  1392. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1393. /* don't unsync if pagetable is shadowed with multiple roles */
  1394. hlist_for_each_entry_safe(s, node, n, bucket, hash_link) {
  1395. if (s->gfn != sp->gfn || s->role.direct)
  1396. continue;
  1397. if (s->role.word != sp->role.word)
  1398. return 1;
  1399. }
  1400. ++vcpu->kvm->stat.mmu_unsync;
  1401. sp->unsync = 1;
  1402. kvm_mmu_mark_parents_unsync(vcpu, sp);
  1403. mmu_convert_notrap(sp);
  1404. return 0;
  1405. }
  1406. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1407. bool can_unsync)
  1408. {
  1409. struct kvm_mmu_page *shadow;
  1410. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  1411. if (shadow) {
  1412. if (shadow->role.level != PT_PAGE_TABLE_LEVEL)
  1413. return 1;
  1414. if (shadow->unsync)
  1415. return 0;
  1416. if (can_unsync && oos_shadow)
  1417. return kvm_unsync_page(vcpu, shadow);
  1418. return 1;
  1419. }
  1420. return 0;
  1421. }
  1422. static int set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
  1423. unsigned pte_access, int user_fault,
  1424. int write_fault, int dirty, int largepage,
  1425. gfn_t gfn, pfn_t pfn, bool speculative,
  1426. bool can_unsync)
  1427. {
  1428. u64 spte;
  1429. int ret = 0;
  1430. /*
  1431. * We don't set the accessed bit, since we sometimes want to see
  1432. * whether the guest actually used the pte (in order to detect
  1433. * demand paging).
  1434. */
  1435. spte = shadow_base_present_pte | shadow_dirty_mask;
  1436. if (!speculative)
  1437. spte |= shadow_accessed_mask;
  1438. if (!dirty)
  1439. pte_access &= ~ACC_WRITE_MASK;
  1440. if (pte_access & ACC_EXEC_MASK)
  1441. spte |= shadow_x_mask;
  1442. else
  1443. spte |= shadow_nx_mask;
  1444. if (pte_access & ACC_USER_MASK)
  1445. spte |= shadow_user_mask;
  1446. if (largepage)
  1447. spte |= PT_PAGE_SIZE_MASK;
  1448. if (tdp_enabled)
  1449. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1450. kvm_is_mmio_pfn(pfn));
  1451. spte |= (u64)pfn << PAGE_SHIFT;
  1452. if ((pte_access & ACC_WRITE_MASK)
  1453. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  1454. if (largepage && has_wrprotected_page(vcpu->kvm, gfn)) {
  1455. ret = 1;
  1456. spte = shadow_trap_nonpresent_pte;
  1457. goto set_pte;
  1458. }
  1459. spte |= PT_WRITABLE_MASK;
  1460. /*
  1461. * Optimization: for pte sync, if spte was writable the hash
  1462. * lookup is unnecessary (and expensive). Write protection
  1463. * is responsibility of mmu_get_page / kvm_sync_page.
  1464. * Same reasoning can be applied to dirty page accounting.
  1465. */
  1466. if (!can_unsync && is_writeble_pte(*shadow_pte))
  1467. goto set_pte;
  1468. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1469. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1470. __func__, gfn);
  1471. ret = 1;
  1472. pte_access &= ~ACC_WRITE_MASK;
  1473. if (is_writeble_pte(spte))
  1474. spte &= ~PT_WRITABLE_MASK;
  1475. }
  1476. }
  1477. if (pte_access & ACC_WRITE_MASK)
  1478. mark_page_dirty(vcpu->kvm, gfn);
  1479. set_pte:
  1480. set_shadow_pte(shadow_pte, spte);
  1481. return ret;
  1482. }
  1483. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
  1484. unsigned pt_access, unsigned pte_access,
  1485. int user_fault, int write_fault, int dirty,
  1486. int *ptwrite, int largepage, gfn_t gfn,
  1487. pfn_t pfn, bool speculative)
  1488. {
  1489. int was_rmapped = 0;
  1490. int was_writeble = is_writeble_pte(*shadow_pte);
  1491. int rmap_count;
  1492. pgprintk("%s: spte %llx access %x write_fault %d"
  1493. " user_fault %d gfn %lx\n",
  1494. __func__, *shadow_pte, pt_access,
  1495. write_fault, user_fault, gfn);
  1496. if (is_rmap_pte(*shadow_pte)) {
  1497. /*
  1498. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1499. * the parent of the now unreachable PTE.
  1500. */
  1501. if (largepage && !is_large_pte(*shadow_pte)) {
  1502. struct kvm_mmu_page *child;
  1503. u64 pte = *shadow_pte;
  1504. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1505. mmu_page_remove_parent_pte(child, shadow_pte);
  1506. } else if (pfn != spte_to_pfn(*shadow_pte)) {
  1507. pgprintk("hfn old %lx new %lx\n",
  1508. spte_to_pfn(*shadow_pte), pfn);
  1509. rmap_remove(vcpu->kvm, shadow_pte);
  1510. } else
  1511. was_rmapped = 1;
  1512. }
  1513. if (set_spte(vcpu, shadow_pte, pte_access, user_fault, write_fault,
  1514. dirty, largepage, gfn, pfn, speculative, true)) {
  1515. if (write_fault)
  1516. *ptwrite = 1;
  1517. kvm_x86_ops->tlb_flush(vcpu);
  1518. }
  1519. pgprintk("%s: setting spte %llx\n", __func__, *shadow_pte);
  1520. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1521. is_large_pte(*shadow_pte)? "2MB" : "4kB",
  1522. is_present_pte(*shadow_pte)?"RW":"R", gfn,
  1523. *shadow_pte, shadow_pte);
  1524. if (!was_rmapped && is_large_pte(*shadow_pte))
  1525. ++vcpu->kvm->stat.lpages;
  1526. page_header_update_slot(vcpu->kvm, shadow_pte, gfn);
  1527. if (!was_rmapped) {
  1528. rmap_count = rmap_add(vcpu, shadow_pte, gfn, largepage);
  1529. if (!is_rmap_pte(*shadow_pte))
  1530. kvm_release_pfn_clean(pfn);
  1531. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1532. rmap_recycle(vcpu, gfn, largepage);
  1533. } else {
  1534. if (was_writeble)
  1535. kvm_release_pfn_dirty(pfn);
  1536. else
  1537. kvm_release_pfn_clean(pfn);
  1538. }
  1539. if (speculative) {
  1540. vcpu->arch.last_pte_updated = shadow_pte;
  1541. vcpu->arch.last_pte_gfn = gfn;
  1542. }
  1543. }
  1544. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1545. {
  1546. }
  1547. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1548. int largepage, gfn_t gfn, pfn_t pfn)
  1549. {
  1550. struct kvm_shadow_walk_iterator iterator;
  1551. struct kvm_mmu_page *sp;
  1552. int pt_write = 0;
  1553. gfn_t pseudo_gfn;
  1554. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1555. if (iterator.level == PT_PAGE_TABLE_LEVEL
  1556. || (largepage && iterator.level == PT_DIRECTORY_LEVEL)) {
  1557. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1558. 0, write, 1, &pt_write,
  1559. largepage, gfn, pfn, false);
  1560. ++vcpu->stat.pf_fixed;
  1561. break;
  1562. }
  1563. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1564. pseudo_gfn = (iterator.addr & PT64_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1565. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1566. iterator.level - 1,
  1567. 1, ACC_ALL, iterator.sptep);
  1568. if (!sp) {
  1569. pgprintk("nonpaging_map: ENOMEM\n");
  1570. kvm_release_pfn_clean(pfn);
  1571. return -ENOMEM;
  1572. }
  1573. set_shadow_pte(iterator.sptep,
  1574. __pa(sp->spt)
  1575. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1576. | shadow_user_mask | shadow_x_mask);
  1577. }
  1578. }
  1579. return pt_write;
  1580. }
  1581. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1582. {
  1583. int r;
  1584. int largepage = 0;
  1585. pfn_t pfn;
  1586. unsigned long mmu_seq;
  1587. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1588. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1589. largepage = 1;
  1590. }
  1591. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1592. smp_rmb();
  1593. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1594. /* mmio */
  1595. if (is_error_pfn(pfn)) {
  1596. kvm_release_pfn_clean(pfn);
  1597. return 1;
  1598. }
  1599. spin_lock(&vcpu->kvm->mmu_lock);
  1600. if (mmu_notifier_retry(vcpu, mmu_seq))
  1601. goto out_unlock;
  1602. kvm_mmu_free_some_pages(vcpu);
  1603. r = __direct_map(vcpu, v, write, largepage, gfn, pfn);
  1604. spin_unlock(&vcpu->kvm->mmu_lock);
  1605. return r;
  1606. out_unlock:
  1607. spin_unlock(&vcpu->kvm->mmu_lock);
  1608. kvm_release_pfn_clean(pfn);
  1609. return 0;
  1610. }
  1611. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1612. {
  1613. int i;
  1614. struct kvm_mmu_page *sp;
  1615. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1616. return;
  1617. spin_lock(&vcpu->kvm->mmu_lock);
  1618. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1619. hpa_t root = vcpu->arch.mmu.root_hpa;
  1620. sp = page_header(root);
  1621. --sp->root_count;
  1622. if (!sp->root_count && sp->role.invalid)
  1623. kvm_mmu_zap_page(vcpu->kvm, sp);
  1624. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1625. spin_unlock(&vcpu->kvm->mmu_lock);
  1626. return;
  1627. }
  1628. for (i = 0; i < 4; ++i) {
  1629. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1630. if (root) {
  1631. root &= PT64_BASE_ADDR_MASK;
  1632. sp = page_header(root);
  1633. --sp->root_count;
  1634. if (!sp->root_count && sp->role.invalid)
  1635. kvm_mmu_zap_page(vcpu->kvm, sp);
  1636. }
  1637. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1638. }
  1639. spin_unlock(&vcpu->kvm->mmu_lock);
  1640. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1641. }
  1642. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1643. {
  1644. int ret = 0;
  1645. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1646. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1647. ret = 1;
  1648. }
  1649. return ret;
  1650. }
  1651. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1652. {
  1653. int i;
  1654. gfn_t root_gfn;
  1655. struct kvm_mmu_page *sp;
  1656. int direct = 0;
  1657. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1658. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1659. hpa_t root = vcpu->arch.mmu.root_hpa;
  1660. ASSERT(!VALID_PAGE(root));
  1661. if (tdp_enabled)
  1662. direct = 1;
  1663. if (mmu_check_root(vcpu, root_gfn))
  1664. return 1;
  1665. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1666. PT64_ROOT_LEVEL, direct,
  1667. ACC_ALL, NULL);
  1668. root = __pa(sp->spt);
  1669. ++sp->root_count;
  1670. vcpu->arch.mmu.root_hpa = root;
  1671. return 0;
  1672. }
  1673. direct = !is_paging(vcpu);
  1674. if (tdp_enabled)
  1675. direct = 1;
  1676. for (i = 0; i < 4; ++i) {
  1677. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1678. ASSERT(!VALID_PAGE(root));
  1679. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1680. if (!is_present_pte(vcpu->arch.pdptrs[i])) {
  1681. vcpu->arch.mmu.pae_root[i] = 0;
  1682. continue;
  1683. }
  1684. root_gfn = vcpu->arch.pdptrs[i] >> PAGE_SHIFT;
  1685. } else if (vcpu->arch.mmu.root_level == 0)
  1686. root_gfn = 0;
  1687. if (mmu_check_root(vcpu, root_gfn))
  1688. return 1;
  1689. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1690. PT32_ROOT_LEVEL, direct,
  1691. ACC_ALL, NULL);
  1692. root = __pa(sp->spt);
  1693. ++sp->root_count;
  1694. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1695. }
  1696. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1697. return 0;
  1698. }
  1699. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1700. {
  1701. int i;
  1702. struct kvm_mmu_page *sp;
  1703. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1704. return;
  1705. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1706. hpa_t root = vcpu->arch.mmu.root_hpa;
  1707. sp = page_header(root);
  1708. mmu_sync_children(vcpu, sp);
  1709. return;
  1710. }
  1711. for (i = 0; i < 4; ++i) {
  1712. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1713. if (root && VALID_PAGE(root)) {
  1714. root &= PT64_BASE_ADDR_MASK;
  1715. sp = page_header(root);
  1716. mmu_sync_children(vcpu, sp);
  1717. }
  1718. }
  1719. }
  1720. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1721. {
  1722. spin_lock(&vcpu->kvm->mmu_lock);
  1723. mmu_sync_roots(vcpu);
  1724. spin_unlock(&vcpu->kvm->mmu_lock);
  1725. }
  1726. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  1727. {
  1728. return vaddr;
  1729. }
  1730. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1731. u32 error_code)
  1732. {
  1733. gfn_t gfn;
  1734. int r;
  1735. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1736. r = mmu_topup_memory_caches(vcpu);
  1737. if (r)
  1738. return r;
  1739. ASSERT(vcpu);
  1740. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1741. gfn = gva >> PAGE_SHIFT;
  1742. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1743. error_code & PFERR_WRITE_MASK, gfn);
  1744. }
  1745. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1746. u32 error_code)
  1747. {
  1748. pfn_t pfn;
  1749. int r;
  1750. int largepage = 0;
  1751. gfn_t gfn = gpa >> PAGE_SHIFT;
  1752. unsigned long mmu_seq;
  1753. ASSERT(vcpu);
  1754. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1755. r = mmu_topup_memory_caches(vcpu);
  1756. if (r)
  1757. return r;
  1758. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1759. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1760. largepage = 1;
  1761. }
  1762. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1763. smp_rmb();
  1764. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1765. if (is_error_pfn(pfn)) {
  1766. kvm_release_pfn_clean(pfn);
  1767. return 1;
  1768. }
  1769. spin_lock(&vcpu->kvm->mmu_lock);
  1770. if (mmu_notifier_retry(vcpu, mmu_seq))
  1771. goto out_unlock;
  1772. kvm_mmu_free_some_pages(vcpu);
  1773. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1774. largepage, gfn, pfn);
  1775. spin_unlock(&vcpu->kvm->mmu_lock);
  1776. return r;
  1777. out_unlock:
  1778. spin_unlock(&vcpu->kvm->mmu_lock);
  1779. kvm_release_pfn_clean(pfn);
  1780. return 0;
  1781. }
  1782. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1783. {
  1784. mmu_free_roots(vcpu);
  1785. }
  1786. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1787. {
  1788. struct kvm_mmu *context = &vcpu->arch.mmu;
  1789. context->new_cr3 = nonpaging_new_cr3;
  1790. context->page_fault = nonpaging_page_fault;
  1791. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1792. context->free = nonpaging_free;
  1793. context->prefetch_page = nonpaging_prefetch_page;
  1794. context->sync_page = nonpaging_sync_page;
  1795. context->invlpg = nonpaging_invlpg;
  1796. context->root_level = 0;
  1797. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1798. context->root_hpa = INVALID_PAGE;
  1799. return 0;
  1800. }
  1801. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1802. {
  1803. ++vcpu->stat.tlb_flush;
  1804. kvm_x86_ops->tlb_flush(vcpu);
  1805. }
  1806. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1807. {
  1808. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1809. mmu_free_roots(vcpu);
  1810. }
  1811. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1812. u64 addr,
  1813. u32 err_code)
  1814. {
  1815. kvm_inject_page_fault(vcpu, addr, err_code);
  1816. }
  1817. static void paging_free(struct kvm_vcpu *vcpu)
  1818. {
  1819. nonpaging_free(vcpu);
  1820. }
  1821. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  1822. {
  1823. int bit7;
  1824. bit7 = (gpte >> 7) & 1;
  1825. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  1826. }
  1827. #define PTTYPE 64
  1828. #include "paging_tmpl.h"
  1829. #undef PTTYPE
  1830. #define PTTYPE 32
  1831. #include "paging_tmpl.h"
  1832. #undef PTTYPE
  1833. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  1834. {
  1835. struct kvm_mmu *context = &vcpu->arch.mmu;
  1836. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  1837. u64 exb_bit_rsvd = 0;
  1838. if (!is_nx(vcpu))
  1839. exb_bit_rsvd = rsvd_bits(63, 63);
  1840. switch (level) {
  1841. case PT32_ROOT_LEVEL:
  1842. /* no rsvd bits for 2 level 4K page table entries */
  1843. context->rsvd_bits_mask[0][1] = 0;
  1844. context->rsvd_bits_mask[0][0] = 0;
  1845. if (is_cpuid_PSE36())
  1846. /* 36bits PSE 4MB page */
  1847. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  1848. else
  1849. /* 32 bits PSE 4MB page */
  1850. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  1851. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1852. break;
  1853. case PT32E_ROOT_LEVEL:
  1854. context->rsvd_bits_mask[0][2] =
  1855. rsvd_bits(maxphyaddr, 63) |
  1856. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  1857. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1858. rsvd_bits(maxphyaddr, 62); /* PDE */
  1859. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1860. rsvd_bits(maxphyaddr, 62); /* PTE */
  1861. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1862. rsvd_bits(maxphyaddr, 62) |
  1863. rsvd_bits(13, 20); /* large page */
  1864. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1865. break;
  1866. case PT64_ROOT_LEVEL:
  1867. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  1868. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1869. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  1870. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  1871. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  1872. rsvd_bits(maxphyaddr, 51);
  1873. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  1874. rsvd_bits(maxphyaddr, 51);
  1875. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  1876. context->rsvd_bits_mask[1][2] = context->rsvd_bits_mask[0][2];
  1877. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  1878. rsvd_bits(maxphyaddr, 51) |
  1879. rsvd_bits(13, 20); /* large page */
  1880. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
  1881. break;
  1882. }
  1883. }
  1884. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1885. {
  1886. struct kvm_mmu *context = &vcpu->arch.mmu;
  1887. ASSERT(is_pae(vcpu));
  1888. context->new_cr3 = paging_new_cr3;
  1889. context->page_fault = paging64_page_fault;
  1890. context->gva_to_gpa = paging64_gva_to_gpa;
  1891. context->prefetch_page = paging64_prefetch_page;
  1892. context->sync_page = paging64_sync_page;
  1893. context->invlpg = paging64_invlpg;
  1894. context->free = paging_free;
  1895. context->root_level = level;
  1896. context->shadow_root_level = level;
  1897. context->root_hpa = INVALID_PAGE;
  1898. return 0;
  1899. }
  1900. static int paging64_init_context(struct kvm_vcpu *vcpu)
  1901. {
  1902. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  1903. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  1904. }
  1905. static int paging32_init_context(struct kvm_vcpu *vcpu)
  1906. {
  1907. struct kvm_mmu *context = &vcpu->arch.mmu;
  1908. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  1909. context->new_cr3 = paging_new_cr3;
  1910. context->page_fault = paging32_page_fault;
  1911. context->gva_to_gpa = paging32_gva_to_gpa;
  1912. context->free = paging_free;
  1913. context->prefetch_page = paging32_prefetch_page;
  1914. context->sync_page = paging32_sync_page;
  1915. context->invlpg = paging32_invlpg;
  1916. context->root_level = PT32_ROOT_LEVEL;
  1917. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1918. context->root_hpa = INVALID_PAGE;
  1919. return 0;
  1920. }
  1921. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  1922. {
  1923. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  1924. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  1925. }
  1926. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  1927. {
  1928. struct kvm_mmu *context = &vcpu->arch.mmu;
  1929. context->new_cr3 = nonpaging_new_cr3;
  1930. context->page_fault = tdp_page_fault;
  1931. context->free = nonpaging_free;
  1932. context->prefetch_page = nonpaging_prefetch_page;
  1933. context->sync_page = nonpaging_sync_page;
  1934. context->invlpg = nonpaging_invlpg;
  1935. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  1936. context->root_hpa = INVALID_PAGE;
  1937. if (!is_paging(vcpu)) {
  1938. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1939. context->root_level = 0;
  1940. } else if (is_long_mode(vcpu)) {
  1941. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  1942. context->gva_to_gpa = paging64_gva_to_gpa;
  1943. context->root_level = PT64_ROOT_LEVEL;
  1944. } else if (is_pae(vcpu)) {
  1945. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  1946. context->gva_to_gpa = paging64_gva_to_gpa;
  1947. context->root_level = PT32E_ROOT_LEVEL;
  1948. } else {
  1949. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  1950. context->gva_to_gpa = paging32_gva_to_gpa;
  1951. context->root_level = PT32_ROOT_LEVEL;
  1952. }
  1953. return 0;
  1954. }
  1955. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  1956. {
  1957. int r;
  1958. ASSERT(vcpu);
  1959. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1960. if (!is_paging(vcpu))
  1961. r = nonpaging_init_context(vcpu);
  1962. else if (is_long_mode(vcpu))
  1963. r = paging64_init_context(vcpu);
  1964. else if (is_pae(vcpu))
  1965. r = paging32E_init_context(vcpu);
  1966. else
  1967. r = paging32_init_context(vcpu);
  1968. vcpu->arch.mmu.base_role.glevels = vcpu->arch.mmu.root_level;
  1969. return r;
  1970. }
  1971. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  1972. {
  1973. vcpu->arch.update_pte.pfn = bad_pfn;
  1974. if (tdp_enabled)
  1975. return init_kvm_tdp_mmu(vcpu);
  1976. else
  1977. return init_kvm_softmmu(vcpu);
  1978. }
  1979. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  1980. {
  1981. ASSERT(vcpu);
  1982. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  1983. vcpu->arch.mmu.free(vcpu);
  1984. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1985. }
  1986. }
  1987. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  1988. {
  1989. destroy_kvm_mmu(vcpu);
  1990. return init_kvm_mmu(vcpu);
  1991. }
  1992. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  1993. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  1994. {
  1995. int r;
  1996. r = mmu_topup_memory_caches(vcpu);
  1997. if (r)
  1998. goto out;
  1999. spin_lock(&vcpu->kvm->mmu_lock);
  2000. kvm_mmu_free_some_pages(vcpu);
  2001. r = mmu_alloc_roots(vcpu);
  2002. mmu_sync_roots(vcpu);
  2003. spin_unlock(&vcpu->kvm->mmu_lock);
  2004. if (r)
  2005. goto out;
  2006. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2007. kvm_mmu_flush_tlb(vcpu);
  2008. out:
  2009. return r;
  2010. }
  2011. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2012. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2013. {
  2014. mmu_free_roots(vcpu);
  2015. }
  2016. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2017. struct kvm_mmu_page *sp,
  2018. u64 *spte)
  2019. {
  2020. u64 pte;
  2021. struct kvm_mmu_page *child;
  2022. pte = *spte;
  2023. if (is_shadow_present_pte(pte)) {
  2024. if (sp->role.level == PT_PAGE_TABLE_LEVEL ||
  2025. is_large_pte(pte))
  2026. rmap_remove(vcpu->kvm, spte);
  2027. else {
  2028. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2029. mmu_page_remove_parent_pte(child, spte);
  2030. }
  2031. }
  2032. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  2033. if (is_large_pte(pte))
  2034. --vcpu->kvm->stat.lpages;
  2035. }
  2036. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2037. struct kvm_mmu_page *sp,
  2038. u64 *spte,
  2039. const void *new)
  2040. {
  2041. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2042. if (!vcpu->arch.update_pte.largepage ||
  2043. sp->role.glevels == PT32_ROOT_LEVEL) {
  2044. ++vcpu->kvm->stat.mmu_pde_zapped;
  2045. return;
  2046. }
  2047. }
  2048. ++vcpu->kvm->stat.mmu_pte_updated;
  2049. if (sp->role.glevels == PT32_ROOT_LEVEL)
  2050. paging32_update_pte(vcpu, sp, spte, new);
  2051. else
  2052. paging64_update_pte(vcpu, sp, spte, new);
  2053. }
  2054. static bool need_remote_flush(u64 old, u64 new)
  2055. {
  2056. if (!is_shadow_present_pte(old))
  2057. return false;
  2058. if (!is_shadow_present_pte(new))
  2059. return true;
  2060. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2061. return true;
  2062. old ^= PT64_NX_MASK;
  2063. new ^= PT64_NX_MASK;
  2064. return (old & ~new & PT64_PERM_MASK) != 0;
  2065. }
  2066. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  2067. {
  2068. if (need_remote_flush(old, new))
  2069. kvm_flush_remote_tlbs(vcpu->kvm);
  2070. else
  2071. kvm_mmu_flush_tlb(vcpu);
  2072. }
  2073. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2074. {
  2075. u64 *spte = vcpu->arch.last_pte_updated;
  2076. return !!(spte && (*spte & shadow_accessed_mask));
  2077. }
  2078. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2079. const u8 *new, int bytes)
  2080. {
  2081. gfn_t gfn;
  2082. int r;
  2083. u64 gpte = 0;
  2084. pfn_t pfn;
  2085. vcpu->arch.update_pte.largepage = 0;
  2086. if (bytes != 4 && bytes != 8)
  2087. return;
  2088. /*
  2089. * Assume that the pte write on a page table of the same type
  2090. * as the current vcpu paging mode. This is nearly always true
  2091. * (might be false while changing modes). Note it is verified later
  2092. * by update_pte().
  2093. */
  2094. if (is_pae(vcpu)) {
  2095. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2096. if ((bytes == 4) && (gpa % 4 == 0)) {
  2097. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  2098. if (r)
  2099. return;
  2100. memcpy((void *)&gpte + (gpa % 8), new, 4);
  2101. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  2102. memcpy((void *)&gpte, new, 8);
  2103. }
  2104. } else {
  2105. if ((bytes == 4) && (gpa % 4 == 0))
  2106. memcpy((void *)&gpte, new, 4);
  2107. }
  2108. if (!is_present_pte(gpte))
  2109. return;
  2110. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2111. if (is_large_pte(gpte) && is_largepage_backed(vcpu, gfn)) {
  2112. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  2113. vcpu->arch.update_pte.largepage = 1;
  2114. }
  2115. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2116. smp_rmb();
  2117. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2118. if (is_error_pfn(pfn)) {
  2119. kvm_release_pfn_clean(pfn);
  2120. return;
  2121. }
  2122. vcpu->arch.update_pte.gfn = gfn;
  2123. vcpu->arch.update_pte.pfn = pfn;
  2124. }
  2125. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2126. {
  2127. u64 *spte = vcpu->arch.last_pte_updated;
  2128. if (spte
  2129. && vcpu->arch.last_pte_gfn == gfn
  2130. && shadow_accessed_mask
  2131. && !(*spte & shadow_accessed_mask)
  2132. && is_shadow_present_pte(*spte))
  2133. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2134. }
  2135. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2136. const u8 *new, int bytes,
  2137. bool guest_initiated)
  2138. {
  2139. gfn_t gfn = gpa >> PAGE_SHIFT;
  2140. struct kvm_mmu_page *sp;
  2141. struct hlist_node *node, *n;
  2142. struct hlist_head *bucket;
  2143. unsigned index;
  2144. u64 entry, gentry;
  2145. u64 *spte;
  2146. unsigned offset = offset_in_page(gpa);
  2147. unsigned pte_size;
  2148. unsigned page_offset;
  2149. unsigned misaligned;
  2150. unsigned quadrant;
  2151. int level;
  2152. int flooded = 0;
  2153. int npte;
  2154. int r;
  2155. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2156. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  2157. spin_lock(&vcpu->kvm->mmu_lock);
  2158. kvm_mmu_access_page(vcpu, gfn);
  2159. kvm_mmu_free_some_pages(vcpu);
  2160. ++vcpu->kvm->stat.mmu_pte_write;
  2161. kvm_mmu_audit(vcpu, "pre pte write");
  2162. if (guest_initiated) {
  2163. if (gfn == vcpu->arch.last_pt_write_gfn
  2164. && !last_updated_pte_accessed(vcpu)) {
  2165. ++vcpu->arch.last_pt_write_count;
  2166. if (vcpu->arch.last_pt_write_count >= 3)
  2167. flooded = 1;
  2168. } else {
  2169. vcpu->arch.last_pt_write_gfn = gfn;
  2170. vcpu->arch.last_pt_write_count = 1;
  2171. vcpu->arch.last_pte_updated = NULL;
  2172. }
  2173. }
  2174. index = kvm_page_table_hashfn(gfn);
  2175. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  2176. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  2177. if (sp->gfn != gfn || sp->role.direct || sp->role.invalid)
  2178. continue;
  2179. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  2180. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2181. misaligned |= bytes < 4;
  2182. if (misaligned || flooded) {
  2183. /*
  2184. * Misaligned accesses are too much trouble to fix
  2185. * up; also, they usually indicate a page is not used
  2186. * as a page table.
  2187. *
  2188. * If we're seeing too many writes to a page,
  2189. * it may no longer be a page table, or we may be
  2190. * forking, in which case it is better to unmap the
  2191. * page.
  2192. */
  2193. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2194. gpa, bytes, sp->role.word);
  2195. if (kvm_mmu_zap_page(vcpu->kvm, sp))
  2196. n = bucket->first;
  2197. ++vcpu->kvm->stat.mmu_flooded;
  2198. continue;
  2199. }
  2200. page_offset = offset;
  2201. level = sp->role.level;
  2202. npte = 1;
  2203. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  2204. page_offset <<= 1; /* 32->64 */
  2205. /*
  2206. * A 32-bit pde maps 4MB while the shadow pdes map
  2207. * only 2MB. So we need to double the offset again
  2208. * and zap two pdes instead of one.
  2209. */
  2210. if (level == PT32_ROOT_LEVEL) {
  2211. page_offset &= ~7; /* kill rounding error */
  2212. page_offset <<= 1;
  2213. npte = 2;
  2214. }
  2215. quadrant = page_offset >> PAGE_SHIFT;
  2216. page_offset &= ~PAGE_MASK;
  2217. if (quadrant != sp->role.quadrant)
  2218. continue;
  2219. }
  2220. spte = &sp->spt[page_offset / sizeof(*spte)];
  2221. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  2222. gentry = 0;
  2223. r = kvm_read_guest_atomic(vcpu->kvm,
  2224. gpa & ~(u64)(pte_size - 1),
  2225. &gentry, pte_size);
  2226. new = (const void *)&gentry;
  2227. if (r < 0)
  2228. new = NULL;
  2229. }
  2230. while (npte--) {
  2231. entry = *spte;
  2232. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2233. if (new)
  2234. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  2235. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  2236. ++spte;
  2237. }
  2238. }
  2239. kvm_mmu_audit(vcpu, "post pte write");
  2240. spin_unlock(&vcpu->kvm->mmu_lock);
  2241. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2242. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2243. vcpu->arch.update_pte.pfn = bad_pfn;
  2244. }
  2245. }
  2246. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2247. {
  2248. gpa_t gpa;
  2249. int r;
  2250. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  2251. spin_lock(&vcpu->kvm->mmu_lock);
  2252. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2253. spin_unlock(&vcpu->kvm->mmu_lock);
  2254. return r;
  2255. }
  2256. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2257. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2258. {
  2259. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES) {
  2260. struct kvm_mmu_page *sp;
  2261. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2262. struct kvm_mmu_page, link);
  2263. kvm_mmu_zap_page(vcpu->kvm, sp);
  2264. ++vcpu->kvm->stat.mmu_recycled;
  2265. }
  2266. }
  2267. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2268. {
  2269. int r;
  2270. enum emulation_result er;
  2271. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2272. if (r < 0)
  2273. goto out;
  2274. if (!r) {
  2275. r = 1;
  2276. goto out;
  2277. }
  2278. r = mmu_topup_memory_caches(vcpu);
  2279. if (r)
  2280. goto out;
  2281. er = emulate_instruction(vcpu, vcpu->run, cr2, error_code, 0);
  2282. switch (er) {
  2283. case EMULATE_DONE:
  2284. return 1;
  2285. case EMULATE_DO_MMIO:
  2286. ++vcpu->stat.mmio_exits;
  2287. return 0;
  2288. case EMULATE_FAIL:
  2289. kvm_report_emulation_failure(vcpu, "pagetable");
  2290. return 1;
  2291. default:
  2292. BUG();
  2293. }
  2294. out:
  2295. return r;
  2296. }
  2297. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2298. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2299. {
  2300. vcpu->arch.mmu.invlpg(vcpu, gva);
  2301. kvm_mmu_flush_tlb(vcpu);
  2302. ++vcpu->stat.invlpg;
  2303. }
  2304. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2305. void kvm_enable_tdp(void)
  2306. {
  2307. tdp_enabled = true;
  2308. }
  2309. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2310. void kvm_disable_tdp(void)
  2311. {
  2312. tdp_enabled = false;
  2313. }
  2314. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2315. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2316. {
  2317. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2318. }
  2319. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2320. {
  2321. struct page *page;
  2322. int i;
  2323. ASSERT(vcpu);
  2324. if (vcpu->kvm->arch.n_requested_mmu_pages)
  2325. vcpu->kvm->arch.n_free_mmu_pages =
  2326. vcpu->kvm->arch.n_requested_mmu_pages;
  2327. else
  2328. vcpu->kvm->arch.n_free_mmu_pages =
  2329. vcpu->kvm->arch.n_alloc_mmu_pages;
  2330. /*
  2331. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2332. * Therefore we need to allocate shadow page tables in the first
  2333. * 4GB of memory, which happens to fit the DMA32 zone.
  2334. */
  2335. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2336. if (!page)
  2337. goto error_1;
  2338. vcpu->arch.mmu.pae_root = page_address(page);
  2339. for (i = 0; i < 4; ++i)
  2340. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2341. return 0;
  2342. error_1:
  2343. free_mmu_pages(vcpu);
  2344. return -ENOMEM;
  2345. }
  2346. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2347. {
  2348. ASSERT(vcpu);
  2349. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2350. return alloc_mmu_pages(vcpu);
  2351. }
  2352. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2353. {
  2354. ASSERT(vcpu);
  2355. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2356. return init_kvm_mmu(vcpu);
  2357. }
  2358. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2359. {
  2360. ASSERT(vcpu);
  2361. destroy_kvm_mmu(vcpu);
  2362. free_mmu_pages(vcpu);
  2363. mmu_free_memory_caches(vcpu);
  2364. }
  2365. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2366. {
  2367. struct kvm_mmu_page *sp;
  2368. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2369. int i;
  2370. u64 *pt;
  2371. if (!test_bit(slot, sp->slot_bitmap))
  2372. continue;
  2373. pt = sp->spt;
  2374. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2375. /* avoid RMW */
  2376. if (pt[i] & PT_WRITABLE_MASK)
  2377. pt[i] &= ~PT_WRITABLE_MASK;
  2378. }
  2379. kvm_flush_remote_tlbs(kvm);
  2380. }
  2381. void kvm_mmu_zap_all(struct kvm *kvm)
  2382. {
  2383. struct kvm_mmu_page *sp, *node;
  2384. spin_lock(&kvm->mmu_lock);
  2385. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2386. if (kvm_mmu_zap_page(kvm, sp))
  2387. node = container_of(kvm->arch.active_mmu_pages.next,
  2388. struct kvm_mmu_page, link);
  2389. spin_unlock(&kvm->mmu_lock);
  2390. kvm_flush_remote_tlbs(kvm);
  2391. }
  2392. static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
  2393. {
  2394. struct kvm_mmu_page *page;
  2395. page = container_of(kvm->arch.active_mmu_pages.prev,
  2396. struct kvm_mmu_page, link);
  2397. kvm_mmu_zap_page(kvm, page);
  2398. }
  2399. static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
  2400. {
  2401. struct kvm *kvm;
  2402. struct kvm *kvm_freed = NULL;
  2403. int cache_count = 0;
  2404. spin_lock(&kvm_lock);
  2405. list_for_each_entry(kvm, &vm_list, vm_list) {
  2406. int npages;
  2407. if (!down_read_trylock(&kvm->slots_lock))
  2408. continue;
  2409. spin_lock(&kvm->mmu_lock);
  2410. npages = kvm->arch.n_alloc_mmu_pages -
  2411. kvm->arch.n_free_mmu_pages;
  2412. cache_count += npages;
  2413. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2414. kvm_mmu_remove_one_alloc_mmu_page(kvm);
  2415. cache_count--;
  2416. kvm_freed = kvm;
  2417. }
  2418. nr_to_scan--;
  2419. spin_unlock(&kvm->mmu_lock);
  2420. up_read(&kvm->slots_lock);
  2421. }
  2422. if (kvm_freed)
  2423. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2424. spin_unlock(&kvm_lock);
  2425. return cache_count;
  2426. }
  2427. static struct shrinker mmu_shrinker = {
  2428. .shrink = mmu_shrink,
  2429. .seeks = DEFAULT_SEEKS * 10,
  2430. };
  2431. static void mmu_destroy_caches(void)
  2432. {
  2433. if (pte_chain_cache)
  2434. kmem_cache_destroy(pte_chain_cache);
  2435. if (rmap_desc_cache)
  2436. kmem_cache_destroy(rmap_desc_cache);
  2437. if (mmu_page_header_cache)
  2438. kmem_cache_destroy(mmu_page_header_cache);
  2439. }
  2440. void kvm_mmu_module_exit(void)
  2441. {
  2442. mmu_destroy_caches();
  2443. unregister_shrinker(&mmu_shrinker);
  2444. }
  2445. int kvm_mmu_module_init(void)
  2446. {
  2447. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2448. sizeof(struct kvm_pte_chain),
  2449. 0, 0, NULL);
  2450. if (!pte_chain_cache)
  2451. goto nomem;
  2452. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2453. sizeof(struct kvm_rmap_desc),
  2454. 0, 0, NULL);
  2455. if (!rmap_desc_cache)
  2456. goto nomem;
  2457. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2458. sizeof(struct kvm_mmu_page),
  2459. 0, 0, NULL);
  2460. if (!mmu_page_header_cache)
  2461. goto nomem;
  2462. register_shrinker(&mmu_shrinker);
  2463. return 0;
  2464. nomem:
  2465. mmu_destroy_caches();
  2466. return -ENOMEM;
  2467. }
  2468. /*
  2469. * Caculate mmu pages needed for kvm.
  2470. */
  2471. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2472. {
  2473. int i;
  2474. unsigned int nr_mmu_pages;
  2475. unsigned int nr_pages = 0;
  2476. for (i = 0; i < kvm->nmemslots; i++)
  2477. nr_pages += kvm->memslots[i].npages;
  2478. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2479. nr_mmu_pages = max(nr_mmu_pages,
  2480. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2481. return nr_mmu_pages;
  2482. }
  2483. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2484. unsigned len)
  2485. {
  2486. if (len > buffer->len)
  2487. return NULL;
  2488. return buffer->ptr;
  2489. }
  2490. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2491. unsigned len)
  2492. {
  2493. void *ret;
  2494. ret = pv_mmu_peek_buffer(buffer, len);
  2495. if (!ret)
  2496. return ret;
  2497. buffer->ptr += len;
  2498. buffer->len -= len;
  2499. buffer->processed += len;
  2500. return ret;
  2501. }
  2502. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2503. gpa_t addr, gpa_t value)
  2504. {
  2505. int bytes = 8;
  2506. int r;
  2507. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2508. bytes = 4;
  2509. r = mmu_topup_memory_caches(vcpu);
  2510. if (r)
  2511. return r;
  2512. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2513. return -EFAULT;
  2514. return 1;
  2515. }
  2516. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2517. {
  2518. kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2519. return 1;
  2520. }
  2521. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2522. {
  2523. spin_lock(&vcpu->kvm->mmu_lock);
  2524. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2525. spin_unlock(&vcpu->kvm->mmu_lock);
  2526. return 1;
  2527. }
  2528. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2529. struct kvm_pv_mmu_op_buffer *buffer)
  2530. {
  2531. struct kvm_mmu_op_header *header;
  2532. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2533. if (!header)
  2534. return 0;
  2535. switch (header->op) {
  2536. case KVM_MMU_OP_WRITE_PTE: {
  2537. struct kvm_mmu_op_write_pte *wpte;
  2538. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2539. if (!wpte)
  2540. return 0;
  2541. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2542. wpte->pte_val);
  2543. }
  2544. case KVM_MMU_OP_FLUSH_TLB: {
  2545. struct kvm_mmu_op_flush_tlb *ftlb;
  2546. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2547. if (!ftlb)
  2548. return 0;
  2549. return kvm_pv_mmu_flush_tlb(vcpu);
  2550. }
  2551. case KVM_MMU_OP_RELEASE_PT: {
  2552. struct kvm_mmu_op_release_pt *rpt;
  2553. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2554. if (!rpt)
  2555. return 0;
  2556. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2557. }
  2558. default: return 0;
  2559. }
  2560. }
  2561. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2562. gpa_t addr, unsigned long *ret)
  2563. {
  2564. int r;
  2565. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2566. buffer->ptr = buffer->buf;
  2567. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2568. buffer->processed = 0;
  2569. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2570. if (r)
  2571. goto out;
  2572. while (buffer->len) {
  2573. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2574. if (r < 0)
  2575. goto out;
  2576. if (r == 0)
  2577. break;
  2578. }
  2579. r = 1;
  2580. out:
  2581. *ret = buffer->processed;
  2582. return r;
  2583. }
  2584. #ifdef AUDIT
  2585. static const char *audit_msg;
  2586. static gva_t canonicalize(gva_t gva)
  2587. {
  2588. #ifdef CONFIG_X86_64
  2589. gva = (long long)(gva << 16) >> 16;
  2590. #endif
  2591. return gva;
  2592. }
  2593. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2594. gva_t va, int level)
  2595. {
  2596. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2597. int i;
  2598. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2599. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2600. u64 ent = pt[i];
  2601. if (ent == shadow_trap_nonpresent_pte)
  2602. continue;
  2603. va = canonicalize(va);
  2604. if (level > 1) {
  2605. if (ent == shadow_notrap_nonpresent_pte)
  2606. printk(KERN_ERR "audit: (%s) nontrapping pte"
  2607. " in nonleaf level: levels %d gva %lx"
  2608. " level %d pte %llx\n", audit_msg,
  2609. vcpu->arch.mmu.root_level, va, level, ent);
  2610. else
  2611. audit_mappings_page(vcpu, ent, va, level - 1);
  2612. } else {
  2613. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  2614. gfn_t gfn = gpa >> PAGE_SHIFT;
  2615. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2616. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2617. if (is_shadow_present_pte(ent)
  2618. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2619. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2620. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2621. audit_msg, vcpu->arch.mmu.root_level,
  2622. va, gpa, hpa, ent,
  2623. is_shadow_present_pte(ent));
  2624. else if (ent == shadow_notrap_nonpresent_pte
  2625. && !is_error_hpa(hpa))
  2626. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2627. " valid guest gva %lx\n", audit_msg, va);
  2628. kvm_release_pfn_clean(pfn);
  2629. }
  2630. }
  2631. }
  2632. static void audit_mappings(struct kvm_vcpu *vcpu)
  2633. {
  2634. unsigned i;
  2635. if (vcpu->arch.mmu.root_level == 4)
  2636. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2637. else
  2638. for (i = 0; i < 4; ++i)
  2639. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2640. audit_mappings_page(vcpu,
  2641. vcpu->arch.mmu.pae_root[i],
  2642. i << 30,
  2643. 2);
  2644. }
  2645. static int count_rmaps(struct kvm_vcpu *vcpu)
  2646. {
  2647. int nmaps = 0;
  2648. int i, j, k;
  2649. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2650. struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
  2651. struct kvm_rmap_desc *d;
  2652. for (j = 0; j < m->npages; ++j) {
  2653. unsigned long *rmapp = &m->rmap[j];
  2654. if (!*rmapp)
  2655. continue;
  2656. if (!(*rmapp & 1)) {
  2657. ++nmaps;
  2658. continue;
  2659. }
  2660. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2661. while (d) {
  2662. for (k = 0; k < RMAP_EXT; ++k)
  2663. if (d->shadow_ptes[k])
  2664. ++nmaps;
  2665. else
  2666. break;
  2667. d = d->more;
  2668. }
  2669. }
  2670. }
  2671. return nmaps;
  2672. }
  2673. static int count_writable_mappings(struct kvm_vcpu *vcpu)
  2674. {
  2675. int nmaps = 0;
  2676. struct kvm_mmu_page *sp;
  2677. int i;
  2678. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2679. u64 *pt = sp->spt;
  2680. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  2681. continue;
  2682. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2683. u64 ent = pt[i];
  2684. if (!(ent & PT_PRESENT_MASK))
  2685. continue;
  2686. if (!(ent & PT_WRITABLE_MASK))
  2687. continue;
  2688. ++nmaps;
  2689. }
  2690. }
  2691. return nmaps;
  2692. }
  2693. static void audit_rmap(struct kvm_vcpu *vcpu)
  2694. {
  2695. int n_rmap = count_rmaps(vcpu);
  2696. int n_actual = count_writable_mappings(vcpu);
  2697. if (n_rmap != n_actual)
  2698. printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
  2699. __func__, audit_msg, n_rmap, n_actual);
  2700. }
  2701. static void audit_write_protection(struct kvm_vcpu *vcpu)
  2702. {
  2703. struct kvm_mmu_page *sp;
  2704. struct kvm_memory_slot *slot;
  2705. unsigned long *rmapp;
  2706. gfn_t gfn;
  2707. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2708. if (sp->role.direct)
  2709. continue;
  2710. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  2711. slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
  2712. rmapp = &slot->rmap[gfn - slot->base_gfn];
  2713. if (*rmapp)
  2714. printk(KERN_ERR "%s: (%s) shadow page has writable"
  2715. " mappings: gfn %lx role %x\n",
  2716. __func__, audit_msg, sp->gfn,
  2717. sp->role.word);
  2718. }
  2719. }
  2720. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2721. {
  2722. int olddbg = dbg;
  2723. dbg = 0;
  2724. audit_msg = msg;
  2725. audit_rmap(vcpu);
  2726. audit_write_protection(vcpu);
  2727. audit_mappings(vcpu);
  2728. dbg = olddbg;
  2729. }
  2730. #endif