omap_hwmod_2430_data.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcbsp.h>
  23. #include <plat/mcspi.h>
  24. #include <plat/dmtimer.h>
  25. #include <plat/mmc.h>
  26. #include <plat/l3_2xxx.h>
  27. #include "omap_hwmod_common_data.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "cm-regbits-24xx.h"
  30. #include "wd_timer.h"
  31. /*
  32. * OMAP2430 hardware module integration data
  33. *
  34. * All of the data in this section should be autogeneratable from the
  35. * TI hardware database or other technical documentation. Data that
  36. * is driver-specific or driver-kernel integration-specific belongs
  37. * elsewhere.
  38. */
  39. /*
  40. * IP blocks
  41. */
  42. /* IVA2 (IVA2) */
  43. static struct omap_hwmod omap2430_iva_hwmod = {
  44. .name = "iva",
  45. .class = &iva_hwmod_class,
  46. };
  47. /* I2C common */
  48. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  49. .rev_offs = 0x00,
  50. .sysc_offs = 0x20,
  51. .syss_offs = 0x10,
  52. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  53. SYSS_HAS_RESET_STATUS),
  54. .sysc_fields = &omap_hwmod_sysc_type1,
  55. };
  56. static struct omap_hwmod_class i2c_class = {
  57. .name = "i2c",
  58. .sysc = &i2c_sysc,
  59. .rev = OMAP_I2C_IP_VERSION_1,
  60. .reset = &omap_i2c_reset,
  61. };
  62. static struct omap_i2c_dev_attr i2c_dev_attr = {
  63. .fifo_depth = 8, /* bytes */
  64. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  65. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  66. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  67. };
  68. /* I2C1 */
  69. static struct omap_hwmod omap2430_i2c1_hwmod = {
  70. .name = "i2c1",
  71. .flags = HWMOD_16BIT_REG,
  72. .mpu_irqs = omap2_i2c1_mpu_irqs,
  73. .sdma_reqs = omap2_i2c1_sdma_reqs,
  74. .main_clk = "i2chs1_fck",
  75. .prcm = {
  76. .omap2 = {
  77. /*
  78. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  79. * I2CHS IP's do not follow the usual pattern.
  80. * prcm_reg_id alone cannot be used to program
  81. * the iclk and fclk. Needs to be handled using
  82. * additional flags when clk handling is moved
  83. * to hwmod framework.
  84. */
  85. .module_offs = CORE_MOD,
  86. .prcm_reg_id = 1,
  87. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  88. .idlest_reg_id = 1,
  89. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  90. },
  91. },
  92. .class = &i2c_class,
  93. .dev_attr = &i2c_dev_attr,
  94. };
  95. /* I2C2 */
  96. static struct omap_hwmod omap2430_i2c2_hwmod = {
  97. .name = "i2c2",
  98. .flags = HWMOD_16BIT_REG,
  99. .mpu_irqs = omap2_i2c2_mpu_irqs,
  100. .sdma_reqs = omap2_i2c2_sdma_reqs,
  101. .main_clk = "i2chs2_fck",
  102. .prcm = {
  103. .omap2 = {
  104. .module_offs = CORE_MOD,
  105. .prcm_reg_id = 1,
  106. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  107. .idlest_reg_id = 1,
  108. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  109. },
  110. },
  111. .class = &i2c_class,
  112. .dev_attr = &i2c_dev_attr,
  113. };
  114. /* gpio5 */
  115. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  116. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  117. { .irq = -1 }
  118. };
  119. static struct omap_hwmod omap2430_gpio5_hwmod = {
  120. .name = "gpio5",
  121. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  122. .mpu_irqs = omap243x_gpio5_irqs,
  123. .main_clk = "gpio5_fck",
  124. .prcm = {
  125. .omap2 = {
  126. .prcm_reg_id = 2,
  127. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  128. .module_offs = CORE_MOD,
  129. .idlest_reg_id = 2,
  130. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  131. },
  132. },
  133. .class = &omap2xxx_gpio_hwmod_class,
  134. .dev_attr = &omap2xxx_gpio_dev_attr,
  135. };
  136. /* dma attributes */
  137. static struct omap_dma_dev_attr dma_dev_attr = {
  138. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  139. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  140. .lch_count = 32,
  141. };
  142. static struct omap_hwmod omap2430_dma_system_hwmod = {
  143. .name = "dma",
  144. .class = &omap2xxx_dma_hwmod_class,
  145. .mpu_irqs = omap2_dma_system_irqs,
  146. .main_clk = "core_l3_ck",
  147. .dev_attr = &dma_dev_attr,
  148. .flags = HWMOD_NO_IDLEST,
  149. };
  150. /* mailbox */
  151. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  152. { .irq = 26 },
  153. { .irq = -1 }
  154. };
  155. static struct omap_hwmod omap2430_mailbox_hwmod = {
  156. .name = "mailbox",
  157. .class = &omap2xxx_mailbox_hwmod_class,
  158. .mpu_irqs = omap2430_mailbox_irqs,
  159. .main_clk = "mailboxes_ick",
  160. .prcm = {
  161. .omap2 = {
  162. .prcm_reg_id = 1,
  163. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  164. .module_offs = CORE_MOD,
  165. .idlest_reg_id = 1,
  166. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  167. },
  168. },
  169. };
  170. /* mcspi3 */
  171. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  172. { .irq = 91 },
  173. { .irq = -1 }
  174. };
  175. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  176. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  177. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  178. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  179. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  180. { .dma_req = -1 }
  181. };
  182. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  183. .num_chipselect = 2,
  184. };
  185. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  186. .name = "mcspi3",
  187. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  188. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  189. .main_clk = "mcspi3_fck",
  190. .prcm = {
  191. .omap2 = {
  192. .module_offs = CORE_MOD,
  193. .prcm_reg_id = 2,
  194. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  195. .idlest_reg_id = 2,
  196. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  197. },
  198. },
  199. .class = &omap2xxx_mcspi_class,
  200. .dev_attr = &omap_mcspi3_dev_attr,
  201. };
  202. /* usbhsotg */
  203. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  204. .rev_offs = 0x0400,
  205. .sysc_offs = 0x0404,
  206. .syss_offs = 0x0408,
  207. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  208. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  209. SYSC_HAS_AUTOIDLE),
  210. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  211. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  212. .sysc_fields = &omap_hwmod_sysc_type1,
  213. };
  214. static struct omap_hwmod_class usbotg_class = {
  215. .name = "usbotg",
  216. .sysc = &omap2430_usbhsotg_sysc,
  217. };
  218. /* usb_otg_hs */
  219. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  220. { .name = "mc", .irq = 92 },
  221. { .name = "dma", .irq = 93 },
  222. { .irq = -1 }
  223. };
  224. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  225. .name = "usb_otg_hs",
  226. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  227. .main_clk = "usbhs_ick",
  228. .prcm = {
  229. .omap2 = {
  230. .prcm_reg_id = 1,
  231. .module_bit = OMAP2430_EN_USBHS_MASK,
  232. .module_offs = CORE_MOD,
  233. .idlest_reg_id = 1,
  234. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  235. },
  236. },
  237. .class = &usbotg_class,
  238. /*
  239. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  240. * broken when autoidle is enabled
  241. * workaround is to disable the autoidle bit at module level.
  242. */
  243. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  244. | HWMOD_SWSUP_MSTANDBY,
  245. };
  246. /*
  247. * 'mcbsp' class
  248. * multi channel buffered serial port controller
  249. */
  250. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  251. .rev_offs = 0x007C,
  252. .sysc_offs = 0x008C,
  253. .sysc_flags = (SYSC_HAS_SOFTRESET),
  254. .sysc_fields = &omap_hwmod_sysc_type1,
  255. };
  256. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  257. .name = "mcbsp",
  258. .sysc = &omap2430_mcbsp_sysc,
  259. .rev = MCBSP_CONFIG_TYPE2,
  260. };
  261. /* mcbsp1 */
  262. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  263. { .name = "tx", .irq = 59 },
  264. { .name = "rx", .irq = 60 },
  265. { .name = "ovr", .irq = 61 },
  266. { .name = "common", .irq = 64 },
  267. { .irq = -1 }
  268. };
  269. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  270. .name = "mcbsp1",
  271. .class = &omap2430_mcbsp_hwmod_class,
  272. .mpu_irqs = omap2430_mcbsp1_irqs,
  273. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  274. .main_clk = "mcbsp1_fck",
  275. .prcm = {
  276. .omap2 = {
  277. .prcm_reg_id = 1,
  278. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  279. .module_offs = CORE_MOD,
  280. .idlest_reg_id = 1,
  281. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  282. },
  283. },
  284. };
  285. /* mcbsp2 */
  286. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  287. { .name = "tx", .irq = 62 },
  288. { .name = "rx", .irq = 63 },
  289. { .name = "common", .irq = 16 },
  290. { .irq = -1 }
  291. };
  292. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  293. .name = "mcbsp2",
  294. .class = &omap2430_mcbsp_hwmod_class,
  295. .mpu_irqs = omap2430_mcbsp2_irqs,
  296. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  297. .main_clk = "mcbsp2_fck",
  298. .prcm = {
  299. .omap2 = {
  300. .prcm_reg_id = 1,
  301. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  302. .module_offs = CORE_MOD,
  303. .idlest_reg_id = 1,
  304. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  305. },
  306. },
  307. };
  308. /* mcbsp3 */
  309. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  310. { .name = "tx", .irq = 89 },
  311. { .name = "rx", .irq = 90 },
  312. { .name = "common", .irq = 17 },
  313. { .irq = -1 }
  314. };
  315. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  316. .name = "mcbsp3",
  317. .class = &omap2430_mcbsp_hwmod_class,
  318. .mpu_irqs = omap2430_mcbsp3_irqs,
  319. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  320. .main_clk = "mcbsp3_fck",
  321. .prcm = {
  322. .omap2 = {
  323. .prcm_reg_id = 1,
  324. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  325. .module_offs = CORE_MOD,
  326. .idlest_reg_id = 2,
  327. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  328. },
  329. },
  330. };
  331. /* mcbsp4 */
  332. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  333. { .name = "tx", .irq = 54 },
  334. { .name = "rx", .irq = 55 },
  335. { .name = "common", .irq = 18 },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  339. { .name = "rx", .dma_req = 20 },
  340. { .name = "tx", .dma_req = 19 },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  344. .name = "mcbsp4",
  345. .class = &omap2430_mcbsp_hwmod_class,
  346. .mpu_irqs = omap2430_mcbsp4_irqs,
  347. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  348. .main_clk = "mcbsp4_fck",
  349. .prcm = {
  350. .omap2 = {
  351. .prcm_reg_id = 1,
  352. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  353. .module_offs = CORE_MOD,
  354. .idlest_reg_id = 2,
  355. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  356. },
  357. },
  358. };
  359. /* mcbsp5 */
  360. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  361. { .name = "tx", .irq = 81 },
  362. { .name = "rx", .irq = 82 },
  363. { .name = "common", .irq = 19 },
  364. { .irq = -1 }
  365. };
  366. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  367. { .name = "rx", .dma_req = 22 },
  368. { .name = "tx", .dma_req = 21 },
  369. { .dma_req = -1 }
  370. };
  371. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  372. .name = "mcbsp5",
  373. .class = &omap2430_mcbsp_hwmod_class,
  374. .mpu_irqs = omap2430_mcbsp5_irqs,
  375. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  376. .main_clk = "mcbsp5_fck",
  377. .prcm = {
  378. .omap2 = {
  379. .prcm_reg_id = 1,
  380. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  381. .module_offs = CORE_MOD,
  382. .idlest_reg_id = 2,
  383. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  384. },
  385. },
  386. };
  387. /* MMC/SD/SDIO common */
  388. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  389. .rev_offs = 0x1fc,
  390. .sysc_offs = 0x10,
  391. .syss_offs = 0x14,
  392. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  393. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  394. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  395. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  396. .sysc_fields = &omap_hwmod_sysc_type1,
  397. };
  398. static struct omap_hwmod_class omap2430_mmc_class = {
  399. .name = "mmc",
  400. .sysc = &omap2430_mmc_sysc,
  401. };
  402. /* MMC/SD/SDIO1 */
  403. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  404. { .irq = 83 },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  408. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  409. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  410. { .dma_req = -1 }
  411. };
  412. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  413. { .role = "dbck", .clk = "mmchsdb1_fck" },
  414. };
  415. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  416. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  417. };
  418. static struct omap_hwmod omap2430_mmc1_hwmod = {
  419. .name = "mmc1",
  420. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  421. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  422. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  423. .opt_clks = omap2430_mmc1_opt_clks,
  424. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  425. .main_clk = "mmchs1_fck",
  426. .prcm = {
  427. .omap2 = {
  428. .module_offs = CORE_MOD,
  429. .prcm_reg_id = 2,
  430. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  431. .idlest_reg_id = 2,
  432. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  433. },
  434. },
  435. .dev_attr = &mmc1_dev_attr,
  436. .class = &omap2430_mmc_class,
  437. };
  438. /* MMC/SD/SDIO2 */
  439. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  440. { .irq = 86 },
  441. { .irq = -1 }
  442. };
  443. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  444. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  445. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  446. { .dma_req = -1 }
  447. };
  448. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  449. { .role = "dbck", .clk = "mmchsdb2_fck" },
  450. };
  451. static struct omap_hwmod omap2430_mmc2_hwmod = {
  452. .name = "mmc2",
  453. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  454. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  455. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  456. .opt_clks = omap2430_mmc2_opt_clks,
  457. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  458. .main_clk = "mmchs2_fck",
  459. .prcm = {
  460. .omap2 = {
  461. .module_offs = CORE_MOD,
  462. .prcm_reg_id = 2,
  463. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  464. .idlest_reg_id = 2,
  465. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  466. },
  467. },
  468. .class = &omap2430_mmc_class,
  469. };
  470. /*
  471. * interfaces
  472. */
  473. /* L3 -> L4_CORE interface */
  474. /* l3_core -> usbhsotg interface */
  475. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  476. .master = &omap2430_usbhsotg_hwmod,
  477. .slave = &omap2xxx_l3_main_hwmod,
  478. .clk = "core_l3_ck",
  479. .user = OCP_USER_MPU,
  480. };
  481. /* L4 CORE -> I2C1 interface */
  482. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  483. .master = &omap2xxx_l4_core_hwmod,
  484. .slave = &omap2430_i2c1_hwmod,
  485. .clk = "i2c1_ick",
  486. .addr = omap2_i2c1_addr_space,
  487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  488. };
  489. /* L4 CORE -> I2C2 interface */
  490. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  491. .master = &omap2xxx_l4_core_hwmod,
  492. .slave = &omap2430_i2c2_hwmod,
  493. .clk = "i2c2_ick",
  494. .addr = omap2_i2c2_addr_space,
  495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  496. };
  497. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  498. {
  499. .pa_start = OMAP243X_HS_BASE,
  500. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  501. .flags = ADDR_TYPE_RT
  502. },
  503. { }
  504. };
  505. /* l4_core ->usbhsotg interface */
  506. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  507. .master = &omap2xxx_l4_core_hwmod,
  508. .slave = &omap2430_usbhsotg_hwmod,
  509. .clk = "usb_l4_ick",
  510. .addr = omap2430_usbhsotg_addrs,
  511. .user = OCP_USER_MPU,
  512. };
  513. /* L4 CORE -> MMC1 interface */
  514. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  515. .master = &omap2xxx_l4_core_hwmod,
  516. .slave = &omap2430_mmc1_hwmod,
  517. .clk = "mmchs1_ick",
  518. .addr = omap2430_mmc1_addr_space,
  519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  520. };
  521. /* L4 CORE -> MMC2 interface */
  522. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  523. .master = &omap2xxx_l4_core_hwmod,
  524. .slave = &omap2430_mmc2_hwmod,
  525. .clk = "mmchs2_ick",
  526. .addr = omap2430_mmc2_addr_space,
  527. .user = OCP_USER_MPU | OCP_USER_SDMA,
  528. };
  529. /* l4 core -> mcspi3 interface */
  530. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  531. .master = &omap2xxx_l4_core_hwmod,
  532. .slave = &omap2430_mcspi3_hwmod,
  533. .clk = "mcspi3_ick",
  534. .addr = omap2430_mcspi3_addr_space,
  535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  536. };
  537. /* IVA2 <- L3 interface */
  538. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  539. .master = &omap2xxx_l3_main_hwmod,
  540. .slave = &omap2430_iva_hwmod,
  541. .clk = "dsp_fck",
  542. .user = OCP_USER_MPU | OCP_USER_SDMA,
  543. };
  544. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  545. {
  546. .pa_start = 0x49018000,
  547. .pa_end = 0x49018000 + SZ_1K - 1,
  548. .flags = ADDR_TYPE_RT
  549. },
  550. { }
  551. };
  552. /* l4_wkup -> timer1 */
  553. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  554. .master = &omap2xxx_l4_wkup_hwmod,
  555. .slave = &omap2xxx_timer1_hwmod,
  556. .clk = "gpt1_ick",
  557. .addr = omap2430_timer1_addrs,
  558. .user = OCP_USER_MPU | OCP_USER_SDMA,
  559. };
  560. /* l4_wkup -> wd_timer2 */
  561. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  562. {
  563. .pa_start = 0x49016000,
  564. .pa_end = 0x4901607f,
  565. .flags = ADDR_TYPE_RT
  566. },
  567. { }
  568. };
  569. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  570. .master = &omap2xxx_l4_wkup_hwmod,
  571. .slave = &omap2xxx_wd_timer2_hwmod,
  572. .clk = "mpu_wdt_ick",
  573. .addr = omap2430_wd_timer2_addrs,
  574. .user = OCP_USER_MPU | OCP_USER_SDMA,
  575. };
  576. /* l4_wkup -> gpio1 */
  577. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  578. {
  579. .pa_start = 0x4900C000,
  580. .pa_end = 0x4900C1ff,
  581. .flags = ADDR_TYPE_RT
  582. },
  583. { }
  584. };
  585. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  586. .master = &omap2xxx_l4_wkup_hwmod,
  587. .slave = &omap2xxx_gpio1_hwmod,
  588. .clk = "gpios_ick",
  589. .addr = omap2430_gpio1_addr_space,
  590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  591. };
  592. /* l4_wkup -> gpio2 */
  593. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  594. {
  595. .pa_start = 0x4900E000,
  596. .pa_end = 0x4900E1ff,
  597. .flags = ADDR_TYPE_RT
  598. },
  599. { }
  600. };
  601. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  602. .master = &omap2xxx_l4_wkup_hwmod,
  603. .slave = &omap2xxx_gpio2_hwmod,
  604. .clk = "gpios_ick",
  605. .addr = omap2430_gpio2_addr_space,
  606. .user = OCP_USER_MPU | OCP_USER_SDMA,
  607. };
  608. /* l4_wkup -> gpio3 */
  609. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  610. {
  611. .pa_start = 0x49010000,
  612. .pa_end = 0x490101ff,
  613. .flags = ADDR_TYPE_RT
  614. },
  615. { }
  616. };
  617. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  618. .master = &omap2xxx_l4_wkup_hwmod,
  619. .slave = &omap2xxx_gpio3_hwmod,
  620. .clk = "gpios_ick",
  621. .addr = omap2430_gpio3_addr_space,
  622. .user = OCP_USER_MPU | OCP_USER_SDMA,
  623. };
  624. /* l4_wkup -> gpio4 */
  625. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  626. {
  627. .pa_start = 0x49012000,
  628. .pa_end = 0x490121ff,
  629. .flags = ADDR_TYPE_RT
  630. },
  631. { }
  632. };
  633. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  634. .master = &omap2xxx_l4_wkup_hwmod,
  635. .slave = &omap2xxx_gpio4_hwmod,
  636. .clk = "gpios_ick",
  637. .addr = omap2430_gpio4_addr_space,
  638. .user = OCP_USER_MPU | OCP_USER_SDMA,
  639. };
  640. /* l4_core -> gpio5 */
  641. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  642. {
  643. .pa_start = 0x480B6000,
  644. .pa_end = 0x480B61ff,
  645. .flags = ADDR_TYPE_RT
  646. },
  647. { }
  648. };
  649. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  650. .master = &omap2xxx_l4_core_hwmod,
  651. .slave = &omap2430_gpio5_hwmod,
  652. .clk = "gpio5_ick",
  653. .addr = omap2430_gpio5_addr_space,
  654. .user = OCP_USER_MPU | OCP_USER_SDMA,
  655. };
  656. /* dma_system -> L3 */
  657. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  658. .master = &omap2430_dma_system_hwmod,
  659. .slave = &omap2xxx_l3_main_hwmod,
  660. .clk = "core_l3_ck",
  661. .user = OCP_USER_MPU | OCP_USER_SDMA,
  662. };
  663. /* l4_core -> dma_system */
  664. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  665. .master = &omap2xxx_l4_core_hwmod,
  666. .slave = &omap2430_dma_system_hwmod,
  667. .clk = "sdma_ick",
  668. .addr = omap2_dma_system_addrs,
  669. .user = OCP_USER_MPU | OCP_USER_SDMA,
  670. };
  671. /* l4_core -> mailbox */
  672. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  673. .master = &omap2xxx_l4_core_hwmod,
  674. .slave = &omap2430_mailbox_hwmod,
  675. .addr = omap2_mailbox_addrs,
  676. .user = OCP_USER_MPU | OCP_USER_SDMA,
  677. };
  678. /* l4_core -> mcbsp1 */
  679. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  680. .master = &omap2xxx_l4_core_hwmod,
  681. .slave = &omap2430_mcbsp1_hwmod,
  682. .clk = "mcbsp1_ick",
  683. .addr = omap2_mcbsp1_addrs,
  684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  685. };
  686. /* l4_core -> mcbsp2 */
  687. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  688. .master = &omap2xxx_l4_core_hwmod,
  689. .slave = &omap2430_mcbsp2_hwmod,
  690. .clk = "mcbsp2_ick",
  691. .addr = omap2xxx_mcbsp2_addrs,
  692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  693. };
  694. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  695. {
  696. .name = "mpu",
  697. .pa_start = 0x4808C000,
  698. .pa_end = 0x4808C0ff,
  699. .flags = ADDR_TYPE_RT
  700. },
  701. { }
  702. };
  703. /* l4_core -> mcbsp3 */
  704. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  705. .master = &omap2xxx_l4_core_hwmod,
  706. .slave = &omap2430_mcbsp3_hwmod,
  707. .clk = "mcbsp3_ick",
  708. .addr = omap2430_mcbsp3_addrs,
  709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  710. };
  711. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  712. {
  713. .name = "mpu",
  714. .pa_start = 0x4808E000,
  715. .pa_end = 0x4808E0ff,
  716. .flags = ADDR_TYPE_RT
  717. },
  718. { }
  719. };
  720. /* l4_core -> mcbsp4 */
  721. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  722. .master = &omap2xxx_l4_core_hwmod,
  723. .slave = &omap2430_mcbsp4_hwmod,
  724. .clk = "mcbsp4_ick",
  725. .addr = omap2430_mcbsp4_addrs,
  726. .user = OCP_USER_MPU | OCP_USER_SDMA,
  727. };
  728. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  729. {
  730. .name = "mpu",
  731. .pa_start = 0x48096000,
  732. .pa_end = 0x480960ff,
  733. .flags = ADDR_TYPE_RT
  734. },
  735. { }
  736. };
  737. /* l4_core -> mcbsp5 */
  738. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  739. .master = &omap2xxx_l4_core_hwmod,
  740. .slave = &omap2430_mcbsp5_hwmod,
  741. .clk = "mcbsp5_ick",
  742. .addr = omap2430_mcbsp5_addrs,
  743. .user = OCP_USER_MPU | OCP_USER_SDMA,
  744. };
  745. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  746. &omap2xxx_l3_main__l4_core,
  747. &omap2xxx_mpu__l3_main,
  748. &omap2xxx_dss__l3,
  749. &omap2430_usbhsotg__l3,
  750. &omap2430_l4_core__i2c1,
  751. &omap2430_l4_core__i2c2,
  752. &omap2xxx_l4_core__l4_wkup,
  753. &omap2_l4_core__uart1,
  754. &omap2_l4_core__uart2,
  755. &omap2_l4_core__uart3,
  756. &omap2430_l4_core__usbhsotg,
  757. &omap2430_l4_core__mmc1,
  758. &omap2430_l4_core__mmc2,
  759. &omap2xxx_l4_core__mcspi1,
  760. &omap2xxx_l4_core__mcspi2,
  761. &omap2430_l4_core__mcspi3,
  762. &omap2430_l3__iva,
  763. &omap2430_l4_wkup__timer1,
  764. &omap2xxx_l4_core__timer2,
  765. &omap2xxx_l4_core__timer3,
  766. &omap2xxx_l4_core__timer4,
  767. &omap2xxx_l4_core__timer5,
  768. &omap2xxx_l4_core__timer6,
  769. &omap2xxx_l4_core__timer7,
  770. &omap2xxx_l4_core__timer8,
  771. &omap2xxx_l4_core__timer9,
  772. &omap2xxx_l4_core__timer10,
  773. &omap2xxx_l4_core__timer11,
  774. &omap2xxx_l4_core__timer12,
  775. &omap2430_l4_wkup__wd_timer2,
  776. &omap2xxx_l4_core__dss,
  777. &omap2xxx_l4_core__dss_dispc,
  778. &omap2xxx_l4_core__dss_rfbi,
  779. &omap2xxx_l4_core__dss_venc,
  780. &omap2430_l4_wkup__gpio1,
  781. &omap2430_l4_wkup__gpio2,
  782. &omap2430_l4_wkup__gpio3,
  783. &omap2430_l4_wkup__gpio4,
  784. &omap2430_l4_core__gpio5,
  785. &omap2430_dma_system__l3,
  786. &omap2430_l4_core__dma_system,
  787. &omap2430_l4_core__mailbox,
  788. &omap2430_l4_core__mcbsp1,
  789. &omap2430_l4_core__mcbsp2,
  790. &omap2430_l4_core__mcbsp3,
  791. &omap2430_l4_core__mcbsp4,
  792. &omap2430_l4_core__mcbsp5,
  793. NULL,
  794. };
  795. int __init omap2430_hwmod_init(void)
  796. {
  797. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  798. }