omap_hwmod_2420_data.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/l3_2xxx.h>
  25. #include <plat/l4_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2420 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA2 (IVA2) */
  42. static struct omap_hwmod omap2420_iva_hwmod = {
  43. .name = "iva",
  44. .class = &iva_hwmod_class,
  45. };
  46. /* I2C common */
  47. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  48. .rev_offs = 0x00,
  49. .sysc_offs = 0x20,
  50. .syss_offs = 0x10,
  51. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  52. .sysc_fields = &omap_hwmod_sysc_type1,
  53. };
  54. static struct omap_hwmod_class i2c_class = {
  55. .name = "i2c",
  56. .sysc = &i2c_sysc,
  57. .rev = OMAP_I2C_IP_VERSION_1,
  58. .reset = &omap_i2c_reset,
  59. };
  60. static struct omap_i2c_dev_attr i2c_dev_attr = {
  61. .flags = OMAP_I2C_FLAG_NO_FIFO |
  62. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  63. OMAP_I2C_FLAG_16BIT_DATA_REG |
  64. OMAP_I2C_FLAG_BUS_SHIFT_2,
  65. };
  66. /* I2C1 */
  67. static struct omap_hwmod omap2420_i2c1_hwmod = {
  68. .name = "i2c1",
  69. .mpu_irqs = omap2_i2c1_mpu_irqs,
  70. .sdma_reqs = omap2_i2c1_sdma_reqs,
  71. .main_clk = "i2c1_fck",
  72. .prcm = {
  73. .omap2 = {
  74. .module_offs = CORE_MOD,
  75. .prcm_reg_id = 1,
  76. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  77. .idlest_reg_id = 1,
  78. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  79. },
  80. },
  81. .class = &i2c_class,
  82. .dev_attr = &i2c_dev_attr,
  83. .flags = HWMOD_16BIT_REG,
  84. };
  85. /* I2C2 */
  86. static struct omap_hwmod omap2420_i2c2_hwmod = {
  87. .name = "i2c2",
  88. .mpu_irqs = omap2_i2c2_mpu_irqs,
  89. .sdma_reqs = omap2_i2c2_sdma_reqs,
  90. .main_clk = "i2c2_fck",
  91. .prcm = {
  92. .omap2 = {
  93. .module_offs = CORE_MOD,
  94. .prcm_reg_id = 1,
  95. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  96. .idlest_reg_id = 1,
  97. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  98. },
  99. },
  100. .class = &i2c_class,
  101. .dev_attr = &i2c_dev_attr,
  102. .flags = HWMOD_16BIT_REG,
  103. };
  104. /* dma attributes */
  105. static struct omap_dma_dev_attr dma_dev_attr = {
  106. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  107. IS_CSSA_32 | IS_CDSA_32,
  108. .lch_count = 32,
  109. };
  110. static struct omap_hwmod omap2420_dma_system_hwmod = {
  111. .name = "dma",
  112. .class = &omap2xxx_dma_hwmod_class,
  113. .mpu_irqs = omap2_dma_system_irqs,
  114. .main_clk = "core_l3_ck",
  115. .dev_attr = &dma_dev_attr,
  116. .flags = HWMOD_NO_IDLEST,
  117. };
  118. /* mailbox */
  119. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  120. { .name = "dsp", .irq = 26 },
  121. { .name = "iva", .irq = 34 },
  122. { .irq = -1 }
  123. };
  124. static struct omap_hwmod omap2420_mailbox_hwmod = {
  125. .name = "mailbox",
  126. .class = &omap2xxx_mailbox_hwmod_class,
  127. .mpu_irqs = omap2420_mailbox_irqs,
  128. .main_clk = "mailboxes_ick",
  129. .prcm = {
  130. .omap2 = {
  131. .prcm_reg_id = 1,
  132. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  133. .module_offs = CORE_MOD,
  134. .idlest_reg_id = 1,
  135. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  136. },
  137. },
  138. };
  139. /*
  140. * 'mcbsp' class
  141. * multi channel buffered serial port controller
  142. */
  143. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  144. .name = "mcbsp",
  145. };
  146. /* mcbsp1 */
  147. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  148. { .name = "tx", .irq = 59 },
  149. { .name = "rx", .irq = 60 },
  150. { .irq = -1 }
  151. };
  152. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  153. .name = "mcbsp1",
  154. .class = &omap2420_mcbsp_hwmod_class,
  155. .mpu_irqs = omap2420_mcbsp1_irqs,
  156. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  157. .main_clk = "mcbsp1_fck",
  158. .prcm = {
  159. .omap2 = {
  160. .prcm_reg_id = 1,
  161. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  162. .module_offs = CORE_MOD,
  163. .idlest_reg_id = 1,
  164. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  165. },
  166. },
  167. };
  168. /* mcbsp2 */
  169. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  170. { .name = "tx", .irq = 62 },
  171. { .name = "rx", .irq = 63 },
  172. { .irq = -1 }
  173. };
  174. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  175. .name = "mcbsp2",
  176. .class = &omap2420_mcbsp_hwmod_class,
  177. .mpu_irqs = omap2420_mcbsp2_irqs,
  178. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  179. .main_clk = "mcbsp2_fck",
  180. .prcm = {
  181. .omap2 = {
  182. .prcm_reg_id = 1,
  183. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  184. .module_offs = CORE_MOD,
  185. .idlest_reg_id = 1,
  186. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  187. },
  188. },
  189. };
  190. /*
  191. * interfaces
  192. */
  193. /* L4 CORE -> I2C1 interface */
  194. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  195. .master = &omap2xxx_l4_core_hwmod,
  196. .slave = &omap2420_i2c1_hwmod,
  197. .clk = "i2c1_ick",
  198. .addr = omap2_i2c1_addr_space,
  199. .user = OCP_USER_MPU | OCP_USER_SDMA,
  200. };
  201. /* L4 CORE -> I2C2 interface */
  202. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  203. .master = &omap2xxx_l4_core_hwmod,
  204. .slave = &omap2420_i2c2_hwmod,
  205. .clk = "i2c2_ick",
  206. .addr = omap2_i2c2_addr_space,
  207. .user = OCP_USER_MPU | OCP_USER_SDMA,
  208. };
  209. /* IVA <- L3 interface */
  210. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  211. .master = &omap2xxx_l3_main_hwmod,
  212. .slave = &omap2420_iva_hwmod,
  213. .clk = "iva1_ifck",
  214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  215. };
  216. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  217. {
  218. .pa_start = 0x48028000,
  219. .pa_end = 0x48028000 + SZ_1K - 1,
  220. .flags = ADDR_TYPE_RT
  221. },
  222. { }
  223. };
  224. /* l4_wkup -> timer1 */
  225. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  226. .master = &omap2xxx_l4_wkup_hwmod,
  227. .slave = &omap2xxx_timer1_hwmod,
  228. .clk = "gpt1_ick",
  229. .addr = omap2420_timer1_addrs,
  230. .user = OCP_USER_MPU | OCP_USER_SDMA,
  231. };
  232. /* l4_wkup -> wd_timer2 */
  233. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  234. {
  235. .pa_start = 0x48022000,
  236. .pa_end = 0x4802207f,
  237. .flags = ADDR_TYPE_RT
  238. },
  239. { }
  240. };
  241. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  242. .master = &omap2xxx_l4_wkup_hwmod,
  243. .slave = &omap2xxx_wd_timer2_hwmod,
  244. .clk = "mpu_wdt_ick",
  245. .addr = omap2420_wd_timer2_addrs,
  246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  247. };
  248. /* l4_wkup -> gpio1 */
  249. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  250. {
  251. .pa_start = 0x48018000,
  252. .pa_end = 0x480181ff,
  253. .flags = ADDR_TYPE_RT
  254. },
  255. { }
  256. };
  257. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  258. .master = &omap2xxx_l4_wkup_hwmod,
  259. .slave = &omap2xxx_gpio1_hwmod,
  260. .clk = "gpios_ick",
  261. .addr = omap2420_gpio1_addr_space,
  262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  263. };
  264. /* l4_wkup -> gpio2 */
  265. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  266. {
  267. .pa_start = 0x4801a000,
  268. .pa_end = 0x4801a1ff,
  269. .flags = ADDR_TYPE_RT
  270. },
  271. { }
  272. };
  273. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  274. .master = &omap2xxx_l4_wkup_hwmod,
  275. .slave = &omap2xxx_gpio2_hwmod,
  276. .clk = "gpios_ick",
  277. .addr = omap2420_gpio2_addr_space,
  278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  279. };
  280. /* l4_wkup -> gpio3 */
  281. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  282. {
  283. .pa_start = 0x4801c000,
  284. .pa_end = 0x4801c1ff,
  285. .flags = ADDR_TYPE_RT
  286. },
  287. { }
  288. };
  289. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  290. .master = &omap2xxx_l4_wkup_hwmod,
  291. .slave = &omap2xxx_gpio3_hwmod,
  292. .clk = "gpios_ick",
  293. .addr = omap2420_gpio3_addr_space,
  294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  295. };
  296. /* l4_wkup -> gpio4 */
  297. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  298. {
  299. .pa_start = 0x4801e000,
  300. .pa_end = 0x4801e1ff,
  301. .flags = ADDR_TYPE_RT
  302. },
  303. { }
  304. };
  305. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  306. .master = &omap2xxx_l4_wkup_hwmod,
  307. .slave = &omap2xxx_gpio4_hwmod,
  308. .clk = "gpios_ick",
  309. .addr = omap2420_gpio4_addr_space,
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* dma_system -> L3 */
  313. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  314. .master = &omap2420_dma_system_hwmod,
  315. .slave = &omap2xxx_l3_main_hwmod,
  316. .clk = "core_l3_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* l4_core -> dma_system */
  320. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  321. .master = &omap2xxx_l4_core_hwmod,
  322. .slave = &omap2420_dma_system_hwmod,
  323. .clk = "sdma_ick",
  324. .addr = omap2_dma_system_addrs,
  325. .user = OCP_USER_MPU | OCP_USER_SDMA,
  326. };
  327. /* l4_core -> mailbox */
  328. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  329. .master = &omap2xxx_l4_core_hwmod,
  330. .slave = &omap2420_mailbox_hwmod,
  331. .addr = omap2_mailbox_addrs,
  332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  333. };
  334. /* l4_core -> mcbsp1 */
  335. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  336. .master = &omap2xxx_l4_core_hwmod,
  337. .slave = &omap2420_mcbsp1_hwmod,
  338. .clk = "mcbsp1_ick",
  339. .addr = omap2_mcbsp1_addrs,
  340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  341. };
  342. /* l4_core -> mcbsp2 */
  343. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  344. .master = &omap2xxx_l4_core_hwmod,
  345. .slave = &omap2420_mcbsp2_hwmod,
  346. .clk = "mcbsp2_ick",
  347. .addr = omap2xxx_mcbsp2_addrs,
  348. .user = OCP_USER_MPU | OCP_USER_SDMA,
  349. };
  350. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  351. &omap2xxx_l3_main__l4_core,
  352. &omap2xxx_mpu__l3_main,
  353. &omap2xxx_dss__l3,
  354. &omap2xxx_l4_core__mcspi1,
  355. &omap2xxx_l4_core__mcspi2,
  356. &omap2xxx_l4_core__l4_wkup,
  357. &omap2_l4_core__uart1,
  358. &omap2_l4_core__uart2,
  359. &omap2_l4_core__uart3,
  360. &omap2420_l4_core__i2c1,
  361. &omap2420_l4_core__i2c2,
  362. &omap2420_l3__iva,
  363. &omap2420_l4_wkup__timer1,
  364. &omap2xxx_l4_core__timer2,
  365. &omap2xxx_l4_core__timer3,
  366. &omap2xxx_l4_core__timer4,
  367. &omap2xxx_l4_core__timer5,
  368. &omap2xxx_l4_core__timer6,
  369. &omap2xxx_l4_core__timer7,
  370. &omap2xxx_l4_core__timer8,
  371. &omap2xxx_l4_core__timer9,
  372. &omap2xxx_l4_core__timer10,
  373. &omap2xxx_l4_core__timer11,
  374. &omap2xxx_l4_core__timer12,
  375. &omap2420_l4_wkup__wd_timer2,
  376. &omap2xxx_l4_core__dss,
  377. &omap2xxx_l4_core__dss_dispc,
  378. &omap2xxx_l4_core__dss_rfbi,
  379. &omap2xxx_l4_core__dss_venc,
  380. &omap2420_l4_wkup__gpio1,
  381. &omap2420_l4_wkup__gpio2,
  382. &omap2420_l4_wkup__gpio3,
  383. &omap2420_l4_wkup__gpio4,
  384. &omap2420_dma_system__l3,
  385. &omap2420_l4_core__dma_system,
  386. &omap2420_l4_core__mailbox,
  387. &omap2420_l4_core__mcbsp1,
  388. &omap2420_l4_core__mcbsp2,
  389. NULL,
  390. };
  391. int __init omap2420_hwmod_init(void)
  392. {
  393. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  394. }