amd_iommu.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/iommu-helper.h>
  26. #include <linux/iommu.h>
  27. #include <asm/proto.h>
  28. #include <asm/iommu.h>
  29. #include <asm/gart.h>
  30. #include <asm/amd_iommu_types.h>
  31. #include <asm/amd_iommu.h>
  32. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  33. #define EXIT_LOOP_COUNT 10000000
  34. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  35. /* A list of preallocated protection domains */
  36. static LIST_HEAD(iommu_pd_list);
  37. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  38. #ifdef CONFIG_IOMMU_API
  39. static struct iommu_ops amd_iommu_ops;
  40. #endif
  41. /*
  42. * general struct to manage commands send to an IOMMU
  43. */
  44. struct iommu_cmd {
  45. u32 data[4];
  46. };
  47. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  48. struct unity_map_entry *e);
  49. static struct dma_ops_domain *find_protection_domain(u16 devid);
  50. static u64* alloc_pte(struct protection_domain *dom,
  51. unsigned long address, u64
  52. **pte_page, gfp_t gfp);
  53. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  54. unsigned long start_page,
  55. unsigned int pages);
  56. static void reset_iommu_command_buffer(struct amd_iommu *iommu);
  57. #ifndef BUS_NOTIFY_UNBOUND_DRIVER
  58. #define BUS_NOTIFY_UNBOUND_DRIVER 0x0005
  59. #endif
  60. #ifdef CONFIG_AMD_IOMMU_STATS
  61. /*
  62. * Initialization code for statistics collection
  63. */
  64. DECLARE_STATS_COUNTER(compl_wait);
  65. DECLARE_STATS_COUNTER(cnt_map_single);
  66. DECLARE_STATS_COUNTER(cnt_unmap_single);
  67. DECLARE_STATS_COUNTER(cnt_map_sg);
  68. DECLARE_STATS_COUNTER(cnt_unmap_sg);
  69. DECLARE_STATS_COUNTER(cnt_alloc_coherent);
  70. DECLARE_STATS_COUNTER(cnt_free_coherent);
  71. DECLARE_STATS_COUNTER(cross_page);
  72. DECLARE_STATS_COUNTER(domain_flush_single);
  73. DECLARE_STATS_COUNTER(domain_flush_all);
  74. DECLARE_STATS_COUNTER(alloced_io_mem);
  75. DECLARE_STATS_COUNTER(total_map_requests);
  76. static struct dentry *stats_dir;
  77. static struct dentry *de_isolate;
  78. static struct dentry *de_fflush;
  79. static void amd_iommu_stats_add(struct __iommu_counter *cnt)
  80. {
  81. if (stats_dir == NULL)
  82. return;
  83. cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
  84. &cnt->value);
  85. }
  86. static void amd_iommu_stats_init(void)
  87. {
  88. stats_dir = debugfs_create_dir("amd-iommu", NULL);
  89. if (stats_dir == NULL)
  90. return;
  91. de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
  92. (u32 *)&amd_iommu_isolate);
  93. de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
  94. (u32 *)&amd_iommu_unmap_flush);
  95. amd_iommu_stats_add(&compl_wait);
  96. amd_iommu_stats_add(&cnt_map_single);
  97. amd_iommu_stats_add(&cnt_unmap_single);
  98. amd_iommu_stats_add(&cnt_map_sg);
  99. amd_iommu_stats_add(&cnt_unmap_sg);
  100. amd_iommu_stats_add(&cnt_alloc_coherent);
  101. amd_iommu_stats_add(&cnt_free_coherent);
  102. amd_iommu_stats_add(&cross_page);
  103. amd_iommu_stats_add(&domain_flush_single);
  104. amd_iommu_stats_add(&domain_flush_all);
  105. amd_iommu_stats_add(&alloced_io_mem);
  106. amd_iommu_stats_add(&total_map_requests);
  107. }
  108. #endif
  109. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  110. static int iommu_has_npcache(struct amd_iommu *iommu)
  111. {
  112. return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
  113. }
  114. /****************************************************************************
  115. *
  116. * Interrupt handling functions
  117. *
  118. ****************************************************************************/
  119. static void dump_dte_entry(u16 devid)
  120. {
  121. int i;
  122. for (i = 0; i < 8; ++i)
  123. pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
  124. amd_iommu_dev_table[devid].data[i]);
  125. }
  126. static void dump_command(unsigned long phys_addr)
  127. {
  128. struct iommu_cmd *cmd = phys_to_virt(phys_addr);
  129. int i;
  130. for (i = 0; i < 4; ++i)
  131. pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
  132. }
  133. static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
  134. {
  135. u32 *event = __evt;
  136. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  137. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  138. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  139. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  140. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  141. printk(KERN_ERR "AMD IOMMU: Event logged [");
  142. switch (type) {
  143. case EVENT_TYPE_ILL_DEV:
  144. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  145. "address=0x%016llx flags=0x%04x]\n",
  146. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  147. address, flags);
  148. dump_dte_entry(devid);
  149. break;
  150. case EVENT_TYPE_IO_FAULT:
  151. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  152. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  153. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  154. domid, address, flags);
  155. break;
  156. case EVENT_TYPE_DEV_TAB_ERR:
  157. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  158. "address=0x%016llx flags=0x%04x]\n",
  159. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  160. address, flags);
  161. break;
  162. case EVENT_TYPE_PAGE_TAB_ERR:
  163. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  164. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  165. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  166. domid, address, flags);
  167. break;
  168. case EVENT_TYPE_ILL_CMD:
  169. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  170. reset_iommu_command_buffer(iommu);
  171. dump_command(address);
  172. break;
  173. case EVENT_TYPE_CMD_HARD_ERR:
  174. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  175. "flags=0x%04x]\n", address, flags);
  176. break;
  177. case EVENT_TYPE_IOTLB_INV_TO:
  178. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  179. "address=0x%016llx]\n",
  180. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  181. address);
  182. break;
  183. case EVENT_TYPE_INV_DEV_REQ:
  184. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  185. "address=0x%016llx flags=0x%04x]\n",
  186. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  187. address, flags);
  188. break;
  189. default:
  190. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  191. }
  192. }
  193. static void iommu_poll_events(struct amd_iommu *iommu)
  194. {
  195. u32 head, tail;
  196. unsigned long flags;
  197. spin_lock_irqsave(&iommu->lock, flags);
  198. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  199. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  200. while (head != tail) {
  201. iommu_print_event(iommu, iommu->evt_buf + head);
  202. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  203. }
  204. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  205. spin_unlock_irqrestore(&iommu->lock, flags);
  206. }
  207. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  208. {
  209. struct amd_iommu *iommu;
  210. for_each_iommu(iommu)
  211. iommu_poll_events(iommu);
  212. return IRQ_HANDLED;
  213. }
  214. /****************************************************************************
  215. *
  216. * IOMMU command queuing functions
  217. *
  218. ****************************************************************************/
  219. /*
  220. * Writes the command to the IOMMUs command buffer and informs the
  221. * hardware about the new command. Must be called with iommu->lock held.
  222. */
  223. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  224. {
  225. u32 tail, head;
  226. u8 *target;
  227. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  228. target = iommu->cmd_buf + tail;
  229. memcpy_toio(target, cmd, sizeof(*cmd));
  230. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  231. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  232. if (tail == head)
  233. return -ENOMEM;
  234. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  235. return 0;
  236. }
  237. /*
  238. * General queuing function for commands. Takes iommu->lock and calls
  239. * __iommu_queue_command().
  240. */
  241. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  242. {
  243. unsigned long flags;
  244. int ret;
  245. spin_lock_irqsave(&iommu->lock, flags);
  246. ret = __iommu_queue_command(iommu, cmd);
  247. if (!ret)
  248. iommu->need_sync = true;
  249. spin_unlock_irqrestore(&iommu->lock, flags);
  250. return ret;
  251. }
  252. /*
  253. * This function waits until an IOMMU has completed a completion
  254. * wait command
  255. */
  256. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  257. {
  258. int ready = 0;
  259. unsigned status = 0;
  260. unsigned long i = 0;
  261. INC_STATS_COUNTER(compl_wait);
  262. while (!ready && (i < EXIT_LOOP_COUNT)) {
  263. ++i;
  264. /* wait for the bit to become one */
  265. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  266. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  267. }
  268. /* set bit back to zero */
  269. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  270. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  271. if (unlikely(i == EXIT_LOOP_COUNT)) {
  272. spin_unlock(&iommu->lock);
  273. reset_iommu_command_buffer(iommu);
  274. spin_lock(&iommu->lock);
  275. }
  276. }
  277. /*
  278. * This function queues a completion wait command into the command
  279. * buffer of an IOMMU
  280. */
  281. static int __iommu_completion_wait(struct amd_iommu *iommu)
  282. {
  283. struct iommu_cmd cmd;
  284. memset(&cmd, 0, sizeof(cmd));
  285. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  286. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  287. return __iommu_queue_command(iommu, &cmd);
  288. }
  289. /*
  290. * This function is called whenever we need to ensure that the IOMMU has
  291. * completed execution of all commands we sent. It sends a
  292. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  293. * us about that by writing a value to a physical address we pass with
  294. * the command.
  295. */
  296. static int iommu_completion_wait(struct amd_iommu *iommu)
  297. {
  298. int ret = 0;
  299. unsigned long flags;
  300. spin_lock_irqsave(&iommu->lock, flags);
  301. if (!iommu->need_sync)
  302. goto out;
  303. ret = __iommu_completion_wait(iommu);
  304. iommu->need_sync = false;
  305. if (ret)
  306. goto out;
  307. __iommu_wait_for_completion(iommu);
  308. out:
  309. spin_unlock_irqrestore(&iommu->lock, flags);
  310. return 0;
  311. }
  312. /*
  313. * Command send function for invalidating a device table entry
  314. */
  315. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  316. {
  317. struct iommu_cmd cmd;
  318. int ret;
  319. BUG_ON(iommu == NULL);
  320. memset(&cmd, 0, sizeof(cmd));
  321. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  322. cmd.data[0] = devid;
  323. ret = iommu_queue_command(iommu, &cmd);
  324. return ret;
  325. }
  326. static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  327. u16 domid, int pde, int s)
  328. {
  329. memset(cmd, 0, sizeof(*cmd));
  330. address &= PAGE_MASK;
  331. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  332. cmd->data[1] |= domid;
  333. cmd->data[2] = lower_32_bits(address);
  334. cmd->data[3] = upper_32_bits(address);
  335. if (s) /* size bit - we flush more than one 4kb page */
  336. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  337. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  338. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  339. }
  340. /*
  341. * Generic command send function for invalidaing TLB entries
  342. */
  343. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  344. u64 address, u16 domid, int pde, int s)
  345. {
  346. struct iommu_cmd cmd;
  347. int ret;
  348. __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
  349. ret = iommu_queue_command(iommu, &cmd);
  350. return ret;
  351. }
  352. /*
  353. * TLB invalidation function which is called from the mapping functions.
  354. * It invalidates a single PTE if the range to flush is within a single
  355. * page. Otherwise it flushes the whole TLB of the IOMMU.
  356. */
  357. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  358. u64 address, size_t size)
  359. {
  360. int s = 0;
  361. unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
  362. address &= PAGE_MASK;
  363. if (pages > 1) {
  364. /*
  365. * If we have to flush more than one page, flush all
  366. * TLB entries for this domain
  367. */
  368. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  369. s = 1;
  370. }
  371. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  372. return 0;
  373. }
  374. /* Flush the whole IO/TLB for a given protection domain */
  375. static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
  376. {
  377. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  378. INC_STATS_COUNTER(domain_flush_single);
  379. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
  380. }
  381. /* Flush the whole IO/TLB for a given protection domain - including PDE */
  382. static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
  383. {
  384. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  385. INC_STATS_COUNTER(domain_flush_single);
  386. iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
  387. }
  388. /*
  389. * This function flushes one domain on one IOMMU
  390. */
  391. static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
  392. {
  393. struct iommu_cmd cmd;
  394. unsigned long flags;
  395. __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  396. domid, 1, 1);
  397. spin_lock_irqsave(&iommu->lock, flags);
  398. __iommu_queue_command(iommu, &cmd);
  399. __iommu_completion_wait(iommu);
  400. __iommu_wait_for_completion(iommu);
  401. spin_unlock_irqrestore(&iommu->lock, flags);
  402. }
  403. static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
  404. {
  405. int i;
  406. for (i = 1; i < MAX_DOMAIN_ID; ++i) {
  407. if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
  408. continue;
  409. flush_domain_on_iommu(iommu, i);
  410. }
  411. }
  412. /*
  413. * This function is used to flush the IO/TLB for a given protection domain
  414. * on every IOMMU in the system
  415. */
  416. static void iommu_flush_domain(u16 domid)
  417. {
  418. struct amd_iommu *iommu;
  419. INC_STATS_COUNTER(domain_flush_all);
  420. for_each_iommu(iommu)
  421. flush_domain_on_iommu(iommu, domid);
  422. }
  423. void amd_iommu_flush_all_domains(void)
  424. {
  425. struct amd_iommu *iommu;
  426. for_each_iommu(iommu)
  427. flush_all_domains_on_iommu(iommu);
  428. }
  429. static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
  430. {
  431. int i;
  432. for (i = 0; i <= amd_iommu_last_bdf; ++i) {
  433. if (iommu != amd_iommu_rlookup_table[i])
  434. continue;
  435. iommu_queue_inv_dev_entry(iommu, i);
  436. iommu_completion_wait(iommu);
  437. }
  438. }
  439. void amd_iommu_flush_all_devices(void)
  440. {
  441. struct amd_iommu *iommu;
  442. int i;
  443. for (i = 0; i <= amd_iommu_last_bdf; ++i) {
  444. if (amd_iommu_pd_table[i] == NULL)
  445. continue;
  446. iommu = amd_iommu_rlookup_table[i];
  447. if (!iommu)
  448. continue;
  449. iommu_queue_inv_dev_entry(iommu, i);
  450. iommu_completion_wait(iommu);
  451. }
  452. }
  453. static void reset_iommu_command_buffer(struct amd_iommu *iommu)
  454. {
  455. pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
  456. if (iommu->reset_in_progress)
  457. panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
  458. iommu->reset_in_progress = true;
  459. amd_iommu_reset_cmd_buffer(iommu);
  460. flush_all_devices_for_iommu(iommu);
  461. flush_all_domains_on_iommu(iommu);
  462. iommu->reset_in_progress = false;
  463. }
  464. /****************************************************************************
  465. *
  466. * The functions below are used the create the page table mappings for
  467. * unity mapped regions.
  468. *
  469. ****************************************************************************/
  470. /*
  471. * Generic mapping functions. It maps a physical address into a DMA
  472. * address space. It allocates the page table pages if necessary.
  473. * In the future it can be extended to a generic mapping function
  474. * supporting all features of AMD IOMMU page tables like level skipping
  475. * and full 64 bit address spaces.
  476. */
  477. static int iommu_map_page(struct protection_domain *dom,
  478. unsigned long bus_addr,
  479. unsigned long phys_addr,
  480. int prot)
  481. {
  482. u64 __pte, *pte;
  483. bus_addr = PAGE_ALIGN(bus_addr);
  484. phys_addr = PAGE_ALIGN(phys_addr);
  485. /* only support 512GB address spaces for now */
  486. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  487. return -EINVAL;
  488. pte = alloc_pte(dom, bus_addr, NULL, GFP_KERNEL);
  489. if (IOMMU_PTE_PRESENT(*pte))
  490. return -EBUSY;
  491. __pte = phys_addr | IOMMU_PTE_P;
  492. if (prot & IOMMU_PROT_IR)
  493. __pte |= IOMMU_PTE_IR;
  494. if (prot & IOMMU_PROT_IW)
  495. __pte |= IOMMU_PTE_IW;
  496. *pte = __pte;
  497. return 0;
  498. }
  499. static void iommu_unmap_page(struct protection_domain *dom,
  500. unsigned long bus_addr)
  501. {
  502. u64 *pte;
  503. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  504. if (!IOMMU_PTE_PRESENT(*pte))
  505. return;
  506. pte = IOMMU_PTE_PAGE(*pte);
  507. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  508. if (!IOMMU_PTE_PRESENT(*pte))
  509. return;
  510. pte = IOMMU_PTE_PAGE(*pte);
  511. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  512. *pte = 0;
  513. }
  514. /*
  515. * This function checks if a specific unity mapping entry is needed for
  516. * this specific IOMMU.
  517. */
  518. static int iommu_for_unity_map(struct amd_iommu *iommu,
  519. struct unity_map_entry *entry)
  520. {
  521. u16 bdf, i;
  522. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  523. bdf = amd_iommu_alias_table[i];
  524. if (amd_iommu_rlookup_table[bdf] == iommu)
  525. return 1;
  526. }
  527. return 0;
  528. }
  529. /*
  530. * Init the unity mappings for a specific IOMMU in the system
  531. *
  532. * Basically iterates over all unity mapping entries and applies them to
  533. * the default domain DMA of that IOMMU if necessary.
  534. */
  535. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  536. {
  537. struct unity_map_entry *entry;
  538. int ret;
  539. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  540. if (!iommu_for_unity_map(iommu, entry))
  541. continue;
  542. ret = dma_ops_unity_map(iommu->default_dom, entry);
  543. if (ret)
  544. return ret;
  545. }
  546. return 0;
  547. }
  548. /*
  549. * This function actually applies the mapping to the page table of the
  550. * dma_ops domain.
  551. */
  552. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  553. struct unity_map_entry *e)
  554. {
  555. u64 addr;
  556. int ret;
  557. for (addr = e->address_start; addr < e->address_end;
  558. addr += PAGE_SIZE) {
  559. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
  560. if (ret)
  561. return ret;
  562. /*
  563. * if unity mapping is in aperture range mark the page
  564. * as allocated in the aperture
  565. */
  566. if (addr < dma_dom->aperture_size)
  567. __set_bit(addr >> PAGE_SHIFT,
  568. dma_dom->aperture[0]->bitmap);
  569. }
  570. return 0;
  571. }
  572. /*
  573. * Inits the unity mappings required for a specific device
  574. */
  575. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  576. u16 devid)
  577. {
  578. struct unity_map_entry *e;
  579. int ret;
  580. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  581. if (!(devid >= e->devid_start && devid <= e->devid_end))
  582. continue;
  583. ret = dma_ops_unity_map(dma_dom, e);
  584. if (ret)
  585. return ret;
  586. }
  587. return 0;
  588. }
  589. /****************************************************************************
  590. *
  591. * The next functions belong to the address allocator for the dma_ops
  592. * interface functions. They work like the allocators in the other IOMMU
  593. * drivers. Its basically a bitmap which marks the allocated pages in
  594. * the aperture. Maybe it could be enhanced in the future to a more
  595. * efficient allocator.
  596. *
  597. ****************************************************************************/
  598. /*
  599. * The address allocator core functions.
  600. *
  601. * called with domain->lock held
  602. */
  603. /*
  604. * This function checks if there is a PTE for a given dma address. If
  605. * there is one, it returns the pointer to it.
  606. */
  607. static u64* fetch_pte(struct protection_domain *domain,
  608. unsigned long address)
  609. {
  610. u64 *pte;
  611. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(address)];
  612. if (!IOMMU_PTE_PRESENT(*pte))
  613. return NULL;
  614. pte = IOMMU_PTE_PAGE(*pte);
  615. pte = &pte[IOMMU_PTE_L1_INDEX(address)];
  616. if (!IOMMU_PTE_PRESENT(*pte))
  617. return NULL;
  618. pte = IOMMU_PTE_PAGE(*pte);
  619. pte = &pte[IOMMU_PTE_L0_INDEX(address)];
  620. return pte;
  621. }
  622. /*
  623. * This function is used to add a new aperture range to an existing
  624. * aperture in case of dma_ops domain allocation or address allocation
  625. * failure.
  626. */
  627. static int alloc_new_range(struct amd_iommu *iommu,
  628. struct dma_ops_domain *dma_dom,
  629. bool populate, gfp_t gfp)
  630. {
  631. int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
  632. int i;
  633. #ifdef CONFIG_IOMMU_STRESS
  634. populate = false;
  635. #endif
  636. if (index >= APERTURE_MAX_RANGES)
  637. return -ENOMEM;
  638. dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
  639. if (!dma_dom->aperture[index])
  640. return -ENOMEM;
  641. dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
  642. if (!dma_dom->aperture[index]->bitmap)
  643. goto out_free;
  644. dma_dom->aperture[index]->offset = dma_dom->aperture_size;
  645. if (populate) {
  646. unsigned long address = dma_dom->aperture_size;
  647. int i, num_ptes = APERTURE_RANGE_PAGES / 512;
  648. u64 *pte, *pte_page;
  649. for (i = 0; i < num_ptes; ++i) {
  650. pte = alloc_pte(&dma_dom->domain, address,
  651. &pte_page, gfp);
  652. if (!pte)
  653. goto out_free;
  654. dma_dom->aperture[index]->pte_pages[i] = pte_page;
  655. address += APERTURE_RANGE_SIZE / 64;
  656. }
  657. }
  658. dma_dom->aperture_size += APERTURE_RANGE_SIZE;
  659. /* Intialize the exclusion range if necessary */
  660. if (iommu->exclusion_start &&
  661. iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
  662. iommu->exclusion_start < dma_dom->aperture_size) {
  663. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  664. int pages = iommu_num_pages(iommu->exclusion_start,
  665. iommu->exclusion_length,
  666. PAGE_SIZE);
  667. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  668. }
  669. /*
  670. * Check for areas already mapped as present in the new aperture
  671. * range and mark those pages as reserved in the allocator. Such
  672. * mappings may already exist as a result of requested unity
  673. * mappings for devices.
  674. */
  675. for (i = dma_dom->aperture[index]->offset;
  676. i < dma_dom->aperture_size;
  677. i += PAGE_SIZE) {
  678. u64 *pte = fetch_pte(&dma_dom->domain, i);
  679. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  680. continue;
  681. dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
  682. }
  683. return 0;
  684. out_free:
  685. free_page((unsigned long)dma_dom->aperture[index]->bitmap);
  686. kfree(dma_dom->aperture[index]);
  687. dma_dom->aperture[index] = NULL;
  688. return -ENOMEM;
  689. }
  690. static unsigned long dma_ops_area_alloc(struct device *dev,
  691. struct dma_ops_domain *dom,
  692. unsigned int pages,
  693. unsigned long align_mask,
  694. u64 dma_mask,
  695. unsigned long start)
  696. {
  697. unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
  698. int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
  699. int i = start >> APERTURE_RANGE_SHIFT;
  700. unsigned long boundary_size;
  701. unsigned long address = -1;
  702. unsigned long limit;
  703. next_bit >>= PAGE_SHIFT;
  704. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  705. PAGE_SIZE) >> PAGE_SHIFT;
  706. for (;i < max_index; ++i) {
  707. unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
  708. if (dom->aperture[i]->offset >= dma_mask)
  709. break;
  710. limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
  711. dma_mask >> PAGE_SHIFT);
  712. address = iommu_area_alloc(dom->aperture[i]->bitmap,
  713. limit, next_bit, pages, 0,
  714. boundary_size, align_mask);
  715. if (address != -1) {
  716. address = dom->aperture[i]->offset +
  717. (address << PAGE_SHIFT);
  718. dom->next_address = address + (pages << PAGE_SHIFT);
  719. break;
  720. }
  721. next_bit = 0;
  722. }
  723. return address;
  724. }
  725. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  726. struct dma_ops_domain *dom,
  727. unsigned int pages,
  728. unsigned long align_mask,
  729. u64 dma_mask)
  730. {
  731. unsigned long address;
  732. #ifdef CONFIG_IOMMU_STRESS
  733. dom->next_address = 0;
  734. dom->need_flush = true;
  735. #endif
  736. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  737. dma_mask, dom->next_address);
  738. if (address == -1) {
  739. dom->next_address = 0;
  740. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  741. dma_mask, 0);
  742. dom->need_flush = true;
  743. }
  744. if (unlikely(address == -1))
  745. address = bad_dma_address;
  746. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  747. return address;
  748. }
  749. /*
  750. * The address free function.
  751. *
  752. * called with domain->lock held
  753. */
  754. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  755. unsigned long address,
  756. unsigned int pages)
  757. {
  758. unsigned i = address >> APERTURE_RANGE_SHIFT;
  759. struct aperture_range *range = dom->aperture[i];
  760. BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
  761. #ifdef CONFIG_IOMMU_STRESS
  762. if (i < 4)
  763. return;
  764. #endif
  765. if (address >= dom->next_address)
  766. dom->need_flush = true;
  767. address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
  768. iommu_area_free(range->bitmap, address, pages);
  769. }
  770. /****************************************************************************
  771. *
  772. * The next functions belong to the domain allocation. A domain is
  773. * allocated for every IOMMU as the default domain. If device isolation
  774. * is enabled, every device get its own domain. The most important thing
  775. * about domains is the page table mapping the DMA address space they
  776. * contain.
  777. *
  778. ****************************************************************************/
  779. static u16 domain_id_alloc(void)
  780. {
  781. unsigned long flags;
  782. int id;
  783. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  784. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  785. BUG_ON(id == 0);
  786. if (id > 0 && id < MAX_DOMAIN_ID)
  787. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  788. else
  789. id = 0;
  790. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  791. return id;
  792. }
  793. static void domain_id_free(int id)
  794. {
  795. unsigned long flags;
  796. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  797. if (id > 0 && id < MAX_DOMAIN_ID)
  798. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  799. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  800. }
  801. /*
  802. * Used to reserve address ranges in the aperture (e.g. for exclusion
  803. * ranges.
  804. */
  805. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  806. unsigned long start_page,
  807. unsigned int pages)
  808. {
  809. unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
  810. if (start_page + pages > last_page)
  811. pages = last_page - start_page;
  812. for (i = start_page; i < start_page + pages; ++i) {
  813. int index = i / APERTURE_RANGE_PAGES;
  814. int page = i % APERTURE_RANGE_PAGES;
  815. __set_bit(page, dom->aperture[index]->bitmap);
  816. }
  817. }
  818. static void free_pagetable(struct protection_domain *domain)
  819. {
  820. int i, j;
  821. u64 *p1, *p2, *p3;
  822. p1 = domain->pt_root;
  823. if (!p1)
  824. return;
  825. for (i = 0; i < 512; ++i) {
  826. if (!IOMMU_PTE_PRESENT(p1[i]))
  827. continue;
  828. p2 = IOMMU_PTE_PAGE(p1[i]);
  829. for (j = 0; j < 512; ++j) {
  830. if (!IOMMU_PTE_PRESENT(p2[j]))
  831. continue;
  832. p3 = IOMMU_PTE_PAGE(p2[j]);
  833. free_page((unsigned long)p3);
  834. }
  835. free_page((unsigned long)p2);
  836. }
  837. free_page((unsigned long)p1);
  838. domain->pt_root = NULL;
  839. }
  840. /*
  841. * Free a domain, only used if something went wrong in the
  842. * allocation path and we need to free an already allocated page table
  843. */
  844. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  845. {
  846. int i;
  847. if (!dom)
  848. return;
  849. free_pagetable(&dom->domain);
  850. for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
  851. if (!dom->aperture[i])
  852. continue;
  853. free_page((unsigned long)dom->aperture[i]->bitmap);
  854. kfree(dom->aperture[i]);
  855. }
  856. kfree(dom);
  857. }
  858. /*
  859. * Allocates a new protection domain usable for the dma_ops functions.
  860. * It also intializes the page table and the address allocator data
  861. * structures required for the dma_ops interface
  862. */
  863. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
  864. {
  865. struct dma_ops_domain *dma_dom;
  866. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  867. if (!dma_dom)
  868. return NULL;
  869. spin_lock_init(&dma_dom->domain.lock);
  870. dma_dom->domain.id = domain_id_alloc();
  871. if (dma_dom->domain.id == 0)
  872. goto free_dma_dom;
  873. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  874. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  875. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  876. dma_dom->domain.priv = dma_dom;
  877. if (!dma_dom->domain.pt_root)
  878. goto free_dma_dom;
  879. dma_dom->need_flush = false;
  880. dma_dom->target_dev = 0xffff;
  881. if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
  882. goto free_dma_dom;
  883. /*
  884. * mark the first page as allocated so we never return 0 as
  885. * a valid dma-address. So we can use 0 as error value
  886. */
  887. dma_dom->aperture[0]->bitmap[0] = 1;
  888. dma_dom->next_address = 0;
  889. return dma_dom;
  890. free_dma_dom:
  891. dma_ops_domain_free(dma_dom);
  892. return NULL;
  893. }
  894. /*
  895. * little helper function to check whether a given protection domain is a
  896. * dma_ops domain
  897. */
  898. static bool dma_ops_domain(struct protection_domain *domain)
  899. {
  900. return domain->flags & PD_DMA_OPS_MASK;
  901. }
  902. /*
  903. * Find out the protection domain structure for a given PCI device. This
  904. * will give us the pointer to the page table root for example.
  905. */
  906. static struct protection_domain *domain_for_device(u16 devid)
  907. {
  908. struct protection_domain *dom;
  909. unsigned long flags;
  910. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  911. dom = amd_iommu_pd_table[devid];
  912. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  913. return dom;
  914. }
  915. /*
  916. * If a device is not yet associated with a domain, this function does
  917. * assigns it visible for the hardware
  918. */
  919. static void attach_device(struct amd_iommu *iommu,
  920. struct protection_domain *domain,
  921. u16 devid)
  922. {
  923. unsigned long flags;
  924. u64 pte_root = virt_to_phys(domain->pt_root);
  925. domain->dev_cnt += 1;
  926. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  927. << DEV_ENTRY_MODE_SHIFT;
  928. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  929. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  930. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  931. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  932. amd_iommu_dev_table[devid].data[2] = domain->id;
  933. amd_iommu_pd_table[devid] = domain;
  934. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  935. /*
  936. * We might boot into a crash-kernel here. The crashed kernel
  937. * left the caches in the IOMMU dirty. So we have to flush
  938. * here to evict all dirty stuff.
  939. */
  940. iommu_queue_inv_dev_entry(iommu, devid);
  941. iommu_flush_tlb_pde(iommu, domain->id);
  942. }
  943. /*
  944. * Removes a device from a protection domain (unlocked)
  945. */
  946. static void __detach_device(struct protection_domain *domain, u16 devid)
  947. {
  948. /* lock domain */
  949. spin_lock(&domain->lock);
  950. /* remove domain from the lookup table */
  951. amd_iommu_pd_table[devid] = NULL;
  952. /* remove entry from the device table seen by the hardware */
  953. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  954. amd_iommu_dev_table[devid].data[1] = 0;
  955. amd_iommu_dev_table[devid].data[2] = 0;
  956. /* decrease reference counter */
  957. domain->dev_cnt -= 1;
  958. /* ready */
  959. spin_unlock(&domain->lock);
  960. }
  961. /*
  962. * Removes a device from a protection domain (with devtable_lock held)
  963. */
  964. static void detach_device(struct protection_domain *domain, u16 devid)
  965. {
  966. unsigned long flags;
  967. /* lock device table */
  968. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  969. __detach_device(domain, devid);
  970. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  971. }
  972. static int device_change_notifier(struct notifier_block *nb,
  973. unsigned long action, void *data)
  974. {
  975. struct device *dev = data;
  976. struct pci_dev *pdev = to_pci_dev(dev);
  977. u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
  978. struct protection_domain *domain;
  979. struct dma_ops_domain *dma_domain;
  980. struct amd_iommu *iommu;
  981. unsigned long flags;
  982. if (devid > amd_iommu_last_bdf)
  983. goto out;
  984. devid = amd_iommu_alias_table[devid];
  985. iommu = amd_iommu_rlookup_table[devid];
  986. if (iommu == NULL)
  987. goto out;
  988. domain = domain_for_device(devid);
  989. if (domain && !dma_ops_domain(domain))
  990. WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
  991. "to a non-dma-ops domain\n", dev_name(dev));
  992. switch (action) {
  993. case BUS_NOTIFY_UNBOUND_DRIVER:
  994. if (!domain)
  995. goto out;
  996. detach_device(domain, devid);
  997. break;
  998. case BUS_NOTIFY_ADD_DEVICE:
  999. /* allocate a protection domain if a device is added */
  1000. dma_domain = find_protection_domain(devid);
  1001. if (dma_domain)
  1002. goto out;
  1003. dma_domain = dma_ops_domain_alloc(iommu);
  1004. if (!dma_domain)
  1005. goto out;
  1006. dma_domain->target_dev = devid;
  1007. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1008. list_add_tail(&dma_domain->list, &iommu_pd_list);
  1009. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1010. break;
  1011. default:
  1012. goto out;
  1013. }
  1014. iommu_queue_inv_dev_entry(iommu, devid);
  1015. iommu_completion_wait(iommu);
  1016. out:
  1017. return 0;
  1018. }
  1019. static struct notifier_block device_nb = {
  1020. .notifier_call = device_change_notifier,
  1021. };
  1022. /*****************************************************************************
  1023. *
  1024. * The next functions belong to the dma_ops mapping/unmapping code.
  1025. *
  1026. *****************************************************************************/
  1027. /*
  1028. * This function checks if the driver got a valid device from the caller to
  1029. * avoid dereferencing invalid pointers.
  1030. */
  1031. static bool check_device(struct device *dev)
  1032. {
  1033. if (!dev || !dev->dma_mask)
  1034. return false;
  1035. return true;
  1036. }
  1037. /*
  1038. * In this function the list of preallocated protection domains is traversed to
  1039. * find the domain for a specific device
  1040. */
  1041. static struct dma_ops_domain *find_protection_domain(u16 devid)
  1042. {
  1043. struct dma_ops_domain *entry, *ret = NULL;
  1044. unsigned long flags;
  1045. if (list_empty(&iommu_pd_list))
  1046. return NULL;
  1047. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1048. list_for_each_entry(entry, &iommu_pd_list, list) {
  1049. if (entry->target_dev == devid) {
  1050. ret = entry;
  1051. break;
  1052. }
  1053. }
  1054. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1055. return ret;
  1056. }
  1057. /*
  1058. * In the dma_ops path we only have the struct device. This function
  1059. * finds the corresponding IOMMU, the protection domain and the
  1060. * requestor id for a given device.
  1061. * If the device is not yet associated with a domain this is also done
  1062. * in this function.
  1063. */
  1064. static int get_device_resources(struct device *dev,
  1065. struct amd_iommu **iommu,
  1066. struct protection_domain **domain,
  1067. u16 *bdf)
  1068. {
  1069. struct dma_ops_domain *dma_dom;
  1070. struct pci_dev *pcidev;
  1071. u16 _bdf;
  1072. *iommu = NULL;
  1073. *domain = NULL;
  1074. *bdf = 0xffff;
  1075. if (dev->bus != &pci_bus_type)
  1076. return 0;
  1077. pcidev = to_pci_dev(dev);
  1078. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1079. /* device not translated by any IOMMU in the system? */
  1080. if (_bdf > amd_iommu_last_bdf)
  1081. return 0;
  1082. *bdf = amd_iommu_alias_table[_bdf];
  1083. *iommu = amd_iommu_rlookup_table[*bdf];
  1084. if (*iommu == NULL)
  1085. return 0;
  1086. *domain = domain_for_device(*bdf);
  1087. if (*domain == NULL) {
  1088. dma_dom = find_protection_domain(*bdf);
  1089. if (!dma_dom)
  1090. dma_dom = (*iommu)->default_dom;
  1091. *domain = &dma_dom->domain;
  1092. attach_device(*iommu, *domain, *bdf);
  1093. DUMP_printk("Using protection domain %d for device %s\n",
  1094. (*domain)->id, dev_name(dev));
  1095. }
  1096. if (domain_for_device(_bdf) == NULL)
  1097. attach_device(*iommu, *domain, _bdf);
  1098. return 1;
  1099. }
  1100. /*
  1101. * If the pte_page is not yet allocated this function is called
  1102. */
  1103. static u64* alloc_pte(struct protection_domain *dom,
  1104. unsigned long address, u64 **pte_page, gfp_t gfp)
  1105. {
  1106. u64 *pte, *page;
  1107. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(address)];
  1108. if (!IOMMU_PTE_PRESENT(*pte)) {
  1109. page = (u64 *)get_zeroed_page(gfp);
  1110. if (!page)
  1111. return NULL;
  1112. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  1113. }
  1114. pte = IOMMU_PTE_PAGE(*pte);
  1115. pte = &pte[IOMMU_PTE_L1_INDEX(address)];
  1116. if (!IOMMU_PTE_PRESENT(*pte)) {
  1117. page = (u64 *)get_zeroed_page(gfp);
  1118. if (!page)
  1119. return NULL;
  1120. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  1121. }
  1122. pte = IOMMU_PTE_PAGE(*pte);
  1123. if (pte_page)
  1124. *pte_page = pte;
  1125. pte = &pte[IOMMU_PTE_L0_INDEX(address)];
  1126. return pte;
  1127. }
  1128. /*
  1129. * This function fetches the PTE for a given address in the aperture
  1130. */
  1131. static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
  1132. unsigned long address)
  1133. {
  1134. struct aperture_range *aperture;
  1135. u64 *pte, *pte_page;
  1136. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1137. if (!aperture)
  1138. return NULL;
  1139. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1140. if (!pte) {
  1141. pte = alloc_pte(&dom->domain, address, &pte_page, GFP_ATOMIC);
  1142. aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
  1143. } else
  1144. pte += IOMMU_PTE_L0_INDEX(address);
  1145. return pte;
  1146. }
  1147. /*
  1148. * This is the generic map function. It maps one 4kb page at paddr to
  1149. * the given address in the DMA address space for the domain.
  1150. */
  1151. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  1152. struct dma_ops_domain *dom,
  1153. unsigned long address,
  1154. phys_addr_t paddr,
  1155. int direction)
  1156. {
  1157. u64 *pte, __pte;
  1158. WARN_ON(address > dom->aperture_size);
  1159. paddr &= PAGE_MASK;
  1160. pte = dma_ops_get_pte(dom, address);
  1161. if (!pte)
  1162. return bad_dma_address;
  1163. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  1164. if (direction == DMA_TO_DEVICE)
  1165. __pte |= IOMMU_PTE_IR;
  1166. else if (direction == DMA_FROM_DEVICE)
  1167. __pte |= IOMMU_PTE_IW;
  1168. else if (direction == DMA_BIDIRECTIONAL)
  1169. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  1170. WARN_ON(*pte);
  1171. *pte = __pte;
  1172. return (dma_addr_t)address;
  1173. }
  1174. /*
  1175. * The generic unmapping function for on page in the DMA address space.
  1176. */
  1177. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  1178. struct dma_ops_domain *dom,
  1179. unsigned long address)
  1180. {
  1181. struct aperture_range *aperture;
  1182. u64 *pte;
  1183. if (address >= dom->aperture_size)
  1184. return;
  1185. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  1186. if (!aperture)
  1187. return;
  1188. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  1189. if (!pte)
  1190. return;
  1191. pte += IOMMU_PTE_L0_INDEX(address);
  1192. WARN_ON(!*pte);
  1193. *pte = 0ULL;
  1194. }
  1195. /*
  1196. * This function contains common code for mapping of a physically
  1197. * contiguous memory region into DMA address space. It is used by all
  1198. * mapping functions provided with this IOMMU driver.
  1199. * Must be called with the domain lock held.
  1200. */
  1201. static dma_addr_t __map_single(struct device *dev,
  1202. struct amd_iommu *iommu,
  1203. struct dma_ops_domain *dma_dom,
  1204. phys_addr_t paddr,
  1205. size_t size,
  1206. int dir,
  1207. bool align,
  1208. u64 dma_mask)
  1209. {
  1210. dma_addr_t offset = paddr & ~PAGE_MASK;
  1211. dma_addr_t address, start, ret;
  1212. unsigned int pages;
  1213. unsigned long align_mask = 0;
  1214. int i;
  1215. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1216. paddr &= PAGE_MASK;
  1217. INC_STATS_COUNTER(total_map_requests);
  1218. if (pages > 1)
  1219. INC_STATS_COUNTER(cross_page);
  1220. if (align)
  1221. align_mask = (1UL << get_order(size)) - 1;
  1222. retry:
  1223. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  1224. dma_mask);
  1225. if (unlikely(address == bad_dma_address)) {
  1226. /*
  1227. * setting next_address here will let the address
  1228. * allocator only scan the new allocated range in the
  1229. * first run. This is a small optimization.
  1230. */
  1231. dma_dom->next_address = dma_dom->aperture_size;
  1232. if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
  1233. goto out;
  1234. /*
  1235. * aperture was sucessfully enlarged by 128 MB, try
  1236. * allocation again
  1237. */
  1238. goto retry;
  1239. }
  1240. start = address;
  1241. for (i = 0; i < pages; ++i) {
  1242. ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  1243. if (ret == bad_dma_address)
  1244. goto out_unmap;
  1245. paddr += PAGE_SIZE;
  1246. start += PAGE_SIZE;
  1247. }
  1248. address += offset;
  1249. ADD_STATS_COUNTER(alloced_io_mem, size);
  1250. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  1251. iommu_flush_tlb(iommu, dma_dom->domain.id);
  1252. dma_dom->need_flush = false;
  1253. } else if (unlikely(iommu_has_npcache(iommu)))
  1254. iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
  1255. out:
  1256. return address;
  1257. out_unmap:
  1258. for (--i; i >= 0; --i) {
  1259. start -= PAGE_SIZE;
  1260. dma_ops_domain_unmap(iommu, dma_dom, start);
  1261. }
  1262. dma_ops_free_addresses(dma_dom, address, pages);
  1263. return bad_dma_address;
  1264. }
  1265. /*
  1266. * Does the reverse of the __map_single function. Must be called with
  1267. * the domain lock held too
  1268. */
  1269. static void __unmap_single(struct amd_iommu *iommu,
  1270. struct dma_ops_domain *dma_dom,
  1271. dma_addr_t dma_addr,
  1272. size_t size,
  1273. int dir)
  1274. {
  1275. dma_addr_t i, start;
  1276. unsigned int pages;
  1277. if ((dma_addr == bad_dma_address) ||
  1278. (dma_addr + size > dma_dom->aperture_size))
  1279. return;
  1280. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  1281. dma_addr &= PAGE_MASK;
  1282. start = dma_addr;
  1283. for (i = 0; i < pages; ++i) {
  1284. dma_ops_domain_unmap(iommu, dma_dom, start);
  1285. start += PAGE_SIZE;
  1286. }
  1287. SUB_STATS_COUNTER(alloced_io_mem, size);
  1288. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  1289. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  1290. iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
  1291. dma_dom->need_flush = false;
  1292. }
  1293. }
  1294. /*
  1295. * The exported map_single function for dma_ops.
  1296. */
  1297. static dma_addr_t map_page(struct device *dev, struct page *page,
  1298. unsigned long offset, size_t size,
  1299. enum dma_data_direction dir,
  1300. struct dma_attrs *attrs)
  1301. {
  1302. unsigned long flags;
  1303. struct amd_iommu *iommu;
  1304. struct protection_domain *domain;
  1305. u16 devid;
  1306. dma_addr_t addr;
  1307. u64 dma_mask;
  1308. phys_addr_t paddr = page_to_phys(page) + offset;
  1309. INC_STATS_COUNTER(cnt_map_single);
  1310. if (!check_device(dev))
  1311. return bad_dma_address;
  1312. dma_mask = *dev->dma_mask;
  1313. get_device_resources(dev, &iommu, &domain, &devid);
  1314. if (iommu == NULL || domain == NULL)
  1315. /* device not handled by any AMD IOMMU */
  1316. return (dma_addr_t)paddr;
  1317. if (!dma_ops_domain(domain))
  1318. return bad_dma_address;
  1319. spin_lock_irqsave(&domain->lock, flags);
  1320. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
  1321. dma_mask);
  1322. if (addr == bad_dma_address)
  1323. goto out;
  1324. iommu_completion_wait(iommu);
  1325. out:
  1326. spin_unlock_irqrestore(&domain->lock, flags);
  1327. return addr;
  1328. }
  1329. /*
  1330. * The exported unmap_single function for dma_ops.
  1331. */
  1332. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  1333. enum dma_data_direction dir, struct dma_attrs *attrs)
  1334. {
  1335. unsigned long flags;
  1336. struct amd_iommu *iommu;
  1337. struct protection_domain *domain;
  1338. u16 devid;
  1339. INC_STATS_COUNTER(cnt_unmap_single);
  1340. if (!check_device(dev) ||
  1341. !get_device_resources(dev, &iommu, &domain, &devid))
  1342. /* device not handled by any AMD IOMMU */
  1343. return;
  1344. if (!dma_ops_domain(domain))
  1345. return;
  1346. spin_lock_irqsave(&domain->lock, flags);
  1347. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  1348. iommu_completion_wait(iommu);
  1349. spin_unlock_irqrestore(&domain->lock, flags);
  1350. }
  1351. /*
  1352. * This is a special map_sg function which is used if we should map a
  1353. * device which is not handled by an AMD IOMMU in the system.
  1354. */
  1355. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  1356. int nelems, int dir)
  1357. {
  1358. struct scatterlist *s;
  1359. int i;
  1360. for_each_sg(sglist, s, nelems, i) {
  1361. s->dma_address = (dma_addr_t)sg_phys(s);
  1362. s->dma_length = s->length;
  1363. }
  1364. return nelems;
  1365. }
  1366. /*
  1367. * The exported map_sg function for dma_ops (handles scatter-gather
  1368. * lists).
  1369. */
  1370. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1371. int nelems, enum dma_data_direction dir,
  1372. struct dma_attrs *attrs)
  1373. {
  1374. unsigned long flags;
  1375. struct amd_iommu *iommu;
  1376. struct protection_domain *domain;
  1377. u16 devid;
  1378. int i;
  1379. struct scatterlist *s;
  1380. phys_addr_t paddr;
  1381. int mapped_elems = 0;
  1382. u64 dma_mask;
  1383. INC_STATS_COUNTER(cnt_map_sg);
  1384. if (!check_device(dev))
  1385. return 0;
  1386. dma_mask = *dev->dma_mask;
  1387. get_device_resources(dev, &iommu, &domain, &devid);
  1388. if (!iommu || !domain)
  1389. return map_sg_no_iommu(dev, sglist, nelems, dir);
  1390. if (!dma_ops_domain(domain))
  1391. return 0;
  1392. spin_lock_irqsave(&domain->lock, flags);
  1393. for_each_sg(sglist, s, nelems, i) {
  1394. paddr = sg_phys(s);
  1395. s->dma_address = __map_single(dev, iommu, domain->priv,
  1396. paddr, s->length, dir, false,
  1397. dma_mask);
  1398. if (s->dma_address) {
  1399. s->dma_length = s->length;
  1400. mapped_elems++;
  1401. } else
  1402. goto unmap;
  1403. }
  1404. iommu_completion_wait(iommu);
  1405. out:
  1406. spin_unlock_irqrestore(&domain->lock, flags);
  1407. return mapped_elems;
  1408. unmap:
  1409. for_each_sg(sglist, s, mapped_elems, i) {
  1410. if (s->dma_address)
  1411. __unmap_single(iommu, domain->priv, s->dma_address,
  1412. s->dma_length, dir);
  1413. s->dma_address = s->dma_length = 0;
  1414. }
  1415. mapped_elems = 0;
  1416. goto out;
  1417. }
  1418. /*
  1419. * The exported map_sg function for dma_ops (handles scatter-gather
  1420. * lists).
  1421. */
  1422. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  1423. int nelems, enum dma_data_direction dir,
  1424. struct dma_attrs *attrs)
  1425. {
  1426. unsigned long flags;
  1427. struct amd_iommu *iommu;
  1428. struct protection_domain *domain;
  1429. struct scatterlist *s;
  1430. u16 devid;
  1431. int i;
  1432. INC_STATS_COUNTER(cnt_unmap_sg);
  1433. if (!check_device(dev) ||
  1434. !get_device_resources(dev, &iommu, &domain, &devid))
  1435. return;
  1436. if (!dma_ops_domain(domain))
  1437. return;
  1438. spin_lock_irqsave(&domain->lock, flags);
  1439. for_each_sg(sglist, s, nelems, i) {
  1440. __unmap_single(iommu, domain->priv, s->dma_address,
  1441. s->dma_length, dir);
  1442. s->dma_address = s->dma_length = 0;
  1443. }
  1444. iommu_completion_wait(iommu);
  1445. spin_unlock_irqrestore(&domain->lock, flags);
  1446. }
  1447. /*
  1448. * The exported alloc_coherent function for dma_ops.
  1449. */
  1450. static void *alloc_coherent(struct device *dev, size_t size,
  1451. dma_addr_t *dma_addr, gfp_t flag)
  1452. {
  1453. unsigned long flags;
  1454. void *virt_addr;
  1455. struct amd_iommu *iommu;
  1456. struct protection_domain *domain;
  1457. u16 devid;
  1458. phys_addr_t paddr;
  1459. u64 dma_mask = dev->coherent_dma_mask;
  1460. INC_STATS_COUNTER(cnt_alloc_coherent);
  1461. if (!check_device(dev))
  1462. return NULL;
  1463. if (!get_device_resources(dev, &iommu, &domain, &devid))
  1464. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1465. flag |= __GFP_ZERO;
  1466. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1467. if (!virt_addr)
  1468. return NULL;
  1469. paddr = virt_to_phys(virt_addr);
  1470. if (!iommu || !domain) {
  1471. *dma_addr = (dma_addr_t)paddr;
  1472. return virt_addr;
  1473. }
  1474. if (!dma_ops_domain(domain))
  1475. goto out_free;
  1476. if (!dma_mask)
  1477. dma_mask = *dev->dma_mask;
  1478. spin_lock_irqsave(&domain->lock, flags);
  1479. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  1480. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1481. if (*dma_addr == bad_dma_address) {
  1482. spin_unlock_irqrestore(&domain->lock, flags);
  1483. goto out_free;
  1484. }
  1485. iommu_completion_wait(iommu);
  1486. spin_unlock_irqrestore(&domain->lock, flags);
  1487. return virt_addr;
  1488. out_free:
  1489. free_pages((unsigned long)virt_addr, get_order(size));
  1490. return NULL;
  1491. }
  1492. /*
  1493. * The exported free_coherent function for dma_ops.
  1494. */
  1495. static void free_coherent(struct device *dev, size_t size,
  1496. void *virt_addr, dma_addr_t dma_addr)
  1497. {
  1498. unsigned long flags;
  1499. struct amd_iommu *iommu;
  1500. struct protection_domain *domain;
  1501. u16 devid;
  1502. INC_STATS_COUNTER(cnt_free_coherent);
  1503. if (!check_device(dev))
  1504. return;
  1505. get_device_resources(dev, &iommu, &domain, &devid);
  1506. if (!iommu || !domain)
  1507. goto free_mem;
  1508. if (!dma_ops_domain(domain))
  1509. goto free_mem;
  1510. spin_lock_irqsave(&domain->lock, flags);
  1511. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1512. iommu_completion_wait(iommu);
  1513. spin_unlock_irqrestore(&domain->lock, flags);
  1514. free_mem:
  1515. free_pages((unsigned long)virt_addr, get_order(size));
  1516. }
  1517. /*
  1518. * This function is called by the DMA layer to find out if we can handle a
  1519. * particular device. It is part of the dma_ops.
  1520. */
  1521. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1522. {
  1523. u16 bdf;
  1524. struct pci_dev *pcidev;
  1525. /* No device or no PCI device */
  1526. if (!dev || dev->bus != &pci_bus_type)
  1527. return 0;
  1528. pcidev = to_pci_dev(dev);
  1529. bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1530. /* Out of our scope? */
  1531. if (bdf > amd_iommu_last_bdf)
  1532. return 0;
  1533. return 1;
  1534. }
  1535. /*
  1536. * The function for pre-allocating protection domains.
  1537. *
  1538. * If the driver core informs the DMA layer if a driver grabs a device
  1539. * we don't need to preallocate the protection domains anymore.
  1540. * For now we have to.
  1541. */
  1542. static void prealloc_protection_domains(void)
  1543. {
  1544. struct pci_dev *dev = NULL;
  1545. struct dma_ops_domain *dma_dom;
  1546. struct amd_iommu *iommu;
  1547. u16 devid;
  1548. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1549. devid = calc_devid(dev->bus->number, dev->devfn);
  1550. if (devid > amd_iommu_last_bdf)
  1551. continue;
  1552. devid = amd_iommu_alias_table[devid];
  1553. if (domain_for_device(devid))
  1554. continue;
  1555. iommu = amd_iommu_rlookup_table[devid];
  1556. if (!iommu)
  1557. continue;
  1558. dma_dom = dma_ops_domain_alloc(iommu);
  1559. if (!dma_dom)
  1560. continue;
  1561. init_unity_mappings_for_device(dma_dom, devid);
  1562. dma_dom->target_dev = devid;
  1563. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1564. }
  1565. }
  1566. static struct dma_map_ops amd_iommu_dma_ops = {
  1567. .alloc_coherent = alloc_coherent,
  1568. .free_coherent = free_coherent,
  1569. .map_page = map_page,
  1570. .unmap_page = unmap_page,
  1571. .map_sg = map_sg,
  1572. .unmap_sg = unmap_sg,
  1573. .dma_supported = amd_iommu_dma_supported,
  1574. };
  1575. /*
  1576. * The function which clues the AMD IOMMU driver into dma_ops.
  1577. */
  1578. int __init amd_iommu_init_dma_ops(void)
  1579. {
  1580. struct amd_iommu *iommu;
  1581. int ret;
  1582. /*
  1583. * first allocate a default protection domain for every IOMMU we
  1584. * found in the system. Devices not assigned to any other
  1585. * protection domain will be assigned to the default one.
  1586. */
  1587. for_each_iommu(iommu) {
  1588. iommu->default_dom = dma_ops_domain_alloc(iommu);
  1589. if (iommu->default_dom == NULL)
  1590. return -ENOMEM;
  1591. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  1592. ret = iommu_init_unity_mappings(iommu);
  1593. if (ret)
  1594. goto free_domains;
  1595. }
  1596. /*
  1597. * If device isolation is enabled, pre-allocate the protection
  1598. * domains for each device.
  1599. */
  1600. if (amd_iommu_isolate)
  1601. prealloc_protection_domains();
  1602. iommu_detected = 1;
  1603. force_iommu = 1;
  1604. bad_dma_address = 0;
  1605. #ifdef CONFIG_GART_IOMMU
  1606. gart_iommu_aperture_disabled = 1;
  1607. gart_iommu_aperture = 0;
  1608. #endif
  1609. /* Make the driver finally visible to the drivers */
  1610. dma_ops = &amd_iommu_dma_ops;
  1611. register_iommu(&amd_iommu_ops);
  1612. bus_register_notifier(&pci_bus_type, &device_nb);
  1613. amd_iommu_stats_init();
  1614. return 0;
  1615. free_domains:
  1616. for_each_iommu(iommu) {
  1617. if (iommu->default_dom)
  1618. dma_ops_domain_free(iommu->default_dom);
  1619. }
  1620. return ret;
  1621. }
  1622. /*****************************************************************************
  1623. *
  1624. * The following functions belong to the exported interface of AMD IOMMU
  1625. *
  1626. * This interface allows access to lower level functions of the IOMMU
  1627. * like protection domain handling and assignement of devices to domains
  1628. * which is not possible with the dma_ops interface.
  1629. *
  1630. *****************************************************************************/
  1631. static void cleanup_domain(struct protection_domain *domain)
  1632. {
  1633. unsigned long flags;
  1634. u16 devid;
  1635. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1636. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
  1637. if (amd_iommu_pd_table[devid] == domain)
  1638. __detach_device(domain, devid);
  1639. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1640. }
  1641. static int amd_iommu_domain_init(struct iommu_domain *dom)
  1642. {
  1643. struct protection_domain *domain;
  1644. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  1645. if (!domain)
  1646. return -ENOMEM;
  1647. spin_lock_init(&domain->lock);
  1648. domain->mode = PAGE_MODE_3_LEVEL;
  1649. domain->id = domain_id_alloc();
  1650. if (!domain->id)
  1651. goto out_free;
  1652. domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1653. if (!domain->pt_root)
  1654. goto out_free;
  1655. dom->priv = domain;
  1656. return 0;
  1657. out_free:
  1658. kfree(domain);
  1659. return -ENOMEM;
  1660. }
  1661. static void amd_iommu_domain_destroy(struct iommu_domain *dom)
  1662. {
  1663. struct protection_domain *domain = dom->priv;
  1664. if (!domain)
  1665. return;
  1666. if (domain->dev_cnt > 0)
  1667. cleanup_domain(domain);
  1668. BUG_ON(domain->dev_cnt != 0);
  1669. free_pagetable(domain);
  1670. domain_id_free(domain->id);
  1671. kfree(domain);
  1672. dom->priv = NULL;
  1673. }
  1674. static void amd_iommu_detach_device(struct iommu_domain *dom,
  1675. struct device *dev)
  1676. {
  1677. struct protection_domain *domain = dom->priv;
  1678. struct amd_iommu *iommu;
  1679. struct pci_dev *pdev;
  1680. u16 devid;
  1681. if (dev->bus != &pci_bus_type)
  1682. return;
  1683. pdev = to_pci_dev(dev);
  1684. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1685. if (devid > 0)
  1686. detach_device(domain, devid);
  1687. iommu = amd_iommu_rlookup_table[devid];
  1688. if (!iommu)
  1689. return;
  1690. iommu_queue_inv_dev_entry(iommu, devid);
  1691. iommu_completion_wait(iommu);
  1692. }
  1693. static int amd_iommu_attach_device(struct iommu_domain *dom,
  1694. struct device *dev)
  1695. {
  1696. struct protection_domain *domain = dom->priv;
  1697. struct protection_domain *old_domain;
  1698. struct amd_iommu *iommu;
  1699. struct pci_dev *pdev;
  1700. u16 devid;
  1701. if (dev->bus != &pci_bus_type)
  1702. return -EINVAL;
  1703. pdev = to_pci_dev(dev);
  1704. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1705. if (devid >= amd_iommu_last_bdf ||
  1706. devid != amd_iommu_alias_table[devid])
  1707. return -EINVAL;
  1708. iommu = amd_iommu_rlookup_table[devid];
  1709. if (!iommu)
  1710. return -EINVAL;
  1711. old_domain = domain_for_device(devid);
  1712. if (old_domain)
  1713. detach_device(old_domain, devid);
  1714. attach_device(iommu, domain, devid);
  1715. iommu_completion_wait(iommu);
  1716. return 0;
  1717. }
  1718. static int amd_iommu_map_range(struct iommu_domain *dom,
  1719. unsigned long iova, phys_addr_t paddr,
  1720. size_t size, int iommu_prot)
  1721. {
  1722. struct protection_domain *domain = dom->priv;
  1723. unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1724. int prot = 0;
  1725. int ret;
  1726. if (iommu_prot & IOMMU_READ)
  1727. prot |= IOMMU_PROT_IR;
  1728. if (iommu_prot & IOMMU_WRITE)
  1729. prot |= IOMMU_PROT_IW;
  1730. iova &= PAGE_MASK;
  1731. paddr &= PAGE_MASK;
  1732. for (i = 0; i < npages; ++i) {
  1733. ret = iommu_map_page(domain, iova, paddr, prot);
  1734. if (ret)
  1735. return ret;
  1736. iova += PAGE_SIZE;
  1737. paddr += PAGE_SIZE;
  1738. }
  1739. return 0;
  1740. }
  1741. static void amd_iommu_unmap_range(struct iommu_domain *dom,
  1742. unsigned long iova, size_t size)
  1743. {
  1744. struct protection_domain *domain = dom->priv;
  1745. unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
  1746. iova &= PAGE_MASK;
  1747. for (i = 0; i < npages; ++i) {
  1748. iommu_unmap_page(domain, iova);
  1749. iova += PAGE_SIZE;
  1750. }
  1751. iommu_flush_domain(domain->id);
  1752. }
  1753. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  1754. unsigned long iova)
  1755. {
  1756. struct protection_domain *domain = dom->priv;
  1757. unsigned long offset = iova & ~PAGE_MASK;
  1758. phys_addr_t paddr;
  1759. u64 *pte;
  1760. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
  1761. if (!IOMMU_PTE_PRESENT(*pte))
  1762. return 0;
  1763. pte = IOMMU_PTE_PAGE(*pte);
  1764. pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
  1765. if (!IOMMU_PTE_PRESENT(*pte))
  1766. return 0;
  1767. pte = IOMMU_PTE_PAGE(*pte);
  1768. pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
  1769. if (!IOMMU_PTE_PRESENT(*pte))
  1770. return 0;
  1771. paddr = *pte & IOMMU_PAGE_MASK;
  1772. paddr |= offset;
  1773. return paddr;
  1774. }
  1775. static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
  1776. unsigned long cap)
  1777. {
  1778. return 0;
  1779. }
  1780. static struct iommu_ops amd_iommu_ops = {
  1781. .domain_init = amd_iommu_domain_init,
  1782. .domain_destroy = amd_iommu_domain_destroy,
  1783. .attach_dev = amd_iommu_attach_device,
  1784. .detach_dev = amd_iommu_detach_device,
  1785. .map = amd_iommu_map_range,
  1786. .unmap = amd_iommu_unmap_range,
  1787. .iova_to_phys = amd_iommu_iova_to_phys,
  1788. .domain_has_cap = amd_iommu_domain_has_cap,
  1789. };