dhd_sdio.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <asm/unaligned.h>
  34. #include <defs.h>
  35. #include <brcmu_wifi.h>
  36. #include <brcmu_utils.h>
  37. #include <brcm_hw_ids.h>
  38. #include <soc.h>
  39. #include "sdio_host.h"
  40. #include "sdio_chip.h"
  41. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  42. #ifdef DEBUG
  43. #define BRCMF_TRAP_INFO_SIZE 80
  44. #define CBUF_LEN (128)
  45. /* Device console log buffer state */
  46. #define CONSOLE_BUFFER_MAX 2024
  47. struct rte_log_le {
  48. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  49. __le32 buf_size;
  50. __le32 idx;
  51. char *_buf_compat; /* Redundant pointer for backward compat. */
  52. };
  53. struct rte_console {
  54. /* Virtual UART
  55. * When there is no UART (e.g. Quickturn),
  56. * the host should write a complete
  57. * input line directly into cbuf and then write
  58. * the length into vcons_in.
  59. * This may also be used when there is a real UART
  60. * (at risk of conflicting with
  61. * the real UART). vcons_out is currently unused.
  62. */
  63. uint vcons_in;
  64. uint vcons_out;
  65. /* Output (logging) buffer
  66. * Console output is written to a ring buffer log_buf at index log_idx.
  67. * The host may read the output when it sees log_idx advance.
  68. * Output will be lost if the output wraps around faster than the host
  69. * polls.
  70. */
  71. struct rte_log_le log_le;
  72. /* Console input line buffer
  73. * Characters are read one at a time into cbuf
  74. * until <CR> is received, then
  75. * the buffer is processed as a command line.
  76. * Also used for virtual UART.
  77. */
  78. uint cbuf_idx;
  79. char cbuf[CBUF_LEN];
  80. };
  81. #endif /* DEBUG */
  82. #include <chipcommon.h>
  83. #include "dhd_bus.h"
  84. #include "dhd_dbg.h"
  85. #include "tracepoint.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. #define KSO_WAIT_US 50
  271. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  272. /*
  273. * Conversion of 802.1D priority to precedence level
  274. */
  275. static uint prio2prec(u32 prio)
  276. {
  277. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  278. (prio^2) : prio;
  279. }
  280. #ifdef DEBUG
  281. /* Device console log buffer state */
  282. struct brcmf_console {
  283. uint count; /* Poll interval msec counter */
  284. uint log_addr; /* Log struct address (fixed) */
  285. struct rte_log_le log_le; /* Log struct (host copy) */
  286. uint bufsize; /* Size of log buffer */
  287. u8 *buf; /* Log buffer (host copy) */
  288. uint last; /* Last buffer read index */
  289. };
  290. struct brcmf_trap_info {
  291. __le32 type;
  292. __le32 epc;
  293. __le32 cpsr;
  294. __le32 spsr;
  295. __le32 r0; /* a1 */
  296. __le32 r1; /* a2 */
  297. __le32 r2; /* a3 */
  298. __le32 r3; /* a4 */
  299. __le32 r4; /* v1 */
  300. __le32 r5; /* v2 */
  301. __le32 r6; /* v3 */
  302. __le32 r7; /* v4 */
  303. __le32 r8; /* v5 */
  304. __le32 r9; /* sb/v6 */
  305. __le32 r10; /* sl/v7 */
  306. __le32 r11; /* fp/v8 */
  307. __le32 r12; /* ip */
  308. __le32 r13; /* sp */
  309. __le32 r14; /* lr */
  310. __le32 pc; /* r15 */
  311. };
  312. #endif /* DEBUG */
  313. struct sdpcm_shared {
  314. u32 flags;
  315. u32 trap_addr;
  316. u32 assert_exp_addr;
  317. u32 assert_file_addr;
  318. u32 assert_line;
  319. u32 console_addr; /* Address of struct rte_console */
  320. u32 msgtrace_addr;
  321. u8 tag[32];
  322. u32 brpt_addr;
  323. };
  324. struct sdpcm_shared_le {
  325. __le32 flags;
  326. __le32 trap_addr;
  327. __le32 assert_exp_addr;
  328. __le32 assert_file_addr;
  329. __le32 assert_line;
  330. __le32 console_addr; /* Address of struct rte_console */
  331. __le32 msgtrace_addr;
  332. u8 tag[32];
  333. __le32 brpt_addr;
  334. };
  335. /* SDIO read frame info */
  336. struct brcmf_sdio_read {
  337. u8 seq_num;
  338. u8 channel;
  339. u16 len;
  340. u16 len_left;
  341. u16 len_nxtfrm;
  342. u8 dat_offset;
  343. };
  344. /* misc chip info needed by some of the routines */
  345. /* Private data for SDIO bus interaction */
  346. struct brcmf_sdio {
  347. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  348. struct chip_info *ci; /* Chip info struct */
  349. char *vars; /* Variables (from CIS and/or other) */
  350. uint varsz; /* Size of variables buffer */
  351. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  352. u32 hostintmask; /* Copy of Host Interrupt Mask */
  353. atomic_t intstatus; /* Intstatus bits (events) pending */
  354. atomic_t fcstate; /* State of dongle flow-control */
  355. uint blocksize; /* Block size of SDIO transfers */
  356. uint roundup; /* Max roundup limit */
  357. struct pktq txq; /* Queue length used for flow-control */
  358. u8 flowcontrol; /* per prio flow control bitmask */
  359. u8 tx_seq; /* Transmit sequence number (next) */
  360. u8 tx_max; /* Maximum transmit sequence allowed */
  361. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  362. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  363. u8 rx_seq; /* Receive sequence number (expected) */
  364. struct brcmf_sdio_read cur_read;
  365. /* info of current read frame */
  366. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  367. bool rxpending; /* Data frame pending in dongle */
  368. uint rxbound; /* Rx frames to read before resched */
  369. uint txbound; /* Tx frames to send before resched */
  370. uint txminmax;
  371. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  372. struct sk_buff_head glom; /* Packet list for glommed superframe */
  373. uint glomerr; /* Glom packet read errors */
  374. u8 *rxbuf; /* Buffer for receiving control packets */
  375. uint rxblen; /* Allocated length of rxbuf */
  376. u8 *rxctl; /* Aligned pointer into rxbuf */
  377. u8 *rxctl_orig; /* pointer for freeing rxctl */
  378. u8 *databuf; /* Buffer for receiving big glom packet */
  379. u8 *dataptr; /* Aligned pointer into databuf */
  380. uint rxlen; /* Length of valid data in buffer */
  381. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  382. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  383. bool intr; /* Use interrupts */
  384. bool poll; /* Use polling */
  385. atomic_t ipend; /* Device interrupt is pending */
  386. uint spurious; /* Count of spurious interrupts */
  387. uint pollrate; /* Ticks between device polls */
  388. uint polltick; /* Tick counter */
  389. #ifdef DEBUG
  390. uint console_interval;
  391. struct brcmf_console console; /* Console output polling support */
  392. uint console_addr; /* Console address from shared struct */
  393. #endif /* DEBUG */
  394. uint clkstate; /* State of sd and backplane clock(s) */
  395. bool activity; /* Activity flag for clock down */
  396. s32 idletime; /* Control for activity timeout */
  397. s32 idlecount; /* Activity timeout counter */
  398. s32 idleclock; /* How to set bus driver when idle */
  399. s32 sd_rxchain;
  400. bool use_rxchain; /* If brcmf should use PKT chains */
  401. bool rxflow_mode; /* Rx flow control mode */
  402. bool rxflow; /* Is rx flow control on */
  403. bool alp_only; /* Don't use HT clock (ALP only) */
  404. u8 *ctrl_frame_buf;
  405. u32 ctrl_frame_len;
  406. bool ctrl_frame_stat;
  407. spinlock_t txqlock;
  408. wait_queue_head_t ctrl_wait;
  409. wait_queue_head_t dcmd_resp_wait;
  410. struct timer_list timer;
  411. struct completion watchdog_wait;
  412. struct task_struct *watchdog_tsk;
  413. bool wd_timer_valid;
  414. uint save_ms;
  415. struct workqueue_struct *brcmf_wq;
  416. struct work_struct datawork;
  417. struct list_head dpc_tsklst;
  418. spinlock_t dpc_tl_lock;
  419. const struct firmware *firmware;
  420. u32 fw_ptr;
  421. bool txoff; /* Transmit flow-controlled */
  422. struct brcmf_sdio_count sdcnt;
  423. bool sr_enabled; /* SaveRestore enabled */
  424. bool sleeping; /* SDIO bus sleeping */
  425. };
  426. /* clkstate */
  427. #define CLK_NONE 0
  428. #define CLK_SDONLY 1
  429. #define CLK_PENDING 2
  430. #define CLK_AVAIL 3
  431. #ifdef DEBUG
  432. static int qcount[NUMPRIO];
  433. static int tx_packets[NUMPRIO];
  434. #endif /* DEBUG */
  435. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  436. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  437. /* Retry count for register access failures */
  438. static const uint retry_limit = 2;
  439. /* Limit on rounding up frames */
  440. static const uint max_roundup = 512;
  441. #define ALIGNMENT 4
  442. enum brcmf_sdio_frmtype {
  443. BRCMF_SDIO_FT_NORMAL,
  444. BRCMF_SDIO_FT_SUPER,
  445. BRCMF_SDIO_FT_SUB,
  446. };
  447. static void pkt_align(struct sk_buff *p, int len, int align)
  448. {
  449. uint datalign;
  450. datalign = (unsigned long)(p->data);
  451. datalign = roundup(datalign, (align)) - datalign;
  452. if (datalign)
  453. skb_pull(p, datalign);
  454. __skb_trim(p, len);
  455. }
  456. /* To check if there's window offered */
  457. static bool data_ok(struct brcmf_sdio *bus)
  458. {
  459. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  460. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  461. }
  462. /*
  463. * Reads a register in the SDIO hardware block. This block occupies a series of
  464. * adresses on the 32 bit backplane bus.
  465. */
  466. static int
  467. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  468. {
  469. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  470. int ret;
  471. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  472. bus->ci->c_inf[idx].base + offset, &ret);
  473. return ret;
  474. }
  475. static int
  476. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  477. {
  478. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  479. int ret;
  480. brcmf_sdio_regwl(bus->sdiodev,
  481. bus->ci->c_inf[idx].base + reg_offset,
  482. regval, &ret);
  483. return ret;
  484. }
  485. static int
  486. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  487. {
  488. u8 wr_val = 0, rd_val, cmp_val, bmask;
  489. int err = 0;
  490. int try_cnt = 0;
  491. brcmf_dbg(TRACE, "Enter\n");
  492. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  493. /* 1st KSO write goes to AOS wake up core if device is asleep */
  494. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  495. wr_val, &err);
  496. if (err) {
  497. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  498. return err;
  499. }
  500. if (on) {
  501. /* device WAKEUP through KSO:
  502. * write bit 0 & read back until
  503. * both bits 0 (kso bit) & 1 (dev on status) are set
  504. */
  505. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  506. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  507. bmask = cmp_val;
  508. usleep_range(2000, 3000);
  509. } else {
  510. /* Put device to sleep, turn off KSO */
  511. cmp_val = 0;
  512. /* only check for bit0, bit1(dev on status) may not
  513. * get cleared right away
  514. */
  515. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  516. }
  517. do {
  518. /* reliable KSO bit set/clr:
  519. * the sdiod sleep write access is synced to PMU 32khz clk
  520. * just one write attempt may fail,
  521. * read it back until it matches written value
  522. */
  523. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  524. &err);
  525. if (((rd_val & bmask) == cmp_val) && !err)
  526. break;
  527. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  528. try_cnt, MAX_KSO_ATTEMPTS, err);
  529. udelay(KSO_WAIT_US);
  530. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  531. wr_val, &err);
  532. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  533. return err;
  534. }
  535. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  536. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  537. /* Turn backplane clock on or off */
  538. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  539. {
  540. int err;
  541. u8 clkctl, clkreq, devctl;
  542. unsigned long timeout;
  543. brcmf_dbg(SDIO, "Enter\n");
  544. clkctl = 0;
  545. if (bus->sr_enabled) {
  546. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  547. return 0;
  548. }
  549. if (on) {
  550. /* Request HT Avail */
  551. clkreq =
  552. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  553. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  554. clkreq, &err);
  555. if (err) {
  556. brcmf_err("HT Avail request error: %d\n", err);
  557. return -EBADE;
  558. }
  559. /* Check current status */
  560. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  561. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  562. if (err) {
  563. brcmf_err("HT Avail read error: %d\n", err);
  564. return -EBADE;
  565. }
  566. /* Go to pending and await interrupt if appropriate */
  567. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  568. /* Allow only clock-available interrupt */
  569. devctl = brcmf_sdio_regrb(bus->sdiodev,
  570. SBSDIO_DEVICE_CTL, &err);
  571. if (err) {
  572. brcmf_err("Devctl error setting CA: %d\n",
  573. err);
  574. return -EBADE;
  575. }
  576. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  577. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  578. devctl, &err);
  579. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  580. bus->clkstate = CLK_PENDING;
  581. return 0;
  582. } else if (bus->clkstate == CLK_PENDING) {
  583. /* Cancel CA-only interrupt filter */
  584. devctl = brcmf_sdio_regrb(bus->sdiodev,
  585. SBSDIO_DEVICE_CTL, &err);
  586. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  587. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  588. devctl, &err);
  589. }
  590. /* Otherwise, wait here (polling) for HT Avail */
  591. timeout = jiffies +
  592. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  593. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  594. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  595. SBSDIO_FUNC1_CHIPCLKCSR,
  596. &err);
  597. if (time_after(jiffies, timeout))
  598. break;
  599. else
  600. usleep_range(5000, 10000);
  601. }
  602. if (err) {
  603. brcmf_err("HT Avail request error: %d\n", err);
  604. return -EBADE;
  605. }
  606. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  607. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  608. PMU_MAX_TRANSITION_DLY, clkctl);
  609. return -EBADE;
  610. }
  611. /* Mark clock available */
  612. bus->clkstate = CLK_AVAIL;
  613. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  614. #if defined(DEBUG)
  615. if (!bus->alp_only) {
  616. if (SBSDIO_ALPONLY(clkctl))
  617. brcmf_err("HT Clock should be on\n");
  618. }
  619. #endif /* defined (DEBUG) */
  620. bus->activity = true;
  621. } else {
  622. clkreq = 0;
  623. if (bus->clkstate == CLK_PENDING) {
  624. /* Cancel CA-only interrupt filter */
  625. devctl = brcmf_sdio_regrb(bus->sdiodev,
  626. SBSDIO_DEVICE_CTL, &err);
  627. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  628. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  629. devctl, &err);
  630. }
  631. bus->clkstate = CLK_SDONLY;
  632. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  633. clkreq, &err);
  634. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  635. if (err) {
  636. brcmf_err("Failed access turning clock off: %d\n",
  637. err);
  638. return -EBADE;
  639. }
  640. }
  641. return 0;
  642. }
  643. /* Change idle/active SD state */
  644. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  645. {
  646. brcmf_dbg(SDIO, "Enter\n");
  647. if (on)
  648. bus->clkstate = CLK_SDONLY;
  649. else
  650. bus->clkstate = CLK_NONE;
  651. return 0;
  652. }
  653. /* Transition SD and backplane clock readiness */
  654. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  655. {
  656. #ifdef DEBUG
  657. uint oldstate = bus->clkstate;
  658. #endif /* DEBUG */
  659. brcmf_dbg(SDIO, "Enter\n");
  660. /* Early exit if we're already there */
  661. if (bus->clkstate == target) {
  662. if (target == CLK_AVAIL) {
  663. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  664. bus->activity = true;
  665. }
  666. return 0;
  667. }
  668. switch (target) {
  669. case CLK_AVAIL:
  670. /* Make sure SD clock is available */
  671. if (bus->clkstate == CLK_NONE)
  672. brcmf_sdbrcm_sdclk(bus, true);
  673. /* Now request HT Avail on the backplane */
  674. brcmf_sdbrcm_htclk(bus, true, pendok);
  675. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  676. bus->activity = true;
  677. break;
  678. case CLK_SDONLY:
  679. /* Remove HT request, or bring up SD clock */
  680. if (bus->clkstate == CLK_NONE)
  681. brcmf_sdbrcm_sdclk(bus, true);
  682. else if (bus->clkstate == CLK_AVAIL)
  683. brcmf_sdbrcm_htclk(bus, false, false);
  684. else
  685. brcmf_err("request for %d -> %d\n",
  686. bus->clkstate, target);
  687. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  688. break;
  689. case CLK_NONE:
  690. /* Make sure to remove HT request */
  691. if (bus->clkstate == CLK_AVAIL)
  692. brcmf_sdbrcm_htclk(bus, false, false);
  693. /* Now remove the SD clock */
  694. brcmf_sdbrcm_sdclk(bus, false);
  695. brcmf_sdbrcm_wd_timer(bus, 0);
  696. break;
  697. }
  698. #ifdef DEBUG
  699. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  700. #endif /* DEBUG */
  701. return 0;
  702. }
  703. static int
  704. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  705. {
  706. int err = 0;
  707. brcmf_dbg(TRACE, "Enter\n");
  708. brcmf_dbg(SDIO, "request %s currently %s\n",
  709. (sleep ? "SLEEP" : "WAKE"),
  710. (bus->sleeping ? "SLEEP" : "WAKE"));
  711. /* If SR is enabled control bus state with KSO */
  712. if (bus->sr_enabled) {
  713. /* Done if we're already in the requested state */
  714. if (sleep == bus->sleeping)
  715. goto end;
  716. /* Going to sleep */
  717. if (sleep) {
  718. /* Don't sleep if something is pending */
  719. if (atomic_read(&bus->intstatus) ||
  720. atomic_read(&bus->ipend) > 0 ||
  721. (!atomic_read(&bus->fcstate) &&
  722. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  723. data_ok(bus)))
  724. return -EBUSY;
  725. err = brcmf_sdbrcm_kso_control(bus, false);
  726. /* disable watchdog */
  727. if (!err)
  728. brcmf_sdbrcm_wd_timer(bus, 0);
  729. } else {
  730. bus->idlecount = 0;
  731. err = brcmf_sdbrcm_kso_control(bus, true);
  732. }
  733. if (!err) {
  734. /* Change state */
  735. bus->sleeping = sleep;
  736. brcmf_dbg(SDIO, "new state %s\n",
  737. (sleep ? "SLEEP" : "WAKE"));
  738. } else {
  739. brcmf_err("error while changing bus sleep state %d\n",
  740. err);
  741. return err;
  742. }
  743. }
  744. end:
  745. /* control clocks */
  746. if (sleep) {
  747. if (!bus->sr_enabled)
  748. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  749. } else {
  750. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  751. }
  752. return err;
  753. }
  754. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  755. {
  756. u32 intstatus = 0;
  757. u32 hmb_data;
  758. u8 fcbits;
  759. int ret;
  760. brcmf_dbg(SDIO, "Enter\n");
  761. /* Read mailbox data and ack that we did so */
  762. ret = r_sdreg32(bus, &hmb_data,
  763. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  764. if (ret == 0)
  765. w_sdreg32(bus, SMB_INT_ACK,
  766. offsetof(struct sdpcmd_regs, tosbmailbox));
  767. bus->sdcnt.f1regdata += 2;
  768. /* Dongle recomposed rx frames, accept them again */
  769. if (hmb_data & HMB_DATA_NAKHANDLED) {
  770. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  771. bus->rx_seq);
  772. if (!bus->rxskip)
  773. brcmf_err("unexpected NAKHANDLED!\n");
  774. bus->rxskip = false;
  775. intstatus |= I_HMB_FRAME_IND;
  776. }
  777. /*
  778. * DEVREADY does not occur with gSPI.
  779. */
  780. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  781. bus->sdpcm_ver =
  782. (hmb_data & HMB_DATA_VERSION_MASK) >>
  783. HMB_DATA_VERSION_SHIFT;
  784. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  785. brcmf_err("Version mismatch, dongle reports %d, "
  786. "expecting %d\n",
  787. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  788. else
  789. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  790. bus->sdpcm_ver);
  791. }
  792. /*
  793. * Flow Control has been moved into the RX headers and this out of band
  794. * method isn't used any more.
  795. * remaining backward compatible with older dongles.
  796. */
  797. if (hmb_data & HMB_DATA_FC) {
  798. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  799. HMB_DATA_FCDATA_SHIFT;
  800. if (fcbits & ~bus->flowcontrol)
  801. bus->sdcnt.fc_xoff++;
  802. if (bus->flowcontrol & ~fcbits)
  803. bus->sdcnt.fc_xon++;
  804. bus->sdcnt.fc_rcvd++;
  805. bus->flowcontrol = fcbits;
  806. }
  807. /* Shouldn't be any others */
  808. if (hmb_data & ~(HMB_DATA_DEVREADY |
  809. HMB_DATA_NAKHANDLED |
  810. HMB_DATA_FC |
  811. HMB_DATA_FWREADY |
  812. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  813. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  814. hmb_data);
  815. return intstatus;
  816. }
  817. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  818. {
  819. uint retries = 0;
  820. u16 lastrbc;
  821. u8 hi, lo;
  822. int err;
  823. brcmf_err("%sterminate frame%s\n",
  824. abort ? "abort command, " : "",
  825. rtx ? ", send NAK" : "");
  826. if (abort)
  827. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  828. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  829. SFC_RF_TERM, &err);
  830. bus->sdcnt.f1regdata++;
  831. /* Wait until the packet has been flushed (device/FIFO stable) */
  832. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  833. hi = brcmf_sdio_regrb(bus->sdiodev,
  834. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  835. lo = brcmf_sdio_regrb(bus->sdiodev,
  836. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  837. bus->sdcnt.f1regdata += 2;
  838. if ((hi == 0) && (lo == 0))
  839. break;
  840. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  841. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  842. lastrbc, (hi << 8) + lo);
  843. }
  844. lastrbc = (hi << 8) + lo;
  845. }
  846. if (!retries)
  847. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  848. else
  849. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  850. if (rtx) {
  851. bus->sdcnt.rxrtx++;
  852. err = w_sdreg32(bus, SMB_NAK,
  853. offsetof(struct sdpcmd_regs, tosbmailbox));
  854. bus->sdcnt.f1regdata++;
  855. if (err == 0)
  856. bus->rxskip = true;
  857. }
  858. /* Clear partial in any case */
  859. bus->cur_read.len = 0;
  860. /* If we can't reach the device, signal failure */
  861. if (err)
  862. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  863. }
  864. /* copy a buffer into a pkt buffer chain */
  865. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  866. {
  867. uint n, ret = 0;
  868. struct sk_buff *p;
  869. u8 *buf;
  870. buf = bus->dataptr;
  871. /* copy the data */
  872. skb_queue_walk(&bus->glom, p) {
  873. n = min_t(uint, p->len, len);
  874. memcpy(p->data, buf, n);
  875. buf += n;
  876. len -= n;
  877. ret += n;
  878. if (!len)
  879. break;
  880. }
  881. return ret;
  882. }
  883. /* return total length of buffer chain */
  884. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  885. {
  886. struct sk_buff *p;
  887. uint total;
  888. total = 0;
  889. skb_queue_walk(&bus->glom, p)
  890. total += p->len;
  891. return total;
  892. }
  893. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  894. {
  895. struct sk_buff *cur, *next;
  896. skb_queue_walk_safe(&bus->glom, cur, next) {
  897. skb_unlink(cur, &bus->glom);
  898. brcmu_pkt_buf_free_skb(cur);
  899. }
  900. }
  901. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  902. struct brcmf_sdio_read *rd,
  903. enum brcmf_sdio_frmtype type)
  904. {
  905. u16 len, checksum;
  906. u8 rx_seq, fc, tx_seq_max;
  907. /*
  908. * 4 bytes hardware header (frame tag)
  909. * Byte 0~1: Frame length
  910. * Byte 2~3: Checksum, bit-wise inverse of frame length
  911. */
  912. len = get_unaligned_le16(header);
  913. checksum = get_unaligned_le16(header + sizeof(u16));
  914. /* All zero means no more to read */
  915. if (!(len | checksum)) {
  916. bus->rxpending = false;
  917. return -ENODATA;
  918. }
  919. if ((u16)(~(len ^ checksum))) {
  920. brcmf_err("HW header checksum error\n");
  921. bus->sdcnt.rx_badhdr++;
  922. brcmf_sdbrcm_rxfail(bus, false, false);
  923. return -EIO;
  924. }
  925. if (len < SDPCM_HDRLEN) {
  926. brcmf_err("HW header length error\n");
  927. return -EPROTO;
  928. }
  929. if (type == BRCMF_SDIO_FT_SUPER &&
  930. (roundup(len, bus->blocksize) != rd->len)) {
  931. brcmf_err("HW superframe header length error\n");
  932. return -EPROTO;
  933. }
  934. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  935. brcmf_err("HW subframe header length error\n");
  936. return -EPROTO;
  937. }
  938. rd->len = len;
  939. /*
  940. * 8 bytes hardware header
  941. * Byte 0: Rx sequence number
  942. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  943. * Byte 2: Length of next data frame
  944. * Byte 3: Data offset
  945. * Byte 4: Flow control bits
  946. * Byte 5: Maximum Sequence number allow for Tx
  947. * Byte 6~7: Reserved
  948. */
  949. if (type == BRCMF_SDIO_FT_SUPER &&
  950. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  951. brcmf_err("Glom descriptor found in superframe head\n");
  952. rd->len = 0;
  953. return -EINVAL;
  954. }
  955. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  956. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  957. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  958. type != BRCMF_SDIO_FT_SUPER) {
  959. brcmf_err("HW header length too long\n");
  960. bus->sdcnt.rx_toolong++;
  961. brcmf_sdbrcm_rxfail(bus, false, false);
  962. rd->len = 0;
  963. return -EPROTO;
  964. }
  965. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  966. brcmf_err("Wrong channel for superframe\n");
  967. rd->len = 0;
  968. return -EINVAL;
  969. }
  970. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  971. rd->channel != SDPCM_EVENT_CHANNEL) {
  972. brcmf_err("Wrong channel for subframe\n");
  973. rd->len = 0;
  974. return -EINVAL;
  975. }
  976. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  977. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  978. brcmf_err("seq %d: bad data offset\n", rx_seq);
  979. bus->sdcnt.rx_badhdr++;
  980. brcmf_sdbrcm_rxfail(bus, false, false);
  981. rd->len = 0;
  982. return -ENXIO;
  983. }
  984. if (rd->seq_num != rx_seq) {
  985. brcmf_err("seq %d: sequence number error, expect %d\n",
  986. rx_seq, rd->seq_num);
  987. bus->sdcnt.rx_badseq++;
  988. rd->seq_num = rx_seq;
  989. }
  990. /* no need to check the reset for subframe */
  991. if (type == BRCMF_SDIO_FT_SUB)
  992. return 0;
  993. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  994. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  995. /* only warm for NON glom packet */
  996. if (rd->channel != SDPCM_GLOM_CHANNEL)
  997. brcmf_err("seq %d: next length error\n", rx_seq);
  998. rd->len_nxtfrm = 0;
  999. }
  1000. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  1001. if (bus->flowcontrol != fc) {
  1002. if (~bus->flowcontrol & fc)
  1003. bus->sdcnt.fc_xoff++;
  1004. if (bus->flowcontrol & ~fc)
  1005. bus->sdcnt.fc_xon++;
  1006. bus->sdcnt.fc_rcvd++;
  1007. bus->flowcontrol = fc;
  1008. }
  1009. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  1010. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1011. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1012. tx_seq_max = bus->tx_seq + 2;
  1013. }
  1014. bus->tx_max = tx_seq_max;
  1015. return 0;
  1016. }
  1017. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1018. {
  1019. u16 dlen, totlen;
  1020. u8 *dptr, num = 0;
  1021. u16 sublen;
  1022. struct sk_buff *pfirst, *pnext;
  1023. int errcode;
  1024. u8 doff, sfdoff;
  1025. bool usechain = bus->use_rxchain;
  1026. struct brcmf_sdio_read rd_new;
  1027. /* If packets, issue read(s) and send up packet chain */
  1028. /* Return sequence numbers consumed? */
  1029. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1030. bus->glomd, skb_peek(&bus->glom));
  1031. /* If there's a descriptor, generate the packet chain */
  1032. if (bus->glomd) {
  1033. pfirst = pnext = NULL;
  1034. dlen = (u16) (bus->glomd->len);
  1035. dptr = bus->glomd->data;
  1036. if (!dlen || (dlen & 1)) {
  1037. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1038. dlen);
  1039. dlen = 0;
  1040. }
  1041. for (totlen = num = 0; dlen; num++) {
  1042. /* Get (and move past) next length */
  1043. sublen = get_unaligned_le16(dptr);
  1044. dlen -= sizeof(u16);
  1045. dptr += sizeof(u16);
  1046. if ((sublen < SDPCM_HDRLEN) ||
  1047. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1048. brcmf_err("descriptor len %d bad: %d\n",
  1049. num, sublen);
  1050. pnext = NULL;
  1051. break;
  1052. }
  1053. if (sublen % BRCMF_SDALIGN) {
  1054. brcmf_err("sublen %d not multiple of %d\n",
  1055. sublen, BRCMF_SDALIGN);
  1056. usechain = false;
  1057. }
  1058. totlen += sublen;
  1059. /* For last frame, adjust read len so total
  1060. is a block multiple */
  1061. if (!dlen) {
  1062. sublen +=
  1063. (roundup(totlen, bus->blocksize) - totlen);
  1064. totlen = roundup(totlen, bus->blocksize);
  1065. }
  1066. /* Allocate/chain packet for next subframe */
  1067. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1068. if (pnext == NULL) {
  1069. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1070. num, sublen);
  1071. break;
  1072. }
  1073. skb_queue_tail(&bus->glom, pnext);
  1074. /* Adhere to start alignment requirements */
  1075. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1076. }
  1077. /* If all allocations succeeded, save packet chain
  1078. in bus structure */
  1079. if (pnext) {
  1080. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1081. totlen, num);
  1082. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1083. totlen != bus->cur_read.len) {
  1084. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1085. bus->cur_read.len, totlen, rxseq);
  1086. }
  1087. pfirst = pnext = NULL;
  1088. } else {
  1089. brcmf_sdbrcm_free_glom(bus);
  1090. num = 0;
  1091. }
  1092. /* Done with descriptor packet */
  1093. brcmu_pkt_buf_free_skb(bus->glomd);
  1094. bus->glomd = NULL;
  1095. bus->cur_read.len = 0;
  1096. }
  1097. /* Ok -- either we just generated a packet chain,
  1098. or had one from before */
  1099. if (!skb_queue_empty(&bus->glom)) {
  1100. if (BRCMF_GLOM_ON()) {
  1101. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1102. skb_queue_walk(&bus->glom, pnext) {
  1103. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1104. pnext, (u8 *) (pnext->data),
  1105. pnext->len, pnext->len);
  1106. }
  1107. }
  1108. pfirst = skb_peek(&bus->glom);
  1109. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1110. /* Do an SDIO read for the superframe. Configurable iovar to
  1111. * read directly into the chained packet, or allocate a large
  1112. * packet and and copy into the chain.
  1113. */
  1114. sdio_claim_host(bus->sdiodev->func[1]);
  1115. if (usechain) {
  1116. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1117. bus->sdiodev->sbwad,
  1118. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1119. } else if (bus->dataptr) {
  1120. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1121. bus->sdiodev->sbwad,
  1122. SDIO_FUNC_2, F2SYNC,
  1123. bus->dataptr, dlen);
  1124. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1125. if (sublen != dlen) {
  1126. brcmf_err("FAILED TO COPY, dlen %d sublen %d\n",
  1127. dlen, sublen);
  1128. errcode = -1;
  1129. }
  1130. pnext = NULL;
  1131. } else {
  1132. brcmf_err("COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1133. dlen);
  1134. errcode = -1;
  1135. }
  1136. sdio_release_host(bus->sdiodev->func[1]);
  1137. bus->sdcnt.f2rxdata++;
  1138. /* On failure, kill the superframe, allow a couple retries */
  1139. if (errcode < 0) {
  1140. brcmf_err("glom read of %d bytes failed: %d\n",
  1141. dlen, errcode);
  1142. sdio_claim_host(bus->sdiodev->func[1]);
  1143. if (bus->glomerr++ < 3) {
  1144. brcmf_sdbrcm_rxfail(bus, true, true);
  1145. } else {
  1146. bus->glomerr = 0;
  1147. brcmf_sdbrcm_rxfail(bus, true, false);
  1148. bus->sdcnt.rxglomfail++;
  1149. brcmf_sdbrcm_free_glom(bus);
  1150. }
  1151. sdio_release_host(bus->sdiodev->func[1]);
  1152. return 0;
  1153. }
  1154. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1155. pfirst->data, min_t(int, pfirst->len, 48),
  1156. "SUPERFRAME:\n");
  1157. rd_new.seq_num = rxseq;
  1158. rd_new.len = dlen;
  1159. sdio_claim_host(bus->sdiodev->func[1]);
  1160. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1161. BRCMF_SDIO_FT_SUPER);
  1162. sdio_release_host(bus->sdiodev->func[1]);
  1163. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1164. /* Remove superframe header, remember offset */
  1165. skb_pull(pfirst, rd_new.dat_offset);
  1166. sfdoff = rd_new.dat_offset;
  1167. num = 0;
  1168. /* Validate all the subframe headers */
  1169. skb_queue_walk(&bus->glom, pnext) {
  1170. /* leave when invalid subframe is found */
  1171. if (errcode)
  1172. break;
  1173. rd_new.len = pnext->len;
  1174. rd_new.seq_num = rxseq++;
  1175. sdio_claim_host(bus->sdiodev->func[1]);
  1176. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1177. BRCMF_SDIO_FT_SUB);
  1178. sdio_release_host(bus->sdiodev->func[1]);
  1179. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1180. pnext->data, 32, "subframe:\n");
  1181. num++;
  1182. }
  1183. if (errcode) {
  1184. /* Terminate frame on error, request
  1185. a couple retries */
  1186. sdio_claim_host(bus->sdiodev->func[1]);
  1187. if (bus->glomerr++ < 3) {
  1188. /* Restore superframe header space */
  1189. skb_push(pfirst, sfdoff);
  1190. brcmf_sdbrcm_rxfail(bus, true, true);
  1191. } else {
  1192. bus->glomerr = 0;
  1193. brcmf_sdbrcm_rxfail(bus, true, false);
  1194. bus->sdcnt.rxglomfail++;
  1195. brcmf_sdbrcm_free_glom(bus);
  1196. }
  1197. sdio_release_host(bus->sdiodev->func[1]);
  1198. bus->cur_read.len = 0;
  1199. return 0;
  1200. }
  1201. /* Basic SD framing looks ok - process each packet (header) */
  1202. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1203. dptr = (u8 *) (pfirst->data);
  1204. sublen = get_unaligned_le16(dptr);
  1205. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1206. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1207. dptr, pfirst->len,
  1208. "Rx Subframe Data:\n");
  1209. __skb_trim(pfirst, sublen);
  1210. skb_pull(pfirst, doff);
  1211. if (pfirst->len == 0) {
  1212. skb_unlink(pfirst, &bus->glom);
  1213. brcmu_pkt_buf_free_skb(pfirst);
  1214. continue;
  1215. }
  1216. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1217. pfirst->data,
  1218. min_t(int, pfirst->len, 32),
  1219. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1220. bus->glom.qlen, pfirst, pfirst->data,
  1221. pfirst->len, pfirst->next,
  1222. pfirst->prev);
  1223. }
  1224. /* sent any remaining packets up */
  1225. if (bus->glom.qlen)
  1226. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1227. bus->sdcnt.rxglomframes++;
  1228. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1229. }
  1230. return num;
  1231. }
  1232. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1233. bool *pending)
  1234. {
  1235. DECLARE_WAITQUEUE(wait, current);
  1236. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1237. /* Wait until control frame is available */
  1238. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1239. set_current_state(TASK_INTERRUPTIBLE);
  1240. while (!(*condition) && (!signal_pending(current) && timeout))
  1241. timeout = schedule_timeout(timeout);
  1242. if (signal_pending(current))
  1243. *pending = true;
  1244. set_current_state(TASK_RUNNING);
  1245. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1246. return timeout;
  1247. }
  1248. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1249. {
  1250. if (waitqueue_active(&bus->dcmd_resp_wait))
  1251. wake_up_interruptible(&bus->dcmd_resp_wait);
  1252. return 0;
  1253. }
  1254. static void
  1255. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1256. {
  1257. uint rdlen, pad;
  1258. u8 *buf = NULL, *rbuf;
  1259. int sdret;
  1260. brcmf_dbg(TRACE, "Enter\n");
  1261. if (bus->rxblen)
  1262. buf = vzalloc(bus->rxblen);
  1263. if (!buf)
  1264. goto done;
  1265. rbuf = bus->rxbuf;
  1266. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1267. if (pad)
  1268. rbuf += (BRCMF_SDALIGN - pad);
  1269. /* Copy the already-read portion over */
  1270. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1271. if (len <= BRCMF_FIRSTREAD)
  1272. goto gotpkt;
  1273. /* Raise rdlen to next SDIO block to avoid tail command */
  1274. rdlen = len - BRCMF_FIRSTREAD;
  1275. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1276. pad = bus->blocksize - (rdlen % bus->blocksize);
  1277. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1278. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1279. rdlen += pad;
  1280. } else if (rdlen % BRCMF_SDALIGN) {
  1281. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1282. }
  1283. /* Satisfy length-alignment requirements */
  1284. if (rdlen & (ALIGNMENT - 1))
  1285. rdlen = roundup(rdlen, ALIGNMENT);
  1286. /* Drop if the read is too big or it exceeds our maximum */
  1287. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1288. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1289. rdlen, bus->sdiodev->bus_if->maxctl);
  1290. brcmf_sdbrcm_rxfail(bus, false, false);
  1291. goto done;
  1292. }
  1293. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1294. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1295. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1296. bus->sdcnt.rx_toolong++;
  1297. brcmf_sdbrcm_rxfail(bus, false, false);
  1298. goto done;
  1299. }
  1300. /* Read remain of frame body */
  1301. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1302. bus->sdiodev->sbwad,
  1303. SDIO_FUNC_2,
  1304. F2SYNC, rbuf, rdlen);
  1305. bus->sdcnt.f2rxdata++;
  1306. /* Control frame failures need retransmission */
  1307. if (sdret < 0) {
  1308. brcmf_err("read %d control bytes failed: %d\n",
  1309. rdlen, sdret);
  1310. bus->sdcnt.rxc_errors++;
  1311. brcmf_sdbrcm_rxfail(bus, true, true);
  1312. goto done;
  1313. } else
  1314. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1315. gotpkt:
  1316. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1317. buf, len, "RxCtrl:\n");
  1318. /* Point to valid data and indicate its length */
  1319. spin_lock_bh(&bus->rxctl_lock);
  1320. if (bus->rxctl) {
  1321. brcmf_err("last control frame is being processed.\n");
  1322. spin_unlock_bh(&bus->rxctl_lock);
  1323. vfree(buf);
  1324. goto done;
  1325. }
  1326. bus->rxctl = buf + doff;
  1327. bus->rxctl_orig = buf;
  1328. bus->rxlen = len - doff;
  1329. spin_unlock_bh(&bus->rxctl_lock);
  1330. done:
  1331. /* Awake any waiters */
  1332. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1333. }
  1334. /* Pad read to blocksize for efficiency */
  1335. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1336. {
  1337. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1338. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1339. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1340. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1341. *rdlen += *pad;
  1342. } else if (*rdlen % BRCMF_SDALIGN) {
  1343. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1344. }
  1345. }
  1346. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1347. {
  1348. struct sk_buff *pkt; /* Packet for event or data frames */
  1349. struct sk_buff_head pktlist; /* needed for bus interface */
  1350. u16 pad; /* Number of pad bytes to read */
  1351. uint rxleft = 0; /* Remaining number of frames allowed */
  1352. int ret; /* Return code from calls */
  1353. uint rxcount = 0; /* Total frames read */
  1354. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1355. u8 head_read = 0;
  1356. brcmf_dbg(TRACE, "Enter\n");
  1357. /* Not finished unless we encounter no more frames indication */
  1358. bus->rxpending = true;
  1359. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1360. !bus->rxskip && rxleft &&
  1361. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1362. rd->seq_num++, rxleft--) {
  1363. /* Handle glomming separately */
  1364. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1365. u8 cnt;
  1366. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1367. bus->glomd, skb_peek(&bus->glom));
  1368. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1369. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1370. rd->seq_num += cnt - 1;
  1371. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1372. continue;
  1373. }
  1374. rd->len_left = rd->len;
  1375. /* read header first for unknow frame length */
  1376. sdio_claim_host(bus->sdiodev->func[1]);
  1377. if (!rd->len) {
  1378. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1379. bus->sdiodev->sbwad,
  1380. SDIO_FUNC_2, F2SYNC,
  1381. bus->rxhdr,
  1382. BRCMF_FIRSTREAD);
  1383. bus->sdcnt.f2rxhdrs++;
  1384. if (ret < 0) {
  1385. brcmf_err("RXHEADER FAILED: %d\n",
  1386. ret);
  1387. bus->sdcnt.rx_hdrfail++;
  1388. brcmf_sdbrcm_rxfail(bus, true, true);
  1389. sdio_release_host(bus->sdiodev->func[1]);
  1390. continue;
  1391. }
  1392. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1393. bus->rxhdr, SDPCM_HDRLEN,
  1394. "RxHdr:\n");
  1395. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1396. BRCMF_SDIO_FT_NORMAL)) {
  1397. sdio_release_host(bus->sdiodev->func[1]);
  1398. if (!bus->rxpending)
  1399. break;
  1400. else
  1401. continue;
  1402. }
  1403. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1404. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1405. rd->len,
  1406. rd->dat_offset);
  1407. /* prepare the descriptor for the next read */
  1408. rd->len = rd->len_nxtfrm << 4;
  1409. rd->len_nxtfrm = 0;
  1410. /* treat all packet as event if we don't know */
  1411. rd->channel = SDPCM_EVENT_CHANNEL;
  1412. sdio_release_host(bus->sdiodev->func[1]);
  1413. continue;
  1414. }
  1415. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1416. rd->len - BRCMF_FIRSTREAD : 0;
  1417. head_read = BRCMF_FIRSTREAD;
  1418. }
  1419. brcmf_pad(bus, &pad, &rd->len_left);
  1420. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1421. BRCMF_SDALIGN);
  1422. if (!pkt) {
  1423. /* Give up on data, request rtx of events */
  1424. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1425. brcmf_sdbrcm_rxfail(bus, false,
  1426. RETRYCHAN(rd->channel));
  1427. sdio_release_host(bus->sdiodev->func[1]);
  1428. continue;
  1429. }
  1430. skb_pull(pkt, head_read);
  1431. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1432. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1433. SDIO_FUNC_2, F2SYNC, pkt);
  1434. bus->sdcnt.f2rxdata++;
  1435. sdio_release_host(bus->sdiodev->func[1]);
  1436. if (ret < 0) {
  1437. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1438. rd->len, rd->channel, ret);
  1439. brcmu_pkt_buf_free_skb(pkt);
  1440. sdio_claim_host(bus->sdiodev->func[1]);
  1441. brcmf_sdbrcm_rxfail(bus, true,
  1442. RETRYCHAN(rd->channel));
  1443. sdio_release_host(bus->sdiodev->func[1]);
  1444. continue;
  1445. }
  1446. if (head_read) {
  1447. skb_push(pkt, head_read);
  1448. memcpy(pkt->data, bus->rxhdr, head_read);
  1449. head_read = 0;
  1450. } else {
  1451. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1452. rd_new.seq_num = rd->seq_num;
  1453. sdio_claim_host(bus->sdiodev->func[1]);
  1454. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1455. BRCMF_SDIO_FT_NORMAL)) {
  1456. rd->len = 0;
  1457. brcmu_pkt_buf_free_skb(pkt);
  1458. }
  1459. bus->sdcnt.rx_readahead_cnt++;
  1460. if (rd->len != roundup(rd_new.len, 16)) {
  1461. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1462. rd->len,
  1463. roundup(rd_new.len, 16) >> 4);
  1464. rd->len = 0;
  1465. brcmf_sdbrcm_rxfail(bus, true, true);
  1466. sdio_release_host(bus->sdiodev->func[1]);
  1467. brcmu_pkt_buf_free_skb(pkt);
  1468. continue;
  1469. }
  1470. sdio_release_host(bus->sdiodev->func[1]);
  1471. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1472. rd->channel = rd_new.channel;
  1473. rd->dat_offset = rd_new.dat_offset;
  1474. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1475. BRCMF_DATA_ON()) &&
  1476. BRCMF_HDRS_ON(),
  1477. bus->rxhdr, SDPCM_HDRLEN,
  1478. "RxHdr:\n");
  1479. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1480. brcmf_err("readahead on control packet %d?\n",
  1481. rd_new.seq_num);
  1482. /* Force retry w/normal header read */
  1483. rd->len = 0;
  1484. sdio_claim_host(bus->sdiodev->func[1]);
  1485. brcmf_sdbrcm_rxfail(bus, false, true);
  1486. sdio_release_host(bus->sdiodev->func[1]);
  1487. brcmu_pkt_buf_free_skb(pkt);
  1488. continue;
  1489. }
  1490. }
  1491. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1492. pkt->data, rd->len, "Rx Data:\n");
  1493. /* Save superframe descriptor and allocate packet frame */
  1494. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1495. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1496. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1497. rd->len);
  1498. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1499. pkt->data, rd->len,
  1500. "Glom Data:\n");
  1501. __skb_trim(pkt, rd->len);
  1502. skb_pull(pkt, SDPCM_HDRLEN);
  1503. bus->glomd = pkt;
  1504. } else {
  1505. brcmf_err("%s: glom superframe w/o "
  1506. "descriptor!\n", __func__);
  1507. sdio_claim_host(bus->sdiodev->func[1]);
  1508. brcmf_sdbrcm_rxfail(bus, false, false);
  1509. sdio_release_host(bus->sdiodev->func[1]);
  1510. }
  1511. /* prepare the descriptor for the next read */
  1512. rd->len = rd->len_nxtfrm << 4;
  1513. rd->len_nxtfrm = 0;
  1514. /* treat all packet as event if we don't know */
  1515. rd->channel = SDPCM_EVENT_CHANNEL;
  1516. continue;
  1517. }
  1518. /* Fill in packet len and prio, deliver upward */
  1519. __skb_trim(pkt, rd->len);
  1520. skb_pull(pkt, rd->dat_offset);
  1521. /* prepare the descriptor for the next read */
  1522. rd->len = rd->len_nxtfrm << 4;
  1523. rd->len_nxtfrm = 0;
  1524. /* treat all packet as event if we don't know */
  1525. rd->channel = SDPCM_EVENT_CHANNEL;
  1526. if (pkt->len == 0) {
  1527. brcmu_pkt_buf_free_skb(pkt);
  1528. continue;
  1529. }
  1530. skb_queue_head_init(&pktlist);
  1531. skb_queue_tail(&pktlist, pkt);
  1532. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1533. }
  1534. rxcount = maxframes - rxleft;
  1535. /* Message if we hit the limit */
  1536. if (!rxleft)
  1537. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1538. else
  1539. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1540. /* Back off rxseq if awaiting rtx, update rx_seq */
  1541. if (bus->rxskip)
  1542. rd->seq_num--;
  1543. bus->rx_seq = rd->seq_num;
  1544. return rxcount;
  1545. }
  1546. static void
  1547. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1548. {
  1549. if (waitqueue_active(&bus->ctrl_wait))
  1550. wake_up_interruptible(&bus->ctrl_wait);
  1551. return;
  1552. }
  1553. /* Writes a HW/SW header into the packet and sends it. */
  1554. /* Assumes: (a) header space already there, (b) caller holds lock */
  1555. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1556. uint chan)
  1557. {
  1558. int ret;
  1559. u8 *frame;
  1560. u16 len, pad = 0;
  1561. u32 swheader;
  1562. int i;
  1563. brcmf_dbg(TRACE, "Enter\n");
  1564. frame = (u8 *) (pkt->data);
  1565. /* Add alignment padding, allocate new packet if needed */
  1566. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1567. if (pad) {
  1568. if (skb_headroom(pkt) < pad) {
  1569. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1570. skb_headroom(pkt), pad);
  1571. bus->sdiodev->bus_if->tx_realloc++;
  1572. ret = skb_cow(pkt, BRCMF_SDALIGN);
  1573. if (ret)
  1574. goto done;
  1575. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1576. }
  1577. skb_push(pkt, pad);
  1578. frame = (u8 *) (pkt->data);
  1579. memset(frame, 0, pad + SDPCM_HDRLEN);
  1580. }
  1581. /* precondition: pad < BRCMF_SDALIGN */
  1582. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1583. len = (u16) (pkt->len);
  1584. *(__le16 *) frame = cpu_to_le16(len);
  1585. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1586. /* Software tag: channel, sequence number, data offset */
  1587. swheader =
  1588. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1589. (((pad +
  1590. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1591. *(((__le32 *) frame) + 1) = cpu_to_le32(swheader);
  1592. *(((__le32 *) frame) + 2) = 0;
  1593. #ifdef DEBUG
  1594. tx_packets[pkt->priority]++;
  1595. #endif
  1596. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1597. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1598. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1599. frame, len, "Tx Frame:\n");
  1600. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1601. ((BRCMF_CTL_ON() &&
  1602. chan == SDPCM_CONTROL_CHANNEL) ||
  1603. (BRCMF_DATA_ON() &&
  1604. chan != SDPCM_CONTROL_CHANNEL))) &&
  1605. BRCMF_HDRS_ON(),
  1606. frame, min_t(u16, len, 16), "TxHdr:\n");
  1607. /* Raise len to next SDIO block to eliminate tail command */
  1608. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1609. u16 pad = bus->blocksize - (len % bus->blocksize);
  1610. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1611. len += pad;
  1612. } else if (len % BRCMF_SDALIGN) {
  1613. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1614. }
  1615. /* Some controllers have trouble with odd bytes -- round to even */
  1616. if (len & (ALIGNMENT - 1))
  1617. len = roundup(len, ALIGNMENT);
  1618. sdio_claim_host(bus->sdiodev->func[1]);
  1619. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1620. SDIO_FUNC_2, F2SYNC, pkt);
  1621. bus->sdcnt.f2txdata++;
  1622. if (ret < 0) {
  1623. /* On failure, abort the command and terminate the frame */
  1624. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1625. ret);
  1626. bus->sdcnt.tx_sderrs++;
  1627. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1628. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1629. SFC_WF_TERM, NULL);
  1630. bus->sdcnt.f1regdata++;
  1631. for (i = 0; i < 3; i++) {
  1632. u8 hi, lo;
  1633. hi = brcmf_sdio_regrb(bus->sdiodev,
  1634. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1635. lo = brcmf_sdio_regrb(bus->sdiodev,
  1636. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1637. bus->sdcnt.f1regdata += 2;
  1638. if ((hi == 0) && (lo == 0))
  1639. break;
  1640. }
  1641. }
  1642. sdio_release_host(bus->sdiodev->func[1]);
  1643. if (ret == 0)
  1644. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1645. done:
  1646. /* restore pkt buffer pointer before calling tx complete routine */
  1647. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1648. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1649. return ret;
  1650. }
  1651. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1652. {
  1653. struct sk_buff *pkt;
  1654. u32 intstatus = 0;
  1655. int ret = 0, prec_out;
  1656. uint cnt = 0;
  1657. uint datalen;
  1658. u8 tx_prec_map;
  1659. brcmf_dbg(TRACE, "Enter\n");
  1660. tx_prec_map = ~bus->flowcontrol;
  1661. /* Send frames until the limit or some other event */
  1662. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1663. spin_lock_bh(&bus->txqlock);
  1664. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1665. if (pkt == NULL) {
  1666. spin_unlock_bh(&bus->txqlock);
  1667. break;
  1668. }
  1669. spin_unlock_bh(&bus->txqlock);
  1670. datalen = pkt->len - SDPCM_HDRLEN;
  1671. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1672. /* In poll mode, need to check for other events */
  1673. if (!bus->intr && cnt) {
  1674. /* Check device status, signal pending interrupt */
  1675. sdio_claim_host(bus->sdiodev->func[1]);
  1676. ret = r_sdreg32(bus, &intstatus,
  1677. offsetof(struct sdpcmd_regs,
  1678. intstatus));
  1679. sdio_release_host(bus->sdiodev->func[1]);
  1680. bus->sdcnt.f2txdata++;
  1681. if (ret != 0)
  1682. break;
  1683. if (intstatus & bus->hostintmask)
  1684. atomic_set(&bus->ipend, 1);
  1685. }
  1686. }
  1687. /* Deflow-control stack if needed */
  1688. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1689. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1690. bus->txoff = false;
  1691. brcmf_txflowblock(bus->sdiodev->dev, false);
  1692. }
  1693. return cnt;
  1694. }
  1695. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1696. {
  1697. u32 local_hostintmask;
  1698. u8 saveclk;
  1699. int err;
  1700. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1701. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1702. struct brcmf_sdio *bus = sdiodev->bus;
  1703. brcmf_dbg(TRACE, "Enter\n");
  1704. if (bus->watchdog_tsk) {
  1705. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1706. kthread_stop(bus->watchdog_tsk);
  1707. bus->watchdog_tsk = NULL;
  1708. }
  1709. sdio_claim_host(bus->sdiodev->func[1]);
  1710. /* Enable clock for device interrupts */
  1711. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1712. /* Disable and clear interrupts at the chip level also */
  1713. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1714. local_hostintmask = bus->hostintmask;
  1715. bus->hostintmask = 0;
  1716. /* Change our idea of bus state */
  1717. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1718. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1719. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1720. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1721. if (!err) {
  1722. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1723. (saveclk | SBSDIO_FORCE_HT), &err);
  1724. }
  1725. if (err)
  1726. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1727. /* Turn off the bus (F2), free any pending packets */
  1728. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1729. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1730. NULL);
  1731. /* Clear any pending interrupts now that F2 is disabled */
  1732. w_sdreg32(bus, local_hostintmask,
  1733. offsetof(struct sdpcmd_regs, intstatus));
  1734. /* Turn off the backplane clock (only) */
  1735. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1736. sdio_release_host(bus->sdiodev->func[1]);
  1737. /* Clear the data packet queues */
  1738. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1739. /* Clear any held glomming stuff */
  1740. if (bus->glomd)
  1741. brcmu_pkt_buf_free_skb(bus->glomd);
  1742. brcmf_sdbrcm_free_glom(bus);
  1743. /* Clear rx control and wake any waiters */
  1744. spin_lock_bh(&bus->rxctl_lock);
  1745. bus->rxlen = 0;
  1746. spin_unlock_bh(&bus->rxctl_lock);
  1747. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1748. /* Reset some F2 state stuff */
  1749. bus->rxskip = false;
  1750. bus->tx_seq = bus->rx_seq = 0;
  1751. }
  1752. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1753. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1754. {
  1755. unsigned long flags;
  1756. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1757. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1758. enable_irq(bus->sdiodev->irq);
  1759. bus->sdiodev->irq_en = true;
  1760. }
  1761. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1762. }
  1763. #else
  1764. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1765. {
  1766. }
  1767. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1768. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  1769. {
  1770. struct list_head *new_hd;
  1771. unsigned long flags;
  1772. if (in_interrupt())
  1773. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  1774. else
  1775. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1776. if (new_hd == NULL)
  1777. return;
  1778. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  1779. list_add_tail(new_hd, &bus->dpc_tsklst);
  1780. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  1781. }
  1782. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1783. {
  1784. u8 idx;
  1785. u32 addr;
  1786. unsigned long val;
  1787. int n, ret;
  1788. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1789. addr = bus->ci->c_inf[idx].base +
  1790. offsetof(struct sdpcmd_regs, intstatus);
  1791. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1792. bus->sdcnt.f1regdata++;
  1793. if (ret != 0)
  1794. val = 0;
  1795. val &= bus->hostintmask;
  1796. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1797. /* Clear interrupts */
  1798. if (val) {
  1799. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1800. bus->sdcnt.f1regdata++;
  1801. }
  1802. if (ret) {
  1803. atomic_set(&bus->intstatus, 0);
  1804. } else if (val) {
  1805. for_each_set_bit(n, &val, 32)
  1806. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1807. }
  1808. return ret;
  1809. }
  1810. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1811. {
  1812. u32 newstatus = 0;
  1813. unsigned long intstatus;
  1814. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1815. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1816. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1817. int err = 0, n;
  1818. brcmf_dbg(TRACE, "Enter\n");
  1819. sdio_claim_host(bus->sdiodev->func[1]);
  1820. /* If waiting for HTAVAIL, check status */
  1821. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1822. u8 clkctl, devctl = 0;
  1823. #ifdef DEBUG
  1824. /* Check for inconsistent device control */
  1825. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1826. SBSDIO_DEVICE_CTL, &err);
  1827. if (err) {
  1828. brcmf_err("error reading DEVCTL: %d\n", err);
  1829. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1830. }
  1831. #endif /* DEBUG */
  1832. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1833. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1834. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1835. if (err) {
  1836. brcmf_err("error reading CSR: %d\n",
  1837. err);
  1838. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1839. }
  1840. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1841. devctl, clkctl);
  1842. if (SBSDIO_HTAV(clkctl)) {
  1843. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1844. SBSDIO_DEVICE_CTL, &err);
  1845. if (err) {
  1846. brcmf_err("error reading DEVCTL: %d\n",
  1847. err);
  1848. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1849. }
  1850. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1851. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1852. devctl, &err);
  1853. if (err) {
  1854. brcmf_err("error writing DEVCTL: %d\n",
  1855. err);
  1856. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1857. }
  1858. bus->clkstate = CLK_AVAIL;
  1859. }
  1860. }
  1861. /* Make sure backplane clock is on */
  1862. brcmf_sdbrcm_bus_sleep(bus, false, true);
  1863. /* Pending interrupt indicates new device status */
  1864. if (atomic_read(&bus->ipend) > 0) {
  1865. atomic_set(&bus->ipend, 0);
  1866. err = brcmf_sdio_intr_rstatus(bus);
  1867. }
  1868. /* Start with leftover status bits */
  1869. intstatus = atomic_xchg(&bus->intstatus, 0);
  1870. /* Handle flow-control change: read new state in case our ack
  1871. * crossed another change interrupt. If change still set, assume
  1872. * FC ON for safety, let next loop through do the debounce.
  1873. */
  1874. if (intstatus & I_HMB_FC_CHANGE) {
  1875. intstatus &= ~I_HMB_FC_CHANGE;
  1876. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1877. offsetof(struct sdpcmd_regs, intstatus));
  1878. err = r_sdreg32(bus, &newstatus,
  1879. offsetof(struct sdpcmd_regs, intstatus));
  1880. bus->sdcnt.f1regdata += 2;
  1881. atomic_set(&bus->fcstate,
  1882. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1883. intstatus |= (newstatus & bus->hostintmask);
  1884. }
  1885. /* Handle host mailbox indication */
  1886. if (intstatus & I_HMB_HOST_INT) {
  1887. intstatus &= ~I_HMB_HOST_INT;
  1888. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1889. }
  1890. sdio_release_host(bus->sdiodev->func[1]);
  1891. /* Generally don't ask for these, can get CRC errors... */
  1892. if (intstatus & I_WR_OOSYNC) {
  1893. brcmf_err("Dongle reports WR_OOSYNC\n");
  1894. intstatus &= ~I_WR_OOSYNC;
  1895. }
  1896. if (intstatus & I_RD_OOSYNC) {
  1897. brcmf_err("Dongle reports RD_OOSYNC\n");
  1898. intstatus &= ~I_RD_OOSYNC;
  1899. }
  1900. if (intstatus & I_SBINT) {
  1901. brcmf_err("Dongle reports SBINT\n");
  1902. intstatus &= ~I_SBINT;
  1903. }
  1904. /* Would be active due to wake-wlan in gSPI */
  1905. if (intstatus & I_CHIPACTIVE) {
  1906. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1907. intstatus &= ~I_CHIPACTIVE;
  1908. }
  1909. /* Ignore frame indications if rxskip is set */
  1910. if (bus->rxskip)
  1911. intstatus &= ~I_HMB_FRAME_IND;
  1912. /* On frame indication, read available frames */
  1913. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1914. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1915. if (!bus->rxpending)
  1916. intstatus &= ~I_HMB_FRAME_IND;
  1917. rxlimit -= min(framecnt, rxlimit);
  1918. }
  1919. /* Keep still-pending events for next scheduling */
  1920. if (intstatus) {
  1921. for_each_set_bit(n, &intstatus, 32)
  1922. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1923. }
  1924. brcmf_sdbrcm_clrintr(bus);
  1925. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1926. (bus->clkstate == CLK_AVAIL)) {
  1927. int i;
  1928. sdio_claim_host(bus->sdiodev->func[1]);
  1929. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1930. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1931. (u32) bus->ctrl_frame_len);
  1932. if (err < 0) {
  1933. /* On failure, abort the command and
  1934. terminate the frame */
  1935. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1936. err);
  1937. bus->sdcnt.tx_sderrs++;
  1938. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1939. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1940. SFC_WF_TERM, &err);
  1941. bus->sdcnt.f1regdata++;
  1942. for (i = 0; i < 3; i++) {
  1943. u8 hi, lo;
  1944. hi = brcmf_sdio_regrb(bus->sdiodev,
  1945. SBSDIO_FUNC1_WFRAMEBCHI,
  1946. &err);
  1947. lo = brcmf_sdio_regrb(bus->sdiodev,
  1948. SBSDIO_FUNC1_WFRAMEBCLO,
  1949. &err);
  1950. bus->sdcnt.f1regdata += 2;
  1951. if ((hi == 0) && (lo == 0))
  1952. break;
  1953. }
  1954. } else {
  1955. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1956. }
  1957. sdio_release_host(bus->sdiodev->func[1]);
  1958. bus->ctrl_frame_stat = false;
  1959. brcmf_sdbrcm_wait_event_wakeup(bus);
  1960. }
  1961. /* Send queued frames (limit 1 if rx may still be pending) */
  1962. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1963. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1964. && data_ok(bus)) {
  1965. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1966. txlimit;
  1967. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1968. txlimit -= framecnt;
  1969. }
  1970. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1971. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1972. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1973. atomic_set(&bus->intstatus, 0);
  1974. } else if (atomic_read(&bus->intstatus) ||
  1975. atomic_read(&bus->ipend) > 0 ||
  1976. (!atomic_read(&bus->fcstate) &&
  1977. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1978. data_ok(bus)) || PKT_AVAILABLE()) {
  1979. brcmf_sdbrcm_adddpctsk(bus);
  1980. }
  1981. /* If we're done for now, turn off clock request. */
  1982. if ((bus->clkstate != CLK_PENDING)
  1983. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1984. bus->activity = false;
  1985. brcmf_dbg(SDIO, "idle state\n");
  1986. sdio_claim_host(bus->sdiodev->func[1]);
  1987. brcmf_sdbrcm_bus_sleep(bus, true, false);
  1988. sdio_release_host(bus->sdiodev->func[1]);
  1989. }
  1990. }
  1991. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  1992. {
  1993. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1994. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1995. struct brcmf_sdio *bus = sdiodev->bus;
  1996. return &bus->txq;
  1997. }
  1998. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1999. {
  2000. int ret = -EBADE;
  2001. uint datalen, prec;
  2002. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2003. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2004. struct brcmf_sdio *bus = sdiodev->bus;
  2005. unsigned long flags;
  2006. brcmf_dbg(TRACE, "Enter\n");
  2007. datalen = pkt->len;
  2008. /* Add space for the header */
  2009. skb_push(pkt, SDPCM_HDRLEN);
  2010. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2011. prec = prio2prec((pkt->priority & PRIOMASK));
  2012. /* Check for existing queue, current flow-control,
  2013. pending event, or pending clock */
  2014. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2015. bus->sdcnt.fcqueued++;
  2016. /* Priority based enq */
  2017. spin_lock_bh(&bus->txqlock);
  2018. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2019. skb_pull(pkt, SDPCM_HDRLEN);
  2020. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2021. brcmf_err("out of bus->txq !!!\n");
  2022. ret = -ENOSR;
  2023. } else {
  2024. ret = 0;
  2025. }
  2026. spin_unlock_bh(&bus->txqlock);
  2027. if (pktq_len(&bus->txq) >= TXHI) {
  2028. bus->txoff = true;
  2029. brcmf_txflowblock(bus->sdiodev->dev, true);
  2030. }
  2031. #ifdef DEBUG
  2032. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2033. qcount[prec] = pktq_plen(&bus->txq, prec);
  2034. #endif
  2035. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2036. if (list_empty(&bus->dpc_tsklst)) {
  2037. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2038. brcmf_sdbrcm_adddpctsk(bus);
  2039. queue_work(bus->brcmf_wq, &bus->datawork);
  2040. } else {
  2041. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2042. }
  2043. return ret;
  2044. }
  2045. #ifdef DEBUG
  2046. #define CONSOLE_LINE_MAX 192
  2047. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2048. {
  2049. struct brcmf_console *c = &bus->console;
  2050. u8 line[CONSOLE_LINE_MAX], ch;
  2051. u32 n, idx, addr;
  2052. int rv;
  2053. /* Don't do anything until FWREADY updates console address */
  2054. if (bus->console_addr == 0)
  2055. return 0;
  2056. /* Read console log struct */
  2057. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2058. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2059. sizeof(c->log_le));
  2060. if (rv < 0)
  2061. return rv;
  2062. /* Allocate console buffer (one time only) */
  2063. if (c->buf == NULL) {
  2064. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2065. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2066. if (c->buf == NULL)
  2067. return -ENOMEM;
  2068. }
  2069. idx = le32_to_cpu(c->log_le.idx);
  2070. /* Protect against corrupt value */
  2071. if (idx > c->bufsize)
  2072. return -EBADE;
  2073. /* Skip reading the console buffer if the index pointer
  2074. has not moved */
  2075. if (idx == c->last)
  2076. return 0;
  2077. /* Read the console buffer */
  2078. addr = le32_to_cpu(c->log_le.buf);
  2079. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2080. if (rv < 0)
  2081. return rv;
  2082. while (c->last != idx) {
  2083. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2084. if (c->last == idx) {
  2085. /* This would output a partial line.
  2086. * Instead, back up
  2087. * the buffer pointer and output this
  2088. * line next time around.
  2089. */
  2090. if (c->last >= n)
  2091. c->last -= n;
  2092. else
  2093. c->last = c->bufsize - n;
  2094. goto break2;
  2095. }
  2096. ch = c->buf[c->last];
  2097. c->last = (c->last + 1) % c->bufsize;
  2098. if (ch == '\n')
  2099. break;
  2100. line[n] = ch;
  2101. }
  2102. if (n > 0) {
  2103. if (line[n - 1] == '\r')
  2104. n--;
  2105. line[n] = 0;
  2106. pr_debug("CONSOLE: %s\n", line);
  2107. }
  2108. }
  2109. break2:
  2110. return 0;
  2111. }
  2112. #endif /* DEBUG */
  2113. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2114. {
  2115. int i;
  2116. int ret;
  2117. bus->ctrl_frame_stat = false;
  2118. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2119. SDIO_FUNC_2, F2SYNC, frame, len);
  2120. if (ret < 0) {
  2121. /* On failure, abort the command and terminate the frame */
  2122. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2123. ret);
  2124. bus->sdcnt.tx_sderrs++;
  2125. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2126. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2127. SFC_WF_TERM, NULL);
  2128. bus->sdcnt.f1regdata++;
  2129. for (i = 0; i < 3; i++) {
  2130. u8 hi, lo;
  2131. hi = brcmf_sdio_regrb(bus->sdiodev,
  2132. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2133. lo = brcmf_sdio_regrb(bus->sdiodev,
  2134. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2135. bus->sdcnt.f1regdata += 2;
  2136. if (hi == 0 && lo == 0)
  2137. break;
  2138. }
  2139. return ret;
  2140. }
  2141. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2142. return ret;
  2143. }
  2144. static int
  2145. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2146. {
  2147. u8 *frame;
  2148. u16 len;
  2149. u32 swheader;
  2150. uint retries = 0;
  2151. u8 doff = 0;
  2152. int ret = -1;
  2153. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2154. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2155. struct brcmf_sdio *bus = sdiodev->bus;
  2156. unsigned long flags;
  2157. brcmf_dbg(TRACE, "Enter\n");
  2158. /* Back the pointer to make a room for bus header */
  2159. frame = msg - SDPCM_HDRLEN;
  2160. len = (msglen += SDPCM_HDRLEN);
  2161. /* Add alignment padding (optional for ctl frames) */
  2162. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2163. if (doff) {
  2164. frame -= doff;
  2165. len += doff;
  2166. msglen += doff;
  2167. memset(frame, 0, doff + SDPCM_HDRLEN);
  2168. }
  2169. /* precondition: doff < BRCMF_SDALIGN */
  2170. doff += SDPCM_HDRLEN;
  2171. /* Round send length to next SDIO block */
  2172. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2173. u16 pad = bus->blocksize - (len % bus->blocksize);
  2174. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2175. len += pad;
  2176. } else if (len % BRCMF_SDALIGN) {
  2177. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2178. }
  2179. /* Satisfy length-alignment requirements */
  2180. if (len & (ALIGNMENT - 1))
  2181. len = roundup(len, ALIGNMENT);
  2182. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2183. /* Make sure backplane clock is on */
  2184. sdio_claim_host(bus->sdiodev->func[1]);
  2185. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2186. sdio_release_host(bus->sdiodev->func[1]);
  2187. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2188. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2189. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2190. /* Software tag: channel, sequence number, data offset */
  2191. swheader =
  2192. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2193. SDPCM_CHANNEL_MASK)
  2194. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2195. SDPCM_DOFFSET_MASK);
  2196. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2197. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2198. if (!data_ok(bus)) {
  2199. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2200. bus->tx_max, bus->tx_seq);
  2201. bus->ctrl_frame_stat = true;
  2202. /* Send from dpc */
  2203. bus->ctrl_frame_buf = frame;
  2204. bus->ctrl_frame_len = len;
  2205. wait_event_interruptible_timeout(bus->ctrl_wait,
  2206. !bus->ctrl_frame_stat,
  2207. msecs_to_jiffies(2000));
  2208. if (!bus->ctrl_frame_stat) {
  2209. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2210. ret = 0;
  2211. } else {
  2212. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2213. ret = -1;
  2214. }
  2215. }
  2216. if (ret == -1) {
  2217. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2218. frame, len, "Tx Frame:\n");
  2219. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2220. BRCMF_HDRS_ON(),
  2221. frame, min_t(u16, len, 16), "TxHdr:\n");
  2222. do {
  2223. sdio_claim_host(bus->sdiodev->func[1]);
  2224. ret = brcmf_tx_frame(bus, frame, len);
  2225. sdio_release_host(bus->sdiodev->func[1]);
  2226. } while (ret < 0 && retries++ < TXRETRIES);
  2227. }
  2228. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2229. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2230. list_empty(&bus->dpc_tsklst)) {
  2231. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2232. bus->activity = false;
  2233. sdio_claim_host(bus->sdiodev->func[1]);
  2234. brcmf_dbg(INFO, "idle\n");
  2235. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2236. sdio_release_host(bus->sdiodev->func[1]);
  2237. } else {
  2238. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2239. }
  2240. if (ret)
  2241. bus->sdcnt.tx_ctlerrs++;
  2242. else
  2243. bus->sdcnt.tx_ctlpkts++;
  2244. return ret ? -EIO : 0;
  2245. }
  2246. #ifdef DEBUG
  2247. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2248. {
  2249. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2250. }
  2251. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2252. struct sdpcm_shared *sh)
  2253. {
  2254. u32 addr;
  2255. int rv;
  2256. u32 shaddr = 0;
  2257. struct sdpcm_shared_le sh_le;
  2258. __le32 addr_le;
  2259. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2260. /*
  2261. * Read last word in socram to determine
  2262. * address of sdpcm_shared structure
  2263. */
  2264. sdio_claim_host(bus->sdiodev->func[1]);
  2265. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2266. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2267. sdio_release_host(bus->sdiodev->func[1]);
  2268. if (rv < 0)
  2269. return rv;
  2270. addr = le32_to_cpu(addr_le);
  2271. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2272. /*
  2273. * Check if addr is valid.
  2274. * NVRAM length at the end of memory should have been overwritten.
  2275. */
  2276. if (!brcmf_sdio_valid_shared_address(addr)) {
  2277. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2278. addr);
  2279. return -EINVAL;
  2280. }
  2281. /* Read hndrte_shared structure */
  2282. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2283. sizeof(struct sdpcm_shared_le));
  2284. if (rv < 0)
  2285. return rv;
  2286. /* Endianness */
  2287. sh->flags = le32_to_cpu(sh_le.flags);
  2288. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2289. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2290. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2291. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2292. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2293. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2294. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2295. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2296. SDPCM_SHARED_VERSION,
  2297. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2298. return -EPROTO;
  2299. }
  2300. return 0;
  2301. }
  2302. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2303. struct sdpcm_shared *sh, char __user *data,
  2304. size_t count)
  2305. {
  2306. u32 addr, console_ptr, console_size, console_index;
  2307. char *conbuf = NULL;
  2308. __le32 sh_val;
  2309. int rv;
  2310. loff_t pos = 0;
  2311. int nbytes = 0;
  2312. /* obtain console information from device memory */
  2313. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2314. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2315. (u8 *)&sh_val, sizeof(u32));
  2316. if (rv < 0)
  2317. return rv;
  2318. console_ptr = le32_to_cpu(sh_val);
  2319. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2320. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2321. (u8 *)&sh_val, sizeof(u32));
  2322. if (rv < 0)
  2323. return rv;
  2324. console_size = le32_to_cpu(sh_val);
  2325. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2326. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2327. (u8 *)&sh_val, sizeof(u32));
  2328. if (rv < 0)
  2329. return rv;
  2330. console_index = le32_to_cpu(sh_val);
  2331. /* allocate buffer for console data */
  2332. if (console_size <= CONSOLE_BUFFER_MAX)
  2333. conbuf = vzalloc(console_size+1);
  2334. if (!conbuf)
  2335. return -ENOMEM;
  2336. /* obtain the console data from device */
  2337. conbuf[console_size] = '\0';
  2338. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2339. console_size);
  2340. if (rv < 0)
  2341. goto done;
  2342. rv = simple_read_from_buffer(data, count, &pos,
  2343. conbuf + console_index,
  2344. console_size - console_index);
  2345. if (rv < 0)
  2346. goto done;
  2347. nbytes = rv;
  2348. if (console_index > 0) {
  2349. pos = 0;
  2350. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2351. conbuf, console_index - 1);
  2352. if (rv < 0)
  2353. goto done;
  2354. rv += nbytes;
  2355. }
  2356. done:
  2357. vfree(conbuf);
  2358. return rv;
  2359. }
  2360. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2361. char __user *data, size_t count)
  2362. {
  2363. int error, res;
  2364. char buf[350];
  2365. struct brcmf_trap_info tr;
  2366. loff_t pos = 0;
  2367. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2368. brcmf_dbg(INFO, "no trap in firmware\n");
  2369. return 0;
  2370. }
  2371. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2372. sizeof(struct brcmf_trap_info));
  2373. if (error < 0)
  2374. return error;
  2375. res = scnprintf(buf, sizeof(buf),
  2376. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2377. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2378. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2379. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2380. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2381. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2382. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2383. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2384. le32_to_cpu(tr.pc), sh->trap_addr,
  2385. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2386. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2387. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2388. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2389. return simple_read_from_buffer(data, count, &pos, buf, res);
  2390. }
  2391. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2392. struct sdpcm_shared *sh, char __user *data,
  2393. size_t count)
  2394. {
  2395. int error = 0;
  2396. char buf[200];
  2397. char file[80] = "?";
  2398. char expr[80] = "<???>";
  2399. int res;
  2400. loff_t pos = 0;
  2401. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2402. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2403. return 0;
  2404. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2405. brcmf_dbg(INFO, "no assert in dongle\n");
  2406. return 0;
  2407. }
  2408. sdio_claim_host(bus->sdiodev->func[1]);
  2409. if (sh->assert_file_addr != 0) {
  2410. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2411. sh->assert_file_addr, (u8 *)file, 80);
  2412. if (error < 0)
  2413. return error;
  2414. }
  2415. if (sh->assert_exp_addr != 0) {
  2416. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2417. sh->assert_exp_addr, (u8 *)expr, 80);
  2418. if (error < 0)
  2419. return error;
  2420. }
  2421. sdio_release_host(bus->sdiodev->func[1]);
  2422. res = scnprintf(buf, sizeof(buf),
  2423. "dongle assert: %s:%d: assert(%s)\n",
  2424. file, sh->assert_line, expr);
  2425. return simple_read_from_buffer(data, count, &pos, buf, res);
  2426. }
  2427. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2428. {
  2429. int error;
  2430. struct sdpcm_shared sh;
  2431. error = brcmf_sdio_readshared(bus, &sh);
  2432. if (error < 0)
  2433. return error;
  2434. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2435. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2436. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2437. brcmf_err("assertion in dongle\n");
  2438. if (sh.flags & SDPCM_SHARED_TRAP)
  2439. brcmf_err("firmware trap in dongle\n");
  2440. return 0;
  2441. }
  2442. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2443. size_t count, loff_t *ppos)
  2444. {
  2445. int error = 0;
  2446. struct sdpcm_shared sh;
  2447. int nbytes = 0;
  2448. loff_t pos = *ppos;
  2449. if (pos != 0)
  2450. return 0;
  2451. error = brcmf_sdio_readshared(bus, &sh);
  2452. if (error < 0)
  2453. goto done;
  2454. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2455. if (error < 0)
  2456. goto done;
  2457. nbytes = error;
  2458. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2459. if (error < 0)
  2460. goto done;
  2461. nbytes += error;
  2462. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2463. if (error < 0)
  2464. goto done;
  2465. nbytes += error;
  2466. error = nbytes;
  2467. *ppos += nbytes;
  2468. done:
  2469. return error;
  2470. }
  2471. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2472. size_t count, loff_t *ppos)
  2473. {
  2474. struct brcmf_sdio *bus = f->private_data;
  2475. int res;
  2476. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2477. if (res > 0)
  2478. *ppos += res;
  2479. return (ssize_t)res;
  2480. }
  2481. static const struct file_operations brcmf_sdio_forensic_ops = {
  2482. .owner = THIS_MODULE,
  2483. .open = simple_open,
  2484. .read = brcmf_sdio_forensic_read
  2485. };
  2486. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2487. {
  2488. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2489. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2490. if (IS_ERR_OR_NULL(dentry))
  2491. return;
  2492. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2493. &brcmf_sdio_forensic_ops);
  2494. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2495. }
  2496. #else
  2497. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2498. {
  2499. return 0;
  2500. }
  2501. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2502. {
  2503. }
  2504. #endif /* DEBUG */
  2505. static int
  2506. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2507. {
  2508. int timeleft;
  2509. uint rxlen = 0;
  2510. bool pending;
  2511. u8 *buf;
  2512. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2513. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2514. struct brcmf_sdio *bus = sdiodev->bus;
  2515. brcmf_dbg(TRACE, "Enter\n");
  2516. /* Wait until control frame is available */
  2517. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2518. spin_lock_bh(&bus->rxctl_lock);
  2519. rxlen = bus->rxlen;
  2520. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2521. bus->rxctl = NULL;
  2522. buf = bus->rxctl_orig;
  2523. bus->rxctl_orig = NULL;
  2524. bus->rxlen = 0;
  2525. spin_unlock_bh(&bus->rxctl_lock);
  2526. vfree(buf);
  2527. if (rxlen) {
  2528. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2529. rxlen, msglen);
  2530. } else if (timeleft == 0) {
  2531. brcmf_err("resumed on timeout\n");
  2532. brcmf_sdbrcm_checkdied(bus);
  2533. } else if (pending) {
  2534. brcmf_dbg(CTL, "cancelled\n");
  2535. return -ERESTARTSYS;
  2536. } else {
  2537. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2538. brcmf_sdbrcm_checkdied(bus);
  2539. }
  2540. if (rxlen)
  2541. bus->sdcnt.rx_ctlpkts++;
  2542. else
  2543. bus->sdcnt.rx_ctlerrs++;
  2544. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2545. }
  2546. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2547. {
  2548. struct chip_info *ci = bus->ci;
  2549. /* To enter download state, disable ARM and reset SOCRAM.
  2550. * To exit download state, simply reset ARM (default is RAM boot).
  2551. */
  2552. if (enter) {
  2553. bus->alp_only = true;
  2554. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2555. } else {
  2556. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2557. bus->varsz))
  2558. return false;
  2559. /* Allow HT Clock now that the ARM is running. */
  2560. bus->alp_only = false;
  2561. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2562. }
  2563. return true;
  2564. }
  2565. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2566. {
  2567. if (bus->firmware->size < bus->fw_ptr + len)
  2568. len = bus->firmware->size - bus->fw_ptr;
  2569. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2570. bus->fw_ptr += len;
  2571. return len;
  2572. }
  2573. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2574. {
  2575. int offset;
  2576. uint len;
  2577. u8 *memblock = NULL, *memptr;
  2578. int ret;
  2579. u8 idx;
  2580. brcmf_dbg(INFO, "Enter\n");
  2581. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2582. &bus->sdiodev->func[2]->dev);
  2583. if (ret) {
  2584. brcmf_err("Fail to request firmware %d\n", ret);
  2585. return ret;
  2586. }
  2587. bus->fw_ptr = 0;
  2588. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2589. if (memblock == NULL) {
  2590. ret = -ENOMEM;
  2591. goto err;
  2592. }
  2593. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2594. memptr += (BRCMF_SDALIGN -
  2595. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2596. offset = bus->ci->rambase;
  2597. /* Download image */
  2598. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2599. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4);
  2600. if (BRCMF_MAX_CORENUM != idx)
  2601. memcpy(&bus->ci->rst_vec, memptr, sizeof(bus->ci->rst_vec));
  2602. while (len) {
  2603. ret = brcmf_sdio_ramrw(bus->sdiodev, true, offset, memptr, len);
  2604. if (ret) {
  2605. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2606. ret, MEMBLOCK, offset);
  2607. goto err;
  2608. }
  2609. offset += MEMBLOCK;
  2610. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2611. }
  2612. err:
  2613. kfree(memblock);
  2614. release_firmware(bus->firmware);
  2615. bus->fw_ptr = 0;
  2616. return ret;
  2617. }
  2618. /*
  2619. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2620. * and ending in a NUL.
  2621. * Removes carriage returns, empty lines, comment lines, and converts
  2622. * newlines to NULs.
  2623. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2624. * by two NULs.
  2625. */
  2626. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2627. {
  2628. char *varbuf;
  2629. char *dp;
  2630. bool findNewline;
  2631. int column;
  2632. int ret = 0;
  2633. uint buf_len, n, len;
  2634. len = bus->firmware->size;
  2635. varbuf = vmalloc(len);
  2636. if (!varbuf)
  2637. return -ENOMEM;
  2638. memcpy(varbuf, bus->firmware->data, len);
  2639. dp = varbuf;
  2640. findNewline = false;
  2641. column = 0;
  2642. for (n = 0; n < len; n++) {
  2643. if (varbuf[n] == 0)
  2644. break;
  2645. if (varbuf[n] == '\r')
  2646. continue;
  2647. if (findNewline && varbuf[n] != '\n')
  2648. continue;
  2649. findNewline = false;
  2650. if (varbuf[n] == '#') {
  2651. findNewline = true;
  2652. continue;
  2653. }
  2654. if (varbuf[n] == '\n') {
  2655. if (column == 0)
  2656. continue;
  2657. *dp++ = 0;
  2658. column = 0;
  2659. continue;
  2660. }
  2661. *dp++ = varbuf[n];
  2662. column++;
  2663. }
  2664. buf_len = dp - varbuf;
  2665. while (dp < varbuf + n)
  2666. *dp++ = 0;
  2667. kfree(bus->vars);
  2668. /* roundup needed for download to device */
  2669. bus->varsz = roundup(buf_len + 1, 4);
  2670. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2671. if (bus->vars == NULL) {
  2672. bus->varsz = 0;
  2673. ret = -ENOMEM;
  2674. goto err;
  2675. }
  2676. /* copy the processed variables and add null termination */
  2677. memcpy(bus->vars, varbuf, buf_len);
  2678. bus->vars[buf_len] = 0;
  2679. err:
  2680. vfree(varbuf);
  2681. return ret;
  2682. }
  2683. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2684. {
  2685. int ret;
  2686. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2687. &bus->sdiodev->func[2]->dev);
  2688. if (ret) {
  2689. brcmf_err("Fail to request nvram %d\n", ret);
  2690. return ret;
  2691. }
  2692. ret = brcmf_process_nvram_vars(bus);
  2693. release_firmware(bus->firmware);
  2694. return ret;
  2695. }
  2696. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2697. {
  2698. int bcmerror = -1;
  2699. /* Keep arm in reset */
  2700. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2701. brcmf_err("error placing ARM core in reset\n");
  2702. goto err;
  2703. }
  2704. if (brcmf_sdbrcm_download_code_file(bus)) {
  2705. brcmf_err("dongle image file download failed\n");
  2706. goto err;
  2707. }
  2708. if (brcmf_sdbrcm_download_nvram(bus)) {
  2709. brcmf_err("dongle nvram file download failed\n");
  2710. goto err;
  2711. }
  2712. /* Take arm out of reset */
  2713. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2714. brcmf_err("error getting out of ARM core reset\n");
  2715. goto err;
  2716. }
  2717. bcmerror = 0;
  2718. err:
  2719. return bcmerror;
  2720. }
  2721. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2722. {
  2723. u32 addr, reg;
  2724. brcmf_dbg(TRACE, "Enter\n");
  2725. /* old chips with PMU version less than 17 don't support save restore */
  2726. if (bus->ci->pmurev < 17)
  2727. return false;
  2728. /* read PMU chipcontrol register 3*/
  2729. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2730. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2731. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2732. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2733. return (bool)reg;
  2734. }
  2735. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2736. {
  2737. int err = 0;
  2738. u8 val;
  2739. brcmf_dbg(TRACE, "Enter\n");
  2740. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2741. &err);
  2742. if (err) {
  2743. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2744. return;
  2745. }
  2746. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2747. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2748. val, &err);
  2749. if (err) {
  2750. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2751. return;
  2752. }
  2753. /* Add CMD14 Support */
  2754. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2755. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2756. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2757. &err);
  2758. if (err) {
  2759. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2760. return;
  2761. }
  2762. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2763. SBSDIO_FORCE_HT, &err);
  2764. if (err) {
  2765. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2766. return;
  2767. }
  2768. /* set flag */
  2769. bus->sr_enabled = true;
  2770. brcmf_dbg(INFO, "SR enabled\n");
  2771. }
  2772. /* enable KSO bit */
  2773. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2774. {
  2775. u8 val;
  2776. int err = 0;
  2777. brcmf_dbg(TRACE, "Enter\n");
  2778. /* KSO bit added in SDIO core rev 12 */
  2779. if (bus->ci->c_inf[1].rev < 12)
  2780. return 0;
  2781. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2782. &err);
  2783. if (err) {
  2784. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2785. return err;
  2786. }
  2787. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2788. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2789. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2790. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2791. val, &err);
  2792. if (err) {
  2793. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2794. return err;
  2795. }
  2796. }
  2797. return 0;
  2798. }
  2799. static bool
  2800. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2801. {
  2802. bool ret;
  2803. sdio_claim_host(bus->sdiodev->func[1]);
  2804. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2805. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2806. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2807. sdio_release_host(bus->sdiodev->func[1]);
  2808. return ret;
  2809. }
  2810. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2811. {
  2812. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2813. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2814. struct brcmf_sdio *bus = sdiodev->bus;
  2815. unsigned long timeout;
  2816. u8 ready, enable;
  2817. int err, ret = 0;
  2818. u8 saveclk;
  2819. brcmf_dbg(TRACE, "Enter\n");
  2820. /* try to download image and nvram to the dongle */
  2821. if (bus_if->state == BRCMF_BUS_DOWN) {
  2822. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2823. return -1;
  2824. }
  2825. if (!bus->sdiodev->bus_if->drvr)
  2826. return 0;
  2827. /* Start the watchdog timer */
  2828. bus->sdcnt.tickcnt = 0;
  2829. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2830. sdio_claim_host(bus->sdiodev->func[1]);
  2831. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2832. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2833. if (bus->clkstate != CLK_AVAIL)
  2834. goto exit;
  2835. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2836. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2837. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2838. if (!err) {
  2839. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2840. (saveclk | SBSDIO_FORCE_HT), &err);
  2841. }
  2842. if (err) {
  2843. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2844. goto exit;
  2845. }
  2846. /* Enable function 2 (frame transfers) */
  2847. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2848. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2849. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2850. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2851. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2852. ready = 0;
  2853. while (enable != ready) {
  2854. ready = brcmf_sdio_regrb(bus->sdiodev,
  2855. SDIO_CCCR_IORx, NULL);
  2856. if (time_after(jiffies, timeout))
  2857. break;
  2858. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2859. /* prevent busy waiting if it takes too long */
  2860. msleep_interruptible(20);
  2861. }
  2862. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2863. /* If F2 successfully enabled, set core and enable interrupts */
  2864. if (ready == enable) {
  2865. /* Set up the interrupt mask and enable interrupts */
  2866. bus->hostintmask = HOSTINTMASK;
  2867. w_sdreg32(bus, bus->hostintmask,
  2868. offsetof(struct sdpcmd_regs, hostintmask));
  2869. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2870. } else {
  2871. /* Disable F2 again */
  2872. enable = SDIO_FUNC_ENABLE_1;
  2873. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2874. ret = -ENODEV;
  2875. }
  2876. if (brcmf_sdbrcm_sr_capable(bus)) {
  2877. brcmf_sdbrcm_sr_init(bus);
  2878. } else {
  2879. /* Restore previous clock setting */
  2880. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2881. saveclk, &err);
  2882. }
  2883. if (ret == 0) {
  2884. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2885. if (ret != 0)
  2886. brcmf_err("intr register failed:%d\n", ret);
  2887. }
  2888. /* If we didn't come up, turn off backplane clock */
  2889. if (bus_if->state != BRCMF_BUS_DATA)
  2890. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2891. exit:
  2892. sdio_release_host(bus->sdiodev->func[1]);
  2893. return ret;
  2894. }
  2895. void brcmf_sdbrcm_isr(void *arg)
  2896. {
  2897. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2898. brcmf_dbg(TRACE, "Enter\n");
  2899. if (!bus) {
  2900. brcmf_err("bus is null pointer, exiting\n");
  2901. return;
  2902. }
  2903. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2904. brcmf_err("bus is down. we have nothing to do\n");
  2905. return;
  2906. }
  2907. /* Count the interrupt call */
  2908. bus->sdcnt.intrcount++;
  2909. if (in_interrupt())
  2910. atomic_set(&bus->ipend, 1);
  2911. else
  2912. if (brcmf_sdio_intr_rstatus(bus)) {
  2913. brcmf_err("failed backplane access\n");
  2914. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2915. }
  2916. /* Disable additional interrupts (is this needed now)? */
  2917. if (!bus->intr)
  2918. brcmf_err("isr w/o interrupt configured!\n");
  2919. brcmf_sdbrcm_adddpctsk(bus);
  2920. queue_work(bus->brcmf_wq, &bus->datawork);
  2921. }
  2922. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2923. {
  2924. #ifdef DEBUG
  2925. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2926. #endif /* DEBUG */
  2927. unsigned long flags;
  2928. brcmf_dbg(TIMER, "Enter\n");
  2929. /* Poll period: check device if appropriate. */
  2930. if (!bus->sr_enabled &&
  2931. bus->poll && (++bus->polltick >= bus->pollrate)) {
  2932. u32 intstatus = 0;
  2933. /* Reset poll tick */
  2934. bus->polltick = 0;
  2935. /* Check device if no interrupts */
  2936. if (!bus->intr ||
  2937. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2938. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2939. if (list_empty(&bus->dpc_tsklst)) {
  2940. u8 devpend;
  2941. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2942. flags);
  2943. sdio_claim_host(bus->sdiodev->func[1]);
  2944. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2945. SDIO_CCCR_INTx,
  2946. NULL);
  2947. sdio_release_host(bus->sdiodev->func[1]);
  2948. intstatus =
  2949. devpend & (INTR_STATUS_FUNC1 |
  2950. INTR_STATUS_FUNC2);
  2951. } else {
  2952. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2953. flags);
  2954. }
  2955. /* If there is something, make like the ISR and
  2956. schedule the DPC */
  2957. if (intstatus) {
  2958. bus->sdcnt.pollcnt++;
  2959. atomic_set(&bus->ipend, 1);
  2960. brcmf_sdbrcm_adddpctsk(bus);
  2961. queue_work(bus->brcmf_wq, &bus->datawork);
  2962. }
  2963. }
  2964. /* Update interrupt tracking */
  2965. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2966. }
  2967. #ifdef DEBUG
  2968. /* Poll for console output periodically */
  2969. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2970. bus->console_interval != 0) {
  2971. bus->console.count += BRCMF_WD_POLL_MS;
  2972. if (bus->console.count >= bus->console_interval) {
  2973. bus->console.count -= bus->console_interval;
  2974. sdio_claim_host(bus->sdiodev->func[1]);
  2975. /* Make sure backplane clock is on */
  2976. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2977. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2978. /* stop on error */
  2979. bus->console_interval = 0;
  2980. sdio_release_host(bus->sdiodev->func[1]);
  2981. }
  2982. }
  2983. #endif /* DEBUG */
  2984. /* On idle timeout clear activity flag and/or turn off clock */
  2985. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  2986. if (++bus->idlecount >= bus->idletime) {
  2987. bus->idlecount = 0;
  2988. if (bus->activity) {
  2989. bus->activity = false;
  2990. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2991. } else {
  2992. brcmf_dbg(SDIO, "idle\n");
  2993. sdio_claim_host(bus->sdiodev->func[1]);
  2994. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2995. sdio_release_host(bus->sdiodev->func[1]);
  2996. }
  2997. }
  2998. }
  2999. return (atomic_read(&bus->ipend) > 0);
  3000. }
  3001. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3002. {
  3003. if (chipid == BCM43241_CHIP_ID)
  3004. return true;
  3005. if (chipid == BCM4329_CHIP_ID)
  3006. return true;
  3007. if (chipid == BCM4330_CHIP_ID)
  3008. return true;
  3009. if (chipid == BCM4334_CHIP_ID)
  3010. return true;
  3011. if (chipid == BCM4335_CHIP_ID)
  3012. return true;
  3013. return false;
  3014. }
  3015. static void brcmf_sdio_dataworker(struct work_struct *work)
  3016. {
  3017. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3018. datawork);
  3019. struct list_head *cur_hd, *tmp_hd;
  3020. unsigned long flags;
  3021. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3022. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  3023. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3024. brcmf_sdbrcm_dpc(bus);
  3025. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3026. list_del(cur_hd);
  3027. kfree(cur_hd);
  3028. }
  3029. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3030. }
  3031. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3032. {
  3033. brcmf_dbg(TRACE, "Enter\n");
  3034. kfree(bus->rxbuf);
  3035. bus->rxctl = bus->rxbuf = NULL;
  3036. bus->rxlen = 0;
  3037. kfree(bus->databuf);
  3038. bus->databuf = NULL;
  3039. }
  3040. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3041. {
  3042. brcmf_dbg(TRACE, "Enter\n");
  3043. if (bus->sdiodev->bus_if->maxctl) {
  3044. bus->rxblen =
  3045. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3046. ALIGNMENT) + BRCMF_SDALIGN;
  3047. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3048. if (!(bus->rxbuf))
  3049. goto fail;
  3050. }
  3051. /* Allocate buffer to receive glomed packet */
  3052. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3053. if (!(bus->databuf)) {
  3054. /* release rxbuf which was already located as above */
  3055. if (!bus->rxblen)
  3056. kfree(bus->rxbuf);
  3057. goto fail;
  3058. }
  3059. /* Align the buffer */
  3060. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3061. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3062. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3063. else
  3064. bus->dataptr = bus->databuf;
  3065. return true;
  3066. fail:
  3067. return false;
  3068. }
  3069. static bool
  3070. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3071. {
  3072. u8 clkctl = 0;
  3073. int err = 0;
  3074. int reg_addr;
  3075. u32 reg_val;
  3076. bus->alp_only = true;
  3077. sdio_claim_host(bus->sdiodev->func[1]);
  3078. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3079. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3080. /*
  3081. * Force PLL off until brcmf_sdio_chip_attach()
  3082. * programs PLL control regs
  3083. */
  3084. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3085. BRCMF_INIT_CLKCTL1, &err);
  3086. if (!err)
  3087. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3088. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3089. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3090. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3091. err, BRCMF_INIT_CLKCTL1, clkctl);
  3092. goto fail;
  3093. }
  3094. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3095. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3096. goto fail;
  3097. }
  3098. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3099. brcmf_err("unsupported chip: 0x%04x\n", bus->ci->chip);
  3100. goto fail;
  3101. }
  3102. if (brcmf_sdbrcm_kso_init(bus)) {
  3103. brcmf_err("error enabling KSO\n");
  3104. goto fail;
  3105. }
  3106. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3107. SDIO_DRIVE_STRENGTH);
  3108. /* Get info on the SOCRAM cores... */
  3109. bus->ramsize = bus->ci->ramsize;
  3110. if (!(bus->ramsize)) {
  3111. brcmf_err("failed to find SOCRAM memory!\n");
  3112. goto fail;
  3113. }
  3114. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3115. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  3116. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3117. if (err)
  3118. goto fail;
  3119. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3120. brcmf_sdio_regwb(bus->sdiodev,
  3121. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3122. if (err)
  3123. goto fail;
  3124. /* set PMUControl so a backplane reset does PMU state reload */
  3125. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3126. pmucontrol);
  3127. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3128. reg_addr,
  3129. &err);
  3130. if (err)
  3131. goto fail;
  3132. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3133. brcmf_sdio_regwl(bus->sdiodev,
  3134. reg_addr,
  3135. reg_val,
  3136. &err);
  3137. if (err)
  3138. goto fail;
  3139. sdio_release_host(bus->sdiodev->func[1]);
  3140. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3141. /* Locate an appropriately-aligned portion of hdrbuf */
  3142. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3143. BRCMF_SDALIGN);
  3144. /* Set the poll and/or interrupt flags */
  3145. bus->intr = true;
  3146. bus->poll = false;
  3147. if (bus->poll)
  3148. bus->pollrate = 1;
  3149. return true;
  3150. fail:
  3151. sdio_release_host(bus->sdiodev->func[1]);
  3152. return false;
  3153. }
  3154. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3155. {
  3156. brcmf_dbg(TRACE, "Enter\n");
  3157. sdio_claim_host(bus->sdiodev->func[1]);
  3158. /* Disable F2 to clear any intermediate frame state on the dongle */
  3159. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3160. SDIO_FUNC_ENABLE_1, NULL);
  3161. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3162. bus->rxflow = false;
  3163. /* Done with backplane-dependent accesses, can drop clock... */
  3164. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3165. sdio_release_host(bus->sdiodev->func[1]);
  3166. /* ...and initialize clock/power states */
  3167. bus->clkstate = CLK_SDONLY;
  3168. bus->idletime = BRCMF_IDLE_INTERVAL;
  3169. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3170. /* Query the F2 block size, set roundup accordingly */
  3171. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3172. bus->roundup = min(max_roundup, bus->blocksize);
  3173. /* bus module does not support packet chaining */
  3174. bus->use_rxchain = false;
  3175. bus->sd_rxchain = false;
  3176. /* SR state */
  3177. bus->sleeping = false;
  3178. bus->sr_enabled = false;
  3179. return true;
  3180. }
  3181. static int
  3182. brcmf_sdbrcm_watchdog_thread(void *data)
  3183. {
  3184. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3185. allow_signal(SIGTERM);
  3186. /* Run until signal received */
  3187. while (1) {
  3188. if (kthread_should_stop())
  3189. break;
  3190. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3191. brcmf_sdbrcm_bus_watchdog(bus);
  3192. /* Count the tick for reference */
  3193. bus->sdcnt.tickcnt++;
  3194. } else
  3195. break;
  3196. }
  3197. return 0;
  3198. }
  3199. static void
  3200. brcmf_sdbrcm_watchdog(unsigned long data)
  3201. {
  3202. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3203. if (bus->watchdog_tsk) {
  3204. complete(&bus->watchdog_wait);
  3205. /* Reschedule the watchdog */
  3206. if (bus->wd_timer_valid)
  3207. mod_timer(&bus->timer,
  3208. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3209. }
  3210. }
  3211. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3212. {
  3213. brcmf_dbg(TRACE, "Enter\n");
  3214. if (bus->ci) {
  3215. sdio_claim_host(bus->sdiodev->func[1]);
  3216. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3217. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3218. sdio_release_host(bus->sdiodev->func[1]);
  3219. brcmf_sdio_chip_detach(&bus->ci);
  3220. if (bus->vars && bus->varsz)
  3221. kfree(bus->vars);
  3222. bus->vars = NULL;
  3223. }
  3224. brcmf_dbg(TRACE, "Disconnected\n");
  3225. }
  3226. /* Detach and free everything */
  3227. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3228. {
  3229. brcmf_dbg(TRACE, "Enter\n");
  3230. if (bus) {
  3231. /* De-register interrupt handler */
  3232. brcmf_sdio_intr_unregister(bus->sdiodev);
  3233. cancel_work_sync(&bus->datawork);
  3234. if (bus->brcmf_wq)
  3235. destroy_workqueue(bus->brcmf_wq);
  3236. if (bus->sdiodev->bus_if->drvr) {
  3237. brcmf_detach(bus->sdiodev->dev);
  3238. brcmf_sdbrcm_release_dongle(bus);
  3239. }
  3240. brcmf_sdbrcm_release_malloc(bus);
  3241. kfree(bus);
  3242. }
  3243. brcmf_dbg(TRACE, "Disconnected\n");
  3244. }
  3245. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3246. .stop = brcmf_sdbrcm_bus_stop,
  3247. .init = brcmf_sdbrcm_bus_init,
  3248. .txdata = brcmf_sdbrcm_bus_txdata,
  3249. .txctl = brcmf_sdbrcm_bus_txctl,
  3250. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3251. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3252. };
  3253. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3254. {
  3255. int ret;
  3256. struct brcmf_sdio *bus;
  3257. struct brcmf_bus_dcmd *dlst;
  3258. u32 dngl_txglom;
  3259. u32 dngl_txglomalign;
  3260. u8 idx;
  3261. brcmf_dbg(TRACE, "Enter\n");
  3262. /* We make an assumption about address window mappings:
  3263. * regsva == SI_ENUM_BASE*/
  3264. /* Allocate private bus interface state */
  3265. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3266. if (!bus)
  3267. goto fail;
  3268. bus->sdiodev = sdiodev;
  3269. sdiodev->bus = bus;
  3270. skb_queue_head_init(&bus->glom);
  3271. bus->txbound = BRCMF_TXBOUND;
  3272. bus->rxbound = BRCMF_RXBOUND;
  3273. bus->txminmax = BRCMF_TXMINMAX;
  3274. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3275. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3276. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3277. if (bus->brcmf_wq == NULL) {
  3278. brcmf_err("insufficient memory to create txworkqueue\n");
  3279. goto fail;
  3280. }
  3281. /* attempt to attach to the dongle */
  3282. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3283. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3284. goto fail;
  3285. }
  3286. spin_lock_init(&bus->rxctl_lock);
  3287. spin_lock_init(&bus->txqlock);
  3288. init_waitqueue_head(&bus->ctrl_wait);
  3289. init_waitqueue_head(&bus->dcmd_resp_wait);
  3290. /* Set up the watchdog timer */
  3291. init_timer(&bus->timer);
  3292. bus->timer.data = (unsigned long)bus;
  3293. bus->timer.function = brcmf_sdbrcm_watchdog;
  3294. /* Initialize watchdog thread */
  3295. init_completion(&bus->watchdog_wait);
  3296. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3297. bus, "brcmf_watchdog");
  3298. if (IS_ERR(bus->watchdog_tsk)) {
  3299. pr_warn("brcmf_watchdog thread failed to start\n");
  3300. bus->watchdog_tsk = NULL;
  3301. }
  3302. /* Initialize DPC thread */
  3303. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3304. spin_lock_init(&bus->dpc_tl_lock);
  3305. /* Assign bus interface call back */
  3306. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3307. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3308. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3309. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3310. /* Attach to the brcmf/OS/network interface */
  3311. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3312. if (ret != 0) {
  3313. brcmf_err("brcmf_attach failed\n");
  3314. goto fail;
  3315. }
  3316. /* Allocate buffers */
  3317. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3318. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3319. goto fail;
  3320. }
  3321. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3322. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3323. goto fail;
  3324. }
  3325. brcmf_sdio_debugfs_create(bus);
  3326. brcmf_dbg(INFO, "completed!!\n");
  3327. /* sdio bus core specific dcmd */
  3328. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3329. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3330. if (dlst) {
  3331. if (bus->ci->c_inf[idx].rev < 12) {
  3332. /* for sdio core rev < 12, disable txgloming */
  3333. dngl_txglom = 0;
  3334. dlst->name = "bus:txglom";
  3335. dlst->param = (char *)&dngl_txglom;
  3336. dlst->param_len = sizeof(u32);
  3337. } else {
  3338. /* otherwise, set txglomalign */
  3339. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3340. dlst->name = "bus:txglomalign";
  3341. dlst->param = (char *)&dngl_txglomalign;
  3342. dlst->param_len = sizeof(u32);
  3343. }
  3344. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3345. }
  3346. /* if firmware path present try to download and bring up bus */
  3347. ret = brcmf_bus_start(bus->sdiodev->dev);
  3348. if (ret != 0) {
  3349. brcmf_err("dongle is not responding\n");
  3350. goto fail;
  3351. }
  3352. return bus;
  3353. fail:
  3354. brcmf_sdbrcm_release(bus);
  3355. return NULL;
  3356. }
  3357. void brcmf_sdbrcm_disconnect(void *ptr)
  3358. {
  3359. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3360. brcmf_dbg(TRACE, "Enter\n");
  3361. if (bus)
  3362. brcmf_sdbrcm_release(bus);
  3363. brcmf_dbg(TRACE, "Disconnected\n");
  3364. }
  3365. void
  3366. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3367. {
  3368. /* Totally stop the timer */
  3369. if (!wdtick && bus->wd_timer_valid) {
  3370. del_timer_sync(&bus->timer);
  3371. bus->wd_timer_valid = false;
  3372. bus->save_ms = wdtick;
  3373. return;
  3374. }
  3375. /* don't start the wd until fw is loaded */
  3376. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3377. return;
  3378. if (wdtick) {
  3379. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3380. if (bus->wd_timer_valid)
  3381. /* Stop timer and restart at new value */
  3382. del_timer_sync(&bus->timer);
  3383. /* Create timer again when watchdog period is
  3384. dynamically changed or in the first instance
  3385. */
  3386. bus->timer.expires =
  3387. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3388. add_timer(&bus->timer);
  3389. } else {
  3390. /* Re arm the timer, at last watchdog period */
  3391. mod_timer(&bus->timer,
  3392. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3393. }
  3394. bus->wd_timer_valid = true;
  3395. bus->save_ms = wdtick;
  3396. }
  3397. }